blob: c8c3b74f9958b7ecac812b2e07aaebca46739b25 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 Driver for STV0297 demodulator
3
4 Copyright (C) 2004 Andrew de Quincey <adq_dvb@lidskialf.net>
5 Copyright (C) 2003-2004 Dennis Noermann <dennis.noermann@noernet.de>
6
7 This program is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
9 the Free Software Foundation; either version 2 of the License, or
10 (at your option) any later version.
11
12 This program is distributed in the hope that it will be useful,
13 but WITHOUT ANY WARRANTY; without even the implied warranty of
14 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 GNU General Public License for more details.
16
17 You should have received a copy of the GNU General Public License
18 along with this program; if not, write to the Free Software
19 Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
20*/
21
22#include <linux/init.h>
23#include <linux/kernel.h>
24#include <linux/module.h>
25#include <linux/string.h>
26#include <linux/delay.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080027#include <linux/jiffies.h>
28#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#include "dvb_frontend.h"
31#include "stv0297.h"
32
33struct stv0297_state {
34 struct i2c_adapter *i2c;
35 struct dvb_frontend_ops ops;
36 const struct stv0297_config *config;
37 struct dvb_frontend frontend;
38
39 unsigned long base_freq;
Linus Torvalds1da177e2005-04-16 15:20:36 -070040};
41
42#if 1
43#define dprintk(x...) printk(x)
44#else
45#define dprintk(x...)
46#endif
47
48#define STV0297_CLOCK_KHZ 28900
49
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51static int stv0297_writereg(struct stv0297_state *state, u8 reg, u8 data)
52{
53 int ret;
54 u8 buf[] = { reg, data };
55 struct i2c_msg msg = {.addr = state->config->demod_address,.flags = 0,.buf = buf,.len = 2 };
56
57 ret = i2c_transfer(state->i2c, &msg, 1);
58
59 if (ret != 1)
60 dprintk("%s: writereg error (reg == 0x%02x, val == 0x%02x, "
61 "ret == %i)\n", __FUNCTION__, reg, data, ret);
62
63 return (ret != 1) ? -1 : 0;
64}
65
66static int stv0297_readreg(struct stv0297_state *state, u8 reg)
67{
68 int ret;
69 u8 b0[] = { reg };
70 u8 b1[] = { 0 };
71 struct i2c_msg msg[] = { {.addr = state->config->demod_address,.flags = 0,.buf = b0,.len =
72 1},
73 {.addr = state->config->demod_address,.flags = I2C_M_RD,.buf = b1,.len = 1}
74 };
75
76 // this device needs a STOP between the register and data
77 if ((ret = i2c_transfer(state->i2c, &msg[0], 1)) != 1) {
78 dprintk("%s: readreg error (reg == 0x%02x, ret == %i)\n", __FUNCTION__, reg, ret);
79 return -1;
80 }
81 if ((ret = i2c_transfer(state->i2c, &msg[1], 1)) != 1) {
82 dprintk("%s: readreg error (reg == 0x%02x, ret == %i)\n", __FUNCTION__, reg, ret);
83 return -1;
84 }
85
86 return b1[0];
87}
88
89static int stv0297_writereg_mask(struct stv0297_state *state, u8 reg, u8 mask, u8 data)
90{
91 int val;
92
93 val = stv0297_readreg(state, reg);
94 val &= ~mask;
95 val |= (data & mask);
96 stv0297_writereg(state, reg, val);
97
98 return 0;
99}
100
101static int stv0297_readregs(struct stv0297_state *state, u8 reg1, u8 * b, u8 len)
102{
103 int ret;
104 struct i2c_msg msg[] = { {.addr = state->config->demod_address,.flags = 0,.buf =
105 &reg1,.len = 1},
106 {.addr = state->config->demod_address,.flags = I2C_M_RD,.buf = b,.len = len}
107 };
108
109 // this device needs a STOP between the register and data
110 if ((ret = i2c_transfer(state->i2c, &msg[0], 1)) != 1) {
111 dprintk("%s: readreg error (reg == 0x%02x, ret == %i)\n", __FUNCTION__, reg1, ret);
112 return -1;
113 }
114 if ((ret = i2c_transfer(state->i2c, &msg[1], 1)) != 1) {
115 dprintk("%s: readreg error (reg == 0x%02x, ret == %i)\n", __FUNCTION__, reg1, ret);
116 return -1;
117 }
118
119 return 0;
120}
121
122static u32 stv0297_get_symbolrate(struct stv0297_state *state)
123{
124 u64 tmp;
125
126 tmp = stv0297_readreg(state, 0x55);
127 tmp |= stv0297_readreg(state, 0x56) << 8;
128 tmp |= stv0297_readreg(state, 0x57) << 16;
129 tmp |= stv0297_readreg(state, 0x58) << 24;
130
131 tmp *= STV0297_CLOCK_KHZ;
132 tmp >>= 32;
133
134 return (u32) tmp;
135}
136
137static void stv0297_set_symbolrate(struct stv0297_state *state, u32 srate)
138{
139 long tmp;
140
141 tmp = 131072L * srate; /* 131072 = 2^17 */
142 tmp = tmp / (STV0297_CLOCK_KHZ / 4); /* 1/4 = 2^-2 */
143 tmp = tmp * 8192L; /* 8192 = 2^13 */
144
145 stv0297_writereg(state, 0x55, (unsigned char) (tmp & 0xFF));
146 stv0297_writereg(state, 0x56, (unsigned char) (tmp >> 8));
147 stv0297_writereg(state, 0x57, (unsigned char) (tmp >> 16));
148 stv0297_writereg(state, 0x58, (unsigned char) (tmp >> 24));
149}
150
151static void stv0297_set_sweeprate(struct stv0297_state *state, short fshift, long symrate)
152{
153 long tmp;
154
155 tmp = (long) fshift *262144L; /* 262144 = 2*18 */
156 tmp /= symrate;
157 tmp *= 1024; /* 1024 = 2*10 */
158
159 // adjust
160 if (tmp >= 0) {
161 tmp += 500000;
162 } else {
163 tmp -= 500000;
164 }
165 tmp /= 1000000;
166
167 stv0297_writereg(state, 0x60, tmp & 0xFF);
168 stv0297_writereg_mask(state, 0x69, 0xF0, (tmp >> 4) & 0xf0);
169}
170
171static void stv0297_set_carrieroffset(struct stv0297_state *state, long offset)
172{
173 long tmp;
174
175 /* symrate is hardcoded to 10000 */
176 tmp = offset * 26844L; /* (2**28)/10000 */
177 if (tmp < 0)
178 tmp += 0x10000000;
179 tmp &= 0x0FFFFFFF;
180
181 stv0297_writereg(state, 0x66, (unsigned char) (tmp & 0xFF));
182 stv0297_writereg(state, 0x67, (unsigned char) (tmp >> 8));
183 stv0297_writereg(state, 0x68, (unsigned char) (tmp >> 16));
184 stv0297_writereg_mask(state, 0x69, 0x0F, (tmp >> 24) & 0x0f);
185}
186
187/*
188static long stv0297_get_carrieroffset(struct stv0297_state *state)
189{
190 s64 tmp;
191
192 stv0297_writereg(state, 0x6B, 0x00);
193
194 tmp = stv0297_readreg(state, 0x66);
195 tmp |= (stv0297_readreg(state, 0x67) << 8);
196 tmp |= (stv0297_readreg(state, 0x68) << 16);
197 tmp |= (stv0297_readreg(state, 0x69) & 0x0F) << 24;
198
199 tmp *= stv0297_get_symbolrate(state);
200 tmp >>= 28;
201
202 return (s32) tmp;
203}
204*/
205
206static void stv0297_set_initialdemodfreq(struct stv0297_state *state, long freq)
207{
208 s32 tmp;
209
210 if (freq > 10000)
211 freq -= STV0297_CLOCK_KHZ;
212
213 tmp = (STV0297_CLOCK_KHZ * 1000) / (1 << 16);
214 tmp = (freq * 1000) / tmp;
215 if (tmp > 0xffff)
216 tmp = 0xffff;
217
218 stv0297_writereg_mask(state, 0x25, 0x80, 0x80);
219 stv0297_writereg(state, 0x21, tmp >> 8);
220 stv0297_writereg(state, 0x20, tmp);
221}
222
223static int stv0297_set_qam(struct stv0297_state *state, fe_modulation_t modulation)
224{
225 int val = 0;
226
227 switch (modulation) {
228 case QAM_16:
229 val = 0;
230 break;
231
232 case QAM_32:
233 val = 1;
234 break;
235
236 case QAM_64:
237 val = 4;
238 break;
239
240 case QAM_128:
241 val = 2;
242 break;
243
244 case QAM_256:
245 val = 3;
246 break;
247
248 default:
249 return -EINVAL;
250 }
251
252 stv0297_writereg_mask(state, 0x00, 0x70, val << 4);
253
254 return 0;
255}
256
257static int stv0297_set_inversion(struct stv0297_state *state, fe_spectral_inversion_t inversion)
258{
259 int val = 0;
260
261 switch (inversion) {
262 case INVERSION_OFF:
263 val = 0;
264 break;
265
266 case INVERSION_ON:
267 val = 1;
268 break;
269
270 default:
271 return -EINVAL;
272 }
273
274 stv0297_writereg_mask(state, 0x83, 0x08, val << 3);
275
276 return 0;
277}
278
Andrew de Quincey58ac7d32006-04-18 17:47:09 -0300279static int stv0297_i2c_gate_ctrl(struct dvb_frontend *fe, int enable)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280{
Johannes Stezenbachb8742702005-05-16 21:54:31 -0700281 struct stv0297_state *state = fe->demodulator_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282
Andrew de Quincey58ac7d32006-04-18 17:47:09 -0300283 if (enable) {
284 stv0297_writereg(state, 0x87, 0x78);
285 stv0297_writereg(state, 0x86, 0xc8);
286 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287
288 return 0;
289}
290
291static int stv0297_init(struct dvb_frontend *fe)
292{
Johannes Stezenbachb8742702005-05-16 21:54:31 -0700293 struct stv0297_state *state = fe->demodulator_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 int i;
295
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 /* load init table */
Andrew de Quinceydc27a162005-09-09 13:03:07 -0700297 for (i=0; !(state->config->inittab[i] == 0xff && state->config->inittab[i+1] == 0xff); i+=2)
298 stv0297_writereg(state, state->config->inittab[i], state->config->inittab[i+1]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299 msleep(200);
300
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301 return 0;
302}
303
304static int stv0297_sleep(struct dvb_frontend *fe)
305{
Johannes Stezenbachb8742702005-05-16 21:54:31 -0700306 struct stv0297_state *state = fe->demodulator_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307
308 stv0297_writereg_mask(state, 0x80, 1, 1);
309
310 return 0;
311}
312
313static int stv0297_read_status(struct dvb_frontend *fe, fe_status_t * status)
314{
Johannes Stezenbachb8742702005-05-16 21:54:31 -0700315 struct stv0297_state *state = fe->demodulator_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316
317 u8 sync = stv0297_readreg(state, 0xDF);
318
319 *status = 0;
320 if (sync & 0x80)
321 *status |=
322 FE_HAS_SYNC | FE_HAS_SIGNAL | FE_HAS_CARRIER | FE_HAS_VITERBI | FE_HAS_LOCK;
323 return 0;
324}
325
326static int stv0297_read_ber(struct dvb_frontend *fe, u32 * ber)
327{
Johannes Stezenbachb8742702005-05-16 21:54:31 -0700328 struct stv0297_state *state = fe->demodulator_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 u8 BER[3];
330
331 stv0297_writereg(state, 0xA0, 0x80); // Start Counting bit errors for 4096 Bytes
332 mdelay(25); // Hopefully got 4096 Bytes
333 stv0297_readregs(state, 0xA0, BER, 3);
334 mdelay(25);
335 *ber = (BER[2] << 8 | BER[1]) / (8 * 4096);
336
337 return 0;
338}
339
340
341static int stv0297_read_signal_strength(struct dvb_frontend *fe, u16 * strength)
342{
Johannes Stezenbachb8742702005-05-16 21:54:31 -0700343 struct stv0297_state *state = fe->demodulator_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 u8 STRENGTH[2];
345
346 stv0297_readregs(state, 0x41, STRENGTH, 2);
347 *strength = (STRENGTH[1] & 0x03) << 8 | STRENGTH[0];
348
349 return 0;
350}
351
352static int stv0297_read_snr(struct dvb_frontend *fe, u16 * snr)
353{
Johannes Stezenbachb8742702005-05-16 21:54:31 -0700354 struct stv0297_state *state = fe->demodulator_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355 u8 SNR[2];
356
357 stv0297_readregs(state, 0x07, SNR, 2);
358 *snr = SNR[1] << 8 | SNR[0];
359
360 return 0;
361}
362
363static int stv0297_read_ucblocks(struct dvb_frontend *fe, u32 * ucblocks)
364{
Johannes Stezenbachb8742702005-05-16 21:54:31 -0700365 struct stv0297_state *state = fe->demodulator_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366
367 *ucblocks = (stv0297_readreg(state, 0xD5) << 8)
368 | stv0297_readreg(state, 0xD4);
369
370 return 0;
371}
372
373static int stv0297_set_frontend(struct dvb_frontend *fe, struct dvb_frontend_parameters *p)
374{
Johannes Stezenbachb8742702005-05-16 21:54:31 -0700375 struct stv0297_state *state = fe->demodulator_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376 int u_threshold;
377 int initial_u;
378 int blind_u;
379 int delay;
380 int sweeprate;
381 int carrieroffset;
382 unsigned long starttime;
383 unsigned long timeout;
384 fe_spectral_inversion_t inversion;
385
386 switch (p->u.qam.modulation) {
387 case QAM_16:
388 case QAM_32:
389 case QAM_64:
390 delay = 100;
391 sweeprate = 1500;
392 break;
393
394 case QAM_128:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395 case QAM_256:
396 delay = 200;
397 sweeprate = 500;
398 break;
399
400 default:
401 return -EINVAL;
402 }
403
404 // determine inversion dependant parameters
405 inversion = p->inversion;
406 if (state->config->invert)
407 inversion = (inversion == INVERSION_ON) ? INVERSION_OFF : INVERSION_ON;
408 carrieroffset = -330;
409 switch (inversion) {
410 case INVERSION_OFF:
411 break;
412
413 case INVERSION_ON:
414 sweeprate = -sweeprate;
415 carrieroffset = -carrieroffset;
416 break;
417
418 default:
419 return -EINVAL;
420 }
421
422 stv0297_init(fe);
Andrew de Quincey58ac7d32006-04-18 17:47:09 -0300423 if (fe->ops->tuner_ops.set_params) {
424 fe->ops->tuner_ops.set_params(fe, p);
425 if (fe->ops->i2c_gate_ctrl) fe->ops->i2c_gate_ctrl(fe, 0);
426 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427
428 /* clear software interrupts */
429 stv0297_writereg(state, 0x82, 0x0);
430
431 /* set initial demodulation frequency */
432 stv0297_set_initialdemodfreq(state, 7250);
433
434 /* setup AGC */
435 stv0297_writereg_mask(state, 0x43, 0x10, 0x00);
436 stv0297_writereg(state, 0x41, 0x00);
437 stv0297_writereg_mask(state, 0x42, 0x03, 0x01);
438 stv0297_writereg_mask(state, 0x36, 0x60, 0x00);
439 stv0297_writereg_mask(state, 0x36, 0x18, 0x00);
440 stv0297_writereg_mask(state, 0x71, 0x80, 0x80);
441 stv0297_writereg(state, 0x72, 0x00);
442 stv0297_writereg(state, 0x73, 0x00);
443 stv0297_writereg_mask(state, 0x74, 0x0F, 0x00);
444 stv0297_writereg_mask(state, 0x43, 0x08, 0x00);
445 stv0297_writereg_mask(state, 0x71, 0x80, 0x00);
446
447 /* setup STL */
448 stv0297_writereg_mask(state, 0x5a, 0x20, 0x20);
449 stv0297_writereg_mask(state, 0x5b, 0x02, 0x02);
450 stv0297_writereg_mask(state, 0x5b, 0x02, 0x00);
451 stv0297_writereg_mask(state, 0x5b, 0x01, 0x00);
452 stv0297_writereg_mask(state, 0x5a, 0x40, 0x40);
453
454 /* disable frequency sweep */
455 stv0297_writereg_mask(state, 0x6a, 0x01, 0x00);
456
457 /* reset deinterleaver */
458 stv0297_writereg_mask(state, 0x81, 0x01, 0x01);
459 stv0297_writereg_mask(state, 0x81, 0x01, 0x00);
460
461 /* ??? */
462 stv0297_writereg_mask(state, 0x83, 0x20, 0x20);
463 stv0297_writereg_mask(state, 0x83, 0x20, 0x00);
464
465 /* reset equaliser */
466 u_threshold = stv0297_readreg(state, 0x00) & 0xf;
467 initial_u = stv0297_readreg(state, 0x01) >> 4;
468 blind_u = stv0297_readreg(state, 0x01) & 0xf;
469 stv0297_writereg_mask(state, 0x84, 0x01, 0x01);
470 stv0297_writereg_mask(state, 0x84, 0x01, 0x00);
471 stv0297_writereg_mask(state, 0x00, 0x0f, u_threshold);
472 stv0297_writereg_mask(state, 0x01, 0xf0, initial_u << 4);
473 stv0297_writereg_mask(state, 0x01, 0x0f, blind_u);
474
475 /* data comes from internal A/D */
476 stv0297_writereg_mask(state, 0x87, 0x80, 0x00);
477
478 /* clear phase registers */
479 stv0297_writereg(state, 0x63, 0x00);
480 stv0297_writereg(state, 0x64, 0x00);
481 stv0297_writereg(state, 0x65, 0x00);
482 stv0297_writereg(state, 0x66, 0x00);
483 stv0297_writereg(state, 0x67, 0x00);
484 stv0297_writereg(state, 0x68, 0x00);
485 stv0297_writereg_mask(state, 0x69, 0x0f, 0x00);
486
487 /* set parameters */
488 stv0297_set_qam(state, p->u.qam.modulation);
489 stv0297_set_symbolrate(state, p->u.qam.symbol_rate / 1000);
490 stv0297_set_sweeprate(state, sweeprate, p->u.qam.symbol_rate / 1000);
491 stv0297_set_carrieroffset(state, carrieroffset);
492 stv0297_set_inversion(state, inversion);
493
494 /* kick off lock */
Patrick Boettcher593cbf32005-09-09 13:02:38 -0700495 /* Disable corner detection for higher QAMs */
496 if (p->u.qam.modulation == QAM_128 ||
497 p->u.qam.modulation == QAM_256)
498 stv0297_writereg_mask(state, 0x88, 0x08, 0x00);
499 else
500 stv0297_writereg_mask(state, 0x88, 0x08, 0x08);
501
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 stv0297_writereg_mask(state, 0x5a, 0x20, 0x00);
503 stv0297_writereg_mask(state, 0x6a, 0x01, 0x01);
504 stv0297_writereg_mask(state, 0x43, 0x40, 0x40);
505 stv0297_writereg_mask(state, 0x5b, 0x30, 0x00);
506 stv0297_writereg_mask(state, 0x03, 0x0c, 0x0c);
507 stv0297_writereg_mask(state, 0x03, 0x03, 0x03);
508 stv0297_writereg_mask(state, 0x43, 0x10, 0x10);
509
510 /* wait for WGAGC lock */
511 starttime = jiffies;
Johannes Stezenbach48e4cc22005-07-07 17:57:45 -0700512 timeout = jiffies + msecs_to_jiffies(2000);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513 while (time_before(jiffies, timeout)) {
514 msleep(10);
515 if (stv0297_readreg(state, 0x43) & 0x08)
516 break;
517 }
518 if (time_after(jiffies, timeout)) {
519 goto timeout;
520 }
521 msleep(20);
522
523 /* wait for equaliser partial convergence */
Johannes Stezenbach48e4cc22005-07-07 17:57:45 -0700524 timeout = jiffies + msecs_to_jiffies(500);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525 while (time_before(jiffies, timeout)) {
526 msleep(10);
527
528 if (stv0297_readreg(state, 0x82) & 0x04) {
529 break;
530 }
531 }
532 if (time_after(jiffies, timeout)) {
533 goto timeout;
534 }
535
536 /* wait for equaliser full convergence */
Johannes Stezenbach48e4cc22005-07-07 17:57:45 -0700537 timeout = jiffies + msecs_to_jiffies(delay);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538 while (time_before(jiffies, timeout)) {
539 msleep(10);
540
541 if (stv0297_readreg(state, 0x82) & 0x08) {
542 break;
543 }
544 }
545 if (time_after(jiffies, timeout)) {
546 goto timeout;
547 }
548
549 /* disable sweep */
550 stv0297_writereg_mask(state, 0x6a, 1, 0);
551 stv0297_writereg_mask(state, 0x88, 8, 0);
552
553 /* wait for main lock */
Johannes Stezenbach48e4cc22005-07-07 17:57:45 -0700554 timeout = jiffies + msecs_to_jiffies(20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555 while (time_before(jiffies, timeout)) {
556 msleep(10);
557
558 if (stv0297_readreg(state, 0xDF) & 0x80) {
559 break;
560 }
561 }
562 if (time_after(jiffies, timeout)) {
563 goto timeout;
564 }
565 msleep(100);
566
567 /* is it still locked after that delay? */
568 if (!(stv0297_readreg(state, 0xDF) & 0x80)) {
569 goto timeout;
570 }
571
572 /* success!! */
573 stv0297_writereg_mask(state, 0x5a, 0x40, 0x00);
574 state->base_freq = p->frequency;
575 return 0;
576
577timeout:
578 stv0297_writereg_mask(state, 0x6a, 0x01, 0x00);
579 return 0;
580}
581
582static int stv0297_get_frontend(struct dvb_frontend *fe, struct dvb_frontend_parameters *p)
583{
Johannes Stezenbachb8742702005-05-16 21:54:31 -0700584 struct stv0297_state *state = fe->demodulator_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585 int reg_00, reg_83;
586
587 reg_00 = stv0297_readreg(state, 0x00);
588 reg_83 = stv0297_readreg(state, 0x83);
589
590 p->frequency = state->base_freq;
591 p->inversion = (reg_83 & 0x08) ? INVERSION_ON : INVERSION_OFF;
592 if (state->config->invert)
593 p->inversion = (p->inversion == INVERSION_ON) ? INVERSION_OFF : INVERSION_ON;
594 p->u.qam.symbol_rate = stv0297_get_symbolrate(state) * 1000;
595 p->u.qam.fec_inner = FEC_NONE;
596
597 switch ((reg_00 >> 4) & 0x7) {
598 case 0:
599 p->u.qam.modulation = QAM_16;
600 break;
601 case 1:
602 p->u.qam.modulation = QAM_32;
603 break;
604 case 2:
605 p->u.qam.modulation = QAM_128;
606 break;
607 case 3:
608 p->u.qam.modulation = QAM_256;
609 break;
610 case 4:
611 p->u.qam.modulation = QAM_64;
612 break;
613 }
614
615 return 0;
616}
617
618static void stv0297_release(struct dvb_frontend *fe)
619{
Johannes Stezenbachb8742702005-05-16 21:54:31 -0700620 struct stv0297_state *state = fe->demodulator_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621 kfree(state);
622}
623
624static struct dvb_frontend_ops stv0297_ops;
625
626struct dvb_frontend *stv0297_attach(const struct stv0297_config *config,
Andrew de Quinceydc27a162005-09-09 13:03:07 -0700627 struct i2c_adapter *i2c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628{
629 struct stv0297_state *state = NULL;
630
631 /* allocate memory for the internal state */
Johannes Stezenbachb8742702005-05-16 21:54:31 -0700632 state = kmalloc(sizeof(struct stv0297_state), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633 if (state == NULL)
634 goto error;
635
636 /* setup the state */
637 state->config = config;
638 state->i2c = i2c;
639 memcpy(&state->ops, &stv0297_ops, sizeof(struct dvb_frontend_ops));
640 state->base_freq = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641
642 /* check if the demod is there */
643 if ((stv0297_readreg(state, 0x80) & 0x70) != 0x20)
644 goto error;
645
646 /* create dvb_frontend */
647 state->frontend.ops = &state->ops;
648 state->frontend.demodulator_priv = state;
649 return &state->frontend;
650
651error:
652 kfree(state);
653 return NULL;
654}
655
656static struct dvb_frontend_ops stv0297_ops = {
657
658 .info = {
659 .name = "ST STV0297 DVB-C",
660 .type = FE_QAM,
661 .frequency_min = 64000000,
662 .frequency_max = 1300000000,
663 .frequency_stepsize = 62500,
664 .symbol_rate_min = 870000,
665 .symbol_rate_max = 11700000,
666 .caps = FE_CAN_QAM_16 | FE_CAN_QAM_32 | FE_CAN_QAM_64 |
667 FE_CAN_QAM_128 | FE_CAN_QAM_256 | FE_CAN_FEC_AUTO},
668
669 .release = stv0297_release,
670
671 .init = stv0297_init,
672 .sleep = stv0297_sleep,
Andrew de Quincey58ac7d32006-04-18 17:47:09 -0300673 .i2c_gate_ctrl = stv0297_i2c_gate_ctrl,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674
675 .set_frontend = stv0297_set_frontend,
676 .get_frontend = stv0297_get_frontend,
677
678 .read_status = stv0297_read_status,
679 .read_ber = stv0297_read_ber,
680 .read_signal_strength = stv0297_read_signal_strength,
681 .read_snr = stv0297_read_snr,
682 .read_ucblocks = stv0297_read_ucblocks,
683};
684
685MODULE_DESCRIPTION("ST STV0297 DVB-C Demodulator driver");
686MODULE_AUTHOR("Dennis Noermann and Andrew de Quincey");
687MODULE_LICENSE("GPL");
688
689EXPORT_SYMBOL(stv0297_attach);