blob: f8b320f434a09d01f9ae09ac39347074a766cebd [file] [log] [blame]
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301/* Copyright (c) 2009-2011, Code Aurora Forum. All rights reserved.
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +053012 */
13
14#include <linux/module.h>
15#include <linux/device.h>
16#include <linux/platform_device.h>
17#include <linux/clk.h>
18#include <linux/slab.h>
19#include <linux/interrupt.h>
20#include <linux/err.h>
21#include <linux/delay.h>
22#include <linux/io.h>
23#include <linux/ioport.h>
24#include <linux/uaccess.h>
25#include <linux/debugfs.h>
26#include <linux/seq_file.h>
Pavankumar Kondeti87c01042010-12-07 17:53:58 +053027#include <linux/pm_runtime.h>
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +053028#include <linux/of.h>
29#include <linux/dma-mapping.h>
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +053030
31#include <linux/usb.h>
32#include <linux/usb/otg.h>
33#include <linux/usb/ulpi.h>
34#include <linux/usb/gadget.h>
35#include <linux/usb/hcd.h>
36#include <linux/usb/msm_hsusb.h>
37#include <linux/usb/msm_hsusb_hw.h>
Anji jonnala11aa5c42011-05-04 10:19:48 +053038#include <linux/regulator/consumer.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070039#include <linux/mfd/pm8xxx/pm8921-charger.h>
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +053040
41#include <mach/clk.h>
42
43#define MSM_USB_BASE (motg->regs)
44#define DRIVER_NAME "msm_otg"
45
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +053046#define ID_TIMER_FREQ (jiffies + msecs_to_jiffies(2000))
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +053047#define ULPI_IO_TIMEOUT_USEC (10 * 1000)
Anji jonnala11aa5c42011-05-04 10:19:48 +053048
49#define USB_PHY_3P3_VOL_MIN 3050000 /* uV */
50#define USB_PHY_3P3_VOL_MAX 3300000 /* uV */
51#define USB_PHY_3P3_HPM_LOAD 50000 /* uA */
52#define USB_PHY_3P3_LPM_LOAD 4000 /* uA */
53
54#define USB_PHY_1P8_VOL_MIN 1800000 /* uV */
55#define USB_PHY_1P8_VOL_MAX 1800000 /* uV */
56#define USB_PHY_1P8_HPM_LOAD 50000 /* uA */
57#define USB_PHY_1P8_LPM_LOAD 4000 /* uA */
58
Vamsi Krishna132b2762011-11-11 16:09:20 -080059#define USB_PHY_VDD_DIG_VOL_MIN 1045000 /* uV */
Anji jonnala11aa5c42011-05-04 10:19:48 +053060#define USB_PHY_VDD_DIG_VOL_MAX 1320000 /* uV */
61
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070062static struct msm_otg *the_msm_otg;
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +053063static bool debug_aca_enabled;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070064
Anji jonnala11aa5c42011-05-04 10:19:48 +053065static struct regulator *hsusb_3p3;
66static struct regulator *hsusb_1p8;
67static struct regulator *hsusb_vddcx;
68
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +053069static inline bool aca_enabled(void)
70{
71#ifdef CONFIG_USB_MSM_ACA
72 return true;
73#else
74 return debug_aca_enabled;
75#endif
76}
77
Anji jonnala11aa5c42011-05-04 10:19:48 +053078static int msm_hsusb_init_vddcx(struct msm_otg *motg, int init)
79{
80 int ret = 0;
81
82 if (init) {
83 hsusb_vddcx = regulator_get(motg->otg.dev, "HSUSB_VDDCX");
84 if (IS_ERR(hsusb_vddcx)) {
85 dev_err(motg->otg.dev, "unable to get hsusb vddcx\n");
86 return PTR_ERR(hsusb_vddcx);
87 }
88
89 ret = regulator_set_voltage(hsusb_vddcx,
90 USB_PHY_VDD_DIG_VOL_MIN,
91 USB_PHY_VDD_DIG_VOL_MAX);
92 if (ret) {
93 dev_err(motg->otg.dev, "unable to set the voltage "
94 "for hsusb vddcx\n");
95 regulator_put(hsusb_vddcx);
96 return ret;
97 }
98
99 ret = regulator_enable(hsusb_vddcx);
100 if (ret) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700101 regulator_set_voltage(hsusb_vddcx, 0,
102 USB_PHY_VDD_DIG_VOL_MIN);
Anji jonnala11aa5c42011-05-04 10:19:48 +0530103 regulator_put(hsusb_vddcx);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700104 dev_err(motg->otg.dev, "unable to enable the hsusb vddcx\n");
105 return ret;
Anji jonnala11aa5c42011-05-04 10:19:48 +0530106 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700107
Anji jonnala11aa5c42011-05-04 10:19:48 +0530108 } else {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700109
Anji jonnala11aa5c42011-05-04 10:19:48 +0530110 ret = regulator_disable(hsusb_vddcx);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700111 if (ret) {
Anji jonnala11aa5c42011-05-04 10:19:48 +0530112 dev_err(motg->otg.dev, "unable to disable hsusb vddcx\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700113 return ret;
114 }
115
116 ret = regulator_set_voltage(hsusb_vddcx, 0,
117 USB_PHY_VDD_DIG_VOL_MIN);
118 if (ret) {
119 dev_err(motg->otg.dev, "unable to set the voltage"
120 "for hsusb vddcx\n");
121 return ret;
122 }
Anji jonnala11aa5c42011-05-04 10:19:48 +0530123
124 regulator_put(hsusb_vddcx);
125 }
126
127 return ret;
128}
129
130static int msm_hsusb_ldo_init(struct msm_otg *motg, int init)
131{
132 int rc = 0;
133
134 if (init) {
135 hsusb_3p3 = regulator_get(motg->otg.dev, "HSUSB_3p3");
136 if (IS_ERR(hsusb_3p3)) {
137 dev_err(motg->otg.dev, "unable to get hsusb 3p3\n");
138 return PTR_ERR(hsusb_3p3);
139 }
140
141 rc = regulator_set_voltage(hsusb_3p3, USB_PHY_3P3_VOL_MIN,
142 USB_PHY_3P3_VOL_MAX);
143 if (rc) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700144 dev_err(motg->otg.dev, "unable to set voltage level for"
145 "hsusb 3p3\n");
Anji jonnala11aa5c42011-05-04 10:19:48 +0530146 goto put_3p3;
147 }
148 hsusb_1p8 = regulator_get(motg->otg.dev, "HSUSB_1p8");
149 if (IS_ERR(hsusb_1p8)) {
150 dev_err(motg->otg.dev, "unable to get hsusb 1p8\n");
151 rc = PTR_ERR(hsusb_1p8);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700152 goto put_3p3_lpm;
Anji jonnala11aa5c42011-05-04 10:19:48 +0530153 }
154 rc = regulator_set_voltage(hsusb_1p8, USB_PHY_1P8_VOL_MIN,
155 USB_PHY_1P8_VOL_MAX);
156 if (rc) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700157 dev_err(motg->otg.dev, "unable to set voltage level for"
158 "hsusb 1p8\n");
Anji jonnala11aa5c42011-05-04 10:19:48 +0530159 goto put_1p8;
160 }
161
162 return 0;
163 }
164
Anji jonnala11aa5c42011-05-04 10:19:48 +0530165put_1p8:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700166 regulator_set_voltage(hsusb_1p8, 0, USB_PHY_1P8_VOL_MAX);
Anji jonnala11aa5c42011-05-04 10:19:48 +0530167 regulator_put(hsusb_1p8);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700168put_3p3_lpm:
169 regulator_set_voltage(hsusb_3p3, 0, USB_PHY_3P3_VOL_MAX);
Anji jonnala11aa5c42011-05-04 10:19:48 +0530170put_3p3:
171 regulator_put(hsusb_3p3);
172 return rc;
173}
174
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530175#ifdef CONFIG_PM_SLEEP
176#define USB_PHY_SUSP_DIG_VOL 500000
177static int msm_hsusb_config_vddcx(int high)
178{
179 int max_vol = USB_PHY_VDD_DIG_VOL_MAX;
180 int min_vol;
181 int ret;
182
183 if (high)
184 min_vol = USB_PHY_VDD_DIG_VOL_MIN;
185 else
186 min_vol = USB_PHY_SUSP_DIG_VOL;
187
188 ret = regulator_set_voltage(hsusb_vddcx, min_vol, max_vol);
189 if (ret) {
190 pr_err("%s: unable to set the voltage for regulator "
191 "HSUSB_VDDCX\n", __func__);
192 return ret;
193 }
194
195 pr_debug("%s: min_vol:%d max_vol:%d\n", __func__, min_vol, max_vol);
196
197 return ret;
198}
Hemant Kumar8e7bd072011-08-01 14:14:24 -0700199#else
200static int msm_hsusb_config_vddcx(int high)
201{
202 return 0;
203}
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530204#endif
205
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700206static int msm_hsusb_ldo_enable(struct msm_otg *motg, int on)
Anji jonnala11aa5c42011-05-04 10:19:48 +0530207{
208 int ret = 0;
209
Pavankumar Kondeti68964c92011-10-27 14:58:56 +0530210 if (IS_ERR(hsusb_1p8)) {
Anji jonnala11aa5c42011-05-04 10:19:48 +0530211 pr_err("%s: HSUSB_1p8 is not initialized\n", __func__);
212 return -ENODEV;
213 }
214
Pavankumar Kondeti68964c92011-10-27 14:58:56 +0530215 if (IS_ERR(hsusb_3p3)) {
Anji jonnala11aa5c42011-05-04 10:19:48 +0530216 pr_err("%s: HSUSB_3p3 is not initialized\n", __func__);
217 return -ENODEV;
218 }
219
220 if (on) {
221 ret = regulator_set_optimum_mode(hsusb_1p8,
222 USB_PHY_1P8_HPM_LOAD);
223 if (ret < 0) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700224 pr_err("%s: Unable to set HPM of the regulator:"
Anji jonnala11aa5c42011-05-04 10:19:48 +0530225 "HSUSB_1p8\n", __func__);
226 return ret;
227 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700228
229 ret = regulator_enable(hsusb_1p8);
230 if (ret) {
231 dev_err(motg->otg.dev, "%s: unable to enable the hsusb 1p8\n",
232 __func__);
233 regulator_set_optimum_mode(hsusb_1p8, 0);
234 return ret;
235 }
236
Anji jonnala11aa5c42011-05-04 10:19:48 +0530237 ret = regulator_set_optimum_mode(hsusb_3p3,
238 USB_PHY_3P3_HPM_LOAD);
239 if (ret < 0) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700240 pr_err("%s: Unable to set HPM of the regulator:"
Anji jonnala11aa5c42011-05-04 10:19:48 +0530241 "HSUSB_3p3\n", __func__);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700242 regulator_set_optimum_mode(hsusb_1p8, 0);
243 regulator_disable(hsusb_1p8);
Anji jonnala11aa5c42011-05-04 10:19:48 +0530244 return ret;
245 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700246
247 ret = regulator_enable(hsusb_3p3);
248 if (ret) {
249 dev_err(motg->otg.dev, "%s: unable to enable the hsusb 3p3\n",
250 __func__);
251 regulator_set_optimum_mode(hsusb_3p3, 0);
252 regulator_set_optimum_mode(hsusb_1p8, 0);
253 regulator_disable(hsusb_1p8);
254 return ret;
255 }
256
Anji jonnala11aa5c42011-05-04 10:19:48 +0530257 } else {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700258 ret = regulator_disable(hsusb_1p8);
259 if (ret) {
260 dev_err(motg->otg.dev, "%s: unable to disable the hsusb 1p8\n",
261 __func__);
262 return ret;
263 }
264
265 ret = regulator_set_optimum_mode(hsusb_1p8, 0);
Anji jonnala11aa5c42011-05-04 10:19:48 +0530266 if (ret < 0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700267 pr_err("%s: Unable to set LPM of the regulator:"
Anji jonnala11aa5c42011-05-04 10:19:48 +0530268 "HSUSB_1p8\n", __func__);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700269
270 ret = regulator_disable(hsusb_3p3);
271 if (ret) {
272 dev_err(motg->otg.dev, "%s: unable to disable the hsusb 3p3\n",
273 __func__);
274 return ret;
275 }
276 ret = regulator_set_optimum_mode(hsusb_3p3, 0);
Anji jonnala11aa5c42011-05-04 10:19:48 +0530277 if (ret < 0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700278 pr_err("%s: Unable to set LPM of the regulator:"
Anji jonnala11aa5c42011-05-04 10:19:48 +0530279 "HSUSB_3p3\n", __func__);
280 }
281
282 pr_debug("reg (%s)\n", on ? "HPM" : "LPM");
283 return ret < 0 ? ret : 0;
284}
285
Vijayavardhan Vennapusafc464f02011-11-04 21:54:00 +0530286static void msm_hsusb_mhl_switch_enable(struct msm_otg *motg, bool on)
287{
288 static struct regulator *mhl_analog_switch;
289 struct msm_otg_platform_data *pdata = motg->pdata;
290
291 if (!pdata->mhl_enable)
292 return;
293
294 if (on) {
295 mhl_analog_switch = regulator_get(motg->otg.dev,
296 "mhl_ext_3p3v");
297 if (IS_ERR(mhl_analog_switch)) {
298 pr_err("Unable to get mhl_analog_switch\n");
299 return;
300 }
301
302 if (regulator_enable(mhl_analog_switch)) {
303 pr_err("unable to enable mhl_analog_switch\n");
304 goto put_analog_switch;
305 }
306 return;
307 }
308
309 regulator_disable(mhl_analog_switch);
310put_analog_switch:
311 regulator_put(mhl_analog_switch);
312}
313
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530314static int ulpi_read(struct otg_transceiver *otg, u32 reg)
315{
316 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
317 int cnt = 0;
318
319 /* initiate read operation */
320 writel(ULPI_RUN | ULPI_READ | ULPI_ADDR(reg),
321 USB_ULPI_VIEWPORT);
322
323 /* wait for completion */
324 while (cnt < ULPI_IO_TIMEOUT_USEC) {
325 if (!(readl(USB_ULPI_VIEWPORT) & ULPI_RUN))
326 break;
327 udelay(1);
328 cnt++;
329 }
330
331 if (cnt >= ULPI_IO_TIMEOUT_USEC) {
332 dev_err(otg->dev, "ulpi_read: timeout %08x\n",
333 readl(USB_ULPI_VIEWPORT));
334 return -ETIMEDOUT;
335 }
336 return ULPI_DATA_READ(readl(USB_ULPI_VIEWPORT));
337}
338
339static int ulpi_write(struct otg_transceiver *otg, u32 val, u32 reg)
340{
341 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
342 int cnt = 0;
343
344 /* initiate write operation */
345 writel(ULPI_RUN | ULPI_WRITE |
346 ULPI_ADDR(reg) | ULPI_DATA(val),
347 USB_ULPI_VIEWPORT);
348
349 /* wait for completion */
350 while (cnt < ULPI_IO_TIMEOUT_USEC) {
351 if (!(readl(USB_ULPI_VIEWPORT) & ULPI_RUN))
352 break;
353 udelay(1);
354 cnt++;
355 }
356
357 if (cnt >= ULPI_IO_TIMEOUT_USEC) {
358 dev_err(otg->dev, "ulpi_write: timeout\n");
359 return -ETIMEDOUT;
360 }
361 return 0;
362}
363
364static struct otg_io_access_ops msm_otg_io_ops = {
365 .read = ulpi_read,
366 .write = ulpi_write,
367};
368
369static void ulpi_init(struct msm_otg *motg)
370{
371 struct msm_otg_platform_data *pdata = motg->pdata;
372 int *seq = pdata->phy_init_seq;
373
374 if (!seq)
375 return;
376
377 while (seq[0] >= 0) {
378 dev_vdbg(motg->otg.dev, "ulpi: write 0x%02x to 0x%02x\n",
379 seq[0], seq[1]);
380 ulpi_write(&motg->otg, seq[0], seq[1]);
381 seq += 2;
382 }
383}
384
385static int msm_otg_link_clk_reset(struct msm_otg *motg, bool assert)
386{
387 int ret;
388
389 if (assert) {
390 ret = clk_reset(motg->clk, CLK_RESET_ASSERT);
391 if (ret)
392 dev_err(motg->otg.dev, "usb hs_clk assert failed\n");
393 } else {
394 ret = clk_reset(motg->clk, CLK_RESET_DEASSERT);
395 if (ret)
396 dev_err(motg->otg.dev, "usb hs_clk deassert failed\n");
397 }
398 return ret;
399}
400
401static int msm_otg_phy_clk_reset(struct msm_otg *motg)
402{
403 int ret;
404
Amit Blay02eff132011-09-21 16:46:24 +0300405 if (IS_ERR(motg->phy_reset_clk))
406 return 0;
407
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530408 ret = clk_reset(motg->phy_reset_clk, CLK_RESET_ASSERT);
409 if (ret) {
410 dev_err(motg->otg.dev, "usb phy clk assert failed\n");
411 return ret;
412 }
413 usleep_range(10000, 12000);
414 ret = clk_reset(motg->phy_reset_clk, CLK_RESET_DEASSERT);
415 if (ret)
416 dev_err(motg->otg.dev, "usb phy clk deassert failed\n");
417 return ret;
418}
419
420static int msm_otg_phy_reset(struct msm_otg *motg)
421{
422 u32 val;
423 int ret;
424 int retries;
425
426 ret = msm_otg_link_clk_reset(motg, 1);
427 if (ret)
428 return ret;
429 ret = msm_otg_phy_clk_reset(motg);
430 if (ret)
431 return ret;
432 ret = msm_otg_link_clk_reset(motg, 0);
433 if (ret)
434 return ret;
435
436 val = readl(USB_PORTSC) & ~PORTSC_PTS_MASK;
437 writel(val | PORTSC_PTS_ULPI, USB_PORTSC);
438
439 for (retries = 3; retries > 0; retries--) {
440 ret = ulpi_write(&motg->otg, ULPI_FUNC_CTRL_SUSPENDM,
441 ULPI_CLR(ULPI_FUNC_CTRL));
442 if (!ret)
443 break;
444 ret = msm_otg_phy_clk_reset(motg);
445 if (ret)
446 return ret;
447 }
448 if (!retries)
449 return -ETIMEDOUT;
450
451 /* This reset calibrates the phy, if the above write succeeded */
452 ret = msm_otg_phy_clk_reset(motg);
453 if (ret)
454 return ret;
455
456 for (retries = 3; retries > 0; retries--) {
457 ret = ulpi_read(&motg->otg, ULPI_DEBUG);
458 if (ret != -ETIMEDOUT)
459 break;
460 ret = msm_otg_phy_clk_reset(motg);
461 if (ret)
462 return ret;
463 }
464 if (!retries)
465 return -ETIMEDOUT;
466
467 dev_info(motg->otg.dev, "phy_reset: success\n");
468 return 0;
469}
470
471#define LINK_RESET_TIMEOUT_USEC (250 * 1000)
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +0530472static int msm_otg_link_reset(struct msm_otg *motg)
473{
474 int cnt = 0;
475
476 writel_relaxed(USBCMD_RESET, USB_USBCMD);
477 while (cnt < LINK_RESET_TIMEOUT_USEC) {
478 if (!(readl_relaxed(USB_USBCMD) & USBCMD_RESET))
479 break;
480 udelay(1);
481 cnt++;
482 }
483 if (cnt >= LINK_RESET_TIMEOUT_USEC)
484 return -ETIMEDOUT;
485
486 /* select ULPI phy */
487 writel_relaxed(0x80000000, USB_PORTSC);
488 writel_relaxed(0x0, USB_AHBBURST);
489 writel_relaxed(0x00, USB_AHBMODE);
490
491 return 0;
492}
493
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530494static int msm_otg_reset(struct otg_transceiver *otg)
495{
496 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
497 struct msm_otg_platform_data *pdata = motg->pdata;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530498 int ret;
499 u32 val = 0;
500 u32 ulpi_val = 0;
501
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700502 clk_enable(motg->clk);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530503 ret = msm_otg_phy_reset(motg);
504 if (ret) {
505 dev_err(otg->dev, "phy_reset failed\n");
506 return ret;
507 }
508
509 ulpi_init(motg);
510
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +0530511 ret = msm_otg_link_reset(motg);
512 if (ret) {
513 dev_err(otg->dev, "link reset failed\n");
514 return ret;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530515 }
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530516 msleep(100);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700517 /* Ensure that RESET operation is completed before turning off clock */
518 mb();
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +0530519
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700520 clk_disable(motg->clk);
521
522 val = readl_relaxed(USB_OTGSC);
523 if (pdata->mode == USB_OTG) {
524 ulpi_val = ULPI_INT_IDGRD | ULPI_INT_SESS_VALID;
525 val |= OTGSC_IDIE | OTGSC_BSVIE;
526 } else if (pdata->mode == USB_PERIPHERAL) {
527 ulpi_val = ULPI_INT_SESS_VALID;
528 val |= OTGSC_BSVIE;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530529 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700530 writel_relaxed(val, USB_OTGSC);
531 ulpi_write(otg, ulpi_val, ULPI_USB_INT_EN_RISE);
532 ulpi_write(otg, ulpi_val, ULPI_USB_INT_EN_FALL);
533
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530534 return 0;
535}
536
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +0530537static int msm_otg_set_suspend(struct otg_transceiver *otg, int suspend)
538{
539 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
540
541 /*
542 * Allow bus suspend only for host mode. Device mode bus suspend
543 * is not implemented yet.
544 */
545 if (!test_bit(ID, &motg->inputs) || test_bit(ID_A, &motg->inputs)) {
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +0530546 /*
547 * ID_GND --> ID_A transition can not be detected in LPM.
548 * Disallow host bus suspend when ACA is enabled.
549 */
550 if (suspend && !aca_enabled())
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +0530551 pm_runtime_put(otg->dev);
552 else
553 pm_runtime_resume(otg->dev);
554 }
555
556 return 0;
557}
558
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530559#define PHY_SUSPEND_TIMEOUT_USEC (500 * 1000)
Pavankumar Kondeti70187732011-02-15 09:42:34 +0530560#define PHY_RESUME_TIMEOUT_USEC (100 * 1000)
561
562#ifdef CONFIG_PM_SLEEP
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530563static int msm_otg_suspend(struct msm_otg *motg)
564{
565 struct otg_transceiver *otg = &motg->otg;
566 struct usb_bus *bus = otg->host;
567 struct msm_otg_platform_data *pdata = motg->pdata;
568 int cnt = 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700569 bool session_active;
Amit Blay58b31472011-11-18 09:39:39 +0200570 u32 phy_ctrl_val = 0;
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530571
572 if (atomic_read(&motg->in_lpm))
573 return 0;
574
575 disable_irq(motg->irq);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700576 session_active = (otg->host && !test_bit(ID, &motg->inputs)) ||
577 test_bit(B_SESS_VLD, &motg->inputs);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530578 /*
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530579 * Chipidea 45-nm PHY suspend sequence:
580 *
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530581 * Interrupt Latch Register auto-clear feature is not present
582 * in all PHY versions. Latch register is clear on read type.
583 * Clear latch register to avoid spurious wakeup from
584 * low power mode (LPM).
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530585 *
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530586 * PHY comparators are disabled when PHY enters into low power
587 * mode (LPM). Keep PHY comparators ON in LPM only when we expect
588 * VBUS/Id notifications from USB PHY. Otherwise turn off USB
589 * PHY comparators. This save significant amount of power.
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530590 *
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530591 * PLL is not turned off when PHY enters into low power mode (LPM).
592 * Disable PLL for maximum power savings.
593 */
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530594
595 if (motg->pdata->phy_type == CI_45NM_INTEGRATED_PHY) {
596 ulpi_read(otg, 0x14);
597 if (pdata->otg_control == OTG_PHY_CONTROL)
598 ulpi_write(otg, 0x01, 0x30);
599 ulpi_write(otg, 0x08, 0x09);
600 }
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530601
602 /*
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700603 * Turn off the OTG comparators, if depends on PMIC for
604 * VBUS and ID notifications.
605 */
606 if ((motg->caps & ALLOW_PHY_COMP_DISABLE) && !session_active) {
607 ulpi_write(otg, OTG_COMP_DISABLE,
608 ULPI_SET(ULPI_PWR_CLK_MNG_REG));
609 motg->lpm_flags |= PHY_OTG_COMP_DISABLED;
610 }
611
612 /*
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530613 * PHY may take some time or even fail to enter into low power
614 * mode (LPM). Hence poll for 500 msec and reset the PHY and link
615 * in failure case.
616 */
617 writel(readl(USB_PORTSC) | PORTSC_PHCD, USB_PORTSC);
618 while (cnt < PHY_SUSPEND_TIMEOUT_USEC) {
619 if (readl(USB_PORTSC) & PORTSC_PHCD)
620 break;
621 udelay(1);
622 cnt++;
623 }
624
625 if (cnt >= PHY_SUSPEND_TIMEOUT_USEC) {
626 dev_err(otg->dev, "Unable to suspend PHY\n");
627 msm_otg_reset(otg);
628 enable_irq(motg->irq);
629 return -ETIMEDOUT;
630 }
631
632 /*
633 * PHY has capability to generate interrupt asynchronously in low
634 * power mode (LPM). This interrupt is level triggered. So USB IRQ
635 * line must be disabled till async interrupt enable bit is cleared
636 * in USBCMD register. Assert STP (ULPI interface STOP signal) to
637 * block data communication from PHY.
638 */
639 writel(readl(USB_USBCMD) | ASYNC_INTR_CTRL | ULPI_STP_CTRL, USB_USBCMD);
640
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700641 if (motg->caps & ALLOW_PHY_RETENTION && !session_active) {
Amit Blay58b31472011-11-18 09:39:39 +0200642 phy_ctrl_val = readl_relaxed(USB_PHY_CTRL);
643 if (motg->pdata->otg_control == OTG_PHY_CONTROL)
644 /* Enable PHY HV interrupts to wake MPM/Link */
645 phy_ctrl_val |=
646 (PHY_IDHV_INTEN | PHY_OTGSESSVLDHV_INTEN);
647
648 writel_relaxed(phy_ctrl_val & ~PHY_RETEN, USB_PHY_CTRL);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700649 motg->lpm_flags |= PHY_RETENTIONED;
650 }
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530651
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700652 /* Ensure that above operation is completed before turning off clocks */
653 mb();
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530654 clk_disable(motg->pclk);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530655 if (motg->core_clk)
656 clk_disable(motg->core_clk);
657
Amit Blay137575f2011-11-06 15:20:54 +0200658 if (!IS_ERR(motg->system_clk))
659 clk_disable(motg->system_clk);
660
Anji jonnala0f73cac2011-05-04 10:19:46 +0530661 if (!IS_ERR(motg->pclk_src))
662 clk_disable(motg->pclk_src);
663
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700664 if (motg->caps & ALLOW_PHY_POWER_COLLAPSE && !session_active) {
665 msm_hsusb_ldo_enable(motg, 0);
666 motg->lpm_flags |= PHY_PWR_COLLAPSED;
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530667 }
668
Vijayavardhan Vennapusafc464f02011-11-04 21:54:00 +0530669 if (motg->lpm_flags & PHY_RETENTIONED) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700670 msm_hsusb_config_vddcx(0);
Vijayavardhan Vennapusafc464f02011-11-04 21:54:00 +0530671 msm_hsusb_mhl_switch_enable(motg, 0);
672 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700673
674 if (device_may_wakeup(otg->dev)) {
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530675 enable_irq_wake(motg->irq);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700676 if (motg->pdata->pmic_id_irq)
677 enable_irq_wake(motg->pdata->pmic_id_irq);
678 }
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530679 if (bus)
680 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &(bus_to_hcd(bus))->flags);
681
682 atomic_set(&motg->in_lpm, 1);
683 enable_irq(motg->irq);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700684 wake_unlock(&motg->wlock);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530685
686 dev_info(otg->dev, "USB in low power mode\n");
687
688 return 0;
689}
690
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530691static int msm_otg_resume(struct msm_otg *motg)
692{
693 struct otg_transceiver *otg = &motg->otg;
694 struct usb_bus *bus = otg->host;
695 int cnt = 0;
696 unsigned temp;
Amit Blay58b31472011-11-18 09:39:39 +0200697 u32 phy_ctrl_val = 0;
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530698
699 if (!atomic_read(&motg->in_lpm))
700 return 0;
701
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700702 wake_lock(&motg->wlock);
Anji jonnala0f73cac2011-05-04 10:19:46 +0530703 if (!IS_ERR(motg->pclk_src))
704 clk_enable(motg->pclk_src);
705
Amit Blay137575f2011-11-06 15:20:54 +0200706 if (!IS_ERR(motg->system_clk))
707 clk_enable(motg->system_clk);
708
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530709 clk_enable(motg->pclk);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530710 if (motg->core_clk)
711 clk_enable(motg->core_clk);
712
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700713 if (motg->lpm_flags & PHY_PWR_COLLAPSED) {
714 msm_hsusb_ldo_enable(motg, 1);
715 motg->lpm_flags &= ~PHY_PWR_COLLAPSED;
716 }
717
718 if (motg->lpm_flags & PHY_RETENTIONED) {
Vijayavardhan Vennapusafc464f02011-11-04 21:54:00 +0530719 msm_hsusb_mhl_switch_enable(motg, 1);
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530720 msm_hsusb_config_vddcx(1);
Amit Blay58b31472011-11-18 09:39:39 +0200721 phy_ctrl_val = readl_relaxed(USB_PHY_CTRL);
722 phy_ctrl_val |= PHY_RETEN;
723 if (motg->pdata->otg_control == OTG_PHY_CONTROL)
724 /* Disable PHY HV interrupts */
725 phy_ctrl_val &=
726 ~(PHY_IDHV_INTEN | PHY_OTGSESSVLDHV_INTEN);
727 writel_relaxed(phy_ctrl_val, USB_PHY_CTRL);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700728 motg->lpm_flags &= ~PHY_RETENTIONED;
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530729 }
730
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530731 temp = readl(USB_USBCMD);
732 temp &= ~ASYNC_INTR_CTRL;
733 temp &= ~ULPI_STP_CTRL;
734 writel(temp, USB_USBCMD);
735
736 /*
737 * PHY comes out of low power mode (LPM) in case of wakeup
738 * from asynchronous interrupt.
739 */
740 if (!(readl(USB_PORTSC) & PORTSC_PHCD))
741 goto skip_phy_resume;
742
743 writel(readl(USB_PORTSC) & ~PORTSC_PHCD, USB_PORTSC);
744 while (cnt < PHY_RESUME_TIMEOUT_USEC) {
745 if (!(readl(USB_PORTSC) & PORTSC_PHCD))
746 break;
747 udelay(1);
748 cnt++;
749 }
750
751 if (cnt >= PHY_RESUME_TIMEOUT_USEC) {
752 /*
753 * This is a fatal error. Reset the link and
754 * PHY. USB state can not be restored. Re-insertion
755 * of USB cable is the only way to get USB working.
756 */
757 dev_err(otg->dev, "Unable to resume USB."
758 "Re-plugin the cable\n");
759 msm_otg_reset(otg);
760 }
761
762skip_phy_resume:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700763 /* Turn on the OTG comparators on resume */
764 if (motg->lpm_flags & PHY_OTG_COMP_DISABLED) {
765 ulpi_write(otg, OTG_COMP_DISABLE,
766 ULPI_CLR(ULPI_PWR_CLK_MNG_REG));
767 motg->lpm_flags &= ~PHY_OTG_COMP_DISABLED;
768 }
769 if (device_may_wakeup(otg->dev)) {
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530770 disable_irq_wake(motg->irq);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700771 if (motg->pdata->pmic_id_irq)
772 disable_irq_wake(motg->pdata->pmic_id_irq);
773 }
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530774 if (bus)
775 set_bit(HCD_FLAG_HW_ACCESSIBLE, &(bus_to_hcd(bus))->flags);
776
Pavankumar Kondeti2ce2c3a2011-05-02 11:56:33 +0530777 atomic_set(&motg->in_lpm, 0);
778
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +0530779 if (aca_enabled() && !irq_read_line(motg->pdata->pmic_id_irq)) {
780 clear_bit(ID, &motg->inputs);
781 schedule_work(&motg->sm_work);
782 }
783
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530784 if (motg->async_int) {
785 motg->async_int = 0;
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530786 enable_irq(motg->irq);
787 }
788
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530789 dev_info(otg->dev, "USB exited from low power mode\n");
790
791 return 0;
792}
Pavankumar Kondeti70187732011-02-15 09:42:34 +0530793#endif
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530794
Pavankumar Kondetid8608522011-05-04 10:19:47 +0530795static void msm_otg_notify_charger(struct msm_otg *motg, unsigned mA)
796{
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +0530797 if ((motg->chg_type == USB_ACA_DOCK_CHARGER ||
798 motg->chg_type == USB_ACA_A_CHARGER ||
799 motg->chg_type == USB_ACA_B_CHARGER ||
800 motg->chg_type == USB_ACA_C_CHARGER) &&
801 mA > IDEV_ACA_CHG_LIMIT)
802 mA = IDEV_ACA_CHG_LIMIT;
803
Pavankumar Kondetid8608522011-05-04 10:19:47 +0530804 if (motg->cur_power == mA)
805 return;
806
Pavankumar Kondetid8608522011-05-04 10:19:47 +0530807 dev_info(motg->otg.dev, "Avail curr from USB = %u\n", mA);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700808 pm8921_charger_vbus_draw(mA);
Pavankumar Kondetid8608522011-05-04 10:19:47 +0530809 motg->cur_power = mA;
810}
811
812static int msm_otg_set_power(struct otg_transceiver *otg, unsigned mA)
813{
814 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
815
816 /*
817 * Gadget driver uses set_power method to notify about the
818 * available current based on suspend/configured states.
819 *
820 * IDEV_CHG can be drawn irrespective of suspend/un-configured
821 * states when CDP/ACA is connected.
822 */
823 if (motg->chg_type == USB_SDP_CHARGER)
824 msm_otg_notify_charger(motg, mA);
825
826 return 0;
827}
828
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530829static void msm_otg_start_host(struct otg_transceiver *otg, int on)
830{
831 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
832 struct msm_otg_platform_data *pdata = motg->pdata;
833 struct usb_hcd *hcd;
834
835 if (!otg->host)
836 return;
837
838 hcd = bus_to_hcd(otg->host);
839
840 if (on) {
841 dev_dbg(otg->dev, "host on\n");
842
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530843 /*
844 * Some boards have a switch cotrolled by gpio
845 * to enable/disable internal HUB. Enable internal
846 * HUB before kicking the host.
847 */
848 if (pdata->setup_gpio)
849 pdata->setup_gpio(OTG_STATE_A_HOST);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530850 usb_add_hcd(hcd, hcd->irq, IRQF_SHARED);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530851 } else {
852 dev_dbg(otg->dev, "host off\n");
853
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530854 usb_remove_hcd(hcd);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +0530855 /* HCD core reset all bits of PORTSC. select ULPI phy */
856 writel_relaxed(0x80000000, USB_PORTSC);
857
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530858 if (pdata->setup_gpio)
859 pdata->setup_gpio(OTG_STATE_UNDEFINED);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530860 }
861}
862
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700863static int msm_otg_usbdev_notify(struct notifier_block *self,
864 unsigned long action, void *priv)
865{
866 struct msm_otg *motg = container_of(self, struct msm_otg, usbdev_nb);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +0530867 struct usb_device *udev = priv;
868
869 if (!aca_enabled())
870 goto out;
871
872 if (action == USB_BUS_ADD || action == USB_BUS_REMOVE)
873 goto out;
874
875 if (udev->bus != motg->otg.host)
876 goto out;
877 /*
878 * Interested in devices connected directly to the root hub.
879 * ACA dock can supply IDEV_CHG irrespective devices connected
880 * on the accessory port.
881 */
882 if (!udev->parent || udev->parent->parent ||
883 motg->chg_type == USB_ACA_DOCK_CHARGER)
884 goto out;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700885
886 switch (action) {
887 case USB_DEVICE_ADD:
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +0530888 usb_disable_autosuspend(udev);
889 /* fall through */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700890 case USB_DEVICE_CONFIG:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700891 if (udev->actconfig)
892 motg->mA_port = udev->actconfig->desc.bMaxPower * 2;
893 else
894 motg->mA_port = IUNIT;
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +0530895 break;
896 case USB_DEVICE_REMOVE:
897 motg->mA_port = IUNIT;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700898 break;
899 default:
900 break;
901 }
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +0530902 if (test_bit(ID_A, &motg->inputs))
903 msm_otg_notify_charger(motg, IDEV_ACA_CHG_MAX -
904 motg->mA_port);
905out:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700906 return NOTIFY_OK;
907}
908
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530909static int msm_otg_set_host(struct otg_transceiver *otg, struct usb_bus *host)
910{
911 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
912 struct usb_hcd *hcd;
913
914 /*
915 * Fail host registration if this board can support
916 * only peripheral configuration.
917 */
918 if (motg->pdata->mode == USB_PERIPHERAL) {
919 dev_info(otg->dev, "Host mode is not supported\n");
920 return -ENODEV;
921 }
922
923 if (!host) {
924 if (otg->state == OTG_STATE_A_HOST) {
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530925 pm_runtime_get_sync(otg->dev);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700926 usb_unregister_notify(&motg->usbdev_nb);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530927 msm_otg_start_host(otg, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700928 if (motg->pdata->vbus_power)
929 motg->pdata->vbus_power(0);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530930 otg->host = NULL;
931 otg->state = OTG_STATE_UNDEFINED;
932 schedule_work(&motg->sm_work);
933 } else {
934 otg->host = NULL;
935 }
936
937 return 0;
938 }
939
940 hcd = bus_to_hcd(host);
941 hcd->power_budget = motg->pdata->power_budget;
942
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700943 motg->usbdev_nb.notifier_call = msm_otg_usbdev_notify;
944 usb_register_notify(&motg->usbdev_nb);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530945 otg->host = host;
946 dev_dbg(otg->dev, "host driver registered w/ tranceiver\n");
947
948 /*
949 * Kick the state machine work, if peripheral is not supported
950 * or peripheral is already registered with us.
951 */
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530952 if (motg->pdata->mode == USB_HOST || otg->gadget) {
953 pm_runtime_get_sync(otg->dev);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530954 schedule_work(&motg->sm_work);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530955 }
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530956
957 return 0;
958}
959
960static void msm_otg_start_peripheral(struct otg_transceiver *otg, int on)
961{
962 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
963 struct msm_otg_platform_data *pdata = motg->pdata;
964
965 if (!otg->gadget)
966 return;
967
968 if (on) {
969 dev_dbg(otg->dev, "gadget on\n");
970 /*
971 * Some boards have a switch cotrolled by gpio
972 * to enable/disable internal HUB. Disable internal
973 * HUB before kicking the gadget.
974 */
975 if (pdata->setup_gpio)
976 pdata->setup_gpio(OTG_STATE_B_PERIPHERAL);
977 usb_gadget_vbus_connect(otg->gadget);
978 } else {
979 dev_dbg(otg->dev, "gadget off\n");
980 usb_gadget_vbus_disconnect(otg->gadget);
981 if (pdata->setup_gpio)
982 pdata->setup_gpio(OTG_STATE_UNDEFINED);
983 }
984
985}
986
987static int msm_otg_set_peripheral(struct otg_transceiver *otg,
988 struct usb_gadget *gadget)
989{
990 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
991
992 /*
993 * Fail peripheral registration if this board can support
994 * only host configuration.
995 */
996 if (motg->pdata->mode == USB_HOST) {
997 dev_info(otg->dev, "Peripheral mode is not supported\n");
998 return -ENODEV;
999 }
1000
1001 if (!gadget) {
1002 if (otg->state == OTG_STATE_B_PERIPHERAL) {
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05301003 pm_runtime_get_sync(otg->dev);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301004 msm_otg_start_peripheral(otg, 0);
1005 otg->gadget = NULL;
1006 otg->state = OTG_STATE_UNDEFINED;
1007 schedule_work(&motg->sm_work);
1008 } else {
1009 otg->gadget = NULL;
1010 }
1011
1012 return 0;
1013 }
1014 otg->gadget = gadget;
1015 dev_dbg(otg->dev, "peripheral driver registered w/ tranceiver\n");
1016
1017 /*
1018 * Kick the state machine work, if host is not supported
1019 * or host is already registered with us.
1020 */
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05301021 if (motg->pdata->mode == USB_PERIPHERAL || otg->host) {
1022 pm_runtime_get_sync(otg->dev);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301023 schedule_work(&motg->sm_work);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05301024 }
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301025
1026 return 0;
1027}
1028
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001029static bool msm_chg_aca_detect(struct msm_otg *motg)
1030{
1031 struct otg_transceiver *otg = &motg->otg;
1032 u32 int_sts;
1033 bool ret = false;
1034
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301035 if (!aca_enabled())
1036 goto out;
1037
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001038 if (motg->pdata->phy_type == CI_45NM_INTEGRATED_PHY)
1039 goto out;
1040
1041 int_sts = ulpi_read(otg, 0x87);
1042 switch (int_sts & 0x1C) {
1043 case 0x08:
1044 if (!test_and_set_bit(ID_A, &motg->inputs)) {
1045 dev_dbg(otg->dev, "ID_A\n");
1046 motg->chg_type = USB_ACA_A_CHARGER;
1047 motg->chg_state = USB_CHG_STATE_DETECTED;
1048 clear_bit(ID_B, &motg->inputs);
1049 clear_bit(ID_C, &motg->inputs);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301050 set_bit(ID, &motg->inputs);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001051 ret = true;
1052 }
1053 break;
1054 case 0x0C:
1055 if (!test_and_set_bit(ID_B, &motg->inputs)) {
1056 dev_dbg(otg->dev, "ID_B\n");
1057 motg->chg_type = USB_ACA_B_CHARGER;
1058 motg->chg_state = USB_CHG_STATE_DETECTED;
1059 clear_bit(ID_A, &motg->inputs);
1060 clear_bit(ID_C, &motg->inputs);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301061 set_bit(ID, &motg->inputs);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001062 ret = true;
1063 }
1064 break;
1065 case 0x10:
1066 if (!test_and_set_bit(ID_C, &motg->inputs)) {
1067 dev_dbg(otg->dev, "ID_C\n");
1068 motg->chg_type = USB_ACA_C_CHARGER;
1069 motg->chg_state = USB_CHG_STATE_DETECTED;
1070 clear_bit(ID_A, &motg->inputs);
1071 clear_bit(ID_B, &motg->inputs);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301072 set_bit(ID, &motg->inputs);
1073 ret = true;
1074 }
1075 break;
1076 case 0x04:
1077 if (test_and_clear_bit(ID, &motg->inputs)) {
1078 dev_dbg(otg->dev, "ID_GND\n");
1079 motg->chg_type = USB_INVALID_CHARGER;
1080 motg->chg_state = USB_CHG_STATE_UNDEFINED;
1081 clear_bit(ID_A, &motg->inputs);
1082 clear_bit(ID_B, &motg->inputs);
1083 clear_bit(ID_C, &motg->inputs);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001084 ret = true;
1085 }
1086 break;
1087 default:
1088 ret = test_and_clear_bit(ID_A, &motg->inputs) |
1089 test_and_clear_bit(ID_B, &motg->inputs) |
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301090 test_and_clear_bit(ID_C, &motg->inputs) |
1091 !test_and_set_bit(ID, &motg->inputs);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001092 if (ret) {
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301093 dev_dbg(otg->dev, "ID A/B/C/GND is no more\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001094 motg->chg_type = USB_INVALID_CHARGER;
1095 motg->chg_state = USB_CHG_STATE_UNDEFINED;
1096 }
1097 }
1098out:
1099 return ret;
1100}
1101
1102static void msm_chg_enable_aca_det(struct msm_otg *motg)
1103{
1104 struct otg_transceiver *otg = &motg->otg;
1105
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301106 if (!aca_enabled())
1107 return;
1108
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001109 switch (motg->pdata->phy_type) {
1110 case SNPS_28NM_INTEGRATED_PHY:
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301111 /* Disable ID_GND in link and PHY */
1112 writel_relaxed(readl_relaxed(USB_OTGSC) & ~(OTGSC_IDPU |
1113 OTGSC_IDIE), USB_OTGSC);
1114 ulpi_write(otg, 0x01, 0x0C);
1115 ulpi_write(otg, 0x10, 0x0F);
1116 ulpi_write(otg, 0x10, 0x12);
1117 /* Enable ACA ID detection */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001118 ulpi_write(otg, 0x20, 0x85);
1119 break;
1120 default:
1121 break;
1122 }
1123}
1124
1125static void msm_chg_enable_aca_intr(struct msm_otg *motg)
1126{
1127 struct otg_transceiver *otg = &motg->otg;
1128
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301129 if (!aca_enabled())
1130 return;
1131
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001132 switch (motg->pdata->phy_type) {
1133 case SNPS_28NM_INTEGRATED_PHY:
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301134 /* Enable ACA Detection interrupt (on any RID change) */
1135 ulpi_write(otg, 0x01, 0x94);
1136 break;
1137 default:
1138 break;
1139 }
1140}
1141
1142static void msm_chg_disable_aca_intr(struct msm_otg *motg)
1143{
1144 struct otg_transceiver *otg = &motg->otg;
1145
1146 if (!aca_enabled())
1147 return;
1148
1149 switch (motg->pdata->phy_type) {
1150 case SNPS_28NM_INTEGRATED_PHY:
1151 ulpi_write(otg, 0x01, 0x95);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001152 break;
1153 default:
1154 break;
1155 }
1156}
1157
1158static bool msm_chg_check_aca_intr(struct msm_otg *motg)
1159{
1160 struct otg_transceiver *otg = &motg->otg;
1161 bool ret = false;
1162
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301163 if (!aca_enabled())
1164 return ret;
1165
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001166 switch (motg->pdata->phy_type) {
1167 case SNPS_28NM_INTEGRATED_PHY:
1168 if (ulpi_read(otg, 0x91) & 1) {
1169 dev_dbg(otg->dev, "RID change\n");
1170 ulpi_write(otg, 0x01, 0x92);
1171 ret = msm_chg_aca_detect(motg);
1172 }
1173 default:
1174 break;
1175 }
1176 return ret;
1177}
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301178
1179static void msm_otg_id_timer_func(unsigned long data)
1180{
1181 struct msm_otg *motg = (struct msm_otg *) data;
1182
1183 if (!aca_enabled())
1184 return;
1185
1186 if (atomic_read(&motg->in_lpm)) {
1187 dev_dbg(motg->otg.dev, "timer: in lpm\n");
1188 return;
1189 }
1190
1191 if (msm_chg_check_aca_intr(motg)) {
1192 dev_dbg(motg->otg.dev, "timer: aca work\n");
1193 schedule_work(&motg->sm_work);
1194 }
1195
1196 if (!test_bit(ID, &motg->inputs) || test_bit(ID_A, &motg->inputs))
1197 mod_timer(&motg->id_timer, ID_TIMER_FREQ);
1198}
1199
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301200static bool msm_chg_check_secondary_det(struct msm_otg *motg)
1201{
1202 struct otg_transceiver *otg = &motg->otg;
1203 u32 chg_det;
1204 bool ret = false;
1205
1206 switch (motg->pdata->phy_type) {
1207 case CI_45NM_INTEGRATED_PHY:
1208 chg_det = ulpi_read(otg, 0x34);
1209 ret = chg_det & (1 << 4);
1210 break;
1211 case SNPS_28NM_INTEGRATED_PHY:
1212 chg_det = ulpi_read(otg, 0x87);
1213 ret = chg_det & 1;
1214 break;
1215 default:
1216 break;
1217 }
1218 return ret;
1219}
1220
1221static void msm_chg_enable_secondary_det(struct msm_otg *motg)
1222{
1223 struct otg_transceiver *otg = &motg->otg;
1224 u32 chg_det;
1225
1226 switch (motg->pdata->phy_type) {
1227 case CI_45NM_INTEGRATED_PHY:
1228 chg_det = ulpi_read(otg, 0x34);
1229 /* Turn off charger block */
1230 chg_det |= ~(1 << 1);
1231 ulpi_write(otg, chg_det, 0x34);
1232 udelay(20);
1233 /* control chg block via ULPI */
1234 chg_det &= ~(1 << 3);
1235 ulpi_write(otg, chg_det, 0x34);
1236 /* put it in host mode for enabling D- source */
1237 chg_det &= ~(1 << 2);
1238 ulpi_write(otg, chg_det, 0x34);
1239 /* Turn on chg detect block */
1240 chg_det &= ~(1 << 1);
1241 ulpi_write(otg, chg_det, 0x34);
1242 udelay(20);
1243 /* enable chg detection */
1244 chg_det &= ~(1 << 0);
1245 ulpi_write(otg, chg_det, 0x34);
1246 break;
1247 case SNPS_28NM_INTEGRATED_PHY:
1248 /*
1249 * Configure DM as current source, DP as current sink
1250 * and enable battery charging comparators.
1251 */
1252 ulpi_write(otg, 0x8, 0x85);
1253 ulpi_write(otg, 0x2, 0x85);
1254 ulpi_write(otg, 0x1, 0x85);
1255 break;
1256 default:
1257 break;
1258 }
1259}
1260
1261static bool msm_chg_check_primary_det(struct msm_otg *motg)
1262{
1263 struct otg_transceiver *otg = &motg->otg;
1264 u32 chg_det;
1265 bool ret = false;
1266
1267 switch (motg->pdata->phy_type) {
1268 case CI_45NM_INTEGRATED_PHY:
1269 chg_det = ulpi_read(otg, 0x34);
1270 ret = chg_det & (1 << 4);
1271 break;
1272 case SNPS_28NM_INTEGRATED_PHY:
1273 chg_det = ulpi_read(otg, 0x87);
1274 ret = chg_det & 1;
1275 break;
1276 default:
1277 break;
1278 }
1279 return ret;
1280}
1281
1282static void msm_chg_enable_primary_det(struct msm_otg *motg)
1283{
1284 struct otg_transceiver *otg = &motg->otg;
1285 u32 chg_det;
1286
1287 switch (motg->pdata->phy_type) {
1288 case CI_45NM_INTEGRATED_PHY:
1289 chg_det = ulpi_read(otg, 0x34);
1290 /* enable chg detection */
1291 chg_det &= ~(1 << 0);
1292 ulpi_write(otg, chg_det, 0x34);
1293 break;
1294 case SNPS_28NM_INTEGRATED_PHY:
1295 /*
1296 * Configure DP as current source, DM as current sink
1297 * and enable battery charging comparators.
1298 */
1299 ulpi_write(otg, 0x2, 0x85);
1300 ulpi_write(otg, 0x1, 0x85);
1301 break;
1302 default:
1303 break;
1304 }
1305}
1306
1307static bool msm_chg_check_dcd(struct msm_otg *motg)
1308{
1309 struct otg_transceiver *otg = &motg->otg;
1310 u32 line_state;
1311 bool ret = false;
1312
1313 switch (motg->pdata->phy_type) {
1314 case CI_45NM_INTEGRATED_PHY:
1315 line_state = ulpi_read(otg, 0x15);
1316 ret = !(line_state & 1);
1317 break;
1318 case SNPS_28NM_INTEGRATED_PHY:
1319 line_state = ulpi_read(otg, 0x87);
1320 ret = line_state & 2;
1321 break;
1322 default:
1323 break;
1324 }
1325 return ret;
1326}
1327
1328static void msm_chg_disable_dcd(struct msm_otg *motg)
1329{
1330 struct otg_transceiver *otg = &motg->otg;
1331 u32 chg_det;
1332
1333 switch (motg->pdata->phy_type) {
1334 case CI_45NM_INTEGRATED_PHY:
1335 chg_det = ulpi_read(otg, 0x34);
1336 chg_det &= ~(1 << 5);
1337 ulpi_write(otg, chg_det, 0x34);
1338 break;
1339 case SNPS_28NM_INTEGRATED_PHY:
1340 ulpi_write(otg, 0x10, 0x86);
1341 break;
1342 default:
1343 break;
1344 }
1345}
1346
1347static void msm_chg_enable_dcd(struct msm_otg *motg)
1348{
1349 struct otg_transceiver *otg = &motg->otg;
1350 u32 chg_det;
1351
1352 switch (motg->pdata->phy_type) {
1353 case CI_45NM_INTEGRATED_PHY:
1354 chg_det = ulpi_read(otg, 0x34);
1355 /* Turn on D+ current source */
1356 chg_det |= (1 << 5);
1357 ulpi_write(otg, chg_det, 0x34);
1358 break;
1359 case SNPS_28NM_INTEGRATED_PHY:
1360 /* Data contact detection enable */
1361 ulpi_write(otg, 0x10, 0x85);
1362 break;
1363 default:
1364 break;
1365 }
1366}
1367
1368static void msm_chg_block_on(struct msm_otg *motg)
1369{
1370 struct otg_transceiver *otg = &motg->otg;
1371 u32 func_ctrl, chg_det;
1372
1373 /* put the controller in non-driving mode */
1374 func_ctrl = ulpi_read(otg, ULPI_FUNC_CTRL);
1375 func_ctrl &= ~ULPI_FUNC_CTRL_OPMODE_MASK;
1376 func_ctrl |= ULPI_FUNC_CTRL_OPMODE_NONDRIVING;
1377 ulpi_write(otg, func_ctrl, ULPI_FUNC_CTRL);
1378
1379 switch (motg->pdata->phy_type) {
1380 case CI_45NM_INTEGRATED_PHY:
1381 chg_det = ulpi_read(otg, 0x34);
1382 /* control chg block via ULPI */
1383 chg_det &= ~(1 << 3);
1384 ulpi_write(otg, chg_det, 0x34);
1385 /* Turn on chg detect block */
1386 chg_det &= ~(1 << 1);
1387 ulpi_write(otg, chg_det, 0x34);
1388 udelay(20);
1389 break;
1390 case SNPS_28NM_INTEGRATED_PHY:
1391 /* Clear charger detecting control bits */
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301392 ulpi_write(otg, 0x1F, 0x86);
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301393 /* Clear alt interrupt latch and enable bits */
1394 ulpi_write(otg, 0x1F, 0x92);
1395 ulpi_write(otg, 0x1F, 0x95);
1396 udelay(100);
1397 break;
1398 default:
1399 break;
1400 }
1401}
1402
1403static void msm_chg_block_off(struct msm_otg *motg)
1404{
1405 struct otg_transceiver *otg = &motg->otg;
1406 u32 func_ctrl, chg_det;
1407
1408 switch (motg->pdata->phy_type) {
1409 case CI_45NM_INTEGRATED_PHY:
1410 chg_det = ulpi_read(otg, 0x34);
1411 /* Turn off charger block */
1412 chg_det |= ~(1 << 1);
1413 ulpi_write(otg, chg_det, 0x34);
1414 break;
1415 case SNPS_28NM_INTEGRATED_PHY:
1416 /* Clear charger detecting control bits */
1417 ulpi_write(otg, 0x3F, 0x86);
1418 /* Clear alt interrupt latch and enable bits */
1419 ulpi_write(otg, 0x1F, 0x92);
1420 ulpi_write(otg, 0x1F, 0x95);
1421 break;
1422 default:
1423 break;
1424 }
1425
1426 /* put the controller in normal mode */
1427 func_ctrl = ulpi_read(otg, ULPI_FUNC_CTRL);
1428 func_ctrl &= ~ULPI_FUNC_CTRL_OPMODE_MASK;
1429 func_ctrl |= ULPI_FUNC_CTRL_OPMODE_NORMAL;
1430 ulpi_write(otg, func_ctrl, ULPI_FUNC_CTRL);
1431}
1432
Anji jonnalad270e2d2011-08-09 11:28:32 +05301433static const char *chg_to_string(enum usb_chg_type chg_type)
1434{
1435 switch (chg_type) {
1436 case USB_SDP_CHARGER: return "USB_SDP_CHARGER";
1437 case USB_DCP_CHARGER: return "USB_DCP_CHARGER";
1438 case USB_CDP_CHARGER: return "USB_CDP_CHARGER";
1439 case USB_ACA_A_CHARGER: return "USB_ACA_A_CHARGER";
1440 case USB_ACA_B_CHARGER: return "USB_ACA_B_CHARGER";
1441 case USB_ACA_C_CHARGER: return "USB_ACA_C_CHARGER";
1442 case USB_ACA_DOCK_CHARGER: return "USB_ACA_DOCK_CHARGER";
1443 default: return "INVALID_CHARGER";
1444 }
1445}
1446
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301447#define MSM_CHG_DCD_POLL_TIME (100 * HZ/1000) /* 100 msec */
1448#define MSM_CHG_DCD_MAX_RETRIES 6 /* Tdcd_tmout = 6 * 100 msec */
1449#define MSM_CHG_PRIMARY_DET_TIME (40 * HZ/1000) /* TVDPSRC_ON */
1450#define MSM_CHG_SECONDARY_DET_TIME (40 * HZ/1000) /* TVDMSRC_ON */
1451static void msm_chg_detect_work(struct work_struct *w)
1452{
1453 struct msm_otg *motg = container_of(w, struct msm_otg, chg_work.work);
1454 struct otg_transceiver *otg = &motg->otg;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001455 bool is_dcd, tmout, vout, is_aca;
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301456 unsigned long delay;
1457
1458 dev_dbg(otg->dev, "chg detection work\n");
1459 switch (motg->chg_state) {
1460 case USB_CHG_STATE_UNDEFINED:
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301461 msm_chg_block_on(motg);
1462 msm_chg_enable_dcd(motg);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001463 msm_chg_enable_aca_det(motg);
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301464 motg->chg_state = USB_CHG_STATE_WAIT_FOR_DCD;
1465 motg->dcd_retries = 0;
1466 delay = MSM_CHG_DCD_POLL_TIME;
1467 break;
1468 case USB_CHG_STATE_WAIT_FOR_DCD:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001469 is_aca = msm_chg_aca_detect(motg);
1470 if (is_aca) {
1471 /*
1472 * ID_A can be ACA dock too. continue
1473 * primary detection after DCD.
1474 */
1475 if (test_bit(ID_A, &motg->inputs)) {
1476 motg->chg_state = USB_CHG_STATE_WAIT_FOR_DCD;
1477 } else {
1478 delay = 0;
1479 break;
1480 }
1481 }
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301482 is_dcd = msm_chg_check_dcd(motg);
1483 tmout = ++motg->dcd_retries == MSM_CHG_DCD_MAX_RETRIES;
1484 if (is_dcd || tmout) {
1485 msm_chg_disable_dcd(motg);
1486 msm_chg_enable_primary_det(motg);
1487 delay = MSM_CHG_PRIMARY_DET_TIME;
1488 motg->chg_state = USB_CHG_STATE_DCD_DONE;
1489 } else {
1490 delay = MSM_CHG_DCD_POLL_TIME;
1491 }
1492 break;
1493 case USB_CHG_STATE_DCD_DONE:
1494 vout = msm_chg_check_primary_det(motg);
1495 if (vout) {
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301496 if (test_bit(ID_A, &motg->inputs)) {
1497 motg->chg_type = USB_ACA_DOCK_CHARGER;
1498 motg->chg_state = USB_CHG_STATE_DETECTED;
1499 delay = 0;
1500 break;
1501 }
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301502 msm_chg_enable_secondary_det(motg);
1503 delay = MSM_CHG_SECONDARY_DET_TIME;
1504 motg->chg_state = USB_CHG_STATE_PRIMARY_DONE;
1505 } else {
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301506 if (test_bit(ID_A, &motg->inputs)) {
1507 motg->chg_type = USB_ACA_A_CHARGER;
1508 motg->chg_state = USB_CHG_STATE_DETECTED;
1509 delay = 0;
1510 break;
1511 }
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301512 motg->chg_type = USB_SDP_CHARGER;
1513 motg->chg_state = USB_CHG_STATE_DETECTED;
1514 delay = 0;
1515 }
1516 break;
1517 case USB_CHG_STATE_PRIMARY_DONE:
1518 vout = msm_chg_check_secondary_det(motg);
1519 if (vout)
1520 motg->chg_type = USB_DCP_CHARGER;
1521 else
1522 motg->chg_type = USB_CDP_CHARGER;
1523 motg->chg_state = USB_CHG_STATE_SECONDARY_DONE;
1524 /* fall through */
1525 case USB_CHG_STATE_SECONDARY_DONE:
1526 motg->chg_state = USB_CHG_STATE_DETECTED;
1527 case USB_CHG_STATE_DETECTED:
1528 msm_chg_block_off(motg);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001529 msm_chg_enable_aca_det(motg);
1530 msm_chg_enable_aca_intr(motg);
Anji jonnalad270e2d2011-08-09 11:28:32 +05301531 dev_dbg(otg->dev, "chg_type = %s\n",
1532 chg_to_string(motg->chg_type));
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301533 schedule_work(&motg->sm_work);
1534 return;
1535 default:
1536 return;
1537 }
1538
1539 schedule_delayed_work(&motg->chg_work, delay);
1540}
1541
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301542/*
1543 * We support OTG, Peripheral only and Host only configurations. In case
1544 * of OTG, mode switch (host-->peripheral/peripheral-->host) can happen
1545 * via Id pin status or user request (debugfs). Id/BSV interrupts are not
1546 * enabled when switch is controlled by user and default mode is supplied
1547 * by board file, which can be changed by userspace later.
1548 */
1549static void msm_otg_init_sm(struct msm_otg *motg)
1550{
1551 struct msm_otg_platform_data *pdata = motg->pdata;
1552 u32 otgsc = readl(USB_OTGSC);
1553
1554 switch (pdata->mode) {
1555 case USB_OTG:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001556 if (pdata->otg_control == OTG_USER_CONTROL) {
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301557 if (pdata->default_mode == USB_HOST) {
1558 clear_bit(ID, &motg->inputs);
1559 } else if (pdata->default_mode == USB_PERIPHERAL) {
1560 set_bit(ID, &motg->inputs);
1561 set_bit(B_SESS_VLD, &motg->inputs);
1562 } else {
1563 set_bit(ID, &motg->inputs);
1564 clear_bit(B_SESS_VLD, &motg->inputs);
1565 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001566 } else {
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301567 if (aca_enabled()) {
1568 if (irq_read_line(motg->pdata->pmic_id_irq))
1569 set_bit(ID, &motg->inputs);
1570 else
1571 clear_bit(ID, &motg->inputs);
1572
1573 } else {
1574 if (otgsc & OTGSC_ID)
1575 set_bit(ID, &motg->inputs);
1576 else
1577 clear_bit(ID, &motg->inputs);
1578 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001579
1580 if (otgsc & OTGSC_BSV)
1581 set_bit(B_SESS_VLD, &motg->inputs);
1582 else
1583 clear_bit(B_SESS_VLD, &motg->inputs);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301584 }
1585 break;
1586 case USB_HOST:
1587 clear_bit(ID, &motg->inputs);
1588 break;
1589 case USB_PERIPHERAL:
1590 set_bit(ID, &motg->inputs);
1591 if (otgsc & OTGSC_BSV)
1592 set_bit(B_SESS_VLD, &motg->inputs);
1593 else
1594 clear_bit(B_SESS_VLD, &motg->inputs);
1595 break;
1596 default:
1597 break;
1598 }
1599}
1600
1601static void msm_otg_sm_work(struct work_struct *w)
1602{
1603 struct msm_otg *motg = container_of(w, struct msm_otg, sm_work);
1604 struct otg_transceiver *otg = &motg->otg;
1605
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05301606 pm_runtime_resume(otg->dev);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301607 switch (otg->state) {
1608 case OTG_STATE_UNDEFINED:
1609 dev_dbg(otg->dev, "OTG_STATE_UNDEFINED state\n");
1610 msm_otg_reset(otg);
1611 msm_otg_init_sm(motg);
1612 otg->state = OTG_STATE_B_IDLE;
1613 /* FALL THROUGH */
1614 case OTG_STATE_B_IDLE:
1615 dev_dbg(otg->dev, "OTG_STATE_B_IDLE state\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001616 if ((!test_bit(ID, &motg->inputs) ||
1617 test_bit(ID_A, &motg->inputs)) && otg->host) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001618 if (motg->chg_type == USB_ACA_DOCK_CHARGER)
1619 msm_otg_notify_charger(motg,
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301620 IDEV_ACA_CHG_MAX);
1621 else if (test_bit(ID_A, &motg->inputs))
1622 msm_otg_notify_charger(motg,
1623 IDEV_ACA_CHG_MAX - IUNIT);
1624 else if (motg->pdata->vbus_power)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001625 motg->pdata->vbus_power(1);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301626 msm_otg_start_host(otg, 1);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301627 /*
1628 * Link can not generate PHY_ALT interrupt
1629 * in host mode when no device is attached
1630 * to the port. It is also observed PHY_ALT
1631 * interrupt missing upon Micro-A cable disconnect.
1632 * Hence disable PHY_ALT interrupt and perform
1633 * polling to detect RID change.
1634 */
1635 msm_chg_enable_aca_det(motg);
1636 msm_chg_disable_aca_intr(motg);
1637 mod_timer(&motg->id_timer, ID_TIMER_FREQ);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301638 otg->state = OTG_STATE_A_HOST;
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301639 } else if (test_bit(B_SESS_VLD, &motg->inputs)) {
1640 switch (motg->chg_state) {
1641 case USB_CHG_STATE_UNDEFINED:
1642 msm_chg_detect_work(&motg->chg_work.work);
1643 break;
1644 case USB_CHG_STATE_DETECTED:
1645 switch (motg->chg_type) {
1646 case USB_DCP_CHARGER:
1647 msm_otg_notify_charger(motg,
1648 IDEV_CHG_MAX);
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05301649 pm_runtime_put_noidle(otg->dev);
1650 pm_runtime_suspend(otg->dev);
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301651 break;
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301652 case USB_ACA_B_CHARGER:
1653 msm_otg_notify_charger(motg,
1654 IDEV_ACA_CHG_MAX);
1655 /*
1656 * (ID_B --> ID_C) PHY_ALT interrupt can
1657 * not be detected in LPM.
1658 */
1659 break;
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301660 case USB_CDP_CHARGER:
1661 msm_otg_notify_charger(motg,
1662 IDEV_CHG_MAX);
1663 msm_otg_start_peripheral(otg, 1);
1664 otg->state = OTG_STATE_B_PERIPHERAL;
1665 break;
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301666 case USB_ACA_C_CHARGER:
1667 msm_otg_notify_charger(motg,
1668 IDEV_ACA_CHG_MAX);
1669 msm_otg_start_peripheral(otg, 1);
1670 otg->state = OTG_STATE_B_PERIPHERAL;
1671 break;
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301672 case USB_SDP_CHARGER:
1673 msm_otg_notify_charger(motg, IUNIT);
1674 msm_otg_start_peripheral(otg, 1);
1675 otg->state = OTG_STATE_B_PERIPHERAL;
1676 break;
1677 default:
1678 break;
1679 }
1680 break;
1681 default:
1682 break;
1683 }
1684 } else {
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301685 cancel_delayed_work_sync(&motg->chg_work);
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301686 msm_otg_notify_charger(motg, 0);
1687 motg->chg_state = USB_CHG_STATE_UNDEFINED;
1688 motg->chg_type = USB_INVALID_CHARGER;
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301689 msm_otg_reset(otg);
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05301690 pm_runtime_put_noidle(otg->dev);
1691 pm_runtime_suspend(otg->dev);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301692 }
1693 break;
1694 case OTG_STATE_B_PERIPHERAL:
1695 dev_dbg(otg->dev, "OTG_STATE_B_PERIPHERAL state\n");
1696 if (!test_bit(B_SESS_VLD, &motg->inputs) ||
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001697 !test_bit(ID, &motg->inputs) ||
1698 !test_bit(ID_C, &motg->inputs)) {
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301699 msm_otg_start_peripheral(otg, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001700 otg->state = OTG_STATE_B_IDLE;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001701 schedule_work(w);
1702 } else if (test_bit(ID_C, &motg->inputs)) {
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301703 msm_otg_notify_charger(motg, IDEV_ACA_CHG_MAX);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001704 }
1705 break;
1706 case OTG_STATE_A_HOST:
1707 dev_dbg(otg->dev, "OTG_STATE_A_HOST state\n");
1708 if (test_bit(ID, &motg->inputs) &&
1709 !test_bit(ID_A, &motg->inputs)) {
1710 msm_otg_start_host(otg, 0);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301711 if (motg->pdata->vbus_power) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001712 motg->pdata->vbus_power(0);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301713 msleep(100); /* TA_WAIT_VFALL */
1714 }
1715 /*
1716 * Exit point of host mode.
1717 *
1718 * 1. Micro-A cable disconnect: Just schedule
1719 * the work. PHY is reset in B_IDLE and LPM
1720 * is allowed.
1721 * 2. ID_GND --> ID_B: No need to reset the PHY.
1722 * HCD core clears all PORTSC bits and initializes
1723 * the controller to host mode in remove_hcd.
1724 * Restore PORTSC transceiver select bits (ULPI)
1725 * and reset the controller to change MODE bits.
1726 * PHY_ALT interrupt can not occur in host mode.
1727 */
1728 del_timer_sync(&motg->id_timer);
1729 if (motg->chg_state != USB_CHG_STATE_UNDEFINED) {
1730 msm_otg_link_reset(motg);
1731 msm_chg_enable_aca_intr(motg);
1732 }
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301733 otg->state = OTG_STATE_B_IDLE;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301734 schedule_work(w);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001735 } else if (test_bit(ID_A, &motg->inputs)) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001736 if (motg->pdata->vbus_power)
1737 motg->pdata->vbus_power(0);
1738 msm_otg_notify_charger(motg,
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301739 IDEV_ACA_CHG_MAX - motg->mA_port);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001740 } else if (!test_bit(ID, &motg->inputs)) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001741 msm_otg_notify_charger(motg, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001742 if (motg->pdata->vbus_power)
1743 motg->pdata->vbus_power(1);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301744 }
1745 break;
1746 default:
1747 break;
1748 }
1749}
1750
1751static irqreturn_t msm_otg_irq(int irq, void *data)
1752{
1753 struct msm_otg *motg = data;
1754 struct otg_transceiver *otg = &motg->otg;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001755 u32 otgsc = 0, usbsts;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301756
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05301757 if (atomic_read(&motg->in_lpm)) {
1758 disable_irq_nosync(irq);
1759 motg->async_int = 1;
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05301760 pm_request_resume(otg->dev);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05301761 return IRQ_HANDLED;
1762 }
1763
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001764 usbsts = readl(USB_USBSTS);
1765 if ((usbsts & PHY_ALT_INT)) {
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301766 dev_dbg(otg->dev, "PHY_ALT interrupt\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001767 writel(PHY_ALT_INT, USB_USBSTS);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301768 if (msm_chg_check_aca_intr(motg)) {
1769 dev_dbg(otg->dev, "ACA work from IRQ\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001770 schedule_work(&motg->sm_work);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301771 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001772 return IRQ_HANDLED;
1773 }
1774
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301775 otgsc = readl(USB_OTGSC);
1776 if (!(otgsc & (OTGSC_IDIS | OTGSC_BSVIS)))
1777 return IRQ_NONE;
1778
1779 if ((otgsc & OTGSC_IDIS) && (otgsc & OTGSC_IDIE)) {
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301780 if (otgsc & OTGSC_ID) {
1781 dev_dbg(otg->dev, "ID set\n");
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301782 set_bit(ID, &motg->inputs);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301783 } else {
1784 dev_dbg(otg->dev, "ID clear\n");
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301785 clear_bit(ID, &motg->inputs);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301786 msm_chg_enable_aca_det(motg);
1787 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001788 schedule_work(&motg->sm_work);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301789 } else if ((otgsc & OTGSC_BSVIS) && (otgsc & OTGSC_BSVIE)) {
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301790 if (otgsc & OTGSC_BSV) {
1791 dev_dbg(otg->dev, "BSV set\n");
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301792 set_bit(B_SESS_VLD, &motg->inputs);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301793 } else {
1794 dev_dbg(otg->dev, "BSV clear\n");
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301795 clear_bit(B_SESS_VLD, &motg->inputs);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301796 msm_chg_check_aca_intr(motg);
1797 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001798 schedule_work(&motg->sm_work);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301799 }
1800
1801 writel(otgsc, USB_OTGSC);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001802 return IRQ_HANDLED;
1803}
1804
1805static void msm_otg_set_vbus_state(int online)
1806{
1807 struct msm_otg *motg = the_msm_otg;
1808
1809 /* We depend on PMIC for only VBUS ON interrupt */
1810 if (!atomic_read(&motg->in_lpm) || !online)
1811 return;
1812
1813 /*
1814 * Let interrupt handler take care of resuming
1815 * the hardware.
1816 */
1817 msm_otg_irq(motg->irq, (void *) motg);
1818}
1819
1820static irqreturn_t msm_pmic_id_irq(int irq, void *data)
1821{
1822 struct msm_otg *motg = data;
1823
1824 if (atomic_read(&motg->in_lpm) && !motg->async_int)
1825 msm_otg_irq(motg->irq, motg);
1826
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301827 return IRQ_HANDLED;
1828}
1829
1830static int msm_otg_mode_show(struct seq_file *s, void *unused)
1831{
1832 struct msm_otg *motg = s->private;
1833 struct otg_transceiver *otg = &motg->otg;
1834
1835 switch (otg->state) {
1836 case OTG_STATE_A_HOST:
1837 seq_printf(s, "host\n");
1838 break;
1839 case OTG_STATE_B_PERIPHERAL:
1840 seq_printf(s, "peripheral\n");
1841 break;
1842 default:
1843 seq_printf(s, "none\n");
1844 break;
1845 }
1846
1847 return 0;
1848}
1849
1850static int msm_otg_mode_open(struct inode *inode, struct file *file)
1851{
1852 return single_open(file, msm_otg_mode_show, inode->i_private);
1853}
1854
1855static ssize_t msm_otg_mode_write(struct file *file, const char __user *ubuf,
1856 size_t count, loff_t *ppos)
1857{
Pavankumar Kondetie2904ee2011-02-15 09:42:35 +05301858 struct seq_file *s = file->private_data;
1859 struct msm_otg *motg = s->private;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301860 char buf[16];
1861 struct otg_transceiver *otg = &motg->otg;
1862 int status = count;
1863 enum usb_mode_type req_mode;
1864
1865 memset(buf, 0x00, sizeof(buf));
1866
1867 if (copy_from_user(&buf, ubuf, min_t(size_t, sizeof(buf) - 1, count))) {
1868 status = -EFAULT;
1869 goto out;
1870 }
1871
1872 if (!strncmp(buf, "host", 4)) {
1873 req_mode = USB_HOST;
1874 } else if (!strncmp(buf, "peripheral", 10)) {
1875 req_mode = USB_PERIPHERAL;
1876 } else if (!strncmp(buf, "none", 4)) {
1877 req_mode = USB_NONE;
1878 } else {
1879 status = -EINVAL;
1880 goto out;
1881 }
1882
1883 switch (req_mode) {
1884 case USB_NONE:
1885 switch (otg->state) {
1886 case OTG_STATE_A_HOST:
1887 case OTG_STATE_B_PERIPHERAL:
1888 set_bit(ID, &motg->inputs);
1889 clear_bit(B_SESS_VLD, &motg->inputs);
1890 break;
1891 default:
1892 goto out;
1893 }
1894 break;
1895 case USB_PERIPHERAL:
1896 switch (otg->state) {
1897 case OTG_STATE_B_IDLE:
1898 case OTG_STATE_A_HOST:
1899 set_bit(ID, &motg->inputs);
1900 set_bit(B_SESS_VLD, &motg->inputs);
1901 break;
1902 default:
1903 goto out;
1904 }
1905 break;
1906 case USB_HOST:
1907 switch (otg->state) {
1908 case OTG_STATE_B_IDLE:
1909 case OTG_STATE_B_PERIPHERAL:
1910 clear_bit(ID, &motg->inputs);
1911 break;
1912 default:
1913 goto out;
1914 }
1915 break;
1916 default:
1917 goto out;
1918 }
1919
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05301920 pm_runtime_resume(otg->dev);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301921 schedule_work(&motg->sm_work);
1922out:
1923 return status;
1924}
1925
1926const struct file_operations msm_otg_mode_fops = {
1927 .open = msm_otg_mode_open,
1928 .read = seq_read,
1929 .write = msm_otg_mode_write,
1930 .llseek = seq_lseek,
1931 .release = single_release,
1932};
1933
Anji jonnalad270e2d2011-08-09 11:28:32 +05301934static int msm_otg_show_chg_type(struct seq_file *s, void *unused)
1935{
1936 struct msm_otg *motg = s->private;
1937
1938 seq_printf(s, chg_to_string(motg->chg_type));
1939 return 0;
1940}
1941
1942static int msm_otg_chg_open(struct inode *inode, struct file *file)
1943{
1944 return single_open(file, msm_otg_show_chg_type, inode->i_private);
1945}
1946
1947const struct file_operations msm_otg_chg_fops = {
1948 .open = msm_otg_chg_open,
1949 .read = seq_read,
1950 .llseek = seq_lseek,
1951 .release = single_release,
1952};
1953
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301954static int msm_otg_aca_show(struct seq_file *s, void *unused)
1955{
1956 if (debug_aca_enabled)
1957 seq_printf(s, "enabled\n");
1958 else
1959 seq_printf(s, "disabled\n");
1960
1961 return 0;
1962}
1963
1964static int msm_otg_aca_open(struct inode *inode, struct file *file)
1965{
1966 return single_open(file, msm_otg_aca_show, inode->i_private);
1967}
1968
1969static ssize_t msm_otg_aca_write(struct file *file, const char __user *ubuf,
1970 size_t count, loff_t *ppos)
1971{
1972 char buf[8];
1973
1974 memset(buf, 0x00, sizeof(buf));
1975
1976 if (copy_from_user(&buf, ubuf, min_t(size_t, sizeof(buf) - 1, count)))
1977 return -EFAULT;
1978
1979 if (!strncmp(buf, "enable", 6))
1980 debug_aca_enabled = true;
1981 else
1982 debug_aca_enabled = false;
1983
1984 return count;
1985}
1986
1987const struct file_operations msm_otg_aca_fops = {
1988 .open = msm_otg_aca_open,
1989 .read = seq_read,
1990 .write = msm_otg_aca_write,
1991 .llseek = seq_lseek,
1992 .release = single_release,
1993};
1994
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301995static struct dentry *msm_otg_dbg_root;
1996static struct dentry *msm_otg_dbg_mode;
Anji jonnalad270e2d2011-08-09 11:28:32 +05301997static struct dentry *msm_otg_chg_type;
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301998static struct dentry *msm_otg_dbg_aca;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301999
2000static int msm_otg_debugfs_init(struct msm_otg *motg)
2001{
Anji jonnalad270e2d2011-08-09 11:28:32 +05302002
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302003 msm_otg_dbg_root = debugfs_create_dir("msm_otg", NULL);
2004
2005 if (!msm_otg_dbg_root || IS_ERR(msm_otg_dbg_root))
2006 return -ENODEV;
2007
Anji jonnalad270e2d2011-08-09 11:28:32 +05302008 if (motg->pdata->mode == USB_OTG &&
2009 motg->pdata->otg_control == OTG_USER_CONTROL) {
2010
2011 msm_otg_dbg_mode = debugfs_create_file("mode", S_IRUGO |
2012 S_IWUSR, msm_otg_dbg_root, motg,
2013 &msm_otg_mode_fops);
2014
2015 if (!msm_otg_dbg_mode) {
2016 debugfs_remove(msm_otg_dbg_root);
2017 msm_otg_dbg_root = NULL;
2018 return -ENODEV;
2019 }
2020 }
2021
2022 msm_otg_chg_type = debugfs_create_file("chg_type", S_IRUGO,
2023 msm_otg_dbg_root, motg,
2024 &msm_otg_chg_fops);
2025
2026 if (!msm_otg_chg_type) {
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302027 debugfs_remove_recursive(msm_otg_dbg_root);
2028 return -ENODEV;
2029 }
2030
2031 msm_otg_dbg_aca = debugfs_create_file("aca", S_IRUGO | S_IWUSR,
2032 msm_otg_dbg_root, motg,
2033 &msm_otg_aca_fops);
2034
2035 if (!msm_otg_dbg_aca) {
2036 debugfs_remove_recursive(msm_otg_dbg_root);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302037 return -ENODEV;
2038 }
2039
2040 return 0;
2041}
2042
2043static void msm_otg_debugfs_cleanup(void)
2044{
Anji jonnalad270e2d2011-08-09 11:28:32 +05302045 debugfs_remove_recursive(msm_otg_dbg_root);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302046}
2047
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +05302048static u64 msm_otg_dma_mask = DMA_BIT_MASK(64);
2049static struct platform_device *msm_otg_add_pdev(
2050 struct platform_device *ofdev, const char *name)
2051{
2052 struct platform_device *pdev;
2053 const struct resource *res = ofdev->resource;
2054 unsigned int num = ofdev->num_resources;
2055 int retval;
2056
2057 pdev = platform_device_alloc(name, -1);
2058 if (!pdev) {
2059 retval = -ENOMEM;
2060 goto error;
2061 }
2062
2063 pdev->dev.coherent_dma_mask = DMA_BIT_MASK(32);
2064 pdev->dev.dma_mask = &msm_otg_dma_mask;
2065
2066 if (num) {
2067 retval = platform_device_add_resources(pdev, res, num);
2068 if (retval)
2069 goto error;
2070 }
2071
2072 retval = platform_device_add(pdev);
2073 if (retval)
2074 goto error;
2075
2076 return pdev;
2077
2078error:
2079 platform_device_put(pdev);
2080 return ERR_PTR(retval);
2081}
2082
2083static int msm_otg_setup_devices(struct platform_device *ofdev,
2084 enum usb_mode_type mode, bool init)
2085{
2086 const char *gadget_name = "msm_hsusb";
2087 const char *host_name = "msm_hsusb_host";
2088 static struct platform_device *gadget_pdev;
2089 static struct platform_device *host_pdev;
2090 int retval = 0;
2091
2092 if (!init) {
2093 if (gadget_pdev)
2094 platform_device_unregister(gadget_pdev);
2095 if (host_pdev)
2096 platform_device_unregister(host_pdev);
2097 return 0;
2098 }
2099
2100 switch (mode) {
2101 case USB_OTG:
2102 /* fall through */
2103 case USB_PERIPHERAL:
2104 gadget_pdev = msm_otg_add_pdev(ofdev, gadget_name);
2105 if (IS_ERR(gadget_pdev)) {
2106 retval = PTR_ERR(gadget_pdev);
2107 break;
2108 }
2109 if (mode == USB_PERIPHERAL)
2110 break;
2111 /* fall through */
2112 case USB_HOST:
2113 host_pdev = msm_otg_add_pdev(ofdev, host_name);
2114 if (IS_ERR(host_pdev)) {
2115 retval = PTR_ERR(host_pdev);
2116 if (mode == USB_OTG)
2117 platform_device_unregister(gadget_pdev);
2118 }
2119 break;
2120 default:
2121 break;
2122 }
2123
2124 return retval;
2125}
2126
2127struct msm_otg_platform_data *msm_otg_dt_to_pdata(struct platform_device *pdev)
2128{
2129 struct device_node *node = pdev->dev.of_node;
2130 struct msm_otg_platform_data *pdata;
2131 int len = 0;
2132
2133 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
2134 if (!pdata) {
2135 pr_err("unable to allocate platform data\n");
2136 return NULL;
2137 }
2138 of_get_property(node, "qcom,hsusb-otg-phy-init-seq", &len);
2139 if (len) {
2140 pdata->phy_init_seq = devm_kzalloc(&pdev->dev, len, GFP_KERNEL);
2141 if (!pdata->phy_init_seq)
2142 return NULL;
2143 of_property_read_u32_array(node, "qcom,hsusb-otg-phy-init-seq",
2144 pdata->phy_init_seq,
2145 len/sizeof(*pdata->phy_init_seq));
2146 }
2147 of_property_read_u32(node, "qcom,hsusb-otg-power-budget",
2148 &pdata->power_budget);
2149 of_property_read_u32(node, "qcom,hsusb-otg-mode",
2150 &pdata->mode);
2151 of_property_read_u32(node, "qcom,hsusb-otg-otg-control",
2152 &pdata->otg_control);
2153 of_property_read_u32(node, "qcom,hsusb-otg-default-mode",
2154 &pdata->default_mode);
2155 of_property_read_u32(node, "qcom,hsusb-otg-phy-type",
2156 &pdata->phy_type);
2157 of_property_read_u32(node, "qcom,hsusb-otg-pmic-id-irq",
2158 &pdata->pmic_id_irq);
2159 of_property_read_string(node, "qcom,hsusb-otg-pclk-src-name",
2160 &pdata->pclk_src_name);
2161 return pdata;
2162}
2163
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302164static int __init msm_otg_probe(struct platform_device *pdev)
2165{
2166 int ret = 0;
2167 struct resource *res;
2168 struct msm_otg *motg;
2169 struct otg_transceiver *otg;
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +05302170 struct msm_otg_platform_data *pdata;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302171
2172 dev_info(&pdev->dev, "msm_otg probe\n");
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +05302173
2174 if (pdev->dev.of_node) {
2175 dev_dbg(&pdev->dev, "device tree enabled\n");
2176 pdata = msm_otg_dt_to_pdata(pdev);
2177 if (!pdata)
2178 return -ENOMEM;
2179 ret = msm_otg_setup_devices(pdev, pdata->mode, true);
2180 if (ret) {
2181 dev_err(&pdev->dev, "devices setup failed\n");
2182 return ret;
2183 }
2184 } else if (!pdev->dev.platform_data) {
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302185 dev_err(&pdev->dev, "No platform data given. Bailing out\n");
2186 return -ENODEV;
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +05302187 } else {
2188 pdata = pdev->dev.platform_data;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302189 }
2190
2191 motg = kzalloc(sizeof(struct msm_otg), GFP_KERNEL);
2192 if (!motg) {
2193 dev_err(&pdev->dev, "unable to allocate msm_otg\n");
2194 return -ENOMEM;
2195 }
2196
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002197 the_msm_otg = motg;
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +05302198 motg->pdata = pdata;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302199 otg = &motg->otg;
2200 otg->dev = &pdev->dev;
2201
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302202 /*
2203 * ACA ID_GND threshold range is overlapped with OTG ID_FLOAT. Hence
2204 * PHY treat ACA ID_GND as float and no interrupt is generated. But
2205 * PMIC can detect ACA ID_GND and generate an interrupt.
2206 */
2207 if (aca_enabled() && motg->pdata->otg_control != OTG_PMIC_CONTROL) {
2208 dev_err(&pdev->dev, "ACA can not be enabled without PMIC\n");
2209 ret = -EINVAL;
2210 goto free_motg;
2211 }
2212
Amit Blay02eff132011-09-21 16:46:24 +03002213 /* Some targets don't support PHY clock. */
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302214 motg->phy_reset_clk = clk_get(&pdev->dev, "usb_phy_clk");
Amit Blay02eff132011-09-21 16:46:24 +03002215 if (IS_ERR(motg->phy_reset_clk))
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302216 dev_err(&pdev->dev, "failed to get usb_phy_clk\n");
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302217
2218 motg->clk = clk_get(&pdev->dev, "usb_hs_clk");
2219 if (IS_ERR(motg->clk)) {
2220 dev_err(&pdev->dev, "failed to get usb_hs_clk\n");
2221 ret = PTR_ERR(motg->clk);
2222 goto put_phy_reset_clk;
2223 }
Anji jonnala0f73cac2011-05-04 10:19:46 +05302224 clk_set_rate(motg->clk, 60000000);
2225
2226 /*
2227 * If USB Core is running its protocol engine based on CORE CLK,
2228 * CORE CLK must be running at >55Mhz for correct HSUSB
2229 * operation and USB core cannot tolerate frequency changes on
2230 * CORE CLK. For such USB cores, vote for maximum clk frequency
2231 * on pclk source
2232 */
2233 if (motg->pdata->pclk_src_name) {
2234 motg->pclk_src = clk_get(&pdev->dev,
2235 motg->pdata->pclk_src_name);
2236 if (IS_ERR(motg->pclk_src))
2237 goto put_clk;
2238 clk_set_rate(motg->pclk_src, INT_MAX);
2239 clk_enable(motg->pclk_src);
2240 } else
2241 motg->pclk_src = ERR_PTR(-ENOENT);
2242
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302243 motg->pclk = clk_get(&pdev->dev, "usb_hs_pclk");
2244 if (IS_ERR(motg->pclk)) {
2245 dev_err(&pdev->dev, "failed to get usb_hs_pclk\n");
2246 ret = PTR_ERR(motg->pclk);
Anji jonnala0f73cac2011-05-04 10:19:46 +05302247 goto put_pclk_src;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302248 }
2249
Amit Blay02eff132011-09-21 16:46:24 +03002250 motg->system_clk = clk_get(&pdev->dev, "usb_hs_system_clk");
2251 if (!IS_ERR(motg->system_clk))
2252 clk_enable(motg->system_clk);
2253
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302254 /*
2255 * USB core clock is not present on all MSM chips. This
2256 * clock is introduced to remove the dependency on AXI
2257 * bus frequency.
2258 */
2259 motg->core_clk = clk_get(&pdev->dev, "usb_hs_core_clk");
2260 if (IS_ERR(motg->core_clk))
2261 motg->core_clk = NULL;
2262
2263 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2264 if (!res) {
2265 dev_err(&pdev->dev, "failed to get platform resource mem\n");
2266 ret = -ENODEV;
2267 goto put_core_clk;
2268 }
2269
2270 motg->regs = ioremap(res->start, resource_size(res));
2271 if (!motg->regs) {
2272 dev_err(&pdev->dev, "ioremap failed\n");
2273 ret = -ENOMEM;
2274 goto put_core_clk;
2275 }
2276 dev_info(&pdev->dev, "OTG regs = %p\n", motg->regs);
2277
2278 motg->irq = platform_get_irq(pdev, 0);
2279 if (!motg->irq) {
2280 dev_err(&pdev->dev, "platform_get_irq failed\n");
2281 ret = -ENODEV;
2282 goto free_regs;
2283 }
2284
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302285 clk_enable(motg->pclk);
Anji jonnala11aa5c42011-05-04 10:19:48 +05302286
2287 ret = msm_hsusb_init_vddcx(motg, 1);
2288 if (ret) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002289 dev_err(&pdev->dev, "hsusb vddcx init failed\n");
Anji jonnala11aa5c42011-05-04 10:19:48 +05302290 goto free_regs;
2291 }
2292
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002293 ret = msm_hsusb_config_vddcx(1);
2294 if (ret) {
2295 dev_err(&pdev->dev, "hsusb vddcx configuration failed\n");
2296 goto free_init_vddcx;
2297 }
2298
Anji jonnala11aa5c42011-05-04 10:19:48 +05302299 ret = msm_hsusb_ldo_init(motg, 1);
2300 if (ret) {
2301 dev_err(&pdev->dev, "hsusb vreg configuration failed\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002302 goto free_init_vddcx;
Anji jonnala11aa5c42011-05-04 10:19:48 +05302303 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002304
2305 ret = msm_hsusb_ldo_enable(motg, 1);
Anji jonnala11aa5c42011-05-04 10:19:48 +05302306 if (ret) {
2307 dev_err(&pdev->dev, "hsusb vreg enable failed\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002308 goto free_ldo_init;
Anji jonnala11aa5c42011-05-04 10:19:48 +05302309 }
2310
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302311 if (motg->core_clk)
2312 clk_enable(motg->core_clk);
2313
2314 writel(0, USB_USBINTR);
2315 writel(0, USB_OTGSC);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002316 /* Ensure that above STOREs are completed before enabling interrupts */
2317 mb();
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302318
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002319 wake_lock_init(&motg->wlock, WAKE_LOCK_SUSPEND, "msm_otg");
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302320 INIT_WORK(&motg->sm_work, msm_otg_sm_work);
Pavankumar Kondetid8608522011-05-04 10:19:47 +05302321 INIT_DELAYED_WORK(&motg->chg_work, msm_chg_detect_work);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302322 setup_timer(&motg->id_timer, msm_otg_id_timer_func,
2323 (unsigned long) motg);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302324 ret = request_irq(motg->irq, msm_otg_irq, IRQF_SHARED,
2325 "msm_otg", motg);
2326 if (ret) {
2327 dev_err(&pdev->dev, "request irq failed\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002328 goto destroy_wlock;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302329 }
2330
2331 otg->init = msm_otg_reset;
2332 otg->set_host = msm_otg_set_host;
2333 otg->set_peripheral = msm_otg_set_peripheral;
Pavankumar Kondetid8608522011-05-04 10:19:47 +05302334 otg->set_power = msm_otg_set_power;
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05302335 otg->set_suspend = msm_otg_set_suspend;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302336
2337 otg->io_ops = &msm_otg_io_ops;
2338
2339 ret = otg_set_transceiver(&motg->otg);
2340 if (ret) {
2341 dev_err(&pdev->dev, "otg_set_transceiver failed\n");
2342 goto free_irq;
2343 }
2344
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002345 if (motg->pdata->otg_control == OTG_PMIC_CONTROL) {
2346 if (motg->pdata->pmic_id_irq) {
2347 ret = request_irq(motg->pdata->pmic_id_irq,
2348 msm_pmic_id_irq,
2349 IRQF_TRIGGER_RISING |
2350 IRQF_TRIGGER_FALLING,
2351 "msm_otg", motg);
2352 if (ret) {
2353 dev_err(&pdev->dev, "request irq failed for PMIC ID\n");
2354 goto remove_otg;
2355 }
2356 } else {
2357 ret = -ENODEV;
2358 dev_err(&pdev->dev, "PMIC IRQ for ID notifications doesn't exist\n");
2359 goto remove_otg;
2360 }
2361 }
2362
Vijayavardhan Vennapusafc464f02011-11-04 21:54:00 +05302363 msm_hsusb_mhl_switch_enable(motg, 1);
2364
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302365 platform_set_drvdata(pdev, motg);
2366 device_init_wakeup(&pdev->dev, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002367 motg->mA_port = IUNIT;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302368
Anji jonnalad270e2d2011-08-09 11:28:32 +05302369 ret = msm_otg_debugfs_init(motg);
2370 if (ret)
2371 dev_dbg(&pdev->dev, "mode debugfs file is"
2372 "not available\n");
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302373
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002374 if (motg->pdata->otg_control == OTG_PMIC_CONTROL)
2375 pm8921_charger_register_vbus_sn(&msm_otg_set_vbus_state);
2376
Amit Blay58b31472011-11-18 09:39:39 +02002377 if (motg->pdata->phy_type == SNPS_28NM_INTEGRATED_PHY) {
2378 if (motg->pdata->otg_control == OTG_PMIC_CONTROL &&
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002379 motg->pdata->pmic_id_irq)
Amit Blay58b31472011-11-18 09:39:39 +02002380 motg->caps = ALLOW_PHY_POWER_COLLAPSE |
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002381 ALLOW_PHY_RETENTION |
2382 ALLOW_PHY_COMP_DISABLE;
2383
Amit Blay58b31472011-11-18 09:39:39 +02002384 if (motg->pdata->otg_control == OTG_PHY_CONTROL)
2385 motg->caps = ALLOW_PHY_RETENTION;
2386 }
2387
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002388 wake_lock(&motg->wlock);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302389 pm_runtime_set_active(&pdev->dev);
2390 pm_runtime_enable(&pdev->dev);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302391
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302392 return 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002393
2394remove_otg:
2395 otg_set_transceiver(NULL);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302396free_irq:
2397 free_irq(motg->irq, motg);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002398destroy_wlock:
2399 wake_lock_destroy(&motg->wlock);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302400 clk_disable(motg->pclk);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002401 msm_hsusb_ldo_enable(motg, 0);
2402free_ldo_init:
Anji jonnala11aa5c42011-05-04 10:19:48 +05302403 msm_hsusb_ldo_init(motg, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002404free_init_vddcx:
Anji jonnala11aa5c42011-05-04 10:19:48 +05302405 msm_hsusb_init_vddcx(motg, 0);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302406free_regs:
2407 iounmap(motg->regs);
2408put_core_clk:
2409 if (motg->core_clk)
2410 clk_put(motg->core_clk);
Amit Blay02eff132011-09-21 16:46:24 +03002411
2412 if (!IS_ERR(motg->system_clk)) {
2413 clk_disable(motg->system_clk);
2414 clk_put(motg->system_clk);
2415 }
Anji jonnala0f73cac2011-05-04 10:19:46 +05302416put_pclk_src:
2417 if (!IS_ERR(motg->pclk_src)) {
2418 clk_disable(motg->pclk_src);
2419 clk_put(motg->pclk_src);
2420 }
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302421put_clk:
2422 clk_put(motg->clk);
2423put_phy_reset_clk:
Amit Blay02eff132011-09-21 16:46:24 +03002424 if (!IS_ERR(motg->phy_reset_clk))
2425 clk_put(motg->phy_reset_clk);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302426free_motg:
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302427 kfree(motg);
2428 return ret;
2429}
2430
2431static int __devexit msm_otg_remove(struct platform_device *pdev)
2432{
2433 struct msm_otg *motg = platform_get_drvdata(pdev);
2434 struct otg_transceiver *otg = &motg->otg;
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302435 int cnt = 0;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302436
2437 if (otg->host || otg->gadget)
2438 return -EBUSY;
2439
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +05302440 if (pdev->dev.of_node)
2441 msm_otg_setup_devices(pdev, motg->pdata->mode, false);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002442 if (motg->pdata->otg_control == OTG_PMIC_CONTROL)
2443 pm8921_charger_unregister_vbus_sn(0);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302444 msm_otg_debugfs_cleanup();
Pavankumar Kondetid8608522011-05-04 10:19:47 +05302445 cancel_delayed_work_sync(&motg->chg_work);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302446 cancel_work_sync(&motg->sm_work);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302447
Pavankumar Kondeti70187732011-02-15 09:42:34 +05302448 pm_runtime_resume(&pdev->dev);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302449
2450 device_init_wakeup(&pdev->dev, 0);
2451 pm_runtime_disable(&pdev->dev);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002452 wake_lock_destroy(&motg->wlock);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302453
Vijayavardhan Vennapusafc464f02011-11-04 21:54:00 +05302454 msm_hsusb_mhl_switch_enable(motg, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002455 if (motg->pdata->pmic_id_irq)
2456 free_irq(motg->pdata->pmic_id_irq, motg);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302457 otg_set_transceiver(NULL);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302458 free_irq(motg->irq, motg);
2459
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302460 /*
2461 * Put PHY in low power mode.
2462 */
2463 ulpi_read(otg, 0x14);
2464 ulpi_write(otg, 0x08, 0x09);
2465
2466 writel(readl(USB_PORTSC) | PORTSC_PHCD, USB_PORTSC);
2467 while (cnt < PHY_SUSPEND_TIMEOUT_USEC) {
2468 if (readl(USB_PORTSC) & PORTSC_PHCD)
2469 break;
2470 udelay(1);
2471 cnt++;
2472 }
2473 if (cnt >= PHY_SUSPEND_TIMEOUT_USEC)
2474 dev_err(otg->dev, "Unable to suspend PHY\n");
2475
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302476 clk_disable(motg->pclk);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302477 if (motg->core_clk)
2478 clk_disable(motg->core_clk);
Amit Blay137575f2011-11-06 15:20:54 +02002479 if (!IS_ERR(motg->system_clk))
2480 clk_disable(motg->system_clk);
Anji jonnala0f73cac2011-05-04 10:19:46 +05302481 if (!IS_ERR(motg->pclk_src)) {
2482 clk_disable(motg->pclk_src);
2483 clk_put(motg->pclk_src);
2484 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002485 msm_hsusb_ldo_enable(motg, 0);
Anji jonnala11aa5c42011-05-04 10:19:48 +05302486 msm_hsusb_ldo_init(motg, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002487 msm_hsusb_init_vddcx(motg, 0);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302488
2489 iounmap(motg->regs);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302490 pm_runtime_set_suspended(&pdev->dev);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302491
Amit Blay02eff132011-09-21 16:46:24 +03002492 if (!IS_ERR(motg->phy_reset_clk))
2493 clk_put(motg->phy_reset_clk);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302494 clk_put(motg->pclk);
2495 clk_put(motg->clk);
2496 if (motg->core_clk)
2497 clk_put(motg->core_clk);
Amit Blay02eff132011-09-21 16:46:24 +03002498 if (!IS_ERR(motg->system_clk))
2499 clk_put(motg->system_clk);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302500
2501 kfree(motg);
2502
2503 return 0;
2504}
2505
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302506#ifdef CONFIG_PM_RUNTIME
2507static int msm_otg_runtime_idle(struct device *dev)
2508{
2509 struct msm_otg *motg = dev_get_drvdata(dev);
2510 struct otg_transceiver *otg = &motg->otg;
2511
2512 dev_dbg(dev, "OTG runtime idle\n");
2513
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05302514 if (otg->state == OTG_STATE_UNDEFINED)
2515 return -EAGAIN;
2516 else
2517 return 0;
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302518}
2519
2520static int msm_otg_runtime_suspend(struct device *dev)
2521{
2522 struct msm_otg *motg = dev_get_drvdata(dev);
2523
2524 dev_dbg(dev, "OTG runtime suspend\n");
2525 return msm_otg_suspend(motg);
2526}
2527
2528static int msm_otg_runtime_resume(struct device *dev)
2529{
2530 struct msm_otg *motg = dev_get_drvdata(dev);
2531
2532 dev_dbg(dev, "OTG runtime resume\n");
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05302533 pm_runtime_get_noresume(dev);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302534 return msm_otg_resume(motg);
2535}
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302536#endif
2537
Pavankumar Kondeti70187732011-02-15 09:42:34 +05302538#ifdef CONFIG_PM_SLEEP
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302539static int msm_otg_pm_suspend(struct device *dev)
2540{
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05302541 int ret;
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302542
2543 dev_dbg(dev, "OTG PM suspend\n");
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05302544
2545#ifdef CONFIG_PM_RUNTIME
2546 ret = pm_runtime_suspend(dev);
2547 if (ret > 0)
2548 ret = 0;
2549#else
2550 ret = msm_otg_suspend(dev_get_drvdata(dev));
2551#endif
2552 return ret;
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302553}
2554
2555static int msm_otg_pm_resume(struct device *dev)
2556{
2557 struct msm_otg *motg = dev_get_drvdata(dev);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302558
2559 dev_dbg(dev, "OTG PM resume\n");
2560
Manu Gautamf284c052011-09-08 16:52:48 +05302561#ifdef CONFIG_PM_RUNTIME
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302562 /*
Manu Gautamf284c052011-09-08 16:52:48 +05302563 * Do not resume hardware as part of system resume,
2564 * rather, wait for the ASYNC INT from the h/w
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302565 */
Gregory Beanebd8ca22011-10-11 12:02:35 -07002566 return 0;
Manu Gautamf284c052011-09-08 16:52:48 +05302567#endif
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302568
Manu Gautamf284c052011-09-08 16:52:48 +05302569 return msm_otg_resume(motg);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302570}
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302571#endif
2572
Pavankumar Kondeti70187732011-02-15 09:42:34 +05302573#ifdef CONFIG_PM
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302574static const struct dev_pm_ops msm_otg_dev_pm_ops = {
Pavankumar Kondeti70187732011-02-15 09:42:34 +05302575 SET_SYSTEM_SLEEP_PM_OPS(msm_otg_pm_suspend, msm_otg_pm_resume)
2576 SET_RUNTIME_PM_OPS(msm_otg_runtime_suspend, msm_otg_runtime_resume,
2577 msm_otg_runtime_idle)
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302578};
Pavankumar Kondeti70187732011-02-15 09:42:34 +05302579#endif
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302580
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +05302581static struct of_device_id msm_otg_dt_match[] = {
2582 { .compatible = "qcom,hsusb-otg",
2583 },
2584 {}
2585};
2586
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302587static struct platform_driver msm_otg_driver = {
2588 .remove = __devexit_p(msm_otg_remove),
2589 .driver = {
2590 .name = DRIVER_NAME,
2591 .owner = THIS_MODULE,
Pavankumar Kondeti70187732011-02-15 09:42:34 +05302592#ifdef CONFIG_PM
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302593 .pm = &msm_otg_dev_pm_ops,
Pavankumar Kondeti70187732011-02-15 09:42:34 +05302594#endif
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +05302595 .of_match_table = msm_otg_dt_match,
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302596 },
2597};
2598
2599static int __init msm_otg_init(void)
2600{
2601 return platform_driver_probe(&msm_otg_driver, msm_otg_probe);
2602}
2603
2604static void __exit msm_otg_exit(void)
2605{
2606 platform_driver_unregister(&msm_otg_driver);
2607}
2608
2609module_init(msm_otg_init);
2610module_exit(msm_otg_exit);
2611
2612MODULE_LICENSE("GPL v2");
2613MODULE_DESCRIPTION("MSM USB transceiver driver");