blob: b737b116750f21cd71651b70815a349628859096 [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001/* Copyright (c) 2011, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
18#include <linux/gpio.h>
19#include <asm/clkdev.h>
20#include <linux/msm_kgsl.h>
21#include <linux/android_pmem.h>
22#include <mach/irqs-8960.h>
Mayank Rana9f51f582011-08-04 18:35:59 +053023#include <mach/dma.h>
24#include <linux/dma-mapping.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070025#include <mach/board.h>
26#include <mach/msm_iomap.h>
27#include <mach/msm_hsusb.h>
28#include <mach/msm_sps.h>
29#include <mach/rpm.h>
30#include <mach/msm_bus_board.h>
31#include <mach/msm_memtypes.h>
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -070032#include <sound/msm-dai-q6.h>
33#include <sound/apr_audio.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070034#include "clock.h"
35#include "devices.h"
36#include "devices-msm8x60.h"
37#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070038#include "msm_watchdog.h"
Praveen Chidambaram7a712232011-10-28 13:39:45 -060039#include "rpm_stats.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070040
41#ifdef CONFIG_MSM_MPM
42#include "mpm.h"
43#endif
44#ifdef CONFIG_MSM_DSPS
45#include <mach/msm_dsps.h>
46#endif
47
48
49/* Address of GSBI blocks */
50#define MSM_GSBI1_PHYS 0x16000000
51#define MSM_GSBI2_PHYS 0x16100000
52#define MSM_GSBI3_PHYS 0x16200000
53#define MSM_GSBI4_PHYS 0x16300000
54#define MSM_GSBI5_PHYS 0x16400000
55#define MSM_GSBI6_PHYS 0x16500000
56#define MSM_GSBI7_PHYS 0x16600000
57#define MSM_GSBI8_PHYS 0x1A000000
58#define MSM_GSBI9_PHYS 0x1A100000
59#define MSM_GSBI10_PHYS 0x1A200000
60#define MSM_GSBI11_PHYS 0x12440000
61#define MSM_GSBI12_PHYS 0x12480000
62
63#define MSM_UART2DM_PHYS (MSM_GSBI2_PHYS + 0x40000)
64#define MSM_UART5DM_PHYS (MSM_GSBI5_PHYS + 0x40000)
Mayank Rana9f51f582011-08-04 18:35:59 +053065#define MSM_UART6DM_PHYS (MSM_GSBI6_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070066
67/* GSBI QUP devices */
68#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x80000)
69#define MSM_GSBI2_QUP_PHYS (MSM_GSBI2_PHYS + 0x80000)
70#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
71#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
72#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
73#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
74#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
75#define MSM_GSBI8_QUP_PHYS (MSM_GSBI8_PHYS + 0x80000)
76#define MSM_GSBI9_QUP_PHYS (MSM_GSBI9_PHYS + 0x80000)
77#define MSM_GSBI10_QUP_PHYS (MSM_GSBI10_PHYS + 0x80000)
78#define MSM_GSBI11_QUP_PHYS (MSM_GSBI11_PHYS + 0x20000)
79#define MSM_GSBI12_QUP_PHYS (MSM_GSBI12_PHYS + 0x20000)
80#define MSM_QUP_SIZE SZ_4K
81
82#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
83#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
84#define MSM_PMIC_SSBI_SIZE SZ_4K
85
Stepan Moskovchenkobe5b45a2011-10-17 19:33:34 -070086#define MSM8960_HSUSB_PHYS 0x12500000
87#define MSM8960_HSUSB_SIZE SZ_4K
88
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070089static struct resource resources_otg[] = {
90 {
91 .start = MSM8960_HSUSB_PHYS,
92 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE,
93 .flags = IORESOURCE_MEM,
94 },
95 {
96 .start = USB1_HS_IRQ,
97 .end = USB1_HS_IRQ,
98 .flags = IORESOURCE_IRQ,
99 },
100};
101
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700102struct platform_device msm8960_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700103 .name = "msm_otg",
104 .id = -1,
105 .num_resources = ARRAY_SIZE(resources_otg),
106 .resource = resources_otg,
107 .dev = {
108 .coherent_dma_mask = 0xffffffff,
109 },
110};
111
112static struct resource resources_hsusb[] = {
113 {
114 .start = MSM8960_HSUSB_PHYS,
115 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE,
116 .flags = IORESOURCE_MEM,
117 },
118 {
119 .start = USB1_HS_IRQ,
120 .end = USB1_HS_IRQ,
121 .flags = IORESOURCE_IRQ,
122 },
123};
124
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700125struct platform_device msm8960_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700126 .name = "msm_hsusb",
127 .id = -1,
128 .num_resources = ARRAY_SIZE(resources_hsusb),
129 .resource = resources_hsusb,
130 .dev = {
131 .coherent_dma_mask = 0xffffffff,
132 },
133};
134
135static struct resource resources_hsusb_host[] = {
136 {
137 .start = MSM8960_HSUSB_PHYS,
138 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE - 1,
139 .flags = IORESOURCE_MEM,
140 },
141 {
142 .start = USB1_HS_IRQ,
143 .end = USB1_HS_IRQ,
144 .flags = IORESOURCE_IRQ,
145 },
146};
147
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530148static u64 dma_mask = DMA_BIT_MASK(32);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700149struct platform_device msm_device_hsusb_host = {
150 .name = "msm_hsusb_host",
151 .id = -1,
152 .num_resources = ARRAY_SIZE(resources_hsusb_host),
153 .resource = resources_hsusb_host,
154 .dev = {
155 .dma_mask = &dma_mask,
156 .coherent_dma_mask = 0xffffffff,
157 },
158};
159
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530160static struct resource resources_hsic_host[] = {
161 {
Stepan Moskovchenko8e06ae62011-10-17 18:01:29 -0700162 .start = 0x12520000,
163 .end = 0x12520000 + SZ_4K - 1,
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530164 .flags = IORESOURCE_MEM,
165 },
166 {
167 .start = USB_HSIC_IRQ,
168 .end = USB_HSIC_IRQ,
169 .flags = IORESOURCE_IRQ,
170 },
171};
172
173struct platform_device msm_device_hsic_host = {
174 .name = "msm_hsic_host",
175 .id = -1,
176 .num_resources = ARRAY_SIZE(resources_hsic_host),
177 .resource = resources_hsic_host,
178 .dev = {
179 .dma_mask = &dma_mask,
180 .coherent_dma_mask = DMA_BIT_MASK(32),
181 },
182};
183
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700184static struct resource resources_uart_gsbi2[] = {
185 {
186 .start = MSM8960_GSBI2_UARTDM_IRQ,
187 .end = MSM8960_GSBI2_UARTDM_IRQ,
188 .flags = IORESOURCE_IRQ,
189 },
190 {
191 .start = MSM_UART2DM_PHYS,
192 .end = MSM_UART2DM_PHYS + PAGE_SIZE - 1,
193 .name = "uartdm_resource",
194 .flags = IORESOURCE_MEM,
195 },
196 {
197 .start = MSM_GSBI2_PHYS,
198 .end = MSM_GSBI2_PHYS + PAGE_SIZE - 1,
199 .name = "gsbi_resource",
200 .flags = IORESOURCE_MEM,
201 },
202};
203
204struct platform_device msm8960_device_uart_gsbi2 = {
205 .name = "msm_serial_hsl",
206 .id = 0,
207 .num_resources = ARRAY_SIZE(resources_uart_gsbi2),
208 .resource = resources_uart_gsbi2,
209};
Mayank Rana9f51f582011-08-04 18:35:59 +0530210/* GSBI 6 used into UARTDM Mode */
211static struct resource msm_uart_dm6_resources[] = {
212 {
213 .start = MSM_UART6DM_PHYS,
214 .end = MSM_UART6DM_PHYS + PAGE_SIZE - 1,
215 .name = "uartdm_resource",
216 .flags = IORESOURCE_MEM,
217 },
218 {
219 .start = GSBI6_UARTDM_IRQ,
220 .end = GSBI6_UARTDM_IRQ,
221 .flags = IORESOURCE_IRQ,
222 },
223 {
224 .start = MSM_GSBI6_PHYS,
225 .end = MSM_GSBI6_PHYS + 4 - 1,
226 .name = "gsbi_resource",
227 .flags = IORESOURCE_MEM,
228 },
229 {
230 .start = DMOV_HSUART_GSBI6_TX_CHAN,
231 .end = DMOV_HSUART_GSBI6_RX_CHAN,
232 .name = "uartdm_channels",
233 .flags = IORESOURCE_DMA,
234 },
235 {
236 .start = DMOV_HSUART_GSBI6_TX_CRCI,
237 .end = DMOV_HSUART_GSBI6_RX_CRCI,
238 .name = "uartdm_crci",
239 .flags = IORESOURCE_DMA,
240 },
241};
242static u64 msm_uart_dm6_dma_mask = DMA_BIT_MASK(32);
243struct platform_device msm_device_uart_dm6 = {
244 .name = "msm_serial_hs",
245 .id = 0,
246 .num_resources = ARRAY_SIZE(msm_uart_dm6_resources),
247 .resource = msm_uart_dm6_resources,
248 .dev = {
249 .dma_mask = &msm_uart_dm6_dma_mask,
250 .coherent_dma_mask = DMA_BIT_MASK(32),
251 },
252};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700253
254static struct resource resources_uart_gsbi5[] = {
255 {
256 .start = GSBI5_UARTDM_IRQ,
257 .end = GSBI5_UARTDM_IRQ,
258 .flags = IORESOURCE_IRQ,
259 },
260 {
261 .start = MSM_UART5DM_PHYS,
262 .end = MSM_UART5DM_PHYS + PAGE_SIZE - 1,
263 .name = "uartdm_resource",
264 .flags = IORESOURCE_MEM,
265 },
266 {
267 .start = MSM_GSBI5_PHYS,
268 .end = MSM_GSBI5_PHYS + PAGE_SIZE - 1,
269 .name = "gsbi_resource",
270 .flags = IORESOURCE_MEM,
271 },
272};
273
274struct platform_device msm8960_device_uart_gsbi5 = {
275 .name = "msm_serial_hsl",
276 .id = 0,
277 .num_resources = ARRAY_SIZE(resources_uart_gsbi5),
278 .resource = resources_uart_gsbi5,
279};
280/* MSM Video core device */
281#ifdef CONFIG_MSM_BUS_SCALING
282static struct msm_bus_vectors vidc_init_vectors[] = {
283 {
284 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
285 .dst = MSM_BUS_SLAVE_EBI_CH0,
286 .ab = 0,
287 .ib = 0,
288 },
289 {
290 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
291 .dst = MSM_BUS_SLAVE_EBI_CH0,
292 .ab = 0,
293 .ib = 0,
294 },
295 {
296 .src = MSM_BUS_MASTER_AMPSS_M0,
297 .dst = MSM_BUS_SLAVE_EBI_CH0,
298 .ab = 0,
299 .ib = 0,
300 },
301 {
302 .src = MSM_BUS_MASTER_AMPSS_M0,
303 .dst = MSM_BUS_SLAVE_EBI_CH0,
304 .ab = 0,
305 .ib = 0,
306 },
307};
308static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
309 {
310 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
311 .dst = MSM_BUS_SLAVE_EBI_CH0,
312 .ab = 54525952,
313 .ib = 436207616,
314 },
315 {
316 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
317 .dst = MSM_BUS_SLAVE_EBI_CH0,
318 .ab = 72351744,
319 .ib = 289406976,
320 },
321 {
322 .src = MSM_BUS_MASTER_AMPSS_M0,
323 .dst = MSM_BUS_SLAVE_EBI_CH0,
324 .ab = 500000,
325 .ib = 1000000,
326 },
327 {
328 .src = MSM_BUS_MASTER_AMPSS_M0,
329 .dst = MSM_BUS_SLAVE_EBI_CH0,
330 .ab = 500000,
331 .ib = 1000000,
332 },
333};
334static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
335 {
336 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
337 .dst = MSM_BUS_SLAVE_EBI_CH0,
338 .ab = 40894464,
339 .ib = 327155712,
340 },
341 {
342 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
343 .dst = MSM_BUS_SLAVE_EBI_CH0,
344 .ab = 48234496,
345 .ib = 192937984,
346 },
347 {
348 .src = MSM_BUS_MASTER_AMPSS_M0,
349 .dst = MSM_BUS_SLAVE_EBI_CH0,
350 .ab = 500000,
351 .ib = 2000000,
352 },
353 {
354 .src = MSM_BUS_MASTER_AMPSS_M0,
355 .dst = MSM_BUS_SLAVE_EBI_CH0,
356 .ab = 500000,
357 .ib = 2000000,
358 },
359};
360static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
361 {
362 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
363 .dst = MSM_BUS_SLAVE_EBI_CH0,
364 .ab = 163577856,
365 .ib = 1308622848,
366 },
367 {
368 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
369 .dst = MSM_BUS_SLAVE_EBI_CH0,
370 .ab = 219152384,
371 .ib = 876609536,
372 },
373 {
374 .src = MSM_BUS_MASTER_AMPSS_M0,
375 .dst = MSM_BUS_SLAVE_EBI_CH0,
376 .ab = 1750000,
377 .ib = 3500000,
378 },
379 {
380 .src = MSM_BUS_MASTER_AMPSS_M0,
381 .dst = MSM_BUS_SLAVE_EBI_CH0,
382 .ab = 1750000,
383 .ib = 3500000,
384 },
385};
386static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
387 {
388 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
389 .dst = MSM_BUS_SLAVE_EBI_CH0,
390 .ab = 121634816,
391 .ib = 973078528,
392 },
393 {
394 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
395 .dst = MSM_BUS_SLAVE_EBI_CH0,
396 .ab = 155189248,
397 .ib = 620756992,
398 },
399 {
400 .src = MSM_BUS_MASTER_AMPSS_M0,
401 .dst = MSM_BUS_SLAVE_EBI_CH0,
402 .ab = 1750000,
403 .ib = 7000000,
404 },
405 {
406 .src = MSM_BUS_MASTER_AMPSS_M0,
407 .dst = MSM_BUS_SLAVE_EBI_CH0,
408 .ab = 1750000,
409 .ib = 7000000,
410 },
411};
412static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
413 {
414 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
415 .dst = MSM_BUS_SLAVE_EBI_CH0,
416 .ab = 372244480,
417 .ib = 1861222400,
418 },
419 {
420 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
421 .dst = MSM_BUS_SLAVE_EBI_CH0,
422 .ab = 501219328,
423 .ib = 2004877312,
424 },
425 {
426 .src = MSM_BUS_MASTER_AMPSS_M0,
427 .dst = MSM_BUS_SLAVE_EBI_CH0,
428 .ab = 2500000,
429 .ib = 5000000,
430 },
431 {
432 .src = MSM_BUS_MASTER_AMPSS_M0,
433 .dst = MSM_BUS_SLAVE_EBI_CH0,
434 .ab = 2500000,
435 .ib = 5000000,
436 },
437};
438static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
439 {
440 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
441 .dst = MSM_BUS_SLAVE_EBI_CH0,
442 .ab = 222298112,
443 .ib = 1778384896,
444 },
445 {
446 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
447 .dst = MSM_BUS_SLAVE_EBI_CH0,
448 .ab = 330301440,
449 .ib = 1321205760,
450 },
451 {
452 .src = MSM_BUS_MASTER_AMPSS_M0,
453 .dst = MSM_BUS_SLAVE_EBI_CH0,
454 .ab = 2500000,
455 .ib = 700000000,
456 },
457 {
458 .src = MSM_BUS_MASTER_AMPSS_M0,
459 .dst = MSM_BUS_SLAVE_EBI_CH0,
460 .ab = 2500000,
461 .ib = 10000000,
462 },
463};
464
465static struct msm_bus_paths vidc_bus_client_config[] = {
466 {
467 ARRAY_SIZE(vidc_init_vectors),
468 vidc_init_vectors,
469 },
470 {
471 ARRAY_SIZE(vidc_venc_vga_vectors),
472 vidc_venc_vga_vectors,
473 },
474 {
475 ARRAY_SIZE(vidc_vdec_vga_vectors),
476 vidc_vdec_vga_vectors,
477 },
478 {
479 ARRAY_SIZE(vidc_venc_720p_vectors),
480 vidc_venc_720p_vectors,
481 },
482 {
483 ARRAY_SIZE(vidc_vdec_720p_vectors),
484 vidc_vdec_720p_vectors,
485 },
486 {
487 ARRAY_SIZE(vidc_venc_1080p_vectors),
488 vidc_venc_1080p_vectors,
489 },
490 {
491 ARRAY_SIZE(vidc_vdec_1080p_vectors),
492 vidc_vdec_1080p_vectors,
493 },
494};
495
496static struct msm_bus_scale_pdata vidc_bus_client_data = {
497 vidc_bus_client_config,
498 ARRAY_SIZE(vidc_bus_client_config),
499 .name = "vidc",
500};
501#endif
502
Mona Hossain9c430e32011-07-27 11:04:47 -0700503#ifdef CONFIG_HW_RANDOM_MSM
504/* PRNG device */
505#define MSM_PRNG_PHYS 0x1A500000
506static struct resource rng_resources = {
507 .flags = IORESOURCE_MEM,
508 .start = MSM_PRNG_PHYS,
509 .end = MSM_PRNG_PHYS + SZ_512 - 1,
510};
511
512struct platform_device msm_device_rng = {
513 .name = "msm_rng",
514 .id = 0,
515 .num_resources = 1,
516 .resource = &rng_resources,
517};
518#endif
519
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700520#define MSM_VIDC_BASE_PHYS 0x04400000
521#define MSM_VIDC_BASE_SIZE 0x00100000
522
523static struct resource msm_device_vidc_resources[] = {
524 {
525 .start = MSM_VIDC_BASE_PHYS,
526 .end = MSM_VIDC_BASE_PHYS + MSM_VIDC_BASE_SIZE - 1,
527 .flags = IORESOURCE_MEM,
528 },
529 {
530 .start = VCODEC_IRQ,
531 .end = VCODEC_IRQ,
532 .flags = IORESOURCE_IRQ,
533 },
534};
535
536struct msm_vidc_platform_data vidc_platform_data = {
537#ifdef CONFIG_MSM_BUS_SCALING
538 .vidc_bus_client_pdata = &vidc_bus_client_data,
539#endif
540 .memtype = MEMTYPE_EBI1
541};
542
543struct platform_device msm_device_vidc = {
544 .name = "msm_vidc",
545 .id = 0,
546 .num_resources = ARRAY_SIZE(msm_device_vidc_resources),
547 .resource = msm_device_vidc_resources,
548 .dev = {
549 .platform_data = &vidc_platform_data,
550 },
551};
552
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700553#define MSM_SDC1_BASE 0x12400000
554#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
555#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
556#define MSM_SDC2_BASE 0x12140000
557#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
558#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
559#define MSM_SDC2_BASE 0x12140000
560#define MSM_SDC3_BASE 0x12180000
561#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
562#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
563#define MSM_SDC4_BASE 0x121C0000
564#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
565#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
566#define MSM_SDC5_BASE 0x12200000
567#define MSM_SDC5_DML_BASE (MSM_SDC5_BASE + 0x800)
568#define MSM_SDC5_BAM_BASE (MSM_SDC5_BASE + 0x2000)
569
570static struct resource resources_sdc1[] = {
571 {
572 .name = "core_mem",
573 .flags = IORESOURCE_MEM,
574 .start = MSM_SDC1_BASE,
575 .end = MSM_SDC1_DML_BASE - 1,
576 },
577 {
578 .name = "core_irq",
579 .flags = IORESOURCE_IRQ,
580 .start = SDC1_IRQ_0,
581 .end = SDC1_IRQ_0
582 },
583#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
584 {
585 .name = "sdcc_dml_addr",
586 .start = MSM_SDC1_DML_BASE,
587 .end = MSM_SDC1_BAM_BASE - 1,
588 .flags = IORESOURCE_MEM,
589 },
590 {
591 .name = "sdcc_bam_addr",
592 .start = MSM_SDC1_BAM_BASE,
593 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
594 .flags = IORESOURCE_MEM,
595 },
596 {
597 .name = "sdcc_bam_irq",
598 .start = SDC1_BAM_IRQ,
599 .end = SDC1_BAM_IRQ,
600 .flags = IORESOURCE_IRQ,
601 },
602#endif
603};
604
605static struct resource resources_sdc2[] = {
606 {
607 .name = "core_mem",
608 .flags = IORESOURCE_MEM,
609 .start = MSM_SDC2_BASE,
610 .end = MSM_SDC2_DML_BASE - 1,
611 },
612 {
613 .name = "core_irq",
614 .flags = IORESOURCE_IRQ,
615 .start = SDC2_IRQ_0,
616 .end = SDC2_IRQ_0
617 },
618#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
619 {
620 .name = "sdcc_dml_addr",
621 .start = MSM_SDC2_DML_BASE,
622 .end = MSM_SDC2_BAM_BASE - 1,
623 .flags = IORESOURCE_MEM,
624 },
625 {
626 .name = "sdcc_bam_addr",
627 .start = MSM_SDC2_BAM_BASE,
628 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
629 .flags = IORESOURCE_MEM,
630 },
631 {
632 .name = "sdcc_bam_irq",
633 .start = SDC2_BAM_IRQ,
634 .end = SDC2_BAM_IRQ,
635 .flags = IORESOURCE_IRQ,
636 },
637#endif
638};
639
640static struct resource resources_sdc3[] = {
641 {
642 .name = "core_mem",
643 .flags = IORESOURCE_MEM,
644 .start = MSM_SDC3_BASE,
645 .end = MSM_SDC3_DML_BASE - 1,
646 },
647 {
648 .name = "core_irq",
649 .flags = IORESOURCE_IRQ,
650 .start = SDC3_IRQ_0,
651 .end = SDC3_IRQ_0
652 },
653#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
654 {
655 .name = "sdcc_dml_addr",
656 .start = MSM_SDC3_DML_BASE,
657 .end = MSM_SDC3_BAM_BASE - 1,
658 .flags = IORESOURCE_MEM,
659 },
660 {
661 .name = "sdcc_bam_addr",
662 .start = MSM_SDC3_BAM_BASE,
663 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
664 .flags = IORESOURCE_MEM,
665 },
666 {
667 .name = "sdcc_bam_irq",
668 .start = SDC3_BAM_IRQ,
669 .end = SDC3_BAM_IRQ,
670 .flags = IORESOURCE_IRQ,
671 },
672#endif
673};
674
675static struct resource resources_sdc4[] = {
676 {
677 .name = "core_mem",
678 .flags = IORESOURCE_MEM,
679 .start = MSM_SDC4_BASE,
680 .end = MSM_SDC4_DML_BASE - 1,
681 },
682 {
683 .name = "core_irq",
684 .flags = IORESOURCE_IRQ,
685 .start = SDC4_IRQ_0,
686 .end = SDC4_IRQ_0
687 },
688#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
689 {
690 .name = "sdcc_dml_addr",
691 .start = MSM_SDC4_DML_BASE,
692 .end = MSM_SDC4_BAM_BASE - 1,
693 .flags = IORESOURCE_MEM,
694 },
695 {
696 .name = "sdcc_bam_addr",
697 .start = MSM_SDC4_BAM_BASE,
698 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
699 .flags = IORESOURCE_MEM,
700 },
701 {
702 .name = "sdcc_bam_irq",
703 .start = SDC4_BAM_IRQ,
704 .end = SDC4_BAM_IRQ,
705 .flags = IORESOURCE_IRQ,
706 },
707#endif
708};
709
710static struct resource resources_sdc5[] = {
711 {
712 .name = "core_mem",
713 .flags = IORESOURCE_MEM,
714 .start = MSM_SDC5_BASE,
715 .end = MSM_SDC5_DML_BASE - 1,
716 },
717 {
718 .name = "core_irq",
719 .flags = IORESOURCE_IRQ,
720 .start = SDC5_IRQ_0,
721 .end = SDC5_IRQ_0
722 },
723#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
724 {
725 .name = "sdcc_dml_addr",
726 .start = MSM_SDC5_DML_BASE,
727 .end = MSM_SDC5_BAM_BASE - 1,
728 .flags = IORESOURCE_MEM,
729 },
730 {
731 .name = "sdcc_bam_addr",
732 .start = MSM_SDC5_BAM_BASE,
733 .end = MSM_SDC5_BAM_BASE + (2 * SZ_4K) - 1,
734 .flags = IORESOURCE_MEM,
735 },
736 {
737 .name = "sdcc_bam_irq",
738 .start = SDC5_BAM_IRQ,
739 .end = SDC5_BAM_IRQ,
740 .flags = IORESOURCE_IRQ,
741 },
742#endif
743};
744
745struct platform_device msm_device_sdc1 = {
746 .name = "msm_sdcc",
747 .id = 1,
748 .num_resources = ARRAY_SIZE(resources_sdc1),
749 .resource = resources_sdc1,
750 .dev = {
751 .coherent_dma_mask = 0xffffffff,
752 },
753};
754
755struct platform_device msm_device_sdc2 = {
756 .name = "msm_sdcc",
757 .id = 2,
758 .num_resources = ARRAY_SIZE(resources_sdc2),
759 .resource = resources_sdc2,
760 .dev = {
761 .coherent_dma_mask = 0xffffffff,
762 },
763};
764
765struct platform_device msm_device_sdc3 = {
766 .name = "msm_sdcc",
767 .id = 3,
768 .num_resources = ARRAY_SIZE(resources_sdc3),
769 .resource = resources_sdc3,
770 .dev = {
771 .coherent_dma_mask = 0xffffffff,
772 },
773};
774
775struct platform_device msm_device_sdc4 = {
776 .name = "msm_sdcc",
777 .id = 4,
778 .num_resources = ARRAY_SIZE(resources_sdc4),
779 .resource = resources_sdc4,
780 .dev = {
781 .coherent_dma_mask = 0xffffffff,
782 },
783};
784
785struct platform_device msm_device_sdc5 = {
786 .name = "msm_sdcc",
787 .id = 5,
788 .num_resources = ARRAY_SIZE(resources_sdc5),
789 .resource = resources_sdc5,
790 .dev = {
791 .coherent_dma_mask = 0xffffffff,
792 },
793};
794
795struct platform_device msm_device_smd = {
796 .name = "msm_smd",
797 .id = -1,
798};
799
800struct platform_device msm_device_bam_dmux = {
801 .name = "BAM_RMNT",
802 .id = -1,
803};
804
Jeff Ohlstein7e668552011-10-06 16:17:25 -0700805static struct msm_watchdog_pdata msm_watchdog_pdata = {
806 .pet_time = 10000,
807 .bark_time = 11000,
808 .has_secure = true,
809};
810
811struct platform_device msm8960_device_watchdog = {
812 .name = "msm_watchdog",
813 .id = -1,
814 .dev = {
815 .platform_data = &msm_watchdog_pdata,
816 },
817};
818
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -0700819static struct resource msm_dmov_resource[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700820 {
821 .start = ADM_0_SCSS_1_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700822 .flags = IORESOURCE_IRQ,
823 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700824 {
825 .start = 0x18320000,
826 .end = 0x18320000 + SZ_1M - 1,
827 .flags = IORESOURCE_MEM,
828 },
829};
830
831static struct msm_dmov_pdata msm_dmov_pdata = {
832 .sd = 1,
833 .sd_size = 0x800,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700834};
835
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -0700836struct platform_device msm8960_device_dmov = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700837 .name = "msm_dmov",
838 .id = -1,
839 .resource = msm_dmov_resource,
840 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700841 .dev = {
842 .platform_data = &msm_dmov_pdata,
843 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700844};
845
846static struct platform_device *msm_sdcc_devices[] __initdata = {
847 &msm_device_sdc1,
848 &msm_device_sdc2,
849 &msm_device_sdc3,
850 &msm_device_sdc4,
851 &msm_device_sdc5,
852};
853
854int __init msm_add_sdcc(unsigned int controller, struct mmc_platform_data *plat)
855{
856 struct platform_device *pdev;
857
858 if (controller < 1 || controller > 5)
859 return -EINVAL;
860
861 pdev = msm_sdcc_devices[controller-1];
862 pdev->dev.platform_data = plat;
863 return platform_device_register(pdev);
864}
865
866static struct resource resources_qup_i2c_gsbi4[] = {
867 {
868 .name = "gsbi_qup_i2c_addr",
869 .start = MSM_GSBI4_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -0600870 .end = MSM_GSBI4_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700871 .flags = IORESOURCE_MEM,
872 },
873 {
874 .name = "qup_phys_addr",
875 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -0600876 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700877 .flags = IORESOURCE_MEM,
878 },
879 {
880 .name = "qup_err_intr",
881 .start = GSBI4_QUP_IRQ,
882 .end = GSBI4_QUP_IRQ,
883 .flags = IORESOURCE_IRQ,
884 },
885};
886
887struct platform_device msm8960_device_qup_i2c_gsbi4 = {
888 .name = "qup_i2c",
889 .id = 4,
890 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
891 .resource = resources_qup_i2c_gsbi4,
892};
893
894static struct resource resources_qup_i2c_gsbi3[] = {
895 {
896 .name = "gsbi_qup_i2c_addr",
897 .start = MSM_GSBI3_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -0600898 .end = MSM_GSBI3_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700899 .flags = IORESOURCE_MEM,
900 },
901 {
902 .name = "qup_phys_addr",
903 .start = MSM_GSBI3_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -0600904 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700905 .flags = IORESOURCE_MEM,
906 },
907 {
908 .name = "qup_err_intr",
909 .start = GSBI3_QUP_IRQ,
910 .end = GSBI3_QUP_IRQ,
911 .flags = IORESOURCE_IRQ,
912 },
913};
914
915struct platform_device msm8960_device_qup_i2c_gsbi3 = {
916 .name = "qup_i2c",
917 .id = 3,
918 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
919 .resource = resources_qup_i2c_gsbi3,
920};
921
922static struct resource resources_qup_i2c_gsbi10[] = {
923 {
924 .name = "gsbi_qup_i2c_addr",
925 .start = MSM_GSBI10_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -0600926 .end = MSM_GSBI10_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700927 .flags = IORESOURCE_MEM,
928 },
929 {
930 .name = "qup_phys_addr",
931 .start = MSM_GSBI10_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -0600932 .end = MSM_GSBI10_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700933 .flags = IORESOURCE_MEM,
934 },
935 {
936 .name = "qup_err_intr",
937 .start = GSBI10_QUP_IRQ,
938 .end = GSBI10_QUP_IRQ,
939 .flags = IORESOURCE_IRQ,
940 },
941};
942
943struct platform_device msm8960_device_qup_i2c_gsbi10 = {
944 .name = "qup_i2c",
945 .id = 10,
946 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi10),
947 .resource = resources_qup_i2c_gsbi10,
948};
949
950static struct resource resources_qup_i2c_gsbi12[] = {
951 {
952 .name = "gsbi_qup_i2c_addr",
953 .start = MSM_GSBI12_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -0600954 .end = MSM_GSBI12_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700955 .flags = IORESOURCE_MEM,
956 },
957 {
958 .name = "qup_phys_addr",
959 .start = MSM_GSBI12_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -0600960 .end = MSM_GSBI12_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700961 .flags = IORESOURCE_MEM,
962 },
963 {
964 .name = "qup_err_intr",
965 .start = GSBI12_QUP_IRQ,
966 .end = GSBI12_QUP_IRQ,
967 .flags = IORESOURCE_IRQ,
968 },
969};
970
971struct platform_device msm8960_device_qup_i2c_gsbi12 = {
972 .name = "qup_i2c",
973 .id = 12,
974 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi12),
975 .resource = resources_qup_i2c_gsbi12,
976};
977
978#ifdef CONFIG_MSM_CAMERA
979struct resource msm_camera_resources[] = {
980 {
981 .name = "vfe",
982 .start = 0x04500000,
983 .end = 0x04500000 + SZ_1M - 1,
984 .flags = IORESOURCE_MEM,
985 },
986 {
987 .name = "vfe",
988 .start = VFE_IRQ,
989 .end = VFE_IRQ,
990 .flags = IORESOURCE_IRQ,
991 },
992 {
Mingcheng Zhu8e9f99e2011-08-26 16:33:32 -0700993 .name = "vpe",
994 .start = 0x05300000,
995 .end = 0x05300000 + SZ_1M - 1,
996 .flags = IORESOURCE_MEM,
997 },
998 {
999 .name = "vpe",
1000 .start = VPE_IRQ,
1001 .end = VPE_IRQ,
1002 .flags = IORESOURCE_IRQ,
1003 },
1004 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001005 .name = "vid_buf",
1006 .flags = IORESOURCE_DMA,
1007 },
1008 {
1009 .name = "ispif",
1010 .start = 0x04800800,
1011 .end = 0x04800800 + SZ_1K - 1,
1012 .flags = IORESOURCE_MEM,
1013 },
1014 {
1015 .name = "ispif",
1016 .start = ISPIF_IRQ,
1017 .end = ISPIF_IRQ,
1018 .flags = IORESOURCE_IRQ,
1019 },
1020 {
1021 .name = "csid0",
1022 .start = 0x04800000,
1023 .end = 0x04800000 + SZ_1K - 1,
1024 .flags = IORESOURCE_MEM,
1025 },
1026 {
1027 .name = "csid0",
1028 .start = CSI_0_IRQ,
1029 .end = CSI_0_IRQ,
1030 .flags = IORESOURCE_IRQ,
1031 },
1032 {
1033 .name = "csiphy0",
1034 .start = 0x04800C00,
1035 .end = 0x04800C00 + SZ_1K - 1,
1036 .flags = IORESOURCE_MEM,
1037 },
1038 {
1039 .name = "csiphy0",
1040 .start = CSIPHY_4LN_IRQ,
1041 .end = CSIPHY_4LN_IRQ,
1042 .flags = IORESOURCE_IRQ,
1043 },
1044 {
1045 .name = "csid1",
1046 .start = 0x04800400,
1047 .end = 0x04800400 + SZ_1K - 1,
1048 .flags = IORESOURCE_MEM,
1049 },
1050 {
1051 .name = "csid1",
1052 .start = CSI_1_IRQ,
1053 .end = CSI_1_IRQ,
1054 .flags = IORESOURCE_IRQ,
1055 },
1056 {
1057 .name = "csiphy1",
1058 .start = 0x04801000,
1059 .end = 0x04801000 + SZ_1K - 1,
1060 .flags = IORESOURCE_MEM,
1061 },
1062 {
1063 .name = "csiphy1",
1064 .start = MSM8960_CSIPHY_2LN_IRQ,
1065 .end = MSM8960_CSIPHY_2LN_IRQ,
1066 .flags = IORESOURCE_IRQ,
1067 },
Nishant Pandit24153d82011-08-27 16:05:13 +05301068 {
1069 .name = "s3d_rw",
1070 .start = 0x008003E0,
1071 .end = 0x008003E0 + SZ_16 - 1,
1072 .flags = IORESOURCE_MEM,
1073 },
1074 {
1075 .name = "s3d_ctl",
1076 .start = 0x008020B8,
1077 .end = 0x008020B8 + SZ_16 - 1,
1078 .flags = IORESOURCE_MEM,
1079 },
1080
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001081};
1082
1083int __init msm_get_cam_resources(struct msm_camera_sensor_info *s_info)
1084{
1085 s_info->resource = msm_camera_resources;
1086 s_info->num_resources = ARRAY_SIZE(msm_camera_resources);
1087 return 0;
1088}
1089#endif
1090
1091static struct resource resources_ssbi_pm8921[] = {
1092 {
1093 .start = MSM_PMIC1_SSBI_CMD_PHYS,
1094 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
1095 .flags = IORESOURCE_MEM,
1096 },
1097};
1098
1099struct platform_device msm8960_device_ssbi_pm8921 = {
1100 .name = "msm_ssbi",
1101 .id = 0,
1102 .resource = resources_ssbi_pm8921,
1103 .num_resources = ARRAY_SIZE(resources_ssbi_pm8921),
1104};
1105
1106static struct resource resources_qup_spi_gsbi1[] = {
1107 {
1108 .name = "spi_base",
1109 .start = MSM_GSBI1_QUP_PHYS,
1110 .end = MSM_GSBI1_QUP_PHYS + SZ_4K - 1,
1111 .flags = IORESOURCE_MEM,
1112 },
1113 {
1114 .name = "gsbi_base",
1115 .start = MSM_GSBI1_PHYS,
1116 .end = MSM_GSBI1_PHYS + 4 - 1,
1117 .flags = IORESOURCE_MEM,
1118 },
1119 {
1120 .name = "spi_irq_in",
1121 .start = MSM8960_GSBI1_QUP_IRQ,
1122 .end = MSM8960_GSBI1_QUP_IRQ,
1123 .flags = IORESOURCE_IRQ,
1124 },
Harini Jayaramanaac8e342011-08-09 19:25:23 -06001125 {
1126 .name = "spi_clk",
1127 .start = 9,
1128 .end = 9,
1129 .flags = IORESOURCE_IO,
1130 },
1131 {
1132 .name = "spi_cs",
1133 .start = 8,
1134 .end = 8,
1135 .flags = IORESOURCE_IO,
1136 },
1137 {
Chandan Uddaraju15e54b92011-09-12 10:52:36 -07001138 .name = "spi_cs1",
1139 .start = 14,
1140 .end = 14,
1141 .flags = IORESOURCE_IO,
1142 },
1143 {
Harini Jayaramanaac8e342011-08-09 19:25:23 -06001144 .name = "spi_miso",
1145 .start = 7,
1146 .end = 7,
1147 .flags = IORESOURCE_IO,
1148 },
1149 {
1150 .name = "spi_mosi",
1151 .start = 6,
1152 .end = 6,
1153 .flags = IORESOURCE_IO,
1154 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001155};
1156
1157struct platform_device msm8960_device_qup_spi_gsbi1 = {
1158 .name = "spi_qsd",
1159 .id = 0,
1160 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi1),
1161 .resource = resources_qup_spi_gsbi1,
1162};
1163
1164struct platform_device msm_pcm = {
1165 .name = "msm-pcm-dsp",
1166 .id = -1,
1167};
1168
1169struct platform_device msm_pcm_routing = {
1170 .name = "msm-pcm-routing",
1171 .id = -1,
1172};
1173
1174struct platform_device msm_cpudai0 = {
1175 .name = "msm-dai-q6",
1176 .id = 0x4000,
1177};
1178
1179struct platform_device msm_cpudai1 = {
1180 .name = "msm-dai-q6",
1181 .id = 0x4001,
1182};
1183
1184struct platform_device msm_cpudai_hdmi_rx = {
1185 .name = "msm-dai-q6",
1186 .id = 8,
1187};
1188
1189struct platform_device msm_cpudai_bt_rx = {
1190 .name = "msm-dai-q6",
1191 .id = 0x3000,
1192};
1193
1194struct platform_device msm_cpudai_bt_tx = {
1195 .name = "msm-dai-q6",
1196 .id = 0x3001,
1197};
1198
1199struct platform_device msm_cpudai_fm_rx = {
1200 .name = "msm-dai-q6",
1201 .id = 0x3004,
1202};
1203
1204struct platform_device msm_cpudai_fm_tx = {
1205 .name = "msm-dai-q6",
1206 .id = 0x3005,
1207};
1208
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07001209/*
1210 * Machine specific data for AUX PCM Interface
1211 * which the driver will be unware of.
1212 */
1213struct msm_dai_auxpcm_pdata auxpcm_rx_pdata = {
1214 .clk = "pcm_clk",
1215 .mode = AFE_PCM_CFG_MODE_PCM,
1216 .sync = AFE_PCM_CFG_SYNC_INT,
1217 .frame = AFE_PCM_CFG_FRM_256BPF,
1218 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
1219 .slot = 0,
1220 .data = AFE_PCM_CFG_CDATAOE_MASTER,
1221 .pcm_clk_rate = 2048000,
1222};
1223
1224struct platform_device msm_cpudai_auxpcm_rx = {
1225 .name = "msm-dai-q6",
1226 .id = 2,
1227 .dev = {
1228 .platform_data = &auxpcm_rx_pdata,
1229 },
1230};
1231
1232struct platform_device msm_cpudai_auxpcm_tx = {
1233 .name = "msm-dai-q6",
1234 .id = 3,
1235};
1236
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001237struct platform_device msm_cpu_fe = {
1238 .name = "msm-dai-fe",
1239 .id = -1,
1240};
1241
1242struct platform_device msm_stub_codec = {
1243 .name = "msm-stub-codec",
1244 .id = 1,
1245};
1246
1247struct platform_device msm_voice = {
1248 .name = "msm-pcm-voice",
1249 .id = -1,
1250};
1251
1252struct platform_device msm_voip = {
1253 .name = "msm-voip-dsp",
1254 .id = -1,
1255};
1256
1257struct platform_device msm_lpa_pcm = {
1258 .name = "msm-pcm-lpa",
1259 .id = -1,
1260};
1261
1262struct platform_device msm_pcm_hostless = {
1263 .name = "msm-pcm-hostless",
1264 .id = -1,
1265};
1266
Laxminath Kasamcee1d602011-08-01 19:26:57 +05301267struct platform_device msm_cpudai_afe_01_rx = {
1268 .name = "msm-dai-q6",
1269 .id = 0xE0,
1270};
1271
1272struct platform_device msm_cpudai_afe_01_tx = {
1273 .name = "msm-dai-q6",
1274 .id = 0xF0,
1275};
1276
1277struct platform_device msm_cpudai_afe_02_rx = {
1278 .name = "msm-dai-q6",
1279 .id = 0xF1,
1280};
1281
1282struct platform_device msm_cpudai_afe_02_tx = {
1283 .name = "msm-dai-q6",
1284 .id = 0xE1,
1285};
1286
1287struct platform_device msm_pcm_afe = {
1288 .name = "msm-pcm-afe",
1289 .id = -1,
1290};
1291
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001292struct platform_device *msm_footswitch_devices[] = {
Nagamalleswararao Ganjifd7454a2011-08-09 10:56:40 -07001293 FS_8X60(FS_MDP, "fs_mdp"),
1294 FS_8X60(FS_ROT, "fs_rot"),
Shuzhen Wang4d28c092011-07-14 15:40:33 -07001295 FS_8X60(FS_IJPEG, "fs_ijpeg"),
1296 FS_8X60(FS_VFE, "fs_vfe"),
1297 FS_8X60(FS_VPE, "fs_vpe"),
Lucille Sylvestera610fb12011-07-22 17:22:20 -06001298 FS_8X60(FS_GFX3D, "fs_gfx3d"),
1299 FS_8X60(FS_GFX2D0, "fs_gfx2d0"),
1300 FS_8X60(FS_GFX2D1, "fs_gfx2d1"),
Gopikrishnaiah Anandan031eb942011-07-28 13:24:00 -07001301 FS_8X60(FS_VED, "fs_ved"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001302};
1303unsigned msm_num_footswitch_devices = ARRAY_SIZE(msm_footswitch_devices);
1304
1305#ifdef CONFIG_MSM_ROTATOR
1306#define ROTATOR_HW_BASE 0x04E00000
1307static struct resource resources_msm_rotator[] = {
1308 {
1309 .start = ROTATOR_HW_BASE,
1310 .end = ROTATOR_HW_BASE + 0x100000 - 1,
1311 .flags = IORESOURCE_MEM,
1312 },
1313 {
1314 .start = ROT_IRQ,
1315 .end = ROT_IRQ,
1316 .flags = IORESOURCE_IRQ,
1317 },
1318};
1319
1320static struct msm_rot_clocks rotator_clocks[] = {
1321 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07001322 .clk_name = "core_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001323 .clk_type = ROTATOR_CORE_CLK,
Nagamalleswararao Ganji0bb107342011-10-10 20:55:32 -07001324 .clk_rate = 200 * 1000 * 1000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001325 },
1326 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07001327 .clk_name = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001328 .clk_type = ROTATOR_PCLK,
1329 .clk_rate = 0,
1330 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001331};
1332
1333static struct msm_rotator_platform_data rotator_pdata = {
1334 .number_of_clocks = ARRAY_SIZE(rotator_clocks),
1335 .hardware_version_number = 0x01020309,
1336 .rotator_clks = rotator_clocks,
1337 .regulator_name = "fs_rot",
1338};
1339
1340struct platform_device msm_rotator_device = {
1341 .name = "msm_rotator",
1342 .id = 0,
1343 .num_resources = ARRAY_SIZE(resources_msm_rotator),
1344 .resource = resources_msm_rotator,
1345 .dev = {
1346 .platform_data = &rotator_pdata,
1347 },
1348};
1349#endif
1350
1351#define MIPI_DSI_HW_BASE 0x04700000
1352#define MDP_HW_BASE 0x05100000
1353
1354static struct resource msm_mipi_dsi1_resources[] = {
1355 {
1356 .name = "mipi_dsi",
1357 .start = MIPI_DSI_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07001358 .end = MIPI_DSI_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001359 .flags = IORESOURCE_MEM,
1360 },
1361 {
1362 .start = DSI1_IRQ,
1363 .end = DSI1_IRQ,
1364 .flags = IORESOURCE_IRQ,
1365 },
1366};
1367
1368struct platform_device msm_mipi_dsi1_device = {
1369 .name = "mipi_dsi",
1370 .id = 1,
1371 .num_resources = ARRAY_SIZE(msm_mipi_dsi1_resources),
1372 .resource = msm_mipi_dsi1_resources,
1373};
1374
1375static struct resource msm_mdp_resources[] = {
1376 {
1377 .name = "mdp",
1378 .start = MDP_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07001379 .end = MDP_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001380 .flags = IORESOURCE_MEM,
1381 },
1382 {
1383 .start = MDP_IRQ,
1384 .end = MDP_IRQ,
1385 .flags = IORESOURCE_IRQ,
1386 },
1387};
1388
1389static struct platform_device msm_mdp_device = {
1390 .name = "mdp",
1391 .id = 0,
1392 .num_resources = ARRAY_SIZE(msm_mdp_resources),
1393 .resource = msm_mdp_resources,
1394};
1395
1396static void __init msm_register_device(struct platform_device *pdev, void *data)
1397{
1398 int ret;
1399
1400 pdev->dev.platform_data = data;
1401 ret = platform_device_register(pdev);
1402 if (ret)
1403 dev_err(&pdev->dev,
1404 "%s: platform_device_register() failed = %d\n",
1405 __func__, ret);
1406}
1407
Ravishangar Kalyanam882930f2011-07-08 17:51:52 -07001408#ifdef CONFIG_MSM_BUS_SCALING
1409static struct platform_device msm_dtv_device = {
1410 .name = "dtv",
1411 .id = 0,
1412};
1413#endif
1414
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001415void __init msm_fb_register_device(char *name, void *data)
1416{
1417 if (!strncmp(name, "mdp", 3))
1418 msm_register_device(&msm_mdp_device, data);
1419 else if (!strncmp(name, "mipi_dsi", 8))
1420 msm_register_device(&msm_mipi_dsi1_device, data);
Ravishangar Kalyanam882930f2011-07-08 17:51:52 -07001421#ifdef CONFIG_MSM_BUS_SCALING
1422 else if (!strncmp(name, "dtv", 3))
1423 msm_register_device(&msm_dtv_device, data);
1424#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001425 else
1426 printk(KERN_ERR "%s: unknown device! %s\n", __func__, name);
1427}
1428
1429static struct resource resources_sps[] = {
1430 {
1431 .name = "pipe_mem",
1432 .start = 0x12800000,
1433 .end = 0x12800000 + 0x4000 - 1,
1434 .flags = IORESOURCE_MEM,
1435 },
1436 {
1437 .name = "bamdma_dma",
1438 .start = 0x12240000,
1439 .end = 0x12240000 + 0x1000 - 1,
1440 .flags = IORESOURCE_MEM,
1441 },
1442 {
1443 .name = "bamdma_bam",
1444 .start = 0x12244000,
1445 .end = 0x12244000 + 0x4000 - 1,
1446 .flags = IORESOURCE_MEM,
1447 },
1448 {
1449 .name = "bamdma_irq",
1450 .start = SPS_BAM_DMA_IRQ,
1451 .end = SPS_BAM_DMA_IRQ,
1452 .flags = IORESOURCE_IRQ,
1453 },
1454};
1455
1456struct msm_sps_platform_data msm_sps_pdata = {
1457 .bamdma_restricted_pipes = 0x06,
1458};
1459
1460struct platform_device msm_device_sps = {
1461 .name = "msm_sps",
1462 .id = -1,
1463 .num_resources = ARRAY_SIZE(resources_sps),
1464 .resource = resources_sps,
1465 .dev.platform_data = &msm_sps_pdata,
1466};
1467
1468#ifdef CONFIG_MSM_MPM
1469static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] = {
Praveen Chidambaramb3d857c2011-05-31 16:28:07 -06001470 [1] = MSM_GPIO_TO_INT(46),
1471 [2] = MSM_GPIO_TO_INT(150),
1472 [4] = MSM_GPIO_TO_INT(103),
1473 [5] = MSM_GPIO_TO_INT(104),
1474 [6] = MSM_GPIO_TO_INT(105),
1475 [7] = MSM_GPIO_TO_INT(106),
1476 [8] = MSM_GPIO_TO_INT(107),
1477 [9] = MSM_GPIO_TO_INT(7),
1478 [10] = MSM_GPIO_TO_INT(11),
1479 [11] = MSM_GPIO_TO_INT(15),
1480 [12] = MSM_GPIO_TO_INT(19),
1481 [13] = MSM_GPIO_TO_INT(23),
1482 [14] = MSM_GPIO_TO_INT(27),
1483 [15] = MSM_GPIO_TO_INT(31),
1484 [16] = MSM_GPIO_TO_INT(35),
1485 [19] = MSM_GPIO_TO_INT(90),
1486 [20] = MSM_GPIO_TO_INT(92),
1487 [23] = MSM_GPIO_TO_INT(85),
1488 [24] = MSM_GPIO_TO_INT(83),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001489 [25] = USB1_HS_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001490 [27] = HDMI_IRQ,
Praveen Chidambaramb3d857c2011-05-31 16:28:07 -06001491 [29] = MSM_GPIO_TO_INT(10),
1492 [30] = MSM_GPIO_TO_INT(102),
1493 [31] = MSM_GPIO_TO_INT(81),
1494 [32] = MSM_GPIO_TO_INT(78),
1495 [33] = MSM_GPIO_TO_INT(94),
1496 [34] = MSM_GPIO_TO_INT(72),
1497 [35] = MSM_GPIO_TO_INT(39),
1498 [36] = MSM_GPIO_TO_INT(43),
1499 [37] = MSM_GPIO_TO_INT(61),
1500 [38] = MSM_GPIO_TO_INT(50),
1501 [39] = MSM_GPIO_TO_INT(42),
1502 [41] = MSM_GPIO_TO_INT(62),
1503 [42] = MSM_GPIO_TO_INT(76),
1504 [43] = MSM_GPIO_TO_INT(75),
1505 [44] = MSM_GPIO_TO_INT(70),
1506 [45] = MSM_GPIO_TO_INT(69),
1507 [46] = MSM_GPIO_TO_INT(67),
1508 [47] = MSM_GPIO_TO_INT(65),
1509 [48] = MSM_GPIO_TO_INT(58),
1510 [49] = MSM_GPIO_TO_INT(54),
1511 [50] = MSM_GPIO_TO_INT(52),
1512 [51] = MSM_GPIO_TO_INT(49),
1513 [52] = MSM_GPIO_TO_INT(40),
1514 [53] = MSM_GPIO_TO_INT(37),
1515 [54] = MSM_GPIO_TO_INT(24),
1516 [55] = MSM_GPIO_TO_INT(14),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001517};
1518
1519static uint16_t msm_mpm_bypassed_apps_irqs[] = {
1520 TLMM_MSM_SUMMARY_IRQ,
1521 RPM_APCC_CPU0_GP_HIGH_IRQ,
1522 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
1523 RPM_APCC_CPU0_GP_LOW_IRQ,
1524 RPM_APCC_CPU0_WAKE_UP_IRQ,
1525 RPM_APCC_CPU1_GP_HIGH_IRQ,
1526 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
1527 RPM_APCC_CPU1_GP_LOW_IRQ,
1528 RPM_APCC_CPU1_WAKE_UP_IRQ,
1529 MSS_TO_APPS_IRQ_0,
1530 MSS_TO_APPS_IRQ_1,
1531 MSS_TO_APPS_IRQ_2,
1532 MSS_TO_APPS_IRQ_3,
1533 MSS_TO_APPS_IRQ_4,
1534 MSS_TO_APPS_IRQ_5,
1535 MSS_TO_APPS_IRQ_6,
1536 MSS_TO_APPS_IRQ_7,
1537 MSS_TO_APPS_IRQ_8,
1538 MSS_TO_APPS_IRQ_9,
1539 LPASS_SCSS_GP_LOW_IRQ,
1540 LPASS_SCSS_GP_MEDIUM_IRQ,
1541 LPASS_SCSS_GP_HIGH_IRQ,
David Collins5e2b2fd2011-09-08 15:23:30 -07001542 SPS_MTI_30,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001543 SPS_MTI_31,
David Collins5e2b2fd2011-09-08 15:23:30 -07001544 RIVA_APSS_SPARE_IRQ,
David Collins84ecd0a2011-09-27 21:11:11 -07001545 RIVA_APPS_WLAN_SMSM_IRQ,
1546 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
1547 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001548};
1549
1550struct msm_mpm_device_data msm_mpm_dev_data = {
1551 .irqs_m2a = msm_mpm_irqs_m2a,
1552 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
1553 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
1554 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
1555 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
1556 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
1557 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
1558 .mpm_apps_ipc_val = BIT(1),
1559 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
1560
1561};
1562#endif
1563
Stephen Boydbb600ae2011-08-02 20:11:40 -07001564static struct clk_lookup msm_clocks_8960_dummy[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001565 CLK_DUMMY("pll2", PLL2, NULL, 0),
1566 CLK_DUMMY("pll8", PLL8, NULL, 0),
1567 CLK_DUMMY("pll4", PLL4, NULL, 0),
1568
1569 CLK_DUMMY("afab_clk", AFAB_CLK, NULL, 0),
1570 CLK_DUMMY("afab_a_clk", AFAB_A_CLK, NULL, 0),
1571 CLK_DUMMY("cfpb_clk", CFPB_CLK, NULL, 0),
1572 CLK_DUMMY("cfpb_a_clk", CFPB_A_CLK, NULL, 0),
1573 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
1574 CLK_DUMMY("dfab_a_clk", DFAB_A_CLK, NULL, 0),
1575 CLK_DUMMY("ebi1_clk", EBI1_CLK, NULL, 0),
1576 CLK_DUMMY("ebi1_a_clk", EBI1_A_CLK, NULL, 0),
1577 CLK_DUMMY("mmfab_clk", MMFAB_CLK, NULL, 0),
1578 CLK_DUMMY("mmfab_a_clk", MMFAB_A_CLK, NULL, 0),
1579 CLK_DUMMY("mmfpb_clk", MMFPB_CLK, NULL, 0),
1580 CLK_DUMMY("mmfpb_a_clk", MMFPB_A_CLK, NULL, 0),
1581 CLK_DUMMY("sfab_clk", SFAB_CLK, NULL, 0),
1582 CLK_DUMMY("sfab_a_clk", SFAB_A_CLK, NULL, 0),
1583 CLK_DUMMY("sfpb_clk", SFPB_CLK, NULL, 0),
1584 CLK_DUMMY("sfpb_a_clk", SFPB_A_CLK, NULL, 0),
1585
Matt Wagantalle2522372011-08-17 14:52:21 -07001586 CLK_DUMMY("core_clk", GSBI1_UART_CLK, NULL, OFF),
1587 CLK_DUMMY("core_clk", GSBI2_UART_CLK, "msm_serial_hsl.0", OFF),
1588 CLK_DUMMY("core_clk", GSBI3_UART_CLK, NULL, OFF),
1589 CLK_DUMMY("core_clk", GSBI4_UART_CLK, NULL, OFF),
1590 CLK_DUMMY("core_clk", GSBI5_UART_CLK, NULL, OFF),
1591 CLK_DUMMY("core_clk", GSBI6_UART_CLK, NULL, OFF),
1592 CLK_DUMMY("core_clk", GSBI7_UART_CLK, NULL, OFF),
1593 CLK_DUMMY("core_clk", GSBI8_UART_CLK, NULL, OFF),
1594 CLK_DUMMY("core_clk", GSBI9_UART_CLK, NULL, OFF),
1595 CLK_DUMMY("core_clk", GSBI10_UART_CLK, NULL, OFF),
1596 CLK_DUMMY("core_clk", GSBI11_UART_CLK, NULL, OFF),
1597 CLK_DUMMY("core_clk", GSBI12_UART_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001598 CLK_DUMMY("core_clk", GSBI1_QUP_CLK, "spi_qsd.0", OFF),
1599 CLK_DUMMY("core_clk", GSBI2_QUP_CLK, NULL, OFF),
1600 CLK_DUMMY("core_clk", GSBI3_QUP_CLK, NULL, OFF),
1601 CLK_DUMMY("core_clk", GSBI4_QUP_CLK, "qup_i2c.4", OFF),
1602 CLK_DUMMY("core_clk", GSBI5_QUP_CLK, NULL, OFF),
1603 CLK_DUMMY("core_clk", GSBI6_QUP_CLK, NULL, OFF),
1604 CLK_DUMMY("core_clk", GSBI7_QUP_CLK, NULL, OFF),
1605 CLK_DUMMY("core_clk", GSBI8_QUP_CLK, NULL, OFF),
1606 CLK_DUMMY("core_clk", GSBI9_QUP_CLK, NULL, OFF),
1607 CLK_DUMMY("core_clk", GSBI10_QUP_CLK, NULL, OFF),
1608 CLK_DUMMY("core_clk", GSBI11_QUP_CLK, NULL, OFF),
1609 CLK_DUMMY("core_clk", GSBI12_QUP_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001610 CLK_DUMMY("core_clk", PDM_CLK, NULL, OFF),
Matt Wagantalld86d6832011-08-17 14:06:55 -07001611 CLK_DUMMY("mem_clk", PMEM_CLK, NULL, OFF),
Matt Wagantallc1205292011-08-11 17:19:31 -07001612 CLK_DUMMY("core_clk", PRNG_CLK, NULL, OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001613 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
1614 CLK_DUMMY("core_clk", SDC2_CLK, NULL, OFF),
1615 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
1616 CLK_DUMMY("core_clk", SDC4_CLK, NULL, OFF),
1617 CLK_DUMMY("core_clk", SDC5_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001618 CLK_DUMMY("core_clk", TSIF_REF_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001619 CLK_DUMMY("core_clk", TSSC_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001620 CLK_DUMMY("usb_hs_clk", USB_HS1_XCVR_CLK, NULL, OFF),
1621 CLK_DUMMY("usb_phy_clk", USB_PHY0_CLK, NULL, OFF),
1622 CLK_DUMMY("usb_fs_src_clk", USB_FS1_SRC_CLK, NULL, OFF),
1623 CLK_DUMMY("usb_fs_clk", USB_FS1_XCVR_CLK, NULL, OFF),
1624 CLK_DUMMY("usb_fs_sys_clk", USB_FS1_SYS_CLK, NULL, OFF),
1625 CLK_DUMMY("usb_fs_src_clk", USB_FS2_SRC_CLK, NULL, OFF),
1626 CLK_DUMMY("usb_fs_clk", USB_FS2_XCVR_CLK, NULL, OFF),
1627 CLK_DUMMY("usb_fs_sys_clk", USB_FS2_SYS_CLK, NULL, OFF),
Matt Wagantallc4b3a4d2011-08-17 16:58:39 -07001628 CLK_DUMMY("iface_clk", CE2_CLK, "qce.0", OFF),
1629 CLK_DUMMY("core_clk", CE1_CORE_CLK, "qce.0", OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001630 CLK_DUMMY("iface_clk", GSBI1_P_CLK, "spi_qsd.0", OFF),
1631 CLK_DUMMY("iface_clk", GSBI2_P_CLK,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001632 "msm_serial_hsl.0", OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001633 CLK_DUMMY("iface_clk", GSBI3_P_CLK, NULL, OFF),
Matt Wagantallac294852011-08-17 15:44:58 -07001634 CLK_DUMMY("iface_clk", GSBI4_P_CLK, "qup_i2c.4", OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001635 CLK_DUMMY("iface_clk", GSBI5_P_CLK, NULL, OFF),
Matt Wagantalle2522372011-08-17 14:52:21 -07001636 CLK_DUMMY("iface_clk", GSBI6_P_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001637 CLK_DUMMY("iface_clk", GSBI7_P_CLK, NULL, OFF),
1638 CLK_DUMMY("iface_clk", GSBI8_P_CLK, NULL, OFF),
1639 CLK_DUMMY("iface_clk", GSBI9_P_CLK, NULL, OFF),
1640 CLK_DUMMY("iface_clk", GSBI10_P_CLK, NULL, OFF),
1641 CLK_DUMMY("iface_clk", GSBI11_P_CLK, NULL, OFF),
1642 CLK_DUMMY("iface_clk", GSBI12_P_CLK, NULL, OFF),
1643 CLK_DUMMY("iface_clk", GSBI12_P_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001644 CLK_DUMMY("iface_clk", TSIF_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001645 CLK_DUMMY("usb_fs_pclk", USB_FS1_P_CLK, NULL, OFF),
1646 CLK_DUMMY("usb_fs_pclk", USB_FS2_P_CLK, NULL, OFF),
1647 CLK_DUMMY("usb_hs_pclk", USB_HS1_P_CLK, NULL, OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001648 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
1649 CLK_DUMMY("iface_clk", SDC2_P_CLK, NULL, OFF),
1650 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
1651 CLK_DUMMY("iface_clk", SDC4_P_CLK, NULL, OFF),
1652 CLK_DUMMY("iface_clk", SDC5_P_CLK, NULL, OFF),
Matt Wagantalle1a86062011-08-18 17:46:10 -07001653 CLK_DUMMY("core_clk", ADM0_CLK, NULL, OFF),
1654 CLK_DUMMY("iface_clk", ADM0_P_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001655 CLK_DUMMY("iface_clk", PMIC_ARB0_P_CLK, NULL, OFF),
1656 CLK_DUMMY("iface_clk", PMIC_ARB1_P_CLK, NULL, OFF),
1657 CLK_DUMMY("core_clk", PMIC_SSBI2_CLK, NULL, OFF),
1658 CLK_DUMMY("mem_clk", RPM_MSG_RAM_P_CLK, NULL, OFF),
1659 CLK_DUMMY("core_clk", AMP_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001660 CLK_DUMMY("cam_clk", CAM0_CLK, NULL, OFF),
1661 CLK_DUMMY("cam_clk", CAM1_CLK, NULL, OFF),
1662 CLK_DUMMY("csi_src_clk", CSI0_SRC_CLK, NULL, OFF),
1663 CLK_DUMMY("csi_src_clk", CSI1_SRC_CLK, NULL, OFF),
1664 CLK_DUMMY("csi_clk", CSI0_CLK, NULL, OFF),
1665 CLK_DUMMY("csi_clk", CSI1_CLK, NULL, OFF),
1666 CLK_DUMMY("csi_pix_clk", CSI_PIX_CLK, NULL, OFF),
1667 CLK_DUMMY("csi_rdi_clk", CSI_RDI_CLK, NULL, OFF),
1668 CLK_DUMMY("csiphy_timer_src_clk", CSIPHY_TIMER_SRC_CLK, NULL, OFF),
1669 CLK_DUMMY("csi0phy_timer_clk", CSIPHY0_TIMER_CLK, NULL, OFF),
1670 CLK_DUMMY("csi1phy_timer_clk", CSIPHY1_TIMER_CLK, NULL, OFF),
1671 CLK_DUMMY("dsi_byte_div_clk", DSI1_BYTE_CLK, "mipi_dsi.1", OFF),
1672 CLK_DUMMY("dsi_byte_div_clk", DSI2_BYTE_CLK, "mipi_dsi.2", OFF),
1673 CLK_DUMMY("dsi_esc_clk", DSI1_ESC_CLK, "mipi_dsi.1", OFF),
1674 CLK_DUMMY("dsi_esc_clk", DSI2_ESC_CLK, "mipi_dsi.2", OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001675 CLK_DUMMY("core_clk", GFX2D0_CLK, NULL, OFF),
1676 CLK_DUMMY("core_clk", GFX2D1_CLK, NULL, OFF),
1677 CLK_DUMMY("core_clk", GFX3D_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001678 CLK_DUMMY("ijpeg_clk", IJPEG_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001679 CLK_DUMMY("mem_clk", IMEM_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001680 CLK_DUMMY("core_clk", JPEGD_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001681 CLK_DUMMY("mdp_clk", MDP_CLK, NULL, OFF),
1682 CLK_DUMMY("mdp_vsync_clk", MDP_VSYNC_CLK, NULL, OFF),
1683 CLK_DUMMY("lut_mdp", LUT_MDP_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07001684 CLK_DUMMY("core_clk", ROT_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001685 CLK_DUMMY("tv_src_clk", TV_SRC_CLK, NULL, OFF),
1686 CLK_DUMMY("tv_enc_clk", TV_ENC_CLK, NULL, OFF),
1687 CLK_DUMMY("tv_dac_clk", TV_DAC_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001688 CLK_DUMMY("core_clk", VCODEC_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001689 CLK_DUMMY("mdp_tv_clk", MDP_TV_CLK, NULL, OFF),
1690 CLK_DUMMY("hdmi_clk", HDMI_TV_CLK, NULL, OFF),
1691 CLK_DUMMY("hdmi_app_clk", HDMI_APP_CLK, NULL, OFF),
1692 CLK_DUMMY("vpe_clk", VPE_CLK, NULL, OFF),
1693 CLK_DUMMY("vfe_clk", VFE_CLK, NULL, OFF),
1694 CLK_DUMMY("csi_vfe_clk", CSI0_VFE_CLK, NULL, OFF),
1695 CLK_DUMMY("vfe_axi_clk", VFE_AXI_CLK, NULL, OFF),
1696 CLK_DUMMY("ijpeg_axi_clk", IJPEG_AXI_CLK, NULL, OFF),
1697 CLK_DUMMY("mdp_axi_clk", MDP_AXI_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07001698 CLK_DUMMY("bus_clk", ROT_AXI_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001699 CLK_DUMMY("vcodec_axi_clk", VCODEC_AXI_CLK, NULL, OFF),
1700 CLK_DUMMY("vcodec_axi_a_clk", VCODEC_AXI_A_CLK, NULL, OFF),
1701 CLK_DUMMY("vcodec_axi_b_clk", VCODEC_AXI_B_CLK, NULL, OFF),
1702 CLK_DUMMY("vpe_axi_clk", VPE_AXI_CLK, NULL, OFF),
1703 CLK_DUMMY("amp_pclk", AMP_P_CLK, NULL, OFF),
1704 CLK_DUMMY("csi_pclk", CSI0_P_CLK, NULL, OFF),
1705 CLK_DUMMY("dsi_m_pclk", DSI1_M_P_CLK, "mipi_dsi.1", OFF),
1706 CLK_DUMMY("dsi_s_pclk", DSI1_S_P_CLK, "mipi_dsi.1", OFF),
1707 CLK_DUMMY("dsi_m_pclk", DSI2_M_P_CLK, "mipi_dsi.2", OFF),
1708 CLK_DUMMY("dsi_s_pclk", DSI2_S_P_CLK, "mipi_dsi.2", OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001709 CLK_DUMMY("iface_clk", GFX2D0_P_CLK, NULL, OFF),
1710 CLK_DUMMY("iface_clk", GFX2D1_P_CLK, NULL, OFF),
1711 CLK_DUMMY("iface_clk", GFX3D_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001712 CLK_DUMMY("hdmi_m_pclk", HDMI_M_P_CLK, NULL, OFF),
1713 CLK_DUMMY("hdmi_s_pclk", HDMI_S_P_CLK, NULL, OFF),
1714 CLK_DUMMY("ijpeg_pclk", IJPEG_P_CLK, NULL, OFF),
1715 CLK_DUMMY("jpegd_pclk", JPEGD_P_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001716 CLK_DUMMY("mem_iface_clk", IMEM_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001717 CLK_DUMMY("mdp_pclk", MDP_P_CLK, NULL, OFF),
Matt Wagantalle604d712011-10-21 15:38:18 -07001718 CLK_DUMMY("iface_clk", SMMU_P_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07001719 CLK_DUMMY("iface_clk", ROT_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001720 CLK_DUMMY("tv_enc_pclk", TV_ENC_P_CLK, NULL, OFF),
1721 CLK_DUMMY("vcodec_pclk", VCODEC_P_CLK, NULL, OFF),
1722 CLK_DUMMY("vfe_pclk", VFE_P_CLK, NULL, OFF),
1723 CLK_DUMMY("vpe_pclk", VPE_P_CLK, NULL, OFF),
1724 CLK_DUMMY("mi2s_osr_clk", MI2S_OSR_CLK, NULL, OFF),
1725 CLK_DUMMY("mi2s_bit_clk", MI2S_BIT_CLK, NULL, OFF),
1726 CLK_DUMMY("i2s_mic_osr_clk", CODEC_I2S_MIC_OSR_CLK, NULL, OFF),
1727 CLK_DUMMY("i2s_mic_bit_clk", CODEC_I2S_MIC_BIT_CLK, NULL, OFF),
1728 CLK_DUMMY("i2s_mic_osr_clk", SPARE_I2S_MIC_OSR_CLK, NULL, OFF),
1729 CLK_DUMMY("i2s_mic_bit_clk", SPARE_I2S_MIC_BIT_CLK, NULL, OFF),
1730 CLK_DUMMY("i2s_spkr_osr_clk", CODEC_I2S_SPKR_OSR_CLK, NULL, OFF),
1731 CLK_DUMMY("i2s_spkr_bit_clk", CODEC_I2S_SPKR_BIT_CLK, NULL, OFF),
1732 CLK_DUMMY("i2s_spkr_osr_clk", SPARE_I2S_SPKR_OSR_CLK, NULL, OFF),
1733 CLK_DUMMY("i2s_spkr_bit_clk", SPARE_I2S_SPKR_BIT_CLK, NULL, OFF),
1734 CLK_DUMMY("pcm_clk", PCM_CLK, NULL, OFF),
Matt Wagantalle604d712011-10-21 15:38:18 -07001735 CLK_DUMMY("core_clk", JPEGD_AXI_CLK, NULL, 0),
1736 CLK_DUMMY("core_clk", VFE_AXI_CLK, NULL, 0),
1737 CLK_DUMMY("core_clk", VCODEC_AXI_CLK, NULL, 0),
1738 CLK_DUMMY("core_clk", GFX3D_CLK, NULL, 0),
1739 CLK_DUMMY("core_clk", GFX2D0_CLK, NULL, 0),
1740 CLK_DUMMY("core_clk", GFX2D1_CLK, NULL, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001741
1742 CLK_DUMMY("dfab_dsps_clk", DFAB_DSPS_CLK, NULL, 0),
1743 CLK_DUMMY("dfab_usb_hs_clk", DFAB_USB_HS_CLK, NULL, 0),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001744 CLK_DUMMY("bus_clk", DFAB_SDC1_CLK, "msm_sdcc.1", 0),
1745 CLK_DUMMY("bus_clk", DFAB_SDC2_CLK, "msm_sdcc.2", 0),
1746 CLK_DUMMY("bus_clk", DFAB_SDC3_CLK, "msm_sdcc.3", 0),
1747 CLK_DUMMY("bus_clk", DFAB_SDC4_CLK, "msm_sdcc.4", 0),
1748 CLK_DUMMY("bus_clk", DFAB_SDC5_CLK, "msm_sdcc.5", 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001749 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
1750 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
1751};
1752
Stephen Boydbb600ae2011-08-02 20:11:40 -07001753struct clock_init_data msm8960_dummy_clock_init_data __initdata = {
1754 .table = msm_clocks_8960_dummy,
1755 .size = ARRAY_SIZE(msm_clocks_8960_dummy),
1756};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001757
1758#define LPASS_SLIMBUS_PHYS 0x28080000
1759#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Sagar Dhariacc969452011-09-19 10:34:30 -06001760#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001761/* Board info for the slimbus slave device */
1762static struct resource slimbus_res[] = {
1763 {
1764 .start = LPASS_SLIMBUS_PHYS,
1765 .end = LPASS_SLIMBUS_PHYS + 8191,
1766 .flags = IORESOURCE_MEM,
1767 .name = "slimbus_physical",
1768 },
1769 {
1770 .start = LPASS_SLIMBUS_BAM_PHYS,
1771 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
1772 .flags = IORESOURCE_MEM,
1773 .name = "slimbus_bam_physical",
1774 },
1775 {
Sagar Dhariacc969452011-09-19 10:34:30 -06001776 .start = LPASS_SLIMBUS_SLEW,
1777 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
1778 .flags = IORESOURCE_MEM,
1779 .name = "slimbus_slew_reg",
1780 },
1781 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001782 .start = SLIMBUS0_CORE_EE1_IRQ,
1783 .end = SLIMBUS0_CORE_EE1_IRQ,
1784 .flags = IORESOURCE_IRQ,
1785 .name = "slimbus_irq",
1786 },
1787 {
1788 .start = SLIMBUS0_BAM_EE1_IRQ,
1789 .end = SLIMBUS0_BAM_EE1_IRQ,
1790 .flags = IORESOURCE_IRQ,
1791 .name = "slimbus_bam_irq",
1792 },
1793};
1794
1795struct platform_device msm_slim_ctrl = {
1796 .name = "msm_slim_ctrl",
1797 .id = 1,
1798 .num_resources = ARRAY_SIZE(slimbus_res),
1799 .resource = slimbus_res,
1800 .dev = {
1801 .coherent_dma_mask = 0xffffffffULL,
1802 },
1803};
1804
1805#ifdef CONFIG_MSM_BUS_SCALING
1806static struct msm_bus_vectors grp3d_init_vectors[] = {
1807 {
1808 .src = MSM_BUS_MASTER_GRAPHICS_3D,
1809 .dst = MSM_BUS_SLAVE_EBI_CH0,
1810 .ab = 0,
1811 .ib = 0,
1812 },
1813};
1814
Lucille Sylvester34ec3692011-08-16 16:28:04 -06001815static struct msm_bus_vectors grp3d_low_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001816 {
1817 .src = MSM_BUS_MASTER_GRAPHICS_3D,
1818 .dst = MSM_BUS_SLAVE_EBI_CH0,
1819 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07001820 .ib = KGSL_CONVERT_TO_MBPS(1200),
Lucille Sylvester34ec3692011-08-16 16:28:04 -06001821 },
1822};
1823
1824static struct msm_bus_vectors grp3d_nominal_low_vectors[] = {
1825 {
1826 .src = MSM_BUS_MASTER_GRAPHICS_3D,
1827 .dst = MSM_BUS_SLAVE_EBI_CH0,
1828 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07001829 .ib = KGSL_CONVERT_TO_MBPS(2048),
Lucille Sylvester34ec3692011-08-16 16:28:04 -06001830 },
1831};
1832
1833static struct msm_bus_vectors grp3d_nominal_high_vectors[] = {
1834 {
1835 .src = MSM_BUS_MASTER_GRAPHICS_3D,
1836 .dst = MSM_BUS_SLAVE_EBI_CH0,
1837 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07001838 .ib = KGSL_CONVERT_TO_MBPS(2656),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001839 },
1840};
1841
1842static struct msm_bus_vectors grp3d_max_vectors[] = {
1843 {
1844 .src = MSM_BUS_MASTER_GRAPHICS_3D,
1845 .dst = MSM_BUS_SLAVE_EBI_CH0,
1846 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07001847 .ib = KGSL_CONVERT_TO_MBPS(3968),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001848 },
1849};
1850
1851static struct msm_bus_paths grp3d_bus_scale_usecases[] = {
1852 {
1853 ARRAY_SIZE(grp3d_init_vectors),
1854 grp3d_init_vectors,
1855 },
1856 {
Lucille Sylvester34ec3692011-08-16 16:28:04 -06001857 ARRAY_SIZE(grp3d_low_vectors),
1858 grp3d_low_vectors,
1859 },
1860 {
1861 ARRAY_SIZE(grp3d_nominal_low_vectors),
1862 grp3d_nominal_low_vectors,
1863 },
1864 {
1865 ARRAY_SIZE(grp3d_nominal_high_vectors),
1866 grp3d_nominal_high_vectors,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001867 },
1868 {
1869 ARRAY_SIZE(grp3d_max_vectors),
1870 grp3d_max_vectors,
1871 },
1872};
1873
1874static struct msm_bus_scale_pdata grp3d_bus_scale_pdata = {
1875 grp3d_bus_scale_usecases,
1876 ARRAY_SIZE(grp3d_bus_scale_usecases),
1877 .name = "grp3d",
1878};
1879
1880static struct msm_bus_vectors grp2d0_init_vectors[] = {
1881 {
1882 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
1883 .dst = MSM_BUS_SLAVE_EBI_CH0,
1884 .ab = 0,
1885 .ib = 0,
1886 },
1887};
1888
1889static struct msm_bus_vectors grp2d0_max_vectors[] = {
1890 {
1891 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
1892 .dst = MSM_BUS_SLAVE_EBI_CH0,
1893 .ab = 0,
Suman Tatiraju903a0ef2011-09-30 16:53:57 -07001894 .ib = KGSL_CONVERT_TO_MBPS(1200),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001895 },
1896};
1897
1898static struct msm_bus_paths grp2d0_bus_scale_usecases[] = {
1899 {
1900 ARRAY_SIZE(grp2d0_init_vectors),
1901 grp2d0_init_vectors,
1902 },
1903 {
1904 ARRAY_SIZE(grp2d0_max_vectors),
1905 grp2d0_max_vectors,
1906 },
1907};
1908
1909struct msm_bus_scale_pdata grp2d0_bus_scale_pdata = {
1910 grp2d0_bus_scale_usecases,
1911 ARRAY_SIZE(grp2d0_bus_scale_usecases),
1912 .name = "grp2d0",
1913};
1914
1915static struct msm_bus_vectors grp2d1_init_vectors[] = {
1916 {
1917 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
1918 .dst = MSM_BUS_SLAVE_EBI_CH0,
1919 .ab = 0,
1920 .ib = 0,
1921 },
1922};
1923
1924static struct msm_bus_vectors grp2d1_max_vectors[] = {
1925 {
1926 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
1927 .dst = MSM_BUS_SLAVE_EBI_CH0,
1928 .ab = 0,
Suman Tatiraju903a0ef2011-09-30 16:53:57 -07001929 .ib = KGSL_CONVERT_TO_MBPS(1200),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001930 },
1931};
1932
1933static struct msm_bus_paths grp2d1_bus_scale_usecases[] = {
1934 {
1935 ARRAY_SIZE(grp2d1_init_vectors),
1936 grp2d1_init_vectors,
1937 },
1938 {
1939 ARRAY_SIZE(grp2d1_max_vectors),
1940 grp2d1_max_vectors,
1941 },
1942};
1943
1944struct msm_bus_scale_pdata grp2d1_bus_scale_pdata = {
1945 grp2d1_bus_scale_usecases,
1946 ARRAY_SIZE(grp2d1_bus_scale_usecases),
1947 .name = "grp2d1",
1948};
1949#endif
1950
1951static struct resource kgsl_3d0_resources[] = {
1952 {
1953 .name = KGSL_3D0_REG_MEMORY,
1954 .start = 0x04300000, /* GFX3D address */
1955 .end = 0x0431ffff,
1956 .flags = IORESOURCE_MEM,
1957 },
1958 {
1959 .name = KGSL_3D0_IRQ,
1960 .start = GFX3D_IRQ,
1961 .end = GFX3D_IRQ,
1962 .flags = IORESOURCE_IRQ,
1963 },
1964};
1965
1966static struct kgsl_device_platform_data kgsl_3d0_pdata = {
1967 .pwr_data = {
1968 .pwrlevel = {
1969 {
Lucille Sylvester34ec3692011-08-16 16:28:04 -06001970 .gpu_freq = 400000000,
1971 .bus_freq = 4,
Lucille Sylvester596d4c22011-10-19 18:04:01 -06001972 .io_fraction = 0,
Lucille Sylvester34ec3692011-08-16 16:28:04 -06001973 },
1974 {
1975 .gpu_freq = 300000000,
1976 .bus_freq = 3,
Lucille Sylvester596d4c22011-10-19 18:04:01 -06001977 .io_fraction = 33,
Lucille Sylvester34ec3692011-08-16 16:28:04 -06001978 },
1979 {
1980 .gpu_freq = 200000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001981 .bus_freq = 2,
Lucille Sylvester596d4c22011-10-19 18:04:01 -06001982 .io_fraction = 100,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001983 },
1984 {
Lucille Sylvester34ec3692011-08-16 16:28:04 -06001985 .gpu_freq = 128000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001986 .bus_freq = 1,
Lucille Sylvester596d4c22011-10-19 18:04:01 -06001987 .io_fraction = 100,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001988 },
1989 {
Lucille Sylvester34ec3692011-08-16 16:28:04 -06001990 .gpu_freq = 27000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001991 .bus_freq = 0,
1992 },
1993 },
Lucille Sylvester5d0ac132011-09-21 10:15:01 -06001994 .init_level = 0,
Lucille Sylvester34ec3692011-08-16 16:28:04 -06001995 .num_levels = 5,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001996 .set_grp_async = NULL,
1997 .idle_timeout = HZ/5,
Jeremy Gebbend3342ee2011-10-18 09:53:17 -06001998 .nap_allowed = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001999 },
2000 .clk = {
2001 .name = {
Matt Wagantall9dc01632011-08-17 18:55:04 -07002002 .clk = "core_clk",
2003 .pclk = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002004 },
2005#ifdef CONFIG_MSM_BUS_SCALING
2006 .bus_scale_table = &grp3d_bus_scale_pdata,
2007#endif
2008 },
2009 .imem_clk_name = {
2010 .clk = NULL,
Matt Wagantall9dc01632011-08-17 18:55:04 -07002011 .pclk = "mem_iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002012 },
Shubhraprakash Das767fdda2011-08-15 15:49:45 -06002013 .iommu_user_ctx_name = "gfx3d_user",
2014 .iommu_priv_ctx_name = NULL,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002015};
2016
2017struct platform_device msm_kgsl_3d0 = {
2018 .name = "kgsl-3d0",
2019 .id = 0,
2020 .num_resources = ARRAY_SIZE(kgsl_3d0_resources),
2021 .resource = kgsl_3d0_resources,
2022 .dev = {
2023 .platform_data = &kgsl_3d0_pdata,
2024 },
2025};
2026
2027static struct resource kgsl_2d0_resources[] = {
2028 {
2029 .name = KGSL_2D0_REG_MEMORY,
2030 .start = 0x04100000, /* Z180 base address */
2031 .end = 0x04100FFF,
2032 .flags = IORESOURCE_MEM,
2033 },
2034 {
2035 .name = KGSL_2D0_IRQ,
2036 .start = GFX2D0_IRQ,
2037 .end = GFX2D0_IRQ,
2038 .flags = IORESOURCE_IRQ,
2039 },
2040};
2041
2042static struct kgsl_device_platform_data kgsl_2d0_pdata = {
2043 .pwr_data = {
2044 .pwrlevel = {
2045 {
2046 .gpu_freq = 200000000,
2047 .bus_freq = 1,
2048 },
2049 {
2050 .gpu_freq = 200000000,
2051 .bus_freq = 0,
2052 },
2053 },
2054 .init_level = 0,
2055 .num_levels = 2,
2056 .set_grp_async = NULL,
2057 .idle_timeout = HZ/10,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002058 .nap_allowed = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002059 },
2060 .clk = {
2061 .name = {
2062 /* note: 2d clocks disabled on v1 */
Matt Wagantall9dc01632011-08-17 18:55:04 -07002063 .clk = "core_clk",
2064 .pclk = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002065 },
2066#ifdef CONFIG_MSM_BUS_SCALING
2067 .bus_scale_table = &grp2d0_bus_scale_pdata,
2068#endif
2069 },
Shubhraprakash Das767fdda2011-08-15 15:49:45 -06002070 .iommu_user_ctx_name = "gfx2d0_2d0",
2071 .iommu_priv_ctx_name = NULL,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002072};
2073
2074struct platform_device msm_kgsl_2d0 = {
2075 .name = "kgsl-2d0",
2076 .id = 0,
2077 .num_resources = ARRAY_SIZE(kgsl_2d0_resources),
2078 .resource = kgsl_2d0_resources,
2079 .dev = {
2080 .platform_data = &kgsl_2d0_pdata,
2081 },
2082};
2083
2084static struct resource kgsl_2d1_resources[] = {
2085 {
2086 .name = KGSL_2D1_REG_MEMORY,
2087 .start = 0x04200000, /* Z180 device 1 base address */
2088 .end = 0x04200FFF,
2089 .flags = IORESOURCE_MEM,
2090 },
2091 {
2092 .name = KGSL_2D1_IRQ,
2093 .start = GFX2D1_IRQ,
2094 .end = GFX2D1_IRQ,
2095 .flags = IORESOURCE_IRQ,
2096 },
2097};
2098
2099static struct kgsl_device_platform_data kgsl_2d1_pdata = {
2100 .pwr_data = {
2101 .pwrlevel = {
2102 {
2103 .gpu_freq = 200000000,
2104 .bus_freq = 1,
2105 },
2106 {
2107 .gpu_freq = 200000000,
2108 .bus_freq = 0,
2109 },
2110 },
2111 .init_level = 0,
2112 .num_levels = 2,
2113 .set_grp_async = NULL,
2114 .idle_timeout = HZ/10,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002115 .nap_allowed = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002116 },
2117 .clk = {
2118 .name = {
Matt Wagantall9dc01632011-08-17 18:55:04 -07002119 .clk = "core_clk",
2120 .pclk = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002121 },
2122#ifdef CONFIG_MSM_BUS_SCALING
2123 .bus_scale_table = &grp2d1_bus_scale_pdata,
2124#endif
2125 },
Shubhraprakash Das767fdda2011-08-15 15:49:45 -06002126 .iommu_user_ctx_name = "gfx2d1_2d1",
2127 .iommu_priv_ctx_name = NULL,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002128};
2129
2130struct platform_device msm_kgsl_2d1 = {
2131 .name = "kgsl-2d1",
2132 .id = 1,
2133 .num_resources = ARRAY_SIZE(kgsl_2d1_resources),
2134 .resource = kgsl_2d1_resources,
2135 .dev = {
2136 .platform_data = &kgsl_2d1_pdata,
2137 },
2138};
2139
2140#ifdef CONFIG_MSM_GEMINI
2141static struct resource msm_gemini_resources[] = {
2142 {
2143 .start = 0x04600000,
2144 .end = 0x04600000 + SZ_1M - 1,
2145 .flags = IORESOURCE_MEM,
2146 },
2147 {
2148 .start = JPEG_IRQ,
2149 .end = JPEG_IRQ,
2150 .flags = IORESOURCE_IRQ,
2151 },
2152};
2153
2154struct platform_device msm8960_gemini_device = {
2155 .name = "msm_gemini",
2156 .resource = msm_gemini_resources,
2157 .num_resources = ARRAY_SIZE(msm_gemini_resources),
2158};
2159#endif
2160
2161struct msm_rpm_map_data rpm_map_data[] __initdata = {
2162 MSM_RPM_MAP(TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
2163 MSM_RPM_MAP(TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
2164
2165 MSM_RPM_MAP(RPM_CTL, RPM_CTL, 1),
2166
2167 MSM_RPM_MAP(CXO_CLK, CXO_CLK, 1),
2168 MSM_RPM_MAP(PXO_CLK, PXO_CLK, 1),
2169 MSM_RPM_MAP(APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
2170 MSM_RPM_MAP(SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
2171 MSM_RPM_MAP(MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
2172 MSM_RPM_MAP(DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
2173 MSM_RPM_MAP(SFPB_CLK, SFPB_CLK, 1),
2174 MSM_RPM_MAP(CFPB_CLK, CFPB_CLK, 1),
2175 MSM_RPM_MAP(MMFPB_CLK, MMFPB_CLK, 1),
2176 MSM_RPM_MAP(EBI1_CLK, EBI1_CLK, 1),
2177
2178 MSM_RPM_MAP(APPS_FABRIC_CFG_HALT_0, APPS_FABRIC_CFG_HALT, 2),
2179 MSM_RPM_MAP(APPS_FABRIC_CFG_CLKMOD_0, APPS_FABRIC_CFG_CLKMOD, 3),
2180 MSM_RPM_MAP(APPS_FABRIC_CFG_IOCTL, APPS_FABRIC_CFG_IOCTL, 1),
2181 MSM_RPM_MAP(APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
2182
2183 MSM_RPM_MAP(SYS_FABRIC_CFG_HALT_0, SYS_FABRIC_CFG_HALT, 2),
2184 MSM_RPM_MAP(SYS_FABRIC_CFG_CLKMOD_0, SYS_FABRIC_CFG_CLKMOD, 3),
2185 MSM_RPM_MAP(SYS_FABRIC_CFG_IOCTL, SYS_FABRIC_CFG_IOCTL, 1),
Eugene Seahd9040ad2011-07-11 13:20:54 -06002186 MSM_RPM_MAP(SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 29),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002187
2188 MSM_RPM_MAP(MMSS_FABRIC_CFG_HALT_0, MMSS_FABRIC_CFG_HALT, 2),
2189 MSM_RPM_MAP(MMSS_FABRIC_CFG_CLKMOD_0, MMSS_FABRIC_CFG_CLKMOD, 3),
2190 MSM_RPM_MAP(MMSS_FABRIC_CFG_IOCTL, MMSS_FABRIC_CFG_IOCTL, 1),
2191 MSM_RPM_MAP(MM_FABRIC_ARB_0, MM_FABRIC_ARB, 23),
2192
2193 MSM_RPM_MAP(PM8921_S1_0, PM8921_S1, 2),
2194 MSM_RPM_MAP(PM8921_S2_0, PM8921_S2, 2),
2195 MSM_RPM_MAP(PM8921_S3_0, PM8921_S3, 2),
2196 MSM_RPM_MAP(PM8921_S4_0, PM8921_S4, 2),
2197 MSM_RPM_MAP(PM8921_S5_0, PM8921_S5, 2),
2198 MSM_RPM_MAP(PM8921_S6_0, PM8921_S6, 2),
2199 MSM_RPM_MAP(PM8921_S7_0, PM8921_S7, 2),
2200 MSM_RPM_MAP(PM8921_S8_0, PM8921_S8, 2),
2201 MSM_RPM_MAP(PM8921_L1_0, PM8921_L1, 2),
2202 MSM_RPM_MAP(PM8921_L2_0, PM8921_L2, 2),
2203 MSM_RPM_MAP(PM8921_L3_0, PM8921_L3, 2),
2204 MSM_RPM_MAP(PM8921_L4_0, PM8921_L4, 2),
2205 MSM_RPM_MAP(PM8921_L5_0, PM8921_L5, 2),
2206 MSM_RPM_MAP(PM8921_L6_0, PM8921_L6, 2),
2207 MSM_RPM_MAP(PM8921_L7_0, PM8921_L7, 2),
2208 MSM_RPM_MAP(PM8921_L8_0, PM8921_L8, 2),
2209 MSM_RPM_MAP(PM8921_L9_0, PM8921_L9, 2),
2210 MSM_RPM_MAP(PM8921_L10_0, PM8921_L10, 2),
2211 MSM_RPM_MAP(PM8921_L11_0, PM8921_L11, 2),
2212 MSM_RPM_MAP(PM8921_L12_0, PM8921_L12, 2),
2213 MSM_RPM_MAP(PM8921_L13_0, PM8921_L13, 2),
2214 MSM_RPM_MAP(PM8921_L14_0, PM8921_L14, 2),
2215 MSM_RPM_MAP(PM8921_L15_0, PM8921_L15, 2),
2216 MSM_RPM_MAP(PM8921_L16_0, PM8921_L16, 2),
2217 MSM_RPM_MAP(PM8921_L17_0, PM8921_L17, 2),
2218 MSM_RPM_MAP(PM8921_L18_0, PM8921_L18, 2),
2219 MSM_RPM_MAP(PM8921_L19_0, PM8921_L19, 2),
2220 MSM_RPM_MAP(PM8921_L20_0, PM8921_L20, 2),
2221 MSM_RPM_MAP(PM8921_L21_0, PM8921_L21, 2),
2222 MSM_RPM_MAP(PM8921_L22_0, PM8921_L22, 2),
2223 MSM_RPM_MAP(PM8921_L23_0, PM8921_L23, 2),
2224 MSM_RPM_MAP(PM8921_L24_0, PM8921_L24, 2),
2225 MSM_RPM_MAP(PM8921_L25_0, PM8921_L25, 2),
2226 MSM_RPM_MAP(PM8921_L26_0, PM8921_L26, 2),
2227 MSM_RPM_MAP(PM8921_L27_0, PM8921_L27, 2),
2228 MSM_RPM_MAP(PM8921_L28_0, PM8921_L28, 2),
2229 MSM_RPM_MAP(PM8921_L29_0, PM8921_L29, 2),
2230 MSM_RPM_MAP(PM8921_CLK1_0, PM8921_CLK1, 2),
2231 MSM_RPM_MAP(PM8921_CLK2_0, PM8921_CLK2, 2),
2232 MSM_RPM_MAP(PM8921_LVS1, PM8921_LVS1, 1),
2233 MSM_RPM_MAP(PM8921_LVS2, PM8921_LVS2, 1),
2234 MSM_RPM_MAP(PM8921_LVS3, PM8921_LVS3, 1),
2235 MSM_RPM_MAP(PM8921_LVS4, PM8921_LVS4, 1),
2236 MSM_RPM_MAP(PM8921_LVS5, PM8921_LVS5, 1),
2237 MSM_RPM_MAP(PM8921_LVS6, PM8921_LVS6, 1),
2238 MSM_RPM_MAP(PM8921_LVS7, PM8921_LVS7, 1),
2239 MSM_RPM_MAP(NCP_0, NCP, 2),
2240 MSM_RPM_MAP(CXO_BUFFERS, CXO_BUFFERS, 1),
2241 MSM_RPM_MAP(USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
2242 MSM_RPM_MAP(HDMI_SWITCH, HDMI_SWITCH, 1),
Praveen Chidambaram27658c22011-07-07 11:00:49 -06002243 MSM_RPM_MAP(DDR_DMM_0, DDR_DMM, 2),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002244
2245};
2246unsigned int rpm_map_data_size = ARRAY_SIZE(rpm_map_data);
2247
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06002248struct platform_device msm_rpm_device = {
2249 .name = "msm_rpm",
2250 .id = -1,
2251};
2252
Praveen Chidambaram7a712232011-10-28 13:39:45 -06002253static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
2254 .phys_addr_base = 0x0010D204,
2255 .phys_size = SZ_8K,
2256};
2257
2258struct platform_device msm_rpm_stat_device = {
2259 .name = "msm_rpm_stat",
2260 .id = -1,
2261 .dev = {
2262 .platform_data = &msm_rpm_stat_pdata,
2263 },
2264};
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06002265
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002266struct platform_device msm_bus_sys_fabric = {
2267 .name = "msm_bus_fabric",
2268 .id = MSM_BUS_FAB_SYSTEM,
2269};
2270struct platform_device msm_bus_apps_fabric = {
2271 .name = "msm_bus_fabric",
2272 .id = MSM_BUS_FAB_APPSS,
2273};
2274struct platform_device msm_bus_mm_fabric = {
2275 .name = "msm_bus_fabric",
2276 .id = MSM_BUS_FAB_MMSS,
2277};
2278struct platform_device msm_bus_sys_fpb = {
2279 .name = "msm_bus_fabric",
2280 .id = MSM_BUS_FAB_SYSTEM_FPB,
2281};
2282struct platform_device msm_bus_cpss_fpb = {
2283 .name = "msm_bus_fabric",
2284 .id = MSM_BUS_FAB_CPSS_FPB,
2285};
2286
2287/* Sensors DSPS platform data */
2288#ifdef CONFIG_MSM_DSPS
2289
2290#define PPSS_REG_PHYS_BASE 0x12080000
2291
2292static struct dsps_clk_info dsps_clks[] = {};
2293static struct dsps_regulator_info dsps_regs[] = {};
2294
2295/*
2296 * Note: GPIOs field is intialized in run-time at the function
2297 * msm8960_init_dsps().
2298 */
2299
2300struct msm_dsps_platform_data msm_dsps_pdata = {
2301 .clks = dsps_clks,
2302 .clks_num = ARRAY_SIZE(dsps_clks),
2303 .gpios = NULL,
2304 .gpios_num = 0,
2305 .regs = dsps_regs,
2306 .regs_num = ARRAY_SIZE(dsps_regs),
2307 .dsps_pwr_ctl_en = 1,
2308 .signature = DSPS_SIGNATURE,
2309};
2310
2311static struct resource msm_dsps_resources[] = {
2312 {
2313 .start = PPSS_REG_PHYS_BASE,
2314 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
2315 .name = "ppss_reg",
2316 .flags = IORESOURCE_MEM,
2317 },
Wentao Xua55500b2011-08-16 18:15:04 -04002318
2319 {
2320 .start = PPSS_WDOG_TIMER_IRQ,
2321 .end = PPSS_WDOG_TIMER_IRQ,
2322 .name = "ppss_wdog",
2323 .flags = IORESOURCE_IRQ,
2324 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002325};
2326
2327struct platform_device msm_dsps_device = {
2328 .name = "msm_dsps",
2329 .id = 0,
2330 .num_resources = ARRAY_SIZE(msm_dsps_resources),
2331 .resource = msm_dsps_resources,
2332 .dev.platform_data = &msm_dsps_pdata,
2333};
2334
2335#endif /* CONFIG_MSM_DSPS */
Pratik Patel7831c082011-06-08 21:44:37 -07002336
2337#ifdef CONFIG_MSM_QDSS
2338
2339#define MSM_QDSS_PHYS_BASE 0x01A00000
2340#define MSM_ETB_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x1000)
2341#define MSM_TPIU_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x3000)
2342#define MSM_FUNNEL_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x4000)
2343#define MSM_PTM_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x1C000)
2344
2345static struct resource msm_etb_resources[] = {
2346 {
2347 .start = MSM_ETB_PHYS_BASE,
2348 .end = MSM_ETB_PHYS_BASE + SZ_4K - 1,
2349 .flags = IORESOURCE_MEM,
2350 },
2351};
2352
2353struct platform_device msm_etb_device = {
2354 .name = "msm_etb",
2355 .id = 0,
2356 .num_resources = ARRAY_SIZE(msm_etb_resources),
2357 .resource = msm_etb_resources,
2358};
2359
2360static struct resource msm_tpiu_resources[] = {
2361 {
2362 .start = MSM_TPIU_PHYS_BASE,
2363 .end = MSM_TPIU_PHYS_BASE + SZ_4K - 1,
2364 .flags = IORESOURCE_MEM,
2365 },
2366};
2367
2368struct platform_device msm_tpiu_device = {
2369 .name = "msm_tpiu",
2370 .id = 0,
2371 .num_resources = ARRAY_SIZE(msm_tpiu_resources),
2372 .resource = msm_tpiu_resources,
2373};
2374
2375static struct resource msm_funnel_resources[] = {
2376 {
2377 .start = MSM_FUNNEL_PHYS_BASE,
2378 .end = MSM_FUNNEL_PHYS_BASE + SZ_4K - 1,
2379 .flags = IORESOURCE_MEM,
2380 },
2381};
2382
2383struct platform_device msm_funnel_device = {
2384 .name = "msm_funnel",
2385 .id = 0,
2386 .num_resources = ARRAY_SIZE(msm_funnel_resources),
2387 .resource = msm_funnel_resources,
2388};
2389
2390static struct resource msm_ptm_resources[] = {
2391 {
2392 .start = MSM_PTM_PHYS_BASE,
2393 .end = MSM_PTM_PHYS_BASE + (SZ_4K * 2) - 1,
2394 .flags = IORESOURCE_MEM,
2395 },
2396};
2397
2398struct platform_device msm_ptm_device = {
2399 .name = "msm_ptm",
2400 .id = 0,
2401 .num_resources = ARRAY_SIZE(msm_ptm_resources),
2402 .resource = msm_ptm_resources,
2403};
2404
2405#endif