blob: 4458adf094bbf81181d93eaf9b6d49364f25a835 [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001/* Copyright (c) 2010-2011, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/platform_device.h>
16#include <linux/regulator/machine.h>
17#include <linux/regulator/consumer.h>
18#include <mach/irqs.h>
19#include <mach/dma.h>
20#include <asm/mach/mmc.h>
21#include <asm/clkdev.h>
22#include <linux/msm_kgsl.h>
23#include <linux/msm_rotator.h>
24#include <mach/msm_hsusb.h>
25#include "footswitch.h"
26#include "clock.h"
27#include "clock-rpm.h"
28#include "clock-voter.h"
29#include "devices.h"
30#include "devices-msm8x60.h"
31#include <linux/dma-mapping.h>
32#include <linux/irq.h>
33#include <linux/clk.h>
34#include <asm/hardware/gic.h>
35#include <asm/mach-types.h>
36#include <asm/clkdev.h>
37#include <mach/msm_serial_hs_lite.h>
38#include <mach/msm_bus.h>
39#include <mach/msm_bus_board.h>
40#include <mach/socinfo.h>
41#include <mach/msm_memtypes.h>
42#include <mach/msm_tsif.h>
43#include <mach/scm-io.h>
44#ifdef CONFIG_MSM_DSPS
45#include <mach/msm_dsps.h>
46#endif
47#include <linux/android_pmem.h>
48#include <linux/gpio.h>
49#include <linux/delay.h>
50#include <mach/mdm.h>
51#include <mach/rpm.h>
52#include <mach/board.h>
Lei Zhou01366a42011-08-19 13:12:00 -040053#include <sound/apr_audio.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070054#include "rpm_stats.h"
55#include "mpm.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070056#include "msm_watchdog.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070057
58/* Address of GSBI blocks */
59#define MSM_GSBI1_PHYS 0x16000000
60#define MSM_GSBI2_PHYS 0x16100000
61#define MSM_GSBI3_PHYS 0x16200000
62#define MSM_GSBI4_PHYS 0x16300000
63#define MSM_GSBI5_PHYS 0x16400000
64#define MSM_GSBI6_PHYS 0x16500000
65#define MSM_GSBI7_PHYS 0x16600000
66#define MSM_GSBI8_PHYS 0x19800000
67#define MSM_GSBI9_PHYS 0x19900000
68#define MSM_GSBI10_PHYS 0x19A00000
69#define MSM_GSBI11_PHYS 0x19B00000
70#define MSM_GSBI12_PHYS 0x19C00000
71
72/* GSBI QUPe devices */
73#define MSM_GSBI1_QUP_PHYS 0x16080000
74#define MSM_GSBI2_QUP_PHYS 0x16180000
75#define MSM_GSBI3_QUP_PHYS 0x16280000
76#define MSM_GSBI4_QUP_PHYS 0x16380000
77#define MSM_GSBI5_QUP_PHYS 0x16480000
78#define MSM_GSBI6_QUP_PHYS 0x16580000
79#define MSM_GSBI7_QUP_PHYS 0x16680000
80#define MSM_GSBI8_QUP_PHYS 0x19880000
81#define MSM_GSBI9_QUP_PHYS 0x19980000
82#define MSM_GSBI10_QUP_PHYS 0x19A80000
83#define MSM_GSBI11_QUP_PHYS 0x19B80000
84#define MSM_GSBI12_QUP_PHYS 0x19C80000
85
86/* GSBI UART devices */
87#define MSM_UART1DM_PHYS (MSM_GSBI6_PHYS + 0x40000)
88#define INT_UART1DM_IRQ GSBI6_UARTDM_IRQ
89#define INT_UART2DM_IRQ GSBI12_UARTDM_IRQ
90#define MSM_UART2DM_PHYS 0x19C40000
91#define MSM_UART3DM_PHYS (MSM_GSBI3_PHYS + 0x40000)
92#define INT_UART3DM_IRQ GSBI3_UARTDM_IRQ
93#define TCSR_BASE_PHYS 0x16b00000
94
95/* PRNG device */
96#define MSM_PRNG_PHYS 0x16C00000
97#define MSM_UART9DM_PHYS (MSM_GSBI9_PHYS + 0x40000)
98#define INT_UART9DM_IRQ GSBI9_UARTDM_IRQ
99
100static void charm_ap2mdm_kpdpwr_on(void)
101{
102 gpio_direction_output(AP2MDM_PMIC_RESET_N, 0);
Laura Abbotteda23372011-08-17 09:25:56 -0700103 gpio_direction_output(AP2MDM_KPDPWR_N, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700104}
105
106static void charm_ap2mdm_kpdpwr_off(void)
107{
108 int i;
109
110 gpio_direction_output(AP2MDM_ERRFATAL, 1);
111
112 for (i = 20; i > 0; i--) {
113 if (gpio_get_value(MDM2AP_STATUS) == 0)
114 break;
115 msleep(100);
116 }
117 gpio_direction_output(AP2MDM_ERRFATAL, 0);
118
119 if (i == 0) {
120 pr_err("%s: MDM2AP_STATUS never went low. Doing a hard reset \
121 of the charm modem.\n", __func__);
122 gpio_direction_output(AP2MDM_PMIC_RESET_N, 1);
123 /*
124 * Currently, there is a debounce timer on the charm PMIC. It is
125 * necessary to hold the AP2MDM_PMIC_RESET low for ~3.5 seconds
126 * for the reset to fully take place. Sleep here to ensure the
127 * reset has occured before the function exits.
128 */
129 msleep(4000);
130 gpio_direction_output(AP2MDM_PMIC_RESET_N, 0);
131 }
132}
133
134static struct resource charm_resources[] = {
135 /* MDM2AP_ERRFATAL */
136 {
137 .start = MSM_GPIO_TO_INT(MDM2AP_ERRFATAL),
138 .end = MSM_GPIO_TO_INT(MDM2AP_ERRFATAL),
139 .flags = IORESOURCE_IRQ,
140 },
141 /* MDM2AP_STATUS */
142 {
143 .start = MSM_GPIO_TO_INT(MDM2AP_STATUS),
144 .end = MSM_GPIO_TO_INT(MDM2AP_STATUS),
145 .flags = IORESOURCE_IRQ,
146 }
147};
148
149static struct charm_platform_data mdm_platform_data = {
150 .charm_modem_on = charm_ap2mdm_kpdpwr_on,
151 .charm_modem_off = charm_ap2mdm_kpdpwr_off,
152};
153
154struct platform_device msm_charm_modem = {
155 .name = "charm_modem",
156 .id = -1,
157 .num_resources = ARRAY_SIZE(charm_resources),
158 .resource = charm_resources,
159 .dev = {
160 .platform_data = &mdm_platform_data,
161 },
162};
163
164#ifdef CONFIG_MSM_DSPS
165#define GSBI12_DEV (&msm_dsps_device.dev)
166#else
167#define GSBI12_DEV (&msm_gsbi12_qup_i2c_device.dev)
168#endif
169
170void __init msm8x60_init_irq(void)
171{
172 unsigned int i;
173
174 msm_mpm_irq_extn_init();
175 gic_init(0, GIC_PPI_START, MSM_QGIC_DIST_BASE, (void *)MSM_QGIC_CPU_BASE);
176
177 /* Edge trigger PPIs except AVS_SVICINT and AVS_SVICINTSWDONE */
178 writel(0xFFFFD7FF, MSM_QGIC_DIST_BASE + GIC_DIST_CONFIG + 4);
179
180 /* FIXME: Not installing AVS_SVICINT and AVS_SVICINTSWDONE yet
181 * as they are configured as level, which does not play nice with
182 * handle_percpu_irq.
183 */
184 for (i = GIC_PPI_START; i < GIC_SPI_START; i++) {
185 if (i != AVS_SVICINT && i != AVS_SVICINTSWDONE)
186 irq_set_handler(i, handle_percpu_irq);
187 }
188}
189
190static struct resource msm_uart1_dm_resources[] = {
191 {
192 .start = MSM_UART1DM_PHYS,
193 .end = MSM_UART1DM_PHYS + PAGE_SIZE - 1,
194 .flags = IORESOURCE_MEM,
195 },
196 {
197 .start = INT_UART1DM_IRQ,
198 .end = INT_UART1DM_IRQ,
199 .flags = IORESOURCE_IRQ,
200 },
201 {
202 /* GSBI6 is UARTDM1 */
203 .start = MSM_GSBI6_PHYS,
204 .end = MSM_GSBI6_PHYS + 4 - 1,
205 .name = "gsbi_resource",
206 .flags = IORESOURCE_MEM,
207 },
208 {
209 .start = DMOV_HSUART1_TX_CHAN,
210 .end = DMOV_HSUART1_RX_CHAN,
211 .name = "uartdm_channels",
212 .flags = IORESOURCE_DMA,
213 },
214 {
215 .start = DMOV_HSUART1_TX_CRCI,
216 .end = DMOV_HSUART1_RX_CRCI,
217 .name = "uartdm_crci",
218 .flags = IORESOURCE_DMA,
219 },
220};
221
222static u64 msm_uart_dm1_dma_mask = DMA_BIT_MASK(32);
223
224struct platform_device msm_device_uart_dm1 = {
225 .name = "msm_serial_hs",
226 .id = 0,
227 .num_resources = ARRAY_SIZE(msm_uart1_dm_resources),
228 .resource = msm_uart1_dm_resources,
229 .dev = {
230 .dma_mask = &msm_uart_dm1_dma_mask,
231 .coherent_dma_mask = DMA_BIT_MASK(32),
232 },
233};
234
235static struct resource msm_uart3_dm_resources[] = {
236 {
237 .start = MSM_UART3DM_PHYS,
238 .end = MSM_UART3DM_PHYS + PAGE_SIZE - 1,
239 .name = "uartdm_resource",
240 .flags = IORESOURCE_MEM,
241 },
242 {
243 .start = INT_UART3DM_IRQ,
244 .end = INT_UART3DM_IRQ,
245 .flags = IORESOURCE_IRQ,
246 },
247 {
248 .start = MSM_GSBI3_PHYS,
249 .end = MSM_GSBI3_PHYS + PAGE_SIZE - 1,
250 .name = "gsbi_resource",
251 .flags = IORESOURCE_MEM,
252 },
253};
254
255struct platform_device msm_device_uart_dm3 = {
256 .name = "msm_serial_hsl",
257 .id = 2,
258 .num_resources = ARRAY_SIZE(msm_uart3_dm_resources),
259 .resource = msm_uart3_dm_resources,
260};
261
262static struct resource msm_uart12_dm_resources[] = {
263 {
264 .start = MSM_UART2DM_PHYS,
265 .end = MSM_UART2DM_PHYS + PAGE_SIZE - 1,
266 .name = "uartdm_resource",
267 .flags = IORESOURCE_MEM,
268 },
269 {
270 .start = INT_UART2DM_IRQ,
271 .end = INT_UART2DM_IRQ,
272 .flags = IORESOURCE_IRQ,
273 },
274 {
275 /* GSBI 12 is UARTDM2 */
276 .start = MSM_GSBI12_PHYS,
277 .end = MSM_GSBI12_PHYS + PAGE_SIZE - 1,
278 .name = "gsbi_resource",
279 .flags = IORESOURCE_MEM,
280 },
281};
282
283struct platform_device msm_device_uart_dm12 = {
284 .name = "msm_serial_hsl",
285 .id = 0,
286 .num_resources = ARRAY_SIZE(msm_uart12_dm_resources),
287 .resource = msm_uart12_dm_resources,
288};
289
290#ifdef CONFIG_MSM_GSBI9_UART
291static struct msm_serial_hslite_platform_data uart_gsbi9_pdata = {
292 .config_gpio = 1,
293 .uart_tx_gpio = 67,
294 .uart_rx_gpio = 66,
295};
296
297static struct resource msm_uart_gsbi9_resources[] = {
298 {
299 .start = MSM_UART9DM_PHYS,
300 .end = MSM_UART9DM_PHYS + PAGE_SIZE - 1,
301 .name = "uartdm_resource",
302 .flags = IORESOURCE_MEM,
303 },
304 {
305 .start = INT_UART9DM_IRQ,
306 .end = INT_UART9DM_IRQ,
307 .flags = IORESOURCE_IRQ,
308 },
309 {
310 /* GSBI 9 is UART_GSBI9 */
311 .start = MSM_GSBI9_PHYS,
312 .end = MSM_GSBI9_PHYS + PAGE_SIZE - 1,
313 .name = "gsbi_resource",
314 .flags = IORESOURCE_MEM,
315 },
316};
317struct platform_device *msm_device_uart_gsbi9;
318struct platform_device *msm_add_gsbi9_uart(void)
319{
320 return platform_device_register_resndata(NULL, "msm_serial_hsl",
321 1, msm_uart_gsbi9_resources,
322 ARRAY_SIZE(msm_uart_gsbi9_resources),
323 &uart_gsbi9_pdata,
324 sizeof(uart_gsbi9_pdata));
325}
326#endif
327
328static struct resource gsbi3_qup_i2c_resources[] = {
329 {
330 .name = "qup_phys_addr",
331 .start = MSM_GSBI3_QUP_PHYS,
332 .end = MSM_GSBI3_QUP_PHYS + SZ_4K - 1,
333 .flags = IORESOURCE_MEM,
334 },
335 {
336 .name = "gsbi_qup_i2c_addr",
337 .start = MSM_GSBI3_PHYS,
338 .end = MSM_GSBI3_PHYS + 4 - 1,
339 .flags = IORESOURCE_MEM,
340 },
341 {
342 .name = "qup_err_intr",
343 .start = GSBI3_QUP_IRQ,
344 .end = GSBI3_QUP_IRQ,
345 .flags = IORESOURCE_IRQ,
346 },
347 {
348 .name = "i2c_clk",
349 .start = 44,
350 .end = 44,
351 .flags = IORESOURCE_IO,
352 },
353 {
354 .name = "i2c_sda",
355 .start = 43,
356 .end = 43,
357 .flags = IORESOURCE_IO,
358 },
359};
360
361static struct resource gsbi4_qup_i2c_resources[] = {
362 {
363 .name = "qup_phys_addr",
364 .start = MSM_GSBI4_QUP_PHYS,
365 .end = MSM_GSBI4_QUP_PHYS + SZ_4K - 1,
366 .flags = IORESOURCE_MEM,
367 },
368 {
369 .name = "gsbi_qup_i2c_addr",
370 .start = MSM_GSBI4_PHYS,
371 .end = MSM_GSBI4_PHYS + 4 - 1,
372 .flags = IORESOURCE_MEM,
373 },
374 {
375 .name = "qup_err_intr",
376 .start = GSBI4_QUP_IRQ,
377 .end = GSBI4_QUP_IRQ,
378 .flags = IORESOURCE_IRQ,
379 },
380};
381
382static struct resource gsbi7_qup_i2c_resources[] = {
383 {
384 .name = "qup_phys_addr",
385 .start = MSM_GSBI7_QUP_PHYS,
386 .end = MSM_GSBI7_QUP_PHYS + SZ_4K - 1,
387 .flags = IORESOURCE_MEM,
388 },
389 {
390 .name = "gsbi_qup_i2c_addr",
391 .start = MSM_GSBI7_PHYS,
392 .end = MSM_GSBI7_PHYS + 4 - 1,
393 .flags = IORESOURCE_MEM,
394 },
395 {
396 .name = "qup_err_intr",
397 .start = GSBI7_QUP_IRQ,
398 .end = GSBI7_QUP_IRQ,
399 .flags = IORESOURCE_IRQ,
400 },
401 {
402 .name = "i2c_clk",
403 .start = 60,
404 .end = 60,
405 .flags = IORESOURCE_IO,
406 },
407 {
408 .name = "i2c_sda",
409 .start = 59,
410 .end = 59,
411 .flags = IORESOURCE_IO,
412 },
413};
414
415static struct resource gsbi8_qup_i2c_resources[] = {
416 {
417 .name = "qup_phys_addr",
418 .start = MSM_GSBI8_QUP_PHYS,
419 .end = MSM_GSBI8_QUP_PHYS + SZ_4K - 1,
420 .flags = IORESOURCE_MEM,
421 },
422 {
423 .name = "gsbi_qup_i2c_addr",
424 .start = MSM_GSBI8_PHYS,
425 .end = MSM_GSBI8_PHYS + 4 - 1,
426 .flags = IORESOURCE_MEM,
427 },
428 {
429 .name = "qup_err_intr",
430 .start = GSBI8_QUP_IRQ,
431 .end = GSBI8_QUP_IRQ,
432 .flags = IORESOURCE_IRQ,
433 },
434};
435
436static struct resource gsbi9_qup_i2c_resources[] = {
437 {
438 .name = "qup_phys_addr",
439 .start = MSM_GSBI9_QUP_PHYS,
440 .end = MSM_GSBI9_QUP_PHYS + SZ_4K - 1,
441 .flags = IORESOURCE_MEM,
442 },
443 {
444 .name = "gsbi_qup_i2c_addr",
445 .start = MSM_GSBI9_PHYS,
446 .end = MSM_GSBI9_PHYS + 4 - 1,
447 .flags = IORESOURCE_MEM,
448 },
449 {
450 .name = "qup_err_intr",
451 .start = GSBI9_QUP_IRQ,
452 .end = GSBI9_QUP_IRQ,
453 .flags = IORESOURCE_IRQ,
454 },
455};
456
457static struct resource gsbi12_qup_i2c_resources[] = {
458 {
459 .name = "qup_phys_addr",
460 .start = MSM_GSBI12_QUP_PHYS,
461 .end = MSM_GSBI12_QUP_PHYS + SZ_4K - 1,
462 .flags = IORESOURCE_MEM,
463 },
464 {
465 .name = "gsbi_qup_i2c_addr",
466 .start = MSM_GSBI12_PHYS,
467 .end = MSM_GSBI12_PHYS + 4 - 1,
468 .flags = IORESOURCE_MEM,
469 },
470 {
471 .name = "qup_err_intr",
472 .start = GSBI12_QUP_IRQ,
473 .end = GSBI12_QUP_IRQ,
474 .flags = IORESOURCE_IRQ,
475 },
476};
477
478#ifdef CONFIG_MSM_BUS_SCALING
479static struct msm_bus_vectors grp3d_init_vectors[] = {
480 {
481 .src = MSM_BUS_MASTER_GRAPHICS_3D,
482 .dst = MSM_BUS_SLAVE_EBI_CH0,
483 .ab = 0,
484 .ib = 0,
485 },
486};
487
Lucille Sylvester293217d2011-08-19 17:50:52 -0600488static struct msm_bus_vectors grp3d_low_vectors[] = {
489 {
490 .src = MSM_BUS_MASTER_GRAPHICS_3D,
491 .dst = MSM_BUS_SLAVE_EBI_CH0,
492 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700493 .ib = KGSL_CONVERT_TO_MBPS(990),
Lucille Sylvester293217d2011-08-19 17:50:52 -0600494 },
495};
496
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700497static struct msm_bus_vectors grp3d_nominal_low_vectors[] = {
498 {
499 .src = MSM_BUS_MASTER_GRAPHICS_3D,
500 .dst = MSM_BUS_SLAVE_EBI_CH0,
501 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700502 .ib = KGSL_CONVERT_TO_MBPS(1300),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700503 },
504};
505
506static struct msm_bus_vectors grp3d_nominal_high_vectors[] = {
507 {
508 .src = MSM_BUS_MASTER_GRAPHICS_3D,
509 .dst = MSM_BUS_SLAVE_EBI_CH0,
510 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700511 .ib = KGSL_CONVERT_TO_MBPS(2008),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700512 },
513};
514
515static struct msm_bus_vectors grp3d_max_vectors[] = {
516 {
517 .src = MSM_BUS_MASTER_GRAPHICS_3D,
518 .dst = MSM_BUS_SLAVE_EBI_CH0,
519 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700520 .ib = KGSL_CONVERT_TO_MBPS(2484),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700521 },
522};
523
524static struct msm_bus_paths grp3d_bus_scale_usecases[] = {
525 {
526 ARRAY_SIZE(grp3d_init_vectors),
527 grp3d_init_vectors,
528 },
529 {
Lucille Sylvester293217d2011-08-19 17:50:52 -0600530 ARRAY_SIZE(grp3d_low_vectors),
Suman Tatirajuc87f58c2011-10-14 10:58:37 -0700531 grp3d_low_vectors,
Lucille Sylvester293217d2011-08-19 17:50:52 -0600532 },
533 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700534 ARRAY_SIZE(grp3d_nominal_low_vectors),
535 grp3d_nominal_low_vectors,
536 },
537 {
538 ARRAY_SIZE(grp3d_nominal_high_vectors),
539 grp3d_nominal_high_vectors,
540 },
541 {
542 ARRAY_SIZE(grp3d_max_vectors),
543 grp3d_max_vectors,
544 },
545};
546
547static struct msm_bus_scale_pdata grp3d_bus_scale_pdata = {
548 grp3d_bus_scale_usecases,
549 ARRAY_SIZE(grp3d_bus_scale_usecases),
550 .name = "grp3d",
551};
552
553static struct msm_bus_vectors grp2d0_init_vectors[] = {
554 {
555 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
556 .dst = MSM_BUS_SLAVE_EBI_CH0,
557 .ab = 0,
558 .ib = 0,
559 },
560};
561
562static struct msm_bus_vectors grp2d0_max_vectors[] = {
563 {
564 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
565 .dst = MSM_BUS_SLAVE_EBI_CH0,
566 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700567 .ib = KGSL_CONVERT_TO_MBPS(990),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700568 },
569};
570
571static struct msm_bus_paths grp2d0_bus_scale_usecases[] = {
572 {
573 ARRAY_SIZE(grp2d0_init_vectors),
574 grp2d0_init_vectors,
575 },
576 {
577 ARRAY_SIZE(grp2d0_max_vectors),
578 grp2d0_max_vectors,
579 },
580};
581
582static struct msm_bus_scale_pdata grp2d0_bus_scale_pdata = {
583 grp2d0_bus_scale_usecases,
584 ARRAY_SIZE(grp2d0_bus_scale_usecases),
585 .name = "grp2d0",
586};
587
588static struct msm_bus_vectors grp2d1_init_vectors[] = {
589 {
590 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
591 .dst = MSM_BUS_SLAVE_EBI_CH0,
592 .ab = 0,
593 .ib = 0,
594 },
595};
596
597static struct msm_bus_vectors grp2d1_max_vectors[] = {
598 {
599 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
600 .dst = MSM_BUS_SLAVE_EBI_CH0,
601 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700602 .ib = KGSL_CONVERT_TO_MBPS(990),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700603 },
604};
605
606static struct msm_bus_paths grp2d1_bus_scale_usecases[] = {
607 {
608 ARRAY_SIZE(grp2d1_init_vectors),
609 grp2d1_init_vectors,
610 },
611 {
612 ARRAY_SIZE(grp2d1_max_vectors),
613 grp2d1_max_vectors,
614 },
615};
616
617static struct msm_bus_scale_pdata grp2d1_bus_scale_pdata = {
618 grp2d1_bus_scale_usecases,
619 ARRAY_SIZE(grp2d1_bus_scale_usecases),
620 .name = "grp2d1",
621};
622#endif
623
624#ifdef CONFIG_HW_RANDOM_MSM
625static struct resource rng_resources = {
626 .flags = IORESOURCE_MEM,
627 .start = MSM_PRNG_PHYS,
628 .end = MSM_PRNG_PHYS + SZ_512 - 1,
629};
630
631struct platform_device msm_device_rng = {
632 .name = "msm_rng",
633 .id = 0,
634 .num_resources = 1,
635 .resource = &rng_resources,
636};
637#endif
638
639static struct resource kgsl_3d0_resources[] = {
640 {
641 .name = KGSL_3D0_REG_MEMORY,
642 .start = 0x04300000, /* GFX3D address */
643 .end = 0x0431ffff,
644 .flags = IORESOURCE_MEM,
645 },
646 {
647 .name = KGSL_3D0_IRQ,
648 .start = GFX3D_IRQ,
649 .end = GFX3D_IRQ,
650 .flags = IORESOURCE_IRQ,
651 },
652};
653
654static struct kgsl_device_platform_data kgsl_3d0_pdata = {
655 .pwr_data = {
656 .pwrlevel = {
657 {
658 .gpu_freq = 266667000,
Lucille Sylvester293217d2011-08-19 17:50:52 -0600659 .bus_freq = 4,
Lucille Sylvester596d4c22011-10-19 18:04:01 -0600660 .io_fraction = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700661 },
662 {
663 .gpu_freq = 228571000,
Lucille Sylvester293217d2011-08-19 17:50:52 -0600664 .bus_freq = 3,
Lucille Sylvester596d4c22011-10-19 18:04:01 -0600665 .io_fraction = 33,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700666 },
667 {
668 .gpu_freq = 200000000,
Lucille Sylvester293217d2011-08-19 17:50:52 -0600669 .bus_freq = 2,
Lucille Sylvester596d4c22011-10-19 18:04:01 -0600670 .io_fraction = 100,
Lucille Sylvester293217d2011-08-19 17:50:52 -0600671 },
672 {
673 .gpu_freq = 177778000,
Lucille Sylvester596d4c22011-10-19 18:04:01 -0600674 .bus_freq = 1,
675 .io_fraction = 100,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700676 },
677 {
678 .gpu_freq = 27000000,
679 .bus_freq = 0,
680 },
681 },
682 .init_level = 0,
Lucille Sylvester293217d2011-08-19 17:50:52 -0600683 .num_levels = 5,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700684 .set_grp_async = NULL,
685 .idle_timeout = HZ/5,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700686 .nap_allowed = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700687 },
688 .clk = {
689 .name = {
Matt Wagantall9dc01632011-08-17 18:55:04 -0700690 .clk = "core_clk",
691 .pclk = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700692 },
693#ifdef CONFIG_MSM_BUS_SCALING
694 .bus_scale_table = &grp3d_bus_scale_pdata,
695#endif
696 },
697 .imem_clk_name = {
698 .clk = NULL,
Matt Wagantall9dc01632011-08-17 18:55:04 -0700699 .pclk = "mem_iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700700 },
701};
702
703struct platform_device msm_kgsl_3d0 = {
704 .name = "kgsl-3d0",
705 .id = 0,
706 .num_resources = ARRAY_SIZE(kgsl_3d0_resources),
707 .resource = kgsl_3d0_resources,
708 .dev = {
709 .platform_data = &kgsl_3d0_pdata,
710 },
711};
712
713static struct resource kgsl_2d0_resources[] = {
714 {
715 .name = KGSL_2D0_REG_MEMORY,
716 .start = 0x04100000, /* Z180 base address */
717 .end = 0x04100FFF,
718 .flags = IORESOURCE_MEM,
719 },
720 {
721 .name = KGSL_2D0_IRQ,
722 .start = GFX2D0_IRQ,
723 .end = GFX2D0_IRQ,
724 .flags = IORESOURCE_IRQ,
725 },
726};
727
728static struct kgsl_device_platform_data kgsl_2d0_pdata = {
729 .pwr_data = {
730 .pwrlevel = {
731 {
732 .gpu_freq = 200000000,
733 .bus_freq = 1,
734 },
735 {
736 .gpu_freq = 200000000,
737 .bus_freq = 0,
738 },
739 },
740 .init_level = 0,
741 .num_levels = 2,
742 .set_grp_async = NULL,
743 .idle_timeout = HZ/10,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700744 .nap_allowed = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700745 },
746 .clk = {
747 .name = {
748 /* note: 2d clocks disabled on v1 */
Matt Wagantall9dc01632011-08-17 18:55:04 -0700749 .clk = "core_clk",
750 .pclk = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700751 },
752#ifdef CONFIG_MSM_BUS_SCALING
753 .bus_scale_table = &grp2d0_bus_scale_pdata,
754#endif
755 },
756};
757
758struct platform_device msm_kgsl_2d0 = {
759 .name = "kgsl-2d0",
760 .id = 0,
761 .num_resources = ARRAY_SIZE(kgsl_2d0_resources),
762 .resource = kgsl_2d0_resources,
763 .dev = {
764 .platform_data = &kgsl_2d0_pdata,
765 },
766};
767
768static struct resource kgsl_2d1_resources[] = {
769 {
770 .name = KGSL_2D1_REG_MEMORY,
771 .start = 0x04200000, /* Z180 device 1 base address */
772 .end = 0x04200FFF,
773 .flags = IORESOURCE_MEM,
774 },
775 {
776 .name = KGSL_2D1_IRQ,
777 .start = GFX2D1_IRQ,
778 .end = GFX2D1_IRQ,
779 .flags = IORESOURCE_IRQ,
780 },
781};
782
783static struct kgsl_device_platform_data kgsl_2d1_pdata = {
784 .pwr_data = {
785 .pwrlevel = {
786 {
787 .gpu_freq = 200000000,
788 .bus_freq = 1,
789 },
790 {
791 .gpu_freq = 200000000,
792 .bus_freq = 0,
793 },
794 },
795 .init_level = 0,
796 .num_levels = 2,
797 .set_grp_async = NULL,
798 .idle_timeout = HZ/10,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700799 .nap_allowed = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700800 },
801 .clk = {
802 .name = {
803 .clk = "gfx2d1_clk",
804 .pclk = "gfx2d1_pclk",
805 },
806#ifdef CONFIG_MSM_BUS_SCALING
807 .bus_scale_table = &grp2d1_bus_scale_pdata,
808#endif
809 },
810};
811
812struct platform_device msm_kgsl_2d1 = {
813 .name = "kgsl-2d1",
814 .id = 1,
815 .num_resources = ARRAY_SIZE(kgsl_2d1_resources),
816 .resource = kgsl_2d1_resources,
817 .dev = {
818 .platform_data = &kgsl_2d1_pdata,
819 },
820};
821
822/*
823 * this a software workaround for not having two distinct board
824 * files for 8660v1 and 8660v2. 8660v1 has a faulty 2d clock, and
825 * this workaround detects the cpu version to tell if the kernel is on a
826 * 8660v1, and should disable the 2d core. it is called from the board file
827 */
828void __init msm8x60_check_2d_hardware(void)
829{
830 if ((SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 1) &&
831 (SOCINFO_VERSION_MINOR(socinfo_get_version()) == 0)) {
832 printk(KERN_WARNING "kgsl: 2D cores disabled on 8660v1\n");
833 kgsl_2d0_pdata.clk.name.clk = NULL;
834 kgsl_2d1_pdata.clk.name.clk = NULL;
835 }
836}
837
838/* Use GSBI3 QUP for /dev/i2c-0 */
839struct platform_device msm_gsbi3_qup_i2c_device = {
840 .name = "qup_i2c",
841 .id = MSM_GSBI3_QUP_I2C_BUS_ID,
842 .num_resources = ARRAY_SIZE(gsbi3_qup_i2c_resources),
843 .resource = gsbi3_qup_i2c_resources,
844};
845
846/* Use GSBI4 QUP for /dev/i2c-1 */
847struct platform_device msm_gsbi4_qup_i2c_device = {
848 .name = "qup_i2c",
849 .id = MSM_GSBI4_QUP_I2C_BUS_ID,
850 .num_resources = ARRAY_SIZE(gsbi4_qup_i2c_resources),
851 .resource = gsbi4_qup_i2c_resources,
852};
853
854/* Use GSBI8 QUP for /dev/i2c-3 */
855struct platform_device msm_gsbi8_qup_i2c_device = {
856 .name = "qup_i2c",
857 .id = MSM_GSBI8_QUP_I2C_BUS_ID,
858 .num_resources = ARRAY_SIZE(gsbi8_qup_i2c_resources),
859 .resource = gsbi8_qup_i2c_resources,
860};
861
862/* Use GSBI9 QUP for /dev/i2c-2 */
863struct platform_device msm_gsbi9_qup_i2c_device = {
864 .name = "qup_i2c",
865 .id = MSM_GSBI9_QUP_I2C_BUS_ID,
866 .num_resources = ARRAY_SIZE(gsbi9_qup_i2c_resources),
867 .resource = gsbi9_qup_i2c_resources,
868};
869
870/* Use GSBI7 QUP for /dev/i2c-4 (Marimba) */
871struct platform_device msm_gsbi7_qup_i2c_device = {
872 .name = "qup_i2c",
873 .id = MSM_GSBI7_QUP_I2C_BUS_ID,
874 .num_resources = ARRAY_SIZE(gsbi7_qup_i2c_resources),
875 .resource = gsbi7_qup_i2c_resources,
876};
877
878/* Use GSBI12 QUP for /dev/i2c-5 (Sensors) */
879struct platform_device msm_gsbi12_qup_i2c_device = {
880 .name = "qup_i2c",
881 .id = MSM_GSBI12_QUP_I2C_BUS_ID,
882 .num_resources = ARRAY_SIZE(gsbi12_qup_i2c_resources),
883 .resource = gsbi12_qup_i2c_resources,
884};
885
Anirudh Ghayal9d9cdc22011-10-10 17:17:07 +0530886#ifdef CONFIG_MSM_SSBI
887#define MSM_SSBI_PMIC1_PHYS 0x00500000
888static struct resource resources_ssbi_pmic1_resource[] = {
889 {
890 .start = MSM_SSBI_PMIC1_PHYS,
891 .end = MSM_SSBI_PMIC1_PHYS + SZ_4K - 1,
892 .flags = IORESOURCE_MEM,
893 },
894};
895
896struct platform_device msm_device_ssbi_pmic1 = {
897 .name = "msm_ssbi",
898 .id = 0,
899 .resource = resources_ssbi_pmic1_resource,
900 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1_resource),
901};
902#endif
903
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700904#ifdef CONFIG_I2C_SSBI
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700905/* 8901 PMIC SSBI on /dev/i2c-7 */
906#define MSM_SSBI2_PMIC2B_PHYS 0x00C00000
907static struct resource msm_ssbi2_resources[] = {
908 {
909 .name = "ssbi_base",
910 .start = MSM_SSBI2_PMIC2B_PHYS,
911 .end = MSM_SSBI2_PMIC2B_PHYS + SZ_4K - 1,
912 .flags = IORESOURCE_MEM,
913 },
914};
915
916struct platform_device msm_device_ssbi2 = {
917 .name = "i2c_ssbi",
918 .id = MSM_SSBI2_I2C_BUS_ID,
919 .num_resources = ARRAY_SIZE(msm_ssbi2_resources),
920 .resource = msm_ssbi2_resources,
921};
922
923/* CODEC SSBI on /dev/i2c-8 */
924#define MSM_SSBI3_PHYS 0x18700000
925static struct resource msm_ssbi3_resources[] = {
926 {
927 .name = "ssbi_base",
928 .start = MSM_SSBI3_PHYS,
929 .end = MSM_SSBI3_PHYS + SZ_4K - 1,
930 .flags = IORESOURCE_MEM,
931 },
932};
933
934struct platform_device msm_device_ssbi3 = {
935 .name = "i2c_ssbi",
936 .id = MSM_SSBI3_I2C_BUS_ID,
937 .num_resources = ARRAY_SIZE(msm_ssbi3_resources),
938 .resource = msm_ssbi3_resources,
939};
940#endif /* CONFIG_I2C_SSBI */
941
942static struct resource gsbi1_qup_spi_resources[] = {
943 {
944 .name = "spi_base",
945 .start = MSM_GSBI1_QUP_PHYS,
946 .end = MSM_GSBI1_QUP_PHYS + SZ_4K - 1,
947 .flags = IORESOURCE_MEM,
948 },
949 {
950 .name = "gsbi_base",
951 .start = MSM_GSBI1_PHYS,
952 .end = MSM_GSBI1_PHYS + 4 - 1,
953 .flags = IORESOURCE_MEM,
954 },
955 {
956 .name = "spi_irq_in",
957 .start = GSBI1_QUP_IRQ,
958 .end = GSBI1_QUP_IRQ,
959 .flags = IORESOURCE_IRQ,
960 },
961 {
962 .name = "spidm_channels",
963 .start = 5,
964 .end = 6,
965 .flags = IORESOURCE_DMA,
966 },
967 {
968 .name = "spidm_crci",
969 .start = 8,
970 .end = 7,
971 .flags = IORESOURCE_DMA,
972 },
973 {
974 .name = "spi_clk",
975 .start = 36,
976 .end = 36,
977 .flags = IORESOURCE_IO,
978 },
979 {
980 .name = "spi_cs",
981 .start = 35,
982 .end = 35,
983 .flags = IORESOURCE_IO,
984 },
985 {
986 .name = "spi_miso",
987 .start = 34,
988 .end = 34,
989 .flags = IORESOURCE_IO,
990 },
991 {
992 .name = "spi_mosi",
993 .start = 33,
994 .end = 33,
995 .flags = IORESOURCE_IO,
996 },
997};
998
999/* Use GSBI1 QUP for SPI-0 */
1000struct platform_device msm_gsbi1_qup_spi_device = {
1001 .name = "spi_qsd",
1002 .id = 0,
1003 .num_resources = ARRAY_SIZE(gsbi1_qup_spi_resources),
1004 .resource = gsbi1_qup_spi_resources,
1005};
1006
1007
1008static struct resource gsbi10_qup_spi_resources[] = {
1009 {
1010 .name = "spi_base",
1011 .start = MSM_GSBI10_QUP_PHYS,
1012 .end = MSM_GSBI10_QUP_PHYS + SZ_4K - 1,
1013 .flags = IORESOURCE_MEM,
1014 },
1015 {
1016 .name = "gsbi_base",
1017 .start = MSM_GSBI10_PHYS,
1018 .end = MSM_GSBI10_PHYS + 4 - 1,
1019 .flags = IORESOURCE_MEM,
1020 },
1021 {
1022 .name = "spi_irq_in",
1023 .start = GSBI10_QUP_IRQ,
1024 .end = GSBI10_QUP_IRQ,
1025 .flags = IORESOURCE_IRQ,
1026 },
1027 {
1028 .name = "spi_clk",
1029 .start = 73,
1030 .end = 73,
1031 .flags = IORESOURCE_IO,
1032 },
1033 {
1034 .name = "spi_cs",
1035 .start = 72,
1036 .end = 72,
1037 .flags = IORESOURCE_IO,
1038 },
1039 {
1040 .name = "spi_mosi",
1041 .start = 70,
1042 .end = 70,
1043 .flags = IORESOURCE_IO,
1044 },
1045};
1046
1047/* Use GSBI10 QUP for SPI-1 */
1048struct platform_device msm_gsbi10_qup_spi_device = {
1049 .name = "spi_qsd",
1050 .id = 1,
1051 .num_resources = ARRAY_SIZE(gsbi10_qup_spi_resources),
1052 .resource = gsbi10_qup_spi_resources,
1053};
1054#define MSM_SDC1_BASE 0x12400000
1055#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
1056#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
1057#define MSM_SDC2_BASE 0x12140000
1058#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
1059#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
1060#define MSM_SDC3_BASE 0x12180000
1061#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
1062#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
1063#define MSM_SDC4_BASE 0x121C0000
1064#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
1065#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
1066#define MSM_SDC5_BASE 0x12200000
1067#define MSM_SDC5_DML_BASE (MSM_SDC5_BASE + 0x800)
1068#define MSM_SDC5_BAM_BASE (MSM_SDC5_BASE + 0x2000)
1069
1070static struct resource resources_sdc1[] = {
1071 {
1072 .start = MSM_SDC1_BASE,
1073 .end = MSM_SDC1_DML_BASE - 1,
1074 .flags = IORESOURCE_MEM,
1075 },
1076 {
1077 .start = SDC1_IRQ_0,
1078 .end = SDC1_IRQ_0,
1079 .flags = IORESOURCE_IRQ,
1080 },
1081#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1082 {
1083 .name = "sdcc_dml_addr",
1084 .start = MSM_SDC1_DML_BASE,
1085 .end = MSM_SDC1_BAM_BASE - 1,
1086 .flags = IORESOURCE_MEM,
1087 },
1088 {
1089 .name = "sdcc_bam_addr",
1090 .start = MSM_SDC1_BAM_BASE,
1091 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
1092 .flags = IORESOURCE_MEM,
1093 },
1094 {
1095 .name = "sdcc_bam_irq",
1096 .start = SDC1_BAM_IRQ,
1097 .end = SDC1_BAM_IRQ,
1098 .flags = IORESOURCE_IRQ,
1099 },
1100#else
1101 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001102 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001103 .start = DMOV_SDC1_CHAN,
1104 .end = DMOV_SDC1_CHAN,
1105 .flags = IORESOURCE_DMA,
1106 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001107 {
1108 .name = "sdcc_dma_crci",
1109 .start = DMOV_SDC1_CRCI,
1110 .end = DMOV_SDC1_CRCI,
1111 .flags = IORESOURCE_DMA,
1112 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001113#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1114};
1115
1116static struct resource resources_sdc2[] = {
1117 {
1118 .start = MSM_SDC2_BASE,
1119 .end = MSM_SDC2_DML_BASE - 1,
1120 .flags = IORESOURCE_MEM,
1121 },
1122 {
1123 .start = SDC2_IRQ_0,
1124 .end = SDC2_IRQ_0,
1125 .flags = IORESOURCE_IRQ,
1126 },
1127#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1128 {
1129 .name = "sdcc_dml_addr",
1130 .start = MSM_SDC2_DML_BASE,
1131 .end = MSM_SDC2_BAM_BASE - 1,
1132 .flags = IORESOURCE_MEM,
1133 },
1134 {
1135 .name = "sdcc_bam_addr",
1136 .start = MSM_SDC2_BAM_BASE,
1137 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
1138 .flags = IORESOURCE_MEM,
1139 },
1140 {
1141 .name = "sdcc_bam_irq",
1142 .start = SDC2_BAM_IRQ,
1143 .end = SDC2_BAM_IRQ,
1144 .flags = IORESOURCE_IRQ,
1145 },
1146#else
1147 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001148 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001149 .start = DMOV_SDC2_CHAN,
1150 .end = DMOV_SDC2_CHAN,
1151 .flags = IORESOURCE_DMA,
1152 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001153 {
1154 .name = "sdcc_dma_crci",
1155 .start = DMOV_SDC2_CRCI,
1156 .end = DMOV_SDC2_CRCI,
1157 .flags = IORESOURCE_DMA,
1158 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001159#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1160};
1161
1162static struct resource resources_sdc3[] = {
1163 {
1164 .start = MSM_SDC3_BASE,
1165 .end = MSM_SDC3_DML_BASE - 1,
1166 .flags = IORESOURCE_MEM,
1167 },
1168 {
1169 .start = SDC3_IRQ_0,
1170 .end = SDC3_IRQ_0,
1171 .flags = IORESOURCE_IRQ,
1172 },
1173#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1174 {
1175 .name = "sdcc_dml_addr",
1176 .start = MSM_SDC3_DML_BASE,
1177 .end = MSM_SDC3_BAM_BASE - 1,
1178 .flags = IORESOURCE_MEM,
1179 },
1180 {
1181 .name = "sdcc_bam_addr",
1182 .start = MSM_SDC3_BAM_BASE,
1183 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
1184 .flags = IORESOURCE_MEM,
1185 },
1186 {
1187 .name = "sdcc_bam_irq",
1188 .start = SDC3_BAM_IRQ,
1189 .end = SDC3_BAM_IRQ,
1190 .flags = IORESOURCE_IRQ,
1191 },
1192#else
1193 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001194 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001195 .start = DMOV_SDC3_CHAN,
1196 .end = DMOV_SDC3_CHAN,
1197 .flags = IORESOURCE_DMA,
1198 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001199 {
1200 .name = "sdcc_dma_crci",
1201 .start = DMOV_SDC3_CRCI,
1202 .end = DMOV_SDC3_CRCI,
1203 .flags = IORESOURCE_DMA,
1204 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001205#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1206};
1207
1208static struct resource resources_sdc4[] = {
1209 {
1210 .start = MSM_SDC4_BASE,
1211 .end = MSM_SDC4_DML_BASE - 1,
1212 .flags = IORESOURCE_MEM,
1213 },
1214 {
1215 .start = SDC4_IRQ_0,
1216 .end = SDC4_IRQ_0,
1217 .flags = IORESOURCE_IRQ,
1218 },
1219#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1220 {
1221 .name = "sdcc_dml_addr",
1222 .start = MSM_SDC4_DML_BASE,
1223 .end = MSM_SDC4_BAM_BASE - 1,
1224 .flags = IORESOURCE_MEM,
1225 },
1226 {
1227 .name = "sdcc_bam_addr",
1228 .start = MSM_SDC4_BAM_BASE,
1229 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
1230 .flags = IORESOURCE_MEM,
1231 },
1232 {
1233 .name = "sdcc_bam_irq",
1234 .start = SDC4_BAM_IRQ,
1235 .end = SDC4_BAM_IRQ,
1236 .flags = IORESOURCE_IRQ,
1237 },
1238#else
1239 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001240 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001241 .start = DMOV_SDC4_CHAN,
1242 .end = DMOV_SDC4_CHAN,
1243 .flags = IORESOURCE_DMA,
1244 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001245 {
1246 .name = "sdcc_dma_crci",
1247 .start = DMOV_SDC4_CRCI,
1248 .end = DMOV_SDC4_CRCI,
1249 .flags = IORESOURCE_DMA,
1250 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001251#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1252};
1253
1254static struct resource resources_sdc5[] = {
1255 {
1256 .start = MSM_SDC5_BASE,
1257 .end = MSM_SDC5_DML_BASE - 1,
1258 .flags = IORESOURCE_MEM,
1259 },
1260 {
1261 .start = SDC5_IRQ_0,
1262 .end = SDC5_IRQ_0,
1263 .flags = IORESOURCE_IRQ,
1264 },
1265#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1266 {
1267 .name = "sdcc_dml_addr",
1268 .start = MSM_SDC5_DML_BASE,
1269 .end = MSM_SDC5_BAM_BASE - 1,
1270 .flags = IORESOURCE_MEM,
1271 },
1272 {
1273 .name = "sdcc_bam_addr",
1274 .start = MSM_SDC5_BAM_BASE,
1275 .end = MSM_SDC5_BAM_BASE + (2 * SZ_4K) - 1,
1276 .flags = IORESOURCE_MEM,
1277 },
1278 {
1279 .name = "sdcc_bam_irq",
1280 .start = SDC5_BAM_IRQ,
1281 .end = SDC5_BAM_IRQ,
1282 .flags = IORESOURCE_IRQ,
1283 },
1284#else
1285 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001286 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001287 .start = DMOV_SDC5_CHAN,
1288 .end = DMOV_SDC5_CHAN,
1289 .flags = IORESOURCE_DMA,
1290 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001291 {
1292 .name = "sdcc_dma_crci",
1293 .start = DMOV_SDC5_CRCI,
1294 .end = DMOV_SDC5_CRCI,
1295 .flags = IORESOURCE_DMA,
1296 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001297#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1298};
1299
1300struct platform_device msm_device_sdc1 = {
1301 .name = "msm_sdcc",
1302 .id = 1,
1303 .num_resources = ARRAY_SIZE(resources_sdc1),
1304 .resource = resources_sdc1,
1305 .dev = {
1306 .coherent_dma_mask = 0xffffffff,
1307 },
1308};
1309
1310struct platform_device msm_device_sdc2 = {
1311 .name = "msm_sdcc",
1312 .id = 2,
1313 .num_resources = ARRAY_SIZE(resources_sdc2),
1314 .resource = resources_sdc2,
1315 .dev = {
1316 .coherent_dma_mask = 0xffffffff,
1317 },
1318};
1319
1320struct platform_device msm_device_sdc3 = {
1321 .name = "msm_sdcc",
1322 .id = 3,
1323 .num_resources = ARRAY_SIZE(resources_sdc3),
1324 .resource = resources_sdc3,
1325 .dev = {
1326 .coherent_dma_mask = 0xffffffff,
1327 },
1328};
1329
1330struct platform_device msm_device_sdc4 = {
1331 .name = "msm_sdcc",
1332 .id = 4,
1333 .num_resources = ARRAY_SIZE(resources_sdc4),
1334 .resource = resources_sdc4,
1335 .dev = {
1336 .coherent_dma_mask = 0xffffffff,
1337 },
1338};
1339
1340struct platform_device msm_device_sdc5 = {
1341 .name = "msm_sdcc",
1342 .id = 5,
1343 .num_resources = ARRAY_SIZE(resources_sdc5),
1344 .resource = resources_sdc5,
1345 .dev = {
1346 .coherent_dma_mask = 0xffffffff,
1347 },
1348};
1349
1350static struct platform_device *msm_sdcc_devices[] __initdata = {
1351 &msm_device_sdc1,
1352 &msm_device_sdc2,
1353 &msm_device_sdc3,
1354 &msm_device_sdc4,
1355 &msm_device_sdc5,
1356};
1357
1358int __init msm_add_sdcc(unsigned int controller, struct mmc_platform_data *plat)
1359{
1360 struct platform_device *pdev;
1361
1362 if (controller < 1 || controller > 5)
1363 return -EINVAL;
1364
1365 pdev = msm_sdcc_devices[controller-1];
1366 pdev->dev.platform_data = plat;
1367 return platform_device_register(pdev);
1368}
1369
1370#define MIPI_DSI_HW_BASE 0x04700000
1371#define ROTATOR_HW_BASE 0x04E00000
1372#define TVENC_HW_BASE 0x04F00000
1373#define MDP_HW_BASE 0x05100000
1374
1375static struct resource msm_mipi_dsi_resources[] = {
1376 {
1377 .name = "mipi_dsi",
1378 .start = MIPI_DSI_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07001379 .end = MIPI_DSI_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001380 .flags = IORESOURCE_MEM,
1381 },
1382 {
1383 .start = DSI_IRQ,
1384 .end = DSI_IRQ,
1385 .flags = IORESOURCE_IRQ,
1386 },
1387};
1388
1389static struct platform_device msm_mipi_dsi_device = {
1390 .name = "mipi_dsi",
1391 .id = 1,
1392 .num_resources = ARRAY_SIZE(msm_mipi_dsi_resources),
1393 .resource = msm_mipi_dsi_resources,
1394};
1395
1396static struct resource msm_mdp_resources[] = {
1397 {
1398 .name = "mdp",
1399 .start = MDP_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07001400 .end = MDP_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001401 .flags = IORESOURCE_MEM,
1402 },
1403 {
1404 .start = INT_MDP,
1405 .end = INT_MDP,
1406 .flags = IORESOURCE_IRQ,
1407 },
1408};
1409
1410static struct platform_device msm_mdp_device = {
1411 .name = "mdp",
1412 .id = 0,
1413 .num_resources = ARRAY_SIZE(msm_mdp_resources),
1414 .resource = msm_mdp_resources,
1415};
1416#ifdef CONFIG_MSM_ROTATOR
1417static struct resource resources_msm_rotator[] = {
1418 {
1419 .start = 0x04E00000,
1420 .end = 0x04F00000 - 1,
1421 .flags = IORESOURCE_MEM,
1422 },
1423 {
1424 .start = ROT_IRQ,
1425 .end = ROT_IRQ,
1426 .flags = IORESOURCE_IRQ,
1427 },
1428};
1429
1430static struct msm_rot_clocks rotator_clocks[] = {
1431 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07001432 .clk_name = "core_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001433 .clk_type = ROTATOR_CORE_CLK,
1434 .clk_rate = 160 * 1000 * 1000,
1435 },
1436 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07001437 .clk_name = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001438 .clk_type = ROTATOR_PCLK,
1439 .clk_rate = 0,
1440 },
1441};
1442
1443static struct msm_rotator_platform_data rotator_pdata = {
1444 .number_of_clocks = ARRAY_SIZE(rotator_clocks),
1445 .hardware_version_number = 0x01010307,
1446 .rotator_clks = rotator_clocks,
1447 .regulator_name = "fs_rot",
1448};
1449
1450struct platform_device msm_rotator_device = {
1451 .name = "msm_rotator",
1452 .id = 0,
1453 .num_resources = ARRAY_SIZE(resources_msm_rotator),
1454 .resource = resources_msm_rotator,
1455 .dev = {
1456 .platform_data = &rotator_pdata,
1457 },
1458};
1459#endif
1460
1461
1462/* Sensors DSPS platform data */
1463#ifdef CONFIG_MSM_DSPS
1464
1465#define PPSS_REG_PHYS_BASE 0x12080000
1466
1467#define MHZ (1000*1000)
1468
Wentao Xu7a1c9302011-09-19 17:57:43 -04001469#define TCSR_GSBI_IRQ_MUX_SEL 0x0044
1470
1471#define GSBI_IRQ_MUX_SEL_MASK 0xF
1472#define GSBI_IRQ_MUX_SEL_DSPS 0xB
1473
1474static void dsps_init1(struct msm_dsps_platform_data *data)
1475{
1476 int val;
1477
1478 /* route GSBI12 interrutps to DSPS */
1479 val = secure_readl(MSM_TCSR_BASE + TCSR_GSBI_IRQ_MUX_SEL);
1480 val &= ~GSBI_IRQ_MUX_SEL_MASK;
1481 val |= GSBI_IRQ_MUX_SEL_DSPS;
1482 secure_writel(val, MSM_TCSR_BASE + TCSR_GSBI_IRQ_MUX_SEL);
1483}
1484
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001485static struct dsps_clk_info dsps_clks[] = {
1486 {
1487 .name = "ppss_pclk",
1488 .rate = 0, /* no rate just on/off */
1489 },
1490 {
Matt Wagantalld86d6832011-08-17 14:06:55 -07001491 .name = "mem_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001492 .rate = 0, /* no rate just on/off */
1493 },
1494 {
1495 .name = "gsbi_qup_clk",
1496 .rate = 24 * MHZ, /* See clk_tbl_gsbi_qup[] */
1497 },
1498 {
1499 .name = "dfab_dsps_clk",
1500 .rate = 64 * MHZ, /* Same rate as USB. */
1501 }
1502};
1503
1504static struct dsps_regulator_info dsps_regs[] = {
1505 {
1506 .name = "8058_l5",
1507 .volt = 2850000, /* in uV */
1508 },
1509 {
1510 .name = "8058_s3",
1511 .volt = 1800000, /* in uV */
1512 }
1513};
1514
1515/*
1516 * Note: GPIOs field is intialized in run-time at the function
1517 * msm8x60_init_dsps().
1518 */
1519
1520struct msm_dsps_platform_data msm_dsps_pdata = {
1521 .clks = dsps_clks,
1522 .clks_num = ARRAY_SIZE(dsps_clks),
1523 .gpios = NULL,
1524 .gpios_num = 0,
1525 .regs = dsps_regs,
1526 .regs_num = ARRAY_SIZE(dsps_regs),
Wentao Xu7a1c9302011-09-19 17:57:43 -04001527 .init = dsps_init1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001528 .signature = DSPS_SIGNATURE,
1529};
1530
1531static struct resource msm_dsps_resources[] = {
1532 {
1533 .start = PPSS_REG_PHYS_BASE,
1534 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
1535 .name = "ppss_reg",
1536 .flags = IORESOURCE_MEM,
1537 },
1538};
1539
1540struct platform_device msm_dsps_device = {
1541 .name = "msm_dsps",
1542 .id = 0,
1543 .num_resources = ARRAY_SIZE(msm_dsps_resources),
1544 .resource = msm_dsps_resources,
1545 .dev.platform_data = &msm_dsps_pdata,
1546};
1547
1548#endif /* CONFIG_MSM_DSPS */
1549
1550#ifdef CONFIG_FB_MSM_TVOUT
1551static struct resource msm_tvenc_resources[] = {
1552 {
1553 .name = "tvenc",
1554 .start = TVENC_HW_BASE,
1555 .end = TVENC_HW_BASE + PAGE_SIZE - 1,
1556 .flags = IORESOURCE_MEM,
1557 }
1558};
1559
1560static struct resource tvout_device_resources[] = {
1561 {
1562 .name = "tvout_device_irq",
1563 .start = TV_ENC_IRQ,
1564 .end = TV_ENC_IRQ,
1565 .flags = IORESOURCE_IRQ,
1566 },
1567};
1568#endif
1569static void __init msm_register_device(struct platform_device *pdev, void *data)
1570{
1571 int ret;
1572
1573 pdev->dev.platform_data = data;
1574
1575 ret = platform_device_register(pdev);
1576 if (ret)
1577 dev_err(&pdev->dev,
1578 "%s: platform_device_register() failed = %d\n",
1579 __func__, ret);
1580}
1581
1582static struct platform_device msm_lcdc_device = {
1583 .name = "lcdc",
1584 .id = 0,
1585};
1586
1587#ifdef CONFIG_FB_MSM_TVOUT
1588static struct platform_device msm_tvenc_device = {
1589 .name = "tvenc",
1590 .id = 0,
1591 .num_resources = ARRAY_SIZE(msm_tvenc_resources),
1592 .resource = msm_tvenc_resources,
1593};
1594
1595static struct platform_device msm_tvout_device = {
1596 .name = "tvout_device",
1597 .id = 0,
1598 .num_resources = ARRAY_SIZE(tvout_device_resources),
1599 .resource = tvout_device_resources,
1600};
1601#endif
1602
1603#ifdef CONFIG_MSM_BUS_SCALING
1604static struct platform_device msm_dtv_device = {
1605 .name = "dtv",
1606 .id = 0,
1607};
1608#endif
1609
1610void __init msm_fb_register_device(char *name, void *data)
1611{
1612 if (!strncmp(name, "mdp", 3))
1613 msm_register_device(&msm_mdp_device, data);
1614 else if (!strncmp(name, "lcdc", 4))
1615 msm_register_device(&msm_lcdc_device, data);
1616 else if (!strncmp(name, "mipi_dsi", 8))
1617 msm_register_device(&msm_mipi_dsi_device, data);
1618#ifdef CONFIG_FB_MSM_TVOUT
1619 else if (!strncmp(name, "tvenc", 5))
1620 msm_register_device(&msm_tvenc_device, data);
1621 else if (!strncmp(name, "tvout_device", 12))
1622 msm_register_device(&msm_tvout_device, data);
1623#endif
1624#ifdef CONFIG_MSM_BUS_SCALING
1625 else if (!strncmp(name, "dtv", 3))
1626 msm_register_device(&msm_dtv_device, data);
1627#endif
1628 else
1629 printk(KERN_ERR "%s: unknown device! %s\n", __func__, name);
1630}
1631
1632static struct resource resources_otg[] = {
1633 {
1634 .start = 0x12500000,
1635 .end = 0x12500000 + SZ_1K - 1,
1636 .flags = IORESOURCE_MEM,
1637 },
1638 {
1639 .start = USB1_HS_IRQ,
1640 .end = USB1_HS_IRQ,
1641 .flags = IORESOURCE_IRQ,
1642 },
1643};
1644
1645struct platform_device msm_device_otg = {
1646 .name = "msm_otg",
1647 .id = -1,
1648 .num_resources = ARRAY_SIZE(resources_otg),
1649 .resource = resources_otg,
1650};
1651
1652static u64 dma_mask = 0xffffffffULL;
1653struct platform_device msm_device_gadget_peripheral = {
1654 .name = "msm_hsusb",
1655 .id = -1,
1656 .dev = {
1657 .dma_mask = &dma_mask,
1658 .coherent_dma_mask = 0xffffffffULL,
1659 },
1660};
1661#ifdef CONFIG_USB_EHCI_MSM_72K
1662static struct resource resources_hsusb_host[] = {
1663 {
1664 .start = 0x12500000,
1665 .end = 0x12500000 + SZ_1K - 1,
1666 .flags = IORESOURCE_MEM,
1667 },
1668 {
1669 .start = USB1_HS_IRQ,
1670 .end = USB1_HS_IRQ,
1671 .flags = IORESOURCE_IRQ,
1672 },
1673};
1674
1675struct platform_device msm_device_hsusb_host = {
1676 .name = "msm_hsusb_host",
1677 .id = 0,
1678 .num_resources = ARRAY_SIZE(resources_hsusb_host),
1679 .resource = resources_hsusb_host,
1680 .dev = {
1681 .dma_mask = &dma_mask,
1682 .coherent_dma_mask = 0xffffffffULL,
1683 },
1684};
1685
1686static struct platform_device *msm_host_devices[] = {
1687 &msm_device_hsusb_host,
1688};
1689
1690int msm_add_host(unsigned int host, struct msm_usb_host_platform_data *plat)
1691{
1692 struct platform_device *pdev;
1693
1694 pdev = msm_host_devices[host];
1695 if (!pdev)
1696 return -ENODEV;
1697 pdev->dev.platform_data = plat;
1698 return platform_device_register(pdev);
1699}
1700#endif
1701
1702#define MSM_TSIF0_PHYS (0x18200000)
1703#define MSM_TSIF1_PHYS (0x18201000)
1704#define MSM_TSIF_SIZE (0x200)
1705#define TCSR_ADM_0_A_CRCI_MUX_SEL 0x0070
1706
1707#define TSIF_0_CLK GPIO_CFG(93, 1, GPIO_CFG_INPUT, \
1708 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1709#define TSIF_0_EN GPIO_CFG(94, 1, GPIO_CFG_INPUT, \
1710 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1711#define TSIF_0_DATA GPIO_CFG(95, 1, GPIO_CFG_INPUT, \
1712 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1713#define TSIF_0_SYNC GPIO_CFG(96, 1, GPIO_CFG_INPUT, \
1714 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1715#define TSIF_1_CLK GPIO_CFG(97, 1, GPIO_CFG_INPUT, \
1716 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1717#define TSIF_1_EN GPIO_CFG(98, 1, GPIO_CFG_INPUT, \
1718 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1719#define TSIF_1_DATA GPIO_CFG(99, 1, GPIO_CFG_INPUT, \
1720 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1721#define TSIF_1_SYNC GPIO_CFG(100, 1, GPIO_CFG_INPUT, \
1722 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1723
1724static const struct msm_gpio tsif0_gpios[] = {
1725 { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
1726 { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
1727 { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
1728 { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
1729};
1730
1731static const struct msm_gpio tsif1_gpios[] = {
1732 { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
1733 { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
1734 { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
1735 { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
1736};
1737
1738static void tsif_release(struct device *dev)
1739{
1740}
1741
1742static void tsif_init1(struct msm_tsif_platform_data *data)
1743{
1744 int val;
1745
1746 /* configure mux to use correct tsif instance */
1747 val = secure_readl(MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1748 val |= 0x80000000;
1749 secure_writel(val, MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1750}
1751
1752struct msm_tsif_platform_data tsif1_platform_data = {
1753 .num_gpios = ARRAY_SIZE(tsif1_gpios),
1754 .gpios = tsif1_gpios,
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001755 .tsif_pclk = "iface_clk",
1756 .tsif_ref_clk = "ref_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001757 .init = tsif_init1
1758};
1759
1760struct resource tsif1_resources[] = {
1761 [0] = {
1762 .flags = IORESOURCE_IRQ,
1763 .start = TSIF2_IRQ,
1764 .end = TSIF2_IRQ,
1765 },
1766 [1] = {
1767 .flags = IORESOURCE_MEM,
1768 .start = MSM_TSIF1_PHYS,
1769 .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
1770 },
1771 [2] = {
1772 .flags = IORESOURCE_DMA,
1773 .start = DMOV_TSIF_CHAN,
1774 .end = DMOV_TSIF_CRCI,
1775 },
1776};
1777
1778static void tsif_init0(struct msm_tsif_platform_data *data)
1779{
1780 int val;
1781
1782 /* configure mux to use correct tsif instance */
1783 val = secure_readl(MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1784 val &= 0x7FFFFFFF;
1785 secure_writel(val, MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1786}
1787
1788struct msm_tsif_platform_data tsif0_platform_data = {
1789 .num_gpios = ARRAY_SIZE(tsif0_gpios),
1790 .gpios = tsif0_gpios,
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001791 .tsif_pclk = "iface_clk",
1792 .tsif_ref_clk = "ref_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001793 .init = tsif_init0
1794};
1795struct resource tsif0_resources[] = {
1796 [0] = {
1797 .flags = IORESOURCE_IRQ,
1798 .start = TSIF1_IRQ,
1799 .end = TSIF1_IRQ,
1800 },
1801 [1] = {
1802 .flags = IORESOURCE_MEM,
1803 .start = MSM_TSIF0_PHYS,
1804 .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
1805 },
1806 [2] = {
1807 .flags = IORESOURCE_DMA,
1808 .start = DMOV_TSIF_CHAN,
1809 .end = DMOV_TSIF_CRCI,
1810 },
1811};
1812
1813struct platform_device msm_device_tsif[2] = {
1814 {
1815 .name = "msm_tsif",
1816 .id = 0,
1817 .num_resources = ARRAY_SIZE(tsif0_resources),
1818 .resource = tsif0_resources,
1819 .dev = {
1820 .release = tsif_release,
1821 .platform_data = &tsif0_platform_data
1822 },
1823 },
1824 {
1825 .name = "msm_tsif",
1826 .id = 1,
1827 .num_resources = ARRAY_SIZE(tsif1_resources),
1828 .resource = tsif1_resources,
1829 .dev = {
1830 .release = tsif_release,
1831 .platform_data = &tsif1_platform_data
1832 },
1833 }
1834};
1835
1836struct platform_device msm_device_smd = {
1837 .name = "msm_smd",
1838 .id = -1,
1839};
1840
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001841static struct msm_watchdog_pdata msm_watchdog_pdata = {
1842 .pet_time = 10000,
1843 .bark_time = 11000,
1844 .has_secure = true,
1845};
1846
1847struct platform_device msm8660_device_watchdog = {
1848 .name = "msm_watchdog",
1849 .id = -1,
1850 .dev = {
1851 .platform_data = &msm_watchdog_pdata,
1852 },
1853};
1854
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001855static struct resource msm_dmov_resource_adm0[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001856 {
1857 .start = INT_ADM0_AARM,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001858 .flags = IORESOURCE_IRQ,
1859 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001860 {
1861 .start = 0x18320000,
1862 .end = 0x18320000 + SZ_1M - 1,
1863 .flags = IORESOURCE_MEM,
1864 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001865};
1866
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001867static struct resource msm_dmov_resource_adm1[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001868 {
1869 .start = INT_ADM1_AARM,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001870 .flags = IORESOURCE_IRQ,
1871 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001872 {
1873 .start = 0x18420000,
1874 .end = 0x18420000 + SZ_1M - 1,
1875 .flags = IORESOURCE_MEM,
1876 },
1877};
1878
1879static struct msm_dmov_pdata msm_dmov_pdata_adm0 = {
1880 .sd = 1,
1881 .sd_size = 0x800,
1882};
1883
1884static struct msm_dmov_pdata msm_dmov_pdata_adm1 = {
1885 .sd = 1,
1886 .sd_size = 0x800,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001887};
1888
1889struct platform_device msm_device_dmov_adm0 = {
1890 .name = "msm_dmov",
1891 .id = 0,
1892 .resource = msm_dmov_resource_adm0,
1893 .num_resources = ARRAY_SIZE(msm_dmov_resource_adm0),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001894 .dev = {
1895 .platform_data = &msm_dmov_pdata_adm0,
1896 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001897};
1898
1899struct platform_device msm_device_dmov_adm1 = {
1900 .name = "msm_dmov",
1901 .id = 1,
1902 .resource = msm_dmov_resource_adm1,
1903 .num_resources = ARRAY_SIZE(msm_dmov_resource_adm1),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001904 .dev = {
1905 .platform_data = &msm_dmov_pdata_adm1,
1906 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001907};
1908
1909/* MSM Video core device */
1910#ifdef CONFIG_MSM_BUS_SCALING
1911static struct msm_bus_vectors vidc_init_vectors[] = {
1912 {
1913 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
1914 .dst = MSM_BUS_SLAVE_SMI,
1915 .ab = 0,
1916 .ib = 0,
1917 },
1918 {
1919 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1920 .dst = MSM_BUS_SLAVE_SMI,
1921 .ab = 0,
1922 .ib = 0,
1923 },
1924 {
1925 .src = MSM_BUS_MASTER_AMPSS_M0,
1926 .dst = MSM_BUS_SLAVE_EBI_CH0,
1927 .ab = 0,
1928 .ib = 0,
1929 },
1930 {
1931 .src = MSM_BUS_MASTER_AMPSS_M0,
1932 .dst = MSM_BUS_SLAVE_SMI,
1933 .ab = 0,
1934 .ib = 0,
1935 },
1936};
1937static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
1938 {
1939 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
1940 .dst = MSM_BUS_SLAVE_SMI,
1941 .ab = 54525952,
1942 .ib = 436207616,
1943 },
1944 {
1945 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1946 .dst = MSM_BUS_SLAVE_SMI,
1947 .ab = 72351744,
1948 .ib = 289406976,
1949 },
1950 {
1951 .src = MSM_BUS_MASTER_AMPSS_M0,
1952 .dst = MSM_BUS_SLAVE_EBI_CH0,
1953 .ab = 500000,
1954 .ib = 1000000,
1955 },
1956 {
1957 .src = MSM_BUS_MASTER_AMPSS_M0,
1958 .dst = MSM_BUS_SLAVE_SMI,
1959 .ab = 500000,
1960 .ib = 1000000,
1961 },
1962};
1963static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
1964 {
1965 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
1966 .dst = MSM_BUS_SLAVE_SMI,
1967 .ab = 40894464,
1968 .ib = 327155712,
1969 },
1970 {
1971 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1972 .dst = MSM_BUS_SLAVE_SMI,
1973 .ab = 48234496,
1974 .ib = 192937984,
1975 },
1976 {
1977 .src = MSM_BUS_MASTER_AMPSS_M0,
1978 .dst = MSM_BUS_SLAVE_EBI_CH0,
1979 .ab = 500000,
1980 .ib = 2000000,
1981 },
1982 {
1983 .src = MSM_BUS_MASTER_AMPSS_M0,
1984 .dst = MSM_BUS_SLAVE_SMI,
1985 .ab = 500000,
1986 .ib = 2000000,
1987 },
1988};
1989static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
1990 {
1991 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
1992 .dst = MSM_BUS_SLAVE_SMI,
1993 .ab = 163577856,
1994 .ib = 1308622848,
1995 },
1996 {
1997 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1998 .dst = MSM_BUS_SLAVE_SMI,
1999 .ab = 219152384,
2000 .ib = 876609536,
2001 },
2002 {
2003 .src = MSM_BUS_MASTER_AMPSS_M0,
2004 .dst = MSM_BUS_SLAVE_EBI_CH0,
2005 .ab = 1750000,
2006 .ib = 3500000,
2007 },
2008 {
2009 .src = MSM_BUS_MASTER_AMPSS_M0,
2010 .dst = MSM_BUS_SLAVE_SMI,
2011 .ab = 1750000,
2012 .ib = 3500000,
2013 },
2014};
2015static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
2016 {
2017 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
2018 .dst = MSM_BUS_SLAVE_SMI,
2019 .ab = 121634816,
2020 .ib = 973078528,
2021 },
2022 {
2023 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
2024 .dst = MSM_BUS_SLAVE_SMI,
2025 .ab = 155189248,
2026 .ib = 620756992,
2027 },
2028 {
2029 .src = MSM_BUS_MASTER_AMPSS_M0,
2030 .dst = MSM_BUS_SLAVE_EBI_CH0,
2031 .ab = 1750000,
2032 .ib = 7000000,
2033 },
2034 {
2035 .src = MSM_BUS_MASTER_AMPSS_M0,
2036 .dst = MSM_BUS_SLAVE_SMI,
2037 .ab = 1750000,
2038 .ib = 7000000,
2039 },
2040};
2041static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
2042 {
2043 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
2044 .dst = MSM_BUS_SLAVE_SMI,
2045 .ab = 372244480,
2046 .ib = 1861222400,
2047 },
2048 {
2049 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
2050 .dst = MSM_BUS_SLAVE_SMI,
2051 .ab = 501219328,
2052 .ib = 2004877312,
2053 },
2054 {
2055 .src = MSM_BUS_MASTER_AMPSS_M0,
2056 .dst = MSM_BUS_SLAVE_EBI_CH0,
2057 .ab = 2500000,
2058 .ib = 5000000,
2059 },
2060 {
2061 .src = MSM_BUS_MASTER_AMPSS_M0,
2062 .dst = MSM_BUS_SLAVE_SMI,
2063 .ab = 2500000,
2064 .ib = 5000000,
2065 },
2066};
2067static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
2068 {
2069 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
2070 .dst = MSM_BUS_SLAVE_SMI,
2071 .ab = 222298112,
2072 .ib = 1778384896,
2073 },
2074 {
2075 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
2076 .dst = MSM_BUS_SLAVE_SMI,
2077 .ab = 330301440,
2078 .ib = 1321205760,
2079 },
2080 {
2081 .src = MSM_BUS_MASTER_AMPSS_M0,
2082 .dst = MSM_BUS_SLAVE_EBI_CH0,
2083 .ab = 2500000,
2084 .ib = 700000000,
2085 },
2086 {
2087 .src = MSM_BUS_MASTER_AMPSS_M0,
2088 .dst = MSM_BUS_SLAVE_SMI,
2089 .ab = 2500000,
2090 .ib = 10000000,
2091 },
2092};
2093
2094static struct msm_bus_paths vidc_bus_client_config[] = {
2095 {
2096 ARRAY_SIZE(vidc_init_vectors),
2097 vidc_init_vectors,
2098 },
2099 {
2100 ARRAY_SIZE(vidc_venc_vga_vectors),
2101 vidc_venc_vga_vectors,
2102 },
2103 {
2104 ARRAY_SIZE(vidc_vdec_vga_vectors),
2105 vidc_vdec_vga_vectors,
2106 },
2107 {
2108 ARRAY_SIZE(vidc_venc_720p_vectors),
2109 vidc_venc_720p_vectors,
2110 },
2111 {
2112 ARRAY_SIZE(vidc_vdec_720p_vectors),
2113 vidc_vdec_720p_vectors,
2114 },
2115 {
2116 ARRAY_SIZE(vidc_venc_1080p_vectors),
2117 vidc_venc_1080p_vectors,
2118 },
2119 {
2120 ARRAY_SIZE(vidc_vdec_1080p_vectors),
2121 vidc_vdec_1080p_vectors,
2122 },
2123};
2124
2125static struct msm_bus_scale_pdata vidc_bus_client_data = {
2126 vidc_bus_client_config,
2127 ARRAY_SIZE(vidc_bus_client_config),
2128 .name = "vidc",
2129};
2130
2131#endif
2132
2133#define MSM_VIDC_BASE_PHYS 0x04400000
2134#define MSM_VIDC_BASE_SIZE 0x00100000
2135
2136static struct resource msm_device_vidc_resources[] = {
2137 {
2138 .start = MSM_VIDC_BASE_PHYS,
2139 .end = MSM_VIDC_BASE_PHYS + MSM_VIDC_BASE_SIZE - 1,
2140 .flags = IORESOURCE_MEM,
2141 },
2142 {
2143 .start = VCODEC_IRQ,
2144 .end = VCODEC_IRQ,
2145 .flags = IORESOURCE_IRQ,
2146 },
2147};
2148
2149struct msm_vidc_platform_data vidc_platform_data = {
2150#ifdef CONFIG_MSM_BUS_SCALING
2151 .vidc_bus_client_pdata = &vidc_bus_client_data,
2152#endif
2153 .memtype = MEMTYPE_SMI_KERNEL
2154};
2155
2156struct platform_device msm_device_vidc = {
2157 .name = "msm_vidc",
2158 .id = 0,
2159 .num_resources = ARRAY_SIZE(msm_device_vidc_resources),
2160 .resource = msm_device_vidc_resources,
2161 .dev = {
2162 .platform_data = &vidc_platform_data,
2163 },
2164};
2165
2166#if defined(CONFIG_MSM_RPM_STATS_LOG)
2167static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
2168 .phys_addr_base = 0x00107E04,
2169 .phys_size = SZ_8K,
2170};
2171
2172struct platform_device msm_rpm_stat_device = {
2173 .name = "msm_rpm_stat",
2174 .id = -1,
2175 .dev = {
2176 .platform_data = &msm_rpm_stat_pdata,
2177 },
2178};
2179#endif
2180
2181#ifdef CONFIG_MSM_MPM
2182static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] = {
2183 [1] = MSM_GPIO_TO_INT(61),
2184 [4] = MSM_GPIO_TO_INT(87),
2185 [5] = MSM_GPIO_TO_INT(88),
2186 [6] = MSM_GPIO_TO_INT(89),
2187 [7] = MSM_GPIO_TO_INT(90),
2188 [8] = MSM_GPIO_TO_INT(91),
2189 [9] = MSM_GPIO_TO_INT(34),
2190 [10] = MSM_GPIO_TO_INT(38),
2191 [11] = MSM_GPIO_TO_INT(42),
2192 [12] = MSM_GPIO_TO_INT(46),
2193 [13] = MSM_GPIO_TO_INT(50),
2194 [14] = MSM_GPIO_TO_INT(54),
2195 [15] = MSM_GPIO_TO_INT(58),
2196 [16] = MSM_GPIO_TO_INT(63),
2197 [17] = MSM_GPIO_TO_INT(160),
2198 [18] = MSM_GPIO_TO_INT(162),
2199 [19] = MSM_GPIO_TO_INT(144),
2200 [20] = MSM_GPIO_TO_INT(146),
2201 [25] = USB1_HS_IRQ,
2202 [26] = TV_ENC_IRQ,
2203 [27] = HDMI_IRQ,
2204 [29] = MSM_GPIO_TO_INT(123),
2205 [30] = MSM_GPIO_TO_INT(172),
2206 [31] = MSM_GPIO_TO_INT(99),
2207 [32] = MSM_GPIO_TO_INT(96),
2208 [33] = MSM_GPIO_TO_INT(67),
2209 [34] = MSM_GPIO_TO_INT(71),
2210 [35] = MSM_GPIO_TO_INT(105),
2211 [36] = MSM_GPIO_TO_INT(117),
2212 [37] = MSM_GPIO_TO_INT(29),
2213 [38] = MSM_GPIO_TO_INT(30),
2214 [39] = MSM_GPIO_TO_INT(31),
2215 [40] = MSM_GPIO_TO_INT(37),
2216 [41] = MSM_GPIO_TO_INT(40),
2217 [42] = MSM_GPIO_TO_INT(41),
2218 [43] = MSM_GPIO_TO_INT(45),
2219 [44] = MSM_GPIO_TO_INT(51),
2220 [45] = MSM_GPIO_TO_INT(52),
2221 [46] = MSM_GPIO_TO_INT(57),
2222 [47] = MSM_GPIO_TO_INT(73),
2223 [48] = MSM_GPIO_TO_INT(93),
2224 [49] = MSM_GPIO_TO_INT(94),
2225 [50] = MSM_GPIO_TO_INT(103),
2226 [51] = MSM_GPIO_TO_INT(104),
2227 [52] = MSM_GPIO_TO_INT(106),
2228 [53] = MSM_GPIO_TO_INT(115),
2229 [54] = MSM_GPIO_TO_INT(124),
2230 [55] = MSM_GPIO_TO_INT(125),
2231 [56] = MSM_GPIO_TO_INT(126),
2232 [57] = MSM_GPIO_TO_INT(127),
2233 [58] = MSM_GPIO_TO_INT(128),
2234 [59] = MSM_GPIO_TO_INT(129),
2235};
2236
2237static uint16_t msm_mpm_bypassed_apps_irqs[] = {
2238 TLMM_MSM_SUMMARY_IRQ,
2239 RPM_SCSS_CPU0_GP_HIGH_IRQ,
2240 RPM_SCSS_CPU0_GP_MEDIUM_IRQ,
2241 RPM_SCSS_CPU0_GP_LOW_IRQ,
2242 RPM_SCSS_CPU0_WAKE_UP_IRQ,
2243 RPM_SCSS_CPU1_GP_HIGH_IRQ,
2244 RPM_SCSS_CPU1_GP_MEDIUM_IRQ,
2245 RPM_SCSS_CPU1_GP_LOW_IRQ,
2246 RPM_SCSS_CPU1_WAKE_UP_IRQ,
2247 MARM_SCSS_GP_IRQ_0,
2248 MARM_SCSS_GP_IRQ_1,
2249 MARM_SCSS_GP_IRQ_2,
2250 MARM_SCSS_GP_IRQ_3,
2251 MARM_SCSS_GP_IRQ_4,
2252 MARM_SCSS_GP_IRQ_5,
2253 MARM_SCSS_GP_IRQ_6,
2254 MARM_SCSS_GP_IRQ_7,
2255 MARM_SCSS_GP_IRQ_8,
2256 MARM_SCSS_GP_IRQ_9,
2257 LPASS_SCSS_GP_LOW_IRQ,
2258 LPASS_SCSS_GP_MEDIUM_IRQ,
2259 LPASS_SCSS_GP_HIGH_IRQ,
2260 SDC4_IRQ_0,
2261 SPS_MTI_31,
2262};
2263
2264struct msm_mpm_device_data msm_mpm_dev_data = {
2265 .irqs_m2a = msm_mpm_irqs_m2a,
2266 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2267 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2268 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2269 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2270 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2271 .mpm_apps_ipc_reg = MSM_GCC_BASE + 0x008,
2272 .mpm_apps_ipc_val = BIT(1),
2273 .mpm_ipc_irq = RPM_SCSS_CPU0_GP_MEDIUM_IRQ,
2274
2275};
2276#endif
2277
2278
2279#ifdef CONFIG_MSM_BUS_SCALING
2280struct platform_device msm_bus_sys_fabric = {
2281 .name = "msm_bus_fabric",
2282 .id = MSM_BUS_FAB_SYSTEM,
2283};
2284struct platform_device msm_bus_apps_fabric = {
2285 .name = "msm_bus_fabric",
2286 .id = MSM_BUS_FAB_APPSS,
2287};
2288struct platform_device msm_bus_mm_fabric = {
2289 .name = "msm_bus_fabric",
2290 .id = MSM_BUS_FAB_MMSS,
2291};
2292struct platform_device msm_bus_sys_fpb = {
2293 .name = "msm_bus_fabric",
2294 .id = MSM_BUS_FAB_SYSTEM_FPB,
2295};
2296struct platform_device msm_bus_cpss_fpb = {
2297 .name = "msm_bus_fabric",
2298 .id = MSM_BUS_FAB_CPSS_FPB,
2299};
2300#endif
2301
Lei Zhou01366a42011-08-19 13:12:00 -04002302#ifdef CONFIG_SND_SOC_MSM8660_APQ
2303struct platform_device msm_pcm = {
2304 .name = "msm-pcm-dsp",
2305 .id = -1,
2306};
2307
2308struct platform_device msm_pcm_routing = {
2309 .name = "msm-pcm-routing",
2310 .id = -1,
2311};
2312
2313struct platform_device msm_cpudai0 = {
2314 .name = "msm-dai-q6",
2315 .id = PRIMARY_I2S_RX,
2316};
2317
2318struct platform_device msm_cpudai1 = {
2319 .name = "msm-dai-q6",
2320 .id = PRIMARY_I2S_TX,
2321};
2322
2323struct platform_device msm_cpudai_hdmi_rx = {
2324 .name = "msm-dai-q6",
2325 .id = HDMI_RX,
2326};
2327
2328struct platform_device msm_cpudai_bt_rx = {
2329 .name = "msm-dai-q6",
2330 .id = INT_BT_SCO_RX,
2331};
2332
2333struct platform_device msm_cpudai_bt_tx = {
2334 .name = "msm-dai-q6",
2335 .id = INT_BT_SCO_TX,
2336};
2337
2338struct platform_device msm_cpudai_fm_rx = {
2339 .name = "msm-dai-q6",
2340 .id = INT_FM_RX,
2341};
2342
2343struct platform_device msm_cpudai_fm_tx = {
2344 .name = "msm-dai-q6",
2345 .id = INT_FM_TX,
2346};
2347
2348struct platform_device msm_cpu_fe = {
2349 .name = "msm-dai-fe",
2350 .id = -1,
2351};
2352
2353struct platform_device msm_stub_codec = {
2354 .name = "msm-stub-codec",
2355 .id = 1,
2356};
2357
2358struct platform_device msm_voice = {
2359 .name = "msm-pcm-voice",
2360 .id = -1,
2361};
2362
2363struct platform_device msm_voip = {
2364 .name = "msm-voip-dsp",
2365 .id = -1,
2366};
2367
2368struct platform_device msm_lpa_pcm = {
2369 .name = "msm-pcm-lpa",
2370 .id = -1,
2371};
2372
2373struct platform_device msm_pcm_hostless = {
2374 .name = "msm-pcm-hostless",
2375 .id = -1,
2376};
2377#endif
2378
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002379struct platform_device asoc_msm_pcm = {
2380 .name = "msm-dsp-audio",
2381 .id = 0,
2382};
2383
2384struct platform_device asoc_msm_dai0 = {
2385 .name = "msm-codec-dai",
2386 .id = 0,
2387};
2388
2389struct platform_device asoc_msm_dai1 = {
2390 .name = "msm-cpu-dai",
2391 .id = 0,
2392};
2393
2394#if defined (CONFIG_MSM_8x60_VOIP)
2395struct platform_device asoc_msm_mvs = {
2396 .name = "msm-mvs-audio",
2397 .id = 0,
2398};
2399
2400struct platform_device asoc_mvs_dai0 = {
2401 .name = "mvs-codec-dai",
2402 .id = 0,
2403};
2404
2405struct platform_device asoc_mvs_dai1 = {
2406 .name = "mvs-cpu-dai",
2407 .id = 0,
2408};
2409#endif
2410
2411struct platform_device *msm_footswitch_devices[] = {
2412 FS_8X60(FS_IJPEG, "fs_ijpeg"),
2413 FS_8X60(FS_MDP, "fs_mdp"),
2414 FS_8X60(FS_ROT, "fs_rot"),
2415 FS_8X60(FS_VED, "fs_ved"),
2416 FS_8X60(FS_VFE, "fs_vfe"),
2417 FS_8X60(FS_VPE, "fs_vpe"),
2418 FS_8X60(FS_GFX3D, "fs_gfx3d"),
2419 FS_8X60(FS_GFX2D0, "fs_gfx2d0"),
2420 FS_8X60(FS_GFX2D1, "fs_gfx2d1"),
2421};
2422unsigned msm_num_footswitch_devices = ARRAY_SIZE(msm_footswitch_devices);
2423
2424#ifdef CONFIG_MSM_RPM
2425struct msm_rpm_map_data rpm_map_data[] __initdata = {
2426 MSM_RPM_MAP(TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
2427 MSM_RPM_MAP(TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
2428 MSM_RPM_MAP(TRIGGER_SET_FROM, TRIGGER_SET, 1),
2429 MSM_RPM_MAP(TRIGGER_SET_TO, TRIGGER_SET, 1),
2430 MSM_RPM_MAP(TRIGGER_SET_TRIGGER, TRIGGER_SET, 1),
2431 MSM_RPM_MAP(TRIGGER_CLEAR_FROM, TRIGGER_CLEAR, 1),
2432 MSM_RPM_MAP(TRIGGER_CLEAR_TO, TRIGGER_CLEAR, 1),
2433 MSM_RPM_MAP(TRIGGER_CLEAR_TRIGGER, TRIGGER_CLEAR, 1),
2434
2435 MSM_RPM_MAP(CXO_CLK, CXO_CLK, 1),
2436 MSM_RPM_MAP(PXO_CLK, PXO_CLK, 1),
2437 MSM_RPM_MAP(PLL_4, PLL_4, 1),
2438 MSM_RPM_MAP(APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
2439 MSM_RPM_MAP(SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
2440 MSM_RPM_MAP(MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
2441 MSM_RPM_MAP(DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
2442 MSM_RPM_MAP(SFPB_CLK, SFPB_CLK, 1),
2443 MSM_RPM_MAP(CFPB_CLK, CFPB_CLK, 1),
2444 MSM_RPM_MAP(MMFPB_CLK, MMFPB_CLK, 1),
2445 MSM_RPM_MAP(SMI_CLK, SMI_CLK, 1),
2446 MSM_RPM_MAP(EBI1_CLK, EBI1_CLK, 1),
2447
2448 MSM_RPM_MAP(APPS_L2_CACHE_CTL, APPS_L2_CACHE_CTL, 1),
2449
2450 MSM_RPM_MAP(APPS_FABRIC_HALT_0, APPS_FABRIC_HALT, 2),
2451 MSM_RPM_MAP(APPS_FABRIC_CLOCK_MODE_0, APPS_FABRIC_CLOCK_MODE, 3),
2452 MSM_RPM_MAP(APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 6),
2453
2454 MSM_RPM_MAP(SYSTEM_FABRIC_HALT_0, SYSTEM_FABRIC_HALT, 2),
2455 MSM_RPM_MAP(SYSTEM_FABRIC_CLOCK_MODE_0, SYSTEM_FABRIC_CLOCK_MODE, 3),
2456 MSM_RPM_MAP(SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 22),
2457
2458 MSM_RPM_MAP(MM_FABRIC_HALT_0, MM_FABRIC_HALT, 2),
2459 MSM_RPM_MAP(MM_FABRIC_CLOCK_MODE_0, MM_FABRIC_CLOCK_MODE, 3),
2460 MSM_RPM_MAP(MM_FABRIC_ARB_0, MM_FABRIC_ARB, 23),
2461
2462 MSM_RPM_MAP(SMPS0B_0, SMPS0B, 2),
2463 MSM_RPM_MAP(SMPS1B_0, SMPS1B, 2),
2464 MSM_RPM_MAP(SMPS2B_0, SMPS2B, 2),
2465 MSM_RPM_MAP(SMPS3B_0, SMPS3B, 2),
2466 MSM_RPM_MAP(SMPS4B_0, SMPS4B, 2),
2467 MSM_RPM_MAP(LDO0B_0, LDO0B, 2),
2468 MSM_RPM_MAP(LDO1B_0, LDO1B, 2),
2469 MSM_RPM_MAP(LDO2B_0, LDO2B, 2),
2470 MSM_RPM_MAP(LDO3B_0, LDO3B, 2),
2471 MSM_RPM_MAP(LDO4B_0, LDO4B, 2),
2472 MSM_RPM_MAP(LDO5B_0, LDO5B, 2),
2473 MSM_RPM_MAP(LDO6B_0, LDO6B, 2),
2474 MSM_RPM_MAP(LVS0B, LVS0B, 1),
2475 MSM_RPM_MAP(LVS1B, LVS1B, 1),
2476 MSM_RPM_MAP(LVS2B, LVS2B, 1),
2477 MSM_RPM_MAP(LVS3B, LVS3B, 1),
2478 MSM_RPM_MAP(MVS, MVS, 1),
2479
2480 MSM_RPM_MAP(SMPS0_0, SMPS0, 2),
2481 MSM_RPM_MAP(SMPS1_0, SMPS1, 2),
2482 MSM_RPM_MAP(SMPS2_0, SMPS2, 2),
2483 MSM_RPM_MAP(SMPS3_0, SMPS3, 2),
2484 MSM_RPM_MAP(SMPS4_0, SMPS4, 2),
2485 MSM_RPM_MAP(LDO0_0, LDO0, 2),
2486 MSM_RPM_MAP(LDO1_0, LDO1, 2),
2487 MSM_RPM_MAP(LDO2_0, LDO2, 2),
2488 MSM_RPM_MAP(LDO3_0, LDO3, 2),
2489 MSM_RPM_MAP(LDO4_0, LDO4, 2),
2490 MSM_RPM_MAP(LDO5_0, LDO5, 2),
2491 MSM_RPM_MAP(LDO6_0, LDO6, 2),
2492 MSM_RPM_MAP(LDO7_0, LDO7, 2),
2493 MSM_RPM_MAP(LDO8_0, LDO8, 2),
2494 MSM_RPM_MAP(LDO9_0, LDO9, 2),
2495 MSM_RPM_MAP(LDO10_0, LDO10, 2),
2496 MSM_RPM_MAP(LDO11_0, LDO11, 2),
2497 MSM_RPM_MAP(LDO12_0, LDO12, 2),
2498 MSM_RPM_MAP(LDO13_0, LDO13, 2),
2499 MSM_RPM_MAP(LDO14_0, LDO14, 2),
2500 MSM_RPM_MAP(LDO15_0, LDO15, 2),
2501 MSM_RPM_MAP(LDO16_0, LDO16, 2),
2502 MSM_RPM_MAP(LDO17_0, LDO17, 2),
2503 MSM_RPM_MAP(LDO18_0, LDO18, 2),
2504 MSM_RPM_MAP(LDO19_0, LDO19, 2),
2505 MSM_RPM_MAP(LDO20_0, LDO20, 2),
2506 MSM_RPM_MAP(LDO21_0, LDO21, 2),
2507 MSM_RPM_MAP(LDO22_0, LDO22, 2),
2508 MSM_RPM_MAP(LDO23_0, LDO23, 2),
2509 MSM_RPM_MAP(LDO24_0, LDO24, 2),
2510 MSM_RPM_MAP(LDO25_0, LDO25, 2),
2511 MSM_RPM_MAP(LVS0, LVS0, 1),
2512 MSM_RPM_MAP(LVS1, LVS1, 1),
2513 MSM_RPM_MAP(NCP_0, NCP, 2),
2514
2515 MSM_RPM_MAP(CXO_BUFFERS, CXO_BUFFERS, 1),
2516};
2517unsigned int rpm_map_data_size = ARRAY_SIZE(rpm_map_data);
2518
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06002519struct platform_device msm_rpm_device = {
2520 .name = "msm_rpm",
2521 .id = -1,
2522};
2523
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002524#endif