blob: b8cd97c5c74e56cedfdc527b94b5f556df7f3273 [file] [log] [blame]
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +11001/*
2 * Device Tree Source for AMCC Katmai eval board
3 *
4 * Copyright (c) 2006, 2007 IBM Corp.
5 * Benjamin Herrenschmidt <benh@kernel.crashing.org>
6 *
7 * Copyright (c) 2006, 2007 IBM Corp.
8 * Josh Boyer <jwboyer@linux.vnet.ibm.com>
9 *
10 * This file is licensed under the terms of the GNU General Public
11 * License version 2. This program is licensed "as is" without
12 * any warranty of any kind, whether express or implied.
13 */
14
David Gibson71f34972008-05-15 16:46:39 +100015/dts-v1/;
16
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +110017/ {
18 #address-cells = <2>;
Stefan Roese59e1d492009-10-22 21:14:03 +000019 #size-cells = <2>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +110020 model = "amcc,katmai";
21 compatible = "amcc,katmai";
David Gibson71f34972008-05-15 16:46:39 +100022 dcr-parent = <&{/cpus/cpu@0}>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +110023
Stefan Roese8aaed982007-12-15 18:55:16 +110024 aliases {
25 ethernet0 = &EMAC0;
26 serial0 = &UART0;
27 serial1 = &UART1;
28 serial2 = &UART2;
29 };
30
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +110031 cpus {
32 #address-cells = <1>;
33 #size-cells = <0>;
34
Josh Boyer72fda112007-12-06 13:20:05 -060035 cpu@0 {
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +110036 device_type = "cpu";
Josh Boyer72fda112007-12-06 13:20:05 -060037 model = "PowerPC,440SPe";
David Gibson71f34972008-05-15 16:46:39 +100038 reg = <0x00000000>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +110039 clock-frequency = <0>; /* Filled in by zImage */
40 timebase-frequency = <0>; /* Filled in by zImage */
David Gibson71f34972008-05-15 16:46:39 +100041 i-cache-line-size = <32>;
42 d-cache-line-size = <32>;
43 i-cache-size = <32768>;
44 d-cache-size = <32768>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +110045 dcr-controller;
46 dcr-access-method = "native";
47 };
48 };
49
50 memory {
51 device_type = "memory";
Stefan Roese59e1d492009-10-22 21:14:03 +000052 reg = <0x0 0x00000000 0x0 0x00000000>; /* Filled in by U-Boot */
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +110053 };
54
55 UIC0: interrupt-controller0 {
56 compatible = "ibm,uic-440spe","ibm,uic";
57 interrupt-controller;
58 cell-index = <0>;
David Gibson71f34972008-05-15 16:46:39 +100059 dcr-reg = <0x0c0 0x009>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +110060 #address-cells = <0>;
61 #size-cells = <0>;
62 #interrupt-cells = <2>;
63 };
64
65 UIC1: interrupt-controller1 {
66 compatible = "ibm,uic-440spe","ibm,uic";
67 interrupt-controller;
68 cell-index = <1>;
David Gibson71f34972008-05-15 16:46:39 +100069 dcr-reg = <0x0d0 0x009>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +110070 #address-cells = <0>;
71 #size-cells = <0>;
72 #interrupt-cells = <2>;
David Gibson71f34972008-05-15 16:46:39 +100073 interrupts = <0x1e 0x4 0x1f 0x4>; /* cascade */
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +110074 interrupt-parent = <&UIC0>;
75 };
76
77 UIC2: interrupt-controller2 {
78 compatible = "ibm,uic-440spe","ibm,uic";
79 interrupt-controller;
80 cell-index = <2>;
David Gibson71f34972008-05-15 16:46:39 +100081 dcr-reg = <0x0e0 0x009>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +110082 #address-cells = <0>;
83 #size-cells = <0>;
84 #interrupt-cells = <2>;
David Gibson71f34972008-05-15 16:46:39 +100085 interrupts = <0xa 0x4 0xb 0x4>; /* cascade */
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +110086 interrupt-parent = <&UIC0>;
87 };
88
89 UIC3: interrupt-controller3 {
90 compatible = "ibm,uic-440spe","ibm,uic";
91 interrupt-controller;
92 cell-index = <3>;
David Gibson71f34972008-05-15 16:46:39 +100093 dcr-reg = <0x0f0 0x009>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +110094 #address-cells = <0>;
95 #size-cells = <0>;
96 #interrupt-cells = <2>;
David Gibson71f34972008-05-15 16:46:39 +100097 interrupts = <0x10 0x4 0x11 0x4>; /* cascade */
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +110098 interrupt-parent = <&UIC0>;
99 };
100
101 SDR0: sdr {
102 compatible = "ibm,sdr-440spe";
David Gibson71f34972008-05-15 16:46:39 +1000103 dcr-reg = <0x00e 0x002>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100104 };
105
106 CPR0: cpr {
107 compatible = "ibm,cpr-440spe";
David Gibson71f34972008-05-15 16:46:39 +1000108 dcr-reg = <0x00c 0x002>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100109 };
110
111 plb {
112 compatible = "ibm,plb-440spe", "ibm,plb-440gp", "ibm,plb4";
113 #address-cells = <2>;
114 #size-cells = <1>;
Stefan Roese59e1d492009-10-22 21:14:03 +0000115 /* addr-child addr-parent size */
116 ranges = <0x4 0xe0000000 0x4 0xe0000000 0x20000000
117 0xc 0x00000000 0xc 0x00000000 0x20000000
118 0xd 0x00000000 0xd 0x00000000 0x80000000
119 0xd 0x80000000 0xd 0x80000000 0x80000000
120 0xe 0x00000000 0xe 0x00000000 0x80000000
121 0xe 0x80000000 0xe 0x80000000 0x80000000
122 0xf 0x00000000 0xf 0x00000000 0x80000000
123 0xf 0x80000000 0xf 0x80000000 0x80000000>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100124 clock-frequency = <0>; /* Filled in by zImage */
125
126 SDRAM0: sdram {
127 compatible = "ibm,sdram-440spe", "ibm,sdram-405gp";
David Gibson71f34972008-05-15 16:46:39 +1000128 dcr-reg = <0x010 0x002>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100129 };
130
131 MAL0: mcmal {
132 compatible = "ibm,mcmal-440spe", "ibm,mcmal2";
David Gibson71f34972008-05-15 16:46:39 +1000133 dcr-reg = <0x180 0x062>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100134 num-tx-chans = <2>;
135 num-rx-chans = <1>;
136 interrupt-parent = <&MAL0>;
David Gibson71f34972008-05-15 16:46:39 +1000137 interrupts = <0x0 0x1 0x2 0x3 0x4>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100138 #interrupt-cells = <1>;
139 #address-cells = <0>;
140 #size-cells = <0>;
David Gibson71f34972008-05-15 16:46:39 +1000141 interrupt-map = </*TXEOB*/ 0x0 &UIC1 0x6 0x4
142 /*RXEOB*/ 0x1 &UIC1 0x7 0x4
143 /*SERR*/ 0x2 &UIC1 0x1 0x4
144 /*TXDE*/ 0x3 &UIC1 0x2 0x4
145 /*RXDE*/ 0x4 &UIC1 0x3 0x4>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100146 };
147
148 POB0: opb {
Stefan Roese3db3ba02008-02-22 02:21:37 +1100149 compatible = "ibm,opb-440spe", "ibm,opb-440gp", "ibm,opb";
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100150 #address-cells = <1>;
151 #size-cells = <1>;
David Gibson71f34972008-05-15 16:46:39 +1000152 ranges = <0x00000000 0x00000004 0xe0000000 0x20000000>;
Stefan Roese3db3ba02008-02-22 02:21:37 +1100153 clock-frequency = <0>; /* Filled in by zImage */
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100154
155 EBC0: ebc {
156 compatible = "ibm,ebc-440spe", "ibm,ebc-440gp", "ibm,ebc";
David Gibson71f34972008-05-15 16:46:39 +1000157 dcr-reg = <0x012 0x002>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100158 #address-cells = <2>;
159 #size-cells = <1>;
160 clock-frequency = <0>; /* Filled in by zImage */
David Gibson71f34972008-05-15 16:46:39 +1000161 interrupts = <0x5 0x1>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100162 interrupt-parent = <&UIC1>;
163 };
164
165 UART0: serial@10000200 {
Stefan Roese3db3ba02008-02-22 02:21:37 +1100166 device_type = "serial";
167 compatible = "ns16550";
David Gibson71f34972008-05-15 16:46:39 +1000168 reg = <0x10000200 0x00000008>;
169 virtual-reg = <0xa0000200>;
Stefan Roese3db3ba02008-02-22 02:21:37 +1100170 clock-frequency = <0>; /* Filled in by zImage */
David Gibson71f34972008-05-15 16:46:39 +1000171 current-speed = <115200>;
Stefan Roese3db3ba02008-02-22 02:21:37 +1100172 interrupt-parent = <&UIC0>;
David Gibson71f34972008-05-15 16:46:39 +1000173 interrupts = <0x0 0x4>;
Stefan Roese3db3ba02008-02-22 02:21:37 +1100174 };
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100175
176 UART1: serial@10000300 {
Stefan Roese3db3ba02008-02-22 02:21:37 +1100177 device_type = "serial";
178 compatible = "ns16550";
David Gibson71f34972008-05-15 16:46:39 +1000179 reg = <0x10000300 0x00000008>;
180 virtual-reg = <0xa0000300>;
Stefan Roese3db3ba02008-02-22 02:21:37 +1100181 clock-frequency = <0>;
182 current-speed = <0>;
183 interrupt-parent = <&UIC0>;
David Gibson71f34972008-05-15 16:46:39 +1000184 interrupts = <0x1 0x4>;
Stefan Roese3db3ba02008-02-22 02:21:37 +1100185 };
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100186
187
188 UART2: serial@10000600 {
Stefan Roese3db3ba02008-02-22 02:21:37 +1100189 device_type = "serial";
190 compatible = "ns16550";
David Gibson71f34972008-05-15 16:46:39 +1000191 reg = <0x10000600 0x00000008>;
192 virtual-reg = <0xa0000600>;
Stefan Roese3db3ba02008-02-22 02:21:37 +1100193 clock-frequency = <0>;
194 current-speed = <0>;
195 interrupt-parent = <&UIC1>;
David Gibson71f34972008-05-15 16:46:39 +1000196 interrupts = <0x5 0x4>;
Stefan Roese3db3ba02008-02-22 02:21:37 +1100197 };
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100198
199 IIC0: i2c@10000400 {
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100200 compatible = "ibm,iic-440spe", "ibm,iic-440gp", "ibm,iic";
David Gibson71f34972008-05-15 16:46:39 +1000201 reg = <0x10000400 0x00000014>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100202 interrupt-parent = <&UIC0>;
David Gibson71f34972008-05-15 16:46:39 +1000203 interrupts = <0x2 0x4>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100204 };
205
206 IIC1: i2c@10000500 {
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100207 compatible = "ibm,iic-440spe", "ibm,iic-440gp", "ibm,iic";
David Gibson71f34972008-05-15 16:46:39 +1000208 reg = <0x10000500 0x00000014>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100209 interrupt-parent = <&UIC0>;
David Gibson71f34972008-05-15 16:46:39 +1000210 interrupts = <0x3 0x4>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100211 };
212
213 EMAC0: ethernet@10000800 {
David Gibson71f34972008-05-15 16:46:39 +1000214 linux,network-index = <0x0>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100215 device_type = "network";
216 compatible = "ibm,emac-440spe", "ibm,emac4";
217 interrupt-parent = <&UIC1>;
David Gibson71f34972008-05-15 16:46:39 +1000218 interrupts = <0x1c 0x4 0x1d 0x4>;
Grant Erickson05781cc2008-07-08 08:03:11 +1000219 reg = <0x10000800 0x00000074>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100220 local-mac-address = [000000000000];
221 mal-device = <&MAL0>;
222 mal-tx-channel = <0>;
223 mal-rx-channel = <0>;
224 cell-index = <0>;
David Gibson71f34972008-05-15 16:46:39 +1000225 max-frame-size = <9000>;
226 rx-fifo-size = <4096>;
227 tx-fifo-size = <2048>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100228 phy-mode = "gmii";
David Gibson71f34972008-05-15 16:46:39 +1000229 phy-map = <0x00000000>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100230 has-inverted-stacr-oc;
231 has-new-stacr-staopc;
232 };
233 };
234
235 PCIX0: pci@c0ec00000 {
236 device_type = "pci";
237 #interrupt-cells = <1>;
238 #size-cells = <2>;
239 #address-cells = <3>;
240 compatible = "ibm,plb-pcix-440spe", "ibm,plb-pcix";
241 primary;
242 large-inbound-windows;
243 enable-msi-hole;
David Gibson71f34972008-05-15 16:46:39 +1000244 reg = <0x0000000c 0x0ec00000 0x00000008 /* Config space access */
245 0x00000000 0x00000000 0x00000000 /* no IACK cycles */
246 0x0000000c 0x0ed00000 0x00000004 /* Special cycles */
247 0x0000000c 0x0ec80000 0x00000100 /* Internal registers */
248 0x0000000c 0x0ec80100 0x000000fc>; /* Internal messaging registers */
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100249
250 /* Outbound ranges, one memory and one IO,
251 * later cannot be changed
252 */
David Gibson71f34972008-05-15 16:46:39 +1000253 ranges = <0x02000000 0x00000000 0x80000000 0x0000000d 0x80000000 0x00000000 0x80000000
254 0x01000000 0x00000000 0x00000000 0x0000000c 0x08000000 0x00000000 0x00010000>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100255
256 /* Inbound 2GB range starting at 0 */
David Gibson71f34972008-05-15 16:46:39 +1000257 dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100258
259 /* This drives busses 0 to 0xf */
David Gibson71f34972008-05-15 16:46:39 +1000260 bus-range = <0x0 0xf>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100261
262 /*
263 * On Katmai, the following PCI-X interrupts signals
264 * have to be enabled via jumpers (only INTA is
265 * enabled per default):
266 *
267 * INTB: J3: 1-2
268 * INTC: J2: 1-2
269 * INTD: J1: 1-2
270 */
David Gibson71f34972008-05-15 16:46:39 +1000271 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100272 interrupt-map = <
273 /* IDSEL 1 */
David Gibson71f34972008-05-15 16:46:39 +1000274 0x800 0x0 0x0 0x1 &UIC1 0x14 0x8
275 0x800 0x0 0x0 0x2 &UIC1 0x13 0x8
276 0x800 0x0 0x0 0x3 &UIC1 0x12 0x8
277 0x800 0x0 0x0 0x4 &UIC1 0x11 0x8
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100278 >;
279 };
280
281 PCIE0: pciex@d00000000 {
282 device_type = "pci";
283 #interrupt-cells = <1>;
284 #size-cells = <2>;
285 #address-cells = <3>;
Stefan Roeseaccf5ef2007-12-21 15:39:38 +1100286 compatible = "ibm,plb-pciex-440spe", "ibm,plb-pciex";
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100287 primary;
David Gibson71f34972008-05-15 16:46:39 +1000288 port = <0x0>; /* port number */
289 reg = <0x0000000d 0x00000000 0x20000000 /* Config space access */
290 0x0000000c 0x10000000 0x00001000>; /* Registers */
291 dcr-reg = <0x100 0x020>;
292 sdr-base = <0x300>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100293
294 /* Outbound ranges, one memory and one IO,
295 * later cannot be changed
296 */
David Gibson71f34972008-05-15 16:46:39 +1000297 ranges = <0x02000000 0x00000000 0x80000000 0x0000000e 0x00000000 0x00000000 0x80000000
298 0x01000000 0x00000000 0x00000000 0x0000000f 0x80000000 0x00000000 0x00010000>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100299
300 /* Inbound 2GB range starting at 0 */
David Gibson71f34972008-05-15 16:46:39 +1000301 dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100302
303 /* This drives busses 10 to 0x1f */
David Gibson71f34972008-05-15 16:46:39 +1000304 bus-range = <0x10 0x1f>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100305
306 /* Legacy interrupts (note the weird polarity, the bridge seems
307 * to invert PCIe legacy interrupts).
308 * We are de-swizzling here because the numbers are actually for
309 * port of the root complex virtual P2P bridge. But I want
310 * to avoid putting a node for it in the tree, so the numbers
311 * below are basically de-swizzled numbers.
312 * The real slot is on idsel 0, so the swizzling is 1:1
313 */
David Gibson71f34972008-05-15 16:46:39 +1000314 interrupt-map-mask = <0x0 0x0 0x0 0x7>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100315 interrupt-map = <
David Gibson71f34972008-05-15 16:46:39 +1000316 0x0 0x0 0x0 0x1 &UIC3 0x0 0x4 /* swizzled int A */
317 0x0 0x0 0x0 0x2 &UIC3 0x1 0x4 /* swizzled int B */
318 0x0 0x0 0x0 0x3 &UIC3 0x2 0x4 /* swizzled int C */
319 0x0 0x0 0x0 0x4 &UIC3 0x3 0x4 /* swizzled int D */>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100320 };
321
322 PCIE1: pciex@d20000000 {
323 device_type = "pci";
324 #interrupt-cells = <1>;
325 #size-cells = <2>;
326 #address-cells = <3>;
Stefan Roeseaccf5ef2007-12-21 15:39:38 +1100327 compatible = "ibm,plb-pciex-440spe", "ibm,plb-pciex";
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100328 primary;
David Gibson71f34972008-05-15 16:46:39 +1000329 port = <0x1>; /* port number */
330 reg = <0x0000000d 0x20000000 0x20000000 /* Config space access */
331 0x0000000c 0x10001000 0x00001000>; /* Registers */
332 dcr-reg = <0x120 0x020>;
333 sdr-base = <0x340>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100334
335 /* Outbound ranges, one memory and one IO,
336 * later cannot be changed
337 */
David Gibson71f34972008-05-15 16:46:39 +1000338 ranges = <0x02000000 0x00000000 0x80000000 0x0000000e 0x80000000 0x00000000 0x80000000
339 0x01000000 0x00000000 0x00000000 0x0000000f 0x80010000 0x00000000 0x00010000>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100340
341 /* Inbound 2GB range starting at 0 */
David Gibson71f34972008-05-15 16:46:39 +1000342 dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100343
344 /* This drives busses 10 to 0x1f */
David Gibson71f34972008-05-15 16:46:39 +1000345 bus-range = <0x20 0x2f>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100346
347 /* Legacy interrupts (note the weird polarity, the bridge seems
348 * to invert PCIe legacy interrupts).
349 * We are de-swizzling here because the numbers are actually for
350 * port of the root complex virtual P2P bridge. But I want
351 * to avoid putting a node for it in the tree, so the numbers
352 * below are basically de-swizzled numbers.
353 * The real slot is on idsel 0, so the swizzling is 1:1
354 */
David Gibson71f34972008-05-15 16:46:39 +1000355 interrupt-map-mask = <0x0 0x0 0x0 0x7>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100356 interrupt-map = <
David Gibson71f34972008-05-15 16:46:39 +1000357 0x0 0x0 0x0 0x1 &UIC3 0x4 0x4 /* swizzled int A */
358 0x0 0x0 0x0 0x2 &UIC3 0x5 0x4 /* swizzled int B */
359 0x0 0x0 0x0 0x3 &UIC3 0x6 0x4 /* swizzled int C */
360 0x0 0x0 0x0 0x4 &UIC3 0x7 0x4 /* swizzled int D */>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100361 };
362
363 PCIE2: pciex@d40000000 {
364 device_type = "pci";
365 #interrupt-cells = <1>;
366 #size-cells = <2>;
367 #address-cells = <3>;
Stefan Roeseaccf5ef2007-12-21 15:39:38 +1100368 compatible = "ibm,plb-pciex-440spe", "ibm,plb-pciex";
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100369 primary;
David Gibson71f34972008-05-15 16:46:39 +1000370 port = <0x2>; /* port number */
371 reg = <0x0000000d 0x40000000 0x20000000 /* Config space access */
372 0x0000000c 0x10002000 0x00001000>; /* Registers */
373 dcr-reg = <0x140 0x020>;
374 sdr-base = <0x370>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100375
376 /* Outbound ranges, one memory and one IO,
377 * later cannot be changed
378 */
David Gibson71f34972008-05-15 16:46:39 +1000379 ranges = <0x02000000 0x00000000 0x80000000 0x0000000f 0x00000000 0x00000000 0x80000000
380 0x01000000 0x00000000 0x00000000 0x0000000f 0x80020000 0x00000000 0x00010000>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100381
382 /* Inbound 2GB range starting at 0 */
David Gibson71f34972008-05-15 16:46:39 +1000383 dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100384
385 /* This drives busses 10 to 0x1f */
David Gibson71f34972008-05-15 16:46:39 +1000386 bus-range = <0x30 0x3f>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100387
388 /* Legacy interrupts (note the weird polarity, the bridge seems
389 * to invert PCIe legacy interrupts).
390 * We are de-swizzling here because the numbers are actually for
391 * port of the root complex virtual P2P bridge. But I want
392 * to avoid putting a node for it in the tree, so the numbers
393 * below are basically de-swizzled numbers.
394 * The real slot is on idsel 0, so the swizzling is 1:1
395 */
David Gibson71f34972008-05-15 16:46:39 +1000396 interrupt-map-mask = <0x0 0x0 0x0 0x7>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100397 interrupt-map = <
David Gibson71f34972008-05-15 16:46:39 +1000398 0x0 0x0 0x0 0x1 &UIC3 0x8 0x4 /* swizzled int A */
399 0x0 0x0 0x0 0x2 &UIC3 0x9 0x4 /* swizzled int B */
400 0x0 0x0 0x0 0x3 &UIC3 0xa 0x4 /* swizzled int C */
401 0x0 0x0 0x0 0x4 &UIC3 0xb 0x4 /* swizzled int D */>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100402 };
403 };
404
405 chosen {
406 linux,stdout-path = "/plb/opb/serial@10000200";
407 };
408};