blob: 6d579114406673fd1b97c09f0cdcbb7263b044da [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/kernel/head.S
3 *
4 * Copyright (C) 1994-2002 Russell King
Russell Kinge65f38e2005-06-18 09:33:31 +01005 * Copyright (c) 2003 ARM Limited
6 * All Rights Reserved
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * Kernel startup code for all 32-bit CPUs
13 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/linkage.h>
15#include <linux/init.h>
16
17#include <asm/assembler.h>
18#include <asm/domain.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <asm/ptrace.h>
Sam Ravnborge6ae7442005-09-09 21:08:59 +020020#include <asm/asm-offsets.h>
Nicolas Pitref09b9972005-10-29 21:44:55 +010021#include <asm/memory.h>
Russell King4f7a1812005-05-05 13:11:00 +010022#include <asm/thread_info.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include <asm/system.h>
Catalin Marinase73fc882011-08-23 14:07:23 +010024#include <asm/pgtable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
Jeremy Kerrc2933932010-07-07 11:19:48 +080026#ifdef CONFIG_DEBUG_LL
27#include <mach/debug-macro.S>
28#endif
29
Linus Torvalds1da177e2005-04-16 15:20:36 -070030/*
Nicolas Pitre37d07b72005-10-29 21:44:56 +010031 * swapper_pg_dir is the virtual address of the initial page table.
Russell Kingf06b97f2006-12-11 22:29:16 +000032 * We place the page tables 16K below KERNEL_RAM_VADDR. Therefore, we must
33 * make sure that KERNEL_RAM_VADDR is correctly set. Currently, we expect
Nicolas Pitre37d07b72005-10-29 21:44:56 +010034 * the least significant 16 bits to be 0x8000, but we could probably
Russell Kingf06b97f2006-12-11 22:29:16 +000035 * relax this restriction to KERNEL_RAM_VADDR >= PAGE_OFFSET + 0x4000.
Linus Torvalds1da177e2005-04-16 15:20:36 -070036 */
Russell King72a20e22011-01-04 19:04:00 +000037#define KERNEL_RAM_VADDR (PAGE_OFFSET + TEXT_OFFSET)
Russell Kingf06b97f2006-12-11 22:29:16 +000038#if (KERNEL_RAM_VADDR & 0xffff) != 0x8000
39#error KERNEL_RAM_VADDR must start at 0xXXXX8000
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#endif
41
Catalin Marinas1b6ba462011-11-22 17:30:29 +000042#ifdef CONFIG_ARM_LPAE
43 /* LPAE requires an additional page for the PGD */
44#define PG_DIR_SIZE 0x5000
45#define PMD_ORDER 3
46#else
Catalin Marinase73fc882011-08-23 14:07:23 +010047#define PG_DIR_SIZE 0x4000
48#define PMD_ORDER 2
Catalin Marinas1b6ba462011-11-22 17:30:29 +000049#endif
Catalin Marinase73fc882011-08-23 14:07:23 +010050
Linus Torvalds1da177e2005-04-16 15:20:36 -070051 .globl swapper_pg_dir
Catalin Marinase73fc882011-08-23 14:07:23 +010052 .equ swapper_pg_dir, KERNEL_RAM_VADDR - PG_DIR_SIZE
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Russell King72a20e22011-01-04 19:04:00 +000054 .macro pgtbl, rd, phys
Catalin Marinase73fc882011-08-23 14:07:23 +010055 add \rd, \phys, #TEXT_OFFSET - PG_DIR_SIZE
Linus Torvalds1da177e2005-04-16 15:20:36 -070056 .endm
Nicolas Pitre37d07b72005-10-29 21:44:56 +010057
58#ifdef CONFIG_XIP_KERNEL
Nicolas Pitree98ff7f2007-02-22 16:18:09 +010059#define KERNEL_START XIP_VIRT_ADDR(CONFIG_XIP_PHYS_ADDR)
60#define KERNEL_END _edata_loc
Linus Torvalds1da177e2005-04-16 15:20:36 -070061#else
Nicolas Pitree98ff7f2007-02-22 16:18:09 +010062#define KERNEL_START KERNEL_RAM_VADDR
63#define KERNEL_END _end
Linus Torvalds1da177e2005-04-16 15:20:36 -070064#endif
65
66/*
67 * Kernel startup entry point.
68 * ---------------------------
69 *
70 * This is normally called from the decompressor code. The requirements
71 * are: MMU = off, D-cache = off, I-cache = dont care, r0 = 0,
Grant Likely4c2896e2011-04-28 14:27:20 -060072 * r1 = machine nr, r2 = atags or dtb pointer.
Linus Torvalds1da177e2005-04-16 15:20:36 -070073 *
74 * This code is mostly position independent, so if you link the kernel at
75 * 0xc0008000, you call this at __pa(0xc0008000).
76 *
77 * See linux/arch/arm/tools/mach-types for the complete list of machine
78 * numbers for r1.
79 *
80 * We're trying to keep crap to a minimum; DO NOT add any machine specific
81 * crap here - that's what the boot loader (or in extreme, well justified
82 * circumstances, zImage) is for.
83 */
Dave Martin540b5732011-07-13 15:53:30 +010084 .arm
85
Tim Abbott2abc1c52009-10-02 16:32:46 -040086 __HEAD
Linus Torvalds1da177e2005-04-16 15:20:36 -070087ENTRY(stext)
Dave Martin540b5732011-07-13 15:53:30 +010088
89 THUMB( adr r9, BSYM(1f) ) @ Kernel is always entered in ARM.
90 THUMB( bx r9 ) @ If this is a Thumb-2 kernel,
91 THUMB( .thumb ) @ switch to Thumb now.
92 THUMB(1: )
93
Catalin Marinasb86040a2009-07-24 12:32:54 +010094 setmode PSR_F_BIT | PSR_I_BIT | SVC_MODE, r9 @ ensure svc mode
Linus Torvalds1da177e2005-04-16 15:20:36 -070095 @ and irqs disabled
Russell King0f44ba12006-02-24 21:04:56 +000096 mrc p15, 0, r9, c0, c0 @ get processor id
Linus Torvalds1da177e2005-04-16 15:20:36 -070097 bl __lookup_processor_type @ r5=procinfo r9=cpuid
98 movs r10, r5 @ invalid processor (r5=0)?
Dave Martina75e5242010-11-29 19:43:28 +010099 THUMB( it eq ) @ force fixup-able long branch encoding
Russell King3c0bdac2005-11-25 15:43:22 +0000100 beq __error_p @ yes, error 'p'
Russell King0eb0511d2010-11-22 12:06:28 +0000101
Catalin Marinas294064f2012-01-09 12:24:47 +0100102#ifdef CONFIG_ARM_LPAE
103 mrc p15, 0, r3, c0, c1, 4 @ read ID_MMFR0
104 and r3, r3, #0xf @ extract VMSA support
105 cmp r3, #5 @ long-descriptor translation table format?
106 THUMB( it lo ) @ force fixup-able long branch encoding
107 blo __error_p @ only classic page table format
108#endif
109
Russell King72a20e22011-01-04 19:04:00 +0000110#ifndef CONFIG_XIP_KERNEL
111 adr r3, 2f
112 ldmia r3, {r4, r8}
113 sub r4, r3, r4 @ (PHYS_OFFSET - PAGE_OFFSET)
114 add r8, r8, r4 @ PHYS_OFFSET
115#else
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400116 ldr r8, =PHYS_OFFSET @ always constant in this case
Russell King72a20e22011-01-04 19:04:00 +0000117#endif
118
Russell King0eb0511d2010-11-22 12:06:28 +0000119 /*
Grant Likely4c2896e2011-04-28 14:27:20 -0600120 * r1 = machine no, r2 = atags or dtb,
Russell King72a20e22011-01-04 19:04:00 +0000121 * r8 = phys_offset, r9 = cpuid, r10 = procinfo
Russell King0eb0511d2010-11-22 12:06:28 +0000122 */
Bill Gatliff9d20fdd2007-05-31 22:02:22 +0100123 bl __vet_atags
Russell Kingf00ec482010-09-04 10:47:48 +0100124#ifdef CONFIG_SMP_ON_UP
125 bl __fixup_smp
126#endif
Russell Kingdc21af92011-01-04 19:09:43 +0000127#ifdef CONFIG_ARM_PATCH_PHYS_VIRT
128 bl __fixup_pv_table
129#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130 bl __create_page_tables
131
132 /*
133 * The following calls CPU specific code in a position independent
134 * manner. See arch/arm/mm/proc-*.S for details. r10 = base of
Russell King6fc31d52011-01-12 17:50:42 +0000135 * xxx_proc_info structure selected by __lookup_processor_type
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 * above. On return, the CPU will be ready for the MMU to be
137 * turned on, and r0 will hold the CPU control register value.
138 */
Russell Kinga4ae4132010-10-04 16:22:34 +0100139 ldr r13, =__mmap_switched @ address to jump to after
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140 @ mmu has been enabled
Russell King00945012010-10-04 17:56:13 +0100141 adr lr, BSYM(1f) @ return (PIC) address
Catalin Marinasd4279582011-05-26 11:22:44 +0100142 mov r8, r4 @ set TTBR1 to swapper_pg_dir
Catalin Marinasb86040a2009-07-24 12:32:54 +0100143 ARM( add pc, r10, #PROCINFO_INITFUNC )
144 THUMB( add r12, r10, #PROCINFO_INITFUNC )
145 THUMB( mov pc, r12 )
Russell King00945012010-10-04 17:56:13 +01001461: b __enable_mmu
Catalin Marinas93ed3972008-08-28 11:22:32 +0100147ENDPROC(stext)
Russell Kinga4ae4132010-10-04 16:22:34 +0100148 .ltorg
Russell King72a20e22011-01-04 19:04:00 +0000149#ifndef CONFIG_XIP_KERNEL
1502: .long .
151 .long PAGE_OFFSET
152#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153
154/*
155 * Setup the initial page tables. We only setup the barest
156 * amount which are required to get the kernel running, which
157 * generally means mapping in the kernel code.
158 *
Russell King72a20e22011-01-04 19:04:00 +0000159 * r8 = phys_offset, r9 = cpuid, r10 = procinfo
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160 *
161 * Returns:
Russell King786f1b72010-10-04 17:51:54 +0100162 * r0, r3, r5-r7 corrupted
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163 * r4 = physical page table address
164 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165__create_page_tables:
Russell King72a20e22011-01-04 19:04:00 +0000166 pgtbl r4, r8 @ page table address
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167
168 /*
Catalin Marinase73fc882011-08-23 14:07:23 +0100169 * Clear the swapper page table
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170 */
171 mov r0, r4
172 mov r3, #0
Catalin Marinase73fc882011-08-23 14:07:23 +0100173 add r6, r0, #PG_DIR_SIZE
Linus Torvalds1da177e2005-04-16 15:20:36 -07001741: str r3, [r0], #4
175 str r3, [r0], #4
176 str r3, [r0], #4
177 str r3, [r0], #4
178 teq r0, r6
179 bne 1b
180
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000181#ifdef CONFIG_ARM_LPAE
182 /*
183 * Build the PGD table (first level) to point to the PMD table. A PGD
184 * entry is 64-bit wide.
185 */
186 mov r0, r4
187 add r3, r4, #0x1000 @ first PMD table address
188 orr r3, r3, #3 @ PGD block type
189 mov r6, #4 @ PTRS_PER_PGD
190 mov r7, #1 << (55 - 32) @ L_PGD_SWAPPER
1911: str r3, [r0], #4 @ set bottom PGD entry bits
192 str r7, [r0], #4 @ set top PGD entry bits
193 add r3, r3, #0x1000 @ next PMD table
194 subs r6, r6, #1
195 bne 1b
196
197 add r4, r4, #0x1000 @ point to the PMD tables
198#endif
199
Russell King8799ee92006-06-29 18:24:21 +0100200 ldr r7, [r10, #PROCINFO_MM_MMUFLAGS] @ mm_mmuflags
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201
202 /*
Russell King786f1b72010-10-04 17:51:54 +0100203 * Create identity mapping to cater for __enable_mmu.
204 * This identity mapping will be removed by paging_init().
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205 */
Will Deacon72662e02011-11-23 12:03:27 +0000206 adr r0, __turn_mmu_on_loc
Russell King786f1b72010-10-04 17:51:54 +0100207 ldmia r0, {r3, r5, r6}
208 sub r0, r0, r3 @ virt->phys offset
Will Deacon72662e02011-11-23 12:03:27 +0000209 add r5, r5, r0 @ phys __turn_mmu_on
210 add r6, r6, r0 @ phys __turn_mmu_on_end
Catalin Marinase73fc882011-08-23 14:07:23 +0100211 mov r5, r5, lsr #SECTION_SHIFT
212 mov r6, r6, lsr #SECTION_SHIFT
Russell King786f1b72010-10-04 17:51:54 +0100213
Catalin Marinase73fc882011-08-23 14:07:23 +01002141: orr r3, r7, r5, lsl #SECTION_SHIFT @ flags + kernel base
215 str r3, [r4, r5, lsl #PMD_ORDER] @ identity mapping
216 cmp r5, r6
217 addlo r5, r5, #1 @ next section
218 blo 1b
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219
220 /*
221 * Now setup the pagetables for our kernel direct
Lennert Buytenhek2552fc22006-09-29 21:14:05 +0100222 * mapped region.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223 */
Russell King786f1b72010-10-04 17:51:54 +0100224 mov r3, pc
Catalin Marinase73fc882011-08-23 14:07:23 +0100225 mov r3, r3, lsr #SECTION_SHIFT
226 orr r3, r7, r3, lsl #SECTION_SHIFT
227 add r0, r4, #(KERNEL_START & 0xff000000) >> (SECTION_SHIFT - PMD_ORDER)
228 str r3, [r0, #((KERNEL_START & 0x00f00000) >> SECTION_SHIFT) << PMD_ORDER]!
Nicolas Pitree98ff7f2007-02-22 16:18:09 +0100229 ldr r6, =(KERNEL_END - 1)
Catalin Marinase73fc882011-08-23 14:07:23 +0100230 add r0, r0, #1 << PMD_ORDER
231 add r6, r4, r6, lsr #(SECTION_SHIFT - PMD_ORDER)
Nicolas Pitree98ff7f2007-02-22 16:18:09 +01002321: cmp r0, r6
Catalin Marinase73fc882011-08-23 14:07:23 +0100233 add r3, r3, #1 << SECTION_SHIFT
234 strls r3, [r0], #1 << PMD_ORDER
Nicolas Pitree98ff7f2007-02-22 16:18:09 +0100235 bls 1b
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236
Nicolas Pitreec3622d2007-02-21 15:32:28 +0100237#ifdef CONFIG_XIP_KERNEL
238 /*
239 * Map some ram to cover our .data and .bss areas.
240 */
Russell King72a20e22011-01-04 19:04:00 +0000241 add r3, r8, #TEXT_OFFSET
242 orr r3, r3, r7
Catalin Marinase73fc882011-08-23 14:07:23 +0100243 add r0, r4, #(KERNEL_RAM_VADDR & 0xff000000) >> (SECTION_SHIFT - PMD_ORDER)
244 str r3, [r0, #(KERNEL_RAM_VADDR & 0x00f00000) >> (SECTION_SHIFT - PMD_ORDER)]!
Nicolas Pitreec3622d2007-02-21 15:32:28 +0100245 ldr r6, =(_end - 1)
246 add r0, r0, #4
Catalin Marinase73fc882011-08-23 14:07:23 +0100247 add r6, r4, r6, lsr #(SECTION_SHIFT - PMD_ORDER)
Nicolas Pitreec3622d2007-02-21 15:32:28 +01002481: cmp r0, r6
249 add r3, r3, #1 << 20
250 strls r3, [r0], #4
251 bls 1b
252#endif
253
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254 /*
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000255 * Then map boot params address in r2 or the first 1MB (2MB with LPAE)
256 * of ram if boot params address is not specified.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 */
Catalin Marinase73fc882011-08-23 14:07:23 +0100258 mov r0, r2, lsr #SECTION_SHIFT
259 movs r0, r0, lsl #SECTION_SHIFT
Rob Herring4d901c42011-02-02 16:33:17 +0100260 moveq r0, r8
261 sub r3, r0, r8
262 add r3, r3, #PAGE_OFFSET
Catalin Marinase73fc882011-08-23 14:07:23 +0100263 add r3, r4, r3, lsr #(SECTION_SHIFT - PMD_ORDER)
Rob Herring4d901c42011-02-02 16:33:17 +0100264 orr r6, r7, r0
265 str r6, [r3]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266
Russell Kingc77b0422005-07-01 11:56:55 +0100267#ifdef CONFIG_DEBUG_LL
Jeremy Kerrc2933932010-07-07 11:19:48 +0800268#ifndef CONFIG_DEBUG_ICEDCC
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269 /*
270 * Map in IO space for serial debugging.
271 * This allows debug messages to be output
272 * via a serial console before paging_init.
273 */
Nicolas Pitre639da5e2011-08-31 22:55:46 -0400274 addruart r7, r3, r0
Jeremy Kerrc2933932010-07-07 11:19:48 +0800275
Catalin Marinase73fc882011-08-23 14:07:23 +0100276 mov r3, r3, lsr #SECTION_SHIFT
277 mov r3, r3, lsl #PMD_ORDER
Jeremy Kerrc2933932010-07-07 11:19:48 +0800278
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279 add r0, r4, r3
280 rsb r3, r3, #0x4000 @ PTRS_PER_PGD*sizeof(long)
281 cmp r3, #0x0800 @ limit to 512MB
282 movhi r3, #0x0800
283 add r6, r0, r3
Catalin Marinase73fc882011-08-23 14:07:23 +0100284 mov r3, r7, lsr #SECTION_SHIFT
Jeremy Kerrc2933932010-07-07 11:19:48 +0800285 ldr r7, [r10, #PROCINFO_IO_MMUFLAGS] @ io_mmuflags
Catalin Marinase73fc882011-08-23 14:07:23 +0100286 orr r3, r7, r3, lsl #SECTION_SHIFT
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000287#ifdef CONFIG_ARM_LPAE
288 mov r7, #1 << (54 - 32) @ XN
289#else
290 orr r3, r3, #PMD_SECT_XN
291#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002921: str r3, [r0], #4
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000293#ifdef CONFIG_ARM_LPAE
294 str r7, [r0], #4
295#endif
Catalin Marinase73fc882011-08-23 14:07:23 +0100296 add r3, r3, #1 << SECTION_SHIFT
297 cmp r0, r6
298 blo 1b
Jeremy Kerrc2933932010-07-07 11:19:48 +0800299
300#else /* CONFIG_DEBUG_ICEDCC */
301 /* we don't need any serial debugging mappings for ICEDCC */
302 ldr r7, [r10, #PROCINFO_IO_MMUFLAGS] @ io_mmuflags
303#endif /* !CONFIG_DEBUG_ICEDCC */
304
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305#if defined(CONFIG_ARCH_NETWINDER) || defined(CONFIG_ARCH_CATS)
306 /*
Russell King3c0bdac2005-11-25 15:43:22 +0000307 * If we're using the NetWinder or CATS, we also need to map
308 * in the 16550-type serial port for the debug messages
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309 */
Catalin Marinase73fc882011-08-23 14:07:23 +0100310 add r0, r4, #0xff000000 >> (SECTION_SHIFT - PMD_ORDER)
Russell Kingc77b0422005-07-01 11:56:55 +0100311 orr r3, r7, #0x7c000000
312 str r3, [r0]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314#ifdef CONFIG_ARCH_RPC
315 /*
316 * Map in screen at 0x02000000 & SCREEN2_BASE
317 * Similar reasons here - for debug. This is
318 * only for Acorn RiscPC architectures.
319 */
Catalin Marinase73fc882011-08-23 14:07:23 +0100320 add r0, r4, #0x02000000 >> (SECTION_SHIFT - PMD_ORDER)
Russell Kingc77b0422005-07-01 11:56:55 +0100321 orr r3, r7, #0x02000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322 str r3, [r0]
Catalin Marinase73fc882011-08-23 14:07:23 +0100323 add r0, r4, #0xd8000000 >> (SECTION_SHIFT - PMD_ORDER)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 str r3, [r0]
325#endif
Russell Kingc77b0422005-07-01 11:56:55 +0100326#endif
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000327#ifdef CONFIG_ARM_LPAE
328 sub r4, r4, #0x1000 @ point to the PGD table
329#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100331ENDPROC(__create_page_tables)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 .ltorg
Dave Martin4f79a5d2010-11-29 19:43:24 +0100333 .align
Will Deacon72662e02011-11-23 12:03:27 +0000334__turn_mmu_on_loc:
Russell King786f1b72010-10-04 17:51:54 +0100335 .long .
Will Deacon72662e02011-11-23 12:03:27 +0000336 .long __turn_mmu_on
337 .long __turn_mmu_on_end
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338
Russell King00945012010-10-04 17:56:13 +0100339#if defined(CONFIG_SMP)
340 __CPUINIT
341ENTRY(secondary_startup)
342 /*
343 * Common entry point for secondary CPUs.
344 *
345 * Ensure that we're in SVC mode, and IRQs are disabled. Lookup
346 * the processor type - there is no need to check the machine type
347 * as it has already been validated by the primary processor.
348 */
349 setmode PSR_F_BIT | PSR_I_BIT | SVC_MODE, r9
350 mrc p15, 0, r9, c0, c0 @ get processor id
351 bl __lookup_processor_type
352 movs r10, r5 @ invalid processor?
353 moveq r0, #'p' @ yes, error 'p'
Dave Martina75e5242010-11-29 19:43:28 +0100354 THUMB( it eq ) @ force fixup-able long branch encoding
Russell King00945012010-10-04 17:56:13 +0100355 beq __error_p
356
357 /*
358 * Use the page tables supplied from __cpu_up.
359 */
360 adr r4, __secondary_data
361 ldmia r4, {r5, r7, r12} @ address to jump to after
Catalin Marinasd4279582011-05-26 11:22:44 +0100362 sub lr, r4, r5 @ mmu has been enabled
363 ldr r4, [r7, lr] @ get secondary_data.pgdir
364 add r7, r7, #4
365 ldr r8, [r7, lr] @ get secondary_data.swapper_pg_dir
Russell King00945012010-10-04 17:56:13 +0100366 adr lr, BSYM(__enable_mmu) @ return address
367 mov r13, r12 @ __secondary_switched address
368 ARM( add pc, r10, #PROCINFO_INITFUNC ) @ initialise processor
369 @ (return control reg)
370 THUMB( add r12, r10, #PROCINFO_INITFUNC )
371 THUMB( mov pc, r12 )
372ENDPROC(secondary_startup)
373
374 /*
375 * r6 = &secondary_data
376 */
377ENTRY(__secondary_switched)
378 ldr sp, [r7, #4] @ get secondary_data.stack
379 mov fp, #0
380 b secondary_start_kernel
381ENDPROC(__secondary_switched)
382
Dave Martin4f79a5d2010-11-29 19:43:24 +0100383 .align
384
Russell King00945012010-10-04 17:56:13 +0100385 .type __secondary_data, %object
386__secondary_data:
387 .long .
388 .long secondary_data
389 .long __secondary_switched
390#endif /* defined(CONFIG_SMP) */
391
392
393
394/*
395 * Setup common bits before finally enabling the MMU. Essentially
396 * this is just loading the page table pointer and domain access
397 * registers.
Russell King865a4fa2010-10-04 18:02:59 +0100398 *
399 * r0 = cp#15 control register
400 * r1 = machine ID
Grant Likely4c2896e2011-04-28 14:27:20 -0600401 * r2 = atags or dtb pointer
Russell King865a4fa2010-10-04 18:02:59 +0100402 * r4 = page table pointer
403 * r9 = processor ID
404 * r13 = *virtual* address to jump to upon completion
Russell King00945012010-10-04 17:56:13 +0100405 */
406__enable_mmu:
Catalin Marinas8428e842011-11-07 18:05:53 +0100407#if defined(CONFIG_ALIGNMENT_TRAP) && __LINUX_ARM_ARCH__ < 6
Russell King00945012010-10-04 17:56:13 +0100408 orr r0, r0, #CR_A
409#else
410 bic r0, r0, #CR_A
411#endif
412#ifdef CONFIG_CPU_DCACHE_DISABLE
413 bic r0, r0, #CR_C
414#endif
415#ifdef CONFIG_CPU_BPREDICT_DISABLE
416 bic r0, r0, #CR_Z
417#endif
418#ifdef CONFIG_CPU_ICACHE_DISABLE
419 bic r0, r0, #CR_I
420#endif
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000421#ifdef CONFIG_ARM_LPAE
422 mov r5, #0
423 mcrr p15, 0, r4, r5, c2 @ load TTBR0
424#else
Russell King00945012010-10-04 17:56:13 +0100425 mov r5, #(domain_val(DOMAIN_USER, DOMAIN_MANAGER) | \
426 domain_val(DOMAIN_KERNEL, DOMAIN_MANAGER) | \
427 domain_val(DOMAIN_TABLE, DOMAIN_MANAGER) | \
428 domain_val(DOMAIN_IO, DOMAIN_CLIENT))
429 mcr p15, 0, r5, c3, c0, 0 @ load domain access register
430 mcr p15, 0, r4, c2, c0, 0 @ load page table pointer
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000431#endif
Russell King00945012010-10-04 17:56:13 +0100432 b __turn_mmu_on
433ENDPROC(__enable_mmu)
434
435/*
436 * Enable the MMU. This completely changes the structure of the visible
437 * memory space. You will not be able to trace execution through this.
438 * If you have an enquiry about this, *please* check the linux-arm-kernel
439 * mailing list archives BEFORE sending another post to the list.
440 *
441 * r0 = cp#15 control register
Russell King865a4fa2010-10-04 18:02:59 +0100442 * r1 = machine ID
Grant Likely4c2896e2011-04-28 14:27:20 -0600443 * r2 = atags or dtb pointer
Russell King865a4fa2010-10-04 18:02:59 +0100444 * r9 = processor ID
Russell King00945012010-10-04 17:56:13 +0100445 * r13 = *virtual* address to jump to upon completion
446 *
447 * other registers depend on the function called upon completion
448 */
449 .align 5
Will Deacon4e8ee7d2011-11-23 12:26:25 +0000450 .pushsection .idmap.text, "ax"
451ENTRY(__turn_mmu_on)
Russell King00945012010-10-04 17:56:13 +0100452 mov r0, r0
Will Deacond675d0b2011-11-22 17:30:28 +0000453 instr_sync
Russell King00945012010-10-04 17:56:13 +0100454 mcr p15, 0, r0, c1, c0, 0 @ write control reg
455 mrc p15, 0, r3, c0, c0, 0 @ read id reg
Will Deacond675d0b2011-11-22 17:30:28 +0000456 instr_sync
Russell King00945012010-10-04 17:56:13 +0100457 mov r3, r3
458 mov r3, r13
459 mov pc, r3
Will Deacon72662e02011-11-23 12:03:27 +0000460__turn_mmu_on_end:
Russell King00945012010-10-04 17:56:13 +0100461ENDPROC(__turn_mmu_on)
Will Deacon4e8ee7d2011-11-23 12:26:25 +0000462 .popsection
Russell King00945012010-10-04 17:56:13 +0100463
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464
Russell Kingf00ec482010-09-04 10:47:48 +0100465#ifdef CONFIG_SMP_ON_UP
Russell King4a9cb362011-02-10 15:25:18 +0000466 __INIT
Russell Kingf00ec482010-09-04 10:47:48 +0100467__fixup_smp:
Russell Kinge98ff0f2011-01-30 16:40:20 +0000468 and r3, r9, #0x000f0000 @ architecture version
469 teq r3, #0x000f0000 @ CPU ID supported?
Russell Kingf00ec482010-09-04 10:47:48 +0100470 bne __fixup_smp_on_up @ no, assume UP
471
Russell Kinge98ff0f2011-01-30 16:40:20 +0000472 bic r3, r9, #0x00ff0000
473 bic r3, r3, #0x0000000f @ mask 0xff00fff0
474 mov r4, #0x41000000
Russell King0eb0511d2010-11-22 12:06:28 +0000475 orr r4, r4, #0x0000b000
Russell Kinge98ff0f2011-01-30 16:40:20 +0000476 orr r4, r4, #0x00000020 @ val 0x4100b020
477 teq r3, r4 @ ARM 11MPCore?
Russell Kingf00ec482010-09-04 10:47:48 +0100478 moveq pc, lr @ yes, assume SMP
479
480 mrc p15, 0, r0, c0, c0, 5 @ read MPIDR
Russell Kinge98ff0f2011-01-30 16:40:20 +0000481 and r0, r0, #0xc0000000 @ multiprocessing extensions and
482 teq r0, #0x80000000 @ not part of a uniprocessor system?
483 moveq pc, lr @ yes, assume SMP
Russell Kingf00ec482010-09-04 10:47:48 +0100484
485__fixup_smp_on_up:
486 adr r0, 1f
Russell King0eb0511d2010-11-22 12:06:28 +0000487 ldmia r0, {r3 - r5}
Russell Kingf00ec482010-09-04 10:47:48 +0100488 sub r3, r0, r3
Russell King0eb0511d2010-11-22 12:06:28 +0000489 add r4, r4, r3
490 add r5, r5, r3
Russell King4a9cb362011-02-10 15:25:18 +0000491 b __do_fixup_smp_on_up
Russell Kingf00ec482010-09-04 10:47:48 +0100492ENDPROC(__fixup_smp)
493
Dave Martin4f79a5d2010-11-29 19:43:24 +0100494 .align
Russell Kingf00ec482010-09-04 10:47:48 +01004951: .word .
496 .word __smpalt_begin
497 .word __smpalt_end
498
499 .pushsection .data
500 .globl smp_on_up
501smp_on_up:
502 ALT_SMP(.long 1)
503 ALT_UP(.long 0)
504 .popsection
Russell Kingf00ec482010-09-04 10:47:48 +0100505#endif
506
Russell King4a9cb362011-02-10 15:25:18 +0000507 .text
508__do_fixup_smp_on_up:
509 cmp r4, r5
510 movhs pc, lr
511 ldmia r4!, {r0, r6}
512 ARM( str r6, [r0, r3] )
513 THUMB( add r0, r0, r3 )
514#ifdef __ARMEB__
515 THUMB( mov r6, r6, ror #16 ) @ Convert word order for big-endian.
516#endif
517 THUMB( strh r6, [r0], #2 ) @ For Thumb-2, store as two halfwords
518 THUMB( mov r6, r6, lsr #16 ) @ to be robust against misaligned r3.
519 THUMB( strh r6, [r0] )
520 b __do_fixup_smp_on_up
521ENDPROC(__do_fixup_smp_on_up)
522
523ENTRY(fixup_smp)
524 stmfd sp!, {r4 - r6, lr}
525 mov r4, r0
526 add r5, r0, r1
527 mov r3, #0
528 bl __do_fixup_smp_on_up
529 ldmfd sp!, {r4 - r6, pc}
530ENDPROC(fixup_smp)
531
Russell Kingdc21af92011-01-04 19:09:43 +0000532#ifdef CONFIG_ARM_PATCH_PHYS_VIRT
533
534/* __fixup_pv_table - patch the stub instructions with the delta between
535 * PHYS_OFFSET and PAGE_OFFSET, which is assumed to be 16MiB aligned and
536 * can be expressed by an immediate shifter operand. The stub instruction
537 * has a form of '(add|sub) rd, rn, #imm'.
538 */
539 __HEAD
540__fixup_pv_table:
541 adr r0, 1f
542 ldmia r0, {r3-r5, r7}
543 sub r3, r0, r3 @ PHYS_OFFSET - PAGE_OFFSET
544 add r4, r4, r3 @ adjust table start address
545 add r5, r5, r3 @ adjust table end address
Nicolas Pitreb511d752011-02-21 06:53:35 +0100546 add r7, r7, r3 @ adjust __pv_phys_offset address
547 str r8, [r7] @ save computed PHYS_OFFSET to __pv_phys_offset
Russell Kingdc21af92011-01-04 19:09:43 +0000548 mov r6, r3, lsr #24 @ constant for add/sub instructions
549 teq r3, r6, lsl #24 @ must be 16MiB aligned
Nicolas Pitreb511d752011-02-21 06:53:35 +0100550THUMB( it ne @ cross section branch )
Russell Kingdc21af92011-01-04 19:09:43 +0000551 bne __error
552 str r6, [r7, #4] @ save to __pv_offset
553 b __fixup_a_pv_table
554ENDPROC(__fixup_pv_table)
555
556 .align
5571: .long .
558 .long __pv_table_begin
559 .long __pv_table_end
5602: .long __pv_phys_offset
561
562 .text
563__fixup_a_pv_table:
Nicolas Pitreb511d752011-02-21 06:53:35 +0100564#ifdef CONFIG_THUMB2_KERNEL
Nicolas Pitredaece592011-08-12 00:14:29 +0100565 lsls r6, #24
566 beq 2f
Nicolas Pitreb511d752011-02-21 06:53:35 +0100567 clz r7, r6
568 lsr r6, #24
569 lsl r6, r7
570 bic r6, #0x0080
571 lsrs r7, #1
572 orrcs r6, #0x0080
573 orr r6, r6, r7, lsl #12
574 orr r6, #0x4000
Nicolas Pitredaece592011-08-12 00:14:29 +0100575 b 2f
5761: add r7, r3
577 ldrh ip, [r7, #2]
Nicolas Pitreb511d752011-02-21 06:53:35 +0100578 and ip, 0x8f00
Nicolas Pitredaece592011-08-12 00:14:29 +0100579 orr ip, r6 @ mask in offset bits 31-24
Nicolas Pitreb511d752011-02-21 06:53:35 +0100580 strh ip, [r7, #2]
Nicolas Pitredaece592011-08-12 00:14:29 +01005812: cmp r4, r5
Nicolas Pitreb511d752011-02-21 06:53:35 +0100582 ldrcc r7, [r4], #4 @ use branch for delay slot
Nicolas Pitredaece592011-08-12 00:14:29 +0100583 bcc 1b
Nicolas Pitreb511d752011-02-21 06:53:35 +0100584 bx lr
585#else
Nicolas Pitredaece592011-08-12 00:14:29 +0100586 b 2f
5871: ldr ip, [r7, r3]
Russell Kingdc21af92011-01-04 19:09:43 +0000588 bic ip, ip, #0x000000ff
Nicolas Pitredaece592011-08-12 00:14:29 +0100589 orr ip, ip, r6 @ mask in offset bits 31-24
Russell Kingdc21af92011-01-04 19:09:43 +0000590 str ip, [r7, r3]
Nicolas Pitredaece592011-08-12 00:14:29 +01005912: cmp r4, r5
Russell Kingdc21af92011-01-04 19:09:43 +0000592 ldrcc r7, [r4], #4 @ use branch for delay slot
Nicolas Pitredaece592011-08-12 00:14:29 +0100593 bcc 1b
Russell Kingdc21af92011-01-04 19:09:43 +0000594 mov pc, lr
Nicolas Pitreb511d752011-02-21 06:53:35 +0100595#endif
Russell Kingdc21af92011-01-04 19:09:43 +0000596ENDPROC(__fixup_a_pv_table)
597
598ENTRY(fixup_pv_table)
599 stmfd sp!, {r4 - r7, lr}
600 ldr r2, 2f @ get address of __pv_phys_offset
601 mov r3, #0 @ no offset
602 mov r4, r0 @ r0 = table start
603 add r5, r0, r1 @ r1 = table size
604 ldr r6, [r2, #4] @ get __pv_offset
605 bl __fixup_a_pv_table
606 ldmfd sp!, {r4 - r7, pc}
607ENDPROC(fixup_pv_table)
608
609 .align
6102: .long __pv_phys_offset
611
612 .data
613 .globl __pv_phys_offset
614 .type __pv_phys_offset, %object
615__pv_phys_offset:
616 .long 0
617 .size __pv_phys_offset, . - __pv_phys_offset
618__pv_offset:
619 .long 0
620#endif
621
Hyok S. Choi75d90832006-03-27 14:58:25 +0100622#include "head-common.S"