blob: d1512553dd1d05198f907f42fd1ac2c5b218f879 [file] [log] [blame]
Jordan Crousef7597bf2012-01-03 08:43:34 -07001/* Copyright (c) 2008-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13#ifndef __ADRENO_H
14#define __ADRENO_H
15
16#include "kgsl_device.h"
17#include "adreno_drawctxt.h"
18#include "adreno_ringbuffer.h"
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -060019#include "kgsl_iommu.h"
liu zhong7dfa2a32012-04-27 19:11:01 -070020#include <mach/ocmem.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070021
22#define DEVICE_3D_NAME "kgsl-3d"
23#define DEVICE_3D0_NAME "kgsl-3d0"
24
25#define ADRENO_DEVICE(device) \
26 KGSL_CONTAINER_OF(device, struct adreno_device, dev)
27
Jordan Crouse4815e9f2012-07-09 15:36:37 -060028#define ADRENO_CHIPID_CORE(_id) (((_id) >> 24) & 0xFF)
29#define ADRENO_CHIPID_MAJOR(_id) (((_id) >> 16) & 0xFF)
30#define ADRENO_CHIPID_MINOR(_id) (((_id) >> 8) & 0xFF)
31#define ADRENO_CHIPID_PATCH(_id) ((_id) & 0xFF)
32
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070033/* Flags to control command packet settings */
Jordan Crousee0ea7622012-01-24 09:32:04 -070034#define KGSL_CMD_FLAGS_NONE 0x00000000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070035#define KGSL_CMD_FLAGS_PMODE 0x00000001
Carter Cooper7ffaba62012-05-24 13:59:53 -060036#define KGSL_CMD_FLAGS_DUMMY_INTR_CMD 0x00000002
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070037
38/* Command identifiers */
Shubhraprakash Dasd23ff4b2012-04-05 16:55:54 -060039#define KGSL_CONTEXT_TO_MEM_IDENTIFIER 0x2EADBEEF
40#define KGSL_CMD_IDENTIFIER 0x2EEDFACE
41#define KGSL_START_OF_IB_IDENTIFIER 0x2EADEABE
42#define KGSL_END_OF_IB_IDENTIFIER 0x2ABEDEAD
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070043
44#ifdef CONFIG_MSM_SCM
45#define ADRENO_DEFAULT_PWRSCALE_POLICY (&kgsl_pwrscale_policy_tz)
Lynus Vaz31754cb2012-02-22 18:07:02 +053046#elif defined CONFIG_MSM_SLEEP_STATS_DEVICE
47#define ADRENO_DEFAULT_PWRSCALE_POLICY (&kgsl_pwrscale_policy_idlestats)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070048#else
49#define ADRENO_DEFAULT_PWRSCALE_POLICY NULL
50#endif
51
Harsh Vardhan Dwivedi715fb832012-05-18 00:24:18 -060052void adreno_debugfs_init(struct kgsl_device *device);
53
Jordan Crousec6b3a992012-02-04 10:23:51 -070054#define ADRENO_ISTORE_START 0x5000 /* Istore offset */
Jeremy Gebbenddf6b572011-09-09 13:39:49 -070055
Shubhraprakash Das4624b552012-06-01 14:08:03 -060056#define ADRENO_NUM_CTX_SWITCH_ALLOWED_BEFORE_DRAW 50
57
Jordan Crousea29a2e02012-08-14 09:09:23 -060058/* One cannot wait forever for the core to idle, so set an upper limit to the
59 * amount of time to wait for the core to go idle
60 */
61
62#define ADRENO_IDLE_TIMEOUT (20 * 1000)
63
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070064enum adreno_gpurev {
65 ADRENO_REV_UNKNOWN = 0,
66 ADRENO_REV_A200 = 200,
Ranjhith Kalisamy938e00f2012-02-17 14:39:47 +053067 ADRENO_REV_A203 = 203,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070068 ADRENO_REV_A205 = 205,
69 ADRENO_REV_A220 = 220,
70 ADRENO_REV_A225 = 225,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +053071 ADRENO_REV_A305 = 305,
Jordan Crouseb4d31bd2012-02-01 22:11:12 -070072 ADRENO_REV_A320 = 320,
liu zhongfd42e622012-05-01 19:18:30 -070073 ADRENO_REV_A330 = 330,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070074};
75
Jordan Crousea78c9172011-07-11 13:14:09 -060076struct adreno_gpudev;
77
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070078struct adreno_device {
79 struct kgsl_device dev; /* Must be first field in this struct */
80 unsigned int chip_id;
81 enum adreno_gpurev gpurev;
Jordan Crouse7501d452012-04-19 08:58:44 -060082 unsigned long gmem_base;
83 unsigned int gmem_size;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070084 struct adreno_context *drawctxt_active;
Jordan Crouse505df9c2011-07-28 08:37:59 -060085 const char *pfp_fwfile;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070086 unsigned int *pfp_fw;
87 size_t pfp_fw_size;
Jordan Crouse505df9c2011-07-28 08:37:59 -060088 const char *pm4_fwfile;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070089 unsigned int *pm4_fw;
90 size_t pm4_fw_size;
91 struct adreno_ringbuffer ringbuffer;
92 unsigned int mharb;
Jordan Crousea78c9172011-07-11 13:14:09 -060093 struct adreno_gpudev *gpudev;
Ranjhith Kalisamy823c1482011-09-05 20:31:07 +053094 unsigned int wait_timeout;
Jeremy Gebbenddf6b572011-09-09 13:39:49 -070095 unsigned int istore_size;
96 unsigned int pix_shader_start;
Jordan Crousec6b3a992012-02-04 10:23:51 -070097 unsigned int instruction_size;
Jeremy Gebbend0ab6ad2012-04-06 11:13:35 -060098 unsigned int ib_check_level;
Tarun Karra3335f142012-06-19 14:11:48 -070099 unsigned int fast_hang_detect;
liu zhong7dfa2a32012-04-27 19:11:01 -0700100 struct ocmem_buf *ocmem_hdl;
liu zhong5af32d92012-08-29 14:36:36 -0600101 unsigned int ocmem_base;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700102};
103
Jordan Crousea78c9172011-07-11 13:14:09 -0600104struct adreno_gpudev {
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700105 /*
106 * These registers are in a different location on A3XX, so define
107 * them in the structure and use them as variables.
108 */
109 unsigned int reg_rbbm_status;
110 unsigned int reg_cp_pfp_ucode_data;
111 unsigned int reg_cp_pfp_ucode_addr;
Shubhraprakash Das4624b552012-06-01 14:08:03 -0600112 /* keeps track of when we need to execute the draw workaround code */
113 int ctx_switches_since_last_draw;
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700114
115 /* GPU specific function hooks */
Vijay Krishnamoorthybef66932012-01-24 09:32:05 -0700116 int (*ctxt_create)(struct adreno_device *, struct adreno_context *);
Jordan Crousea78c9172011-07-11 13:14:09 -0600117 void (*ctxt_save)(struct adreno_device *, struct adreno_context *);
118 void (*ctxt_restore)(struct adreno_device *, struct adreno_context *);
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600119 void (*ctxt_draw_workaround)(struct adreno_device *,
120 struct adreno_context *);
Jordan Crousea78c9172011-07-11 13:14:09 -0600121 irqreturn_t (*irq_handler)(struct adreno_device *);
122 void (*irq_control)(struct adreno_device *, int);
Jordan Crouse156cfbc2012-01-24 09:32:04 -0700123 void * (*snapshot)(struct adreno_device *, void *, int *, int);
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700124 void (*rb_init)(struct adreno_device *, struct adreno_ringbuffer *);
125 void (*start)(struct adreno_device *);
126 unsigned int (*busy_cycles)(struct adreno_device *);
Jordan Crousea78c9172011-07-11 13:14:09 -0600127};
128
Shubhraprakash Dasba6c70b2012-05-31 02:53:06 -0600129/*
130 * struct adreno_recovery_data - Structure that contains all information to
131 * perform gpu recovery from hangs
132 * @ib1 - IB1 that the GPU was executing when hang happened
133 * @context_id - Context which caused the hang
134 * @global_eop - eoptimestamp at time of hang
135 * @rb_buffer - Buffer that holds the commands from good contexts
136 * @rb_size - Number of valid dwords in rb_buffer
137 * @bad_rb_buffer - Buffer that holds commands from the hanging context
138 * bad_rb_size - Number of valid dwords in bad_rb_buffer
139 * @last_valid_ctx_id - The last context from which commands were placed in
140 * ringbuffer before the GPU hung
141 */
142struct adreno_recovery_data {
143 unsigned int ib1;
144 unsigned int context_id;
145 unsigned int global_eop;
146 unsigned int *rb_buffer;
147 unsigned int rb_size;
148 unsigned int *bad_rb_buffer;
149 unsigned int bad_rb_size;
150 unsigned int last_valid_ctx_id;
151};
152
Jordan Crousea78c9172011-07-11 13:14:09 -0600153extern struct adreno_gpudev adreno_a2xx_gpudev;
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700154extern struct adreno_gpudev adreno_a3xx_gpudev;
Jordan Crousea78c9172011-07-11 13:14:09 -0600155
Jordan Crousef7597bf2012-01-03 08:43:34 -0700156/* A2XX register sets defined in adreno_a2xx.c */
157extern const unsigned int a200_registers[];
158extern const unsigned int a220_registers[];
Jeremy Gebben6be78d12012-03-07 16:02:47 -0700159extern const unsigned int a225_registers[];
Jordan Crousef7597bf2012-01-03 08:43:34 -0700160extern const unsigned int a200_registers_count;
161extern const unsigned int a220_registers_count;
Jeremy Gebben6be78d12012-03-07 16:02:47 -0700162extern const unsigned int a225_registers_count;
Jordan Crousef7597bf2012-01-03 08:43:34 -0700163
Jordan Crouse0c2761a2012-02-01 22:11:12 -0700164/* A3XX register set defined in adreno_a3xx.c */
165extern const unsigned int a3xx_registers[];
166extern const unsigned int a3xx_registers_count;
167
Tarun Karra3335f142012-06-19 14:11:48 -0700168extern unsigned int hang_detect_regs[];
169extern const unsigned int hang_detect_regs_count;
170
171
Jordan Crousea29a2e02012-08-14 09:09:23 -0600172int adreno_idle(struct kgsl_device *device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700173void adreno_regread(struct kgsl_device *device, unsigned int offsetwords,
174 unsigned int *value);
175void adreno_regwrite(struct kgsl_device *device, unsigned int offsetwords,
176 unsigned int value);
177
Harsh Vardhan Dwivedi715fb832012-05-18 00:24:18 -0600178int adreno_dump(struct kgsl_device *device, int manual);
179
Harsh Vardhan Dwivedi8cb835b2012-03-29 17:23:11 -0600180struct kgsl_memdesc *adreno_find_region(struct kgsl_device *device,
Jeremy Gebben16e80fa2011-11-30 15:56:29 -0700181 unsigned int pt_base,
182 unsigned int gpuaddr,
183 unsigned int size);
184
185uint8_t *adreno_convertaddr(struct kgsl_device *device,
186 unsigned int pt_base, unsigned int gpuaddr, unsigned int size);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700187
Jordan Crouse233b2092012-04-18 09:31:09 -0600188struct kgsl_memdesc *adreno_find_ctxtmem(struct kgsl_device *device,
189 unsigned int pt_base, unsigned int gpuaddr, unsigned int size);
190
Jordan Crouse156cfbc2012-01-24 09:32:04 -0700191void *adreno_snapshot(struct kgsl_device *device, void *snapshot, int *remain,
192 int hang);
193
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600194int adreno_dump_and_recover(struct kgsl_device *device);
195
Tarun Karra3335f142012-06-19 14:11:48 -0700196unsigned int adreno_hang_detect(struct kgsl_device *device,
197 unsigned int *prev_reg_val);
198
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700199static inline int adreno_is_a200(struct adreno_device *adreno_dev)
200{
201 return (adreno_dev->gpurev == ADRENO_REV_A200);
202}
203
Ranjhith Kalisamy938e00f2012-02-17 14:39:47 +0530204static inline int adreno_is_a203(struct adreno_device *adreno_dev)
205{
206 return (adreno_dev->gpurev == ADRENO_REV_A203);
207}
208
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700209static inline int adreno_is_a205(struct adreno_device *adreno_dev)
210{
Ranjhith Kalisamy938e00f2012-02-17 14:39:47 +0530211 return (adreno_dev->gpurev == ADRENO_REV_A205);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700212}
213
214static inline int adreno_is_a20x(struct adreno_device *adreno_dev)
215{
Ranjhith Kalisamy938e00f2012-02-17 14:39:47 +0530216 return (adreno_dev->gpurev <= 209);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700217}
218
219static inline int adreno_is_a220(struct adreno_device *adreno_dev)
220{
221 return (adreno_dev->gpurev == ADRENO_REV_A220);
222}
223
224static inline int adreno_is_a225(struct adreno_device *adreno_dev)
225{
226 return (adreno_dev->gpurev == ADRENO_REV_A225);
227}
228
229static inline int adreno_is_a22x(struct adreno_device *adreno_dev)
230{
231 return (adreno_dev->gpurev == ADRENO_REV_A220 ||
232 adreno_dev->gpurev == ADRENO_REV_A225);
233}
234
Jordan Crouse196c45b2011-07-28 08:37:57 -0600235static inline int adreno_is_a2xx(struct adreno_device *adreno_dev)
236{
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700237 return (adreno_dev->gpurev <= 299);
238}
239
240static inline int adreno_is_a3xx(struct adreno_device *adreno_dev)
241{
242 return (adreno_dev->gpurev >= 300);
Jordan Crouse196c45b2011-07-28 08:37:57 -0600243}
244
Kevin Matlage48d0e2e2012-04-26 10:52:36 -0600245static inline int adreno_is_a305(struct adreno_device *adreno_dev)
246{
247 return (adreno_dev->gpurev == ADRENO_REV_A305);
248}
249
250static inline int adreno_is_a320(struct adreno_device *adreno_dev)
251{
252 return (adreno_dev->gpurev == ADRENO_REV_A320);
253}
254
Jordan Crousee6b77622012-04-05 16:55:54 -0600255static inline int adreno_rb_ctxtswitch(unsigned int *cmd)
256{
257 return (cmd[0] == cp_nop_packet(1) &&
258 cmd[1] == KGSL_CONTEXT_TO_MEM_IDENTIFIER);
259}
260
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700261/**
262 * adreno_encode_istore_size - encode istore size in CP format
263 * @adreno_dev - The 3D device.
264 *
265 * Encode the istore size into the format expected that the
266 * CP_SET_SHADER_BASES and CP_ME_INIT commands:
267 * bits 31:29 - istore size as encoded by this function
268 * bits 27:16 - vertex shader start offset in instructions
269 * bits 11:0 - pixel shader start offset in instructions.
270 */
271static inline int adreno_encode_istore_size(struct adreno_device *adreno_dev)
272{
273 unsigned int size;
274 /* in a225 the CP microcode multiplies the encoded
275 * value by 3 while decoding.
276 */
277 if (adreno_is_a225(adreno_dev))
278 size = adreno_dev->istore_size/3;
279 else
280 size = adreno_dev->istore_size;
281
282 return (ilog2(size) - 5) << 29;
283}
Jordan Crouse196c45b2011-07-28 08:37:57 -0600284
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600285static inline int __adreno_add_idle_indirect_cmds(unsigned int *cmds,
286 unsigned int nop_gpuaddr)
287{
288 /* Adding an indirect buffer ensures that the prefetch stalls until
289 * the commands in indirect buffer have completed. We need to stall
290 * prefetch with a nop indirect buffer when updating pagetables
291 * because it provides stabler synchronization */
292 *cmds++ = CP_HDR_INDIRECT_BUFFER_PFD;
293 *cmds++ = nop_gpuaddr;
294 *cmds++ = 2;
295 *cmds++ = cp_type3_packet(CP_WAIT_FOR_IDLE, 1);
296 *cmds++ = 0x00000000;
297 return 5;
298}
299
300static inline int adreno_add_change_mh_phys_limit_cmds(unsigned int *cmds,
301 unsigned int new_phys_limit,
302 unsigned int nop_gpuaddr)
303{
304 unsigned int *start = cmds;
305
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600306 *cmds++ = cp_type0_packet(MH_MMU_MPU_END, 1);
307 *cmds++ = new_phys_limit;
308 cmds += __adreno_add_idle_indirect_cmds(cmds, nop_gpuaddr);
309 return cmds - start;
310}
311
312static inline int adreno_add_bank_change_cmds(unsigned int *cmds,
313 int cur_ctx_bank,
314 unsigned int nop_gpuaddr)
315{
316 unsigned int *start = cmds;
317
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600318 *cmds++ = cp_type0_packet(REG_CP_STATE_DEBUG_INDEX, 1);
319 *cmds++ = (cur_ctx_bank ? 0 : 0x20);
320 cmds += __adreno_add_idle_indirect_cmds(cmds, nop_gpuaddr);
321 return cmds - start;
322}
323
324/*
325 * adreno_read_cmds - Add pm4 packets to perform read
326 * @device - Pointer to device structure
327 * @cmds - Pointer to memory where read commands need to be added
328 * @addr - gpu address of the read
329 * @val - The GPU will wait until the data at address addr becomes
330 * equal to value
331 */
332static inline int adreno_add_read_cmds(struct kgsl_device *device,
333 unsigned int *cmds, unsigned int addr,
334 unsigned int val, unsigned int nop_gpuaddr)
335{
336 unsigned int *start = cmds;
337
338 *cmds++ = cp_type3_packet(CP_WAIT_REG_MEM, 5);
339 /* MEM SPACE = memory, FUNCTION = equals */
340 *cmds++ = 0x13;
341 *cmds++ = addr;
342 *cmds++ = val;
343 *cmds++ = 0xFFFFFFFF;
344 *cmds++ = 0xFFFFFFFF;
345 cmds += __adreno_add_idle_indirect_cmds(cmds, nop_gpuaddr);
346 return cmds - start;
347}
348
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700349#endif /*__ADRENO_H */