| Kevin Hilman | e38d92f | 2009-04-29 17:44:58 -0700 | [diff] [blame] | 1 | /* | 
|  | 2 | * TI DaVinci DM644x chip specific setup | 
|  | 3 | * | 
|  | 4 | * Author: Kevin Hilman, Deep Root Systems, LLC | 
|  | 5 | * | 
|  | 6 | * 2007 (c) Deep Root Systems, LLC. This file is licensed under | 
|  | 7 | * the terms of the GNU General Public License version 2. This program | 
|  | 8 | * is licensed "as is" without any warranty of any kind, whether express | 
|  | 9 | * or implied. | 
|  | 10 | */ | 
| Kevin Hilman | e38d92f | 2009-04-29 17:44:58 -0700 | [diff] [blame] | 11 | #include <linux/init.h> | 
|  | 12 | #include <linux/clk.h> | 
| Mark A. Greer | 65e866a | 2009-03-18 12:36:08 -0500 | [diff] [blame] | 13 | #include <linux/serial_8250.h> | 
| Kevin Hilman | e38d92f | 2009-04-29 17:44:58 -0700 | [diff] [blame] | 14 | #include <linux/platform_device.h> | 
| Mark A. Greer | a994955 | 2009-04-15 12:40:35 -0700 | [diff] [blame] | 15 | #include <linux/gpio.h> | 
| Kevin Hilman | e38d92f | 2009-04-29 17:44:58 -0700 | [diff] [blame] | 16 |  | 
| Mark A. Greer | 79c3c0b | 2009-04-15 12:38:58 -0700 | [diff] [blame] | 17 | #include <asm/mach/map.h> | 
|  | 18 |  | 
| Kevin Hilman | e38d92f | 2009-04-29 17:44:58 -0700 | [diff] [blame] | 19 | #include <mach/dm646x.h> | 
| Kevin Hilman | e38d92f | 2009-04-29 17:44:58 -0700 | [diff] [blame] | 20 | #include <mach/cputype.h> | 
|  | 21 | #include <mach/edma.h> | 
|  | 22 | #include <mach/irqs.h> | 
|  | 23 | #include <mach/psc.h> | 
|  | 24 | #include <mach/mux.h> | 
| Mark A. Greer | f64691b | 2009-04-15 12:40:11 -0700 | [diff] [blame] | 25 | #include <mach/time.h> | 
| Mark A. Greer | 65e866a | 2009-03-18 12:36:08 -0500 | [diff] [blame] | 26 | #include <mach/serial.h> | 
| Mark A. Greer | 79c3c0b | 2009-04-15 12:38:58 -0700 | [diff] [blame] | 27 | #include <mach/common.h> | 
| Chaithrika U S | 25acf55 | 2009-06-05 06:28:08 -0400 | [diff] [blame] | 28 | #include <mach/asp.h> | 
| Kevin Hilman | e38d92f | 2009-04-29 17:44:58 -0700 | [diff] [blame] | 29 |  | 
|  | 30 | #include "clock.h" | 
|  | 31 | #include "mux.h" | 
|  | 32 |  | 
| Muralidharan Karicheri | 85609c1 | 2009-09-16 13:15:30 -0400 | [diff] [blame] | 33 | #define DAVINCI_VPIF_BASE       (0x01C12000) | 
|  | 34 | #define VDD3P3V_PWDN_OFFSET	(0x48) | 
|  | 35 | #define VSCLKDIS_OFFSET		(0x6C) | 
|  | 36 |  | 
|  | 37 | #define VDD3P3V_VID_MASK	(BIT_MASK(3) | BIT_MASK(2) | BIT_MASK(1) |\ | 
|  | 38 | BIT_MASK(0)) | 
|  | 39 | #define VSCLKDIS_MASK		(BIT_MASK(11) | BIT_MASK(10) | BIT_MASK(9) |\ | 
|  | 40 | BIT_MASK(8)) | 
|  | 41 |  | 
| Kevin Hilman | e38d92f | 2009-04-29 17:44:58 -0700 | [diff] [blame] | 42 | /* | 
|  | 43 | * Device specific clocks | 
|  | 44 | */ | 
| Kevin Hilman | e38d92f | 2009-04-29 17:44:58 -0700 | [diff] [blame] | 45 | #define DM646X_AUX_FREQ		24000000 | 
|  | 46 |  | 
|  | 47 | static struct pll_data pll1_data = { | 
|  | 48 | .num       = 1, | 
|  | 49 | .phys_base = DAVINCI_PLL1_BASE, | 
|  | 50 | }; | 
|  | 51 |  | 
|  | 52 | static struct pll_data pll2_data = { | 
|  | 53 | .num       = 2, | 
|  | 54 | .phys_base = DAVINCI_PLL2_BASE, | 
|  | 55 | }; | 
|  | 56 |  | 
|  | 57 | static struct clk ref_clk = { | 
|  | 58 | .name = "ref_clk", | 
| Kevin Hilman | e38d92f | 2009-04-29 17:44:58 -0700 | [diff] [blame] | 59 | }; | 
|  | 60 |  | 
|  | 61 | static struct clk aux_clkin = { | 
|  | 62 | .name = "aux_clkin", | 
|  | 63 | .rate = DM646X_AUX_FREQ, | 
|  | 64 | }; | 
|  | 65 |  | 
|  | 66 | static struct clk pll1_clk = { | 
|  | 67 | .name = "pll1", | 
|  | 68 | .parent = &ref_clk, | 
|  | 69 | .pll_data = &pll1_data, | 
|  | 70 | .flags = CLK_PLL, | 
|  | 71 | }; | 
|  | 72 |  | 
|  | 73 | static struct clk pll1_sysclk1 = { | 
|  | 74 | .name = "pll1_sysclk1", | 
|  | 75 | .parent = &pll1_clk, | 
|  | 76 | .flags = CLK_PLL, | 
|  | 77 | .div_reg = PLLDIV1, | 
|  | 78 | }; | 
|  | 79 |  | 
|  | 80 | static struct clk pll1_sysclk2 = { | 
|  | 81 | .name = "pll1_sysclk2", | 
|  | 82 | .parent = &pll1_clk, | 
|  | 83 | .flags = CLK_PLL, | 
|  | 84 | .div_reg = PLLDIV2, | 
|  | 85 | }; | 
|  | 86 |  | 
|  | 87 | static struct clk pll1_sysclk3 = { | 
|  | 88 | .name = "pll1_sysclk3", | 
|  | 89 | .parent = &pll1_clk, | 
|  | 90 | .flags = CLK_PLL, | 
|  | 91 | .div_reg = PLLDIV3, | 
|  | 92 | }; | 
|  | 93 |  | 
|  | 94 | static struct clk pll1_sysclk4 = { | 
|  | 95 | .name = "pll1_sysclk4", | 
|  | 96 | .parent = &pll1_clk, | 
|  | 97 | .flags = CLK_PLL, | 
|  | 98 | .div_reg = PLLDIV4, | 
|  | 99 | }; | 
|  | 100 |  | 
|  | 101 | static struct clk pll1_sysclk5 = { | 
|  | 102 | .name = "pll1_sysclk5", | 
|  | 103 | .parent = &pll1_clk, | 
|  | 104 | .flags = CLK_PLL, | 
|  | 105 | .div_reg = PLLDIV5, | 
|  | 106 | }; | 
|  | 107 |  | 
|  | 108 | static struct clk pll1_sysclk6 = { | 
|  | 109 | .name = "pll1_sysclk6", | 
|  | 110 | .parent = &pll1_clk, | 
|  | 111 | .flags = CLK_PLL, | 
|  | 112 | .div_reg = PLLDIV6, | 
|  | 113 | }; | 
|  | 114 |  | 
|  | 115 | static struct clk pll1_sysclk8 = { | 
|  | 116 | .name = "pll1_sysclk8", | 
|  | 117 | .parent = &pll1_clk, | 
|  | 118 | .flags = CLK_PLL, | 
|  | 119 | .div_reg = PLLDIV8, | 
|  | 120 | }; | 
|  | 121 |  | 
|  | 122 | static struct clk pll1_sysclk9 = { | 
|  | 123 | .name = "pll1_sysclk9", | 
|  | 124 | .parent = &pll1_clk, | 
|  | 125 | .flags = CLK_PLL, | 
|  | 126 | .div_reg = PLLDIV9, | 
|  | 127 | }; | 
|  | 128 |  | 
|  | 129 | static struct clk pll1_sysclkbp = { | 
|  | 130 | .name = "pll1_sysclkbp", | 
|  | 131 | .parent = &pll1_clk, | 
|  | 132 | .flags = CLK_PLL | PRE_PLL, | 
|  | 133 | .div_reg = BPDIV, | 
|  | 134 | }; | 
|  | 135 |  | 
|  | 136 | static struct clk pll1_aux_clk = { | 
|  | 137 | .name = "pll1_aux_clk", | 
|  | 138 | .parent = &pll1_clk, | 
|  | 139 | .flags = CLK_PLL | PRE_PLL, | 
|  | 140 | }; | 
|  | 141 |  | 
|  | 142 | static struct clk pll2_clk = { | 
|  | 143 | .name = "pll2_clk", | 
|  | 144 | .parent = &ref_clk, | 
|  | 145 | .pll_data = &pll2_data, | 
|  | 146 | .flags = CLK_PLL, | 
|  | 147 | }; | 
|  | 148 |  | 
|  | 149 | static struct clk pll2_sysclk1 = { | 
|  | 150 | .name = "pll2_sysclk1", | 
|  | 151 | .parent = &pll2_clk, | 
|  | 152 | .flags = CLK_PLL, | 
|  | 153 | .div_reg = PLLDIV1, | 
|  | 154 | }; | 
|  | 155 |  | 
|  | 156 | static struct clk dsp_clk = { | 
|  | 157 | .name = "dsp", | 
|  | 158 | .parent = &pll1_sysclk1, | 
|  | 159 | .lpsc = DM646X_LPSC_C64X_CPU, | 
|  | 160 | .flags = PSC_DSP, | 
|  | 161 | .usecount = 1,			/* REVISIT how to disable? */ | 
|  | 162 | }; | 
|  | 163 |  | 
|  | 164 | static struct clk arm_clk = { | 
|  | 165 | .name = "arm", | 
|  | 166 | .parent = &pll1_sysclk2, | 
|  | 167 | .lpsc = DM646X_LPSC_ARM, | 
|  | 168 | .flags = ALWAYS_ENABLED, | 
|  | 169 | }; | 
|  | 170 |  | 
| Sudhakar Rajashekhara | 2bcb613 | 2009-06-02 03:38:26 -0400 | [diff] [blame] | 171 | static struct clk edma_cc_clk = { | 
|  | 172 | .name = "edma_cc", | 
|  | 173 | .parent = &pll1_sysclk2, | 
|  | 174 | .lpsc = DM646X_LPSC_TPCC, | 
|  | 175 | .flags = ALWAYS_ENABLED, | 
|  | 176 | }; | 
|  | 177 |  | 
|  | 178 | static struct clk edma_tc0_clk = { | 
|  | 179 | .name = "edma_tc0", | 
|  | 180 | .parent = &pll1_sysclk2, | 
|  | 181 | .lpsc = DM646X_LPSC_TPTC0, | 
|  | 182 | .flags = ALWAYS_ENABLED, | 
|  | 183 | }; | 
|  | 184 |  | 
|  | 185 | static struct clk edma_tc1_clk = { | 
|  | 186 | .name = "edma_tc1", | 
|  | 187 | .parent = &pll1_sysclk2, | 
|  | 188 | .lpsc = DM646X_LPSC_TPTC1, | 
|  | 189 | .flags = ALWAYS_ENABLED, | 
|  | 190 | }; | 
|  | 191 |  | 
|  | 192 | static struct clk edma_tc2_clk = { | 
|  | 193 | .name = "edma_tc2", | 
|  | 194 | .parent = &pll1_sysclk2, | 
|  | 195 | .lpsc = DM646X_LPSC_TPTC2, | 
|  | 196 | .flags = ALWAYS_ENABLED, | 
|  | 197 | }; | 
|  | 198 |  | 
|  | 199 | static struct clk edma_tc3_clk = { | 
|  | 200 | .name = "edma_tc3", | 
|  | 201 | .parent = &pll1_sysclk2, | 
|  | 202 | .lpsc = DM646X_LPSC_TPTC3, | 
|  | 203 | .flags = ALWAYS_ENABLED, | 
|  | 204 | }; | 
|  | 205 |  | 
| Kevin Hilman | e38d92f | 2009-04-29 17:44:58 -0700 | [diff] [blame] | 206 | static struct clk uart0_clk = { | 
|  | 207 | .name = "uart0", | 
|  | 208 | .parent = &aux_clkin, | 
|  | 209 | .lpsc = DM646X_LPSC_UART0, | 
|  | 210 | }; | 
|  | 211 |  | 
|  | 212 | static struct clk uart1_clk = { | 
|  | 213 | .name = "uart1", | 
|  | 214 | .parent = &aux_clkin, | 
|  | 215 | .lpsc = DM646X_LPSC_UART1, | 
|  | 216 | }; | 
|  | 217 |  | 
|  | 218 | static struct clk uart2_clk = { | 
|  | 219 | .name = "uart2", | 
|  | 220 | .parent = &aux_clkin, | 
|  | 221 | .lpsc = DM646X_LPSC_UART2, | 
|  | 222 | }; | 
|  | 223 |  | 
|  | 224 | static struct clk i2c_clk = { | 
|  | 225 | .name = "I2CCLK", | 
|  | 226 | .parent = &pll1_sysclk3, | 
|  | 227 | .lpsc = DM646X_LPSC_I2C, | 
|  | 228 | }; | 
|  | 229 |  | 
|  | 230 | static struct clk gpio_clk = { | 
|  | 231 | .name = "gpio", | 
|  | 232 | .parent = &pll1_sysclk3, | 
|  | 233 | .lpsc = DM646X_LPSC_GPIO, | 
|  | 234 | }; | 
|  | 235 |  | 
| Chaithrika U S | 75d0fa7 | 2009-05-28 05:09:21 -0400 | [diff] [blame] | 236 | static struct clk mcasp0_clk = { | 
|  | 237 | .name = "mcasp0", | 
|  | 238 | .parent = &pll1_sysclk3, | 
|  | 239 | .lpsc = DM646X_LPSC_McASP0, | 
|  | 240 | }; | 
|  | 241 |  | 
|  | 242 | static struct clk mcasp1_clk = { | 
|  | 243 | .name = "mcasp1", | 
|  | 244 | .parent = &pll1_sysclk3, | 
|  | 245 | .lpsc = DM646X_LPSC_McASP1, | 
|  | 246 | }; | 
|  | 247 |  | 
| Kevin Hilman | e38d92f | 2009-04-29 17:44:58 -0700 | [diff] [blame] | 248 | static struct clk aemif_clk = { | 
|  | 249 | .name = "aemif", | 
|  | 250 | .parent = &pll1_sysclk3, | 
|  | 251 | .lpsc = DM646X_LPSC_AEMIF, | 
|  | 252 | .flags = ALWAYS_ENABLED, | 
|  | 253 | }; | 
|  | 254 |  | 
|  | 255 | static struct clk emac_clk = { | 
|  | 256 | .name = "emac", | 
|  | 257 | .parent = &pll1_sysclk3, | 
|  | 258 | .lpsc = DM646X_LPSC_EMAC, | 
|  | 259 | }; | 
|  | 260 |  | 
|  | 261 | static struct clk pwm0_clk = { | 
|  | 262 | .name = "pwm0", | 
|  | 263 | .parent = &pll1_sysclk3, | 
|  | 264 | .lpsc = DM646X_LPSC_PWM0, | 
|  | 265 | .usecount = 1,            /* REVIST: disabling hangs system */ | 
|  | 266 | }; | 
|  | 267 |  | 
|  | 268 | static struct clk pwm1_clk = { | 
|  | 269 | .name = "pwm1", | 
|  | 270 | .parent = &pll1_sysclk3, | 
|  | 271 | .lpsc = DM646X_LPSC_PWM1, | 
|  | 272 | .usecount = 1,            /* REVIST: disabling hangs system */ | 
|  | 273 | }; | 
|  | 274 |  | 
|  | 275 | static struct clk timer0_clk = { | 
|  | 276 | .name = "timer0", | 
|  | 277 | .parent = &pll1_sysclk3, | 
|  | 278 | .lpsc = DM646X_LPSC_TIMER0, | 
|  | 279 | }; | 
|  | 280 |  | 
|  | 281 | static struct clk timer1_clk = { | 
|  | 282 | .name = "timer1", | 
|  | 283 | .parent = &pll1_sysclk3, | 
|  | 284 | .lpsc = DM646X_LPSC_TIMER1, | 
|  | 285 | }; | 
|  | 286 |  | 
|  | 287 | static struct clk timer2_clk = { | 
|  | 288 | .name = "timer2", | 
|  | 289 | .parent = &pll1_sysclk3, | 
|  | 290 | .flags = ALWAYS_ENABLED, /* no LPSC, always enabled; c.f. spruep9a */ | 
|  | 291 | }; | 
|  | 292 |  | 
| Hemant Pedanekar | 3e25d5f | 2009-07-07 19:49:41 +0530 | [diff] [blame] | 293 |  | 
|  | 294 | static struct clk ide_clk = { | 
|  | 295 | .name = "ide", | 
|  | 296 | .parent = &pll1_sysclk4, | 
|  | 297 | .lpsc = DAVINCI_LPSC_ATA, | 
|  | 298 | }; | 
|  | 299 |  | 
| Kevin Hilman | e38d92f | 2009-04-29 17:44:58 -0700 | [diff] [blame] | 300 | static struct clk vpif0_clk = { | 
|  | 301 | .name = "vpif0", | 
|  | 302 | .parent = &ref_clk, | 
|  | 303 | .lpsc = DM646X_LPSC_VPSSMSTR, | 
|  | 304 | .flags = ALWAYS_ENABLED, | 
|  | 305 | }; | 
|  | 306 |  | 
|  | 307 | static struct clk vpif1_clk = { | 
|  | 308 | .name = "vpif1", | 
|  | 309 | .parent = &ref_clk, | 
|  | 310 | .lpsc = DM646X_LPSC_VPSSSLV, | 
|  | 311 | .flags = ALWAYS_ENABLED, | 
|  | 312 | }; | 
|  | 313 |  | 
| Kevin Hilman | 08aca08 | 2010-01-11 08:22:23 -0800 | [diff] [blame] | 314 | struct clk_lookup dm646x_clks[] = { | 
| Kevin Hilman | e38d92f | 2009-04-29 17:44:58 -0700 | [diff] [blame] | 315 | CLK(NULL, "ref", &ref_clk), | 
|  | 316 | CLK(NULL, "aux", &aux_clkin), | 
|  | 317 | CLK(NULL, "pll1", &pll1_clk), | 
|  | 318 | CLK(NULL, "pll1_sysclk", &pll1_sysclk1), | 
|  | 319 | CLK(NULL, "pll1_sysclk", &pll1_sysclk2), | 
|  | 320 | CLK(NULL, "pll1_sysclk", &pll1_sysclk3), | 
|  | 321 | CLK(NULL, "pll1_sysclk", &pll1_sysclk4), | 
|  | 322 | CLK(NULL, "pll1_sysclk", &pll1_sysclk5), | 
|  | 323 | CLK(NULL, "pll1_sysclk", &pll1_sysclk6), | 
|  | 324 | CLK(NULL, "pll1_sysclk", &pll1_sysclk8), | 
|  | 325 | CLK(NULL, "pll1_sysclk", &pll1_sysclk9), | 
|  | 326 | CLK(NULL, "pll1_sysclk", &pll1_sysclkbp), | 
|  | 327 | CLK(NULL, "pll1_aux", &pll1_aux_clk), | 
|  | 328 | CLK(NULL, "pll2", &pll2_clk), | 
|  | 329 | CLK(NULL, "pll2_sysclk1", &pll2_sysclk1), | 
|  | 330 | CLK(NULL, "dsp", &dsp_clk), | 
|  | 331 | CLK(NULL, "arm", &arm_clk), | 
| Sudhakar Rajashekhara | 2bcb613 | 2009-06-02 03:38:26 -0400 | [diff] [blame] | 332 | CLK(NULL, "edma_cc", &edma_cc_clk), | 
|  | 333 | CLK(NULL, "edma_tc0", &edma_tc0_clk), | 
|  | 334 | CLK(NULL, "edma_tc1", &edma_tc1_clk), | 
|  | 335 | CLK(NULL, "edma_tc2", &edma_tc2_clk), | 
|  | 336 | CLK(NULL, "edma_tc3", &edma_tc3_clk), | 
| Kevin Hilman | e38d92f | 2009-04-29 17:44:58 -0700 | [diff] [blame] | 337 | CLK(NULL, "uart0", &uart0_clk), | 
|  | 338 | CLK(NULL, "uart1", &uart1_clk), | 
|  | 339 | CLK(NULL, "uart2", &uart2_clk), | 
|  | 340 | CLK("i2c_davinci.1", NULL, &i2c_clk), | 
|  | 341 | CLK(NULL, "gpio", &gpio_clk), | 
| Kevin Hilman | 61aa073 | 2009-07-15 08:47:48 -0700 | [diff] [blame] | 342 | CLK("davinci-mcasp.0", NULL, &mcasp0_clk), | 
|  | 343 | CLK("davinci-mcasp.1", NULL, &mcasp1_clk), | 
| Kevin Hilman | e38d92f | 2009-04-29 17:44:58 -0700 | [diff] [blame] | 344 | CLK(NULL, "aemif", &aemif_clk), | 
|  | 345 | CLK("davinci_emac.1", NULL, &emac_clk), | 
|  | 346 | CLK(NULL, "pwm0", &pwm0_clk), | 
|  | 347 | CLK(NULL, "pwm1", &pwm1_clk), | 
|  | 348 | CLK(NULL, "timer0", &timer0_clk), | 
|  | 349 | CLK(NULL, "timer1", &timer1_clk), | 
|  | 350 | CLK("watchdog", NULL, &timer2_clk), | 
| Hemant Pedanekar | 3e25d5f | 2009-07-07 19:49:41 +0530 | [diff] [blame] | 351 | CLK("palm_bk3710", NULL, &ide_clk), | 
| Kevin Hilman | e38d92f | 2009-04-29 17:44:58 -0700 | [diff] [blame] | 352 | CLK(NULL, "vpif0", &vpif0_clk), | 
|  | 353 | CLK(NULL, "vpif1", &vpif1_clk), | 
|  | 354 | CLK(NULL, NULL, NULL), | 
|  | 355 | }; | 
|  | 356 |  | 
| Mark A. Greer | 972412b | 2009-04-15 12:40:56 -0700 | [diff] [blame] | 357 | static struct emac_platform_data dm646x_emac_pdata = { | 
|  | 358 | .ctrl_reg_offset	= DM646X_EMAC_CNTRL_OFFSET, | 
|  | 359 | .ctrl_mod_reg_offset	= DM646X_EMAC_CNTRL_MOD_OFFSET, | 
|  | 360 | .ctrl_ram_offset	= DM646X_EMAC_CNTRL_RAM_OFFSET, | 
|  | 361 | .mdio_reg_offset	= DM646X_EMAC_MDIO_OFFSET, | 
|  | 362 | .ctrl_ram_size		= DM646X_EMAC_CNTRL_RAM_SIZE, | 
|  | 363 | .version		= EMAC_VERSION_2, | 
|  | 364 | }; | 
|  | 365 |  | 
| Kevin Hilman | ac7b75b | 2009-05-07 06:19:40 -0700 | [diff] [blame] | 366 | static struct resource dm646x_emac_resources[] = { | 
|  | 367 | { | 
|  | 368 | .start	= DM646X_EMAC_BASE, | 
|  | 369 | .end	= DM646X_EMAC_BASE + 0x47ff, | 
|  | 370 | .flags	= IORESOURCE_MEM, | 
|  | 371 | }, | 
|  | 372 | { | 
|  | 373 | .start	= IRQ_DM646X_EMACRXTHINT, | 
|  | 374 | .end	= IRQ_DM646X_EMACRXTHINT, | 
|  | 375 | .flags	= IORESOURCE_IRQ, | 
|  | 376 | }, | 
|  | 377 | { | 
|  | 378 | .start	= IRQ_DM646X_EMACRXINT, | 
|  | 379 | .end	= IRQ_DM646X_EMACRXINT, | 
|  | 380 | .flags	= IORESOURCE_IRQ, | 
|  | 381 | }, | 
|  | 382 | { | 
|  | 383 | .start	= IRQ_DM646X_EMACTXINT, | 
|  | 384 | .end	= IRQ_DM646X_EMACTXINT, | 
|  | 385 | .flags	= IORESOURCE_IRQ, | 
|  | 386 | }, | 
|  | 387 | { | 
|  | 388 | .start	= IRQ_DM646X_EMACMISCINT, | 
|  | 389 | .end	= IRQ_DM646X_EMACMISCINT, | 
|  | 390 | .flags	= IORESOURCE_IRQ, | 
|  | 391 | }, | 
|  | 392 | }; | 
|  | 393 |  | 
|  | 394 | static struct platform_device dm646x_emac_device = { | 
|  | 395 | .name		= "davinci_emac", | 
|  | 396 | .id		= 1, | 
| Mark A. Greer | 972412b | 2009-04-15 12:40:56 -0700 | [diff] [blame] | 397 | .dev = { | 
|  | 398 | .platform_data	= &dm646x_emac_pdata, | 
|  | 399 | }, | 
| Kevin Hilman | ac7b75b | 2009-05-07 06:19:40 -0700 | [diff] [blame] | 400 | .num_resources	= ARRAY_SIZE(dm646x_emac_resources), | 
|  | 401 | .resource	= dm646x_emac_resources, | 
|  | 402 | }; | 
|  | 403 |  | 
| Mark A. Greer | 5570078 | 2009-04-15 12:42:06 -0700 | [diff] [blame] | 404 | #define PINMUX0		0x00 | 
|  | 405 | #define PINMUX1		0x04 | 
|  | 406 |  | 
| Kevin Hilman | e38d92f | 2009-04-29 17:44:58 -0700 | [diff] [blame] | 407 | /* | 
|  | 408 | * Device specific mux setup | 
|  | 409 | * | 
|  | 410 | *	soc	description	mux  mode   mode  mux	 dbg | 
|  | 411 | *				reg  offset mask  mode | 
|  | 412 | */ | 
|  | 413 | static const struct mux_config dm646x_pins[] = { | 
| Mark A. Greer | 0e58595 | 2009-04-15 12:39:48 -0700 | [diff] [blame] | 414 | #ifdef CONFIG_DAVINCI_MUX | 
| Hemant Pedanekar | 3e25d5f | 2009-07-07 19:49:41 +0530 | [diff] [blame] | 415 | MUX_CFG(DM646X, ATAEN,		0,   0,     5,	  1,	 true) | 
| Kevin Hilman | e38d92f | 2009-04-29 17:44:58 -0700 | [diff] [blame] | 416 |  | 
|  | 417 | MUX_CFG(DM646X, AUDCK1,		0,   29,    1,	  0,	 false) | 
|  | 418 |  | 
|  | 419 | MUX_CFG(DM646X, AUDCK0,		0,   28,    1,	  0,	 false) | 
|  | 420 |  | 
|  | 421 | MUX_CFG(DM646X, CRGMUX,			0,   24,    7,    5,	 true) | 
|  | 422 |  | 
|  | 423 | MUX_CFG(DM646X, STSOMUX_DISABLE,	0,   22,    3,    0,	 true) | 
|  | 424 |  | 
|  | 425 | MUX_CFG(DM646X, STSIMUX_DISABLE,	0,   20,    3,    0,	 true) | 
|  | 426 |  | 
|  | 427 | MUX_CFG(DM646X, PTSOMUX_DISABLE,	0,   18,    3,    0,	 true) | 
|  | 428 |  | 
|  | 429 | MUX_CFG(DM646X, PTSIMUX_DISABLE,	0,   16,    3,    0,	 true) | 
|  | 430 |  | 
|  | 431 | MUX_CFG(DM646X, STSOMUX,		0,   22,    3,    2,	 true) | 
|  | 432 |  | 
|  | 433 | MUX_CFG(DM646X, STSIMUX,		0,   20,    3,    2,	 true) | 
|  | 434 |  | 
|  | 435 | MUX_CFG(DM646X, PTSOMUX_PARALLEL,	0,   18,    3,    2,	 true) | 
|  | 436 |  | 
|  | 437 | MUX_CFG(DM646X, PTSIMUX_PARALLEL,	0,   16,    3,    2,	 true) | 
|  | 438 |  | 
|  | 439 | MUX_CFG(DM646X, PTSOMUX_SERIAL,		0,   18,    3,    3,	 true) | 
|  | 440 |  | 
|  | 441 | MUX_CFG(DM646X, PTSIMUX_SERIAL,		0,   16,    3,    3,	 true) | 
| Mark A. Greer | 0e58595 | 2009-04-15 12:39:48 -0700 | [diff] [blame] | 442 | #endif | 
| Kevin Hilman | e38d92f | 2009-04-29 17:44:58 -0700 | [diff] [blame] | 443 | }; | 
|  | 444 |  | 
| Mark A. Greer | 673dd36 | 2009-04-15 12:40:00 -0700 | [diff] [blame] | 445 | static u8 dm646x_default_priorities[DAVINCI_N_AINTC_IRQ] = { | 
|  | 446 | [IRQ_DM646X_VP_VERTINT0]        = 7, | 
|  | 447 | [IRQ_DM646X_VP_VERTINT1]        = 7, | 
|  | 448 | [IRQ_DM646X_VP_VERTINT2]        = 7, | 
|  | 449 | [IRQ_DM646X_VP_VERTINT3]        = 7, | 
|  | 450 | [IRQ_DM646X_VP_ERRINT]          = 7, | 
|  | 451 | [IRQ_DM646X_RESERVED_1]         = 7, | 
|  | 452 | [IRQ_DM646X_RESERVED_2]         = 7, | 
|  | 453 | [IRQ_DM646X_WDINT]              = 7, | 
|  | 454 | [IRQ_DM646X_CRGENINT0]          = 7, | 
|  | 455 | [IRQ_DM646X_CRGENINT1]          = 7, | 
|  | 456 | [IRQ_DM646X_TSIFINT0]           = 7, | 
|  | 457 | [IRQ_DM646X_TSIFINT1]           = 7, | 
|  | 458 | [IRQ_DM646X_VDCEINT]            = 7, | 
|  | 459 | [IRQ_DM646X_USBINT]             = 7, | 
|  | 460 | [IRQ_DM646X_USBDMAINT]          = 7, | 
|  | 461 | [IRQ_DM646X_PCIINT]             = 7, | 
|  | 462 | [IRQ_CCINT0]                    = 7,    /* dma */ | 
|  | 463 | [IRQ_CCERRINT]                  = 7,    /* dma */ | 
|  | 464 | [IRQ_TCERRINT0]                 = 7,    /* dma */ | 
|  | 465 | [IRQ_TCERRINT]                  = 7,    /* dma */ | 
|  | 466 | [IRQ_DM646X_TCERRINT2]          = 7, | 
|  | 467 | [IRQ_DM646X_TCERRINT3]          = 7, | 
|  | 468 | [IRQ_DM646X_IDE]                = 7, | 
|  | 469 | [IRQ_DM646X_HPIINT]             = 7, | 
|  | 470 | [IRQ_DM646X_EMACRXTHINT]        = 7, | 
|  | 471 | [IRQ_DM646X_EMACRXINT]          = 7, | 
|  | 472 | [IRQ_DM646X_EMACTXINT]          = 7, | 
|  | 473 | [IRQ_DM646X_EMACMISCINT]        = 7, | 
|  | 474 | [IRQ_DM646X_MCASP0TXINT]        = 7, | 
|  | 475 | [IRQ_DM646X_MCASP0RXINT]        = 7, | 
|  | 476 | [IRQ_AEMIFINT]                  = 7, | 
|  | 477 | [IRQ_DM646X_RESERVED_3]         = 7, | 
|  | 478 | [IRQ_DM646X_MCASP1TXINT]        = 7,    /* clockevent */ | 
|  | 479 | [IRQ_TINT0_TINT34]              = 7,    /* clocksource */ | 
|  | 480 | [IRQ_TINT1_TINT12]              = 7,    /* DSP timer */ | 
|  | 481 | [IRQ_TINT1_TINT34]              = 7,    /* system tick */ | 
|  | 482 | [IRQ_PWMINT0]                   = 7, | 
|  | 483 | [IRQ_PWMINT1]                   = 7, | 
|  | 484 | [IRQ_DM646X_VLQINT]             = 7, | 
|  | 485 | [IRQ_I2C]                       = 7, | 
|  | 486 | [IRQ_UARTINT0]                  = 7, | 
|  | 487 | [IRQ_UARTINT1]                  = 7, | 
|  | 488 | [IRQ_DM646X_UARTINT2]           = 7, | 
|  | 489 | [IRQ_DM646X_SPINT0]             = 7, | 
|  | 490 | [IRQ_DM646X_SPINT1]             = 7, | 
|  | 491 | [IRQ_DM646X_DSP2ARMINT]         = 7, | 
|  | 492 | [IRQ_DM646X_RESERVED_4]         = 7, | 
|  | 493 | [IRQ_DM646X_PSCINT]             = 7, | 
|  | 494 | [IRQ_DM646X_GPIO0]              = 7, | 
|  | 495 | [IRQ_DM646X_GPIO1]              = 7, | 
|  | 496 | [IRQ_DM646X_GPIO2]              = 7, | 
|  | 497 | [IRQ_DM646X_GPIO3]              = 7, | 
|  | 498 | [IRQ_DM646X_GPIO4]              = 7, | 
|  | 499 | [IRQ_DM646X_GPIO5]              = 7, | 
|  | 500 | [IRQ_DM646X_GPIO6]              = 7, | 
|  | 501 | [IRQ_DM646X_GPIO7]              = 7, | 
|  | 502 | [IRQ_DM646X_GPIOBNK0]           = 7, | 
|  | 503 | [IRQ_DM646X_GPIOBNK1]           = 7, | 
|  | 504 | [IRQ_DM646X_GPIOBNK2]           = 7, | 
|  | 505 | [IRQ_DM646X_DDRINT]             = 7, | 
|  | 506 | [IRQ_DM646X_AEMIFINT]           = 7, | 
|  | 507 | [IRQ_COMMTX]                    = 7, | 
|  | 508 | [IRQ_COMMRX]                    = 7, | 
|  | 509 | [IRQ_EMUINT]                    = 7, | 
|  | 510 | }; | 
|  | 511 |  | 
| Kevin Hilman | e38d92f | 2009-04-29 17:44:58 -0700 | [diff] [blame] | 512 | /*----------------------------------------------------------------------*/ | 
|  | 513 |  | 
| Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 514 | /* Four Transfer Controllers on DM646x */ | 
|  | 515 | static const s8 | 
|  | 516 | dm646x_queue_tc_mapping[][2] = { | 
|  | 517 | /* {event queue no, TC no} */ | 
|  | 518 | {0, 0}, | 
|  | 519 | {1, 1}, | 
|  | 520 | {2, 2}, | 
|  | 521 | {3, 3}, | 
|  | 522 | {-1, -1}, | 
|  | 523 | }; | 
|  | 524 |  | 
|  | 525 | static const s8 | 
|  | 526 | dm646x_queue_priority_mapping[][2] = { | 
|  | 527 | /* {event queue no, Priority} */ | 
|  | 528 | {0, 4}, | 
|  | 529 | {1, 0}, | 
|  | 530 | {2, 5}, | 
|  | 531 | {3, 1}, | 
|  | 532 | {-1, -1}, | 
|  | 533 | }; | 
|  | 534 |  | 
|  | 535 | static struct edma_soc_info dm646x_edma_info[] = { | 
|  | 536 | { | 
|  | 537 | .n_channel		= 64, | 
|  | 538 | .n_region		= 6,	/* 0-1, 4-7 */ | 
|  | 539 | .n_slot			= 512, | 
|  | 540 | .n_tc			= 4, | 
|  | 541 | .n_cc			= 1, | 
| Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 542 | .queue_tc_mapping	= dm646x_queue_tc_mapping, | 
|  | 543 | .queue_priority_mapping	= dm646x_queue_priority_mapping, | 
|  | 544 | }, | 
| Kevin Hilman | e38d92f | 2009-04-29 17:44:58 -0700 | [diff] [blame] | 545 | }; | 
|  | 546 |  | 
|  | 547 | static struct resource edma_resources[] = { | 
|  | 548 | { | 
| Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 549 | .name	= "edma_cc0", | 
| Kevin Hilman | e38d92f | 2009-04-29 17:44:58 -0700 | [diff] [blame] | 550 | .start	= 0x01c00000, | 
|  | 551 | .end	= 0x01c00000 + SZ_64K - 1, | 
|  | 552 | .flags	= IORESOURCE_MEM, | 
|  | 553 | }, | 
|  | 554 | { | 
|  | 555 | .name	= "edma_tc0", | 
|  | 556 | .start	= 0x01c10000, | 
|  | 557 | .end	= 0x01c10000 + SZ_1K - 1, | 
|  | 558 | .flags	= IORESOURCE_MEM, | 
|  | 559 | }, | 
|  | 560 | { | 
|  | 561 | .name	= "edma_tc1", | 
|  | 562 | .start	= 0x01c10400, | 
|  | 563 | .end	= 0x01c10400 + SZ_1K - 1, | 
|  | 564 | .flags	= IORESOURCE_MEM, | 
|  | 565 | }, | 
|  | 566 | { | 
|  | 567 | .name	= "edma_tc2", | 
|  | 568 | .start	= 0x01c10800, | 
|  | 569 | .end	= 0x01c10800 + SZ_1K - 1, | 
|  | 570 | .flags	= IORESOURCE_MEM, | 
|  | 571 | }, | 
|  | 572 | { | 
|  | 573 | .name	= "edma_tc3", | 
|  | 574 | .start	= 0x01c10c00, | 
|  | 575 | .end	= 0x01c10c00 + SZ_1K - 1, | 
|  | 576 | .flags	= IORESOURCE_MEM, | 
|  | 577 | }, | 
|  | 578 | { | 
| Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 579 | .name	= "edma0", | 
| Kevin Hilman | e38d92f | 2009-04-29 17:44:58 -0700 | [diff] [blame] | 580 | .start	= IRQ_CCINT0, | 
|  | 581 | .flags	= IORESOURCE_IRQ, | 
|  | 582 | }, | 
|  | 583 | { | 
| Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 584 | .name	= "edma0_err", | 
| Kevin Hilman | e38d92f | 2009-04-29 17:44:58 -0700 | [diff] [blame] | 585 | .start	= IRQ_CCERRINT, | 
|  | 586 | .flags	= IORESOURCE_IRQ, | 
|  | 587 | }, | 
|  | 588 | /* not using TC*_ERR */ | 
|  | 589 | }; | 
|  | 590 |  | 
|  | 591 | static struct platform_device dm646x_edma_device = { | 
|  | 592 | .name			= "edma", | 
| Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 593 | .id			= 0, | 
|  | 594 | .dev.platform_data	= dm646x_edma_info, | 
| Kevin Hilman | e38d92f | 2009-04-29 17:44:58 -0700 | [diff] [blame] | 595 | .num_resources		= ARRAY_SIZE(edma_resources), | 
|  | 596 | .resource		= edma_resources, | 
|  | 597 | }; | 
|  | 598 |  | 
| Hemant Pedanekar | 1c92a55 | 2009-07-09 19:43:20 +0530 | [diff] [blame] | 599 | static struct resource ide_resources[] = { | 
|  | 600 | { | 
|  | 601 | .start          = DM646X_ATA_REG_BASE, | 
|  | 602 | .end            = DM646X_ATA_REG_BASE + 0x7ff, | 
|  | 603 | .flags          = IORESOURCE_MEM, | 
|  | 604 | }, | 
|  | 605 | { | 
|  | 606 | .start          = IRQ_DM646X_IDE, | 
|  | 607 | .end            = IRQ_DM646X_IDE, | 
|  | 608 | .flags          = IORESOURCE_IRQ, | 
|  | 609 | }, | 
|  | 610 | }; | 
|  | 611 |  | 
|  | 612 | static u64 ide_dma_mask = DMA_BIT_MASK(32); | 
|  | 613 |  | 
|  | 614 | static struct platform_device ide_dev = { | 
|  | 615 | .name           = "palm_bk3710", | 
|  | 616 | .id             = -1, | 
|  | 617 | .resource       = ide_resources, | 
|  | 618 | .num_resources  = ARRAY_SIZE(ide_resources), | 
|  | 619 | .dev = { | 
|  | 620 | .dma_mask		= &ide_dma_mask, | 
|  | 621 | .coherent_dma_mask      = DMA_BIT_MASK(32), | 
|  | 622 | }, | 
|  | 623 | }; | 
|  | 624 |  | 
| Chaithrika U S | 25acf55 | 2009-06-05 06:28:08 -0400 | [diff] [blame] | 625 | static struct resource dm646x_mcasp0_resources[] = { | 
|  | 626 | { | 
|  | 627 | .name	= "mcasp0", | 
|  | 628 | .start 	= DAVINCI_DM646X_MCASP0_REG_BASE, | 
|  | 629 | .end 	= DAVINCI_DM646X_MCASP0_REG_BASE + (SZ_1K << 1) - 1, | 
|  | 630 | .flags 	= IORESOURCE_MEM, | 
|  | 631 | }, | 
|  | 632 | /* first TX, then RX */ | 
|  | 633 | { | 
|  | 634 | .start	= DAVINCI_DM646X_DMA_MCASP0_AXEVT0, | 
|  | 635 | .end	= DAVINCI_DM646X_DMA_MCASP0_AXEVT0, | 
|  | 636 | .flags	= IORESOURCE_DMA, | 
|  | 637 | }, | 
|  | 638 | { | 
|  | 639 | .start	= DAVINCI_DM646X_DMA_MCASP0_AREVT0, | 
|  | 640 | .end	= DAVINCI_DM646X_DMA_MCASP0_AREVT0, | 
|  | 641 | .flags	= IORESOURCE_DMA, | 
|  | 642 | }, | 
|  | 643 | }; | 
|  | 644 |  | 
|  | 645 | static struct resource dm646x_mcasp1_resources[] = { | 
|  | 646 | { | 
|  | 647 | .name	= "mcasp1", | 
|  | 648 | .start	= DAVINCI_DM646X_MCASP1_REG_BASE, | 
|  | 649 | .end	= DAVINCI_DM646X_MCASP1_REG_BASE + (SZ_1K << 1) - 1, | 
|  | 650 | .flags	= IORESOURCE_MEM, | 
|  | 651 | }, | 
|  | 652 | /* DIT mode, only TX event */ | 
|  | 653 | { | 
|  | 654 | .start	= DAVINCI_DM646X_DMA_MCASP1_AXEVT1, | 
|  | 655 | .end	= DAVINCI_DM646X_DMA_MCASP1_AXEVT1, | 
|  | 656 | .flags	= IORESOURCE_DMA, | 
|  | 657 | }, | 
|  | 658 | /* DIT mode, dummy entry */ | 
|  | 659 | { | 
|  | 660 | .start	= -1, | 
|  | 661 | .end	= -1, | 
|  | 662 | .flags	= IORESOURCE_DMA, | 
|  | 663 | }, | 
|  | 664 | }; | 
|  | 665 |  | 
|  | 666 | static struct platform_device dm646x_mcasp0_device = { | 
|  | 667 | .name		= "davinci-mcasp", | 
|  | 668 | .id		= 0, | 
|  | 669 | .num_resources	= ARRAY_SIZE(dm646x_mcasp0_resources), | 
|  | 670 | .resource	= dm646x_mcasp0_resources, | 
|  | 671 | }; | 
|  | 672 |  | 
|  | 673 | static struct platform_device dm646x_mcasp1_device = { | 
|  | 674 | .name		= "davinci-mcasp", | 
|  | 675 | .id		= 1, | 
|  | 676 | .num_resources	= ARRAY_SIZE(dm646x_mcasp1_resources), | 
|  | 677 | .resource	= dm646x_mcasp1_resources, | 
|  | 678 | }; | 
|  | 679 |  | 
|  | 680 | static struct platform_device dm646x_dit_device = { | 
|  | 681 | .name	= "spdif-dit", | 
|  | 682 | .id	= -1, | 
|  | 683 | }; | 
|  | 684 |  | 
| Muralidharan Karicheri | 85609c1 | 2009-09-16 13:15:30 -0400 | [diff] [blame] | 685 | static u64 vpif_dma_mask = DMA_BIT_MASK(32); | 
|  | 686 |  | 
|  | 687 | static struct resource vpif_resource[] = { | 
|  | 688 | { | 
|  | 689 | .start	= DAVINCI_VPIF_BASE, | 
|  | 690 | .end	= DAVINCI_VPIF_BASE + 0x03ff, | 
|  | 691 | .flags	= IORESOURCE_MEM, | 
|  | 692 | } | 
|  | 693 | }; | 
|  | 694 |  | 
|  | 695 | static struct platform_device vpif_dev = { | 
|  | 696 | .name		= "vpif", | 
|  | 697 | .id		= -1, | 
|  | 698 | .dev		= { | 
|  | 699 | .dma_mask 		= &vpif_dma_mask, | 
|  | 700 | .coherent_dma_mask	= DMA_BIT_MASK(32), | 
|  | 701 | }, | 
|  | 702 | .resource	= vpif_resource, | 
|  | 703 | .num_resources	= ARRAY_SIZE(vpif_resource), | 
|  | 704 | }; | 
|  | 705 |  | 
|  | 706 | static struct resource vpif_display_resource[] = { | 
|  | 707 | { | 
|  | 708 | .start = IRQ_DM646X_VP_VERTINT2, | 
|  | 709 | .end   = IRQ_DM646X_VP_VERTINT2, | 
|  | 710 | .flags = IORESOURCE_IRQ, | 
|  | 711 | }, | 
|  | 712 | { | 
|  | 713 | .start = IRQ_DM646X_VP_VERTINT3, | 
|  | 714 | .end   = IRQ_DM646X_VP_VERTINT3, | 
|  | 715 | .flags = IORESOURCE_IRQ, | 
|  | 716 | }, | 
|  | 717 | }; | 
|  | 718 |  | 
|  | 719 | static struct platform_device vpif_display_dev = { | 
|  | 720 | .name		= "vpif_display", | 
|  | 721 | .id		= -1, | 
|  | 722 | .dev		= { | 
|  | 723 | .dma_mask 		= &vpif_dma_mask, | 
|  | 724 | .coherent_dma_mask	= DMA_BIT_MASK(32), | 
|  | 725 | }, | 
|  | 726 | .resource	= vpif_display_resource, | 
|  | 727 | .num_resources	= ARRAY_SIZE(vpif_display_resource), | 
|  | 728 | }; | 
|  | 729 |  | 
|  | 730 | static struct resource vpif_capture_resource[] = { | 
|  | 731 | { | 
|  | 732 | .start = IRQ_DM646X_VP_VERTINT0, | 
|  | 733 | .end   = IRQ_DM646X_VP_VERTINT0, | 
|  | 734 | .flags = IORESOURCE_IRQ, | 
|  | 735 | }, | 
|  | 736 | { | 
|  | 737 | .start = IRQ_DM646X_VP_VERTINT1, | 
|  | 738 | .end   = IRQ_DM646X_VP_VERTINT1, | 
|  | 739 | .flags = IORESOURCE_IRQ, | 
|  | 740 | }, | 
|  | 741 | }; | 
|  | 742 |  | 
|  | 743 | static struct platform_device vpif_capture_dev = { | 
|  | 744 | .name		= "vpif_capture", | 
|  | 745 | .id		= -1, | 
|  | 746 | .dev		= { | 
|  | 747 | .dma_mask 		= &vpif_dma_mask, | 
|  | 748 | .coherent_dma_mask	= DMA_BIT_MASK(32), | 
|  | 749 | }, | 
|  | 750 | .resource	= vpif_capture_resource, | 
|  | 751 | .num_resources	= ARRAY_SIZE(vpif_capture_resource), | 
|  | 752 | }; | 
|  | 753 |  | 
| Kevin Hilman | e38d92f | 2009-04-29 17:44:58 -0700 | [diff] [blame] | 754 | /*----------------------------------------------------------------------*/ | 
|  | 755 |  | 
| Mark A. Greer | 79c3c0b | 2009-04-15 12:38:58 -0700 | [diff] [blame] | 756 | static struct map_desc dm646x_io_desc[] = { | 
|  | 757 | { | 
|  | 758 | .virtual	= IO_VIRT, | 
|  | 759 | .pfn		= __phys_to_pfn(IO_PHYS), | 
|  | 760 | .length		= IO_SIZE, | 
|  | 761 | .type		= MT_DEVICE | 
|  | 762 | }, | 
| David Brownell | 0d04eb4 | 2009-04-30 17:35:48 -0700 | [diff] [blame] | 763 | { | 
|  | 764 | .virtual	= SRAM_VIRT, | 
|  | 765 | .pfn		= __phys_to_pfn(0x00010000), | 
|  | 766 | .length		= SZ_32K, | 
|  | 767 | /* MT_MEMORY_NONCACHED requires supersection alignment */ | 
|  | 768 | .type		= MT_DEVICE, | 
|  | 769 | }, | 
| Mark A. Greer | 79c3c0b | 2009-04-15 12:38:58 -0700 | [diff] [blame] | 770 | }; | 
|  | 771 |  | 
| Mark A. Greer | b9ab127 | 2009-04-15 12:39:09 -0700 | [diff] [blame] | 772 | /* Contents of JTAG ID register used to identify exact cpu type */ | 
|  | 773 | static struct davinci_id dm646x_ids[] = { | 
|  | 774 | { | 
|  | 775 | .variant	= 0x0, | 
|  | 776 | .part_no	= 0xb770, | 
|  | 777 | .manufacturer	= 0x017, | 
|  | 778 | .cpu_id		= DAVINCI_CPU_ID_DM6467, | 
| Hemant Pedanekar | f63dd12 | 2009-09-02 16:49:35 +0530 | [diff] [blame] | 779 | .name		= "dm6467_rev1.x", | 
|  | 780 | }, | 
|  | 781 | { | 
|  | 782 | .variant	= 0x1, | 
|  | 783 | .part_no	= 0xb770, | 
|  | 784 | .manufacturer	= 0x017, | 
|  | 785 | .cpu_id		= DAVINCI_CPU_ID_DM6467, | 
|  | 786 | .name		= "dm6467_rev3.x", | 
| Mark A. Greer | b9ab127 | 2009-04-15 12:39:09 -0700 | [diff] [blame] | 787 | }, | 
|  | 788 | }; | 
|  | 789 |  | 
| Mark A. Greer | d81d188 | 2009-04-15 12:39:33 -0700 | [diff] [blame] | 790 | static void __iomem *dm646x_psc_bases[] = { | 
|  | 791 | IO_ADDRESS(DAVINCI_PWR_SLEEP_CNTRL_BASE), | 
|  | 792 | }; | 
|  | 793 |  | 
| Mark A. Greer | f64691b | 2009-04-15 12:40:11 -0700 | [diff] [blame] | 794 | /* | 
|  | 795 | * T0_BOT: Timer 0, bottom:  clockevent source for hrtimers | 
|  | 796 | * T0_TOP: Timer 0, top   :  clocksource for generic timekeeping | 
|  | 797 | * T1_BOT: Timer 1, bottom:  (used by DSP in TI DSPLink code) | 
|  | 798 | * T1_TOP: Timer 1, top   :  <unused> | 
|  | 799 | */ | 
|  | 800 | struct davinci_timer_info dm646x_timer_info = { | 
|  | 801 | .timers		= davinci_timer_instance, | 
|  | 802 | .clockevent_id	= T0_BOT, | 
|  | 803 | .clocksource_id	= T0_TOP, | 
|  | 804 | }; | 
|  | 805 |  | 
| Mark A. Greer | 65e866a | 2009-03-18 12:36:08 -0500 | [diff] [blame] | 806 | static struct plat_serial8250_port dm646x_serial_platform_data[] = { | 
|  | 807 | { | 
|  | 808 | .mapbase	= DAVINCI_UART0_BASE, | 
|  | 809 | .irq		= IRQ_UARTINT0, | 
|  | 810 | .flags		= UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | | 
|  | 811 | UPF_IOREMAP, | 
|  | 812 | .iotype		= UPIO_MEM32, | 
|  | 813 | .regshift	= 2, | 
|  | 814 | }, | 
|  | 815 | { | 
|  | 816 | .mapbase	= DAVINCI_UART1_BASE, | 
|  | 817 | .irq		= IRQ_UARTINT1, | 
|  | 818 | .flags		= UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | | 
|  | 819 | UPF_IOREMAP, | 
|  | 820 | .iotype		= UPIO_MEM32, | 
|  | 821 | .regshift	= 2, | 
|  | 822 | }, | 
|  | 823 | { | 
|  | 824 | .mapbase	= DAVINCI_UART2_BASE, | 
|  | 825 | .irq		= IRQ_DM646X_UARTINT2, | 
|  | 826 | .flags		= UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | | 
|  | 827 | UPF_IOREMAP, | 
|  | 828 | .iotype		= UPIO_MEM32, | 
|  | 829 | .regshift	= 2, | 
|  | 830 | }, | 
|  | 831 | { | 
|  | 832 | .flags		= 0 | 
|  | 833 | }, | 
|  | 834 | }; | 
|  | 835 |  | 
|  | 836 | static struct platform_device dm646x_serial_device = { | 
|  | 837 | .name			= "serial8250", | 
|  | 838 | .id			= PLAT8250_DEV_PLATFORM, | 
|  | 839 | .dev			= { | 
|  | 840 | .platform_data	= dm646x_serial_platform_data, | 
|  | 841 | }, | 
|  | 842 | }; | 
|  | 843 |  | 
| Mark A. Greer | 79c3c0b | 2009-04-15 12:38:58 -0700 | [diff] [blame] | 844 | static struct davinci_soc_info davinci_soc_info_dm646x = { | 
|  | 845 | .io_desc		= dm646x_io_desc, | 
|  | 846 | .io_desc_num		= ARRAY_SIZE(dm646x_io_desc), | 
| Mark A. Greer | b9ab127 | 2009-04-15 12:39:09 -0700 | [diff] [blame] | 847 | .jtag_id_base		= IO_ADDRESS(0x01c40028), | 
|  | 848 | .ids			= dm646x_ids, | 
|  | 849 | .ids_num		= ARRAY_SIZE(dm646x_ids), | 
| Mark A. Greer | 66e0c39 | 2009-04-15 12:39:23 -0700 | [diff] [blame] | 850 | .cpu_clks		= dm646x_clks, | 
| Mark A. Greer | d81d188 | 2009-04-15 12:39:33 -0700 | [diff] [blame] | 851 | .psc_bases		= dm646x_psc_bases, | 
|  | 852 | .psc_bases_num		= ARRAY_SIZE(dm646x_psc_bases), | 
| Mark A. Greer | 0e58595 | 2009-04-15 12:39:48 -0700 | [diff] [blame] | 853 | .pinmux_base		= IO_ADDRESS(DAVINCI_SYSTEM_MODULE_BASE), | 
|  | 854 | .pinmux_pins		= dm646x_pins, | 
|  | 855 | .pinmux_pins_num	= ARRAY_SIZE(dm646x_pins), | 
| Mark A. Greer | 673dd36 | 2009-04-15 12:40:00 -0700 | [diff] [blame] | 856 | .intc_base		= IO_ADDRESS(DAVINCI_ARM_INTC_BASE), | 
|  | 857 | .intc_type		= DAVINCI_INTC_TYPE_AINTC, | 
|  | 858 | .intc_irq_prios		= dm646x_default_priorities, | 
|  | 859 | .intc_irq_num		= DAVINCI_N_AINTC_IRQ, | 
| Mark A. Greer | f64691b | 2009-04-15 12:40:11 -0700 | [diff] [blame] | 860 | .timer_info		= &dm646x_timer_info, | 
| Mark A. Greer | a994955 | 2009-04-15 12:40:35 -0700 | [diff] [blame] | 861 | .gpio_base		= IO_ADDRESS(DAVINCI_GPIO_BASE), | 
|  | 862 | .gpio_num		= 43, /* Only 33 usable */ | 
|  | 863 | .gpio_irq		= IRQ_DM646X_GPIOBNK0, | 
| Mark A. Greer | 65e866a | 2009-03-18 12:36:08 -0500 | [diff] [blame] | 864 | .serial_dev		= &dm646x_serial_device, | 
| Mark A. Greer | 972412b | 2009-04-15 12:40:56 -0700 | [diff] [blame] | 865 | .emac_pdata		= &dm646x_emac_pdata, | 
| David Brownell | 0d04eb4 | 2009-04-30 17:35:48 -0700 | [diff] [blame] | 866 | .sram_dma		= 0x10010000, | 
|  | 867 | .sram_len		= SZ_32K, | 
| Mark A. Greer | 79c3c0b | 2009-04-15 12:38:58 -0700 | [diff] [blame] | 868 | }; | 
|  | 869 |  | 
| Hemant Pedanekar | 1c92a55 | 2009-07-09 19:43:20 +0530 | [diff] [blame] | 870 | void __init dm646x_init_ide() | 
|  | 871 | { | 
|  | 872 | davinci_cfg_reg(DM646X_ATAEN); | 
|  | 873 | platform_device_register(&ide_dev); | 
|  | 874 | } | 
|  | 875 |  | 
| Chaithrika U S | 25acf55 | 2009-06-05 06:28:08 -0400 | [diff] [blame] | 876 | void __init dm646x_init_mcasp0(struct snd_platform_data *pdata) | 
|  | 877 | { | 
|  | 878 | dm646x_mcasp0_device.dev.platform_data = pdata; | 
|  | 879 | platform_device_register(&dm646x_mcasp0_device); | 
|  | 880 | } | 
|  | 881 |  | 
|  | 882 | void __init dm646x_init_mcasp1(struct snd_platform_data *pdata) | 
|  | 883 | { | 
|  | 884 | dm646x_mcasp1_device.dev.platform_data = pdata; | 
|  | 885 | platform_device_register(&dm646x_mcasp1_device); | 
|  | 886 | platform_device_register(&dm646x_dit_device); | 
|  | 887 | } | 
|  | 888 |  | 
| Muralidharan Karicheri | 85609c1 | 2009-09-16 13:15:30 -0400 | [diff] [blame] | 889 | void dm646x_setup_vpif(struct vpif_display_config *display_config, | 
|  | 890 | struct vpif_capture_config *capture_config) | 
|  | 891 | { | 
|  | 892 | unsigned int value; | 
|  | 893 | void __iomem *base = IO_ADDRESS(DAVINCI_SYSTEM_MODULE_BASE); | 
|  | 894 |  | 
|  | 895 | value = __raw_readl(base + VSCLKDIS_OFFSET); | 
|  | 896 | value &= ~VSCLKDIS_MASK; | 
|  | 897 | __raw_writel(value, base + VSCLKDIS_OFFSET); | 
|  | 898 |  | 
|  | 899 | value = __raw_readl(base + VDD3P3V_PWDN_OFFSET); | 
|  | 900 | value &= ~VDD3P3V_VID_MASK; | 
|  | 901 | __raw_writel(value, base + VDD3P3V_PWDN_OFFSET); | 
|  | 902 |  | 
|  | 903 | davinci_cfg_reg(DM646X_STSOMUX_DISABLE); | 
|  | 904 | davinci_cfg_reg(DM646X_STSIMUX_DISABLE); | 
|  | 905 | davinci_cfg_reg(DM646X_PTSOMUX_DISABLE); | 
|  | 906 | davinci_cfg_reg(DM646X_PTSIMUX_DISABLE); | 
|  | 907 |  | 
|  | 908 | vpif_display_dev.dev.platform_data = display_config; | 
|  | 909 | vpif_capture_dev.dev.platform_data = capture_config; | 
|  | 910 | platform_device_register(&vpif_dev); | 
|  | 911 | platform_device_register(&vpif_display_dev); | 
|  | 912 | platform_device_register(&vpif_capture_dev); | 
|  | 913 | } | 
|  | 914 |  | 
| Kevin Hilman | e38d92f | 2009-04-29 17:44:58 -0700 | [diff] [blame] | 915 | void __init dm646x_init(void) | 
|  | 916 | { | 
| Sekhar Nori | c1978e1 | 2009-11-24 18:25:15 +0530 | [diff] [blame] | 917 | dm646x_board_setup_refclk(&ref_clk); | 
| Mark A. Greer | 79c3c0b | 2009-04-15 12:38:58 -0700 | [diff] [blame] | 918 | davinci_common_init(&davinci_soc_info_dm646x); | 
| Kevin Hilman | e38d92f | 2009-04-29 17:44:58 -0700 | [diff] [blame] | 919 | } | 
|  | 920 |  | 
|  | 921 | static int __init dm646x_init_devices(void) | 
|  | 922 | { | 
|  | 923 | if (!cpu_is_davinci_dm646x()) | 
|  | 924 | return 0; | 
|  | 925 |  | 
|  | 926 | platform_device_register(&dm646x_edma_device); | 
| Mark A. Greer | 972412b | 2009-04-15 12:40:56 -0700 | [diff] [blame] | 927 | platform_device_register(&dm646x_emac_device); | 
| Kevin Hilman | e38d92f | 2009-04-29 17:44:58 -0700 | [diff] [blame] | 928 | return 0; | 
|  | 929 | } | 
|  | 930 | postcore_initcall(dm646x_init_devices); |