blob: 5fd1ad09bdf2c1661b0293fd19fcff9f58f71767 [file] [log] [blame]
Stefan Roese8bc4a512008-03-01 03:25:29 +11001/*
2 * Device Tree Source for AMCC Canyonlands (460EX)
3 *
4 * Copyright 2008 DENX Software Engineering, Stefan Roese <sr@denx.de>
5 *
6 * This file is licensed under the terms of the GNU General Public
7 * License version 2. This program is licensed "as is" without
8 * any warranty of any kind, whether express or implied.
9 */
10
David Gibson71f34972008-05-15 16:46:39 +100011/dts-v1/;
12
Stefan Roese8bc4a512008-03-01 03:25:29 +110013/ {
14 #address-cells = <2>;
15 #size-cells = <1>;
16 model = "amcc,canyonlands";
17 compatible = "amcc,canyonlands";
David Gibson71f34972008-05-15 16:46:39 +100018 dcr-parent = <&{/cpus/cpu@0}>;
Stefan Roese8bc4a512008-03-01 03:25:29 +110019
20 aliases {
21 ethernet0 = &EMAC0;
22 ethernet1 = &EMAC1;
23 serial0 = &UART0;
24 serial1 = &UART1;
25 };
26
27 cpus {
28 #address-cells = <1>;
29 #size-cells = <0>;
30
31 cpu@0 {
32 device_type = "cpu";
33 model = "PowerPC,460EX";
David Gibson71f34972008-05-15 16:46:39 +100034 reg = <0x00000000>;
Stefan Roese8bc4a512008-03-01 03:25:29 +110035 clock-frequency = <0>; /* Filled in by U-Boot */
36 timebase-frequency = <0>; /* Filled in by U-Boot */
David Gibson71f34972008-05-15 16:46:39 +100037 i-cache-line-size = <32>;
38 d-cache-line-size = <32>;
39 i-cache-size = <32768>;
40 d-cache-size = <32768>;
Stefan Roese8bc4a512008-03-01 03:25:29 +110041 dcr-controller;
42 dcr-access-method = "native";
Stefan Roesecd854002008-12-05 01:58:49 +000043 next-level-cache = <&L2C0>;
Stefan Roese8bc4a512008-03-01 03:25:29 +110044 };
45 };
46
47 memory {
48 device_type = "memory";
David Gibson71f34972008-05-15 16:46:39 +100049 reg = <0x00000000 0x00000000 0x00000000>; /* Filled in by U-Boot */
Stefan Roese8bc4a512008-03-01 03:25:29 +110050 };
51
52 UIC0: interrupt-controller0 {
53 compatible = "ibm,uic-460ex","ibm,uic";
54 interrupt-controller;
55 cell-index = <0>;
David Gibson71f34972008-05-15 16:46:39 +100056 dcr-reg = <0x0c0 0x009>;
Stefan Roese8bc4a512008-03-01 03:25:29 +110057 #address-cells = <0>;
58 #size-cells = <0>;
59 #interrupt-cells = <2>;
60 };
61
62 UIC1: interrupt-controller1 {
63 compatible = "ibm,uic-460ex","ibm,uic";
64 interrupt-controller;
65 cell-index = <1>;
David Gibson71f34972008-05-15 16:46:39 +100066 dcr-reg = <0x0d0 0x009>;
Stefan Roese8bc4a512008-03-01 03:25:29 +110067 #address-cells = <0>;
68 #size-cells = <0>;
69 #interrupt-cells = <2>;
David Gibson71f34972008-05-15 16:46:39 +100070 interrupts = <0x1e 0x4 0x1f 0x4>; /* cascade */
Stefan Roese8bc4a512008-03-01 03:25:29 +110071 interrupt-parent = <&UIC0>;
72 };
73
74 UIC2: interrupt-controller2 {
75 compatible = "ibm,uic-460ex","ibm,uic";
76 interrupt-controller;
77 cell-index = <2>;
David Gibson71f34972008-05-15 16:46:39 +100078 dcr-reg = <0x0e0 0x009>;
Stefan Roese8bc4a512008-03-01 03:25:29 +110079 #address-cells = <0>;
80 #size-cells = <0>;
81 #interrupt-cells = <2>;
David Gibson71f34972008-05-15 16:46:39 +100082 interrupts = <0xa 0x4 0xb 0x4>; /* cascade */
Stefan Roese8bc4a512008-03-01 03:25:29 +110083 interrupt-parent = <&UIC0>;
84 };
85
86 UIC3: interrupt-controller3 {
87 compatible = "ibm,uic-460ex","ibm,uic";
88 interrupt-controller;
89 cell-index = <3>;
David Gibson71f34972008-05-15 16:46:39 +100090 dcr-reg = <0x0f0 0x009>;
Stefan Roese8bc4a512008-03-01 03:25:29 +110091 #address-cells = <0>;
92 #size-cells = <0>;
93 #interrupt-cells = <2>;
David Gibson71f34972008-05-15 16:46:39 +100094 interrupts = <0x10 0x4 0x11 0x4>; /* cascade */
Stefan Roese8bc4a512008-03-01 03:25:29 +110095 interrupt-parent = <&UIC0>;
96 };
97
98 SDR0: sdr {
99 compatible = "ibm,sdr-460ex";
David Gibson71f34972008-05-15 16:46:39 +1000100 dcr-reg = <0x00e 0x002>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100101 };
102
103 CPR0: cpr {
104 compatible = "ibm,cpr-460ex";
David Gibson71f34972008-05-15 16:46:39 +1000105 dcr-reg = <0x00c 0x002>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100106 };
107
Stefan Roesecd854002008-12-05 01:58:49 +0000108 L2C0: l2c {
109 compatible = "ibm,l2-cache-460ex", "ibm,l2-cache";
110 dcr-reg = <0x020 0x008 /* Internal SRAM DCR's */
111 0x030 0x008>; /* L2 cache DCR's */
112 cache-line-size = <32>; /* 32 bytes */
113 cache-size = <262144>; /* L2, 256K */
114 interrupt-parent = <&UIC1>;
115 interrupts = <11 1>;
116 };
117
Stefan Roese8bc4a512008-03-01 03:25:29 +1100118 plb {
119 compatible = "ibm,plb-460ex", "ibm,plb4";
120 #address-cells = <2>;
121 #size-cells = <1>;
122 ranges;
123 clock-frequency = <0>; /* Filled in by U-Boot */
124
125 SDRAM0: sdram {
126 compatible = "ibm,sdram-460ex", "ibm,sdram-405gp";
David Gibson71f34972008-05-15 16:46:39 +1000127 dcr-reg = <0x010 0x002>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100128 };
129
James Hsiao049359d2009-02-05 16:18:13 +1100130 CRYPTO: crypto@180000 {
131 compatible = "amcc,ppc460ex-crypto", "amcc,ppc4xx-crypto";
132 reg = <4 0x00180000 0x80400>;
133 interrupt-parent = <&UIC0>;
134 interrupts = <0x1d 0x4>;
135 };
136
Stefan Roese8bc4a512008-03-01 03:25:29 +1100137 MAL0: mcmal {
138 compatible = "ibm,mcmal-460ex", "ibm,mcmal2";
David Gibson71f34972008-05-15 16:46:39 +1000139 dcr-reg = <0x180 0x062>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100140 num-tx-chans = <2>;
David Gibson71f34972008-05-15 16:46:39 +1000141 num-rx-chans = <16>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100142 #address-cells = <0>;
143 #size-cells = <0>;
144 interrupt-parent = <&UIC2>;
David Gibson71f34972008-05-15 16:46:39 +1000145 interrupts = < /*TXEOB*/ 0x6 0x4
146 /*RXEOB*/ 0x7 0x4
147 /*SERR*/ 0x3 0x4
148 /*TXDE*/ 0x4 0x4
149 /*RXDE*/ 0x5 0x4>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100150 };
151
Benjamin Herrenschmidt018f76e2009-02-01 16:50:55 +0000152 USB0: ehci@bffd0400 {
153 compatible = "ibm,usb-ehci-460ex", "usb-ehci";
154 interrupt-parent = <&UIC2>;
155 interrupts = <0x1d 4>;
156 reg = <4 0xbffd0400 0x90 4 0xbffd0490 0x70>;
157 };
158
159 USB1: usb@bffd0000 {
160 compatible = "ohci-le";
161 reg = <4 0xbffd0000 0x60>;
162 interrupt-parent = <&UIC2>;
163 interrupts = <0x1e 4>;
164 };
165
Stefan Roese8bc4a512008-03-01 03:25:29 +1100166 POB0: opb {
167 compatible = "ibm,opb-460ex", "ibm,opb";
168 #address-cells = <1>;
169 #size-cells = <1>;
David Gibson71f34972008-05-15 16:46:39 +1000170 ranges = <0xb0000000 0x00000004 0xb0000000 0x50000000>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100171 clock-frequency = <0>; /* Filled in by U-Boot */
172
173 EBC0: ebc {
174 compatible = "ibm,ebc-460ex", "ibm,ebc";
David Gibson71f34972008-05-15 16:46:39 +1000175 dcr-reg = <0x012 0x002>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100176 #address-cells = <2>;
177 #size-cells = <1>;
178 clock-frequency = <0>; /* Filled in by U-Boot */
Stefan Roese50202312008-04-19 19:57:18 +1000179 /* ranges property is supplied by U-Boot */
David Gibson71f34972008-05-15 16:46:39 +1000180 interrupts = <0x6 0x4>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100181 interrupt-parent = <&UIC1>;
Stefan Roese50202312008-04-19 19:57:18 +1000182
183 nor_flash@0,0 {
184 compatible = "amd,s29gl512n", "cfi-flash";
185 bank-width = <2>;
David Gibson71f34972008-05-15 16:46:39 +1000186 reg = <0x00000000 0x00000000 0x04000000>;
Stefan Roese50202312008-04-19 19:57:18 +1000187 #address-cells = <1>;
188 #size-cells = <1>;
189 partition@0 {
190 label = "kernel";
David Gibson71f34972008-05-15 16:46:39 +1000191 reg = <0x00000000 0x001e0000>;
Stefan Roese50202312008-04-19 19:57:18 +1000192 };
193 partition@1e0000 {
194 label = "dtb";
David Gibson71f34972008-05-15 16:46:39 +1000195 reg = <0x001e0000 0x00020000>;
Stefan Roese50202312008-04-19 19:57:18 +1000196 };
197 partition@200000 {
198 label = "ramdisk";
David Gibson71f34972008-05-15 16:46:39 +1000199 reg = <0x00200000 0x01400000>;
Stefan Roese50202312008-04-19 19:57:18 +1000200 };
201 partition@1600000 {
202 label = "jffs2";
David Gibson71f34972008-05-15 16:46:39 +1000203 reg = <0x01600000 0x00400000>;
Stefan Roese50202312008-04-19 19:57:18 +1000204 };
205 partition@1a00000 {
206 label = "user";
David Gibson71f34972008-05-15 16:46:39 +1000207 reg = <0x01a00000 0x02560000>;
Stefan Roese50202312008-04-19 19:57:18 +1000208 };
209 partition@3f60000 {
210 label = "env";
David Gibson71f34972008-05-15 16:46:39 +1000211 reg = <0x03f60000 0x00040000>;
Stefan Roese50202312008-04-19 19:57:18 +1000212 };
213 partition@3fa0000 {
214 label = "u-boot";
David Gibson71f34972008-05-15 16:46:39 +1000215 reg = <0x03fa0000 0x00060000>;
Stefan Roese50202312008-04-19 19:57:18 +1000216 };
217 };
Stefan Roese8bc4a512008-03-01 03:25:29 +1100218 };
219
220 UART0: serial@ef600300 {
221 device_type = "serial";
222 compatible = "ns16550";
David Gibson71f34972008-05-15 16:46:39 +1000223 reg = <0xef600300 0x00000008>;
224 virtual-reg = <0xef600300>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100225 clock-frequency = <0>; /* Filled in by U-Boot */
226 current-speed = <0>; /* Filled in by U-Boot */
227 interrupt-parent = <&UIC1>;
David Gibson71f34972008-05-15 16:46:39 +1000228 interrupts = <0x1 0x4>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100229 };
230
231 UART1: serial@ef600400 {
232 device_type = "serial";
233 compatible = "ns16550";
David Gibson71f34972008-05-15 16:46:39 +1000234 reg = <0xef600400 0x00000008>;
235 virtual-reg = <0xef600400>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100236 clock-frequency = <0>; /* Filled in by U-Boot */
237 current-speed = <0>; /* Filled in by U-Boot */
238 interrupt-parent = <&UIC0>;
David Gibson71f34972008-05-15 16:46:39 +1000239 interrupts = <0x1 0x4>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100240 };
241
242 UART2: serial@ef600500 {
243 device_type = "serial";
244 compatible = "ns16550";
David Gibson71f34972008-05-15 16:46:39 +1000245 reg = <0xef600500 0x00000008>;
246 virtual-reg = <0xef600500>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100247 clock-frequency = <0>; /* Filled in by U-Boot */
248 current-speed = <0>; /* Filled in by U-Boot */
249 interrupt-parent = <&UIC1>;
David Gibson71f34972008-05-15 16:46:39 +1000250 interrupts = <0x1d 0x4>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100251 };
252
253 UART3: serial@ef600600 {
254 device_type = "serial";
255 compatible = "ns16550";
David Gibson71f34972008-05-15 16:46:39 +1000256 reg = <0xef600600 0x00000008>;
257 virtual-reg = <0xef600600>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100258 clock-frequency = <0>; /* Filled in by U-Boot */
259 current-speed = <0>; /* Filled in by U-Boot */
260 interrupt-parent = <&UIC1>;
David Gibson71f34972008-05-15 16:46:39 +1000261 interrupts = <0x1e 0x4>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100262 };
263
264 IIC0: i2c@ef600700 {
265 compatible = "ibm,iic-460ex", "ibm,iic";
David Gibson71f34972008-05-15 16:46:39 +1000266 reg = <0xef600700 0x00000014>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100267 interrupt-parent = <&UIC0>;
David Gibson71f34972008-05-15 16:46:39 +1000268 interrupts = <0x2 0x4>;
Benjamin Herrenschmidt018f76e2009-02-01 16:50:55 +0000269 #address-cells = <1>;
270 #size-cells = <0>;
271 rtc@68 {
272 compatible = "stm,m41t80";
273 reg = <0x68>;
274 interrupt-parent = <&UIC2>;
275 interrupts = <0x19 0x8>;
276 };
277 sttm@48 {
278 compatible = "ad,ad7414";
279 reg = <0x48>;
280 interrupt-parent = <&UIC1>;
281 interrupts = <0x14 0x8>;
282 };
Stefan Roese8bc4a512008-03-01 03:25:29 +1100283 };
284
285 IIC1: i2c@ef600800 {
286 compatible = "ibm,iic-460ex", "ibm,iic";
David Gibson71f34972008-05-15 16:46:39 +1000287 reg = <0xef600800 0x00000014>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100288 interrupt-parent = <&UIC0>;
David Gibson71f34972008-05-15 16:46:39 +1000289 interrupts = <0x3 0x4>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100290 };
291
292 ZMII0: emac-zmii@ef600d00 {
293 compatible = "ibm,zmii-460ex", "ibm,zmii";
David Gibson71f34972008-05-15 16:46:39 +1000294 reg = <0xef600d00 0x0000000c>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100295 };
296
297 RGMII0: emac-rgmii@ef601500 {
298 compatible = "ibm,rgmii-460ex", "ibm,rgmii";
David Gibson71f34972008-05-15 16:46:39 +1000299 reg = <0xef601500 0x00000008>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100300 has-mdio;
301 };
302
Stefan Roesea6190a82008-04-04 00:35:06 +1100303 TAH0: emac-tah@ef601350 {
304 compatible = "ibm,tah-460ex", "ibm,tah";
David Gibson71f34972008-05-15 16:46:39 +1000305 reg = <0xef601350 0x00000030>;
Stefan Roesea6190a82008-04-04 00:35:06 +1100306 };
307
308 TAH1: emac-tah@ef601450 {
309 compatible = "ibm,tah-460ex", "ibm,tah";
David Gibson71f34972008-05-15 16:46:39 +1000310 reg = <0xef601450 0x00000030>;
Stefan Roesea6190a82008-04-04 00:35:06 +1100311 };
312
Stefan Roese8bc4a512008-03-01 03:25:29 +1100313 EMAC0: ethernet@ef600e00 {
314 device_type = "network";
Grant Erickson05781cc2008-07-08 08:03:11 +1000315 compatible = "ibm,emac-460ex", "ibm,emac4sync";
Stefan Roese8bc4a512008-03-01 03:25:29 +1100316 interrupt-parent = <&EMAC0>;
David Gibson71f34972008-05-15 16:46:39 +1000317 interrupts = <0x0 0x1>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100318 #interrupt-cells = <1>;
319 #address-cells = <0>;
320 #size-cells = <0>;
David Gibson71f34972008-05-15 16:46:39 +1000321 interrupt-map = </*Status*/ 0x0 &UIC2 0x10 0x4
322 /*Wake*/ 0x1 &UIC2 0x14 0x4>;
Grant Erickson05781cc2008-07-08 08:03:11 +1000323 reg = <0xef600e00 0x000000c4>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100324 local-mac-address = [000000000000]; /* Filled in by U-Boot */
325 mal-device = <&MAL0>;
326 mal-tx-channel = <0>;
327 mal-rx-channel = <0>;
328 cell-index = <0>;
David Gibson71f34972008-05-15 16:46:39 +1000329 max-frame-size = <9000>;
330 rx-fifo-size = <4096>;
331 tx-fifo-size = <2048>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100332 phy-mode = "rgmii";
David Gibson71f34972008-05-15 16:46:39 +1000333 phy-map = <0x00000000>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100334 rgmii-device = <&RGMII0>;
335 rgmii-channel = <0>;
Stefan Roesea6190a82008-04-04 00:35:06 +1100336 tah-device = <&TAH0>;
337 tah-channel = <0>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100338 has-inverted-stacr-oc;
339 has-new-stacr-staopc;
340 };
341
342 EMAC1: ethernet@ef600f00 {
343 device_type = "network";
Grant Erickson05781cc2008-07-08 08:03:11 +1000344 compatible = "ibm,emac-460ex", "ibm,emac4sync";
Stefan Roese8bc4a512008-03-01 03:25:29 +1100345 interrupt-parent = <&EMAC1>;
David Gibson71f34972008-05-15 16:46:39 +1000346 interrupts = <0x0 0x1>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100347 #interrupt-cells = <1>;
348 #address-cells = <0>;
349 #size-cells = <0>;
David Gibson71f34972008-05-15 16:46:39 +1000350 interrupt-map = </*Status*/ 0x0 &UIC2 0x11 0x4
351 /*Wake*/ 0x1 &UIC2 0x15 0x4>;
Grant Erickson05781cc2008-07-08 08:03:11 +1000352 reg = <0xef600f00 0x000000c4>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100353 local-mac-address = [000000000000]; /* Filled in by U-Boot */
354 mal-device = <&MAL0>;
355 mal-tx-channel = <1>;
356 mal-rx-channel = <8>;
357 cell-index = <1>;
David Gibson71f34972008-05-15 16:46:39 +1000358 max-frame-size = <9000>;
359 rx-fifo-size = <4096>;
360 tx-fifo-size = <2048>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100361 phy-mode = "rgmii";
David Gibson71f34972008-05-15 16:46:39 +1000362 phy-map = <0x00000000>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100363 rgmii-device = <&RGMII0>;
364 rgmii-channel = <1>;
Stefan Roesea6190a82008-04-04 00:35:06 +1100365 tah-device = <&TAH1>;
366 tah-channel = <1>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100367 has-inverted-stacr-oc;
368 has-new-stacr-staopc;
Stefan Roesea6190a82008-04-04 00:35:06 +1100369 mdio-device = <&EMAC0>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100370 };
371 };
372
373 PCIX0: pci@c0ec00000 {
374 device_type = "pci";
375 #interrupt-cells = <1>;
376 #size-cells = <2>;
377 #address-cells = <3>;
378 compatible = "ibm,plb-pcix-460ex", "ibm,plb-pcix";
379 primary;
380 large-inbound-windows;
381 enable-msi-hole;
David Gibson71f34972008-05-15 16:46:39 +1000382 reg = <0x0000000c 0x0ec00000 0x00000008 /* Config space access */
383 0x00000000 0x00000000 0x00000000 /* no IACK cycles */
384 0x0000000c 0x0ed00000 0x00000004 /* Special cycles */
385 0x0000000c 0x0ec80000 0x00000100 /* Internal registers */
386 0x0000000c 0x0ec80100 0x000000fc>; /* Internal messaging registers */
Stefan Roese8bc4a512008-03-01 03:25:29 +1100387
388 /* Outbound ranges, one memory and one IO,
389 * later cannot be changed
390 */
David Gibson71f34972008-05-15 16:46:39 +1000391 ranges = <0x02000000 0x00000000 0x80000000 0x0000000d 0x80000000 0x00000000 0x80000000
Benjamin Herrenschmidt84d727a2008-10-09 16:58:19 +0000392 0x02000000 0x00000000 0x00000000 0x0000000c 0x0ee00000 0x00000000 0x00100000
David Gibson71f34972008-05-15 16:46:39 +1000393 0x01000000 0x00000000 0x00000000 0x0000000c 0x08000000 0x00000000 0x00010000>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100394
395 /* Inbound 2GB range starting at 0 */
David Gibson71f34972008-05-15 16:46:39 +1000396 dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100397
398 /* This drives busses 0 to 0x3f */
David Gibson71f34972008-05-15 16:46:39 +1000399 bus-range = <0x0 0x3f>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100400
401 /* All PCI interrupts are routed to ext IRQ 2 -> UIC1-0 */
David Gibson71f34972008-05-15 16:46:39 +1000402 interrupt-map-mask = <0x0 0x0 0x0 0x0>;
403 interrupt-map = < 0x0 0x0 0x0 0x0 &UIC1 0x0 0x8 >;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100404 };
405
406 PCIE0: pciex@d00000000 {
407 device_type = "pci";
408 #interrupt-cells = <1>;
409 #size-cells = <2>;
410 #address-cells = <3>;
411 compatible = "ibm,plb-pciex-460ex", "ibm,plb-pciex";
412 primary;
David Gibson71f34972008-05-15 16:46:39 +1000413 port = <0x0>; /* port number */
414 reg = <0x0000000d 0x00000000 0x20000000 /* Config space access */
415 0x0000000c 0x08010000 0x00001000>; /* Registers */
416 dcr-reg = <0x100 0x020>;
417 sdr-base = <0x300>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100418
419 /* Outbound ranges, one memory and one IO,
420 * later cannot be changed
421 */
David Gibson71f34972008-05-15 16:46:39 +1000422 ranges = <0x02000000 0x00000000 0x80000000 0x0000000e 0x00000000 0x00000000 0x80000000
Benjamin Herrenschmidt84d727a2008-10-09 16:58:19 +0000423 0x02000000 0x00000000 0x00000000 0x0000000f 0x00000000 0x00000000 0x00100000
David Gibson71f34972008-05-15 16:46:39 +1000424 0x01000000 0x00000000 0x00000000 0x0000000f 0x80000000 0x00000000 0x00010000>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100425
426 /* Inbound 2GB range starting at 0 */
David Gibson71f34972008-05-15 16:46:39 +1000427 dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100428
429 /* This drives busses 40 to 0x7f */
David Gibson71f34972008-05-15 16:46:39 +1000430 bus-range = <0x40 0x7f>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100431
432 /* Legacy interrupts (note the weird polarity, the bridge seems
433 * to invert PCIe legacy interrupts).
434 * We are de-swizzling here because the numbers are actually for
435 * port of the root complex virtual P2P bridge. But I want
436 * to avoid putting a node for it in the tree, so the numbers
437 * below are basically de-swizzled numbers.
438 * The real slot is on idsel 0, so the swizzling is 1:1
439 */
David Gibson71f34972008-05-15 16:46:39 +1000440 interrupt-map-mask = <0x0 0x0 0x0 0x7>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100441 interrupt-map = <
David Gibson71f34972008-05-15 16:46:39 +1000442 0x0 0x0 0x0 0x1 &UIC3 0xc 0x4 /* swizzled int A */
443 0x0 0x0 0x0 0x2 &UIC3 0xd 0x4 /* swizzled int B */
444 0x0 0x0 0x0 0x3 &UIC3 0xe 0x4 /* swizzled int C */
445 0x0 0x0 0x0 0x4 &UIC3 0xf 0x4 /* swizzled int D */>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100446 };
447
448 PCIE1: pciex@d20000000 {
449 device_type = "pci";
450 #interrupt-cells = <1>;
451 #size-cells = <2>;
452 #address-cells = <3>;
453 compatible = "ibm,plb-pciex-460ex", "ibm,plb-pciex";
454 primary;
David Gibson71f34972008-05-15 16:46:39 +1000455 port = <0x1>; /* port number */
456 reg = <0x0000000d 0x20000000 0x20000000 /* Config space access */
457 0x0000000c 0x08011000 0x00001000>; /* Registers */
458 dcr-reg = <0x120 0x020>;
459 sdr-base = <0x340>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100460
461 /* Outbound ranges, one memory and one IO,
462 * later cannot be changed
463 */
David Gibson71f34972008-05-15 16:46:39 +1000464 ranges = <0x02000000 0x00000000 0x80000000 0x0000000e 0x80000000 0x00000000 0x80000000
Benjamin Herrenschmidt84d727a2008-10-09 16:58:19 +0000465 0x02000000 0x00000000 0x00000000 0x0000000f 0x00100000 0x00000000 0x00100000
David Gibson71f34972008-05-15 16:46:39 +1000466 0x01000000 0x00000000 0x00000000 0x0000000f 0x80010000 0x00000000 0x00010000>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100467
468 /* Inbound 2GB range starting at 0 */
David Gibson71f34972008-05-15 16:46:39 +1000469 dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100470
471 /* This drives busses 80 to 0xbf */
David Gibson71f34972008-05-15 16:46:39 +1000472 bus-range = <0x80 0xbf>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100473
474 /* Legacy interrupts (note the weird polarity, the bridge seems
475 * to invert PCIe legacy interrupts).
476 * We are de-swizzling here because the numbers are actually for
477 * port of the root complex virtual P2P bridge. But I want
478 * to avoid putting a node for it in the tree, so the numbers
479 * below are basically de-swizzled numbers.
480 * The real slot is on idsel 0, so the swizzling is 1:1
481 */
David Gibson71f34972008-05-15 16:46:39 +1000482 interrupt-map-mask = <0x0 0x0 0x0 0x7>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100483 interrupt-map = <
David Gibson71f34972008-05-15 16:46:39 +1000484 0x0 0x0 0x0 0x1 &UIC3 0x10 0x4 /* swizzled int A */
485 0x0 0x0 0x0 0x2 &UIC3 0x11 0x4 /* swizzled int B */
486 0x0 0x0 0x0 0x3 &UIC3 0x12 0x4 /* swizzled int C */
487 0x0 0x0 0x0 0x4 &UIC3 0x13 0x4 /* swizzled int D */>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100488 };
489 };
490};