| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
 | 2 |  * This file contains work-arounds for x86 and x86_64 platform bugs. | 
 | 3 |  */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4 | #include <linux/pci.h> | 
 | 5 | #include <linux/irq.h> | 
 | 6 |  | 
| Venki Pallipadi | d54bd57 | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 7 | #include <asm/hpet.h> | 
 | 8 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 9 | #if defined(CONFIG_X86_IO_APIC) && defined(CONFIG_SMP) && defined(CONFIG_PCI) | 
 | 10 |  | 
| Andrew Morton | a86f34b | 2007-05-02 19:27:04 +0200 | [diff] [blame] | 11 | static void __devinit quirk_intel_irqbalance(struct pci_dev *dev) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 12 | { | 
| Sergei Shtylyov | 3817505 | 2011-07-11 19:01:38 +0400 | [diff] [blame] | 13 | 	u8 config; | 
| Matthew Wilcox | 9585ca0 | 2008-02-10 23:18:15 -0500 | [diff] [blame] | 14 | 	u16 word; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 15 |  | 
 | 16 | 	/* BIOS may enable hardware IRQ balancing for | 
 | 17 | 	 * E7520/E7320/E7525(revision ID 0x9 and below) | 
 | 18 | 	 * based platforms. | 
 | 19 | 	 * Disable SW irqbalance/affinity on those platforms. | 
 | 20 | 	 */ | 
| Sergei Shtylyov | 3817505 | 2011-07-11 19:01:38 +0400 | [diff] [blame] | 21 | 	if (dev->revision > 0x9) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 22 | 		return; | 
 | 23 |  | 
| Andrew Morton | a86f34b | 2007-05-02 19:27:04 +0200 | [diff] [blame] | 24 | 	/* enable access to config space*/ | 
 | 25 | 	pci_read_config_byte(dev, 0xf4, &config); | 
 | 26 | 	pci_write_config_byte(dev, 0xf4, config|0x2); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 27 |  | 
| Matthew Wilcox | 9585ca0 | 2008-02-10 23:18:15 -0500 | [diff] [blame] | 28 | 	/* | 
 | 29 | 	 * read xTPR register.  We may not have a pci_dev for device 8 | 
 | 30 | 	 * because it might be hidden until the above write. | 
 | 31 | 	 */ | 
 | 32 | 	pci_bus_read_config_word(dev->bus, PCI_DEVFN(8, 0), 0x4c, &word); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 33 |  | 
 | 34 | 	if (!(word & (1 << 13))) { | 
| bjorn.helgaas@hp.com | 9ed8855 | 2007-12-17 14:09:40 -0700 | [diff] [blame] | 35 | 		dev_info(&dev->dev, "Intel E7520/7320/7525 detected; " | 
 | 36 | 			"disabling irq balancing and affinity\n"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 37 | 		noirqdebug_setup(""); | 
 | 38 | #ifdef CONFIG_PROC_FS | 
 | 39 | 		no_irq_affinity = 1; | 
 | 40 | #endif | 
 | 41 | 	} | 
 | 42 |  | 
| Andrew Morton | a86f34b | 2007-05-02 19:27:04 +0200 | [diff] [blame] | 43 | 	/* put back the original value for config space*/ | 
| Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 44 | 	if (!(config & 0x2)) | 
| Andrew Morton | a86f34b | 2007-05-02 19:27:04 +0200 | [diff] [blame] | 45 | 		pci_write_config_byte(dev, 0xf4, config); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 46 | } | 
| Thomas Gleixner | 7649223 | 2007-10-19 20:35:02 +0200 | [diff] [blame] | 47 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, | 
 | 48 | 			quirk_intel_irqbalance); | 
 | 49 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, | 
 | 50 | 			quirk_intel_irqbalance); | 
 | 51 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, | 
 | 52 | 			quirk_intel_irqbalance); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 53 | #endif | 
| Venki Pallipadi | d54bd57 | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 54 |  | 
 | 55 | #if defined(CONFIG_HPET_TIMER) | 
 | 56 | unsigned long force_hpet_address; | 
 | 57 |  | 
| Venki Pallipadi | bfe0c1c | 2007-10-12 23:04:24 +0200 | [diff] [blame] | 58 | static enum { | 
 | 59 | 	NONE_FORCE_HPET_RESUME, | 
 | 60 | 	OLD_ICH_FORCE_HPET_RESUME, | 
| Udo A. Steinberg | b196884 | 2007-10-19 20:35:02 +0200 | [diff] [blame] | 61 | 	ICH_FORCE_HPET_RESUME, | 
| Carlos Corbacho | d79a5f8 | 2007-10-19 18:51:27 +0100 | [diff] [blame] | 62 | 	VT8237_FORCE_HPET_RESUME, | 
 | 63 | 	NVIDIA_FORCE_HPET_RESUME, | 
| Andreas Herrmann | e8aa466 | 2008-05-09 11:49:11 +0200 | [diff] [blame] | 64 | 	ATI_FORCE_HPET_RESUME, | 
| Venki Pallipadi | bfe0c1c | 2007-10-12 23:04:24 +0200 | [diff] [blame] | 65 | } force_hpet_resume_type; | 
 | 66 |  | 
| Venki Pallipadi | d54bd57 | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 67 | static void __iomem *rcba_base; | 
 | 68 |  | 
| Venki Pallipadi | bfe0c1c | 2007-10-12 23:04:24 +0200 | [diff] [blame] | 69 | static void ich_force_hpet_resume(void) | 
| Venki Pallipadi | d54bd57 | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 70 | { | 
 | 71 | 	u32 val; | 
 | 72 |  | 
 | 73 | 	if (!force_hpet_address) | 
 | 74 | 		return; | 
 | 75 |  | 
| Stoyan Gaydarov | 8c5dfd2 | 2009-03-10 00:10:32 -0500 | [diff] [blame] | 76 | 	BUG_ON(rcba_base == NULL); | 
| Venki Pallipadi | d54bd57 | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 77 |  | 
 | 78 | 	/* read the Function Disable register, dword mode only */ | 
 | 79 | 	val = readl(rcba_base + 0x3404); | 
 | 80 | 	if (!(val & 0x80)) { | 
 | 81 | 		/* HPET disabled in HPTC. Trying to enable */ | 
 | 82 | 		writel(val | 0x80, rcba_base + 0x3404); | 
 | 83 | 	} | 
 | 84 |  | 
 | 85 | 	val = readl(rcba_base + 0x3404); | 
 | 86 | 	if (!(val & 0x80)) | 
 | 87 | 		BUG(); | 
 | 88 | 	else | 
 | 89 | 		printk(KERN_DEBUG "Force enabled HPET at resume\n"); | 
 | 90 |  | 
 | 91 | 	return; | 
 | 92 | } | 
 | 93 |  | 
 | 94 | static void ich_force_enable_hpet(struct pci_dev *dev) | 
 | 95 | { | 
 | 96 | 	u32 val; | 
 | 97 | 	u32 uninitialized_var(rcba); | 
 | 98 | 	int err = 0; | 
 | 99 |  | 
 | 100 | 	if (hpet_address || force_hpet_address) | 
 | 101 | 		return; | 
 | 102 |  | 
 | 103 | 	pci_read_config_dword(dev, 0xF0, &rcba); | 
 | 104 | 	rcba &= 0xFFFFC000; | 
 | 105 | 	if (rcba == 0) { | 
| bjorn.helgaas@hp.com | 9ed8855 | 2007-12-17 14:09:40 -0700 | [diff] [blame] | 106 | 		dev_printk(KERN_DEBUG, &dev->dev, "RCBA disabled; " | 
 | 107 | 			"cannot force enable HPET\n"); | 
| Venki Pallipadi | d54bd57 | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 108 | 		return; | 
 | 109 | 	} | 
 | 110 |  | 
 | 111 | 	/* use bits 31:14, 16 kB aligned */ | 
 | 112 | 	rcba_base = ioremap_nocache(rcba, 0x4000); | 
 | 113 | 	if (rcba_base == NULL) { | 
| bjorn.helgaas@hp.com | 9ed8855 | 2007-12-17 14:09:40 -0700 | [diff] [blame] | 114 | 		dev_printk(KERN_DEBUG, &dev->dev, "ioremap failed; " | 
 | 115 | 			"cannot force enable HPET\n"); | 
| Venki Pallipadi | d54bd57 | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 116 | 		return; | 
 | 117 | 	} | 
 | 118 |  | 
 | 119 | 	/* read the Function Disable register, dword mode only */ | 
 | 120 | 	val = readl(rcba_base + 0x3404); | 
 | 121 |  | 
 | 122 | 	if (val & 0x80) { | 
 | 123 | 		/* HPET is enabled in HPTC. Just not reported by BIOS */ | 
 | 124 | 		val = val & 0x3; | 
 | 125 | 		force_hpet_address = 0xFED00000 | (val << 12); | 
| bjorn.helgaas@hp.com | 9ed8855 | 2007-12-17 14:09:40 -0700 | [diff] [blame] | 126 | 		dev_printk(KERN_DEBUG, &dev->dev, "Force enabled HPET at " | 
 | 127 | 			"0x%lx\n", force_hpet_address); | 
| Venki Pallipadi | d54bd57 | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 128 | 		iounmap(rcba_base); | 
 | 129 | 		return; | 
 | 130 | 	} | 
 | 131 |  | 
 | 132 | 	/* HPET disabled in HPTC. Trying to enable */ | 
 | 133 | 	writel(val | 0x80, rcba_base + 0x3404); | 
 | 134 |  | 
 | 135 | 	val = readl(rcba_base + 0x3404); | 
 | 136 | 	if (!(val & 0x80)) { | 
 | 137 | 		err = 1; | 
 | 138 | 	} else { | 
 | 139 | 		val = val & 0x3; | 
 | 140 | 		force_hpet_address = 0xFED00000 | (val << 12); | 
 | 141 | 	} | 
 | 142 |  | 
 | 143 | 	if (err) { | 
 | 144 | 		force_hpet_address = 0; | 
 | 145 | 		iounmap(rcba_base); | 
| bjorn.helgaas@hp.com | 9ed8855 | 2007-12-17 14:09:40 -0700 | [diff] [blame] | 146 | 		dev_printk(KERN_DEBUG, &dev->dev, | 
 | 147 | 			"Failed to force enable HPET\n"); | 
| Venki Pallipadi | d54bd57 | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 148 | 	} else { | 
| Venki Pallipadi | bfe0c1c | 2007-10-12 23:04:24 +0200 | [diff] [blame] | 149 | 		force_hpet_resume_type = ICH_FORCE_HPET_RESUME; | 
| bjorn.helgaas@hp.com | 9ed8855 | 2007-12-17 14:09:40 -0700 | [diff] [blame] | 150 | 		dev_printk(KERN_DEBUG, &dev->dev, "Force enabled HPET at " | 
 | 151 | 			"0x%lx\n", force_hpet_address); | 
| Venki Pallipadi | d54bd57 | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 152 | 	} | 
 | 153 | } | 
 | 154 |  | 
 | 155 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, | 
| Thomas Gleixner | 7649223 | 2007-10-19 20:35:02 +0200 | [diff] [blame] | 156 | 			 ich_force_enable_hpet); | 
| Krzysztof Oledzki | 74e411c | 2008-06-04 03:40:17 +0200 | [diff] [blame] | 157 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, | 
 | 158 | 			 ich_force_enable_hpet); | 
| Venki Pallipadi | d54bd57 | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 159 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, | 
| Thomas Gleixner | 7649223 | 2007-10-19 20:35:02 +0200 | [diff] [blame] | 160 | 			 ich_force_enable_hpet); | 
| Venki Pallipadi | ed6fb17 | 2007-10-12 23:04:24 +0200 | [diff] [blame] | 161 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, | 
| Thomas Gleixner | 7649223 | 2007-10-19 20:35:02 +0200 | [diff] [blame] | 162 | 			 ich_force_enable_hpet); | 
| Venki Pallipadi | d54bd57 | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 163 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, | 
| Thomas Gleixner | 7649223 | 2007-10-19 20:35:02 +0200 | [diff] [blame] | 164 | 			 ich_force_enable_hpet); | 
| Venki Pallipadi | d54bd57 | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 165 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, | 
| Thomas Gleixner | 7649223 | 2007-10-19 20:35:02 +0200 | [diff] [blame] | 166 | 			 ich_force_enable_hpet); | 
| Venki Pallipadi | d54bd57 | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 167 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, | 
| Thomas Gleixner | 7649223 | 2007-10-19 20:35:02 +0200 | [diff] [blame] | 168 | 			 ich_force_enable_hpet); | 
| Janne Kulmala | bacbe99 | 2008-12-16 13:39:57 +0200 | [diff] [blame] | 169 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, | 
 | 170 | 			 ich_force_enable_hpet); | 
| Alistair John Strachan | dff244a | 2008-01-30 13:33:39 +0100 | [diff] [blame] | 171 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, | 
 | 172 | 			 ich_force_enable_hpet); | 
| Andi Kleen | 42bb8cc | 2009-01-09 12:17:40 -0800 | [diff] [blame] | 173 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x3a16,	/* ICH10 */ | 
 | 174 | 			 ich_force_enable_hpet); | 
| Venki Pallipadi | bfe0c1c | 2007-10-12 23:04:24 +0200 | [diff] [blame] | 175 |  | 
 | 176 | static struct pci_dev *cached_dev; | 
 | 177 |  | 
| Thomas Gleixner | 7c4728f | 2008-05-10 21:42:14 +0200 | [diff] [blame] | 178 | static void hpet_print_force_info(void) | 
 | 179 | { | 
 | 180 | 	printk(KERN_INFO "HPET not enabled in BIOS. " | 
 | 181 | 	       "You might try hpet=force boot option\n"); | 
 | 182 | } | 
 | 183 |  | 
| Venki Pallipadi | bfe0c1c | 2007-10-12 23:04:24 +0200 | [diff] [blame] | 184 | static void old_ich_force_hpet_resume(void) | 
 | 185 | { | 
 | 186 | 	u32 val; | 
 | 187 | 	u32 uninitialized_var(gen_cntl); | 
 | 188 |  | 
 | 189 | 	if (!force_hpet_address || !cached_dev) | 
 | 190 | 		return; | 
 | 191 |  | 
 | 192 | 	pci_read_config_dword(cached_dev, 0xD0, &gen_cntl); | 
 | 193 | 	gen_cntl &= (~(0x7 << 15)); | 
 | 194 | 	gen_cntl |= (0x4 << 15); | 
 | 195 |  | 
 | 196 | 	pci_write_config_dword(cached_dev, 0xD0, gen_cntl); | 
 | 197 | 	pci_read_config_dword(cached_dev, 0xD0, &gen_cntl); | 
 | 198 | 	val = gen_cntl >> 15; | 
 | 199 | 	val &= 0x7; | 
 | 200 | 	if (val == 0x4) | 
 | 201 | 		printk(KERN_DEBUG "Force enabled HPET at resume\n"); | 
 | 202 | 	else | 
 | 203 | 		BUG(); | 
 | 204 | } | 
 | 205 |  | 
 | 206 | static void old_ich_force_enable_hpet(struct pci_dev *dev) | 
 | 207 | { | 
 | 208 | 	u32 val; | 
 | 209 | 	u32 uninitialized_var(gen_cntl); | 
 | 210 |  | 
 | 211 | 	if (hpet_address || force_hpet_address) | 
 | 212 | 		return; | 
 | 213 |  | 
 | 214 | 	pci_read_config_dword(dev, 0xD0, &gen_cntl); | 
 | 215 | 	/* | 
 | 216 | 	 * Bit 17 is HPET enable bit. | 
 | 217 | 	 * Bit 16:15 control the HPET base address. | 
 | 218 | 	 */ | 
 | 219 | 	val = gen_cntl >> 15; | 
 | 220 | 	val &= 0x7; | 
 | 221 | 	if (val & 0x4) { | 
 | 222 | 		val &= 0x3; | 
 | 223 | 		force_hpet_address = 0xFED00000 | (val << 12); | 
| bjorn.helgaas@hp.com | 9ed8855 | 2007-12-17 14:09:40 -0700 | [diff] [blame] | 224 | 		dev_printk(KERN_DEBUG, &dev->dev, "HPET at 0x%lx\n", | 
 | 225 | 			force_hpet_address); | 
| Venki Pallipadi | bfe0c1c | 2007-10-12 23:04:24 +0200 | [diff] [blame] | 226 | 		return; | 
 | 227 | 	} | 
 | 228 |  | 
 | 229 | 	/* | 
 | 230 | 	 * HPET is disabled. Trying enabling at FED00000 and check | 
 | 231 | 	 * whether it sticks | 
 | 232 | 	 */ | 
 | 233 | 	gen_cntl &= (~(0x7 << 15)); | 
 | 234 | 	gen_cntl |= (0x4 << 15); | 
 | 235 | 	pci_write_config_dword(dev, 0xD0, gen_cntl); | 
 | 236 |  | 
 | 237 | 	pci_read_config_dword(dev, 0xD0, &gen_cntl); | 
 | 238 |  | 
 | 239 | 	val = gen_cntl >> 15; | 
 | 240 | 	val &= 0x7; | 
 | 241 | 	if (val & 0x4) { | 
 | 242 | 		/* HPET is enabled in HPTC. Just not reported by BIOS */ | 
 | 243 | 		val &= 0x3; | 
 | 244 | 		force_hpet_address = 0xFED00000 | (val << 12); | 
| bjorn.helgaas@hp.com | 9ed8855 | 2007-12-17 14:09:40 -0700 | [diff] [blame] | 245 | 		dev_printk(KERN_DEBUG, &dev->dev, "Force enabled HPET at " | 
 | 246 | 			"0x%lx\n", force_hpet_address); | 
| Venki Pallipadi | 32a2da6 | 2007-10-12 23:04:24 +0200 | [diff] [blame] | 247 | 		cached_dev = dev; | 
| Venki Pallipadi | bfe0c1c | 2007-10-12 23:04:24 +0200 | [diff] [blame] | 248 | 		force_hpet_resume_type = OLD_ICH_FORCE_HPET_RESUME; | 
 | 249 | 		return; | 
 | 250 | 	} | 
 | 251 |  | 
| bjorn.helgaas@hp.com | 9ed8855 | 2007-12-17 14:09:40 -0700 | [diff] [blame] | 252 | 	dev_printk(KERN_DEBUG, &dev->dev, "Failed to force enable HPET\n"); | 
| Venki Pallipadi | bfe0c1c | 2007-10-12 23:04:24 +0200 | [diff] [blame] | 253 | } | 
 | 254 |  | 
| Udo A. Steinberg | 158ad32 | 2007-10-19 20:35:02 +0200 | [diff] [blame] | 255 | /* | 
 | 256 |  * Undocumented chipset features. Make sure that the user enforced | 
 | 257 |  * this. | 
 | 258 |  */ | 
 | 259 | static void old_ich_force_enable_hpet_user(struct pci_dev *dev) | 
 | 260 | { | 
 | 261 | 	if (hpet_force_user) | 
 | 262 | 		old_ich_force_enable_hpet(dev); | 
 | 263 | } | 
 | 264 |  | 
| Joe Buehler | 4c2a997 | 2008-06-09 08:55:20 -0400 | [diff] [blame] | 265 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, | 
 | 266 | 			 old_ich_force_enable_hpet_user); | 
| Udo A. Steinberg | 158ad32 | 2007-10-19 20:35:02 +0200 | [diff] [blame] | 267 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, | 
 | 268 | 			 old_ich_force_enable_hpet_user); | 
 | 269 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, | 
 | 270 | 			 old_ich_force_enable_hpet_user); | 
 | 271 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, | 
 | 272 | 			 old_ich_force_enable_hpet_user); | 
 | 273 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, | 
 | 274 | 			 old_ich_force_enable_hpet_user); | 
| Venki Pallipadi | bfe0c1c | 2007-10-12 23:04:24 +0200 | [diff] [blame] | 275 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, | 
| Thomas Gleixner | 7649223 | 2007-10-19 20:35:02 +0200 | [diff] [blame] | 276 | 			 old_ich_force_enable_hpet); | 
| Venki Pallipadi | bfe0c1c | 2007-10-12 23:04:24 +0200 | [diff] [blame] | 277 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_12, | 
| Thomas Gleixner | 7649223 | 2007-10-19 20:35:02 +0200 | [diff] [blame] | 278 | 			 old_ich_force_enable_hpet); | 
| Venki Pallipadi | bfe0c1c | 2007-10-12 23:04:24 +0200 | [diff] [blame] | 279 |  | 
| Udo A. Steinberg | b196884 | 2007-10-19 20:35:02 +0200 | [diff] [blame] | 280 |  | 
 | 281 | static void vt8237_force_hpet_resume(void) | 
 | 282 | { | 
 | 283 | 	u32 val; | 
 | 284 |  | 
 | 285 | 	if (!force_hpet_address || !cached_dev) | 
 | 286 | 		return; | 
 | 287 |  | 
 | 288 | 	val = 0xfed00000 | 0x80; | 
 | 289 | 	pci_write_config_dword(cached_dev, 0x68, val); | 
 | 290 |  | 
 | 291 | 	pci_read_config_dword(cached_dev, 0x68, &val); | 
 | 292 | 	if (val & 0x80) | 
 | 293 | 		printk(KERN_DEBUG "Force enabled HPET at resume\n"); | 
 | 294 | 	else | 
 | 295 | 		BUG(); | 
 | 296 | } | 
 | 297 |  | 
 | 298 | static void vt8237_force_enable_hpet(struct pci_dev *dev) | 
 | 299 | { | 
 | 300 | 	u32 uninitialized_var(val); | 
 | 301 |  | 
| Thomas Gleixner | 7c4728f | 2008-05-10 21:42:14 +0200 | [diff] [blame] | 302 | 	if (hpet_address || force_hpet_address) | 
| Udo A. Steinberg | b196884 | 2007-10-19 20:35:02 +0200 | [diff] [blame] | 303 | 		return; | 
 | 304 |  | 
| Thomas Gleixner | 7c4728f | 2008-05-10 21:42:14 +0200 | [diff] [blame] | 305 | 	if (!hpet_force_user) { | 
 | 306 | 		hpet_print_force_info(); | 
 | 307 | 		return; | 
 | 308 | 	} | 
 | 309 |  | 
| Udo A. Steinberg | b196884 | 2007-10-19 20:35:02 +0200 | [diff] [blame] | 310 | 	pci_read_config_dword(dev, 0x68, &val); | 
 | 311 | 	/* | 
 | 312 | 	 * Bit 7 is HPET enable bit. | 
 | 313 | 	 * Bit 31:10 is HPET base address (contrary to what datasheet claims) | 
 | 314 | 	 */ | 
 | 315 | 	if (val & 0x80) { | 
 | 316 | 		force_hpet_address = (val & ~0x3ff); | 
| bjorn.helgaas@hp.com | 9ed8855 | 2007-12-17 14:09:40 -0700 | [diff] [blame] | 317 | 		dev_printk(KERN_DEBUG, &dev->dev, "HPET at 0x%lx\n", | 
 | 318 | 			force_hpet_address); | 
| Udo A. Steinberg | b196884 | 2007-10-19 20:35:02 +0200 | [diff] [blame] | 319 | 		return; | 
 | 320 | 	} | 
 | 321 |  | 
 | 322 | 	/* | 
 | 323 | 	 * HPET is disabled. Trying enabling at FED00000 and check | 
 | 324 | 	 * whether it sticks | 
 | 325 | 	 */ | 
 | 326 | 	val = 0xfed00000 | 0x80; | 
 | 327 | 	pci_write_config_dword(dev, 0x68, val); | 
 | 328 |  | 
 | 329 | 	pci_read_config_dword(dev, 0x68, &val); | 
 | 330 | 	if (val & 0x80) { | 
 | 331 | 		force_hpet_address = (val & ~0x3ff); | 
| bjorn.helgaas@hp.com | 9ed8855 | 2007-12-17 14:09:40 -0700 | [diff] [blame] | 332 | 		dev_printk(KERN_DEBUG, &dev->dev, "Force enabled HPET at " | 
 | 333 | 			"0x%lx\n", force_hpet_address); | 
| Udo A. Steinberg | b196884 | 2007-10-19 20:35:02 +0200 | [diff] [blame] | 334 | 		cached_dev = dev; | 
 | 335 | 		force_hpet_resume_type = VT8237_FORCE_HPET_RESUME; | 
 | 336 | 		return; | 
 | 337 | 	} | 
 | 338 |  | 
| bjorn.helgaas@hp.com | 9ed8855 | 2007-12-17 14:09:40 -0700 | [diff] [blame] | 339 | 	dev_printk(KERN_DEBUG, &dev->dev, "Failed to force enable HPET\n"); | 
| Udo A. Steinberg | b196884 | 2007-10-19 20:35:02 +0200 | [diff] [blame] | 340 | } | 
 | 341 |  | 
 | 342 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, | 
 | 343 | 			 vt8237_force_enable_hpet); | 
 | 344 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, | 
 | 345 | 			 vt8237_force_enable_hpet); | 
| Udo van den Heuvel | 892df7f | 2010-09-14 07:15:08 +0200 | [diff] [blame] | 346 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_CX700, | 
 | 347 | 			 vt8237_force_enable_hpet); | 
| Udo A. Steinberg | b196884 | 2007-10-19 20:35:02 +0200 | [diff] [blame] | 348 |  | 
| Andreas Herrmann | e8aa466 | 2008-05-09 11:49:11 +0200 | [diff] [blame] | 349 | static void ati_force_hpet_resume(void) | 
 | 350 | { | 
 | 351 | 	pci_write_config_dword(cached_dev, 0x14, 0xfed00000); | 
 | 352 | 	printk(KERN_DEBUG "Force enabled HPET at resume\n"); | 
 | 353 | } | 
 | 354 |  | 
| Andreas Herrmann | e7250b8 | 2008-09-05 18:33:26 +0200 | [diff] [blame] | 355 | static u32 ati_ixp4x0_rev(struct pci_dev *dev) | 
 | 356 | { | 
 | 357 | 	u32 d; | 
 | 358 | 	u8  b; | 
 | 359 |  | 
 | 360 | 	pci_read_config_byte(dev, 0xac, &b); | 
 | 361 | 	b &= ~(1<<5); | 
 | 362 | 	pci_write_config_byte(dev, 0xac, b); | 
 | 363 | 	pci_read_config_dword(dev, 0x70, &d); | 
 | 364 | 	d |= 1<<8; | 
 | 365 | 	pci_write_config_dword(dev, 0x70, d); | 
 | 366 | 	pci_read_config_dword(dev, 0x8, &d); | 
 | 367 | 	d &= 0xff; | 
 | 368 | 	dev_printk(KERN_DEBUG, &dev->dev, "SB4X0 revision 0x%x\n", d); | 
 | 369 | 	return d; | 
 | 370 | } | 
 | 371 |  | 
| Andreas Herrmann | e8aa466 | 2008-05-09 11:49:11 +0200 | [diff] [blame] | 372 | static void ati_force_enable_hpet(struct pci_dev *dev) | 
 | 373 | { | 
| Andreas Herrmann | e7250b8 | 2008-09-05 18:33:26 +0200 | [diff] [blame] | 374 | 	u32 d, val; | 
 | 375 | 	u8  b; | 
| Andreas Herrmann | e8aa466 | 2008-05-09 11:49:11 +0200 | [diff] [blame] | 376 |  | 
| Thomas Gleixner | 7c4728f | 2008-05-10 21:42:14 +0200 | [diff] [blame] | 377 | 	if (hpet_address || force_hpet_address) | 
| Andreas Herrmann | e8aa466 | 2008-05-09 11:49:11 +0200 | [diff] [blame] | 378 | 		return; | 
 | 379 |  | 
| Thomas Gleixner | 7c4728f | 2008-05-10 21:42:14 +0200 | [diff] [blame] | 380 | 	if (!hpet_force_user) { | 
 | 381 | 		hpet_print_force_info(); | 
 | 382 | 		return; | 
 | 383 | 	} | 
 | 384 |  | 
| Andreas Herrmann | e7250b8 | 2008-09-05 18:33:26 +0200 | [diff] [blame] | 385 | 	d = ati_ixp4x0_rev(dev); | 
 | 386 | 	if (d  < 0x82) | 
 | 387 | 		return; | 
 | 388 |  | 
 | 389 | 	/* base address */ | 
| Andreas Herrmann | e8aa466 | 2008-05-09 11:49:11 +0200 | [diff] [blame] | 390 | 	pci_write_config_dword(dev, 0x14, 0xfed00000); | 
 | 391 | 	pci_read_config_dword(dev, 0x14, &val); | 
| Andreas Herrmann | e7250b8 | 2008-09-05 18:33:26 +0200 | [diff] [blame] | 392 |  | 
 | 393 | 	/* enable interrupt */ | 
 | 394 | 	outb(0x72, 0xcd6); b = inb(0xcd7); | 
 | 395 | 	b |= 0x1; | 
 | 396 | 	outb(0x72, 0xcd6); outb(b, 0xcd7); | 
 | 397 | 	outb(0x72, 0xcd6); b = inb(0xcd7); | 
 | 398 | 	if (!(b & 0x1)) | 
 | 399 | 		return; | 
 | 400 | 	pci_read_config_dword(dev, 0x64, &d); | 
 | 401 | 	d |= (1<<10); | 
 | 402 | 	pci_write_config_dword(dev, 0x64, d); | 
 | 403 | 	pci_read_config_dword(dev, 0x64, &d); | 
 | 404 | 	if (!(d & (1<<10))) | 
 | 405 | 		return; | 
 | 406 |  | 
| Andreas Herrmann | e8aa466 | 2008-05-09 11:49:11 +0200 | [diff] [blame] | 407 | 	force_hpet_address = val; | 
 | 408 | 	force_hpet_resume_type = ATI_FORCE_HPET_RESUME; | 
 | 409 | 	dev_printk(KERN_DEBUG, &dev->dev, "Force enabled HPET at 0x%lx\n", | 
 | 410 | 		   force_hpet_address); | 
 | 411 | 	cached_dev = dev; | 
| Andreas Herrmann | e8aa466 | 2008-05-09 11:49:11 +0200 | [diff] [blame] | 412 | } | 
 | 413 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP400_SMBUS, | 
 | 414 | 			 ati_force_enable_hpet); | 
 | 415 |  | 
| Carlos Corbacho | d79a5f8 | 2007-10-19 18:51:27 +0100 | [diff] [blame] | 416 | /* | 
 | 417 |  * Undocumented chipset feature taken from LinuxBIOS. | 
 | 418 |  */ | 
 | 419 | static void nvidia_force_hpet_resume(void) | 
 | 420 | { | 
 | 421 | 	pci_write_config_dword(cached_dev, 0x44, 0xfed00001); | 
 | 422 | 	printk(KERN_DEBUG "Force enabled HPET at resume\n"); | 
 | 423 | } | 
 | 424 |  | 
 | 425 | static void nvidia_force_enable_hpet(struct pci_dev *dev) | 
 | 426 | { | 
 | 427 | 	u32 uninitialized_var(val); | 
 | 428 |  | 
| Thomas Gleixner | 7c4728f | 2008-05-10 21:42:14 +0200 | [diff] [blame] | 429 | 	if (hpet_address || force_hpet_address) | 
| Carlos Corbacho | d79a5f8 | 2007-10-19 18:51:27 +0100 | [diff] [blame] | 430 | 		return; | 
 | 431 |  | 
| Thomas Gleixner | 7c4728f | 2008-05-10 21:42:14 +0200 | [diff] [blame] | 432 | 	if (!hpet_force_user) { | 
 | 433 | 		hpet_print_force_info(); | 
 | 434 | 		return; | 
 | 435 | 	} | 
 | 436 |  | 
| Carlos Corbacho | d79a5f8 | 2007-10-19 18:51:27 +0100 | [diff] [blame] | 437 | 	pci_write_config_dword(dev, 0x44, 0xfed00001); | 
 | 438 | 	pci_read_config_dword(dev, 0x44, &val); | 
 | 439 | 	force_hpet_address = val & 0xfffffffe; | 
 | 440 | 	force_hpet_resume_type = NVIDIA_FORCE_HPET_RESUME; | 
| bjorn.helgaas@hp.com | 9ed8855 | 2007-12-17 14:09:40 -0700 | [diff] [blame] | 441 | 	dev_printk(KERN_DEBUG, &dev->dev, "Force enabled HPET at 0x%lx\n", | 
| Carlos Corbacho | d79a5f8 | 2007-10-19 18:51:27 +0100 | [diff] [blame] | 442 | 		force_hpet_address); | 
 | 443 | 	cached_dev = dev; | 
 | 444 | 	return; | 
 | 445 | } | 
 | 446 |  | 
 | 447 | /* ISA Bridges */ | 
 | 448 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0050, | 
 | 449 | 			nvidia_force_enable_hpet); | 
 | 450 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0051, | 
 | 451 | 			nvidia_force_enable_hpet); | 
| Udo A. Steinberg | b196884 | 2007-10-19 20:35:02 +0200 | [diff] [blame] | 452 |  | 
| Carlos Corbacho | 1b82ba6 | 2007-10-19 19:34:15 +0100 | [diff] [blame] | 453 | /* LPC bridges */ | 
| Zbigniew Luszpinski | 96bcf45 | 2008-03-19 15:51:50 +0100 | [diff] [blame] | 454 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0260, | 
 | 455 | 			nvidia_force_enable_hpet); | 
| Carlos Corbacho | 1b82ba6 | 2007-10-19 19:34:15 +0100 | [diff] [blame] | 456 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0360, | 
 | 457 | 			nvidia_force_enable_hpet); | 
 | 458 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0361, | 
 | 459 | 			nvidia_force_enable_hpet); | 
 | 460 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0362, | 
 | 461 | 			nvidia_force_enable_hpet); | 
 | 462 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0363, | 
 | 463 | 			nvidia_force_enable_hpet); | 
 | 464 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0364, | 
 | 465 | 			nvidia_force_enable_hpet); | 
 | 466 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0365, | 
 | 467 | 			nvidia_force_enable_hpet); | 
 | 468 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0366, | 
 | 469 | 			nvidia_force_enable_hpet); | 
 | 470 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0367, | 
 | 471 | 			nvidia_force_enable_hpet); | 
 | 472 |  | 
| Venki Pallipadi | bfe0c1c | 2007-10-12 23:04:24 +0200 | [diff] [blame] | 473 | void force_hpet_resume(void) | 
 | 474 | { | 
 | 475 | 	switch (force_hpet_resume_type) { | 
| Harvey Harrison | 4a5a77d | 2008-02-06 22:39:44 +0100 | [diff] [blame] | 476 | 	case ICH_FORCE_HPET_RESUME: | 
 | 477 | 		ich_force_hpet_resume(); | 
 | 478 | 		return; | 
 | 479 | 	case OLD_ICH_FORCE_HPET_RESUME: | 
 | 480 | 		old_ich_force_hpet_resume(); | 
 | 481 | 		return; | 
 | 482 | 	case VT8237_FORCE_HPET_RESUME: | 
 | 483 | 		vt8237_force_hpet_resume(); | 
 | 484 | 		return; | 
 | 485 | 	case NVIDIA_FORCE_HPET_RESUME: | 
 | 486 | 		nvidia_force_hpet_resume(); | 
 | 487 | 		return; | 
| Andreas Herrmann | e8aa466 | 2008-05-09 11:49:11 +0200 | [diff] [blame] | 488 | 	case ATI_FORCE_HPET_RESUME: | 
 | 489 | 		ati_force_hpet_resume(); | 
 | 490 | 		return; | 
| Harvey Harrison | 4a5a77d | 2008-02-06 22:39:44 +0100 | [diff] [blame] | 491 | 	default: | 
| Venki Pallipadi | bfe0c1c | 2007-10-12 23:04:24 +0200 | [diff] [blame] | 492 | 		break; | 
 | 493 | 	} | 
 | 494 | } | 
| Pallipadi, Venkatesh | 73472a4 | 2010-01-21 11:09:52 -0800 | [diff] [blame] | 495 |  | 
 | 496 | /* | 
 | 497 |  * HPET MSI on some boards (ATI SB700/SB800) has side effect on | 
 | 498 |  * floppy DMA. Disable HPET MSI on such platforms. | 
| Andreas Herrmann | fec84e3 | 2010-05-17 18:43:24 +0200 | [diff] [blame] | 499 |  * See erratum #27 (Misinterpreted MSI Requests May Result in | 
 | 500 |  * Corrupted LPC DMA Data) in AMD Publication #46837, | 
 | 501 |  * "SB700 Family Product Errata", Rev. 1.0, March 2010. | 
| Pallipadi, Venkatesh | 73472a4 | 2010-01-21 11:09:52 -0800 | [diff] [blame] | 502 |  */ | 
 | 503 | static void force_disable_hpet_msi(struct pci_dev *unused) | 
 | 504 | { | 
 | 505 | 	hpet_msi_disable = 1; | 
 | 506 | } | 
 | 507 |  | 
 | 508 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS, | 
 | 509 | 			 force_disable_hpet_msi); | 
 | 510 |  | 
| Andreas Herrmann | 9b94b3a | 2009-04-17 12:07:46 +0200 | [diff] [blame] | 511 | #endif | 
| Venki Pallipadi | bfe0c1c | 2007-10-12 23:04:24 +0200 | [diff] [blame] | 512 |  | 
| Andreas Herrmann | 9b94b3a | 2009-04-17 12:07:46 +0200 | [diff] [blame] | 513 | #if defined(CONFIG_PCI) && defined(CONFIG_NUMA) | 
 | 514 | /* Set correct numa_node information for AMD NB functions */ | 
 | 515 | static void __init quirk_amd_nb_node(struct pci_dev *dev) | 
 | 516 | { | 
 | 517 | 	struct pci_dev *nb_ht; | 
 | 518 | 	unsigned int devfn; | 
| Prarit Bhargava | 303fc08 | 2009-11-12 13:09:31 -0500 | [diff] [blame] | 519 | 	u32 node; | 
| Andreas Herrmann | 9b94b3a | 2009-04-17 12:07:46 +0200 | [diff] [blame] | 520 | 	u32 val; | 
 | 521 |  | 
 | 522 | 	devfn = PCI_DEVFN(PCI_SLOT(dev->devfn), 0); | 
 | 523 | 	nb_ht = pci_get_slot(dev->bus, devfn); | 
 | 524 | 	if (!nb_ht) | 
 | 525 | 		return; | 
 | 526 |  | 
 | 527 | 	pci_read_config_dword(nb_ht, 0x60, &val); | 
| Prarit Bhargava | 303fc08 | 2009-11-12 13:09:31 -0500 | [diff] [blame] | 528 | 	node = val & 7; | 
 | 529 | 	/* | 
 | 530 | 	 * Some hardware may return an invalid node ID, | 
 | 531 | 	 * so check it first: | 
 | 532 | 	 */ | 
 | 533 | 	if (node_online(node)) | 
 | 534 | 		set_dev_node(&dev->dev, node); | 
| Jiri Slaby | 748df9a | 2009-09-08 12:16:18 +0200 | [diff] [blame] | 535 | 	pci_dev_put(nb_ht); | 
| Andreas Herrmann | 9b94b3a | 2009-04-17 12:07:46 +0200 | [diff] [blame] | 536 | } | 
 | 537 |  | 
 | 538 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_K8_NB, | 
 | 539 | 			quirk_amd_nb_node); | 
 | 540 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_K8_NB_ADDRMAP, | 
 | 541 | 			quirk_amd_nb_node); | 
 | 542 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_K8_NB_MEMCTL, | 
 | 543 | 			quirk_amd_nb_node); | 
 | 544 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_K8_NB_MISC, | 
 | 545 | 			quirk_amd_nb_node); | 
 | 546 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_10H_NB_HT, | 
 | 547 | 			quirk_amd_nb_node); | 
 | 548 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_10H_NB_MAP, | 
 | 549 | 			quirk_amd_nb_node); | 
 | 550 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_10H_NB_DRAM, | 
 | 551 | 			quirk_amd_nb_node); | 
 | 552 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_10H_NB_MISC, | 
 | 553 | 			quirk_amd_nb_node); | 
 | 554 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_10H_NB_LINK, | 
 | 555 | 			quirk_amd_nb_node); | 
| Andreas Herrmann | f62ef5f | 2011-12-02 08:21:43 +0100 | [diff] [blame] | 556 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_15H_NB_F0, | 
 | 557 | 			quirk_amd_nb_node); | 
 | 558 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_15H_NB_F1, | 
 | 559 | 			quirk_amd_nb_node); | 
 | 560 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_15H_NB_F2, | 
 | 561 | 			quirk_amd_nb_node); | 
 | 562 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_15H_NB_F3, | 
 | 563 | 			quirk_amd_nb_node); | 
 | 564 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_15H_NB_F4, | 
 | 565 | 			quirk_amd_nb_node); | 
 | 566 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_15H_NB_F5, | 
 | 567 | 			quirk_amd_nb_node); | 
 | 568 |  | 
| Venki Pallipadi | d54bd57 | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 569 | #endif |