blob: 12c9132b099eed88f5ad3c732f9ef5de57b435fc [file] [log] [blame]
Mauro Carvalho Chehab2ba890e2008-04-17 21:42:58 -03001#define EM_GPIO_0 (1 << 0)
2#define EM_GPIO_1 (1 << 1)
3#define EM_GPIO_2 (1 << 2)
4#define EM_GPIO_3 (1 << 3)
5#define EM_GPIO_4 (1 << 4)
6#define EM_GPIO_5 (1 << 5)
7#define EM_GPIO_6 (1 << 6)
8#define EM_GPIO_7 (1 << 7)
9
10#define EM_GPO_0 (1 << 0)
11#define EM_GPO_1 (1 << 1)
12#define EM_GPO_2 (1 << 2)
13#define EM_GPO_3 (1 << 3)
14
15/* em2800 registers */
Mauro Carvalho Chehab41facaa2008-04-17 21:44:58 -030016#define EM2800_R08_AUDIOSRC 0x08
Mauro Carvalho Chehab2ba890e2008-04-17 21:42:58 -030017
18/* em28xx registers */
19
Devin Heitmueller5c2231c2008-11-19 08:22:28 -030020#define EM28XX_R00_CHIPCFG 0x00
21
22/* em28xx Chip Configuration 0x00 */
23#define EM28XX_CHIPCFG_VENDOR_AUDIO 0x80
24#define EM28XX_CHIPCFG_I2S_VOLUME_CAPABLE 0x40
25#define EM28XX_CHIPCFG_I2S_3_SAMPRATES 0x30
26#define EM28XX_CHIPCFG_I2S_5_SAMPRATES 0x20
27#define EM28XX_CHIPCFG_AC97 0x10
28#define EM28XX_CHIPCFG_AUDIOMASK 0x30
29
Mauro Carvalho Chehab2ba890e2008-04-17 21:42:58 -030030 /* GPIO/GPO registers */
Mauro Carvalho Chehab41facaa2008-04-17 21:44:58 -030031#define EM2880_R04_GPO 0x04 /* em2880-em2883 only */
32#define EM28XX_R08_GPIO 0x08 /* em2820 or upper */
Mauro Carvalho Chehab2ba890e2008-04-17 21:42:58 -030033
Mauro Carvalho Chehab41facaa2008-04-17 21:44:58 -030034#define EM28XX_R06_I2C_CLK 0x06
35#define EM28XX_R0A_CHIPID 0x0a
36#define EM28XX_R0C_USBSUSP 0x0c /* */
Mauro Carvalho Chehab2ba890e2008-04-17 21:42:58 -030037
Mauro Carvalho Chehab41facaa2008-04-17 21:44:58 -030038#define EM28XX_R0E_AUDIOSRC 0x0e
39#define EM28XX_R0F_XCLK 0x0f
Mauro Carvalho Chehab2ba890e2008-04-17 21:42:58 -030040
Mauro Carvalho Chehab41facaa2008-04-17 21:44:58 -030041#define EM28XX_R10_VINMODE 0x10
42#define EM28XX_R11_VINCTRL 0x11
43#define EM28XX_R12_VINENABLE 0x12 /* */
Mauro Carvalho Chehab2ba890e2008-04-17 21:42:58 -030044
Mauro Carvalho Chehab41facaa2008-04-17 21:44:58 -030045#define EM28XX_R14_GAMMA 0x14
46#define EM28XX_R15_RGAIN 0x15
47#define EM28XX_R16_GGAIN 0x16
48#define EM28XX_R17_BGAIN 0x17
49#define EM28XX_R18_ROFFSET 0x18
50#define EM28XX_R19_GOFFSET 0x19
51#define EM28XX_R1A_BOFFSET 0x1a
Mauro Carvalho Chehab2ba890e2008-04-17 21:42:58 -030052
Mauro Carvalho Chehab41facaa2008-04-17 21:44:58 -030053#define EM28XX_R1B_OFLOW 0x1b
54#define EM28XX_R1C_HSTART 0x1c
55#define EM28XX_R1D_VSTART 0x1d
56#define EM28XX_R1E_CWIDTH 0x1e
57#define EM28XX_R1F_CHEIGHT 0x1f
Mauro Carvalho Chehab2ba890e2008-04-17 21:42:58 -030058
Mauro Carvalho Chehab41facaa2008-04-17 21:44:58 -030059#define EM28XX_R20_YGAIN 0x20
60#define EM28XX_R21_YOFFSET 0x21
61#define EM28XX_R22_UVGAIN 0x22
62#define EM28XX_R23_UOFFSET 0x23
63#define EM28XX_R24_VOFFSET 0x24
64#define EM28XX_R25_SHARPNESS 0x25
Mauro Carvalho Chehab2ba890e2008-04-17 21:42:58 -030065
Mauro Carvalho Chehab41facaa2008-04-17 21:44:58 -030066#define EM28XX_R26_COMPR 0x26
67#define EM28XX_R27_OUTFMT 0x27
Mauro Carvalho Chehab2ba890e2008-04-17 21:42:58 -030068
Mauro Carvalho Chehab41facaa2008-04-17 21:44:58 -030069#define EM28XX_R28_XMIN 0x28
70#define EM28XX_R29_XMAX 0x29
71#define EM28XX_R2A_YMIN 0x2a
72#define EM28XX_R2B_YMAX 0x2b
Mauro Carvalho Chehab2ba890e2008-04-17 21:42:58 -030073
Mauro Carvalho Chehab41facaa2008-04-17 21:44:58 -030074#define EM28XX_R30_HSCALELOW 0x30
75#define EM28XX_R31_HSCALEHIGH 0x31
76#define EM28XX_R32_VSCALELOW 0x32
77#define EM28XX_R33_VSCALEHIGH 0x33
Mauro Carvalho Chehab2ba890e2008-04-17 21:42:58 -030078
Mauro Carvalho Chehab41facaa2008-04-17 21:44:58 -030079#define EM28XX_R40_AC97LSB 0x40
80#define EM28XX_R41_AC97MSB 0x41
81#define EM28XX_R42_AC97ADDR 0x42
82#define EM28XX_R43_AC97BUSY 0x43
Mauro Carvalho Chehab2ba890e2008-04-17 21:42:58 -030083
Mauro Carvalho Chehaba924a492008-11-12 08:41:29 -030084#define EM28XX_R45_IR 0x45
85 /* 0x45 bit 7 - parity bit
86 bits 6-0 - count
87 0x46 IR brand
88 0x47 IR data
89 */
90
Devin Heitmueller6a1acc32008-11-12 02:05:06 -030091/* em2874 registers */
Devin Heitmueller4b922532008-11-13 03:15:55 -030092#define EM2874_R50_IR_CONFIG 0x50
93#define EM2874_R51_IR 0x51
Devin Heitmuellerebef13d2008-11-12 02:05:24 -030094#define EM2874_R5F_TS_ENABLE 0x5f
Devin Heitmueller6a1acc32008-11-12 02:05:06 -030095#define EM2874_R80_GPIO 0x80
96
Devin Heitmueller4b922532008-11-13 03:15:55 -030097/* em2874 IR config register (0x50) */
98#define EM2874_IR_NEC 0x00
99#define EM2874_IR_RC5 0x04
100#define EM2874_IR_RC5_MODE_0 0x08
101#define EM2874_IR_RC5_MODE_6A 0x0b
102
Devin Heitmuellerebef13d2008-11-12 02:05:24 -0300103/* em2874 Transport Stream Enable Register (0x5f) */
104#define EM2874_TS1_CAPTURE_ENABLE (1 << 0)
105#define EM2874_TS1_FILTER_ENABLE (1 << 1)
106#define EM2874_TS1_NULL_DISCARD (1 << 2)
107#define EM2874_TS2_CAPTURE_ENABLE (1 << 4)
108#define EM2874_TS2_FILTER_ENABLE (1 << 5)
109#define EM2874_TS2_NULL_DISCARD (1 << 6)
110
Mauro Carvalho Chehab2ba890e2008-04-17 21:42:58 -0300111/* register settings */
112#define EM2800_AUDIO_SRC_TUNER 0x0d
113#define EM2800_AUDIO_SRC_LINE 0x0c
114#define EM28XX_AUDIO_SRC_TUNER 0xc0
115#define EM28XX_AUDIO_SRC_LINE 0x80
116
117/* FIXME: Need to be populated with the other chip ID's */
118enum em28xx_chip_id {
Mauro Carvalho Chehabf09fb532008-11-16 10:40:21 -0300119 CHIP_ID_EM2820 = 18,
120 CHIP_ID_EM2840 = 20,
Devin Heitmueller67c96f62008-11-18 05:05:46 -0300121 CHIP_ID_EM2750 = 33,
Devin Heitmuellera8a1f8c2008-06-10 12:35:42 -0300122 CHIP_ID_EM2860 = 34,
Mauro Carvalho Chehab2ba890e2008-04-17 21:42:58 -0300123 CHIP_ID_EM2883 = 36,
Devin Heitmueller5caeba02008-11-12 02:04:48 -0300124 CHIP_ID_EM2874 = 65,
Mauro Carvalho Chehab2ba890e2008-04-17 21:42:58 -0300125};
Mauro Carvalho Chehab6fbcebf2008-11-17 22:30:09 -0300126
127/*
128 * Registers used by em202 and other AC97 chips
129 */
130
131/* Standard AC97 registers */
132#define AC97_RESET 0x00
133#define AC97_MASTER_VOL 0x02
134#define AC97_LINE_LEVEL_VOL 0x04
135#define AC97_MASTER_MONO_VOL 0x06
136
137#define AC97_PC_BEEP_VOL 0x0a
138#define AC97_PHONE_VOL 0x0c
139#define AC97_MIC_VOL 0x0e
140#define AC97_LINEIN_VOL 0x10
141#define AC97_CD_VOL 0x12
142#define AC97_VIDEO_VOL 0x14
143#define AC97_AUX_VOL 0x16
144#define AC97_PCM_OUT_VOL 0x18
145#define AC97_RECORD_SELECT 0x1a
146#define AC97_RECORD_GAIN 0x1c
147#define AC97_GENERAL_PURPOSE 0x20
148#define AC97_3D_CTRL 0x22
149#define AC97_AUD_INT_AND_PAG 0x24
150#define AC97_POWER_DOWN_CTRL 0x26
151#define AC97_EXT_AUD_ID 0x28
152#define AC97_EXT_AUD_CTRL 0x2a
153
154/* Supported rate varies for each AC97 device
155 if write an unsupported value, it will return the closest one
156 */
157#define AC97_PCM_OUT_FRONT_SRATE 0x2c
158#define AC97_PCM_OUT_SURR_SRATE 0x2e
159#define AC97_PCM_OUT_LFE_SRATE 0x30
160#define AC97_PCM_IN_SRATE 0x32
161#define AC97_LFE_MASTER_VOL 0x36
162#define AC97_SURR_MASTER_VOL 0x38
163#define AC97_SPDIF_OUT_CTRL 0x3a
164
165#define AC97_VENDOR_ID1 0x7c
166#define AC97_VENDOR_ID2 0x7e
167
168/* EMP202 vendor registers */
169#define EM202_EXT_MODEM_CTRL 0x3e
170#define EM202_GPIO_CONF 0x4c
171#define EM202_GPIO_POLARITY 0x4e
172#define EM202_GPIO_STICKY 0x50
173#define EM202_GPIO_MASK 0x52
174#define EM202_GPIO_STATUS 0x54
175#define EM202_SPDIF_OUT_SEL 0x6a
176#define EM202_ANTIPOP 0x72
177#define EM202_EAPD_GPIO_ACCESS 0x74