blob: 6586329437eedaaaf7e54b421c9f92aab3360e6f [file] [log] [blame]
Manu Gautam5143b252012-01-05 19:25:23 -08001/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
18#include <linux/clkdev.h>
Hemant Kumard86c4882012-01-24 19:39:37 -080019#include <linux/dma-mapping.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070020#include <mach/irqs-8064.h>
21#include <mach/board.h>
22#include <mach/msm_iomap.h>
Yan He06913ce2011-08-26 16:33:46 -070023#include <mach/usbdiag.h>
24#include <mach/msm_sps.h>
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070025#include <mach/dma.h>
Jin Hongd3024e62012-02-09 16:13:32 -080026#include <mach/msm_dsps.h>
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -080027#include <sound/msm-dai-q6.h>
28#include <sound/apr_audio.h>
Gagan Mac8a7a5d32011-11-11 16:43:06 -070029#include <mach/msm_bus_board.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060030#include <mach/rpm.h>
Joel Kingdacbc822012-01-25 13:30:57 -080031#include <mach/mdm2.h>
Eric Holmberg023d25c2012-03-01 12:27:55 -070032#include <mach/msm_smd.h>
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -070033#include <mach/msm_dcvs.h>
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -080034#include <linux/ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070035#include "clock.h"
36#include "devices.h"
Matt Wagantall1875d322012-02-22 16:11:33 -080037#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070038#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060039#include "rpm_stats.h"
40#include "rpm_log.h"
41#include "mpm.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070042
43/* Address of GSBI blocks */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070044#define MSM_GSBI1_PHYS 0x12440000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070045#define MSM_GSBI3_PHYS 0x16200000
Harini Jayaramanc4c58692011-07-19 14:50:10 -060046#define MSM_GSBI4_PHYS 0x16300000
47#define MSM_GSBI5_PHYS 0x1A200000
48#define MSM_GSBI6_PHYS 0x16500000
49#define MSM_GSBI7_PHYS 0x16600000
50
Kenneth Heitke748593a2011-07-15 15:45:11 -060051/* GSBI UART devices */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070052#define MSM_UART1DM_PHYS (MSM_GSBI1_PHYS + 0x10000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070053#define MSM_UART3DM_PHYS (MSM_GSBI3_PHYS + 0x40000)
Jin Hong4bbbfba2012-02-02 21:48:07 -080054#define MSM_UART7DM_PHYS (MSM_GSBI7_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070055
Harini Jayaramanc4c58692011-07-19 14:50:10 -060056/* GSBI QUP devices */
David Keitel3c40fc52012-02-09 17:53:52 -080057#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x20000)
Harini Jayaramanc4c58692011-07-19 14:50:10 -060058#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
59#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
60#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
61#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
62#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
63#define MSM_QUP_SIZE SZ_4K
64
Kenneth Heitke36920d32011-07-20 16:44:30 -060065/* Address of SSBI CMD */
66#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
67#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
68#define MSM_PMIC_SSBI_SIZE SZ_4K
Harini Jayaramanc4c58692011-07-19 14:50:10 -060069
Hemant Kumarcaa09092011-07-30 00:26:33 -070070/* Address of HS USBOTG1 */
Hemant Kumard86c4882012-01-24 19:39:37 -080071#define MSM_HSUSB1_PHYS 0x12500000
72#define MSM_HSUSB1_SIZE SZ_4K
Hemant Kumarcaa09092011-07-30 00:26:33 -070073
Manu Gautam91223e02011-11-08 15:27:22 +053074/* Address of HS USB3 */
75#define MSM_HSUSB3_PHYS 0x12520000
76#define MSM_HSUSB3_SIZE SZ_4K
77
Hemant Kumar1d66e1c2012-02-13 15:24:59 -080078/* Address of HS USB4 */
79#define MSM_HSUSB4_PHYS 0x12530000
80#define MSM_HSUSB4_SIZE SZ_4K
81
82
Jeff Ohlstein7e668552011-10-06 16:17:25 -070083static struct msm_watchdog_pdata msm_watchdog_pdata = {
84 .pet_time = 10000,
85 .bark_time = 11000,
86 .has_secure = true,
Joel Kinge7ca6f72012-02-09 20:51:25 -080087 .needs_expired_enable = true,
Jeff Ohlstein7e668552011-10-06 16:17:25 -070088};
89
90struct platform_device msm8064_device_watchdog = {
91 .name = "msm_watchdog",
92 .id = -1,
93 .dev = {
94 .platform_data = &msm_watchdog_pdata,
95 },
96};
97
Joel King0581896d2011-07-19 16:43:28 -070098static struct resource msm_dmov_resource[] = {
99 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800100 .start = ADM_0_SCSS_1_IRQ,
Joel King0581896d2011-07-19 16:43:28 -0700101 .flags = IORESOURCE_IRQ,
102 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700103 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800104 .start = 0x18320000,
105 .end = 0x18320000 + SZ_1M - 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700106 .flags = IORESOURCE_MEM,
107 },
108};
109
110static struct msm_dmov_pdata msm_dmov_pdata = {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800111 .sd = 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700112 .sd_size = 0x800,
Joel King0581896d2011-07-19 16:43:28 -0700113};
114
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -0700115struct platform_device apq8064_device_dmov = {
Joel King0581896d2011-07-19 16:43:28 -0700116 .name = "msm_dmov",
117 .id = -1,
118 .resource = msm_dmov_resource,
119 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700120 .dev = {
121 .platform_data = &msm_dmov_pdata,
122 },
Joel King0581896d2011-07-19 16:43:28 -0700123};
124
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700125static struct resource resources_uart_gsbi1[] = {
126 {
127 .start = APQ8064_GSBI1_UARTDM_IRQ,
128 .end = APQ8064_GSBI1_UARTDM_IRQ,
129 .flags = IORESOURCE_IRQ,
130 },
131 {
132 .start = MSM_UART1DM_PHYS,
133 .end = MSM_UART1DM_PHYS + PAGE_SIZE - 1,
134 .name = "uartdm_resource",
135 .flags = IORESOURCE_MEM,
136 },
137 {
138 .start = MSM_GSBI1_PHYS,
139 .end = MSM_GSBI1_PHYS + PAGE_SIZE - 1,
140 .name = "gsbi_resource",
141 .flags = IORESOURCE_MEM,
142 },
143};
144
145struct platform_device apq8064_device_uart_gsbi1 = {
146 .name = "msm_serial_hsl",
Jin Hong4bbbfba2012-02-02 21:48:07 -0800147 .id = 1,
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700148 .num_resources = ARRAY_SIZE(resources_uart_gsbi1),
149 .resource = resources_uart_gsbi1,
150};
151
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700152static struct resource resources_uart_gsbi3[] = {
153 {
154 .start = GSBI3_UARTDM_IRQ,
155 .end = GSBI3_UARTDM_IRQ,
156 .flags = IORESOURCE_IRQ,
157 },
158 {
159 .start = MSM_UART3DM_PHYS,
160 .end = MSM_UART3DM_PHYS + PAGE_SIZE - 1,
161 .name = "uartdm_resource",
162 .flags = IORESOURCE_MEM,
163 },
164 {
165 .start = MSM_GSBI3_PHYS,
166 .end = MSM_GSBI3_PHYS + PAGE_SIZE - 1,
167 .name = "gsbi_resource",
168 .flags = IORESOURCE_MEM,
169 },
170};
171
172struct platform_device apq8064_device_uart_gsbi3 = {
173 .name = "msm_serial_hsl",
174 .id = 0,
175 .num_resources = ARRAY_SIZE(resources_uart_gsbi3),
176 .resource = resources_uart_gsbi3,
177};
178
Jing Lin04601f92012-02-05 15:36:07 -0800179static struct resource resources_qup_i2c_gsbi3[] = {
180 {
181 .name = "gsbi_qup_i2c_addr",
182 .start = MSM_GSBI3_PHYS,
183 .end = MSM_GSBI3_PHYS + 4 - 1,
184 .flags = IORESOURCE_MEM,
185 },
186 {
187 .name = "qup_phys_addr",
188 .start = MSM_GSBI3_QUP_PHYS,
189 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
190 .flags = IORESOURCE_MEM,
191 },
192 {
193 .name = "qup_err_intr",
194 .start = GSBI3_QUP_IRQ,
195 .end = GSBI3_QUP_IRQ,
196 .flags = IORESOURCE_IRQ,
197 },
198 {
199 .name = "i2c_clk",
200 .start = 9,
201 .end = 9,
202 .flags = IORESOURCE_IO,
203 },
204 {
205 .name = "i2c_sda",
206 .start = 8,
207 .end = 8,
208 .flags = IORESOURCE_IO,
209 },
210};
211
David Keitel3c40fc52012-02-09 17:53:52 -0800212static struct resource resources_qup_i2c_gsbi1[] = {
213 {
214 .name = "gsbi_qup_i2c_addr",
215 .start = MSM_GSBI1_PHYS,
216 .end = MSM_GSBI1_PHYS + 4 - 1,
217 .flags = IORESOURCE_MEM,
218 },
219 {
220 .name = "qup_phys_addr",
221 .start = MSM_GSBI1_QUP_PHYS,
222 .end = MSM_GSBI1_QUP_PHYS + MSM_QUP_SIZE - 1,
223 .flags = IORESOURCE_MEM,
224 },
225 {
226 .name = "qup_err_intr",
227 .start = APQ8064_GSBI1_QUP_IRQ,
228 .end = APQ8064_GSBI1_QUP_IRQ,
229 .flags = IORESOURCE_IRQ,
230 },
231 {
232 .name = "i2c_clk",
233 .start = 21,
234 .end = 21,
235 .flags = IORESOURCE_IO,
236 },
237 {
238 .name = "i2c_sda",
239 .start = 20,
240 .end = 20,
241 .flags = IORESOURCE_IO,
242 },
243};
244
245struct platform_device apq8064_device_qup_i2c_gsbi1 = {
246 .name = "qup_i2c",
247 .id = 0,
248 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi1),
249 .resource = resources_qup_i2c_gsbi1,
250};
251
Jing Lin04601f92012-02-05 15:36:07 -0800252struct platform_device apq8064_device_qup_i2c_gsbi3 = {
253 .name = "qup_i2c",
254 .id = 3,
255 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
256 .resource = resources_qup_i2c_gsbi3,
257};
258
Kenneth Heitke748593a2011-07-15 15:45:11 -0600259static struct resource resources_qup_i2c_gsbi4[] = {
260 {
261 .name = "gsbi_qup_i2c_addr",
262 .start = MSM_GSBI4_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600263 .end = MSM_GSBI4_PHYS + 4 - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600264 .flags = IORESOURCE_MEM,
265 },
266 {
267 .name = "qup_phys_addr",
268 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600269 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600270 .flags = IORESOURCE_MEM,
271 },
272 {
273 .name = "qup_err_intr",
274 .start = GSBI4_QUP_IRQ,
275 .end = GSBI4_QUP_IRQ,
276 .flags = IORESOURCE_IRQ,
277 },
Kevin Chand07220e2012-02-13 15:52:22 -0800278 {
279 .name = "i2c_clk",
280 .start = 11,
281 .end = 11,
282 .flags = IORESOURCE_IO,
283 },
284 {
285 .name = "i2c_sda",
286 .start = 10,
287 .end = 10,
288 .flags = IORESOURCE_IO,
289 },
Kenneth Heitke748593a2011-07-15 15:45:11 -0600290};
291
292struct platform_device apq8064_device_qup_i2c_gsbi4 = {
293 .name = "qup_i2c",
294 .id = 4,
295 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
296 .resource = resources_qup_i2c_gsbi4,
297};
298
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700299static struct resource resources_qup_spi_gsbi5[] = {
300 {
301 .name = "spi_base",
302 .start = MSM_GSBI5_QUP_PHYS,
303 .end = MSM_GSBI5_QUP_PHYS + SZ_4K - 1,
304 .flags = IORESOURCE_MEM,
305 },
306 {
307 .name = "gsbi_base",
308 .start = MSM_GSBI5_PHYS,
309 .end = MSM_GSBI5_PHYS + 4 - 1,
310 .flags = IORESOURCE_MEM,
311 },
312 {
313 .name = "spi_irq_in",
314 .start = GSBI5_QUP_IRQ,
315 .end = GSBI5_QUP_IRQ,
316 .flags = IORESOURCE_IRQ,
317 },
318};
319
320struct platform_device apq8064_device_qup_spi_gsbi5 = {
321 .name = "spi_qsd",
322 .id = 0,
323 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi5),
324 .resource = resources_qup_spi_gsbi5,
325};
326
Jin Hong4bbbfba2012-02-02 21:48:07 -0800327static struct resource resources_uart_gsbi7[] = {
328 {
329 .start = GSBI7_UARTDM_IRQ,
330 .end = GSBI7_UARTDM_IRQ,
331 .flags = IORESOURCE_IRQ,
332 },
333 {
334 .start = MSM_UART7DM_PHYS,
335 .end = MSM_UART7DM_PHYS + PAGE_SIZE - 1,
336 .name = "uartdm_resource",
337 .flags = IORESOURCE_MEM,
338 },
339 {
340 .start = MSM_GSBI7_PHYS,
341 .end = MSM_GSBI7_PHYS + PAGE_SIZE - 1,
342 .name = "gsbi_resource",
343 .flags = IORESOURCE_MEM,
344 },
345};
346
347struct platform_device apq8064_device_uart_gsbi7 = {
348 .name = "msm_serial_hsl",
349 .id = 0,
350 .num_resources = ARRAY_SIZE(resources_uart_gsbi7),
351 .resource = resources_uart_gsbi7,
352};
353
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800354struct platform_device apq_pcm = {
355 .name = "msm-pcm-dsp",
356 .id = -1,
357};
358
359struct platform_device apq_pcm_routing = {
360 .name = "msm-pcm-routing",
361 .id = -1,
362};
363
364struct platform_device apq_cpudai0 = {
365 .name = "msm-dai-q6",
366 .id = 0x4000,
367};
368
369struct platform_device apq_cpudai1 = {
370 .name = "msm-dai-q6",
371 .id = 0x4001,
372};
373
374struct platform_device apq_cpudai_hdmi_rx = {
Swaminathan Sathappanfd9dbad2012-02-15 16:56:44 -0800375 .name = "msm-dai-q6-hdmi",
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800376 .id = 8,
377};
378
379struct platform_device apq_cpudai_bt_rx = {
380 .name = "msm-dai-q6",
381 .id = 0x3000,
382};
383
384struct platform_device apq_cpudai_bt_tx = {
385 .name = "msm-dai-q6",
386 .id = 0x3001,
387};
388
389struct platform_device apq_cpudai_fm_rx = {
390 .name = "msm-dai-q6",
391 .id = 0x3004,
392};
393
394struct platform_device apq_cpudai_fm_tx = {
395 .name = "msm-dai-q6",
396 .id = 0x3005,
397};
398
399/*
400 * Machine specific data for AUX PCM Interface
401 * which the driver will be unware of.
402 */
403struct msm_dai_auxpcm_pdata apq_auxpcm_rx_pdata = {
404 .clk = "pcm_clk",
405 .mode = AFE_PCM_CFG_MODE_PCM,
406 .sync = AFE_PCM_CFG_SYNC_INT,
407 .frame = AFE_PCM_CFG_FRM_256BPF,
408 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
409 .slot = 0,
410 .data = AFE_PCM_CFG_CDATAOE_MASTER,
411 .pcm_clk_rate = 2048000,
412};
413
414struct platform_device apq_cpudai_auxpcm_rx = {
415 .name = "msm-dai-q6",
416 .id = 2,
417 .dev = {
418 .platform_data = &apq_auxpcm_rx_pdata,
419 },
420};
421
422struct platform_device apq_cpudai_auxpcm_tx = {
423 .name = "msm-dai-q6",
424 .id = 3,
425};
426
427struct platform_device apq_cpu_fe = {
428 .name = "msm-dai-fe",
429 .id = -1,
430};
431
432struct platform_device apq_stub_codec = {
433 .name = "msm-stub-codec",
434 .id = 1,
435};
436
437struct platform_device apq_voice = {
438 .name = "msm-pcm-voice",
439 .id = -1,
440};
441
442struct platform_device apq_voip = {
443 .name = "msm-voip-dsp",
444 .id = -1,
445};
446
447struct platform_device apq_lpa_pcm = {
448 .name = "msm-pcm-lpa",
449 .id = -1,
450};
451
452struct platform_device apq_pcm_hostless = {
453 .name = "msm-pcm-hostless",
454 .id = -1,
455};
456
457struct platform_device apq_cpudai_afe_01_rx = {
458 .name = "msm-dai-q6",
459 .id = 0xE0,
460};
461
462struct platform_device apq_cpudai_afe_01_tx = {
463 .name = "msm-dai-q6",
464 .id = 0xF0,
465};
466
467struct platform_device apq_cpudai_afe_02_rx = {
468 .name = "msm-dai-q6",
469 .id = 0xF1,
470};
471
472struct platform_device apq_cpudai_afe_02_tx = {
473 .name = "msm-dai-q6",
474 .id = 0xE1,
475};
476
477struct platform_device apq_pcm_afe = {
478 .name = "msm-pcm-afe",
479 .id = -1,
480};
481
Neema Shetty8427c262012-02-16 11:23:43 -0800482struct platform_device apq_cpudai_stub = {
483 .name = "msm-dai-stub",
484 .id = -1,
485};
486
Neema Shetty3c9d2862012-03-11 01:25:32 -0800487struct platform_device apq_cpudai_slimbus_1_rx = {
488 .name = "msm-dai-q6",
489 .id = 0x4002,
490};
491
492struct platform_device apq_cpudai_slimbus_1_tx = {
493 .name = "msm-dai-q6",
494 .id = 0x4003,
495};
496
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700497static struct resource resources_ssbi_pmic1[] = {
498 {
499 .start = MSM_PMIC1_SSBI_CMD_PHYS,
500 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
501 .flags = IORESOURCE_MEM,
502 },
503};
504
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600505#define LPASS_SLIMBUS_PHYS 0x28080000
506#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800507#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600508/* Board info for the slimbus slave device */
509static struct resource slimbus_res[] = {
510 {
511 .start = LPASS_SLIMBUS_PHYS,
512 .end = LPASS_SLIMBUS_PHYS + 8191,
513 .flags = IORESOURCE_MEM,
514 .name = "slimbus_physical",
515 },
516 {
517 .start = LPASS_SLIMBUS_BAM_PHYS,
518 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
519 .flags = IORESOURCE_MEM,
520 .name = "slimbus_bam_physical",
521 },
522 {
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800523 .start = LPASS_SLIMBUS_SLEW,
524 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
525 .flags = IORESOURCE_MEM,
526 .name = "slimbus_slew_reg",
527 },
528 {
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600529 .start = SLIMBUS0_CORE_EE1_IRQ,
530 .end = SLIMBUS0_CORE_EE1_IRQ,
531 .flags = IORESOURCE_IRQ,
532 .name = "slimbus_irq",
533 },
534 {
535 .start = SLIMBUS0_BAM_EE1_IRQ,
536 .end = SLIMBUS0_BAM_EE1_IRQ,
537 .flags = IORESOURCE_IRQ,
538 .name = "slimbus_bam_irq",
539 },
540};
541
542struct platform_device apq8064_slim_ctrl = {
543 .name = "msm_slim_ctrl",
544 .id = 1,
545 .num_resources = ARRAY_SIZE(slimbus_res),
546 .resource = slimbus_res,
547 .dev = {
548 .coherent_dma_mask = 0xffffffffULL,
549 },
550};
551
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700552struct platform_device apq8064_device_ssbi_pmic1 = {
553 .name = "msm_ssbi",
554 .id = 0,
555 .resource = resources_ssbi_pmic1,
556 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1),
557};
558
559static struct resource resources_ssbi_pmic2[] = {
560 {
561 .start = MSM_PMIC2_SSBI_CMD_PHYS,
562 .end = MSM_PMIC2_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
563 .flags = IORESOURCE_MEM,
564 },
565};
566
567struct platform_device apq8064_device_ssbi_pmic2 = {
568 .name = "msm_ssbi",
569 .id = 1,
570 .resource = resources_ssbi_pmic2,
571 .num_resources = ARRAY_SIZE(resources_ssbi_pmic2),
572};
573
574static struct resource resources_otg[] = {
575 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800576 .start = MSM_HSUSB1_PHYS,
577 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700578 .flags = IORESOURCE_MEM,
579 },
580 {
581 .start = USB1_HS_IRQ,
582 .end = USB1_HS_IRQ,
583 .flags = IORESOURCE_IRQ,
584 },
585};
586
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700587struct platform_device apq8064_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700588 .name = "msm_otg",
589 .id = -1,
590 .num_resources = ARRAY_SIZE(resources_otg),
591 .resource = resources_otg,
592 .dev = {
593 .coherent_dma_mask = 0xffffffff,
594 },
595};
596
597static struct resource resources_hsusb[] = {
598 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800599 .start = MSM_HSUSB1_PHYS,
600 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700601 .flags = IORESOURCE_MEM,
602 },
603 {
604 .start = USB1_HS_IRQ,
605 .end = USB1_HS_IRQ,
606 .flags = IORESOURCE_IRQ,
607 },
608};
609
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700610struct platform_device apq8064_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700611 .name = "msm_hsusb",
612 .id = -1,
613 .num_resources = ARRAY_SIZE(resources_hsusb),
614 .resource = resources_hsusb,
615 .dev = {
616 .coherent_dma_mask = 0xffffffff,
617 },
618};
619
Hemant Kumard86c4882012-01-24 19:39:37 -0800620static struct resource resources_hsusb_host[] = {
621 {
622 .start = MSM_HSUSB1_PHYS,
623 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
624 .flags = IORESOURCE_MEM,
625 },
626 {
627 .start = USB1_HS_IRQ,
628 .end = USB1_HS_IRQ,
629 .flags = IORESOURCE_IRQ,
630 },
631};
632
Hemant Kumara945b472012-01-25 15:08:06 -0800633static struct resource resources_hsic_host[] = {
634 {
635 .start = 0x12510000,
636 .end = 0x12510000 + SZ_4K - 1,
637 .flags = IORESOURCE_MEM,
638 },
639 {
640 .start = USB2_HSIC_IRQ,
641 .end = USB2_HSIC_IRQ,
642 .flags = IORESOURCE_IRQ,
643 },
644 {
645 .start = MSM_GPIO_TO_INT(49),
646 .end = MSM_GPIO_TO_INT(49),
647 .name = "peripheral_status_irq",
648 .flags = IORESOURCE_IRQ,
649 },
Vamsi Krishna6921cbe2012-02-21 18:34:43 -0800650 {
651 .start = MSM_GPIO_TO_INT(88),
652 .end = MSM_GPIO_TO_INT(88),
653 .name = "wakeup_irq",
654 .flags = IORESOURCE_IRQ,
655 },
Hemant Kumara945b472012-01-25 15:08:06 -0800656};
657
Hemant Kumard86c4882012-01-24 19:39:37 -0800658static u64 dma_mask = DMA_BIT_MASK(32);
659struct platform_device apq8064_device_hsusb_host = {
660 .name = "msm_hsusb_host",
661 .id = -1,
662 .num_resources = ARRAY_SIZE(resources_hsusb_host),
663 .resource = resources_hsusb_host,
664 .dev = {
665 .dma_mask = &dma_mask,
666 .coherent_dma_mask = 0xffffffff,
667 },
668};
669
Hemant Kumara945b472012-01-25 15:08:06 -0800670struct platform_device apq8064_device_hsic_host = {
671 .name = "msm_hsic_host",
672 .id = -1,
673 .num_resources = ARRAY_SIZE(resources_hsic_host),
674 .resource = resources_hsic_host,
675 .dev = {
676 .dma_mask = &dma_mask,
677 .coherent_dma_mask = DMA_BIT_MASK(32),
678 },
679};
680
Manu Gautam91223e02011-11-08 15:27:22 +0530681static struct resource resources_ehci_host3[] = {
682{
683 .start = MSM_HSUSB3_PHYS,
684 .end = MSM_HSUSB3_PHYS + MSM_HSUSB3_SIZE - 1,
685 .flags = IORESOURCE_MEM,
686 },
687 {
688 .start = USB3_HS_IRQ,
689 .end = USB3_HS_IRQ,
690 .flags = IORESOURCE_IRQ,
691 },
692};
693
694struct platform_device apq8064_device_ehci_host3 = {
695 .name = "msm_ehci_host",
696 .id = 0,
697 .num_resources = ARRAY_SIZE(resources_ehci_host3),
698 .resource = resources_ehci_host3,
699 .dev = {
700 .dma_mask = &dma_mask,
701 .coherent_dma_mask = 0xffffffff,
702 },
703};
704
Hemant Kumar1d66e1c2012-02-13 15:24:59 -0800705static struct resource resources_ehci_host4[] = {
706{
707 .start = MSM_HSUSB4_PHYS,
708 .end = MSM_HSUSB4_PHYS + MSM_HSUSB4_SIZE - 1,
709 .flags = IORESOURCE_MEM,
710 },
711 {
712 .start = USB4_HS_IRQ,
713 .end = USB4_HS_IRQ,
714 .flags = IORESOURCE_IRQ,
715 },
716};
717
718struct platform_device apq8064_device_ehci_host4 = {
719 .name = "msm_ehci_host",
720 .id = 1,
721 .num_resources = ARRAY_SIZE(resources_ehci_host4),
722 .resource = resources_ehci_host4,
723 .dev = {
724 .dma_mask = &dma_mask,
725 .coherent_dma_mask = 0xffffffff,
726 },
727};
728
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -0800729/* MSM Video core device */
730#ifdef CONFIG_MSM_BUS_SCALING
731static struct msm_bus_vectors vidc_init_vectors[] = {
732 {
733 .src = MSM_BUS_MASTER_VIDEO_ENC,
734 .dst = MSM_BUS_SLAVE_EBI_CH0,
735 .ab = 0,
736 .ib = 0,
737 },
738 {
739 .src = MSM_BUS_MASTER_VIDEO_DEC,
740 .dst = MSM_BUS_SLAVE_EBI_CH0,
741 .ab = 0,
742 .ib = 0,
743 },
744 {
745 .src = MSM_BUS_MASTER_AMPSS_M0,
746 .dst = MSM_BUS_SLAVE_EBI_CH0,
747 .ab = 0,
748 .ib = 0,
749 },
750 {
751 .src = MSM_BUS_MASTER_AMPSS_M0,
752 .dst = MSM_BUS_SLAVE_EBI_CH0,
753 .ab = 0,
754 .ib = 0,
755 },
756};
757static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
758 {
759 .src = MSM_BUS_MASTER_VIDEO_ENC,
760 .dst = MSM_BUS_SLAVE_EBI_CH0,
761 .ab = 54525952,
762 .ib = 436207616,
763 },
764 {
765 .src = MSM_BUS_MASTER_VIDEO_DEC,
766 .dst = MSM_BUS_SLAVE_EBI_CH0,
767 .ab = 72351744,
768 .ib = 289406976,
769 },
770 {
771 .src = MSM_BUS_MASTER_AMPSS_M0,
772 .dst = MSM_BUS_SLAVE_EBI_CH0,
773 .ab = 500000,
774 .ib = 1000000,
775 },
776 {
777 .src = MSM_BUS_MASTER_AMPSS_M0,
778 .dst = MSM_BUS_SLAVE_EBI_CH0,
779 .ab = 500000,
780 .ib = 1000000,
781 },
782};
783static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
784 {
785 .src = MSM_BUS_MASTER_VIDEO_ENC,
786 .dst = MSM_BUS_SLAVE_EBI_CH0,
787 .ab = 40894464,
788 .ib = 327155712,
789 },
790 {
791 .src = MSM_BUS_MASTER_VIDEO_DEC,
792 .dst = MSM_BUS_SLAVE_EBI_CH0,
793 .ab = 48234496,
794 .ib = 192937984,
795 },
796 {
797 .src = MSM_BUS_MASTER_AMPSS_M0,
798 .dst = MSM_BUS_SLAVE_EBI_CH0,
799 .ab = 500000,
800 .ib = 2000000,
801 },
802 {
803 .src = MSM_BUS_MASTER_AMPSS_M0,
804 .dst = MSM_BUS_SLAVE_EBI_CH0,
805 .ab = 500000,
806 .ib = 2000000,
807 },
808};
809static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
810 {
811 .src = MSM_BUS_MASTER_VIDEO_ENC,
812 .dst = MSM_BUS_SLAVE_EBI_CH0,
813 .ab = 163577856,
814 .ib = 1308622848,
815 },
816 {
817 .src = MSM_BUS_MASTER_VIDEO_DEC,
818 .dst = MSM_BUS_SLAVE_EBI_CH0,
819 .ab = 219152384,
820 .ib = 876609536,
821 },
822 {
823 .src = MSM_BUS_MASTER_AMPSS_M0,
824 .dst = MSM_BUS_SLAVE_EBI_CH0,
825 .ab = 1750000,
826 .ib = 3500000,
827 },
828 {
829 .src = MSM_BUS_MASTER_AMPSS_M0,
830 .dst = MSM_BUS_SLAVE_EBI_CH0,
831 .ab = 1750000,
832 .ib = 3500000,
833 },
834};
835static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
836 {
837 .src = MSM_BUS_MASTER_VIDEO_ENC,
838 .dst = MSM_BUS_SLAVE_EBI_CH0,
839 .ab = 121634816,
840 .ib = 973078528,
841 },
842 {
843 .src = MSM_BUS_MASTER_VIDEO_DEC,
844 .dst = MSM_BUS_SLAVE_EBI_CH0,
845 .ab = 155189248,
846 .ib = 620756992,
847 },
848 {
849 .src = MSM_BUS_MASTER_AMPSS_M0,
850 .dst = MSM_BUS_SLAVE_EBI_CH0,
851 .ab = 1750000,
852 .ib = 7000000,
853 },
854 {
855 .src = MSM_BUS_MASTER_AMPSS_M0,
856 .dst = MSM_BUS_SLAVE_EBI_CH0,
857 .ab = 1750000,
858 .ib = 7000000,
859 },
860};
861static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
862 {
863 .src = MSM_BUS_MASTER_VIDEO_ENC,
864 .dst = MSM_BUS_SLAVE_EBI_CH0,
865 .ab = 372244480,
866 .ib = 2560000000U,
867 },
868 {
869 .src = MSM_BUS_MASTER_VIDEO_DEC,
870 .dst = MSM_BUS_SLAVE_EBI_CH0,
871 .ab = 501219328,
872 .ib = 2560000000U,
873 },
874 {
875 .src = MSM_BUS_MASTER_AMPSS_M0,
876 .dst = MSM_BUS_SLAVE_EBI_CH0,
877 .ab = 2500000,
878 .ib = 5000000,
879 },
880 {
881 .src = MSM_BUS_MASTER_AMPSS_M0,
882 .dst = MSM_BUS_SLAVE_EBI_CH0,
883 .ab = 2500000,
884 .ib = 5000000,
885 },
886};
887static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
888 {
889 .src = MSM_BUS_MASTER_VIDEO_ENC,
890 .dst = MSM_BUS_SLAVE_EBI_CH0,
891 .ab = 222298112,
892 .ib = 2560000000U,
893 },
894 {
895 .src = MSM_BUS_MASTER_VIDEO_DEC,
896 .dst = MSM_BUS_SLAVE_EBI_CH0,
897 .ab = 330301440,
898 .ib = 2560000000U,
899 },
900 {
901 .src = MSM_BUS_MASTER_AMPSS_M0,
902 .dst = MSM_BUS_SLAVE_EBI_CH0,
903 .ab = 2500000,
904 .ib = 700000000,
905 },
906 {
907 .src = MSM_BUS_MASTER_AMPSS_M0,
908 .dst = MSM_BUS_SLAVE_EBI_CH0,
909 .ab = 2500000,
910 .ib = 10000000,
911 },
912};
913
914static struct msm_bus_paths vidc_bus_client_config[] = {
915 {
916 ARRAY_SIZE(vidc_init_vectors),
917 vidc_init_vectors,
918 },
919 {
920 ARRAY_SIZE(vidc_venc_vga_vectors),
921 vidc_venc_vga_vectors,
922 },
923 {
924 ARRAY_SIZE(vidc_vdec_vga_vectors),
925 vidc_vdec_vga_vectors,
926 },
927 {
928 ARRAY_SIZE(vidc_venc_720p_vectors),
929 vidc_venc_720p_vectors,
930 },
931 {
932 ARRAY_SIZE(vidc_vdec_720p_vectors),
933 vidc_vdec_720p_vectors,
934 },
935 {
936 ARRAY_SIZE(vidc_venc_1080p_vectors),
937 vidc_venc_1080p_vectors,
938 },
939 {
940 ARRAY_SIZE(vidc_vdec_1080p_vectors),
941 vidc_vdec_1080p_vectors,
942 },
943};
944
945static struct msm_bus_scale_pdata vidc_bus_client_data = {
946 vidc_bus_client_config,
947 ARRAY_SIZE(vidc_bus_client_config),
948 .name = "vidc",
949};
950#endif
951
952
953#define APQ8064_VIDC_BASE_PHYS 0x04400000
954#define APQ8064_VIDC_BASE_SIZE 0x00100000
955
956static struct resource apq8064_device_vidc_resources[] = {
957 {
958 .start = APQ8064_VIDC_BASE_PHYS,
959 .end = APQ8064_VIDC_BASE_PHYS + APQ8064_VIDC_BASE_SIZE - 1,
960 .flags = IORESOURCE_MEM,
961 },
962 {
963 .start = VCODEC_IRQ,
964 .end = VCODEC_IRQ,
965 .flags = IORESOURCE_IRQ,
966 },
967};
968
969struct msm_vidc_platform_data apq8064_vidc_platform_data = {
970#ifdef CONFIG_MSM_BUS_SCALING
971 .vidc_bus_client_pdata = &vidc_bus_client_data,
972#endif
973#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
974 .memtype = ION_CP_MM_HEAP_ID,
975 .enable_ion = 1,
976#else
977 .memtype = MEMTYPE_EBI1,
978 .enable_ion = 0,
979#endif
980 .disable_dmx = 0,
981 .disable_fullhd = 0,
982};
983
984struct platform_device apq8064_msm_device_vidc = {
985 .name = "msm_vidc",
986 .id = 0,
987 .num_resources = ARRAY_SIZE(apq8064_device_vidc_resources),
988 .resource = apq8064_device_vidc_resources,
989 .dev = {
990 .platform_data = &apq8064_vidc_platform_data,
991 },
992};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700993#define MSM_SDC1_BASE 0x12400000
994#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
995#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
996#define MSM_SDC2_BASE 0x12140000
997#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
998#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
999#define MSM_SDC3_BASE 0x12180000
1000#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
1001#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
1002#define MSM_SDC4_BASE 0x121C0000
1003#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
1004#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
1005
1006static struct resource resources_sdc1[] = {
1007 {
1008 .name = "core_mem",
1009 .flags = IORESOURCE_MEM,
1010 .start = MSM_SDC1_BASE,
1011 .end = MSM_SDC1_DML_BASE - 1,
1012 },
1013 {
1014 .name = "core_irq",
1015 .flags = IORESOURCE_IRQ,
1016 .start = SDC1_IRQ_0,
1017 .end = SDC1_IRQ_0
1018 },
1019#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1020 {
1021 .name = "sdcc_dml_addr",
1022 .start = MSM_SDC1_DML_BASE,
1023 .end = MSM_SDC1_BAM_BASE - 1,
1024 .flags = IORESOURCE_MEM,
1025 },
1026 {
1027 .name = "sdcc_bam_addr",
1028 .start = MSM_SDC1_BAM_BASE,
1029 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
1030 .flags = IORESOURCE_MEM,
1031 },
1032 {
1033 .name = "sdcc_bam_irq",
1034 .start = SDC1_BAM_IRQ,
1035 .end = SDC1_BAM_IRQ,
1036 .flags = IORESOURCE_IRQ,
1037 },
1038#endif
1039};
1040
1041static struct resource resources_sdc2[] = {
1042 {
1043 .name = "core_mem",
1044 .flags = IORESOURCE_MEM,
1045 .start = MSM_SDC2_BASE,
1046 .end = MSM_SDC2_DML_BASE - 1,
1047 },
1048 {
1049 .name = "core_irq",
1050 .flags = IORESOURCE_IRQ,
1051 .start = SDC2_IRQ_0,
1052 .end = SDC2_IRQ_0
1053 },
1054#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1055 {
1056 .name = "sdcc_dml_addr",
1057 .start = MSM_SDC2_DML_BASE,
1058 .end = MSM_SDC2_BAM_BASE - 1,
1059 .flags = IORESOURCE_MEM,
1060 },
1061 {
1062 .name = "sdcc_bam_addr",
1063 .start = MSM_SDC2_BAM_BASE,
1064 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
1065 .flags = IORESOURCE_MEM,
1066 },
1067 {
1068 .name = "sdcc_bam_irq",
1069 .start = SDC2_BAM_IRQ,
1070 .end = SDC2_BAM_IRQ,
1071 .flags = IORESOURCE_IRQ,
1072 },
1073#endif
1074};
1075
1076static struct resource resources_sdc3[] = {
1077 {
1078 .name = "core_mem",
1079 .flags = IORESOURCE_MEM,
1080 .start = MSM_SDC3_BASE,
1081 .end = MSM_SDC3_DML_BASE - 1,
1082 },
1083 {
1084 .name = "core_irq",
1085 .flags = IORESOURCE_IRQ,
1086 .start = SDC3_IRQ_0,
1087 .end = SDC3_IRQ_0
1088 },
1089#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1090 {
1091 .name = "sdcc_dml_addr",
1092 .start = MSM_SDC3_DML_BASE,
1093 .end = MSM_SDC3_BAM_BASE - 1,
1094 .flags = IORESOURCE_MEM,
1095 },
1096 {
1097 .name = "sdcc_bam_addr",
1098 .start = MSM_SDC3_BAM_BASE,
1099 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
1100 .flags = IORESOURCE_MEM,
1101 },
1102 {
1103 .name = "sdcc_bam_irq",
1104 .start = SDC3_BAM_IRQ,
1105 .end = SDC3_BAM_IRQ,
1106 .flags = IORESOURCE_IRQ,
1107 },
1108#endif
1109};
1110
1111static struct resource resources_sdc4[] = {
1112 {
1113 .name = "core_mem",
1114 .flags = IORESOURCE_MEM,
1115 .start = MSM_SDC4_BASE,
1116 .end = MSM_SDC4_DML_BASE - 1,
1117 },
1118 {
1119 .name = "core_irq",
1120 .flags = IORESOURCE_IRQ,
1121 .start = SDC4_IRQ_0,
1122 .end = SDC4_IRQ_0
1123 },
1124#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1125 {
1126 .name = "sdcc_dml_addr",
1127 .start = MSM_SDC4_DML_BASE,
1128 .end = MSM_SDC4_BAM_BASE - 1,
1129 .flags = IORESOURCE_MEM,
1130 },
1131 {
1132 .name = "sdcc_bam_addr",
1133 .start = MSM_SDC4_BAM_BASE,
1134 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
1135 .flags = IORESOURCE_MEM,
1136 },
1137 {
1138 .name = "sdcc_bam_irq",
1139 .start = SDC4_BAM_IRQ,
1140 .end = SDC4_BAM_IRQ,
1141 .flags = IORESOURCE_IRQ,
1142 },
1143#endif
1144};
1145
1146struct platform_device apq8064_device_sdc1 = {
1147 .name = "msm_sdcc",
1148 .id = 1,
1149 .num_resources = ARRAY_SIZE(resources_sdc1),
1150 .resource = resources_sdc1,
1151 .dev = {
1152 .coherent_dma_mask = 0xffffffff,
1153 },
1154};
1155
1156struct platform_device apq8064_device_sdc2 = {
1157 .name = "msm_sdcc",
1158 .id = 2,
1159 .num_resources = ARRAY_SIZE(resources_sdc2),
1160 .resource = resources_sdc2,
1161 .dev = {
1162 .coherent_dma_mask = 0xffffffff,
1163 },
1164};
1165
1166struct platform_device apq8064_device_sdc3 = {
1167 .name = "msm_sdcc",
1168 .id = 3,
1169 .num_resources = ARRAY_SIZE(resources_sdc3),
1170 .resource = resources_sdc3,
1171 .dev = {
1172 .coherent_dma_mask = 0xffffffff,
1173 },
1174};
1175
1176struct platform_device apq8064_device_sdc4 = {
1177 .name = "msm_sdcc",
1178 .id = 4,
1179 .num_resources = ARRAY_SIZE(resources_sdc4),
1180 .resource = resources_sdc4,
1181 .dev = {
1182 .coherent_dma_mask = 0xffffffff,
1183 },
1184};
1185
1186static struct platform_device *apq8064_sdcc_devices[] __initdata = {
1187 &apq8064_device_sdc1,
1188 &apq8064_device_sdc2,
1189 &apq8064_device_sdc3,
1190 &apq8064_device_sdc4,
1191};
1192
1193int __init apq8064_add_sdcc(unsigned int controller,
1194 struct mmc_platform_data *plat)
1195{
1196 struct platform_device *pdev;
1197
1198 if (!plat)
1199 return 0;
1200 if (controller < 1 || controller > 4)
1201 return -EINVAL;
1202
1203 pdev = apq8064_sdcc_devices[controller-1];
1204 pdev->dev.platform_data = plat;
1205 return platform_device_register(pdev);
1206}
1207
Yan He06913ce2011-08-26 16:33:46 -07001208static struct resource resources_sps[] = {
1209 {
1210 .name = "pipe_mem",
1211 .start = 0x12800000,
1212 .end = 0x12800000 + 0x4000 - 1,
1213 .flags = IORESOURCE_MEM,
1214 },
1215 {
1216 .name = "bamdma_dma",
1217 .start = 0x12240000,
1218 .end = 0x12240000 + 0x1000 - 1,
1219 .flags = IORESOURCE_MEM,
1220 },
1221 {
1222 .name = "bamdma_bam",
1223 .start = 0x12244000,
1224 .end = 0x12244000 + 0x4000 - 1,
1225 .flags = IORESOURCE_MEM,
1226 },
1227 {
1228 .name = "bamdma_irq",
1229 .start = SPS_BAM_DMA_IRQ,
1230 .end = SPS_BAM_DMA_IRQ,
1231 .flags = IORESOURCE_IRQ,
1232 },
1233};
1234
Gagan Mac8a7a5d32011-11-11 16:43:06 -07001235struct platform_device msm_bus_8064_sys_fabric = {
1236 .name = "msm_bus_fabric",
1237 .id = MSM_BUS_FAB_SYSTEM,
1238};
1239struct platform_device msm_bus_8064_apps_fabric = {
1240 .name = "msm_bus_fabric",
1241 .id = MSM_BUS_FAB_APPSS,
1242};
1243struct platform_device msm_bus_8064_mm_fabric = {
1244 .name = "msm_bus_fabric",
1245 .id = MSM_BUS_FAB_MMSS,
1246};
1247struct platform_device msm_bus_8064_sys_fpb = {
1248 .name = "msm_bus_fabric",
1249 .id = MSM_BUS_FAB_SYSTEM_FPB,
1250};
1251struct platform_device msm_bus_8064_cpss_fpb = {
1252 .name = "msm_bus_fabric",
1253 .id = MSM_BUS_FAB_CPSS_FPB,
1254};
1255
Yan He06913ce2011-08-26 16:33:46 -07001256static struct msm_sps_platform_data msm_sps_pdata = {
1257 .bamdma_restricted_pipes = 0x06,
1258};
1259
1260struct platform_device msm_device_sps_apq8064 = {
1261 .name = "msm_sps",
1262 .id = -1,
1263 .num_resources = ARRAY_SIZE(resources_sps),
1264 .resource = resources_sps,
1265 .dev.platform_data = &msm_sps_pdata,
1266};
1267
Eric Holmberg023d25c2012-03-01 12:27:55 -07001268static struct resource smd_resource[] = {
1269 {
1270 .name = "a9_m2a_0",
1271 .start = INT_A9_M2A_0,
1272 .flags = IORESOURCE_IRQ,
1273 },
1274 {
1275 .name = "a9_m2a_5",
1276 .start = INT_A9_M2A_5,
1277 .flags = IORESOURCE_IRQ,
1278 },
1279 {
1280 .name = "adsp_a11",
1281 .start = INT_ADSP_A11,
1282 .flags = IORESOURCE_IRQ,
1283 },
1284 {
1285 .name = "adsp_a11_smsm",
1286 .start = INT_ADSP_A11_SMSM,
1287 .flags = IORESOURCE_IRQ,
1288 },
1289 {
1290 .name = "dsps_a11",
1291 .start = INT_DSPS_A11,
1292 .flags = IORESOURCE_IRQ,
1293 },
1294 {
1295 .name = "dsps_a11_smsm",
1296 .start = INT_DSPS_A11_SMSM,
1297 .flags = IORESOURCE_IRQ,
1298 },
1299 {
1300 .name = "wcnss_a11",
1301 .start = INT_WCNSS_A11,
1302 .flags = IORESOURCE_IRQ,
1303 },
1304 {
1305 .name = "wcnss_a11_smsm",
1306 .start = INT_WCNSS_A11_SMSM,
1307 .flags = IORESOURCE_IRQ,
1308 },
1309};
1310
1311static struct smd_subsystem_config smd_config_list[] = {
1312 {
1313 .irq_config_id = SMD_MODEM,
1314 .subsys_name = "gss",
1315 .edge = SMD_APPS_MODEM,
1316
1317 .smd_int.irq_name = "a9_m2a_0",
1318 .smd_int.flags = IRQF_TRIGGER_RISING,
1319 .smd_int.irq_id = -1,
1320 .smd_int.device_name = "smd_dev",
1321 .smd_int.dev_id = 0,
1322 .smd_int.out_bit_pos = 1 << 3,
1323 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1324 .smd_int.out_offset = 0x8,
1325
1326 .smsm_int.irq_name = "a9_m2a_5",
1327 .smsm_int.flags = IRQF_TRIGGER_RISING,
1328 .smsm_int.irq_id = -1,
1329 .smsm_int.device_name = "smd_smsm",
1330 .smsm_int.dev_id = 0,
1331 .smsm_int.out_bit_pos = 1 << 4,
1332 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1333 .smsm_int.out_offset = 0x8,
1334 },
1335 {
1336 .irq_config_id = SMD_Q6,
1337 .subsys_name = "q6",
1338 .edge = SMD_APPS_QDSP,
1339
1340 .smd_int.irq_name = "adsp_a11",
1341 .smd_int.flags = IRQF_TRIGGER_RISING,
1342 .smd_int.irq_id = -1,
1343 .smd_int.device_name = "smd_dev",
1344 .smd_int.dev_id = 0,
1345 .smd_int.out_bit_pos = 1 << 15,
1346 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1347 .smd_int.out_offset = 0x8,
1348
1349 .smsm_int.irq_name = "adsp_a11_smsm",
1350 .smsm_int.flags = IRQF_TRIGGER_RISING,
1351 .smsm_int.irq_id = -1,
1352 .smsm_int.device_name = "smd_smsm",
1353 .smsm_int.dev_id = 0,
1354 .smsm_int.out_bit_pos = 1 << 14,
1355 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1356 .smsm_int.out_offset = 0x8,
1357 },
1358 {
1359 .irq_config_id = SMD_DSPS,
1360 .subsys_name = "dsps",
1361 .edge = SMD_APPS_DSPS,
1362
1363 .smd_int.irq_name = "dsps_a11",
1364 .smd_int.flags = IRQF_TRIGGER_RISING,
1365 .smd_int.irq_id = -1,
1366 .smd_int.device_name = "smd_dev",
1367 .smd_int.dev_id = 0,
1368 .smd_int.out_bit_pos = 1,
1369 .smd_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1370 .smd_int.out_offset = 0x4080,
1371
1372 .smsm_int.irq_name = "dsps_a11_smsm",
1373 .smsm_int.flags = IRQF_TRIGGER_RISING,
1374 .smsm_int.irq_id = -1,
1375 .smsm_int.device_name = "smd_smsm",
1376 .smsm_int.dev_id = 0,
1377 .smsm_int.out_bit_pos = 1,
1378 .smsm_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1379 .smsm_int.out_offset = 0x4094,
1380 },
1381 {
1382 .irq_config_id = SMD_WCNSS,
1383 .subsys_name = "wcnss",
1384 .edge = SMD_APPS_WCNSS,
1385
1386 .smd_int.irq_name = "wcnss_a11",
1387 .smd_int.flags = IRQF_TRIGGER_RISING,
1388 .smd_int.irq_id = -1,
1389 .smd_int.device_name = "smd_dev",
1390 .smd_int.dev_id = 0,
1391 .smd_int.out_bit_pos = 1 << 25,
1392 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1393 .smd_int.out_offset = 0x8,
1394
1395 .smsm_int.irq_name = "wcnss_a11_smsm",
1396 .smsm_int.flags = IRQF_TRIGGER_RISING,
1397 .smsm_int.irq_id = -1,
1398 .smsm_int.device_name = "smd_smsm",
1399 .smsm_int.dev_id = 0,
1400 .smsm_int.out_bit_pos = 1 << 23,
1401 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1402 .smsm_int.out_offset = 0x8,
1403 },
1404};
1405
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001406static struct smd_subsystem_restart_config smd_ssr_config = {
1407 .disable_smsm_reset_handshake = 1,
1408};
1409
Eric Holmberg023d25c2012-03-01 12:27:55 -07001410static struct smd_platform smd_platform_data = {
1411 .num_ss_configs = ARRAY_SIZE(smd_config_list),
1412 .smd_ss_configs = smd_config_list,
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001413 .smd_ssr_config = &smd_ssr_config,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001414};
1415
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001416struct platform_device msm_device_smd_apq8064 = {
1417 .name = "msm_smd",
1418 .id = -1,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001419 .resource = smd_resource,
1420 .num_resources = ARRAY_SIZE(smd_resource),
1421 .dev = {
1422 .platform_data = &smd_platform_data,
1423 },
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001424};
1425
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -07001426#ifdef CONFIG_HW_RANDOM_MSM
1427/* PRNG device */
1428#define MSM_PRNG_PHYS 0x1A500000
1429static struct resource rng_resources = {
1430 .flags = IORESOURCE_MEM,
1431 .start = MSM_PRNG_PHYS,
1432 .end = MSM_PRNG_PHYS + SZ_512 - 1,
1433};
1434
1435struct platform_device apq8064_device_rng = {
1436 .name = "msm_rng",
1437 .id = 0,
1438 .num_resources = 1,
1439 .resource = &rng_resources,
1440};
1441#endif
1442
Matt Wagantall292aace2012-01-26 19:12:34 -08001443static struct resource msm_gss_resources[] = {
1444 {
1445 .start = 0x10000000,
1446 .end = 0x10000000 + SZ_256 - 1,
1447 .flags = IORESOURCE_MEM,
1448 },
Matt Wagantall19ac4fd2012-02-03 20:18:23 -08001449 {
1450 .start = 0x10008000,
1451 .end = 0x10008000 + SZ_256 - 1,
1452 .flags = IORESOURCE_MEM,
1453 },
Matt Wagantall292aace2012-01-26 19:12:34 -08001454};
1455
1456struct platform_device msm_gss = {
1457 .name = "pil_gss",
1458 .id = -1,
1459 .num_resources = ARRAY_SIZE(msm_gss_resources),
1460 .resource = msm_gss_resources,
1461};
1462
Matt Wagantall1875d322012-02-22 16:11:33 -08001463struct platform_device *apq8064_fs_devices[] = {
1464 FS_8X60(FS_ROT, "fs_rot"),
1465 FS_8X60(FS_IJPEG, "fs_ijpeg"),
1466 FS_8X60(FS_VFE, "fs_vfe"),
1467 FS_8X60(FS_VPE, "fs_vpe"),
1468 FS_8X60(FS_GFX3D, "fs_gfx3d"),
1469 FS_8X60(FS_VED, "fs_ved"),
1470 FS_8X60(FS_VCAP, "fs_vcap"),
1471};
1472unsigned apq8064_num_fs_devices = ARRAY_SIZE(apq8064_fs_devices);
1473
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001474static struct clk_lookup msm_clocks_8064_dummy[] = {
1475 CLK_DUMMY("pll2", PLL2, NULL, 0),
1476 CLK_DUMMY("pll8", PLL8, NULL, 0),
1477 CLK_DUMMY("pll4", PLL4, NULL, 0),
1478
1479 CLK_DUMMY("afab_clk", AFAB_CLK, NULL, 0),
1480 CLK_DUMMY("afab_a_clk", AFAB_A_CLK, NULL, 0),
1481 CLK_DUMMY("cfpb_clk", CFPB_CLK, NULL, 0),
1482 CLK_DUMMY("cfpb_a_clk", CFPB_A_CLK, NULL, 0),
1483 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
1484 CLK_DUMMY("dfab_a_clk", DFAB_A_CLK, NULL, 0),
1485 CLK_DUMMY("ebi1_clk", EBI1_CLK, NULL, 0),
1486 CLK_DUMMY("ebi1_a_clk", EBI1_A_CLK, NULL, 0),
1487 CLK_DUMMY("mmfab_clk", MMFAB_CLK, NULL, 0),
1488 CLK_DUMMY("mmfab_a_clk", MMFAB_A_CLK, NULL, 0),
1489 CLK_DUMMY("mmfpb_clk", MMFPB_CLK, NULL, 0),
1490 CLK_DUMMY("mmfpb_a_clk", MMFPB_A_CLK, NULL, 0),
1491 CLK_DUMMY("sfab_clk", SFAB_CLK, NULL, 0),
1492 CLK_DUMMY("sfab_a_clk", SFAB_A_CLK, NULL, 0),
1493 CLK_DUMMY("sfpb_clk", SFPB_CLK, NULL, 0),
1494 CLK_DUMMY("sfpb_a_clk", SFPB_A_CLK, NULL, 0),
1495
Matt Wagantalle2522372011-08-17 14:52:21 -07001496 CLK_DUMMY("core_clk", GSBI1_UART_CLK, NULL, OFF),
1497 CLK_DUMMY("core_clk", GSBI2_UART_CLK, NULL, OFF),
1498 CLK_DUMMY("core_clk", GSBI3_UART_CLK,
Jing Lin04601f92012-02-05 15:36:07 -08001499 NULL, OFF),
Matt Wagantalle2522372011-08-17 14:52:21 -07001500 CLK_DUMMY("core_clk", GSBI4_UART_CLK, NULL, OFF),
1501 CLK_DUMMY("core_clk", GSBI5_UART_CLK, NULL, OFF),
1502 CLK_DUMMY("core_clk", GSBI6_UART_CLK, NULL, OFF),
1503 CLK_DUMMY("core_clk", GSBI7_UART_CLK, NULL, OFF),
1504 CLK_DUMMY("core_clk", GSBI8_UART_CLK, NULL, OFF),
1505 CLK_DUMMY("core_clk", GSBI9_UART_CLK, NULL, OFF),
1506 CLK_DUMMY("core_clk", GSBI10_UART_CLK, NULL, OFF),
1507 CLK_DUMMY("core_clk", GSBI11_UART_CLK, NULL, OFF),
1508 CLK_DUMMY("core_clk", GSBI12_UART_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001509 CLK_DUMMY("core_clk", GSBI1_QUP_CLK, NULL, OFF),
1510 CLK_DUMMY("core_clk", GSBI2_QUP_CLK, NULL, OFF),
Jing Lin04601f92012-02-05 15:36:07 -08001511 CLK_DUMMY("core_clk", GSBI3_QUP_CLK, "qup_i2c.3", OFF),
Matt Wagantallac294852011-08-17 15:44:58 -07001512 CLK_DUMMY("core_clk", GSBI4_QUP_CLK, "qup_i2c.4", OFF),
1513 CLK_DUMMY("core_clk", GSBI5_QUP_CLK, "spi_qsd.0", OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001514 CLK_DUMMY("core_clk", GSBI6_QUP_CLK, NULL, OFF),
1515 CLK_DUMMY("core_clk", GSBI7_QUP_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001516 CLK_DUMMY("core_clk", PDM_CLK, NULL, OFF),
Matt Wagantalld86d6832011-08-17 14:06:55 -07001517 CLK_DUMMY("mem_clk", PMEM_CLK, NULL, OFF),
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -07001518 CLK_DUMMY("core_clk", PRNG_CLK, "msm_rng.0", OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001519 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
1520 CLK_DUMMY("core_clk", SDC2_CLK, NULL, OFF),
1521 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
1522 CLK_DUMMY("core_clk", SDC4_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001523 CLK_DUMMY("ref_clk", TSIF_REF_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001524 CLK_DUMMY("core_clk", TSSC_CLK, NULL, OFF),
Manu Gautam5143b252012-01-05 19:25:23 -08001525 CLK_DUMMY("alt_core_clk", USB_HS1_XCVR_CLK, NULL, OFF),
1526 CLK_DUMMY("alt_core_clk", USB_HS3_XCVR_CLK, NULL, OFF),
1527 CLK_DUMMY("alt_core_clk", USB_HS4_XCVR_CLK, NULL, OFF),
1528 CLK_DUMMY("phy_clk", USB_PHY0_CLK, NULL, OFF),
1529 CLK_DUMMY("src_clk", USB_FS1_SRC_CLK, NULL, OFF),
1530 CLK_DUMMY("alt_core_clk", USB_FS1_XCVR_CLK, NULL, OFF),
1531 CLK_DUMMY("sys_clk", USB_FS1_SYS_CLK, NULL, OFF),
Matt Wagantallc4b3a4d2011-08-17 16:58:39 -07001532 CLK_DUMMY("core_clk", CE2_CLK, NULL, OFF),
1533 CLK_DUMMY("core_clk", CE1_CORE_CLK, NULL, OFF),
1534 CLK_DUMMY("core_clk", CE3_CORE_CLK, NULL, OFF),
1535 CLK_DUMMY("iface_clk", CE3_P_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -07001536 CLK_DUMMY("pcie_pclk", PCIE_P_CLK, NULL, OFF),
1537 CLK_DUMMY("pcie_alt_ref_clk", PCIE_ALT_REF_CLK, NULL, OFF),
1538 CLK_DUMMY("sata_rxoob_clk", SATA_RXOOB_CLK, NULL, OFF),
1539 CLK_DUMMY("sata_pmalive_clk", SATA_PMALIVE_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001540 CLK_DUMMY("ref_clk", SATA_PHY_REF_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001541 CLK_DUMMY("iface_clk", GSBI1_P_CLK, NULL, OFF),
1542 CLK_DUMMY("iface_clk", GSBI2_P_CLK, NULL, OFF),
Jing Lin04601f92012-02-05 15:36:07 -08001543 CLK_DUMMY("iface_clk", GSBI3_P_CLK, "qup_i2c.3", OFF),
Matt Wagantallac294852011-08-17 15:44:58 -07001544 CLK_DUMMY("iface_clk", GSBI4_P_CLK, "qup_i2c.4", OFF),
1545 CLK_DUMMY("iface_clk", GSBI5_P_CLK, "spi_qsd.0", OFF),
Matt Wagantalle2522372011-08-17 14:52:21 -07001546 CLK_DUMMY("iface_clk", GSBI6_P_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001547 CLK_DUMMY("iface_clk", GSBI7_P_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001548 CLK_DUMMY("iface_clk", TSIF_P_CLK, NULL, OFF),
Manu Gautam5143b252012-01-05 19:25:23 -08001549 CLK_DUMMY("iface_clk", USB_FS1_P_CLK, NULL, OFF),
1550 CLK_DUMMY("iface_clk", USB_HS1_P_CLK, NULL, OFF),
1551 CLK_DUMMY("iface_clk", USB_HS3_P_CLK, NULL, OFF),
1552 CLK_DUMMY("iface_clk", USB_HS4_P_CLK, NULL, OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001553 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
1554 CLK_DUMMY("iface_clk", SDC2_P_CLK, NULL, OFF),
1555 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
1556 CLK_DUMMY("iface_clk", SDC4_P_CLK, NULL, OFF),
Jin Hong01f2dbb2011-11-03 22:13:51 -07001557 CLK_DUMMY("core_clk", ADM0_CLK, "msm_dmov", OFF),
1558 CLK_DUMMY("iface_clk", ADM0_P_CLK, "msm_dmov", OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001559 CLK_DUMMY("iface_clk", PMIC_ARB0_P_CLK, NULL, OFF),
1560 CLK_DUMMY("iface_clk", PMIC_ARB1_P_CLK, NULL, OFF),
1561 CLK_DUMMY("core_clk", PMIC_SSBI2_CLK, NULL, OFF),
1562 CLK_DUMMY("mem_clk", RPM_MSG_RAM_P_CLK, NULL, OFF),
1563 CLK_DUMMY("core_clk", AMP_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001564 CLK_DUMMY("cam_clk", CAM0_CLK, NULL, OFF),
1565 CLK_DUMMY("cam_clk", CAM1_CLK, NULL, OFF),
1566 CLK_DUMMY("csi_src_clk", CSI0_SRC_CLK, NULL, OFF),
1567 CLK_DUMMY("csi_src_clk", CSI1_SRC_CLK, NULL, OFF),
1568 CLK_DUMMY("csi_clk", CSI0_CLK, NULL, OFF),
1569 CLK_DUMMY("csi_clk", CSI1_CLK, NULL, OFF),
1570 CLK_DUMMY("csi_pix_clk", CSI_PIX_CLK, NULL, OFF),
1571 CLK_DUMMY("csi_rdi_clk", CSI_RDI_CLK, NULL, OFF),
1572 CLK_DUMMY("csiphy_timer_src_clk", CSIPHY_TIMER_SRC_CLK, NULL, OFF),
1573 CLK_DUMMY("csi0phy_timer_clk", CSIPHY0_TIMER_CLK, NULL, OFF),
1574 CLK_DUMMY("csi1phy_timer_clk", CSIPHY1_TIMER_CLK, NULL, OFF),
1575 CLK_DUMMY("dsi_byte_div_clk", DSI1_BYTE_CLK, NULL, OFF),
1576 CLK_DUMMY("dsi_byte_div_clk", DSI2_BYTE_CLK, NULL, OFF),
1577 CLK_DUMMY("dsi_esc_clk", DSI1_ESC_CLK, NULL, OFF),
1578 CLK_DUMMY("dsi_esc_clk", DSI2_ESC_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001579 CLK_DUMMY("core_clk", VCAP_CLK, NULL, OFF),
1580 CLK_DUMMY("npl_clk", VCAP_NPL_CLK, NULL, OFF),
Pu Chen86b4be92011-11-03 17:27:57 -07001581 CLK_DUMMY("core_clk", GFX3D_CLK, "kgsl-3d0.0", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001582 CLK_DUMMY("ijpeg_clk", IJPEG_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001583 CLK_DUMMY("mem_clk", IMEM_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001584 CLK_DUMMY("core_clk", JPEGD_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001585 CLK_DUMMY("mdp_clk", MDP_CLK, NULL, OFF),
1586 CLK_DUMMY("mdp_vsync_clk", MDP_VSYNC_CLK, NULL, OFF),
1587 CLK_DUMMY("lut_mdp", LUT_MDP_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07001588 CLK_DUMMY("core_clk", ROT_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001589 CLK_DUMMY("tv_src_clk", TV_SRC_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001590 CLK_DUMMY("core_clk", VCODEC_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001591 CLK_DUMMY("mdp_tv_clk", MDP_TV_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -07001592 CLK_DUMMY("rgb_tv_clk", RGB_TV_CLK, NULL, OFF),
1593 CLK_DUMMY("npl_tv_clk", NPL_TV_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001594 CLK_DUMMY("hdmi_clk", HDMI_TV_CLK, NULL, OFF),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -07001595 CLK_DUMMY("core_clk", HDMI_APP_CLK, "hdmi_msm.1", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001596 CLK_DUMMY("vpe_clk", VPE_CLK, NULL, OFF),
1597 CLK_DUMMY("vfe_clk", VFE_CLK, NULL, OFF),
1598 CLK_DUMMY("csi_vfe_clk", CSI0_VFE_CLK, NULL, OFF),
1599 CLK_DUMMY("vfe_axi_clk", VFE_AXI_CLK, NULL, OFF),
1600 CLK_DUMMY("ijpeg_axi_clk", IJPEG_AXI_CLK, NULL, OFF),
1601 CLK_DUMMY("mdp_axi_clk", MDP_AXI_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07001602 CLK_DUMMY("bus_clk", ROT_AXI_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001603 CLK_DUMMY("vcodec_axi_clk", VCODEC_AXI_CLK, NULL, OFF),
1604 CLK_DUMMY("vcodec_axi_a_clk", VCODEC_AXI_A_CLK, NULL, OFF),
1605 CLK_DUMMY("vcodec_axi_b_clk", VCODEC_AXI_B_CLK, NULL, OFF),
1606 CLK_DUMMY("vpe_axi_clk", VPE_AXI_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001607 CLK_DUMMY("bus_clk", GFX3D_AXI_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -07001608 CLK_DUMMY("vcap_axi_clk", VCAP_AXI_CLK, NULL, OFF),
1609 CLK_DUMMY("vcap_ahb_clk", VCAP_AHB_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001610 CLK_DUMMY("amp_pclk", AMP_P_CLK, NULL, OFF),
1611 CLK_DUMMY("csi_pclk", CSI0_P_CLK, NULL, OFF),
1612 CLK_DUMMY("dsi_m_pclk", DSI1_M_P_CLK, NULL, OFF),
1613 CLK_DUMMY("dsi_s_pclk", DSI1_S_P_CLK, NULL, OFF),
1614 CLK_DUMMY("dsi_m_pclk", DSI2_M_P_CLK, NULL, OFF),
1615 CLK_DUMMY("dsi_s_pclk", DSI2_S_P_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -07001616 CLK_DUMMY("lvds_clk", LVDS_CLK, NULL, OFF),
1617 CLK_DUMMY("mdp_p2clk", MDP_P2CLK, NULL, OFF),
1618 CLK_DUMMY("dsi2_pixel_clk", DSI2_PIXEL_CLK, NULL, OFF),
1619 CLK_DUMMY("lvds_ref_clk", LVDS_REF_CLK, NULL, OFF),
Pu Chen86b4be92011-11-03 17:27:57 -07001620 CLK_DUMMY("iface_clk", GFX3D_P_CLK, "kgsl-3d0.0", OFF),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -07001621 CLK_DUMMY("master_iface_clk", HDMI_M_P_CLK, "hdmi_msm.1", OFF),
1622 CLK_DUMMY("slave_iface_clk", HDMI_S_P_CLK, "hdmi_msm.1", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001623 CLK_DUMMY("ijpeg_pclk", IJPEG_P_CLK, NULL, OFF),
1624 CLK_DUMMY("jpegd_pclk", JPEGD_P_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001625 CLK_DUMMY("mem_iface_clk", IMEM_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001626 CLK_DUMMY("mdp_pclk", MDP_P_CLK, NULL, OFF),
Matt Wagantalle604d712011-10-21 15:38:18 -07001627 CLK_DUMMY("iface_clk", SMMU_P_CLK, "msm_smmu", OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07001628 CLK_DUMMY("iface_clk", ROT_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001629 CLK_DUMMY("vcodec_pclk", VCODEC_P_CLK, NULL, OFF),
1630 CLK_DUMMY("vfe_pclk", VFE_P_CLK, NULL, OFF),
1631 CLK_DUMMY("vpe_pclk", VPE_P_CLK, NULL, OFF),
1632 CLK_DUMMY("mi2s_osr_clk", MI2S_OSR_CLK, NULL, OFF),
1633 CLK_DUMMY("mi2s_bit_clk", MI2S_BIT_CLK, NULL, OFF),
1634 CLK_DUMMY("i2s_mic_osr_clk", CODEC_I2S_MIC_OSR_CLK, NULL, OFF),
1635 CLK_DUMMY("i2s_mic_bit_clk", CODEC_I2S_MIC_BIT_CLK, NULL, OFF),
1636 CLK_DUMMY("i2s_mic_osr_clk", SPARE_I2S_MIC_OSR_CLK, NULL, OFF),
1637 CLK_DUMMY("i2s_mic_bit_clk", SPARE_I2S_MIC_BIT_CLK, NULL, OFF),
1638 CLK_DUMMY("i2s_spkr_osr_clk", CODEC_I2S_SPKR_OSR_CLK, NULL, OFF),
1639 CLK_DUMMY("i2s_spkr_bit_clk", CODEC_I2S_SPKR_BIT_CLK, NULL, OFF),
1640 CLK_DUMMY("i2s_spkr_osr_clk", SPARE_I2S_SPKR_OSR_CLK, NULL, OFF),
1641 CLK_DUMMY("i2s_spkr_bit_clk", SPARE_I2S_SPKR_BIT_CLK, NULL, OFF),
1642 CLK_DUMMY("pcm_clk", PCM_CLK, NULL, OFF),
Tianyi Gou142b8db2011-09-21 18:01:54 -07001643 CLK_DUMMY("audio_slimbus_clk", AUDIO_SLIMBUS_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001644
1645 CLK_DUMMY("dfab_dsps_clk", DFAB_DSPS_CLK, NULL, 0),
Manu Gautam5143b252012-01-05 19:25:23 -08001646 CLK_DUMMY("core_clk", DFAB_USB_HS_CLK, NULL, 0),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001647 CLK_DUMMY("bus_clk", DFAB_SDC1_CLK, NULL, 0),
1648 CLK_DUMMY("bus_clk", DFAB_SDC2_CLK, NULL, 0),
1649 CLK_DUMMY("bus_clk", DFAB_SDC3_CLK, NULL, 0),
1650 CLK_DUMMY("bus_clk", DFAB_SDC4_CLK, NULL, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001651 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
1652 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
Jin Hong01f2dbb2011-11-03 22:13:51 -07001653 CLK_DUMMY("mem_clk", EBI1_ADM_CLK, "msm_dmov", 0),
Ramesh Masavarapu28311912011-10-27 11:04:12 -07001654 CLK_DUMMY("ce3_core_src_clk", CE3_SRC_CLK, "qce.0", OFF),
1655 CLK_DUMMY("ce3_core_src_clk", CE3_SRC_CLK, "qcrypto.0", OFF),
1656 CLK_DUMMY("core_clk", CE3_CORE_CLK, "qce.0", OFF),
1657 CLK_DUMMY("core_clk", CE3_CORE_CLK, "qcrypto.0", OFF),
1658 CLK_DUMMY("iface_clk", CE3_P_CLK, "qce0.0", OFF),
1659 CLK_DUMMY("iface_clk", CE3_P_CLK, "qcrypto.0", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001660};
1661
Stephen Boydbb600ae2011-08-02 20:11:40 -07001662struct clock_init_data apq8064_dummy_clock_init_data __initdata = {
1663 .table = msm_clocks_8064_dummy,
1664 .size = ARRAY_SIZE(msm_clocks_8064_dummy),
1665};
Praveen Chidambaram78499012011-11-01 17:15:17 -06001666
1667struct msm_rpm_platform_data apq8064_rpm_data __initdata = {
1668 .reg_base_addrs = {
1669 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
1670 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
1671 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
1672 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
1673 },
1674 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -08001675 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001676 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
1677 .ipc_rpm_val = 4,
1678 .target_id = {
1679 MSM_RPM_MAP(8064, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
1680 MSM_RPM_MAP(8064, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
1681 MSM_RPM_MAP(8064, INVALIDATE_0, INVALIDATE, 8),
1682 MSM_RPM_MAP(8064, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
1683 MSM_RPM_MAP(8064, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
1684 MSM_RPM_MAP(8064, RPM_CTL, RPM_CTL, 1),
1685 MSM_RPM_MAP(8064, CXO_CLK, CXO_CLK, 1),
1686 MSM_RPM_MAP(8064, PXO_CLK, PXO_CLK, 1),
1687 MSM_RPM_MAP(8064, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
1688 MSM_RPM_MAP(8064, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
1689 MSM_RPM_MAP(8064, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
1690 MSM_RPM_MAP(8064, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
1691 MSM_RPM_MAP(8064, SFPB_CLK, SFPB_CLK, 1),
1692 MSM_RPM_MAP(8064, CFPB_CLK, CFPB_CLK, 1),
1693 MSM_RPM_MAP(8064, MMFPB_CLK, MMFPB_CLK, 1),
1694 MSM_RPM_MAP(8064, EBI1_CLK, EBI1_CLK, 1),
1695 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_HALT_0,
1696 APPS_FABRIC_CFG_HALT, 2),
1697 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_CLKMOD_0,
1698 APPS_FABRIC_CFG_CLKMOD, 3),
1699 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_IOCTL,
1700 APPS_FABRIC_CFG_IOCTL, 1),
1701 MSM_RPM_MAP(8064, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
1702 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_HALT_0,
1703 SYS_FABRIC_CFG_HALT, 2),
1704 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_CLKMOD_0,
1705 SYS_FABRIC_CFG_CLKMOD, 3),
1706 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_IOCTL,
1707 SYS_FABRIC_CFG_IOCTL, 1),
1708 MSM_RPM_MAP(8064, SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 30),
1709 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_HALT_0,
1710 MMSS_FABRIC_CFG_HALT, 2),
1711 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_CLKMOD_0,
1712 MMSS_FABRIC_CFG_CLKMOD, 3),
1713 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_IOCTL,
1714 MMSS_FABRIC_CFG_IOCTL, 1),
1715 MSM_RPM_MAP(8064, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 21),
1716 MSM_RPM_MAP(8064, PM8921_S1_0, PM8921_S1, 2),
1717 MSM_RPM_MAP(8064, PM8921_S2_0, PM8921_S2, 2),
1718 MSM_RPM_MAP(8064, PM8921_S3_0, PM8921_S3, 2),
1719 MSM_RPM_MAP(8064, PM8921_S4_0, PM8921_S4, 2),
1720 MSM_RPM_MAP(8064, PM8921_S5_0, PM8921_S5, 2),
1721 MSM_RPM_MAP(8064, PM8921_S6_0, PM8921_S6, 2),
1722 MSM_RPM_MAP(8064, PM8921_S7_0, PM8921_S7, 2),
1723 MSM_RPM_MAP(8064, PM8921_S8_0, PM8921_S8, 2),
1724 MSM_RPM_MAP(8064, PM8921_L1_0, PM8921_L1, 2),
1725 MSM_RPM_MAP(8064, PM8921_L2_0, PM8921_L2, 2),
1726 MSM_RPM_MAP(8064, PM8921_L3_0, PM8921_L3, 2),
1727 MSM_RPM_MAP(8064, PM8921_L4_0, PM8921_L4, 2),
1728 MSM_RPM_MAP(8064, PM8921_L5_0, PM8921_L5, 2),
1729 MSM_RPM_MAP(8064, PM8921_L6_0, PM8921_L6, 2),
1730 MSM_RPM_MAP(8064, PM8921_L7_0, PM8921_L7, 2),
1731 MSM_RPM_MAP(8064, PM8921_L8_0, PM8921_L8, 2),
1732 MSM_RPM_MAP(8064, PM8921_L9_0, PM8921_L9, 2),
1733 MSM_RPM_MAP(8064, PM8921_L10_0, PM8921_L10, 2),
1734 MSM_RPM_MAP(8064, PM8921_L11_0, PM8921_L11, 2),
1735 MSM_RPM_MAP(8064, PM8921_L12_0, PM8921_L12, 2),
1736 MSM_RPM_MAP(8064, PM8921_L13_0, PM8921_L13, 2),
1737 MSM_RPM_MAP(8064, PM8921_L14_0, PM8921_L14, 2),
1738 MSM_RPM_MAP(8064, PM8921_L15_0, PM8921_L15, 2),
1739 MSM_RPM_MAP(8064, PM8921_L16_0, PM8921_L16, 2),
1740 MSM_RPM_MAP(8064, PM8921_L17_0, PM8921_L17, 2),
1741 MSM_RPM_MAP(8064, PM8921_L18_0, PM8921_L18, 2),
1742 MSM_RPM_MAP(8064, PM8921_L19_0, PM8921_L19, 2),
1743 MSM_RPM_MAP(8064, PM8921_L20_0, PM8921_L20, 2),
1744 MSM_RPM_MAP(8064, PM8921_L21_0, PM8921_L21, 2),
1745 MSM_RPM_MAP(8064, PM8921_L22_0, PM8921_L22, 2),
1746 MSM_RPM_MAP(8064, PM8921_L23_0, PM8921_L23, 2),
1747 MSM_RPM_MAP(8064, PM8921_L24_0, PM8921_L24, 2),
1748 MSM_RPM_MAP(8064, PM8921_L25_0, PM8921_L25, 2),
1749 MSM_RPM_MAP(8064, PM8921_L26_0, PM8921_L26, 2),
1750 MSM_RPM_MAP(8064, PM8921_L27_0, PM8921_L27, 2),
1751 MSM_RPM_MAP(8064, PM8921_L28_0, PM8921_L28, 2),
1752 MSM_RPM_MAP(8064, PM8921_L29_0, PM8921_L29, 2),
1753 MSM_RPM_MAP(8064, PM8921_CLK1_0, PM8921_CLK1, 2),
1754 MSM_RPM_MAP(8064, PM8921_CLK2_0, PM8921_CLK2, 2),
1755 MSM_RPM_MAP(8064, PM8921_LVS1, PM8921_LVS1, 1),
1756 MSM_RPM_MAP(8064, PM8921_LVS2, PM8921_LVS2, 1),
1757 MSM_RPM_MAP(8064, PM8921_LVS3, PM8921_LVS3, 1),
1758 MSM_RPM_MAP(8064, PM8921_LVS4, PM8921_LVS4, 1),
1759 MSM_RPM_MAP(8064, PM8921_LVS5, PM8921_LVS5, 1),
1760 MSM_RPM_MAP(8064, PM8921_LVS6, PM8921_LVS6, 1),
1761 MSM_RPM_MAP(8064, PM8921_LVS7, PM8921_LVS7, 1),
1762 MSM_RPM_MAP(8064, PM8821_S1_0, PM8821_S1, 2),
1763 MSM_RPM_MAP(8064, PM8821_S2_0, PM8821_S2, 2),
1764 MSM_RPM_MAP(8064, PM8821_L1_0, PM8821_L1, 2),
1765 MSM_RPM_MAP(8064, NCP_0, NCP, 2),
1766 MSM_RPM_MAP(8064, CXO_BUFFERS, CXO_BUFFERS, 1),
1767 MSM_RPM_MAP(8064, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
1768 MSM_RPM_MAP(8064, HDMI_SWITCH, HDMI_SWITCH, 1),
1769 MSM_RPM_MAP(8064, DDR_DMM_0, DDR_DMM, 2),
1770 MSM_RPM_MAP(8064, QDSS_CLK, QDSS_CLK, 1),
1771 },
1772 .target_status = {
1773 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MAJOR),
1774 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MINOR),
1775 MSM_RPM_STATUS_ID_MAP(8064, VERSION_BUILD),
1776 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_0),
1777 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_1),
1778 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_2),
1779 MSM_RPM_STATUS_ID_MAP(8064, RESERVED_SUPPORTED_RESOURCES_0),
1780 MSM_RPM_STATUS_ID_MAP(8064, SEQUENCE),
1781 MSM_RPM_STATUS_ID_MAP(8064, RPM_CTL),
1782 MSM_RPM_STATUS_ID_MAP(8064, CXO_CLK),
1783 MSM_RPM_STATUS_ID_MAP(8064, PXO_CLK),
1784 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CLK),
1785 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_CLK),
1786 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_CLK),
1787 MSM_RPM_STATUS_ID_MAP(8064, DAYTONA_FABRIC_CLK),
1788 MSM_RPM_STATUS_ID_MAP(8064, SFPB_CLK),
1789 MSM_RPM_STATUS_ID_MAP(8064, CFPB_CLK),
1790 MSM_RPM_STATUS_ID_MAP(8064, MMFPB_CLK),
1791 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CLK),
1792 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_HALT),
1793 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_CLKMOD),
1794 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_IOCTL),
1795 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_ARB),
1796 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_HALT),
1797 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_CLKMOD),
1798 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_IOCTL),
1799 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_ARB),
1800 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_HALT),
1801 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_CLKMOD),
1802 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_IOCTL),
1803 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_ARB),
1804 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_0),
1805 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_1),
1806 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_0),
1807 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_1),
1808 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_0),
1809 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_1),
1810 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_0),
1811 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_1),
1812 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_0),
1813 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_1),
1814 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_0),
1815 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_1),
1816 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_0),
1817 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_1),
1818 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_0),
1819 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_1),
1820 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_0),
1821 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_1),
1822 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_0),
1823 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_1),
1824 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_0),
1825 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_1),
1826 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_0),
1827 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_1),
1828 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_0),
1829 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_1),
1830 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_0),
1831 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_1),
1832 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_0),
1833 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_1),
1834 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_0),
1835 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_1),
1836 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_0),
1837 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_1),
1838 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_0),
1839 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_1),
1840 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_0),
1841 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_1),
1842 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_0),
1843 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_1),
1844 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_0),
1845 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_1),
1846 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_0),
1847 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_1),
1848 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_0),
1849 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_1),
1850 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_0),
1851 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_1),
1852 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_0),
1853 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_1),
1854 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_0),
1855 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_1),
1856 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_0),
1857 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_1),
1858 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_0),
1859 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_1),
1860 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_0),
1861 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_1),
1862 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_0),
1863 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_1),
1864 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_0),
1865 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_1),
1866 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_0),
1867 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_1),
1868 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_0),
1869 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_1),
1870 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_0),
1871 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_1),
1872 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_0),
1873 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_1),
1874 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_0),
1875 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_1),
1876 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_0),
1877 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_1),
1878 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_0),
1879 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_1),
1880 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_0),
1881 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_1),
1882 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS1),
1883 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS2),
1884 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS3),
1885 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS4),
1886 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS5),
1887 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS6),
1888 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS7),
1889 MSM_RPM_STATUS_ID_MAP(8064, NCP_0),
1890 MSM_RPM_STATUS_ID_MAP(8064, NCP_1),
1891 MSM_RPM_STATUS_ID_MAP(8064, CXO_BUFFERS),
1892 MSM_RPM_STATUS_ID_MAP(8064, USB_OTG_SWITCH),
1893 MSM_RPM_STATUS_ID_MAP(8064, HDMI_SWITCH),
1894 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_0),
1895 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_1),
1896 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH0_RANGE),
1897 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH1_RANGE),
1898 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_0),
1899 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_1),
1900 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_0),
1901 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_1),
1902 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_0),
1903 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_1),
1904 },
1905 .target_ctrl_id = {
1906 MSM_RPM_CTRL_MAP(8064, VERSION_MAJOR),
1907 MSM_RPM_CTRL_MAP(8064, VERSION_MINOR),
1908 MSM_RPM_CTRL_MAP(8064, VERSION_BUILD),
1909 MSM_RPM_CTRL_MAP(8064, REQ_CTX_0),
1910 MSM_RPM_CTRL_MAP(8064, REQ_SEL_0),
1911 MSM_RPM_CTRL_MAP(8064, ACK_CTX_0),
1912 MSM_RPM_CTRL_MAP(8064, ACK_SEL_0),
1913 },
1914 .sel_invalidate = MSM_RPM_8064_SEL_INVALIDATE,
1915 .sel_notification = MSM_RPM_8064_SEL_NOTIFICATION,
1916 .sel_last = MSM_RPM_8064_SEL_LAST,
1917 .ver = {3, 0, 0},
1918};
1919
1920struct platform_device apq8064_rpm_device = {
1921 .name = "msm_rpm",
1922 .id = -1,
1923};
1924
1925static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
1926 .phys_addr_base = 0x0010D204,
1927 .phys_size = SZ_8K,
1928};
1929
1930struct platform_device apq8064_rpm_stat_device = {
1931 .name = "msm_rpm_stat",
1932 .id = -1,
1933 .dev = {
1934 .platform_data = &msm_rpm_stat_pdata,
1935 },
1936};
1937
1938static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
1939 .phys_addr_base = 0x0010C000,
1940 .reg_offsets = {
1941 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
1942 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
1943 },
1944 .phys_size = SZ_8K,
1945 .log_len = 4096, /* log's buffer length in bytes */
1946 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
1947};
1948
1949struct platform_device apq8064_rpm_log_device = {
1950 .name = "msm_rpm_log",
1951 .id = -1,
1952 .dev = {
1953 .platform_data = &msm_rpm_log_pdata,
1954 },
1955};
1956
Jin Hongd3024e62012-02-09 16:13:32 -08001957/* Sensors DSPS platform data */
1958
1959#define PPSS_REG_PHYS_BASE 0x12080000
1960
1961static struct dsps_clk_info dsps_clks[] = {};
1962static struct dsps_regulator_info dsps_regs[] = {};
1963
1964/*
1965 * Note: GPIOs field is intialized in run-time at the function
1966 * apq8064_init_dsps().
1967 */
1968
1969struct msm_dsps_platform_data msm_dsps_pdata_8064 = {
1970 .clks = dsps_clks,
1971 .clks_num = ARRAY_SIZE(dsps_clks),
1972 .gpios = NULL,
1973 .gpios_num = 0,
1974 .regs = dsps_regs,
1975 .regs_num = ARRAY_SIZE(dsps_regs),
1976 .dsps_pwr_ctl_en = 1,
1977 .signature = DSPS_SIGNATURE,
1978};
1979
1980static struct resource msm_dsps_resources[] = {
1981 {
1982 .start = PPSS_REG_PHYS_BASE,
1983 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
1984 .name = "ppss_reg",
1985 .flags = IORESOURCE_MEM,
1986 },
1987
1988 {
1989 .start = PPSS_WDOG_TIMER_IRQ,
1990 .end = PPSS_WDOG_TIMER_IRQ,
1991 .name = "ppss_wdog",
1992 .flags = IORESOURCE_IRQ,
1993 },
1994};
1995
1996struct platform_device msm_dsps_device_8064 = {
1997 .name = "msm_dsps",
1998 .id = 0,
1999 .num_resources = ARRAY_SIZE(msm_dsps_resources),
2000 .resource = msm_dsps_resources,
2001 .dev.platform_data = &msm_dsps_pdata_8064,
2002};
2003
Praveen Chidambaram78499012011-11-01 17:15:17 -06002004#ifdef CONFIG_MSM_MPM
2005static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
2006 [1] = MSM_GPIO_TO_INT(26),
2007 [2] = MSM_GPIO_TO_INT(88),
2008 [4] = MSM_GPIO_TO_INT(73),
2009 [5] = MSM_GPIO_TO_INT(74),
2010 [6] = MSM_GPIO_TO_INT(75),
2011 [7] = MSM_GPIO_TO_INT(76),
2012 [8] = MSM_GPIO_TO_INT(77),
2013 [9] = MSM_GPIO_TO_INT(36),
2014 [10] = MSM_GPIO_TO_INT(84),
2015 [11] = MSM_GPIO_TO_INT(7),
2016 [12] = MSM_GPIO_TO_INT(11),
2017 [13] = MSM_GPIO_TO_INT(52),
2018 [14] = MSM_GPIO_TO_INT(15),
2019 [15] = MSM_GPIO_TO_INT(83),
2020 [16] = USB3_HS_IRQ,
2021 [19] = MSM_GPIO_TO_INT(61),
2022 [20] = MSM_GPIO_TO_INT(58),
2023 [23] = MSM_GPIO_TO_INT(65),
2024 [24] = MSM_GPIO_TO_INT(63),
2025 [25] = USB1_HS_IRQ,
2026 [27] = HDMI_IRQ,
2027 [29] = MSM_GPIO_TO_INT(22),
2028 [30] = MSM_GPIO_TO_INT(72),
2029 [31] = USB4_HS_IRQ,
2030 [33] = MSM_GPIO_TO_INT(44),
2031 [34] = MSM_GPIO_TO_INT(39),
2032 [35] = MSM_GPIO_TO_INT(19),
2033 [36] = MSM_GPIO_TO_INT(23),
2034 [37] = MSM_GPIO_TO_INT(41),
2035 [38] = MSM_GPIO_TO_INT(30),
2036 [41] = MSM_GPIO_TO_INT(42),
2037 [42] = MSM_GPIO_TO_INT(56),
2038 [43] = MSM_GPIO_TO_INT(55),
2039 [44] = MSM_GPIO_TO_INT(50),
2040 [45] = MSM_GPIO_TO_INT(49),
2041 [46] = MSM_GPIO_TO_INT(47),
2042 [47] = MSM_GPIO_TO_INT(45),
2043 [48] = MSM_GPIO_TO_INT(38),
2044 [49] = MSM_GPIO_TO_INT(34),
2045 [50] = MSM_GPIO_TO_INT(32),
2046 [51] = MSM_GPIO_TO_INT(29),
2047 [52] = MSM_GPIO_TO_INT(18),
2048 [53] = MSM_GPIO_TO_INT(10),
2049 [54] = MSM_GPIO_TO_INT(81),
2050 [55] = MSM_GPIO_TO_INT(6),
2051};
2052
2053static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
2054 TLMM_MSM_SUMMARY_IRQ,
2055 RPM_APCC_CPU0_GP_HIGH_IRQ,
2056 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2057 RPM_APCC_CPU0_GP_LOW_IRQ,
2058 RPM_APCC_CPU0_WAKE_UP_IRQ,
2059 RPM_APCC_CPU1_GP_HIGH_IRQ,
2060 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
2061 RPM_APCC_CPU1_GP_LOW_IRQ,
2062 RPM_APCC_CPU1_WAKE_UP_IRQ,
2063 MSS_TO_APPS_IRQ_0,
2064 MSS_TO_APPS_IRQ_1,
2065 MSS_TO_APPS_IRQ_2,
2066 MSS_TO_APPS_IRQ_3,
2067 MSS_TO_APPS_IRQ_4,
2068 MSS_TO_APPS_IRQ_5,
2069 MSS_TO_APPS_IRQ_6,
2070 MSS_TO_APPS_IRQ_7,
2071 MSS_TO_APPS_IRQ_8,
2072 MSS_TO_APPS_IRQ_9,
2073 LPASS_SCSS_GP_LOW_IRQ,
2074 LPASS_SCSS_GP_MEDIUM_IRQ,
2075 LPASS_SCSS_GP_HIGH_IRQ,
2076 SPS_MTI_30,
2077 SPS_MTI_31,
2078 RIVA_APSS_SPARE_IRQ,
2079 RIVA_APPS_WLAN_SMSM_IRQ,
2080 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
2081 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
2082};
2083
2084struct msm_mpm_device_data apq8064_mpm_dev_data __initdata = {
2085 .irqs_m2a = msm_mpm_irqs_m2a,
2086 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2087 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2088 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2089 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2090 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2091 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
2092 .mpm_apps_ipc_val = BIT(1),
2093 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2094
2095};
2096#endif
Joel Kingdacbc822012-01-25 13:30:57 -08002097
2098#define MDM2AP_ERRFATAL 19
2099#define AP2MDM_ERRFATAL 18
2100#define MDM2AP_STATUS 49
2101#define AP2MDM_STATUS 48
2102#define AP2MDM_PMIC_RESET_N 27
2103
2104static struct resource mdm_resources[] = {
2105 {
2106 .start = MDM2AP_ERRFATAL,
2107 .end = MDM2AP_ERRFATAL,
2108 .name = "MDM2AP_ERRFATAL",
2109 .flags = IORESOURCE_IO,
2110 },
2111 {
2112 .start = AP2MDM_ERRFATAL,
2113 .end = AP2MDM_ERRFATAL,
2114 .name = "AP2MDM_ERRFATAL",
2115 .flags = IORESOURCE_IO,
2116 },
2117 {
2118 .start = MDM2AP_STATUS,
2119 .end = MDM2AP_STATUS,
2120 .name = "MDM2AP_STATUS",
2121 .flags = IORESOURCE_IO,
2122 },
2123 {
2124 .start = AP2MDM_STATUS,
2125 .end = AP2MDM_STATUS,
2126 .name = "AP2MDM_STATUS",
2127 .flags = IORESOURCE_IO,
2128 },
2129 {
2130 .start = AP2MDM_PMIC_RESET_N,
2131 .end = AP2MDM_PMIC_RESET_N,
2132 .name = "AP2MDM_PMIC_RESET_N",
2133 .flags = IORESOURCE_IO,
2134 },
2135};
2136
2137struct platform_device mdm_8064_device = {
2138 .name = "mdm2_modem",
2139 .id = -1,
2140 .num_resources = ARRAY_SIZE(mdm_resources),
2141 .resource = mdm_resources,
2142};
Praveen Chidambaram8ea3dcd2011-12-07 14:46:31 -07002143
2144static int apq8064_LPM_latency = 1000; /* >100 usec for WFI */
2145
2146struct platform_device apq8064_cpu_idle_device = {
2147 .name = "msm_cpu_idle",
2148 .id = -1,
2149 .dev = {
2150 .platform_data = &apq8064_LPM_latency,
2151 },
2152};
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002153
2154static struct msm_dcvs_freq_entry apq8064_freq[] = {
2155 { 384000, 166981, 345600},
2156 { 702000, 213049, 632502},
2157 {1026000, 285712, 925613},
2158 {1242000, 383945, 1176550},
2159 {1458000, 419729, 1465478},
2160 {1512000, 434116, 1546674},
2161
2162};
2163
2164static struct msm_dcvs_core_info apq8064_core_info = {
2165 .freq_tbl = &apq8064_freq[0],
2166 .core_param = {
2167 .max_time_us = 100000,
2168 .num_freq = ARRAY_SIZE(apq8064_freq),
2169 },
2170 .algo_param = {
2171 .slack_time_us = 58000,
2172 .scale_slack_time = 0,
2173 .scale_slack_time_pct = 0,
2174 .disable_pc_threshold = 1458000,
2175 .em_window_size = 100000,
2176 .em_max_util_pct = 97,
2177 .ss_window_size = 1000000,
2178 .ss_util_pct = 95,
2179 .ss_iobusy_conv = 100,
2180 },
2181};
2182
2183struct platform_device apq8064_msm_gov_device = {
2184 .name = "msm_dcvs_gov",
2185 .id = -1,
2186 .dev = {
2187 .platform_data = &apq8064_core_info,
2188 },
2189};