blob: d03a93295e609708064cc696beef61a6da875596 [file] [log] [blame]
Lennert Buytenhek48388b22006-09-18 23:18:16 +01001/*
2 * arch/arm/plat-iop/time.c
3 *
4 * Timer code for IOP32x and IOP33x based systems
5 *
6 * Author: Deepak Saxena <dsaxena@mvista.com>
7 *
8 * Copyright 2002-2003 MontaVista Software Inc.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License as published by the
12 * Free Software Foundation; either version 2 of the License, or (at your
13 * option) any later version.
14 */
15
16#include <linux/kernel.h>
17#include <linux/interrupt.h>
18#include <linux/time.h>
19#include <linux/init.h>
Russell King5e06b642010-12-15 19:19:25 +000020#include <linux/sched.h>
Lennert Buytenhek48388b22006-09-18 23:18:16 +010021#include <linux/timex.h>
Russell Kingfced80c2008-09-06 12:10:45 +010022#include <linux/io.h>
Mikael Petterssona91549a2009-10-29 11:46:54 -070023#include <linux/clocksource.h>
Mikael Pettersson469d30442009-10-29 11:46:54 -070024#include <linux/clockchips.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010025#include <mach/hardware.h>
Lennert Buytenhek48388b22006-09-18 23:18:16 +010026#include <asm/irq.h>
27#include <asm/uaccess.h>
28#include <asm/mach/irq.h>
29#include <asm/mach/time.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010030#include <mach/time.h>
Lennert Buytenhek48388b22006-09-18 23:18:16 +010031
Mikael Petterssona91549a2009-10-29 11:46:54 -070032/*
Linus Walleij7d633972010-06-02 09:08:55 +010033 * Minimum clocksource/clockevent timer range in seconds
34 */
35#define IOP_MIN_RANGE 4
36
37/*
Mikael Petterssona91549a2009-10-29 11:46:54 -070038 * IOP clocksource (free-running timer 1).
39 */
40static cycle_t iop_clocksource_read(struct clocksource *unused)
41{
42 return 0xffffffffu - read_tcr1();
43}
44
45static struct clocksource iop_clocksource = {
46 .name = "iop_timer1",
47 .rating = 300,
48 .read = iop_clocksource_read,
49 .mask = CLOCKSOURCE_MASK(32),
50 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
51};
52
Mikael Pettersson469d30442009-10-29 11:46:54 -070053/*
Mikael Pettersson345a3222009-10-29 11:46:56 -070054 * IOP sched_clock() implementation via its clocksource.
55 */
Russell King5e06b642010-12-15 19:19:25 +000056unsigned long long notrace sched_clock(void)
Mikael Pettersson345a3222009-10-29 11:46:56 -070057{
58 cycle_t cyc = iop_clocksource_read(NULL);
59 struct clocksource *cs = &iop_clocksource;
60
61 return clocksource_cyc2ns(cyc, cs->mult, cs->shift);
62}
63
64/*
Mikael Pettersson469d30442009-10-29 11:46:54 -070065 * IOP clockevents (interrupting timer 0).
66 */
67static int iop_set_next_event(unsigned long delta,
68 struct clock_event_device *unused)
69{
70 u32 tmr = IOP_TMR_PRIVILEGED | IOP_TMR_RATIO_1_1;
71
72 BUG_ON(delta == 0);
73 write_tmr0(tmr & ~(IOP_TMR_EN | IOP_TMR_RELOAD));
74 write_tcr0(delta);
75 write_tmr0((tmr & ~IOP_TMR_RELOAD) | IOP_TMR_EN);
76
77 return 0;
78}
79
Lennert Buytenhek48388b22006-09-18 23:18:16 +010080static unsigned long ticks_per_jiffy;
Mikael Pettersson469d30442009-10-29 11:46:54 -070081
82static void iop_set_mode(enum clock_event_mode mode,
83 struct clock_event_device *unused)
84{
85 u32 tmr = read_tmr0();
86
87 switch (mode) {
88 case CLOCK_EVT_MODE_PERIODIC:
89 write_tmr0(tmr & ~IOP_TMR_EN);
90 write_tcr0(ticks_per_jiffy - 1);
Russell King40cc5242010-12-19 15:43:34 +000091 write_trr0(ticks_per_jiffy - 1);
Mikael Pettersson469d30442009-10-29 11:46:54 -070092 tmr |= (IOP_TMR_RELOAD | IOP_TMR_EN);
93 break;
94 case CLOCK_EVT_MODE_ONESHOT:
95 /* ->set_next_event sets period and enables timer */
96 tmr &= ~(IOP_TMR_RELOAD | IOP_TMR_EN);
97 break;
98 case CLOCK_EVT_MODE_RESUME:
99 tmr |= IOP_TMR_EN;
100 break;
101 case CLOCK_EVT_MODE_SHUTDOWN:
102 case CLOCK_EVT_MODE_UNUSED:
103 default:
104 tmr &= ~IOP_TMR_EN;
105 break;
106 }
107
108 write_tmr0(tmr);
109}
110
111static struct clock_event_device iop_clockevent = {
112 .name = "iop_timer0",
113 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
114 .rating = 300,
115 .set_next_event = iop_set_next_event,
116 .set_mode = iop_set_mode,
117};
118
Lennert Buytenhek48388b22006-09-18 23:18:16 +0100119static irqreturn_t
Dan Williams3668b452007-02-13 17:13:34 +0100120iop_timer_interrupt(int irq, void *dev_id)
Lennert Buytenhek48388b22006-09-18 23:18:16 +0100121{
Mikael Pettersson469d30442009-10-29 11:46:54 -0700122 struct clock_event_device *evt = dev_id;
123
Dan Williams3668b452007-02-13 17:13:34 +0100124 write_tisr(1);
Mikael Pettersson469d30442009-10-29 11:46:54 -0700125 evt->event_handler(evt);
Lennert Buytenhek48388b22006-09-18 23:18:16 +0100126 return IRQ_HANDLED;
127}
128
Dan Williams3668b452007-02-13 17:13:34 +0100129static struct irqaction iop_timer_irq = {
130 .name = "IOP Timer Tick",
131 .handler = iop_timer_interrupt,
Bernhard Walleb30faba2007-05-08 00:35:39 -0700132 .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
Mikael Pettersson469d30442009-10-29 11:46:54 -0700133 .dev_id = &iop_clockevent,
Lennert Buytenhek48388b22006-09-18 23:18:16 +0100134};
135
Dan Williams70c14ff2007-07-20 02:07:26 +0100136static unsigned long iop_tick_rate;
137unsigned long get_iop_tick_rate(void)
138{
139 return iop_tick_rate;
140}
141EXPORT_SYMBOL(get_iop_tick_rate);
142
Dan Williams3668b452007-02-13 17:13:34 +0100143void __init iop_init_time(unsigned long tick_rate)
Lennert Buytenhek48388b22006-09-18 23:18:16 +0100144{
145 u32 timer_ctl;
146
Julia Lawalla6928382009-08-02 10:46:45 +0200147 ticks_per_jiffy = DIV_ROUND_CLOSEST(tick_rate, HZ);
Dan Williams70c14ff2007-07-20 02:07:26 +0100148 iop_tick_rate = tick_rate;
Lennert Buytenhek48388b22006-09-18 23:18:16 +0100149
Dan Williams3668b452007-02-13 17:13:34 +0100150 timer_ctl = IOP_TMR_EN | IOP_TMR_PRIVILEGED |
151 IOP_TMR_RELOAD | IOP_TMR_RATIO_1_1;
Lennert Buytenhek48388b22006-09-18 23:18:16 +0100152
153 /*
Mikael Pettersson469d30442009-10-29 11:46:54 -0700154 * Set up interrupting clockevent timer 0.
Lennert Buytenhek48388b22006-09-18 23:18:16 +0100155 */
Mikael Pettersson469d30442009-10-29 11:46:54 -0700156 write_tmr0(timer_ctl & ~IOP_TMR_EN);
Russell King40cc5242010-12-19 15:43:34 +0000157 write_tisr(1);
Mikael Pettersson469d30442009-10-29 11:46:54 -0700158 setup_irq(IRQ_IOP_TIMER0, &iop_timer_irq);
Linus Walleij7d633972010-06-02 09:08:55 +0100159 clockevents_calc_mult_shift(&iop_clockevent,
160 tick_rate, IOP_MIN_RANGE);
Mikael Pettersson469d30442009-10-29 11:46:54 -0700161 iop_clockevent.max_delta_ns =
162 clockevent_delta2ns(0xfffffffe, &iop_clockevent);
163 iop_clockevent.min_delta_ns =
164 clockevent_delta2ns(0xf, &iop_clockevent);
165 iop_clockevent.cpumask = cpumask_of(0);
166 clockevents_register_device(&iop_clockevent);
Mikael Petterssona91549a2009-10-29 11:46:54 -0700167
168 /*
169 * Set up free-running clocksource timer 1.
170 */
Dan Williams3668b452007-02-13 17:13:34 +0100171 write_trr1(0xffffffff);
Mikael Petterssona91549a2009-10-29 11:46:54 -0700172 write_tcr1(0xffffffff);
Dan Williams3668b452007-02-13 17:13:34 +0100173 write_tmr1(timer_ctl);
Russell Kingd28b1162010-12-13 13:20:23 +0000174 clocksource_register_hz(&iop_clocksource, tick_rate);
Lennert Buytenhek48388b22006-09-18 23:18:16 +0100175}