| Divy Le Ray | 4d22de3 | 2007-01-18 22:04:14 -0500 | [diff] [blame] | 1 | /* | 
| Divy Le Ray | a02d44a | 2008-10-13 18:47:30 -0700 | [diff] [blame] | 2 | * Copyright (c) 2005-2008 Chelsio, Inc. All rights reserved. | 
| Divy Le Ray | 4d22de3 | 2007-01-18 22:04:14 -0500 | [diff] [blame] | 3 | * | 
| Divy Le Ray | 1d68e93 | 2007-01-30 19:44:35 -0800 | [diff] [blame] | 4 | * This software is available to you under a choice of one of two | 
|  | 5 | * licenses.  You may choose to be licensed under the terms of the GNU | 
|  | 6 | * General Public License (GPL) Version 2, available from the file | 
|  | 7 | * COPYING in the main directory of this source tree, or the | 
|  | 8 | * OpenIB.org BSD license below: | 
| Divy Le Ray | 4d22de3 | 2007-01-18 22:04:14 -0500 | [diff] [blame] | 9 | * | 
| Divy Le Ray | 1d68e93 | 2007-01-30 19:44:35 -0800 | [diff] [blame] | 10 | *     Redistribution and use in source and binary forms, with or | 
|  | 11 | *     without modification, are permitted provided that the following | 
|  | 12 | *     conditions are met: | 
|  | 13 | * | 
|  | 14 | *      - Redistributions of source code must retain the above | 
|  | 15 | *        copyright notice, this list of conditions and the following | 
|  | 16 | *        disclaimer. | 
|  | 17 | * | 
|  | 18 | *      - Redistributions in binary form must reproduce the above | 
|  | 19 | *        copyright notice, this list of conditions and the following | 
|  | 20 | *        disclaimer in the documentation and/or other materials | 
|  | 21 | *        provided with the distribution. | 
|  | 22 | * | 
|  | 23 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, | 
|  | 24 | * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF | 
|  | 25 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND | 
|  | 26 | * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS | 
|  | 27 | * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN | 
|  | 28 | * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN | 
|  | 29 | * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE | 
|  | 30 | * SOFTWARE. | 
| Divy Le Ray | 4d22de3 | 2007-01-18 22:04:14 -0500 | [diff] [blame] | 31 | */ | 
| Divy Le Ray | 4d22de3 | 2007-01-18 22:04:14 -0500 | [diff] [blame] | 32 | #include "common.h" | 
|  | 33 | #include "regs.h" | 
|  | 34 |  | 
|  | 35 | /* | 
|  | 36 | * # of exact address filters.  The first one is used for the station address, | 
|  | 37 | * the rest are available for multicast addresses. | 
|  | 38 | */ | 
|  | 39 | #define EXACT_ADDR_FILTERS 8 | 
|  | 40 |  | 
|  | 41 | static inline int macidx(const struct cmac *mac) | 
|  | 42 | { | 
|  | 43 | return mac->offset / (XGMAC0_1_BASE_ADDR - XGMAC0_0_BASE_ADDR); | 
|  | 44 | } | 
|  | 45 |  | 
|  | 46 | static void xaui_serdes_reset(struct cmac *mac) | 
|  | 47 | { | 
|  | 48 | static const unsigned int clear[] = { | 
|  | 49 | F_PWRDN0 | F_PWRDN1, F_RESETPLL01, F_RESET0 | F_RESET1, | 
|  | 50 | F_PWRDN2 | F_PWRDN3, F_RESETPLL23, F_RESET2 | F_RESET3 | 
|  | 51 | }; | 
|  | 52 |  | 
|  | 53 | int i; | 
|  | 54 | struct adapter *adap = mac->adapter; | 
|  | 55 | u32 ctrl = A_XGM_SERDES_CTRL0 + mac->offset; | 
|  | 56 |  | 
|  | 57 | t3_write_reg(adap, ctrl, adap->params.vpd.xauicfg[macidx(mac)] | | 
|  | 58 | F_RESET3 | F_RESET2 | F_RESET1 | F_RESET0 | | 
|  | 59 | F_PWRDN3 | F_PWRDN2 | F_PWRDN1 | F_PWRDN0 | | 
|  | 60 | F_RESETPLL23 | F_RESETPLL01); | 
|  | 61 | t3_read_reg(adap, ctrl); | 
|  | 62 | udelay(15); | 
|  | 63 |  | 
|  | 64 | for (i = 0; i < ARRAY_SIZE(clear); i++) { | 
|  | 65 | t3_set_reg_field(adap, ctrl, clear[i], 0); | 
|  | 66 | udelay(15); | 
|  | 67 | } | 
|  | 68 | } | 
|  | 69 |  | 
|  | 70 | void t3b_pcs_reset(struct cmac *mac) | 
|  | 71 | { | 
|  | 72 | t3_set_reg_field(mac->adapter, A_XGM_RESET_CTRL + mac->offset, | 
|  | 73 | F_PCS_RESET_, 0); | 
|  | 74 | udelay(20); | 
|  | 75 | t3_set_reg_field(mac->adapter, A_XGM_RESET_CTRL + mac->offset, 0, | 
|  | 76 | F_PCS_RESET_); | 
|  | 77 | } | 
|  | 78 |  | 
|  | 79 | int t3_mac_reset(struct cmac *mac) | 
|  | 80 | { | 
|  | 81 | static const struct addr_val_pair mac_reset_avp[] = { | 
|  | 82 | {A_XGM_TX_CTRL, 0}, | 
|  | 83 | {A_XGM_RX_CTRL, 0}, | 
|  | 84 | {A_XGM_RX_CFG, F_DISPAUSEFRAMES | F_EN1536BFRAMES | | 
|  | 85 | F_RMFCS | F_ENJUMBO | F_ENHASHMCAST}, | 
|  | 86 | {A_XGM_RX_HASH_LOW, 0}, | 
|  | 87 | {A_XGM_RX_HASH_HIGH, 0}, | 
|  | 88 | {A_XGM_RX_EXACT_MATCH_LOW_1, 0}, | 
|  | 89 | {A_XGM_RX_EXACT_MATCH_LOW_2, 0}, | 
|  | 90 | {A_XGM_RX_EXACT_MATCH_LOW_3, 0}, | 
|  | 91 | {A_XGM_RX_EXACT_MATCH_LOW_4, 0}, | 
|  | 92 | {A_XGM_RX_EXACT_MATCH_LOW_5, 0}, | 
|  | 93 | {A_XGM_RX_EXACT_MATCH_LOW_6, 0}, | 
|  | 94 | {A_XGM_RX_EXACT_MATCH_LOW_7, 0}, | 
|  | 95 | {A_XGM_RX_EXACT_MATCH_LOW_8, 0}, | 
|  | 96 | {A_XGM_STAT_CTRL, F_CLRSTATS} | 
|  | 97 | }; | 
|  | 98 | u32 val; | 
|  | 99 | struct adapter *adap = mac->adapter; | 
|  | 100 | unsigned int oft = mac->offset; | 
|  | 101 |  | 
|  | 102 | t3_write_reg(adap, A_XGM_RESET_CTRL + oft, F_MAC_RESET_); | 
|  | 103 | t3_read_reg(adap, A_XGM_RESET_CTRL + oft);	/* flush */ | 
|  | 104 |  | 
|  | 105 | t3_write_regs(adap, mac_reset_avp, ARRAY_SIZE(mac_reset_avp), oft); | 
|  | 106 | t3_set_reg_field(adap, A_XGM_RXFIFO_CFG + oft, | 
|  | 107 | F_RXSTRFRWRD | F_DISERRFRAMES, | 
|  | 108 | uses_xaui(adap) ? 0 : F_RXSTRFRWRD); | 
| Divy Le Ray | 75758e8 | 2007-12-05 10:15:01 -0800 | [diff] [blame] | 109 | t3_set_reg_field(adap, A_XGM_TXFIFO_CFG + oft, 0, F_UNDERUNFIX); | 
| Divy Le Ray | 4d22de3 | 2007-01-18 22:04:14 -0500 | [diff] [blame] | 110 |  | 
|  | 111 | if (uses_xaui(adap)) { | 
|  | 112 | if (adap->params.rev == 0) { | 
|  | 113 | t3_set_reg_field(adap, A_XGM_SERDES_CTRL + oft, 0, | 
|  | 114 | F_RXENABLE | F_TXENABLE); | 
|  | 115 | if (t3_wait_op_done(adap, A_XGM_SERDES_STATUS1 + oft, | 
|  | 116 | F_CMULOCK, 1, 5, 2)) { | 
|  | 117 | CH_ERR(adap, | 
|  | 118 | "MAC %d XAUI SERDES CMU lock failed\n", | 
|  | 119 | macidx(mac)); | 
|  | 120 | return -1; | 
|  | 121 | } | 
|  | 122 | t3_set_reg_field(adap, A_XGM_SERDES_CTRL + oft, 0, | 
|  | 123 | F_SERDESRESET_); | 
|  | 124 | } else | 
|  | 125 | xaui_serdes_reset(mac); | 
|  | 126 | } | 
|  | 127 |  | 
| Divy Le Ray | 75758e8 | 2007-12-05 10:15:01 -0800 | [diff] [blame] | 128 | t3_set_reg_field(adap, A_XGM_RX_MAX_PKT_SIZE + oft, | 
|  | 129 | V_RXMAXFRAMERSIZE(M_RXMAXFRAMERSIZE), | 
|  | 130 | V_RXMAXFRAMERSIZE(MAX_FRAME_SIZE) | F_RXENFRAMER); | 
|  | 131 | val = F_MAC_RESET_ | F_XGMAC_STOP_EN; | 
|  | 132 |  | 
| Divy Le Ray | 4d22de3 | 2007-01-18 22:04:14 -0500 | [diff] [blame] | 133 | if (is_10G(adap)) | 
|  | 134 | val |= F_PCS_RESET_; | 
|  | 135 | else if (uses_xaui(adap)) | 
|  | 136 | val |= F_PCS_RESET_ | F_XG2G_RESET_; | 
|  | 137 | else | 
|  | 138 | val |= F_RGMII_RESET_ | F_XG2G_RESET_; | 
|  | 139 | t3_write_reg(adap, A_XGM_RESET_CTRL + oft, val); | 
|  | 140 | t3_read_reg(adap, A_XGM_RESET_CTRL + oft);	/* flush */ | 
|  | 141 | if ((val & F_PCS_RESET_) && adap->params.rev) { | 
|  | 142 | msleep(1); | 
|  | 143 | t3b_pcs_reset(mac); | 
|  | 144 | } | 
|  | 145 |  | 
|  | 146 | memset(&mac->stats, 0, sizeof(mac->stats)); | 
|  | 147 | return 0; | 
|  | 148 | } | 
|  | 149 |  | 
| Stephen Hemminger | 9265fab | 2007-10-08 16:22:29 -0700 | [diff] [blame] | 150 | static int t3b2_mac_reset(struct cmac *mac) | 
| Divy Le Ray | fc90664 | 2007-03-18 13:10:12 -0700 | [diff] [blame] | 151 | { | 
|  | 152 | struct adapter *adap = mac->adapter; | 
| Divy Le Ray | cd40658 | 2009-03-12 21:14:14 +0000 | [diff] [blame] | 153 | unsigned int oft = mac->offset, store; | 
|  | 154 | int idx = macidx(mac); | 
| Divy Le Ray | fc90664 | 2007-03-18 13:10:12 -0700 | [diff] [blame] | 155 | u32 val; | 
|  | 156 |  | 
| Jeff Garzik | 2eab17a | 2007-11-23 21:59:45 -0500 | [diff] [blame] | 157 | if (!macidx(mac)) | 
| Divy Le Ray | fc90664 | 2007-03-18 13:10:12 -0700 | [diff] [blame] | 158 | t3_set_reg_field(adap, A_MPS_CFG, F_PORT0ACTIVE, 0); | 
|  | 159 | else | 
|  | 160 | t3_set_reg_field(adap, A_MPS_CFG, F_PORT1ACTIVE, 0); | 
|  | 161 |  | 
| Divy Le Ray | cd40658 | 2009-03-12 21:14:14 +0000 | [diff] [blame] | 162 | /* Stop NIC traffic to reduce the number of TXTOGGLES */ | 
|  | 163 | t3_set_reg_field(adap, A_MPS_CFG, F_ENFORCEPKT, 0); | 
|  | 164 | /* Ensure TX drains */ | 
|  | 165 | t3_set_reg_field(adap, A_XGM_TX_CFG + oft, F_TXPAUSEEN, 0); | 
|  | 166 |  | 
| Divy Le Ray | fc90664 | 2007-03-18 13:10:12 -0700 | [diff] [blame] | 167 | t3_write_reg(adap, A_XGM_RESET_CTRL + oft, F_MAC_RESET_); | 
|  | 168 | t3_read_reg(adap, A_XGM_RESET_CTRL + oft);    /* flush */ | 
|  | 169 |  | 
| Divy Le Ray | cd40658 | 2009-03-12 21:14:14 +0000 | [diff] [blame] | 170 | /* Store A_TP_TX_DROP_CFG_CH0 */ | 
|  | 171 | t3_write_reg(adap, A_TP_PIO_ADDR, A_TP_TX_DROP_CFG_CH0 + idx); | 
|  | 172 | store = t3_read_reg(adap, A_TP_TX_DROP_CFG_CH0 + idx); | 
|  | 173 |  | 
| Divy Le Ray | fc90664 | 2007-03-18 13:10:12 -0700 | [diff] [blame] | 174 | msleep(10); | 
|  | 175 |  | 
| Divy Le Ray | cd40658 | 2009-03-12 21:14:14 +0000 | [diff] [blame] | 176 | /* Change DROP_CFG to 0xc0000011 */ | 
|  | 177 | t3_write_reg(adap, A_TP_PIO_ADDR, A_TP_TX_DROP_CFG_CH0 + idx); | 
|  | 178 | t3_write_reg(adap, A_TP_PIO_DATA, 0xc0000011); | 
|  | 179 |  | 
| Divy Le Ray | fc90664 | 2007-03-18 13:10:12 -0700 | [diff] [blame] | 180 | /* Check for xgm Rx fifo empty */ | 
| Divy Le Ray | cd40658 | 2009-03-12 21:14:14 +0000 | [diff] [blame] | 181 | /* Increased loop count to 1000 from 5 cover 1G and 100Mbps case */ | 
| Divy Le Ray | fc90664 | 2007-03-18 13:10:12 -0700 | [diff] [blame] | 182 | if (t3_wait_op_done(adap, A_XGM_RX_MAX_PKT_SIZE_ERR_CNT + oft, | 
| Divy Le Ray | cd40658 | 2009-03-12 21:14:14 +0000 | [diff] [blame] | 183 | 0x80000000, 1, 1000, 2)) { | 
| Divy Le Ray | fc90664 | 2007-03-18 13:10:12 -0700 | [diff] [blame] | 184 | CH_ERR(adap, "MAC %d Rx fifo drain failed\n", | 
|  | 185 | macidx(mac)); | 
|  | 186 | return -1; | 
|  | 187 | } | 
|  | 188 |  | 
|  | 189 | t3_write_reg(adap, A_XGM_RESET_CTRL + oft, 0); | 
|  | 190 | t3_read_reg(adap, A_XGM_RESET_CTRL + oft);    /* flush */ | 
|  | 191 |  | 
|  | 192 | val = F_MAC_RESET_; | 
|  | 193 | if (is_10G(adap)) | 
|  | 194 | val |= F_PCS_RESET_; | 
|  | 195 | else if (uses_xaui(adap)) | 
|  | 196 | val |= F_PCS_RESET_ | F_XG2G_RESET_; | 
|  | 197 | else | 
|  | 198 | val |= F_RGMII_RESET_ | F_XG2G_RESET_; | 
|  | 199 | t3_write_reg(adap, A_XGM_RESET_CTRL + oft, val); | 
|  | 200 | t3_read_reg(adap, A_XGM_RESET_CTRL + oft);  /* flush */ | 
|  | 201 | if ((val & F_PCS_RESET_) && adap->params.rev) { | 
|  | 202 | msleep(1); | 
|  | 203 | t3b_pcs_reset(mac); | 
|  | 204 | } | 
| Jeff Garzik | 2eab17a | 2007-11-23 21:59:45 -0500 | [diff] [blame] | 205 | t3_write_reg(adap, A_XGM_RX_CFG + oft, | 
| Divy Le Ray | fc90664 | 2007-03-18 13:10:12 -0700 | [diff] [blame] | 206 | F_DISPAUSEFRAMES | F_EN1536BFRAMES | | 
|  | 207 | F_RMFCS | F_ENJUMBO | F_ENHASHMCAST); | 
|  | 208 |  | 
| Divy Le Ray | cd40658 | 2009-03-12 21:14:14 +0000 | [diff] [blame] | 209 | /* Restore the DROP_CFG */ | 
|  | 210 | t3_write_reg(adap, A_TP_PIO_ADDR, A_TP_TX_DROP_CFG_CH0 + idx); | 
|  | 211 | t3_write_reg(adap, A_TP_PIO_DATA, store); | 
|  | 212 |  | 
|  | 213 | if (!idx) | 
| Divy Le Ray | fc90664 | 2007-03-18 13:10:12 -0700 | [diff] [blame] | 214 | t3_set_reg_field(adap, A_MPS_CFG, 0, F_PORT0ACTIVE); | 
|  | 215 | else | 
|  | 216 | t3_set_reg_field(adap, A_MPS_CFG, 0, F_PORT1ACTIVE); | 
|  | 217 |  | 
| Divy Le Ray | cd40658 | 2009-03-12 21:14:14 +0000 | [diff] [blame] | 218 | /* re-enable nic traffic */ | 
|  | 219 | t3_set_reg_field(adap, A_MPS_CFG, F_ENFORCEPKT, 1); | 
|  | 220 |  | 
| Divy Le Ray | bf79209 | 2009-03-12 21:14:19 +0000 | [diff] [blame] | 221 | /*  Set: re-enable NIC traffic */ | 
|  | 222 | t3_set_reg_field(adap, A_MPS_CFG, F_ENFORCEPKT, 1); | 
|  | 223 |  | 
| Divy Le Ray | fc90664 | 2007-03-18 13:10:12 -0700 | [diff] [blame] | 224 | return 0; | 
|  | 225 | } | 
|  | 226 |  | 
| Divy Le Ray | 4d22de3 | 2007-01-18 22:04:14 -0500 | [diff] [blame] | 227 | /* | 
|  | 228 | * Set the exact match register 'idx' to recognize the given Ethernet address. | 
|  | 229 | */ | 
|  | 230 | static void set_addr_filter(struct cmac *mac, int idx, const u8 * addr) | 
|  | 231 | { | 
|  | 232 | u32 addr_lo, addr_hi; | 
|  | 233 | unsigned int oft = mac->offset + idx * 8; | 
|  | 234 |  | 
|  | 235 | addr_lo = (addr[3] << 24) | (addr[2] << 16) | (addr[1] << 8) | addr[0]; | 
|  | 236 | addr_hi = (addr[5] << 8) | addr[4]; | 
|  | 237 |  | 
|  | 238 | t3_write_reg(mac->adapter, A_XGM_RX_EXACT_MATCH_LOW_1 + oft, addr_lo); | 
|  | 239 | t3_write_reg(mac->adapter, A_XGM_RX_EXACT_MATCH_HIGH_1 + oft, addr_hi); | 
|  | 240 | } | 
|  | 241 |  | 
|  | 242 | /* Set one of the station's unicast MAC addresses. */ | 
|  | 243 | int t3_mac_set_address(struct cmac *mac, unsigned int idx, u8 addr[6]) | 
|  | 244 | { | 
|  | 245 | if (idx >= mac->nucast) | 
|  | 246 | return -EINVAL; | 
|  | 247 | set_addr_filter(mac, idx, addr); | 
|  | 248 | return 0; | 
|  | 249 | } | 
|  | 250 |  | 
|  | 251 | /* | 
|  | 252 | * Specify the number of exact address filters that should be reserved for | 
|  | 253 | * unicast addresses.  Caller should reload the unicast and multicast addresses | 
|  | 254 | * after calling this. | 
|  | 255 | */ | 
|  | 256 | int t3_mac_set_num_ucast(struct cmac *mac, int n) | 
|  | 257 | { | 
|  | 258 | if (n > EXACT_ADDR_FILTERS) | 
|  | 259 | return -EINVAL; | 
|  | 260 | mac->nucast = n; | 
|  | 261 | return 0; | 
|  | 262 | } | 
|  | 263 |  | 
| Divy Le Ray | bf79209 | 2009-03-12 21:14:19 +0000 | [diff] [blame] | 264 | void t3_mac_disable_exact_filters(struct cmac *mac) | 
| Divy Le Ray | 7b581a0 | 2007-05-30 10:01:44 -0700 | [diff] [blame] | 265 | { | 
|  | 266 | unsigned int i, reg = mac->offset + A_XGM_RX_EXACT_MATCH_LOW_1; | 
|  | 267 |  | 
|  | 268 | for (i = 0; i < EXACT_ADDR_FILTERS; i++, reg += 8) { | 
|  | 269 | u32 v = t3_read_reg(mac->adapter, reg); | 
|  | 270 | t3_write_reg(mac->adapter, reg, v); | 
|  | 271 | } | 
|  | 272 | t3_read_reg(mac->adapter, A_XGM_RX_EXACT_MATCH_LOW_1);	/* flush */ | 
|  | 273 | } | 
|  | 274 |  | 
| Divy Le Ray | bf79209 | 2009-03-12 21:14:19 +0000 | [diff] [blame] | 275 | void t3_mac_enable_exact_filters(struct cmac *mac) | 
| Divy Le Ray | 7b581a0 | 2007-05-30 10:01:44 -0700 | [diff] [blame] | 276 | { | 
|  | 277 | unsigned int i, reg = mac->offset + A_XGM_RX_EXACT_MATCH_HIGH_1; | 
|  | 278 |  | 
|  | 279 | for (i = 0; i < EXACT_ADDR_FILTERS; i++, reg += 8) { | 
|  | 280 | u32 v = t3_read_reg(mac->adapter, reg); | 
|  | 281 | t3_write_reg(mac->adapter, reg, v); | 
|  | 282 | } | 
|  | 283 | t3_read_reg(mac->adapter, A_XGM_RX_EXACT_MATCH_LOW_1);	/* flush */ | 
|  | 284 | } | 
|  | 285 |  | 
| Divy Le Ray | 4d22de3 | 2007-01-18 22:04:14 -0500 | [diff] [blame] | 286 | /* Calculate the RX hash filter index of an Ethernet address */ | 
|  | 287 | static int hash_hw_addr(const u8 * addr) | 
|  | 288 | { | 
|  | 289 | int hash = 0, octet, bit, i = 0, c; | 
|  | 290 |  | 
|  | 291 | for (octet = 0; octet < 6; ++octet) | 
|  | 292 | for (c = addr[octet], bit = 0; bit < 8; c >>= 1, ++bit) { | 
|  | 293 | hash ^= (c & 1) << i; | 
|  | 294 | if (++i == 6) | 
|  | 295 | i = 0; | 
|  | 296 | } | 
|  | 297 | return hash; | 
|  | 298 | } | 
|  | 299 |  | 
|  | 300 | int t3_mac_set_rx_mode(struct cmac *mac, struct t3_rx_mode *rm) | 
|  | 301 | { | 
|  | 302 | u32 val, hash_lo, hash_hi; | 
|  | 303 | struct adapter *adap = mac->adapter; | 
|  | 304 | unsigned int oft = mac->offset; | 
|  | 305 |  | 
|  | 306 | val = t3_read_reg(adap, A_XGM_RX_CFG + oft) & ~F_COPYALLFRAMES; | 
|  | 307 | if (rm->dev->flags & IFF_PROMISC) | 
|  | 308 | val |= F_COPYALLFRAMES; | 
|  | 309 | t3_write_reg(adap, A_XGM_RX_CFG + oft, val); | 
|  | 310 |  | 
|  | 311 | if (rm->dev->flags & IFF_ALLMULTI) | 
|  | 312 | hash_lo = hash_hi = 0xffffffff; | 
|  | 313 | else { | 
|  | 314 | u8 *addr; | 
|  | 315 | int exact_addr_idx = mac->nucast; | 
|  | 316 |  | 
|  | 317 | hash_lo = hash_hi = 0; | 
|  | 318 | while ((addr = t3_get_next_mcaddr(rm))) | 
|  | 319 | if (exact_addr_idx < EXACT_ADDR_FILTERS) | 
|  | 320 | set_addr_filter(mac, exact_addr_idx++, addr); | 
|  | 321 | else { | 
|  | 322 | int hash = hash_hw_addr(addr); | 
|  | 323 |  | 
|  | 324 | if (hash < 32) | 
|  | 325 | hash_lo |= (1 << hash); | 
|  | 326 | else | 
|  | 327 | hash_hi |= (1 << (hash - 32)); | 
|  | 328 | } | 
|  | 329 | } | 
|  | 330 |  | 
|  | 331 | t3_write_reg(adap, A_XGM_RX_HASH_LOW + oft, hash_lo); | 
|  | 332 | t3_write_reg(adap, A_XGM_RX_HASH_HIGH + oft, hash_hi); | 
|  | 333 | return 0; | 
|  | 334 | } | 
|  | 335 |  | 
| Divy Le Ray | 7b581a0 | 2007-05-30 10:01:44 -0700 | [diff] [blame] | 336 | static int rx_fifo_hwm(int mtu) | 
|  | 337 | { | 
|  | 338 | int hwm; | 
|  | 339 |  | 
|  | 340 | hwm = max(MAC_RXFIFO_SIZE - 3 * mtu, (MAC_RXFIFO_SIZE * 38) / 100); | 
|  | 341 | return min(hwm, MAC_RXFIFO_SIZE - 8192); | 
|  | 342 | } | 
|  | 343 |  | 
| Divy Le Ray | 4d22de3 | 2007-01-18 22:04:14 -0500 | [diff] [blame] | 344 | int t3_mac_set_mtu(struct cmac *mac, unsigned int mtu) | 
|  | 345 | { | 
| Divy Le Ray | 75758e8 | 2007-12-05 10:15:01 -0800 | [diff] [blame] | 346 | int hwm, lwm, divisor; | 
|  | 347 | int ipg; | 
|  | 348 | unsigned int thres, v, reg; | 
| Divy Le Ray | 4d22de3 | 2007-01-18 22:04:14 -0500 | [diff] [blame] | 349 | struct adapter *adap = mac->adapter; | 
|  | 350 |  | 
|  | 351 | /* | 
|  | 352 | * MAX_FRAME_SIZE inludes header + FCS, mtu doesn't.  The HW max | 
|  | 353 | * packet size register includes header, but not FCS. | 
|  | 354 | */ | 
|  | 355 | mtu += 14; | 
|  | 356 | if (mtu > MAX_FRAME_SIZE - 4) | 
|  | 357 | return -EINVAL; | 
|  | 358 | t3_write_reg(adap, A_XGM_RX_MAX_PKT_SIZE + mac->offset, mtu); | 
|  | 359 |  | 
| Divy Le Ray | 75758e8 | 2007-12-05 10:15:01 -0800 | [diff] [blame] | 360 | if (adap->params.rev >= T3_REV_B2 && | 
| Divy Le Ray | 7b581a0 | 2007-05-30 10:01:44 -0700 | [diff] [blame] | 361 | (t3_read_reg(adap, A_XGM_RX_CTRL + mac->offset) & F_RXEN)) { | 
| Divy Le Ray | bf79209 | 2009-03-12 21:14:19 +0000 | [diff] [blame] | 362 | t3_mac_disable_exact_filters(mac); | 
| Divy Le Ray | 549f800 | 2007-06-25 15:19:30 -0700 | [diff] [blame] | 363 | v = t3_read_reg(adap, A_XGM_RX_CFG + mac->offset); | 
|  | 364 | t3_set_reg_field(adap, A_XGM_RX_CFG + mac->offset, | 
| Divy Le Ray | 7b581a0 | 2007-05-30 10:01:44 -0700 | [diff] [blame] | 365 | F_ENHASHMCAST | F_COPYALLFRAMES, F_DISBCAST); | 
|  | 366 |  | 
| Divy Le Ray | 75758e8 | 2007-12-05 10:15:01 -0800 | [diff] [blame] | 367 | reg = adap->params.rev == T3_REV_B2 ? | 
|  | 368 | A_XGM_RX_MAX_PKT_SIZE_ERR_CNT : A_XGM_RXFIFO_CFG; | 
|  | 369 |  | 
|  | 370 | /* drain RX FIFO */ | 
|  | 371 | if (t3_wait_op_done(adap, reg + mac->offset, | 
|  | 372 | F_RXFIFO_EMPTY, 1, 20, 5)) { | 
| Divy Le Ray | 549f800 | 2007-06-25 15:19:30 -0700 | [diff] [blame] | 373 | t3_write_reg(adap, A_XGM_RX_CFG + mac->offset, v); | 
| Divy Le Ray | bf79209 | 2009-03-12 21:14:19 +0000 | [diff] [blame] | 374 | t3_mac_enable_exact_filters(mac); | 
| Divy Le Ray | 7b581a0 | 2007-05-30 10:01:44 -0700 | [diff] [blame] | 375 | return -EIO; | 
|  | 376 | } | 
| Divy Le Ray | 75758e8 | 2007-12-05 10:15:01 -0800 | [diff] [blame] | 377 | t3_set_reg_field(adap, A_XGM_RX_MAX_PKT_SIZE + mac->offset, | 
|  | 378 | V_RXMAXPKTSIZE(M_RXMAXPKTSIZE), | 
|  | 379 | V_RXMAXPKTSIZE(mtu)); | 
| Divy Le Ray | 549f800 | 2007-06-25 15:19:30 -0700 | [diff] [blame] | 380 | t3_write_reg(adap, A_XGM_RX_CFG + mac->offset, v); | 
| Divy Le Ray | bf79209 | 2009-03-12 21:14:19 +0000 | [diff] [blame] | 381 | t3_mac_enable_exact_filters(mac); | 
| Divy Le Ray | 7b581a0 | 2007-05-30 10:01:44 -0700 | [diff] [blame] | 382 | } else | 
| Divy Le Ray | 75758e8 | 2007-12-05 10:15:01 -0800 | [diff] [blame] | 383 | t3_set_reg_field(adap, A_XGM_RX_MAX_PKT_SIZE + mac->offset, | 
|  | 384 | V_RXMAXPKTSIZE(M_RXMAXPKTSIZE), | 
|  | 385 | V_RXMAXPKTSIZE(mtu)); | 
| Divy Le Ray | 7b581a0 | 2007-05-30 10:01:44 -0700 | [diff] [blame] | 386 |  | 
|  | 387 | /* | 
|  | 388 | * Adjust the PAUSE frame watermarks.  We always set the LWM, and the | 
|  | 389 | * HWM only if flow-control is enabled. | 
|  | 390 | */ | 
|  | 391 | hwm = rx_fifo_hwm(mtu); | 
|  | 392 | lwm = min(3 * (int)mtu, MAC_RXFIFO_SIZE / 4); | 
| Divy Le Ray | 549f800 | 2007-06-25 15:19:30 -0700 | [diff] [blame] | 393 | v = t3_read_reg(adap, A_XGM_RXFIFO_CFG + mac->offset); | 
| Divy Le Ray | 4d22de3 | 2007-01-18 22:04:14 -0500 | [diff] [blame] | 394 | v &= ~V_RXFIFOPAUSELWM(M_RXFIFOPAUSELWM); | 
|  | 395 | v |= V_RXFIFOPAUSELWM(lwm / 8); | 
|  | 396 | if (G_RXFIFOPAUSEHWM(v)) | 
|  | 397 | v = (v & ~V_RXFIFOPAUSEHWM(M_RXFIFOPAUSEHWM)) | | 
|  | 398 | V_RXFIFOPAUSEHWM(hwm / 8); | 
| Divy Le Ray | 7b581a0 | 2007-05-30 10:01:44 -0700 | [diff] [blame] | 399 |  | 
| Divy Le Ray | 4d22de3 | 2007-01-18 22:04:14 -0500 | [diff] [blame] | 400 | t3_write_reg(adap, A_XGM_RXFIFO_CFG + mac->offset, v); | 
|  | 401 |  | 
|  | 402 | /* Adjust the TX FIFO threshold based on the MTU */ | 
|  | 403 | thres = (adap->params.vpd.cclk * 1000) / 15625; | 
|  | 404 | thres = (thres * mtu) / 1000; | 
|  | 405 | if (is_10G(adap)) | 
|  | 406 | thres /= 10; | 
|  | 407 | thres = mtu > thres ? (mtu - thres + 7) / 8 : 0; | 
|  | 408 | thres = max(thres, 8U);	/* need at least 8 */ | 
| Divy Le Ray | 75758e8 | 2007-12-05 10:15:01 -0800 | [diff] [blame] | 409 | ipg = (adap->params.rev == T3_REV_C) ? 0 : 1; | 
| Divy Le Ray | 4d22de3 | 2007-01-18 22:04:14 -0500 | [diff] [blame] | 410 | t3_set_reg_field(adap, A_XGM_TXFIFO_CFG + mac->offset, | 
| Divy Le Ray | fc90664 | 2007-03-18 13:10:12 -0700 | [diff] [blame] | 411 | V_TXFIFOTHRESH(M_TXFIFOTHRESH) | V_TXIPG(M_TXIPG), | 
| Divy Le Ray | 75758e8 | 2007-12-05 10:15:01 -0800 | [diff] [blame] | 412 | V_TXFIFOTHRESH(thres) | V_TXIPG(ipg)); | 
| Divy Le Ray | fc90664 | 2007-03-18 13:10:12 -0700 | [diff] [blame] | 413 |  | 
| Divy Le Ray | 75758e8 | 2007-12-05 10:15:01 -0800 | [diff] [blame] | 414 | if (adap->params.rev > 0) { | 
|  | 415 | divisor = (adap->params.rev == T3_REV_C) ? 64 : 8; | 
| Divy Le Ray | fc90664 | 2007-03-18 13:10:12 -0700 | [diff] [blame] | 416 | t3_write_reg(adap, A_XGM_PAUSE_TIMER + mac->offset, | 
| Divy Le Ray | 75758e8 | 2007-12-05 10:15:01 -0800 | [diff] [blame] | 417 | (hwm - lwm) * 4 / divisor); | 
|  | 418 | } | 
| Divy Le Ray | fc90664 | 2007-03-18 13:10:12 -0700 | [diff] [blame] | 419 | t3_write_reg(adap, A_XGM_TX_PAUSE_QUANTA + mac->offset, | 
|  | 420 | MAC_RXFIFO_SIZE * 4 * 8 / 512); | 
| Divy Le Ray | 4d22de3 | 2007-01-18 22:04:14 -0500 | [diff] [blame] | 421 | return 0; | 
|  | 422 | } | 
|  | 423 |  | 
|  | 424 | int t3_mac_set_speed_duplex_fc(struct cmac *mac, int speed, int duplex, int fc) | 
|  | 425 | { | 
|  | 426 | u32 val; | 
|  | 427 | struct adapter *adap = mac->adapter; | 
|  | 428 | unsigned int oft = mac->offset; | 
|  | 429 |  | 
|  | 430 | if (duplex >= 0 && duplex != DUPLEX_FULL) | 
|  | 431 | return -EINVAL; | 
|  | 432 | if (speed >= 0) { | 
|  | 433 | if (speed == SPEED_10) | 
|  | 434 | val = V_PORTSPEED(0); | 
|  | 435 | else if (speed == SPEED_100) | 
|  | 436 | val = V_PORTSPEED(1); | 
|  | 437 | else if (speed == SPEED_1000) | 
|  | 438 | val = V_PORTSPEED(2); | 
|  | 439 | else if (speed == SPEED_10000) | 
|  | 440 | val = V_PORTSPEED(3); | 
|  | 441 | else | 
|  | 442 | return -EINVAL; | 
|  | 443 |  | 
|  | 444 | t3_set_reg_field(adap, A_XGM_PORT_CFG + oft, | 
|  | 445 | V_PORTSPEED(M_PORTSPEED), val); | 
|  | 446 | } | 
|  | 447 |  | 
| Divy Le Ray | 7b581a0 | 2007-05-30 10:01:44 -0700 | [diff] [blame] | 448 | val = t3_read_reg(adap, A_XGM_RXFIFO_CFG + oft); | 
|  | 449 | val &= ~V_RXFIFOPAUSEHWM(M_RXFIFOPAUSEHWM); | 
|  | 450 | if (fc & PAUSE_TX) | 
|  | 451 | val |= V_RXFIFOPAUSEHWM(rx_fifo_hwm( | 
|  | 452 | t3_read_reg(adap, | 
|  | 453 | A_XGM_RX_MAX_PKT_SIZE | 
|  | 454 | + oft)) / 8); | 
|  | 455 | t3_write_reg(adap, A_XGM_RXFIFO_CFG + oft, val); | 
|  | 456 |  | 
| Divy Le Ray | 4d22de3 | 2007-01-18 22:04:14 -0500 | [diff] [blame] | 457 | t3_set_reg_field(adap, A_XGM_TX_CFG + oft, F_TXPAUSEEN, | 
|  | 458 | (fc & PAUSE_RX) ? F_TXPAUSEEN : 0); | 
|  | 459 | return 0; | 
|  | 460 | } | 
|  | 461 |  | 
|  | 462 | int t3_mac_enable(struct cmac *mac, int which) | 
|  | 463 | { | 
|  | 464 | int idx = macidx(mac); | 
|  | 465 | struct adapter *adap = mac->adapter; | 
|  | 466 | unsigned int oft = mac->offset; | 
| Divy Le Ray | 59cf810 | 2007-04-09 20:10:27 -0700 | [diff] [blame] | 467 | struct mac_stats *s = &mac->stats; | 
| Jeff Garzik | 2eab17a | 2007-11-23 21:59:45 -0500 | [diff] [blame] | 468 |  | 
| Divy Le Ray | 4d22de3 | 2007-01-18 22:04:14 -0500 | [diff] [blame] | 469 | if (which & MAC_DIRECTION_TX) { | 
| Divy Le Ray | 4d22de3 | 2007-01-18 22:04:14 -0500 | [diff] [blame] | 470 | t3_write_reg(adap, A_TP_PIO_ADDR, A_TP_TX_DROP_CFG_CH0 + idx); | 
| Divy Le Ray | cd40658 | 2009-03-12 21:14:14 +0000 | [diff] [blame] | 471 | t3_write_reg(adap, A_TP_PIO_DATA, | 
|  | 472 | adap->params.rev == T3_REV_C ? | 
|  | 473 | 0xc4ffff01 : 0xc0ede401); | 
| Divy Le Ray | 4d22de3 | 2007-01-18 22:04:14 -0500 | [diff] [blame] | 474 | t3_write_reg(adap, A_TP_PIO_ADDR, A_TP_TX_DROP_MODE); | 
| Divy Le Ray | cd40658 | 2009-03-12 21:14:14 +0000 | [diff] [blame] | 475 | t3_set_reg_field(adap, A_TP_PIO_DATA, 1 << idx, | 
|  | 476 | adap->params.rev == T3_REV_C ? 0 : 1 << idx); | 
| Divy Le Ray | fc90664 | 2007-03-18 13:10:12 -0700 | [diff] [blame] | 477 |  | 
| Divy Le Ray | b1c9e0f | 2007-08-10 23:29:33 -0700 | [diff] [blame] | 478 | t3_write_reg(adap, A_XGM_TX_CTRL + oft, F_TXEN); | 
|  | 479 |  | 
| Divy Le Ray | fc90664 | 2007-03-18 13:10:12 -0700 | [diff] [blame] | 480 | t3_write_reg(adap, A_TP_PIO_ADDR, A_TP_TX_DROP_CNT_CH0 + idx); | 
| Divy Le Ray | 59cf810 | 2007-04-09 20:10:27 -0700 | [diff] [blame] | 481 | mac->tx_mcnt = s->tx_frames; | 
|  | 482 | mac->tx_tcnt = (G_TXDROPCNTCH0RCVD(t3_read_reg(adap, | 
|  | 483 | A_TP_PIO_DATA))); | 
|  | 484 | mac->tx_xcnt = (G_TXSPI4SOPCNT(t3_read_reg(adap, | 
|  | 485 | A_XGM_TX_SPI4_SOP_EOP_CNT + | 
|  | 486 | oft))); | 
|  | 487 | mac->rx_mcnt = s->rx_frames; | 
| Divy Le Ray | b4687ff | 2007-09-05 15:58:20 -0700 | [diff] [blame] | 488 | mac->rx_pause = s->rx_pause; | 
| Divy Le Ray | 59cf810 | 2007-04-09 20:10:27 -0700 | [diff] [blame] | 489 | mac->rx_xcnt = (G_TXSPI4SOPCNT(t3_read_reg(adap, | 
|  | 490 | A_XGM_RX_SPI4_SOP_EOP_CNT + | 
|  | 491 | oft))); | 
| Divy Le Ray | b1c9e0f | 2007-08-10 23:29:33 -0700 | [diff] [blame] | 492 | mac->rx_ocnt = s->rx_fifo_ovfl; | 
| Divy Le Ray | fc90664 | 2007-03-18 13:10:12 -0700 | [diff] [blame] | 493 | mac->txen = F_TXEN; | 
|  | 494 | mac->toggle_cnt = 0; | 
| Divy Le Ray | 4d22de3 | 2007-01-18 22:04:14 -0500 | [diff] [blame] | 495 | } | 
|  | 496 | if (which & MAC_DIRECTION_RX) | 
|  | 497 | t3_write_reg(adap, A_XGM_RX_CTRL + oft, F_RXEN); | 
|  | 498 | return 0; | 
|  | 499 | } | 
|  | 500 |  | 
|  | 501 | int t3_mac_disable(struct cmac *mac, int which) | 
|  | 502 | { | 
| Divy Le Ray | 4d22de3 | 2007-01-18 22:04:14 -0500 | [diff] [blame] | 503 | struct adapter *adap = mac->adapter; | 
|  | 504 |  | 
|  | 505 | if (which & MAC_DIRECTION_TX) { | 
|  | 506 | t3_write_reg(adap, A_XGM_TX_CTRL + mac->offset, 0); | 
| Divy Le Ray | fc90664 | 2007-03-18 13:10:12 -0700 | [diff] [blame] | 507 | mac->txen = 0; | 
| Divy Le Ray | 4d22de3 | 2007-01-18 22:04:14 -0500 | [diff] [blame] | 508 | } | 
| Divy Le Ray | 59cf810 | 2007-04-09 20:10:27 -0700 | [diff] [blame] | 509 | if (which & MAC_DIRECTION_RX) { | 
| Divy Le Ray | b1c9e0f | 2007-08-10 23:29:33 -0700 | [diff] [blame] | 510 | int val = F_MAC_RESET_; | 
|  | 511 |  | 
| Divy Le Ray | 59cf810 | 2007-04-09 20:10:27 -0700 | [diff] [blame] | 512 | t3_set_reg_field(mac->adapter, A_XGM_RESET_CTRL + mac->offset, | 
|  | 513 | F_PCS_RESET_, 0); | 
|  | 514 | msleep(100); | 
| Divy Le Ray | 4d22de3 | 2007-01-18 22:04:14 -0500 | [diff] [blame] | 515 | t3_write_reg(adap, A_XGM_RX_CTRL + mac->offset, 0); | 
| Divy Le Ray | 59cf810 | 2007-04-09 20:10:27 -0700 | [diff] [blame] | 516 | if (is_10G(adap)) | 
|  | 517 | val |= F_PCS_RESET_; | 
|  | 518 | else if (uses_xaui(adap)) | 
|  | 519 | val |= F_PCS_RESET_ | F_XG2G_RESET_; | 
|  | 520 | else | 
|  | 521 | val |= F_RGMII_RESET_ | F_XG2G_RESET_; | 
|  | 522 | t3_write_reg(mac->adapter, A_XGM_RESET_CTRL + mac->offset, val); | 
|  | 523 | } | 
| Divy Le Ray | 4d22de3 | 2007-01-18 22:04:14 -0500 | [diff] [blame] | 524 | return 0; | 
|  | 525 | } | 
|  | 526 |  | 
| Divy Le Ray | fc90664 | 2007-03-18 13:10:12 -0700 | [diff] [blame] | 527 | int t3b2_mac_watchdog_task(struct cmac *mac) | 
|  | 528 | { | 
|  | 529 | struct adapter *adap = mac->adapter; | 
| Divy Le Ray | 59cf810 | 2007-04-09 20:10:27 -0700 | [diff] [blame] | 530 | struct mac_stats *s = &mac->stats; | 
|  | 531 | unsigned int tx_tcnt, tx_xcnt; | 
| Divy Le Ray | cd40658 | 2009-03-12 21:14:14 +0000 | [diff] [blame] | 532 | u64 tx_mcnt = s->tx_frames; | 
| Divy Le Ray | fc90664 | 2007-03-18 13:10:12 -0700 | [diff] [blame] | 533 | int status; | 
|  | 534 |  | 
| Divy Le Ray | 2090dee | 2007-05-30 10:01:50 -0700 | [diff] [blame] | 535 | status = 0; | 
|  | 536 | tx_xcnt = 1;		/* By default tx_xcnt is making progress */ | 
|  | 537 | tx_tcnt = mac->tx_tcnt;	/* If tx_mcnt is progressing ignore tx_tcnt */ | 
| Divy Le Ray | b4687ff | 2007-09-05 15:58:20 -0700 | [diff] [blame] | 538 | if (tx_mcnt == mac->tx_mcnt && mac->rx_pause == s->rx_pause) { | 
| Divy Le Ray | 59cf810 | 2007-04-09 20:10:27 -0700 | [diff] [blame] | 539 | tx_xcnt = (G_TXSPI4SOPCNT(t3_read_reg(adap, | 
|  | 540 | A_XGM_TX_SPI4_SOP_EOP_CNT + | 
|  | 541 | mac->offset))); | 
|  | 542 | if (tx_xcnt == 0) { | 
|  | 543 | t3_write_reg(adap, A_TP_PIO_ADDR, | 
|  | 544 | A_TP_TX_DROP_CNT_CH0 + macidx(mac)); | 
|  | 545 | tx_tcnt = (G_TXDROPCNTCH0RCVD(t3_read_reg(adap, | 
|  | 546 | A_TP_PIO_DATA))); | 
| Divy Le Ray | fc90664 | 2007-03-18 13:10:12 -0700 | [diff] [blame] | 547 | } else { | 
| Divy Le Ray | cd40658 | 2009-03-12 21:14:14 +0000 | [diff] [blame] | 548 | goto out; | 
| Divy Le Ray | 59cf810 | 2007-04-09 20:10:27 -0700 | [diff] [blame] | 549 | } | 
| Divy Le Ray | fc90664 | 2007-03-18 13:10:12 -0700 | [diff] [blame] | 550 | } else { | 
|  | 551 | mac->toggle_cnt = 0; | 
| Divy Le Ray | cd40658 | 2009-03-12 21:14:14 +0000 | [diff] [blame] | 552 | goto out; | 
| Divy Le Ray | fc90664 | 2007-03-18 13:10:12 -0700 | [diff] [blame] | 553 | } | 
| Divy Le Ray | fc90664 | 2007-03-18 13:10:12 -0700 | [diff] [blame] | 554 |  | 
| Divy Le Ray | 75758e8 | 2007-12-05 10:15:01 -0800 | [diff] [blame] | 555 | if ((tx_tcnt != mac->tx_tcnt) && (mac->tx_xcnt == 0)) { | 
| Divy Le Ray | 2090dee | 2007-05-30 10:01:50 -0700 | [diff] [blame] | 556 | if (mac->toggle_cnt > 4) { | 
| Divy Le Ray | 59cf810 | 2007-04-09 20:10:27 -0700 | [diff] [blame] | 557 | status = 2; | 
| Divy Le Ray | 2090dee | 2007-05-30 10:01:50 -0700 | [diff] [blame] | 558 | goto out; | 
|  | 559 | } else { | 
| Divy Le Ray | 59cf810 | 2007-04-09 20:10:27 -0700 | [diff] [blame] | 560 | status = 1; | 
| Divy Le Ray | 2090dee | 2007-05-30 10:01:50 -0700 | [diff] [blame] | 561 | goto out; | 
|  | 562 | } | 
| Divy Le Ray | 59cf810 | 2007-04-09 20:10:27 -0700 | [diff] [blame] | 563 | } else { | 
|  | 564 | mac->toggle_cnt = 0; | 
| Divy Le Ray | 2090dee | 2007-05-30 10:01:50 -0700 | [diff] [blame] | 565 | goto out; | 
|  | 566 | } | 
|  | 567 |  | 
|  | 568 | out: | 
| Divy Le Ray | 59cf810 | 2007-04-09 20:10:27 -0700 | [diff] [blame] | 569 | mac->tx_tcnt = tx_tcnt; | 
|  | 570 | mac->tx_xcnt = tx_xcnt; | 
|  | 571 | mac->tx_mcnt = s->tx_frames; | 
| Divy Le Ray | b4687ff | 2007-09-05 15:58:20 -0700 | [diff] [blame] | 572 | mac->rx_pause = s->rx_pause; | 
| Divy Le Ray | 59cf810 | 2007-04-09 20:10:27 -0700 | [diff] [blame] | 573 | if (status == 1) { | 
|  | 574 | t3_write_reg(adap, A_XGM_TX_CTRL + mac->offset, 0); | 
|  | 575 | t3_read_reg(adap, A_XGM_TX_CTRL + mac->offset);  /* flush */ | 
|  | 576 | t3_write_reg(adap, A_XGM_TX_CTRL + mac->offset, mac->txen); | 
|  | 577 | t3_read_reg(adap, A_XGM_TX_CTRL + mac->offset);  /* flush */ | 
|  | 578 | mac->toggle_cnt++; | 
|  | 579 | } else if (status == 2) { | 
|  | 580 | t3b2_mac_reset(mac); | 
|  | 581 | mac->toggle_cnt = 0; | 
|  | 582 | } | 
| Divy Le Ray | fc90664 | 2007-03-18 13:10:12 -0700 | [diff] [blame] | 583 | return status; | 
|  | 584 | } | 
|  | 585 |  | 
| Divy Le Ray | 4d22de3 | 2007-01-18 22:04:14 -0500 | [diff] [blame] | 586 | /* | 
|  | 587 | * This function is called periodically to accumulate the current values of the | 
|  | 588 | * RMON counters into the port statistics.  Since the packet counters are only | 
|  | 589 | * 32 bits they can overflow in ~286 secs at 10G, so the function should be | 
|  | 590 | * called more frequently than that.  The byte counters are 45-bit wide, they | 
|  | 591 | * would overflow in ~7.8 hours. | 
|  | 592 | */ | 
|  | 593 | const struct mac_stats *t3_mac_update_stats(struct cmac *mac) | 
|  | 594 | { | 
|  | 595 | #define RMON_READ(mac, addr) t3_read_reg(mac->adapter, addr + mac->offset) | 
|  | 596 | #define RMON_UPDATE(mac, name, reg) \ | 
|  | 597 | (mac)->stats.name += (u64)RMON_READ(mac, A_XGM_STAT_##reg) | 
|  | 598 | #define RMON_UPDATE64(mac, name, reg_lo, reg_hi) \ | 
|  | 599 | (mac)->stats.name += RMON_READ(mac, A_XGM_STAT_##reg_lo) + \ | 
|  | 600 | ((u64)RMON_READ(mac, A_XGM_STAT_##reg_hi) << 32) | 
|  | 601 |  | 
|  | 602 | u32 v, lo; | 
|  | 603 |  | 
|  | 604 | RMON_UPDATE64(mac, rx_octets, RX_BYTES_LOW, RX_BYTES_HIGH); | 
|  | 605 | RMON_UPDATE64(mac, rx_frames, RX_FRAMES_LOW, RX_FRAMES_HIGH); | 
|  | 606 | RMON_UPDATE(mac, rx_mcast_frames, RX_MCAST_FRAMES); | 
|  | 607 | RMON_UPDATE(mac, rx_bcast_frames, RX_BCAST_FRAMES); | 
|  | 608 | RMON_UPDATE(mac, rx_fcs_errs, RX_CRC_ERR_FRAMES); | 
|  | 609 | RMON_UPDATE(mac, rx_pause, RX_PAUSE_FRAMES); | 
|  | 610 | RMON_UPDATE(mac, rx_jabber, RX_JABBER_FRAMES); | 
|  | 611 | RMON_UPDATE(mac, rx_short, RX_SHORT_FRAMES); | 
|  | 612 | RMON_UPDATE(mac, rx_symbol_errs, RX_SYM_CODE_ERR_FRAMES); | 
|  | 613 |  | 
|  | 614 | RMON_UPDATE(mac, rx_too_long, RX_OVERSIZE_FRAMES); | 
| Divy Le Ray | 4d22de3 | 2007-01-18 22:04:14 -0500 | [diff] [blame] | 615 |  | 
| Divy Le Ray | fc90664 | 2007-03-18 13:10:12 -0700 | [diff] [blame] | 616 | v = RMON_READ(mac, A_XGM_RX_MAX_PKT_SIZE_ERR_CNT); | 
|  | 617 | if (mac->adapter->params.rev == T3_REV_B2) | 
|  | 618 | v &= 0x7fffffff; | 
|  | 619 | mac->stats.rx_too_long += v; | 
|  | 620 |  | 
| Divy Le Ray | 4d22de3 | 2007-01-18 22:04:14 -0500 | [diff] [blame] | 621 | RMON_UPDATE(mac, rx_frames_64, RX_64B_FRAMES); | 
|  | 622 | RMON_UPDATE(mac, rx_frames_65_127, RX_65_127B_FRAMES); | 
|  | 623 | RMON_UPDATE(mac, rx_frames_128_255, RX_128_255B_FRAMES); | 
|  | 624 | RMON_UPDATE(mac, rx_frames_256_511, RX_256_511B_FRAMES); | 
|  | 625 | RMON_UPDATE(mac, rx_frames_512_1023, RX_512_1023B_FRAMES); | 
|  | 626 | RMON_UPDATE(mac, rx_frames_1024_1518, RX_1024_1518B_FRAMES); | 
|  | 627 | RMON_UPDATE(mac, rx_frames_1519_max, RX_1519_MAXB_FRAMES); | 
|  | 628 |  | 
|  | 629 | RMON_UPDATE64(mac, tx_octets, TX_BYTE_LOW, TX_BYTE_HIGH); | 
|  | 630 | RMON_UPDATE64(mac, tx_frames, TX_FRAME_LOW, TX_FRAME_HIGH); | 
|  | 631 | RMON_UPDATE(mac, tx_mcast_frames, TX_MCAST); | 
|  | 632 | RMON_UPDATE(mac, tx_bcast_frames, TX_BCAST); | 
|  | 633 | RMON_UPDATE(mac, tx_pause, TX_PAUSE); | 
|  | 634 | /* This counts error frames in general (bad FCS, underrun, etc). */ | 
|  | 635 | RMON_UPDATE(mac, tx_underrun, TX_ERR_FRAMES); | 
|  | 636 |  | 
|  | 637 | RMON_UPDATE(mac, tx_frames_64, TX_64B_FRAMES); | 
|  | 638 | RMON_UPDATE(mac, tx_frames_65_127, TX_65_127B_FRAMES); | 
|  | 639 | RMON_UPDATE(mac, tx_frames_128_255, TX_128_255B_FRAMES); | 
|  | 640 | RMON_UPDATE(mac, tx_frames_256_511, TX_256_511B_FRAMES); | 
|  | 641 | RMON_UPDATE(mac, tx_frames_512_1023, TX_512_1023B_FRAMES); | 
|  | 642 | RMON_UPDATE(mac, tx_frames_1024_1518, TX_1024_1518B_FRAMES); | 
|  | 643 | RMON_UPDATE(mac, tx_frames_1519_max, TX_1519_MAXB_FRAMES); | 
|  | 644 |  | 
|  | 645 | /* The next stat isn't clear-on-read. */ | 
|  | 646 | t3_write_reg(mac->adapter, A_TP_MIB_INDEX, mac->offset ? 51 : 50); | 
|  | 647 | v = t3_read_reg(mac->adapter, A_TP_MIB_RDATA); | 
|  | 648 | lo = (u32) mac->stats.rx_cong_drops; | 
|  | 649 | mac->stats.rx_cong_drops += (u64) (v - lo); | 
|  | 650 |  | 
|  | 651 | return &mac->stats; | 
|  | 652 | } |