blob: 8eb158060dea6bfa8a86263fc38444b340bd3edb [file] [log] [blame]
Ofir Cohen06789f12012-01-16 09:43:13 +02001/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/platform_device.h>
16#include <linux/irq.h>
17#include <linux/io.h>
Ramesh Masavarapuaa28b5b2011-10-21 10:26:03 -070018#include <linux/platform_data/qcom_crypto_device.h>
Amit Blay5e4ec192011-10-20 09:16:54 +020019#include <linux/dma-mapping.h>
Shiv Maliyappanahalli9ec55e92012-01-09 14:44:59 -080020#include <sound/msm-dai-q6.h>
21#include <sound/apr_audio.h>
Ofir Cohen94213a72012-05-03 14:26:32 +030022#include <linux/usb/android.h>
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -070023#include <asm/hardware/gic.h>
Sahitya Tummala38295432011-09-29 10:08:45 +053024#include <asm/mach/flash.h>
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -070025#include <mach/board.h>
26#include <mach/msm_iomap.h>
Amit Blay5e4ec192011-10-20 09:16:54 +020027#include <mach/msm_hsusb.h>
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -070028#include <mach/irqs.h>
29#include <mach/socinfo.h>
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -060030#include <mach/rpm.h>
Gagan Mac7a827642011-09-22 19:42:21 -060031#include <mach/msm_bus_board.h>
Rohit Vaswanif0ce9ae2011-08-23 22:18:38 -070032#include <asm/hardware/cache-l2x0.h>
Yan He092b7272011-09-21 15:25:03 -070033#include <mach/msm_sps.h>
Jeff Ohlsteind19bf442011-09-09 12:48:18 -070034#include <mach/dma.h>
Matt Wagantall7cca4642012-02-01 16:43:24 -080035#include "pm.h"
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -070036#include "devices.h"
Subhash Jadavani909e04f2012-04-12 10:52:50 +053037#include <mach/mpm.h>
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -060038#include "spm.h"
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -060039#include "rpm_resources.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070040#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060041#include "rpm_stats.h"
42#include "rpm_log.h"
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -070043
Harini Jayaramaneba52672011-09-08 15:13:00 -060044/* Address of GSBI blocks */
45#define MSM_GSBI1_PHYS 0x16000000
46#define MSM_GSBI2_PHYS 0x16100000
47#define MSM_GSBI3_PHYS 0x16200000
Rohit Vaswani09666872011-08-23 17:41:54 -070048#define MSM_GSBI4_PHYS 0x16300000
Harini Jayaramaneba52672011-09-08 15:13:00 -060049#define MSM_GSBI5_PHYS 0x16400000
50
Rohit Vaswani09666872011-08-23 17:41:54 -070051#define MSM_UART4DM_PHYS (MSM_GSBI4_PHYS + 0x40000)
52
Harini Jayaramaneba52672011-09-08 15:13:00 -060053/* GSBI QUP devices */
54#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x80000)
55#define MSM_GSBI2_QUP_PHYS (MSM_GSBI2_PHYS + 0x80000)
56#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
57#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
58#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
59#define MSM_QUP_SIZE SZ_4K
60
Kenneth Heitkeaf3d3cf2011-09-08 11:45:31 -070061/* Address of SSBI CMD */
62#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
63#define MSM_PMIC_SSBI_SIZE SZ_4K
64
Venkat Sudhir5efc4912012-05-15 17:10:35 -070065#define MSM_GPIO_I2C_CLK 16
66#define MSM_GPIO_I2C_SDA 17
67
Jeff Ohlstein7e668552011-10-06 16:17:25 -070068static struct msm_watchdog_pdata msm_watchdog_pdata = {
69 .pet_time = 10000,
70 .bark_time = 11000,
Rohit Vaswaniead426f2012-01-05 20:24:52 -080071 .has_secure = false,
72 .use_kernel_fiq = true,
Jeff Ohlstein7e668552011-10-06 16:17:25 -070073};
74
75struct platform_device msm9615_device_watchdog = {
76 .name = "msm_watchdog",
77 .id = -1,
78 .dev = {
79 .platform_data = &msm_watchdog_pdata,
80 },
81};
82
Jeff Ohlsteind19bf442011-09-09 12:48:18 -070083static struct resource msm_dmov_resource[] = {
84 {
85 .start = ADM_0_SCSS_1_IRQ,
Jeff Ohlsteind19bf442011-09-09 12:48:18 -070086 .flags = IORESOURCE_IRQ,
87 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070088 {
89 .start = 0x18320000,
90 .end = 0x18320000 + SZ_1M - 1,
91 .flags = IORESOURCE_MEM,
92 },
93};
94
95static struct msm_dmov_pdata msm_dmov_pdata = {
96 .sd = 1,
97 .sd_size = 0x800,
Jeff Ohlsteind19bf442011-09-09 12:48:18 -070098};
99
100struct platform_device msm9615_device_dmov = {
101 .name = "msm_dmov",
102 .id = -1,
103 .resource = msm_dmov_resource,
104 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700105 .dev = {
106 .platform_data = &msm_dmov_pdata,
107 },
Jeff Ohlsteind19bf442011-09-09 12:48:18 -0700108};
109
Ofir Cohen40a4e862011-12-08 15:17:52 +0200110#define MSM_USB_BAM_BASE 0x12502000
Ofir Cohen010009b2012-01-26 16:49:17 +0200111#define MSM_USB_BAM_SIZE SZ_16K
112#define MSM_HSIC_BAM_BASE 0x12542000
113#define MSM_HSIC_BAM_SIZE SZ_16K
Ofir Cohen40a4e862011-12-08 15:17:52 +0200114
Amit Blay5e4ec192011-10-20 09:16:54 +0200115static struct resource resources_otg[] = {
116 {
117 .start = MSM9615_HSUSB_PHYS,
118 .end = MSM9615_HSUSB_PHYS + MSM9615_HSUSB_SIZE - 1,
119 .flags = IORESOURCE_MEM,
120 },
121 {
122 .start = USB1_HS_IRQ,
123 .end = USB1_HS_IRQ,
124 .flags = IORESOURCE_IRQ,
125 },
126};
127
128struct platform_device msm_device_otg = {
129 .name = "msm_otg",
130 .id = -1,
131 .num_resources = ARRAY_SIZE(resources_otg),
132 .resource = resources_otg,
133 .dev = {
134 .coherent_dma_mask = DMA_BIT_MASK(32),
135 },
136};
137
138static struct resource resources_hsusb[] = {
139 {
140 .start = MSM9615_HSUSB_PHYS,
141 .end = MSM9615_HSUSB_PHYS + MSM9615_HSUSB_SIZE - 1,
142 .flags = IORESOURCE_MEM,
143 },
144 {
145 .start = USB1_HS_IRQ,
146 .end = USB1_HS_IRQ,
147 .flags = IORESOURCE_IRQ,
148 },
149};
150
Ofir Cohen40a4e862011-12-08 15:17:52 +0200151static struct resource resources_usb_bam[] = {
152 {
153 .name = "usb_bam_addr",
154 .start = MSM_USB_BAM_BASE,
Ofir Cohen010009b2012-01-26 16:49:17 +0200155 .end = MSM_USB_BAM_BASE + MSM_USB_BAM_SIZE - 1,
Ofir Cohen40a4e862011-12-08 15:17:52 +0200156 .flags = IORESOURCE_MEM,
157 },
158 {
159 .name = "usb_bam_irq",
160 .start = USB1_HS_BAM_IRQ,
161 .end = USB1_HS_BAM_IRQ,
162 .flags = IORESOURCE_IRQ,
163 },
Ofir Cohen010009b2012-01-26 16:49:17 +0200164 {
165 .name = "hsic_bam_addr",
166 .start = MSM_HSIC_BAM_BASE,
167 .end = MSM_HSIC_BAM_BASE + MSM_HSIC_BAM_SIZE - 1,
168 .flags = IORESOURCE_MEM,
169 },
170 {
171 .name = "hsic_bam_irq",
172 .start = USB_HSIC_BAM_IRQ,
173 .end = USB_HSIC_BAM_IRQ,
174 .flags = IORESOURCE_IRQ,
175 },
Ofir Cohen40a4e862011-12-08 15:17:52 +0200176};
177
178struct platform_device msm_device_usb_bam = {
179 .name = "usb_bam",
180 .id = -1,
181 .num_resources = ARRAY_SIZE(resources_usb_bam),
182 .resource = resources_usb_bam,
183};
184
Amit Blay5e4ec192011-10-20 09:16:54 +0200185struct platform_device msm_device_gadget_peripheral = {
186 .name = "msm_hsusb",
187 .id = -1,
188 .num_resources = ARRAY_SIZE(resources_hsusb),
189 .resource = resources_hsusb,
190 .dev = {
191 .coherent_dma_mask = DMA_BIT_MASK(32),
192 },
193};
194
Ofir Cohen06789f12012-01-16 09:43:13 +0200195static struct resource resources_hsic_peripheral[] = {
196 {
197 .start = MSM9615_HSIC_PHYS,
198 .end = MSM9615_HSIC_PHYS + MSM9615_HSIC_SIZE - 1,
199 .flags = IORESOURCE_MEM,
200 },
201 {
202 .start = USB_HSIC_IRQ,
203 .end = USB_HSIC_IRQ,
204 .flags = IORESOURCE_IRQ,
205 },
206};
207
208struct platform_device msm_device_hsic_peripheral = {
209 .name = "msm_hsic_peripheral",
210 .id = -1,
211 .num_resources = ARRAY_SIZE(resources_hsic_peripheral),
212 .resource = resources_hsic_peripheral,
213 .dev = {
214 .coherent_dma_mask = DMA_BIT_MASK(32),
215 },
216};
217
Amit Blay6a8d4f32011-11-21 10:36:25 +0200218static struct resource resources_hsusb_host[] = {
219 {
220 .start = MSM9615_HSUSB_PHYS,
221 .end = MSM9615_HSUSB_PHYS + MSM9615_HSUSB_PHYS - 1,
222 .flags = IORESOURCE_MEM,
223 },
224 {
225 .start = USB1_HS_IRQ,
226 .end = USB1_HS_IRQ,
227 .flags = IORESOURCE_IRQ,
228 },
229};
230
231static u64 dma_mask = DMA_BIT_MASK(32);
232struct platform_device msm_device_hsusb_host = {
233 .name = "msm_hsusb_host",
234 .id = -1,
235 .num_resources = ARRAY_SIZE(resources_hsusb_host),
236 .resource = resources_hsusb_host,
237 .dev = {
238 .dma_mask = &dma_mask,
239 .coherent_dma_mask = 0xffffffff,
240 },
241};
242
Lena Salman65bcf372012-02-14 15:33:32 +0200243static struct resource resources_hsic_host[] = {
244 {
245 .start = MSM9615_HSIC_PHYS,
246 .end = MSM9615_HSIC_PHYS + MSM9615_HSIC_SIZE - 1,
247 .flags = IORESOURCE_MEM,
248 },
249 {
250 .start = USB_HSIC_IRQ,
251 .end = USB_HSIC_IRQ,
252 .flags = IORESOURCE_IRQ,
253 },
254};
255
256struct platform_device msm_device_hsic_host = {
257 .name = "msm_hsic_host",
258 .id = -1,
259 .num_resources = ARRAY_SIZE(resources_hsic_host),
260 .resource = resources_hsic_host,
261 .dev = {
262 .dma_mask = &dma_mask,
263 .coherent_dma_mask = 0xffffffff,
264 },
265};
266
Rohit Vaswani09666872011-08-23 17:41:54 -0700267static struct resource resources_uart_gsbi4[] = {
268 {
269 .start = GSBI4_UARTDM_IRQ,
270 .end = GSBI4_UARTDM_IRQ,
271 .flags = IORESOURCE_IRQ,
272 },
273 {
274 .start = MSM_UART4DM_PHYS,
275 .end = MSM_UART4DM_PHYS + PAGE_SIZE - 1,
276 .name = "uartdm_resource",
277 .flags = IORESOURCE_MEM,
278 },
279 {
280 .start = MSM_GSBI4_PHYS,
281 .end = MSM_GSBI4_PHYS + PAGE_SIZE - 1,
282 .name = "gsbi_resource",
283 .flags = IORESOURCE_MEM,
284 },
285};
286
287struct platform_device msm9615_device_uart_gsbi4 = {
288 .name = "msm_serial_hsl",
289 .id = 0,
290 .num_resources = ARRAY_SIZE(resources_uart_gsbi4),
291 .resource = resources_uart_gsbi4,
292};
293
Harini Jayaramaneba52672011-09-08 15:13:00 -0600294static struct resource resources_qup_i2c_gsbi5[] = {
295 {
296 .name = "gsbi_qup_i2c_addr",
297 .start = MSM_GSBI5_PHYS,
Harini Jayaraman7a60bc12011-09-15 14:58:54 -0600298 .end = MSM_GSBI5_PHYS + 4 - 1,
Harini Jayaramaneba52672011-09-08 15:13:00 -0600299 .flags = IORESOURCE_MEM,
300 },
301 {
302 .name = "qup_phys_addr",
303 .start = MSM_GSBI5_QUP_PHYS,
Harini Jayaraman7a60bc12011-09-15 14:58:54 -0600304 .end = MSM_GSBI5_QUP_PHYS + MSM_QUP_SIZE - 1,
Harini Jayaramaneba52672011-09-08 15:13:00 -0600305 .flags = IORESOURCE_MEM,
306 },
307 {
308 .name = "qup_err_intr",
309 .start = GSBI5_QUP_IRQ,
310 .end = GSBI5_QUP_IRQ,
311 .flags = IORESOURCE_IRQ,
312 },
Venkat Sudhir5efc4912012-05-15 17:10:35 -0700313 {
314 .name = "i2c_clk",
315 .start = MSM_GPIO_I2C_CLK,
316 .end = MSM_GPIO_I2C_CLK,
317 .flags = IORESOURCE_IO,
318 },
319 {
320 .name = "i2c_sda",
321 .start = MSM_GPIO_I2C_SDA,
322 .end = MSM_GPIO_I2C_SDA,
323 .flags = IORESOURCE_IO,
324
325 },
Harini Jayaramaneba52672011-09-08 15:13:00 -0600326};
327
328struct platform_device msm9615_device_qup_i2c_gsbi5 = {
329 .name = "qup_i2c",
330 .id = 0,
331 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi5),
332 .resource = resources_qup_i2c_gsbi5,
333};
334
Harini Jayaraman738c9312011-09-08 15:22:38 -0600335static struct resource resources_qup_spi_gsbi3[] = {
336 {
337 .name = "spi_base",
338 .start = MSM_GSBI3_QUP_PHYS,
339 .end = MSM_GSBI3_QUP_PHYS + SZ_4K - 1,
340 .flags = IORESOURCE_MEM,
341 },
342 {
343 .name = "gsbi_base",
344 .start = MSM_GSBI3_PHYS,
345 .end = MSM_GSBI3_PHYS + 4 - 1,
346 .flags = IORESOURCE_MEM,
347 },
348 {
349 .name = "spi_irq_in",
350 .start = GSBI3_QUP_IRQ,
351 .end = GSBI3_QUP_IRQ,
352 .flags = IORESOURCE_IRQ,
353 },
354};
355
356struct platform_device msm9615_device_qup_spi_gsbi3 = {
357 .name = "spi_qsd",
358 .id = 0,
359 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi3),
360 .resource = resources_qup_spi_gsbi3,
361};
362
Sagar Dharia2a5378d2011-12-01 20:00:11 -0700363#define LPASS_SLIMBUS_PHYS 0x28080000
364#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
365#define LPASS_SLIMBUS_SLEW (MSM9615_TLMM_PHYS + 0x207C)
366/* Board info for the slimbus slave device */
367static struct resource slimbus_res[] = {
368 {
369 .start = LPASS_SLIMBUS_PHYS,
370 .end = LPASS_SLIMBUS_PHYS + 8191,
371 .flags = IORESOURCE_MEM,
372 .name = "slimbus_physical",
373 },
374 {
375 .start = LPASS_SLIMBUS_BAM_PHYS,
376 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
377 .flags = IORESOURCE_MEM,
378 .name = "slimbus_bam_physical",
379 },
380 {
381 .start = LPASS_SLIMBUS_SLEW,
382 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
383 .flags = IORESOURCE_MEM,
384 .name = "slimbus_slew_reg",
385 },
386 {
387 .start = SLIMBUS0_CORE_EE1_IRQ,
388 .end = SLIMBUS0_CORE_EE1_IRQ,
389 .flags = IORESOURCE_IRQ,
390 .name = "slimbus_irq",
391 },
392 {
393 .start = SLIMBUS0_BAM_EE1_IRQ,
394 .end = SLIMBUS0_BAM_EE1_IRQ,
395 .flags = IORESOURCE_IRQ,
396 .name = "slimbus_bam_irq",
397 },
398};
399
400struct platform_device msm9615_slim_ctrl = {
401 .name = "msm_slim_ctrl",
402 .id = 1,
403 .num_resources = ARRAY_SIZE(slimbus_res),
404 .resource = slimbus_res,
405 .dev = {
406 .coherent_dma_mask = 0xffffffffULL,
407 },
408};
409
Shiv Maliyappanahalli9ec55e92012-01-09 14:44:59 -0800410struct platform_device msm_pcm = {
411 .name = "msm-pcm-dsp",
412 .id = -1,
413};
414
415struct platform_device msm_multi_ch_pcm = {
416 .name = "msm-multi-ch-pcm-dsp",
417 .id = -1,
418};
419
420struct platform_device msm_pcm_routing = {
421 .name = "msm-pcm-routing",
422 .id = -1,
423};
424
425struct platform_device msm_cpudai0 = {
426 .name = "msm-dai-q6",
427 .id = 0x4000,
428};
429
430struct platform_device msm_cpudai1 = {
431 .name = "msm-dai-q6",
432 .id = 0x4001,
433};
434
435struct platform_device msm_cpudai_bt_rx = {
436 .name = "msm-dai-q6",
437 .id = 0x3000,
438};
439
440struct platform_device msm_cpudai_bt_tx = {
441 .name = "msm-dai-q6",
442 .id = 0x3001,
443};
444
445/*
446 * Machine specific data for AUX PCM Interface
447 * which the driver will be unware of.
448 */
Shiv Maliyappanahalli19e86e22012-03-28 17:27:26 -0700449struct msm_dai_auxpcm_pdata auxpcm_pdata = {
Shiv Maliyappanahalli9ec55e92012-01-09 14:44:59 -0800450 .clk = "pcm_clk",
451 .mode = AFE_PCM_CFG_MODE_PCM,
452 .sync = AFE_PCM_CFG_SYNC_INT,
453 .frame = AFE_PCM_CFG_FRM_256BPF,
454 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
455 .slot = 0,
456 .data = AFE_PCM_CFG_CDATAOE_MASTER,
457 .pcm_clk_rate = 2048000,
458};
459
460struct platform_device msm_cpudai_auxpcm_rx = {
461 .name = "msm-dai-q6",
462 .id = 2,
463 .dev = {
Shiv Maliyappanahalli19e86e22012-03-28 17:27:26 -0700464 .platform_data = &auxpcm_pdata,
Shiv Maliyappanahalli9ec55e92012-01-09 14:44:59 -0800465 },
466};
467
468struct platform_device msm_cpudai_auxpcm_tx = {
469 .name = "msm-dai-q6",
470 .id = 3,
Shiv Maliyappanahalli19e86e22012-03-28 17:27:26 -0700471 .dev = {
472 .platform_data = &auxpcm_pdata,
473 },
Shiv Maliyappanahalli9ec55e92012-01-09 14:44:59 -0800474};
475
476struct platform_device msm_cpu_fe = {
477 .name = "msm-dai-fe",
478 .id = -1,
479};
480
481struct platform_device msm_stub_codec = {
482 .name = "msm-stub-codec",
483 .id = 1,
484};
485
486struct platform_device msm_voice = {
487 .name = "msm-pcm-voice",
488 .id = -1,
489};
490
Venkat Sudhir5efc4912012-05-15 17:10:35 -0700491struct platform_device msm_i2s_cpudai0 = {
492 .name = "msm-dai-q6",
493 .id = PRIMARY_I2S_RX,
494};
495
496struct platform_device msm_i2s_cpudai1 = {
497 .name = "msm-dai-q6",
498 .id = PRIMARY_I2S_TX,
499};
Shiv Maliyappanahalli9ec55e92012-01-09 14:44:59 -0800500struct platform_device msm_voip = {
501 .name = "msm-voip-dsp",
502 .id = -1,
503};
504
505struct platform_device msm_compr_dsp = {
506 .name = "msm-compr-dsp",
507 .id = -1,
508};
509
510struct platform_device msm_pcm_hostless = {
511 .name = "msm-pcm-hostless",
512 .id = -1,
513};
514
515struct platform_device msm_cpudai_afe_01_rx = {
516 .name = "msm-dai-q6",
517 .id = 0xE0,
518};
519
520struct platform_device msm_cpudai_afe_01_tx = {
521 .name = "msm-dai-q6",
522 .id = 0xF0,
523};
524
525struct platform_device msm_cpudai_afe_02_rx = {
526 .name = "msm-dai-q6",
527 .id = 0xF1,
528};
529
530struct platform_device msm_cpudai_afe_02_tx = {
531 .name = "msm-dai-q6",
532 .id = 0xE1,
533};
534
535struct platform_device msm_pcm_afe = {
536 .name = "msm-pcm-afe",
537 .id = -1,
538};
539
Kenneth Heitkeaf3d3cf2011-09-08 11:45:31 -0700540static struct resource resources_ssbi_pmic1[] = {
541 {
542 .start = MSM_PMIC1_SSBI_CMD_PHYS,
543 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
544 .flags = IORESOURCE_MEM,
545 },
546};
547
548struct platform_device msm9615_device_ssbi_pmic1 = {
549 .name = "msm_ssbi",
550 .id = 0,
551 .resource = resources_ssbi_pmic1,
552 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1),
553};
554
Yan He092b7272011-09-21 15:25:03 -0700555static struct resource resources_sps[] = {
556 {
557 .name = "pipe_mem",
558 .start = 0x12800000,
559 .end = 0x12800000 + 0x4000 - 1,
560 .flags = IORESOURCE_MEM,
561 },
562 {
563 .name = "bamdma_dma",
564 .start = 0x12240000,
565 .end = 0x12240000 + 0x1000 - 1,
566 .flags = IORESOURCE_MEM,
567 },
568 {
569 .name = "bamdma_bam",
570 .start = 0x12244000,
571 .end = 0x12244000 + 0x4000 - 1,
572 .flags = IORESOURCE_MEM,
573 },
574 {
575 .name = "bamdma_irq",
576 .start = SPS_BAM_DMA_IRQ,
577 .end = SPS_BAM_DMA_IRQ,
578 .flags = IORESOURCE_IRQ,
579 },
580};
581
582struct msm_sps_platform_data msm_sps_pdata = {
583 .bamdma_restricted_pipes = 0x06,
584};
585
586struct platform_device msm_device_sps = {
587 .name = "msm_sps",
588 .id = -1,
589 .num_resources = ARRAY_SIZE(resources_sps),
590 .resource = resources_sps,
591 .dev.platform_data = &msm_sps_pdata,
592};
593
Sahitya Tummala38295432011-09-29 10:08:45 +0530594#define MSM_NAND_PHYS 0x1B400000
595static struct resource resources_nand[] = {
596 [0] = {
597 .name = "msm_nand_dmac",
598 .start = DMOV_NAND_CHAN,
599 .end = DMOV_NAND_CHAN,
600 .flags = IORESOURCE_DMA,
601 },
602 [1] = {
603 .name = "msm_nand_phys",
604 .start = MSM_NAND_PHYS,
605 .end = MSM_NAND_PHYS + 0x7FF,
606 .flags = IORESOURCE_MEM,
607 },
608};
609
610struct flash_platform_data msm_nand_data = {
611 .parts = NULL,
612 .nr_parts = 0,
613};
614
615struct platform_device msm_device_nand = {
616 .name = "msm_nand",
617 .id = -1,
618 .num_resources = ARRAY_SIZE(resources_nand),
619 .resource = resources_nand,
Siddartha Mohanadoss5d49cec2011-09-21 10:26:15 -0700620 .dev = {
Sahitya Tummala38295432011-09-29 10:08:45 +0530621 .platform_data = &msm_nand_data,
Siddartha Mohanadoss5d49cec2011-09-21 10:26:15 -0700622 },
623};
624
Jeff Hugo56b933a2011-09-28 14:42:05 -0600625struct platform_device msm_device_smd = {
626 .name = "msm_smd",
627 .id = -1,
628};
629
Eric Holmberg0c96e702011-11-08 18:04:31 -0700630struct platform_device msm_device_bam_dmux = {
631 .name = "BAM_RMNT",
632 .id = -1,
633};
634
Ramesh Masavarapu5ad37392011-10-10 10:44:10 -0700635#ifdef CONFIG_HW_RANDOM_MSM
636/* PRNG device */
637#define MSM_PRNG_PHYS 0x1A500000
638static struct resource rng_resources = {
639 .flags = IORESOURCE_MEM,
640 .start = MSM_PRNG_PHYS,
641 .end = MSM_PRNG_PHYS + SZ_512 - 1,
642};
643
644struct platform_device msm_device_rng = {
645 .name = "msm_rng",
646 .id = 0,
647 .num_resources = 1,
648 .resource = &rng_resources,
649};
650#endif
Krishna Kondadd794462011-10-01 00:19:29 -0700651
Ramesh Masavarapuaa28b5b2011-10-21 10:26:03 -0700652#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
653 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE) || \
654 defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
655 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
656
657#define QCE_SIZE 0x10000
658#define QCE_0_BASE 0x18500000
659
660#define QCE_HW_KEY_SUPPORT 0
661#define QCE_SHA_HMAC_SUPPORT 1
662#define QCE_SHARE_CE_RESOURCE 1
663#define QCE_CE_SHARED 0
664
665static struct resource qcrypto_resources[] = {
666 [0] = {
667 .start = QCE_0_BASE,
668 .end = QCE_0_BASE + QCE_SIZE - 1,
669 .flags = IORESOURCE_MEM,
670 },
671 [1] = {
672 .name = "crypto_channels",
673 .start = DMOV_CE_IN_CHAN,
674 .end = DMOV_CE_OUT_CHAN,
675 .flags = IORESOURCE_DMA,
676 },
677 [2] = {
678 .name = "crypto_crci_in",
679 .start = DMOV_CE_IN_CRCI,
680 .end = DMOV_CE_IN_CRCI,
681 .flags = IORESOURCE_DMA,
682 },
683 [3] = {
684 .name = "crypto_crci_out",
685 .start = DMOV_CE_OUT_CRCI,
686 .end = DMOV_CE_OUT_CRCI,
687 .flags = IORESOURCE_DMA,
688 },
689};
690
691static struct resource qcedev_resources[] = {
692 [0] = {
693 .start = QCE_0_BASE,
694 .end = QCE_0_BASE + QCE_SIZE - 1,
695 .flags = IORESOURCE_MEM,
696 },
697 [1] = {
698 .name = "crypto_channels",
699 .start = DMOV_CE_IN_CHAN,
700 .end = DMOV_CE_OUT_CHAN,
701 .flags = IORESOURCE_DMA,
702 },
703 [2] = {
704 .name = "crypto_crci_in",
705 .start = DMOV_CE_IN_CRCI,
706 .end = DMOV_CE_IN_CRCI,
707 .flags = IORESOURCE_DMA,
708 },
709 [3] = {
710 .name = "crypto_crci_out",
711 .start = DMOV_CE_OUT_CRCI,
712 .end = DMOV_CE_OUT_CRCI,
713 .flags = IORESOURCE_DMA,
714 },
715};
716
717#endif
718
719#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
720 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE)
721
722static struct msm_ce_hw_support qcrypto_ce_hw_suppport = {
723 .ce_shared = QCE_CE_SHARED,
724 .shared_ce_resource = QCE_SHARE_CE_RESOURCE,
725 .hw_key_support = QCE_HW_KEY_SUPPORT,
726 .sha_hmac = QCE_SHA_HMAC_SUPPORT,
Ramesh Masavarapu49259682011-12-02 14:00:18 -0800727 .bus_scale_table = NULL,
Ramesh Masavarapuaa28b5b2011-10-21 10:26:03 -0700728};
729
730struct platform_device msm9615_qcrypto_device = {
731 .name = "qcrypto",
732 .id = 0,
733 .num_resources = ARRAY_SIZE(qcrypto_resources),
734 .resource = qcrypto_resources,
735 .dev = {
736 .coherent_dma_mask = DMA_BIT_MASK(32),
737 .platform_data = &qcrypto_ce_hw_suppport,
738 },
739};
740#endif
741
742#if defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
743 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
744
745static struct msm_ce_hw_support qcedev_ce_hw_suppport = {
746 .ce_shared = QCE_CE_SHARED,
747 .shared_ce_resource = QCE_SHARE_CE_RESOURCE,
748 .hw_key_support = QCE_HW_KEY_SUPPORT,
749 .sha_hmac = QCE_SHA_HMAC_SUPPORT,
Ramesh Masavarapu49259682011-12-02 14:00:18 -0800750 .bus_scale_table = NULL,
Ramesh Masavarapuaa28b5b2011-10-21 10:26:03 -0700751};
752
753struct platform_device msm9615_qcedev_device = {
754 .name = "qce",
755 .id = 0,
756 .num_resources = ARRAY_SIZE(qcedev_resources),
757 .resource = qcedev_resources,
758 .dev = {
759 .coherent_dma_mask = DMA_BIT_MASK(32),
760 .platform_data = &qcedev_ce_hw_suppport,
761 },
762};
763#endif
764
Krishna Kondadd794462011-10-01 00:19:29 -0700765#define MSM_SDC1_BASE 0x12180000
766#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
767#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
Krishna Konda71aef182011-10-01 02:27:51 -0700768#define MSM_SDC2_BASE 0x12140000
769#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
770#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
Krishna Kondadd794462011-10-01 00:19:29 -0700771
772static struct resource resources_sdc1[] = {
773 {
774 .name = "core_mem",
775 .flags = IORESOURCE_MEM,
776 .start = MSM_SDC1_BASE,
777 .end = MSM_SDC1_DML_BASE - 1,
778 },
779 {
780 .name = "core_irq",
781 .flags = IORESOURCE_IRQ,
782 .start = SDC1_IRQ_0,
783 .end = SDC1_IRQ_0
784 },
785#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
786 {
787 .name = "sdcc_dml_addr",
788 .start = MSM_SDC1_DML_BASE,
789 .end = MSM_SDC1_BAM_BASE - 1,
790 .flags = IORESOURCE_MEM,
791 },
792 {
793 .name = "sdcc_bam_addr",
794 .start = MSM_SDC1_BAM_BASE,
795 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
796 .flags = IORESOURCE_MEM,
797 },
798 {
799 .name = "sdcc_bam_irq",
800 .start = SDC1_BAM_IRQ,
801 .end = SDC1_BAM_IRQ,
802 .flags = IORESOURCE_IRQ,
803 },
804#endif
805};
806
Krishna Konda71aef182011-10-01 02:27:51 -0700807static struct resource resources_sdc2[] = {
808 {
809 .name = "core_mem",
810 .flags = IORESOURCE_MEM,
811 .start = MSM_SDC2_BASE,
812 .end = MSM_SDC2_DML_BASE - 1,
813 },
814 {
815 .name = "core_irq",
816 .flags = IORESOURCE_IRQ,
817 .start = SDC2_IRQ_0,
818 .end = SDC2_IRQ_0
819 },
820#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
821 {
822 .name = "sdcc_dml_addr",
823 .start = MSM_SDC2_DML_BASE,
824 .end = MSM_SDC2_BAM_BASE - 1,
825 .flags = IORESOURCE_MEM,
826 },
827 {
828 .name = "sdcc_bam_addr",
829 .start = MSM_SDC2_BAM_BASE,
830 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
831 .flags = IORESOURCE_MEM,
832 },
833 {
834 .name = "sdcc_bam_irq",
835 .start = SDC2_BAM_IRQ,
836 .end = SDC2_BAM_IRQ,
837 .flags = IORESOURCE_IRQ,
838 },
839#endif
840};
841
Krishna Kondadd794462011-10-01 00:19:29 -0700842struct platform_device msm_device_sdc1 = {
843 .name = "msm_sdcc",
844 .id = 1,
845 .num_resources = ARRAY_SIZE(resources_sdc1),
846 .resource = resources_sdc1,
847 .dev = {
848 .coherent_dma_mask = 0xffffffff,
849 },
850};
851
Krishna Konda71aef182011-10-01 02:27:51 -0700852struct platform_device msm_device_sdc2 = {
853 .name = "msm_sdcc",
854 .id = 2,
855 .num_resources = ARRAY_SIZE(resources_sdc2),
856 .resource = resources_sdc2,
857 .dev = {
858 .coherent_dma_mask = 0xffffffff,
859 },
860};
861
Krishna Kondadd794462011-10-01 00:19:29 -0700862static struct platform_device *msm_sdcc_devices[] __initdata = {
863 &msm_device_sdc1,
Krishna Konda71aef182011-10-01 02:27:51 -0700864 &msm_device_sdc2,
Krishna Kondadd794462011-10-01 00:19:29 -0700865};
866
867int __init msm_add_sdcc(unsigned int controller, struct mmc_platform_data *plat)
868{
869 struct platform_device *pdev;
870
871 if (controller < 1 || controller > 2)
872 return -EINVAL;
873
874 pdev = msm_sdcc_devices[controller - 1];
875 pdev->dev.platform_data = plat;
876 return platform_device_register(pdev);
877}
878
Zhang Chang Kenc2f2bcc2012-03-30 18:32:02 -0400879#ifdef CONFIG_FB_MSM_EBI2
880static struct resource msm_ebi2_lcdc_resources[] = {
881 {
882 .name = "base",
883 .start = 0x1B300000,
884 .end = 0x1B300000 + PAGE_SIZE - 1,
885 .flags = IORESOURCE_MEM,
886 },
887 {
888 .name = "lcd01",
889 .start = 0x1FC00000,
890 .end = 0x1FC00000 + 0x80000 - 1,
891 .flags = IORESOURCE_MEM,
892 },
893};
894
895struct platform_device msm_ebi2_lcdc_device = {
896 .name = "ebi2_lcd",
897 .id = 0,
898 .num_resources = ARRAY_SIZE(msm_ebi2_lcdc_resources),
899 .resource = msm_ebi2_lcdc_resources,
900};
901#endif
902
Rohit Vaswanif0ce9ae2011-08-23 22:18:38 -0700903#ifdef CONFIG_CACHE_L2X0
904static int __init l2x0_cache_init(void)
905{
906 int aux_ctrl = 0;
907
908 /* Way Size 010(0x2) 32KB */
909 aux_ctrl = (0x1 << L2X0_AUX_CTRL_SHARE_OVERRIDE_SHIFT) | \
910 (0x2 << L2X0_AUX_CTRL_WAY_SIZE_SHIFT) | \
911 (0x1 << L2X0_AUX_CTRL_EVNT_MON_BUS_EN_SHIFT);
912
913 /* L2 Latency setting required by hardware. Default is 0x20
914 which is no good.
915 */
916 writel_relaxed(0x220, MSM_L2CC_BASE + L2X0_DATA_LATENCY_CTRL);
917 l2x0_init(MSM_L2CC_BASE, aux_ctrl, L2X0_AUX_CTRL_MASK);
918
919 return 0;
920}
921#else
922static int __init l2x0_cache_init(void){ return 0; }
923#endif
924
Praveen Chidambaram78499012011-11-01 17:15:17 -0600925struct msm_rpm_platform_data msm9615_rpm_data __initdata = {
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -0600926 .reg_base_addrs = {
927 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
928 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
929 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
930 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
931 },
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -0600932 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -0800933 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambarame396ce62012-03-30 11:15:57 -0600934 .irq_wakeup = RPM_APCC_CPU0_WAKE_UP_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -0600935 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
936 .ipc_rpm_val = 4,
937 .target_id = {
938 MSM_RPM_MAP(9615, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
939 MSM_RPM_MAP(9615, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
940 MSM_RPM_MAP(9615, INVALIDATE_0, INVALIDATE, 8),
941 MSM_RPM_MAP(9615, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
942 MSM_RPM_MAP(9615, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
943 MSM_RPM_MAP(9615, RPM_CTL, RPM_CTL, 1),
944 MSM_RPM_MAP(9615, CXO_CLK, CXO_CLK, 1),
945 MSM_RPM_MAP(9615, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
946 MSM_RPM_MAP(9615, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
947 MSM_RPM_MAP(9615, SFPB_CLK, SFPB_CLK, 1),
948 MSM_RPM_MAP(9615, CFPB_CLK, CFPB_CLK, 1),
949 MSM_RPM_MAP(9615, EBI1_CLK, EBI1_CLK, 1),
950 MSM_RPM_MAP(9615, SYS_FABRIC_CFG_HALT_0,
951 SYS_FABRIC_CFG_HALT, 2),
952 MSM_RPM_MAP(9615, SYS_FABRIC_CFG_CLKMOD_0,
953 SYS_FABRIC_CFG_CLKMOD, 3),
954 MSM_RPM_MAP(9615, SYS_FABRIC_CFG_IOCTL,
955 SYS_FABRIC_CFG_IOCTL, 1),
956 MSM_RPM_MAP(9615, SYSTEM_FABRIC_ARB_0,
957 SYSTEM_FABRIC_ARB, 27),
958 MSM_RPM_MAP(9615, PM8018_S1_0, PM8018_S1, 2),
959 MSM_RPM_MAP(9615, PM8018_S2_0, PM8018_S2, 2),
960 MSM_RPM_MAP(9615, PM8018_S3_0, PM8018_S3, 2),
961 MSM_RPM_MAP(9615, PM8018_S4_0, PM8018_S4, 2),
962 MSM_RPM_MAP(9615, PM8018_S5_0, PM8018_S5, 2),
963 MSM_RPM_MAP(9615, PM8018_L1_0, PM8018_L1, 2),
964 MSM_RPM_MAP(9615, PM8018_L2_0, PM8018_L2, 2),
965 MSM_RPM_MAP(9615, PM8018_L3_0, PM8018_L3, 2),
966 MSM_RPM_MAP(9615, PM8018_L4_0, PM8018_L4, 2),
967 MSM_RPM_MAP(9615, PM8018_L5_0, PM8018_L5, 2),
968 MSM_RPM_MAP(9615, PM8018_L6_0, PM8018_L6, 2),
969 MSM_RPM_MAP(9615, PM8018_L7_0, PM8018_L7, 2),
970 MSM_RPM_MAP(9615, PM8018_L8_0, PM8018_L8, 2),
971 MSM_RPM_MAP(9615, PM8018_L9_0, PM8018_L9, 2),
972 MSM_RPM_MAP(9615, PM8018_L10_0, PM8018_L10, 2),
973 MSM_RPM_MAP(9615, PM8018_L11_0, PM8018_L11, 2),
974 MSM_RPM_MAP(9615, PM8018_L12_0, PM8018_L12, 2),
975 MSM_RPM_MAP(9615, PM8018_L13_0, PM8018_L13, 2),
976 MSM_RPM_MAP(9615, PM8018_L14_0, PM8018_L14, 2),
977 MSM_RPM_MAP(9615, PM8018_LVS1, PM8018_LVS1, 1),
978 MSM_RPM_MAP(9615, NCP_0, NCP, 2),
979 MSM_RPM_MAP(9615, CXO_BUFFERS, CXO_BUFFERS, 1),
980 MSM_RPM_MAP(9615, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
981 MSM_RPM_MAP(9615, HDMI_SWITCH, HDMI_SWITCH, 1),
982 },
983 .target_status = {
984 MSM_RPM_STATUS_ID_MAP(9615, VERSION_MAJOR),
985 MSM_RPM_STATUS_ID_MAP(9615, VERSION_MINOR),
986 MSM_RPM_STATUS_ID_MAP(9615, VERSION_BUILD),
987 MSM_RPM_STATUS_ID_MAP(9615, SUPPORTED_RESOURCES_0),
988 MSM_RPM_STATUS_ID_MAP(9615, SUPPORTED_RESOURCES_1),
989 MSM_RPM_STATUS_ID_MAP(9615, SUPPORTED_RESOURCES_2),
990 MSM_RPM_STATUS_ID_MAP(9615, RESERVED_SUPPORTED_RESOURCES_0),
991 MSM_RPM_STATUS_ID_MAP(9615, SEQUENCE),
992 MSM_RPM_STATUS_ID_MAP(9615, RPM_CTL),
993 MSM_RPM_STATUS_ID_MAP(9615, CXO_CLK),
994 MSM_RPM_STATUS_ID_MAP(9615, SYSTEM_FABRIC_CLK),
995 MSM_RPM_STATUS_ID_MAP(9615, DAYTONA_FABRIC_CLK),
996 MSM_RPM_STATUS_ID_MAP(9615, SFPB_CLK),
997 MSM_RPM_STATUS_ID_MAP(9615, CFPB_CLK),
998 MSM_RPM_STATUS_ID_MAP(9615, EBI1_CLK),
999 MSM_RPM_STATUS_ID_MAP(9615, SYS_FABRIC_CFG_HALT),
1000 MSM_RPM_STATUS_ID_MAP(9615, SYS_FABRIC_CFG_CLKMOD),
1001 MSM_RPM_STATUS_ID_MAP(9615, SYS_FABRIC_CFG_IOCTL),
1002 MSM_RPM_STATUS_ID_MAP(9615, SYSTEM_FABRIC_ARB),
1003 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S1_0),
1004 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S1_1),
1005 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S2_0),
1006 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S2_1),
1007 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S3_0),
1008 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S3_1),
1009 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S4_0),
1010 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S4_1),
1011 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S5_0),
1012 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S5_1),
1013 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L1_0),
1014 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L1_1),
1015 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L2_0),
1016 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L2_1),
1017 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L3_0),
1018 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L3_1),
1019 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L4_0),
1020 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L4_1),
1021 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L5_0),
1022 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L5_1),
1023 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L6_0),
1024 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L6_1),
1025 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L7_0),
1026 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L7_1),
1027 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L8_0),
1028 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L8_1),
1029 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L9_0),
1030 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L9_1),
1031 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L10_0),
1032 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L10_1),
1033 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L11_0),
1034 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L11_1),
1035 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L12_0),
1036 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L12_1),
1037 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L13_0),
1038 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L13_1),
1039 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L14_0),
1040 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L14_1),
1041 MSM_RPM_STATUS_ID_MAP(9615, PM8018_LVS1),
1042 MSM_RPM_STATUS_ID_MAP(9615, NCP_0),
1043 MSM_RPM_STATUS_ID_MAP(9615, NCP_1),
1044 MSM_RPM_STATUS_ID_MAP(9615, CXO_BUFFERS),
1045 MSM_RPM_STATUS_ID_MAP(9615, USB_OTG_SWITCH),
1046 MSM_RPM_STATUS_ID_MAP(9615, HDMI_SWITCH),
1047 },
1048 .target_ctrl_id = {
1049 MSM_RPM_CTRL_MAP(9615, VERSION_MAJOR),
1050 MSM_RPM_CTRL_MAP(9615, VERSION_MINOR),
1051 MSM_RPM_CTRL_MAP(9615, VERSION_BUILD),
1052 MSM_RPM_CTRL_MAP(9615, REQ_CTX_0),
1053 MSM_RPM_CTRL_MAP(9615, REQ_SEL_0),
1054 MSM_RPM_CTRL_MAP(9615, ACK_CTX_0),
1055 MSM_RPM_CTRL_MAP(9615, ACK_SEL_0),
1056 },
1057 .sel_invalidate = MSM_RPM_9615_SEL_INVALIDATE,
1058 .sel_notification = MSM_RPM_9615_SEL_NOTIFICATION,
1059 .sel_last = MSM_RPM_9615_SEL_LAST,
1060 .ver = {3, 0, 0},
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001061};
1062
Praveen Chidambaram78499012011-11-01 17:15:17 -06001063struct platform_device msm9615_rpm_device = {
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001064 .name = "msm_rpm",
1065 .id = -1,
1066};
1067
Praveen Chidambaram78499012011-11-01 17:15:17 -06001068static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
Maheshkumar Sivasubramanian97450832011-10-31 12:27:25 -06001069 [4] = MSM_GPIO_TO_INT(30),
1070 [5] = MSM_GPIO_TO_INT(59),
1071 [6] = MSM_GPIO_TO_INT(81),
1072 [7] = MSM_GPIO_TO_INT(87),
1073 [8] = MSM_GPIO_TO_INT(86),
1074 [9] = MSM_GPIO_TO_INT(2),
1075 [10] = MSM_GPIO_TO_INT(6),
1076 [11] = MSM_GPIO_TO_INT(10),
1077 [12] = MSM_GPIO_TO_INT(14),
1078 [13] = MSM_GPIO_TO_INT(18),
1079 [14] = MSM_GPIO_TO_INT(7),
1080 [15] = MSM_GPIO_TO_INT(11),
1081 [16] = MSM_GPIO_TO_INT(15),
1082 [19] = MSM_GPIO_TO_INT(26),
1083 [20] = MSM_GPIO_TO_INT(28),
Ofir Cohendca06cb2012-03-08 16:37:45 +02001084 [22] = USB_HSIC_IRQ,
Maheshkumar Sivasubramanian97450832011-10-31 12:27:25 -06001085 [23] = MSM_GPIO_TO_INT(19),
1086 [24] = MSM_GPIO_TO_INT(23),
Maheshkumar Sivasubramanian97450832011-10-31 12:27:25 -06001087 [26] = MSM_GPIO_TO_INT(3),
1088 [27] = MSM_GPIO_TO_INT(68),
1089 [29] = MSM_GPIO_TO_INT(78),
1090 [31] = MSM_GPIO_TO_INT(0),
1091 [32] = MSM_GPIO_TO_INT(4),
1092 [33] = MSM_GPIO_TO_INT(22),
1093 [34] = MSM_GPIO_TO_INT(17),
1094 [37] = MSM_GPIO_TO_INT(20),
1095 [39] = MSM_GPIO_TO_INT(84),
Mahesh Sivasubramanian4ce82182012-01-04 14:34:42 -07001096 [40] = USB1_HS_IRQ,
Maheshkumar Sivasubramanian97450832011-10-31 12:27:25 -06001097 [42] = MSM_GPIO_TO_INT(24),
1098 [43] = MSM_GPIO_TO_INT(79),
1099 [44] = MSM_GPIO_TO_INT(80),
1100 [45] = MSM_GPIO_TO_INT(82),
1101 [46] = MSM_GPIO_TO_INT(85),
1102 [47] = MSM_GPIO_TO_INT(45),
1103 [48] = MSM_GPIO_TO_INT(50),
1104 [49] = MSM_GPIO_TO_INT(51),
1105 [50] = MSM_GPIO_TO_INT(69),
1106 [51] = MSM_GPIO_TO_INT(77),
1107 [52] = MSM_GPIO_TO_INT(1),
1108 [53] = MSM_GPIO_TO_INT(5),
1109 [54] = MSM_GPIO_TO_INT(40),
1110 [55] = MSM_GPIO_TO_INT(27),
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001111};
1112
Praveen Chidambaram78499012011-11-01 17:15:17 -06001113static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001114 TLMM_MSM_SUMMARY_IRQ,
1115 RPM_APCC_CPU0_GP_HIGH_IRQ,
1116 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
1117 RPM_APCC_CPU0_GP_LOW_IRQ,
1118 RPM_APCC_CPU0_WAKE_UP_IRQ,
Mahesh Sivasubramaniandbf2bb62011-12-12 16:03:40 -07001119 MSS_TO_APPS_IRQ_0,
1120 MSS_TO_APPS_IRQ_1,
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001121 LPASS_SCSS_GP_LOW_IRQ,
1122 LPASS_SCSS_GP_MEDIUM_IRQ,
1123 LPASS_SCSS_GP_HIGH_IRQ,
1124 SPS_MTI_31,
Mahesh Sivasubramaniandbf2bb62011-12-12 16:03:40 -07001125 A2_BAM_IRQ,
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001126};
1127
Praveen Chidambaram78499012011-11-01 17:15:17 -06001128struct msm_mpm_device_data msm9615_mpm_dev_data __initdata = {
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001129 .irqs_m2a = msm_mpm_irqs_m2a,
1130 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
1131 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
1132 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
1133 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
1134 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
1135 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
1136 .mpm_apps_ipc_val = BIT(1),
1137 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -06001138};
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001139
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -06001140static uint8_t spm_wfi_cmd_sequence[] __initdata = {
Maheshkumar Sivasubramanian343c9912011-10-17 11:00:33 -06001141 0x00, 0x03, 0x00, 0x0f,
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -06001142};
1143
1144static uint8_t spm_power_collapse_without_rpm[] __initdata = {
Maheshkumar Sivasubramanian343c9912011-10-17 11:00:33 -06001145 0x34, 0x24, 0x14, 0x04,
1146 0x54, 0x03, 0x54, 0x04,
1147 0x14, 0x24, 0x3e, 0x0f,
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -06001148};
1149
1150static uint8_t spm_power_collapse_with_rpm[] __initdata = {
Maheshkumar Sivasubramanian343c9912011-10-17 11:00:33 -06001151 0x34, 0x24, 0x14, 0x04,
1152 0x54, 0x07, 0x54, 0x04,
1153 0x14, 0x24, 0x3e, 0x0f,
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -06001154};
1155
1156static struct msm_spm_seq_entry msm_spm_seq_list[] __initdata = {
1157 [0] = {
1158 .mode = MSM_SPM_MODE_CLOCK_GATING,
1159 .notify_rpm = false,
1160 .cmd = spm_wfi_cmd_sequence,
1161 },
1162 [1] = {
1163 .mode = MSM_SPM_MODE_POWER_COLLAPSE,
1164 .notify_rpm = false,
1165 .cmd = spm_power_collapse_without_rpm,
1166 },
1167 [2] = {
1168 .mode = MSM_SPM_MODE_POWER_COLLAPSE,
1169 .notify_rpm = true,
1170 .cmd = spm_power_collapse_with_rpm,
1171 },
1172};
1173
1174static struct msm_spm_platform_data msm_spm_data[] __initdata = {
1175 [0] = {
1176 .reg_base_addr = MSM_SAW0_BASE,
1177 .reg_init_values[MSM_SPM_REG_SAW2_SPM_CTL] = 0x01,
Maheshkumar Sivasubramanian343c9912011-10-17 11:00:33 -06001178 .reg_init_values[MSM_SPM_REG_SAW2_CFG] = 0x1001,
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -06001179 .num_modes = ARRAY_SIZE(msm_spm_seq_list),
1180 .modes = msm_spm_seq_list,
1181 },
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001182};
1183
1184static struct msm_rpmrs_level msm_rpmrs_levels[] __initdata = {
1185 {
1186 MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT,
1187 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
1188 true,
Maheshkumar Sivasubramanian634e4f62011-10-17 15:49:11 -06001189 100, 8000, 100000, 1,
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001190 },
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001191 {
1192 MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE,
1193 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
1194 true,
Maheshkumar Sivasubramanian634e4f62011-10-17 15:49:11 -06001195 2000, 5000, 60100000, 3000,
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001196 },
1197 {
1198 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1199 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
1200 false,
Maheshkumar Sivasubramanian634e4f62011-10-17 15:49:11 -06001201 6300, 5000, 60350000, 3500,
1202 },
1203 {
1204 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1205 MSM_RPMRS_LIMITS(OFF, HSFS_OPEN, MAX, ACTIVE),
1206 false,
1207 13300, 2000, 71850000, 6800,
1208 },
1209 {
1210 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1211 MSM_RPMRS_LIMITS(OFF, HSFS_OPEN, RET_HIGH, RET_LOW),
1212 false,
1213 28300, 0, 76350000, 9800,
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001214 },
1215};
1216
Praveen Chidambaram78499012011-11-01 17:15:17 -06001217static struct msm_rpmrs_platform_data msm_rpmrs_data __initdata = {
1218 .levels = &msm_rpmrs_levels[0],
1219 .num_levels = ARRAY_SIZE(msm_rpmrs_levels),
1220 .vdd_mem_levels = {
1221 [MSM_RPMRS_VDD_MEM_RET_LOW] = 750000,
1222 [MSM_RPMRS_VDD_MEM_RET_HIGH] = 750000,
1223 [MSM_RPMRS_VDD_MEM_ACTIVE] = 1050000,
1224 [MSM_RPMRS_VDD_MEM_MAX] = 1150000,
1225 },
1226 .vdd_dig_levels = {
1227 [MSM_RPMRS_VDD_DIG_RET_LOW] = 500000,
1228 [MSM_RPMRS_VDD_DIG_RET_HIGH] = 750000,
1229 [MSM_RPMRS_VDD_DIG_ACTIVE] = 950000,
1230 [MSM_RPMRS_VDD_DIG_MAX] = 1150000,
1231 },
1232 .vdd_mask = 0x7FFFFF,
1233 .rpmrs_target_id = {
1234 [MSM_RPMRS_ID_PXO_CLK] = MSM_RPM_ID_CXO_CLK,
1235 [MSM_RPMRS_ID_L2_CACHE_CTL] = MSM_RPM_ID_LAST,
1236 [MSM_RPMRS_ID_VDD_DIG_0] = MSM_RPM_ID_PM8018_S1_0,
1237 [MSM_RPMRS_ID_VDD_DIG_1] = MSM_RPM_ID_PM8018_S1_1,
1238 [MSM_RPMRS_ID_VDD_MEM_0] = MSM_RPM_ID_PM8018_L9_0,
1239 [MSM_RPMRS_ID_VDD_MEM_1] = MSM_RPM_ID_PM8018_L9_1,
1240 [MSM_RPMRS_ID_RPM_CTL] = MSM_RPM_ID_RPM_CTL,
1241 },
1242};
1243
1244static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
1245 .phys_addr_base = 0x0010D204,
1246 .phys_size = SZ_8K,
1247};
1248
1249struct platform_device msm9615_rpm_stat_device = {
1250 .name = "msm_rpm_stat",
1251 .id = -1,
1252 .dev = {
1253 .platform_data = &msm_rpm_stat_pdata,
1254 },
1255};
1256
1257static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
1258 .phys_addr_base = 0x0010AC00,
1259 .reg_offsets = {
1260 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
1261 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
1262 },
1263 .phys_size = SZ_8K,
1264 .log_len = 4096, /* log's buffer length in bytes */
1265 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
1266};
1267
1268struct platform_device msm9615_rpm_log_device = {
1269 .name = "msm_rpm_log",
1270 .id = -1,
1271 .dev = {
1272 .platform_data = &msm_rpm_log_pdata,
1273 },
1274};
1275
Ofir Cohen94213a72012-05-03 14:26:32 +03001276uint32_t __init msm9615_rpm_get_swfi_latency(void)
1277{
1278 int i;
1279
1280 for (i = 0; i < ARRAY_SIZE(msm_rpmrs_levels); i++) {
1281 if (msm_rpmrs_levels[i].sleep_mode ==
1282 MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT)
1283 return msm_rpmrs_levels[i].latency_us;
1284 }
1285 return 0;
1286}
1287
1288struct android_usb_platform_data msm_android_usb_pdata;
1289
1290struct platform_device msm_android_usb_device = {
1291 .name = "android_usb",
1292 .id = -1,
1293 .dev = {
1294 .platform_data = &msm_android_usb_pdata,
1295 },
1296};
1297
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001298void __init msm9615_device_init(void)
1299{
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -06001300 msm_spm_init(msm_spm_data, ARRAY_SIZE(msm_spm_data));
Praveen Chidambaram78499012011-11-01 17:15:17 -06001301 BUG_ON(msm_rpm_init(&msm9615_rpm_data));
1302 BUG_ON(msm_rpmrs_levels_init(&msm_rpmrs_data));
Ofir Cohen94213a72012-05-03 14:26:32 +03001303 msm_android_usb_pdata.swfi_latency =
1304 msm_rpmrs_levels[0].latency_us;
1305
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001306}
1307
Jeff Hugo56b933a2011-09-28 14:42:05 -06001308#define MSM_SHARED_RAM_PHYS 0x40000000
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001309void __init msm9615_map_io(void)
1310{
Jeff Hugo56b933a2011-09-28 14:42:05 -06001311 msm_shared_ram_phys = MSM_SHARED_RAM_PHYS;
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001312 msm_map_msm9615_io();
Rohit Vaswanif0ce9ae2011-08-23 22:18:38 -07001313 l2x0_cache_init();
Jeff Ohlstein3a77f9f2011-09-06 14:50:20 -07001314 if (socinfo_init() < 0)
1315 pr_err("socinfo_init() failed!\n");
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001316}
1317
1318void __init msm9615_init_irq(void)
1319{
Praveen Chidambaram78499012011-11-01 17:15:17 -06001320 struct msm_mpm_device_data *data = NULL;
1321
1322#ifdef CONFIG_MSM_MPM
1323 data = &msm9615_mpm_dev_data;
1324#endif
1325
1326 msm_mpm_irq_extn_init(data);
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001327 gic_init(0, GIC_PPI_START, MSM_QGIC_DIST_BASE,
1328 (void *)MSM_QGIC_CPU_BASE);
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001329}
Gagan Mac7a827642011-09-22 19:42:21 -06001330
1331struct platform_device msm_bus_9615_sys_fabric = {
1332 .name = "msm_bus_fabric",
1333 .id = MSM_BUS_FAB_SYSTEM,
1334};
1335
1336struct platform_device msm_bus_def_fab = {
1337 .name = "msm_bus_fabric",
1338 .id = MSM_BUS_FAB_DEFAULT,
1339};
Zhang Chang Kenc2f2bcc2012-03-30 18:32:02 -04001340
1341#ifdef CONFIG_FB_MSM_EBI2
1342static void __init msm_register_device(struct platform_device *pdev, void *data)
1343{
1344 int ret;
1345
1346 pdev->dev.platform_data = data;
1347
1348 ret = platform_device_register(pdev);
1349 if (ret)
1350 dev_err(&pdev->dev,
1351 "%s: platform_device_register() failed = %d\n",
1352 __func__, ret);
1353}
1354
1355void __init msm_fb_register_device(char *name, void *data)
1356{
1357 if (!strncmp(name, "ebi2", 4))
1358 msm_register_device(&msm_ebi2_lcdc_device, data);
1359 else
1360 pr_err("%s: unknown device! %s\n", __func__, name);
1361}
1362#endif