blob: 0f6d55fdbfc066c7d500ce904b822fbfd14632ba [file] [log] [blame]
Rajeshwar Kurapatyc155c352011-12-17 06:35:32 +05301/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
Deepak Kotur12301a72011-11-09 18:30:29 -080018#include <linux/ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070019#include <linux/gpio.h>
20#include <asm/clkdev.h>
21#include <linux/msm_kgsl.h>
22#include <linux/android_pmem.h>
23#include <mach/irqs-8960.h>
Mayank Rana9f51f582011-08-04 18:35:59 +053024#include <mach/dma.h>
25#include <linux/dma-mapping.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070026#include <mach/board.h>
27#include <mach/msm_iomap.h>
28#include <mach/msm_hsusb.h>
29#include <mach/msm_sps.h>
30#include <mach/rpm.h>
31#include <mach/msm_bus_board.h>
32#include <mach/msm_memtypes.h>
Eric Holmberg023d25c2012-03-01 12:27:55 -070033#include <mach/msm_smd.h>
Lucille Sylvester6e362412011-12-09 16:21:42 -070034#include <mach/msm_dcvs.h>
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -070035#include <sound/msm-dai-q6.h>
36#include <sound/apr_audio.h>
Joel Nidera1261942011-09-12 16:30:09 +030037#include <mach/msm_tsif.h>
Pratik Patel1403f2a2012-03-21 10:10:00 -070038#include <mach/qdss.h>
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -070039#include <mach/msm_serial_hs_lite.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070040#include "clock.h"
41#include "devices.h"
42#include "devices-msm8x60.h"
43#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070044#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060045#include "rpm_log.h"
Praveen Chidambaram7a712232011-10-28 13:39:45 -060046#include "rpm_stats.h"
Stephen Boydeb819882011-08-29 14:46:30 -070047#include "pil-q6v4.h"
48#include "scm-pas.h"
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -070049#include <mach/msm_dcvs.h>
Laura Abbott0577d7b2012-04-17 11:14:30 -070050#include <mach/iommu_domains.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070051
52#ifdef CONFIG_MSM_MPM
Subhash Jadavani909e04f2012-04-12 10:52:50 +053053#include <mach/mpm.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070054#endif
55#ifdef CONFIG_MSM_DSPS
56#include <mach/msm_dsps.h>
57#endif
58
59
60/* Address of GSBI blocks */
61#define MSM_GSBI1_PHYS 0x16000000
62#define MSM_GSBI2_PHYS 0x16100000
63#define MSM_GSBI3_PHYS 0x16200000
64#define MSM_GSBI4_PHYS 0x16300000
65#define MSM_GSBI5_PHYS 0x16400000
66#define MSM_GSBI6_PHYS 0x16500000
67#define MSM_GSBI7_PHYS 0x16600000
68#define MSM_GSBI8_PHYS 0x1A000000
69#define MSM_GSBI9_PHYS 0x1A100000
70#define MSM_GSBI10_PHYS 0x1A200000
71#define MSM_GSBI11_PHYS 0x12440000
72#define MSM_GSBI12_PHYS 0x12480000
73
74#define MSM_UART2DM_PHYS (MSM_GSBI2_PHYS + 0x40000)
75#define MSM_UART5DM_PHYS (MSM_GSBI5_PHYS + 0x40000)
Mayank Rana9f51f582011-08-04 18:35:59 +053076#define MSM_UART6DM_PHYS (MSM_GSBI6_PHYS + 0x40000)
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -070077#define MSM_UART8DM_PHYS (MSM_GSBI8_PHYS + 0x40000)
Mayank Ranae009c922012-03-22 03:02:06 +053078#define MSM_UART9DM_PHYS (MSM_GSBI9_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070079
80/* GSBI QUP devices */
81#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x80000)
82#define MSM_GSBI2_QUP_PHYS (MSM_GSBI2_PHYS + 0x80000)
83#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
84#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
85#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
86#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
87#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
88#define MSM_GSBI8_QUP_PHYS (MSM_GSBI8_PHYS + 0x80000)
89#define MSM_GSBI9_QUP_PHYS (MSM_GSBI9_PHYS + 0x80000)
90#define MSM_GSBI10_QUP_PHYS (MSM_GSBI10_PHYS + 0x80000)
91#define MSM_GSBI11_QUP_PHYS (MSM_GSBI11_PHYS + 0x20000)
92#define MSM_GSBI12_QUP_PHYS (MSM_GSBI12_PHYS + 0x20000)
93#define MSM_QUP_SIZE SZ_4K
94
95#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
96#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
97#define MSM_PMIC_SSBI_SIZE SZ_4K
98
Stepan Moskovchenkobe5b45a2011-10-17 19:33:34 -070099#define MSM8960_HSUSB_PHYS 0x12500000
100#define MSM8960_HSUSB_SIZE SZ_4K
101
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700102static struct resource resources_otg[] = {
103 {
104 .start = MSM8960_HSUSB_PHYS,
105 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE,
106 .flags = IORESOURCE_MEM,
107 },
108 {
109 .start = USB1_HS_IRQ,
110 .end = USB1_HS_IRQ,
111 .flags = IORESOURCE_IRQ,
112 },
113};
114
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700115struct platform_device msm8960_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700116 .name = "msm_otg",
117 .id = -1,
118 .num_resources = ARRAY_SIZE(resources_otg),
119 .resource = resources_otg,
120 .dev = {
121 .coherent_dma_mask = 0xffffffff,
122 },
123};
124
125static struct resource resources_hsusb[] = {
126 {
127 .start = MSM8960_HSUSB_PHYS,
128 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE,
129 .flags = IORESOURCE_MEM,
130 },
131 {
132 .start = USB1_HS_IRQ,
133 .end = USB1_HS_IRQ,
134 .flags = IORESOURCE_IRQ,
135 },
136};
137
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700138struct platform_device msm8960_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700139 .name = "msm_hsusb",
140 .id = -1,
141 .num_resources = ARRAY_SIZE(resources_hsusb),
142 .resource = resources_hsusb,
143 .dev = {
144 .coherent_dma_mask = 0xffffffff,
145 },
146};
147
148static struct resource resources_hsusb_host[] = {
149 {
150 .start = MSM8960_HSUSB_PHYS,
151 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE - 1,
152 .flags = IORESOURCE_MEM,
153 },
154 {
155 .start = USB1_HS_IRQ,
156 .end = USB1_HS_IRQ,
157 .flags = IORESOURCE_IRQ,
158 },
159};
160
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530161static u64 dma_mask = DMA_BIT_MASK(32);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700162struct platform_device msm_device_hsusb_host = {
163 .name = "msm_hsusb_host",
164 .id = -1,
165 .num_resources = ARRAY_SIZE(resources_hsusb_host),
166 .resource = resources_hsusb_host,
167 .dev = {
168 .dma_mask = &dma_mask,
169 .coherent_dma_mask = 0xffffffff,
170 },
171};
172
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530173static struct resource resources_hsic_host[] = {
174 {
Stepan Moskovchenko8e06ae62011-10-17 18:01:29 -0700175 .start = 0x12520000,
176 .end = 0x12520000 + SZ_4K - 1,
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530177 .flags = IORESOURCE_MEM,
178 },
179 {
180 .start = USB_HSIC_IRQ,
181 .end = USB_HSIC_IRQ,
182 .flags = IORESOURCE_IRQ,
183 },
Vamsi Krishna34f01582011-12-14 19:54:42 -0800184 {
185 .start = MSM_GPIO_TO_INT(69),
186 .end = MSM_GPIO_TO_INT(69),
187 .name = "peripheral_status_irq",
188 .flags = IORESOURCE_IRQ,
189 },
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530190};
191
192struct platform_device msm_device_hsic_host = {
193 .name = "msm_hsic_host",
194 .id = -1,
195 .num_resources = ARRAY_SIZE(resources_hsic_host),
196 .resource = resources_hsic_host,
197 .dev = {
198 .dma_mask = &dma_mask,
199 .coherent_dma_mask = DMA_BIT_MASK(32),
200 },
201};
202
Mona Hossain11c03ac2011-10-26 12:42:10 -0700203#define SHARED_IMEM_TZ_BASE 0x2a03f720
204static struct resource tzlog_resources[] = {
205 {
206 .start = SHARED_IMEM_TZ_BASE,
207 .end = SHARED_IMEM_TZ_BASE + SZ_4K - 1,
208 .flags = IORESOURCE_MEM,
209 },
210};
211
212struct platform_device msm_device_tz_log = {
213 .name = "tz_log",
214 .id = 0,
215 .num_resources = ARRAY_SIZE(tzlog_resources),
216 .resource = tzlog_resources,
217};
218
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700219static struct resource resources_uart_gsbi2[] = {
220 {
221 .start = MSM8960_GSBI2_UARTDM_IRQ,
222 .end = MSM8960_GSBI2_UARTDM_IRQ,
223 .flags = IORESOURCE_IRQ,
224 },
225 {
226 .start = MSM_UART2DM_PHYS,
227 .end = MSM_UART2DM_PHYS + PAGE_SIZE - 1,
228 .name = "uartdm_resource",
229 .flags = IORESOURCE_MEM,
230 },
231 {
232 .start = MSM_GSBI2_PHYS,
233 .end = MSM_GSBI2_PHYS + PAGE_SIZE - 1,
234 .name = "gsbi_resource",
235 .flags = IORESOURCE_MEM,
236 },
237};
238
239struct platform_device msm8960_device_uart_gsbi2 = {
240 .name = "msm_serial_hsl",
241 .id = 0,
242 .num_resources = ARRAY_SIZE(resources_uart_gsbi2),
243 .resource = resources_uart_gsbi2,
244};
Mayank Rana9f51f582011-08-04 18:35:59 +0530245/* GSBI 6 used into UARTDM Mode */
246static struct resource msm_uart_dm6_resources[] = {
247 {
248 .start = MSM_UART6DM_PHYS,
249 .end = MSM_UART6DM_PHYS + PAGE_SIZE - 1,
250 .name = "uartdm_resource",
251 .flags = IORESOURCE_MEM,
252 },
253 {
254 .start = GSBI6_UARTDM_IRQ,
255 .end = GSBI6_UARTDM_IRQ,
256 .flags = IORESOURCE_IRQ,
257 },
258 {
259 .start = MSM_GSBI6_PHYS,
260 .end = MSM_GSBI6_PHYS + 4 - 1,
261 .name = "gsbi_resource",
262 .flags = IORESOURCE_MEM,
263 },
264 {
265 .start = DMOV_HSUART_GSBI6_TX_CHAN,
266 .end = DMOV_HSUART_GSBI6_RX_CHAN,
267 .name = "uartdm_channels",
268 .flags = IORESOURCE_DMA,
269 },
270 {
271 .start = DMOV_HSUART_GSBI6_TX_CRCI,
272 .end = DMOV_HSUART_GSBI6_RX_CRCI,
273 .name = "uartdm_crci",
274 .flags = IORESOURCE_DMA,
275 },
276};
277static u64 msm_uart_dm6_dma_mask = DMA_BIT_MASK(32);
278struct platform_device msm_device_uart_dm6 = {
279 .name = "msm_serial_hs",
280 .id = 0,
281 .num_resources = ARRAY_SIZE(msm_uart_dm6_resources),
282 .resource = msm_uart_dm6_resources,
283 .dev = {
284 .dma_mask = &msm_uart_dm6_dma_mask,
285 .coherent_dma_mask = DMA_BIT_MASK(32),
286 },
287};
Mayank Ranae009c922012-03-22 03:02:06 +0530288/*
289 * GSBI 9 used into UARTDM Mode
290 * For 8960 Fusion 2.2 Primary IPC
291 */
292static struct resource msm_uart_dm9_resources[] = {
293 {
294 .start = MSM_UART9DM_PHYS,
295 .end = MSM_UART9DM_PHYS + PAGE_SIZE - 1,
296 .name = "uartdm_resource",
297 .flags = IORESOURCE_MEM,
298 },
299 {
300 .start = GSBI9_UARTDM_IRQ,
301 .end = GSBI9_UARTDM_IRQ,
302 .flags = IORESOURCE_IRQ,
303 },
304 {
305 .start = MSM_GSBI9_PHYS,
306 .end = MSM_GSBI9_PHYS + 4 - 1,
307 .name = "gsbi_resource",
308 .flags = IORESOURCE_MEM,
309 },
310 {
311 .start = DMOV_HSUART_GSBI9_TX_CHAN,
312 .end = DMOV_HSUART_GSBI9_RX_CHAN,
313 .name = "uartdm_channels",
314 .flags = IORESOURCE_DMA,
315 },
316 {
317 .start = DMOV_HSUART_GSBI9_TX_CRCI,
318 .end = DMOV_HSUART_GSBI9_RX_CRCI,
319 .name = "uartdm_crci",
320 .flags = IORESOURCE_DMA,
321 },
322};
323static u64 msm_uart_dm9_dma_mask = DMA_BIT_MASK(32);
324struct platform_device msm_device_uart_dm9 = {
325 .name = "msm_serial_hs",
326 .id = 1,
327 .num_resources = ARRAY_SIZE(msm_uart_dm9_resources),
328 .resource = msm_uart_dm9_resources,
329 .dev = {
330 .dma_mask = &msm_uart_dm9_dma_mask,
331 .coherent_dma_mask = DMA_BIT_MASK(32),
332 },
333};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700334
335static struct resource resources_uart_gsbi5[] = {
336 {
337 .start = GSBI5_UARTDM_IRQ,
338 .end = GSBI5_UARTDM_IRQ,
339 .flags = IORESOURCE_IRQ,
340 },
341 {
342 .start = MSM_UART5DM_PHYS,
343 .end = MSM_UART5DM_PHYS + PAGE_SIZE - 1,
344 .name = "uartdm_resource",
345 .flags = IORESOURCE_MEM,
346 },
347 {
348 .start = MSM_GSBI5_PHYS,
349 .end = MSM_GSBI5_PHYS + PAGE_SIZE - 1,
350 .name = "gsbi_resource",
351 .flags = IORESOURCE_MEM,
352 },
353};
354
355struct platform_device msm8960_device_uart_gsbi5 = {
356 .name = "msm_serial_hsl",
357 .id = 0,
358 .num_resources = ARRAY_SIZE(resources_uart_gsbi5),
359 .resource = resources_uart_gsbi5,
360};
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -0700361
362static struct msm_serial_hslite_platform_data uart_gsbi8_pdata = {
363 .line = 0,
364};
365
366static struct resource resources_uart_gsbi8[] = {
367 {
368 .start = GSBI8_UARTDM_IRQ,
369 .end = GSBI8_UARTDM_IRQ,
370 .flags = IORESOURCE_IRQ,
371 },
372 {
373 .start = MSM_UART8DM_PHYS,
374 .end = MSM_UART8DM_PHYS + PAGE_SIZE - 1,
375 .name = "uartdm_resource",
376 .flags = IORESOURCE_MEM,
377 },
378 {
379 .start = MSM_GSBI8_PHYS,
380 .end = MSM_GSBI8_PHYS + PAGE_SIZE - 1,
381 .name = "gsbi_resource",
382 .flags = IORESOURCE_MEM,
383 },
384};
385
386struct platform_device msm8960_device_uart_gsbi8 = {
387 .name = "msm_serial_hsl",
388 .id = 1,
389 .num_resources = ARRAY_SIZE(resources_uart_gsbi8),
390 .resource = resources_uart_gsbi8,
391 .dev.platform_data = &uart_gsbi8_pdata,
392};
393
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700394/* MSM Video core device */
395#ifdef CONFIG_MSM_BUS_SCALING
396static struct msm_bus_vectors vidc_init_vectors[] = {
397 {
398 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
399 .dst = MSM_BUS_SLAVE_EBI_CH0,
400 .ab = 0,
401 .ib = 0,
402 },
403 {
404 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
405 .dst = MSM_BUS_SLAVE_EBI_CH0,
406 .ab = 0,
407 .ib = 0,
408 },
409 {
410 .src = MSM_BUS_MASTER_AMPSS_M0,
411 .dst = MSM_BUS_SLAVE_EBI_CH0,
412 .ab = 0,
413 .ib = 0,
414 },
415 {
416 .src = MSM_BUS_MASTER_AMPSS_M0,
417 .dst = MSM_BUS_SLAVE_EBI_CH0,
418 .ab = 0,
419 .ib = 0,
420 },
421};
422static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
423 {
424 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
425 .dst = MSM_BUS_SLAVE_EBI_CH0,
426 .ab = 54525952,
427 .ib = 436207616,
428 },
429 {
430 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
431 .dst = MSM_BUS_SLAVE_EBI_CH0,
432 .ab = 72351744,
433 .ib = 289406976,
434 },
435 {
436 .src = MSM_BUS_MASTER_AMPSS_M0,
437 .dst = MSM_BUS_SLAVE_EBI_CH0,
438 .ab = 500000,
439 .ib = 1000000,
440 },
441 {
442 .src = MSM_BUS_MASTER_AMPSS_M0,
443 .dst = MSM_BUS_SLAVE_EBI_CH0,
444 .ab = 500000,
445 .ib = 1000000,
446 },
447};
448static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
449 {
450 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
451 .dst = MSM_BUS_SLAVE_EBI_CH0,
452 .ab = 40894464,
453 .ib = 327155712,
454 },
455 {
456 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
457 .dst = MSM_BUS_SLAVE_EBI_CH0,
458 .ab = 48234496,
459 .ib = 192937984,
460 },
461 {
462 .src = MSM_BUS_MASTER_AMPSS_M0,
463 .dst = MSM_BUS_SLAVE_EBI_CH0,
464 .ab = 500000,
465 .ib = 2000000,
466 },
467 {
468 .src = MSM_BUS_MASTER_AMPSS_M0,
469 .dst = MSM_BUS_SLAVE_EBI_CH0,
470 .ab = 500000,
471 .ib = 2000000,
472 },
473};
474static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
475 {
476 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
477 .dst = MSM_BUS_SLAVE_EBI_CH0,
478 .ab = 163577856,
479 .ib = 1308622848,
480 },
481 {
482 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
483 .dst = MSM_BUS_SLAVE_EBI_CH0,
484 .ab = 219152384,
485 .ib = 876609536,
486 },
487 {
488 .src = MSM_BUS_MASTER_AMPSS_M0,
489 .dst = MSM_BUS_SLAVE_EBI_CH0,
490 .ab = 1750000,
491 .ib = 3500000,
492 },
493 {
494 .src = MSM_BUS_MASTER_AMPSS_M0,
495 .dst = MSM_BUS_SLAVE_EBI_CH0,
496 .ab = 1750000,
497 .ib = 3500000,
498 },
499};
500static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
501 {
502 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
503 .dst = MSM_BUS_SLAVE_EBI_CH0,
504 .ab = 121634816,
505 .ib = 973078528,
506 },
507 {
508 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
509 .dst = MSM_BUS_SLAVE_EBI_CH0,
510 .ab = 155189248,
511 .ib = 620756992,
512 },
513 {
514 .src = MSM_BUS_MASTER_AMPSS_M0,
515 .dst = MSM_BUS_SLAVE_EBI_CH0,
516 .ab = 1750000,
517 .ib = 7000000,
518 },
519 {
520 .src = MSM_BUS_MASTER_AMPSS_M0,
521 .dst = MSM_BUS_SLAVE_EBI_CH0,
522 .ab = 1750000,
523 .ib = 7000000,
524 },
525};
526static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
527 {
528 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
529 .dst = MSM_BUS_SLAVE_EBI_CH0,
530 .ab = 372244480,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700531 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700532 },
533 {
534 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
535 .dst = MSM_BUS_SLAVE_EBI_CH0,
536 .ab = 501219328,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700537 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700538 },
539 {
540 .src = MSM_BUS_MASTER_AMPSS_M0,
541 .dst = MSM_BUS_SLAVE_EBI_CH0,
542 .ab = 2500000,
543 .ib = 5000000,
544 },
545 {
546 .src = MSM_BUS_MASTER_AMPSS_M0,
547 .dst = MSM_BUS_SLAVE_EBI_CH0,
548 .ab = 2500000,
549 .ib = 5000000,
550 },
551};
552static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
553 {
554 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
555 .dst = MSM_BUS_SLAVE_EBI_CH0,
556 .ab = 222298112,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700557 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700558 },
559 {
560 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
561 .dst = MSM_BUS_SLAVE_EBI_CH0,
562 .ab = 330301440,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700563 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700564 },
565 {
566 .src = MSM_BUS_MASTER_AMPSS_M0,
567 .dst = MSM_BUS_SLAVE_EBI_CH0,
568 .ab = 2500000,
569 .ib = 700000000,
570 },
571 {
572 .src = MSM_BUS_MASTER_AMPSS_M0,
573 .dst = MSM_BUS_SLAVE_EBI_CH0,
574 .ab = 2500000,
575 .ib = 10000000,
576 },
577};
578
579static struct msm_bus_paths vidc_bus_client_config[] = {
580 {
581 ARRAY_SIZE(vidc_init_vectors),
582 vidc_init_vectors,
583 },
584 {
585 ARRAY_SIZE(vidc_venc_vga_vectors),
586 vidc_venc_vga_vectors,
587 },
588 {
589 ARRAY_SIZE(vidc_vdec_vga_vectors),
590 vidc_vdec_vga_vectors,
591 },
592 {
593 ARRAY_SIZE(vidc_venc_720p_vectors),
594 vidc_venc_720p_vectors,
595 },
596 {
597 ARRAY_SIZE(vidc_vdec_720p_vectors),
598 vidc_vdec_720p_vectors,
599 },
600 {
601 ARRAY_SIZE(vidc_venc_1080p_vectors),
602 vidc_venc_1080p_vectors,
603 },
604 {
605 ARRAY_SIZE(vidc_vdec_1080p_vectors),
606 vidc_vdec_1080p_vectors,
607 },
608};
609
610static struct msm_bus_scale_pdata vidc_bus_client_data = {
611 vidc_bus_client_config,
612 ARRAY_SIZE(vidc_bus_client_config),
613 .name = "vidc",
614};
615#endif
616
Mona Hossain9c430e32011-07-27 11:04:47 -0700617#ifdef CONFIG_HW_RANDOM_MSM
618/* PRNG device */
619#define MSM_PRNG_PHYS 0x1A500000
620static struct resource rng_resources = {
621 .flags = IORESOURCE_MEM,
622 .start = MSM_PRNG_PHYS,
623 .end = MSM_PRNG_PHYS + SZ_512 - 1,
624};
625
626struct platform_device msm_device_rng = {
627 .name = "msm_rng",
628 .id = 0,
629 .num_resources = 1,
630 .resource = &rng_resources,
631};
632#endif
633
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700634#define MSM_VIDC_BASE_PHYS 0x04400000
635#define MSM_VIDC_BASE_SIZE 0x00100000
636
637static struct resource msm_device_vidc_resources[] = {
638 {
639 .start = MSM_VIDC_BASE_PHYS,
640 .end = MSM_VIDC_BASE_PHYS + MSM_VIDC_BASE_SIZE - 1,
641 .flags = IORESOURCE_MEM,
642 },
643 {
644 .start = VCODEC_IRQ,
645 .end = VCODEC_IRQ,
646 .flags = IORESOURCE_IRQ,
647 },
648};
649
650struct msm_vidc_platform_data vidc_platform_data = {
651#ifdef CONFIG_MSM_BUS_SCALING
652 .vidc_bus_client_pdata = &vidc_bus_client_data,
653#endif
Deepak Koturcb4f6722011-10-31 14:06:57 -0700654#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
Olav Hauganb5be7992011-11-18 14:29:02 -0800655 .memtype = ION_CP_MM_HEAP_ID,
Deepak Koturcb4f6722011-10-31 14:06:57 -0700656 .enable_ion = 1,
Deepak kotur5f10b272012-03-15 22:01:39 -0700657 .cp_enabled = 1,
Deepak Koturcb4f6722011-10-31 14:06:57 -0700658#else
Deepak Kotur12301a72011-11-09 18:30:29 -0800659 .memtype = MEMTYPE_EBI1,
Deepak Koturcb4f6722011-10-31 14:06:57 -0700660 .enable_ion = 0,
661#endif
Deepika Pepakayalabebc7622011-12-01 15:13:43 -0800662 .disable_dmx = 0,
Rajeshwar Kurapatyc155c352011-12-17 06:35:32 +0530663 .disable_fullhd = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700664};
665
666struct platform_device msm_device_vidc = {
667 .name = "msm_vidc",
668 .id = 0,
669 .num_resources = ARRAY_SIZE(msm_device_vidc_resources),
670 .resource = msm_device_vidc_resources,
671 .dev = {
672 .platform_data = &vidc_platform_data,
673 },
674};
675
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700676#define MSM_SDC1_BASE 0x12400000
677#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
678#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
679#define MSM_SDC2_BASE 0x12140000
680#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
681#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
682#define MSM_SDC2_BASE 0x12140000
683#define MSM_SDC3_BASE 0x12180000
684#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
685#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
686#define MSM_SDC4_BASE 0x121C0000
687#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
688#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
689#define MSM_SDC5_BASE 0x12200000
690#define MSM_SDC5_DML_BASE (MSM_SDC5_BASE + 0x800)
691#define MSM_SDC5_BAM_BASE (MSM_SDC5_BASE + 0x2000)
692
693static struct resource resources_sdc1[] = {
694 {
695 .name = "core_mem",
696 .flags = IORESOURCE_MEM,
697 .start = MSM_SDC1_BASE,
698 .end = MSM_SDC1_DML_BASE - 1,
699 },
700 {
701 .name = "core_irq",
702 .flags = IORESOURCE_IRQ,
703 .start = SDC1_IRQ_0,
704 .end = SDC1_IRQ_0
705 },
706#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
707 {
708 .name = "sdcc_dml_addr",
709 .start = MSM_SDC1_DML_BASE,
710 .end = MSM_SDC1_BAM_BASE - 1,
711 .flags = IORESOURCE_MEM,
712 },
713 {
714 .name = "sdcc_bam_addr",
715 .start = MSM_SDC1_BAM_BASE,
716 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
717 .flags = IORESOURCE_MEM,
718 },
719 {
720 .name = "sdcc_bam_irq",
721 .start = SDC1_BAM_IRQ,
722 .end = SDC1_BAM_IRQ,
723 .flags = IORESOURCE_IRQ,
724 },
725#endif
726};
727
728static struct resource resources_sdc2[] = {
729 {
730 .name = "core_mem",
731 .flags = IORESOURCE_MEM,
732 .start = MSM_SDC2_BASE,
733 .end = MSM_SDC2_DML_BASE - 1,
734 },
735 {
736 .name = "core_irq",
737 .flags = IORESOURCE_IRQ,
738 .start = SDC2_IRQ_0,
739 .end = SDC2_IRQ_0
740 },
741#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
742 {
743 .name = "sdcc_dml_addr",
744 .start = MSM_SDC2_DML_BASE,
745 .end = MSM_SDC2_BAM_BASE - 1,
746 .flags = IORESOURCE_MEM,
747 },
748 {
749 .name = "sdcc_bam_addr",
750 .start = MSM_SDC2_BAM_BASE,
751 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
752 .flags = IORESOURCE_MEM,
753 },
754 {
755 .name = "sdcc_bam_irq",
756 .start = SDC2_BAM_IRQ,
757 .end = SDC2_BAM_IRQ,
758 .flags = IORESOURCE_IRQ,
759 },
760#endif
761};
762
763static struct resource resources_sdc3[] = {
764 {
765 .name = "core_mem",
766 .flags = IORESOURCE_MEM,
767 .start = MSM_SDC3_BASE,
768 .end = MSM_SDC3_DML_BASE - 1,
769 },
770 {
771 .name = "core_irq",
772 .flags = IORESOURCE_IRQ,
773 .start = SDC3_IRQ_0,
774 .end = SDC3_IRQ_0
775 },
776#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
777 {
778 .name = "sdcc_dml_addr",
779 .start = MSM_SDC3_DML_BASE,
780 .end = MSM_SDC3_BAM_BASE - 1,
781 .flags = IORESOURCE_MEM,
782 },
783 {
784 .name = "sdcc_bam_addr",
785 .start = MSM_SDC3_BAM_BASE,
786 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
787 .flags = IORESOURCE_MEM,
788 },
789 {
790 .name = "sdcc_bam_irq",
791 .start = SDC3_BAM_IRQ,
792 .end = SDC3_BAM_IRQ,
793 .flags = IORESOURCE_IRQ,
794 },
795#endif
796};
797
798static struct resource resources_sdc4[] = {
799 {
800 .name = "core_mem",
801 .flags = IORESOURCE_MEM,
802 .start = MSM_SDC4_BASE,
803 .end = MSM_SDC4_DML_BASE - 1,
804 },
805 {
806 .name = "core_irq",
807 .flags = IORESOURCE_IRQ,
808 .start = SDC4_IRQ_0,
809 .end = SDC4_IRQ_0
810 },
811#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
812 {
813 .name = "sdcc_dml_addr",
814 .start = MSM_SDC4_DML_BASE,
815 .end = MSM_SDC4_BAM_BASE - 1,
816 .flags = IORESOURCE_MEM,
817 },
818 {
819 .name = "sdcc_bam_addr",
820 .start = MSM_SDC4_BAM_BASE,
821 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
822 .flags = IORESOURCE_MEM,
823 },
824 {
825 .name = "sdcc_bam_irq",
826 .start = SDC4_BAM_IRQ,
827 .end = SDC4_BAM_IRQ,
828 .flags = IORESOURCE_IRQ,
829 },
830#endif
831};
832
833static struct resource resources_sdc5[] = {
834 {
835 .name = "core_mem",
836 .flags = IORESOURCE_MEM,
837 .start = MSM_SDC5_BASE,
838 .end = MSM_SDC5_DML_BASE - 1,
839 },
840 {
841 .name = "core_irq",
842 .flags = IORESOURCE_IRQ,
843 .start = SDC5_IRQ_0,
844 .end = SDC5_IRQ_0
845 },
846#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
847 {
848 .name = "sdcc_dml_addr",
849 .start = MSM_SDC5_DML_BASE,
850 .end = MSM_SDC5_BAM_BASE - 1,
851 .flags = IORESOURCE_MEM,
852 },
853 {
854 .name = "sdcc_bam_addr",
855 .start = MSM_SDC5_BAM_BASE,
856 .end = MSM_SDC5_BAM_BASE + (2 * SZ_4K) - 1,
857 .flags = IORESOURCE_MEM,
858 },
859 {
860 .name = "sdcc_bam_irq",
861 .start = SDC5_BAM_IRQ,
862 .end = SDC5_BAM_IRQ,
863 .flags = IORESOURCE_IRQ,
864 },
865#endif
866};
867
868struct platform_device msm_device_sdc1 = {
869 .name = "msm_sdcc",
870 .id = 1,
871 .num_resources = ARRAY_SIZE(resources_sdc1),
872 .resource = resources_sdc1,
873 .dev = {
874 .coherent_dma_mask = 0xffffffff,
875 },
876};
877
878struct platform_device msm_device_sdc2 = {
879 .name = "msm_sdcc",
880 .id = 2,
881 .num_resources = ARRAY_SIZE(resources_sdc2),
882 .resource = resources_sdc2,
883 .dev = {
884 .coherent_dma_mask = 0xffffffff,
885 },
886};
887
888struct platform_device msm_device_sdc3 = {
889 .name = "msm_sdcc",
890 .id = 3,
891 .num_resources = ARRAY_SIZE(resources_sdc3),
892 .resource = resources_sdc3,
893 .dev = {
894 .coherent_dma_mask = 0xffffffff,
895 },
896};
897
898struct platform_device msm_device_sdc4 = {
899 .name = "msm_sdcc",
900 .id = 4,
901 .num_resources = ARRAY_SIZE(resources_sdc4),
902 .resource = resources_sdc4,
903 .dev = {
904 .coherent_dma_mask = 0xffffffff,
905 },
906};
907
908struct platform_device msm_device_sdc5 = {
909 .name = "msm_sdcc",
910 .id = 5,
911 .num_resources = ARRAY_SIZE(resources_sdc5),
912 .resource = resources_sdc5,
913 .dev = {
914 .coherent_dma_mask = 0xffffffff,
915 },
916};
917
Stephen Boydeb819882011-08-29 14:46:30 -0700918#define MSM_LPASS_QDSP6SS_PHYS 0x28800000
919#define SFAB_LPASS_Q6_ACLK_CTL (MSM_CLK_CTL_BASE + 0x23A0)
920
921static struct resource msm_8960_q6_lpass_resources[] = {
922 {
923 .start = MSM_LPASS_QDSP6SS_PHYS,
924 .end = MSM_LPASS_QDSP6SS_PHYS + SZ_256 - 1,
925 .flags = IORESOURCE_MEM,
926 },
927};
928
929static struct pil_q6v4_pdata msm_8960_q6_lpass_data = {
930 .strap_tcm_base = 0x01460000,
931 .strap_ahb_upper = 0x00290000,
932 .strap_ahb_lower = 0x00000280,
933 .aclk_reg = SFAB_LPASS_Q6_ACLK_CTL,
934 .name = "q6",
935 .pas_id = PAS_Q6,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -0700936 .bus_port = MSM_BUS_MASTER_LPASS_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -0700937};
938
939struct platform_device msm_8960_q6_lpass = {
940 .name = "pil_qdsp6v4",
941 .id = 0,
942 .num_resources = ARRAY_SIZE(msm_8960_q6_lpass_resources),
943 .resource = msm_8960_q6_lpass_resources,
944 .dev.platform_data = &msm_8960_q6_lpass_data,
945};
946
947#define MSM_MSS_ENABLE_PHYS 0x08B00000
948#define MSM_FW_QDSP6SS_PHYS 0x08800000
949#define MSS_Q6FW_JTAG_CLK_CTL (MSM_CLK_CTL_BASE + 0x2C6C)
950#define SFAB_MSS_Q6_FW_ACLK_CTL (MSM_CLK_CTL_BASE + 0x2044)
951
952static struct resource msm_8960_q6_mss_fw_resources[] = {
953 {
954 .start = MSM_FW_QDSP6SS_PHYS,
955 .end = MSM_FW_QDSP6SS_PHYS + SZ_256 - 1,
956 .flags = IORESOURCE_MEM,
957 },
958 {
959 .start = MSM_MSS_ENABLE_PHYS,
960 .end = MSM_MSS_ENABLE_PHYS + 4 - 1,
961 .flags = IORESOURCE_MEM,
962 },
963};
964
965static struct pil_q6v4_pdata msm_8960_q6_mss_fw_data = {
966 .strap_tcm_base = 0x00400000,
967 .strap_ahb_upper = 0x00090000,
968 .strap_ahb_lower = 0x00000080,
969 .aclk_reg = SFAB_MSS_Q6_FW_ACLK_CTL,
970 .jtag_clk_reg = MSS_Q6FW_JTAG_CLK_CTL,
971 .name = "modem_fw",
972 .depends = "q6",
973 .pas_id = PAS_MODEM_FW,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -0700974 .bus_port = MSM_BUS_MASTER_MSS_FW_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -0700975};
976
977struct platform_device msm_8960_q6_mss_fw = {
978 .name = "pil_qdsp6v4",
979 .id = 1,
980 .num_resources = ARRAY_SIZE(msm_8960_q6_mss_fw_resources),
981 .resource = msm_8960_q6_mss_fw_resources,
982 .dev.platform_data = &msm_8960_q6_mss_fw_data,
983};
984
985#define MSM_SW_QDSP6SS_PHYS 0x08900000
986#define SFAB_MSS_Q6_SW_ACLK_CTL (MSM_CLK_CTL_BASE + 0x2040)
987#define MSS_Q6SW_JTAG_CLK_CTL (MSM_CLK_CTL_BASE + 0x2C68)
988
989static struct resource msm_8960_q6_mss_sw_resources[] = {
990 {
991 .start = MSM_SW_QDSP6SS_PHYS,
992 .end = MSM_SW_QDSP6SS_PHYS + SZ_256 - 1,
993 .flags = IORESOURCE_MEM,
994 },
995 {
996 .start = MSM_MSS_ENABLE_PHYS,
997 .end = MSM_MSS_ENABLE_PHYS + 4 - 1,
998 .flags = IORESOURCE_MEM,
999 },
1000};
1001
1002static struct pil_q6v4_pdata msm_8960_q6_mss_sw_data = {
1003 .strap_tcm_base = 0x00420000,
1004 .strap_ahb_upper = 0x00090000,
1005 .strap_ahb_lower = 0x00000080,
1006 .aclk_reg = SFAB_MSS_Q6_SW_ACLK_CTL,
1007 .jtag_clk_reg = MSS_Q6SW_JTAG_CLK_CTL,
1008 .name = "modem",
1009 .depends = "modem_fw",
1010 .pas_id = PAS_MODEM_SW,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -07001011 .bus_port = MSM_BUS_MASTER_MSS_SW_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -07001012};
1013
1014struct platform_device msm_8960_q6_mss_sw = {
1015 .name = "pil_qdsp6v4",
1016 .id = 2,
1017 .num_resources = ARRAY_SIZE(msm_8960_q6_mss_sw_resources),
1018 .resource = msm_8960_q6_mss_sw_resources,
1019 .dev.platform_data = &msm_8960_q6_mss_sw_data,
1020};
1021
Stephen Boyd322a9922011-09-20 01:05:54 -07001022static struct resource msm_8960_riva_resources[] = {
1023 {
1024 .start = 0x03204000,
1025 .end = 0x03204000 + SZ_256 - 1,
1026 .flags = IORESOURCE_MEM,
1027 },
1028};
1029
1030struct platform_device msm_8960_riva = {
1031 .name = "pil_riva",
1032 .id = -1,
1033 .num_resources = ARRAY_SIZE(msm_8960_riva_resources),
1034 .resource = msm_8960_riva_resources,
1035};
1036
Stephen Boydd89eebe2011-09-28 23:28:11 -07001037struct platform_device msm_pil_tzapps = {
1038 .name = "pil_tzapps",
1039 .id = -1,
1040};
1041
Stephen Boyd25c4a0b2011-09-20 00:12:36 -07001042struct platform_device msm_pil_dsps = {
1043 .name = "pil_dsps",
1044 .id = -1,
1045 .dev.platform_data = "dsps",
1046};
1047
Stephen Boyd7b973de2012-03-09 12:26:16 -08001048struct platform_device msm_pil_vidc = {
1049 .name = "pil_vidc",
1050 .id = -1,
1051};
1052
Eric Holmberg023d25c2012-03-01 12:27:55 -07001053static struct resource smd_resource[] = {
1054 {
1055 .name = "a9_m2a_0",
1056 .start = INT_A9_M2A_0,
1057 .flags = IORESOURCE_IRQ,
1058 },
1059 {
1060 .name = "a9_m2a_5",
1061 .start = INT_A9_M2A_5,
1062 .flags = IORESOURCE_IRQ,
1063 },
1064 {
1065 .name = "adsp_a11",
1066 .start = INT_ADSP_A11,
1067 .flags = IORESOURCE_IRQ,
1068 },
1069 {
1070 .name = "adsp_a11_smsm",
1071 .start = INT_ADSP_A11_SMSM,
1072 .flags = IORESOURCE_IRQ,
1073 },
1074 {
1075 .name = "dsps_a11",
1076 .start = INT_DSPS_A11,
1077 .flags = IORESOURCE_IRQ,
1078 },
1079 {
1080 .name = "dsps_a11_smsm",
1081 .start = INT_DSPS_A11_SMSM,
1082 .flags = IORESOURCE_IRQ,
1083 },
1084 {
1085 .name = "wcnss_a11",
1086 .start = INT_WCNSS_A11,
1087 .flags = IORESOURCE_IRQ,
1088 },
1089 {
1090 .name = "wcnss_a11_smsm",
1091 .start = INT_WCNSS_A11_SMSM,
1092 .flags = IORESOURCE_IRQ,
1093 },
1094};
1095
1096static struct smd_subsystem_config smd_config_list[] = {
1097 {
1098 .irq_config_id = SMD_MODEM,
1099 .subsys_name = "modem",
1100 .edge = SMD_APPS_MODEM,
1101
1102 .smd_int.irq_name = "a9_m2a_0",
1103 .smd_int.flags = IRQF_TRIGGER_RISING,
1104 .smd_int.irq_id = -1,
1105 .smd_int.device_name = "smd_dev",
1106 .smd_int.dev_id = 0,
1107 .smd_int.out_bit_pos = 1 << 3,
1108 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1109 .smd_int.out_offset = 0x8,
1110
1111 .smsm_int.irq_name = "a9_m2a_5",
1112 .smsm_int.flags = IRQF_TRIGGER_RISING,
1113 .smsm_int.irq_id = -1,
1114 .smsm_int.device_name = "smd_smsm",
1115 .smsm_int.dev_id = 0,
1116 .smsm_int.out_bit_pos = 1 << 4,
1117 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1118 .smsm_int.out_offset = 0x8,
1119 },
1120 {
1121 .irq_config_id = SMD_Q6,
1122 .subsys_name = "q6",
1123 .edge = SMD_APPS_QDSP,
1124
1125 .smd_int.irq_name = "adsp_a11",
1126 .smd_int.flags = IRQF_TRIGGER_RISING,
1127 .smd_int.irq_id = -1,
1128 .smd_int.device_name = "smd_dev",
1129 .smd_int.dev_id = 0,
1130 .smd_int.out_bit_pos = 1 << 15,
1131 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1132 .smd_int.out_offset = 0x8,
1133
1134 .smsm_int.irq_name = "adsp_a11_smsm",
1135 .smsm_int.flags = IRQF_TRIGGER_RISING,
1136 .smsm_int.irq_id = -1,
1137 .smsm_int.device_name = "smd_smsm",
1138 .smsm_int.dev_id = 0,
1139 .smsm_int.out_bit_pos = 1 << 14,
1140 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1141 .smsm_int.out_offset = 0x8,
1142 },
1143 {
1144 .irq_config_id = SMD_DSPS,
1145 .subsys_name = "dsps",
1146 .edge = SMD_APPS_DSPS,
1147
1148 .smd_int.irq_name = "dsps_a11",
1149 .smd_int.flags = IRQF_TRIGGER_RISING,
1150 .smd_int.irq_id = -1,
1151 .smd_int.device_name = "smd_dev",
1152 .smd_int.dev_id = 0,
1153 .smd_int.out_bit_pos = 1,
1154 .smd_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1155 .smd_int.out_offset = 0x4080,
1156
1157 .smsm_int.irq_name = "dsps_a11_smsm",
1158 .smsm_int.flags = IRQF_TRIGGER_RISING,
1159 .smsm_int.irq_id = -1,
1160 .smsm_int.device_name = "smd_smsm",
1161 .smsm_int.dev_id = 0,
1162 .smsm_int.out_bit_pos = 1,
1163 .smsm_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1164 .smsm_int.out_offset = 0x4094,
1165 },
1166 {
1167 .irq_config_id = SMD_WCNSS,
1168 .subsys_name = "wcnss",
1169 .edge = SMD_APPS_WCNSS,
1170
1171 .smd_int.irq_name = "wcnss_a11",
1172 .smd_int.flags = IRQF_TRIGGER_RISING,
1173 .smd_int.irq_id = -1,
1174 .smd_int.device_name = "smd_dev",
1175 .smd_int.dev_id = 0,
1176 .smd_int.out_bit_pos = 1 << 25,
1177 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1178 .smd_int.out_offset = 0x8,
1179
1180 .smsm_int.irq_name = "wcnss_a11_smsm",
1181 .smsm_int.flags = IRQF_TRIGGER_RISING,
1182 .smsm_int.irq_id = -1,
1183 .smsm_int.device_name = "smd_smsm",
1184 .smsm_int.dev_id = 0,
1185 .smsm_int.out_bit_pos = 1 << 23,
1186 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1187 .smsm_int.out_offset = 0x8,
1188 },
1189};
1190
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001191static struct smd_subsystem_restart_config smd_ssr_config = {
1192 .disable_smsm_reset_handshake = 1,
1193};
1194
Eric Holmberg023d25c2012-03-01 12:27:55 -07001195static struct smd_platform smd_platform_data = {
1196 .num_ss_configs = ARRAY_SIZE(smd_config_list),
1197 .smd_ss_configs = smd_config_list,
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001198 .smd_ssr_config = &smd_ssr_config,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001199};
1200
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001201struct platform_device msm_device_smd = {
1202 .name = "msm_smd",
1203 .id = -1,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001204 .resource = smd_resource,
1205 .num_resources = ARRAY_SIZE(smd_resource),
1206 .dev = {
1207 .platform_data = &smd_platform_data,
1208 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001209};
1210
1211struct platform_device msm_device_bam_dmux = {
1212 .name = "BAM_RMNT",
1213 .id = -1,
1214};
1215
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001216static struct msm_watchdog_pdata msm_watchdog_pdata = {
1217 .pet_time = 10000,
1218 .bark_time = 11000,
1219 .has_secure = true,
1220};
1221
1222struct platform_device msm8960_device_watchdog = {
1223 .name = "msm_watchdog",
1224 .id = -1,
1225 .dev = {
1226 .platform_data = &msm_watchdog_pdata,
1227 },
1228};
1229
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -07001230static struct resource msm_dmov_resource[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001231 {
1232 .start = ADM_0_SCSS_1_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001233 .flags = IORESOURCE_IRQ,
1234 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001235 {
1236 .start = 0x18320000,
1237 .end = 0x18320000 + SZ_1M - 1,
1238 .flags = IORESOURCE_MEM,
1239 },
1240};
1241
1242static struct msm_dmov_pdata msm_dmov_pdata = {
1243 .sd = 1,
1244 .sd_size = 0x800,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001245};
1246
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -07001247struct platform_device msm8960_device_dmov = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001248 .name = "msm_dmov",
1249 .id = -1,
1250 .resource = msm_dmov_resource,
1251 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001252 .dev = {
1253 .platform_data = &msm_dmov_pdata,
1254 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001255};
1256
1257static struct platform_device *msm_sdcc_devices[] __initdata = {
1258 &msm_device_sdc1,
1259 &msm_device_sdc2,
1260 &msm_device_sdc3,
1261 &msm_device_sdc4,
1262 &msm_device_sdc5,
1263};
1264
1265int __init msm_add_sdcc(unsigned int controller, struct mmc_platform_data *plat)
1266{
1267 struct platform_device *pdev;
1268
1269 if (controller < 1 || controller > 5)
1270 return -EINVAL;
1271
1272 pdev = msm_sdcc_devices[controller-1];
1273 pdev->dev.platform_data = plat;
1274 return platform_device_register(pdev);
1275}
1276
1277static struct resource resources_qup_i2c_gsbi4[] = {
1278 {
1279 .name = "gsbi_qup_i2c_addr",
1280 .start = MSM_GSBI4_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001281 .end = MSM_GSBI4_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001282 .flags = IORESOURCE_MEM,
1283 },
1284 {
1285 .name = "qup_phys_addr",
1286 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001287 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001288 .flags = IORESOURCE_MEM,
1289 },
1290 {
1291 .name = "qup_err_intr",
1292 .start = GSBI4_QUP_IRQ,
1293 .end = GSBI4_QUP_IRQ,
1294 .flags = IORESOURCE_IRQ,
1295 },
1296};
1297
1298struct platform_device msm8960_device_qup_i2c_gsbi4 = {
1299 .name = "qup_i2c",
1300 .id = 4,
1301 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
1302 .resource = resources_qup_i2c_gsbi4,
1303};
1304
1305static struct resource resources_qup_i2c_gsbi3[] = {
1306 {
1307 .name = "gsbi_qup_i2c_addr",
1308 .start = MSM_GSBI3_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001309 .end = MSM_GSBI3_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001310 .flags = IORESOURCE_MEM,
1311 },
1312 {
1313 .name = "qup_phys_addr",
1314 .start = MSM_GSBI3_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001315 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001316 .flags = IORESOURCE_MEM,
1317 },
1318 {
1319 .name = "qup_err_intr",
1320 .start = GSBI3_QUP_IRQ,
1321 .end = GSBI3_QUP_IRQ,
1322 .flags = IORESOURCE_IRQ,
1323 },
1324};
1325
1326struct platform_device msm8960_device_qup_i2c_gsbi3 = {
1327 .name = "qup_i2c",
1328 .id = 3,
1329 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
1330 .resource = resources_qup_i2c_gsbi3,
1331};
1332
Harini Jayaramanfe6ff4162012-03-14 11:25:40 -06001333static struct resource resources_qup_i2c_gsbi9[] = {
1334 {
1335 .name = "gsbi_qup_i2c_addr",
1336 .start = MSM_GSBI9_PHYS,
1337 .end = MSM_GSBI9_PHYS + 4 - 1,
1338 .flags = IORESOURCE_MEM,
1339 },
1340 {
1341 .name = "qup_phys_addr",
1342 .start = MSM_GSBI9_QUP_PHYS,
1343 .end = MSM_GSBI9_QUP_PHYS + MSM_QUP_SIZE - 1,
1344 .flags = IORESOURCE_MEM,
1345 },
1346 {
1347 .name = "qup_err_intr",
1348 .start = GSBI9_QUP_IRQ,
1349 .end = GSBI9_QUP_IRQ,
1350 .flags = IORESOURCE_IRQ,
1351 },
1352};
1353
1354struct platform_device msm8960_device_qup_i2c_gsbi9 = {
1355 .name = "qup_i2c",
1356 .id = 0,
1357 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi9),
1358 .resource = resources_qup_i2c_gsbi9,
1359};
1360
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001361static struct resource resources_qup_i2c_gsbi10[] = {
1362 {
1363 .name = "gsbi_qup_i2c_addr",
1364 .start = MSM_GSBI10_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001365 .end = MSM_GSBI10_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001366 .flags = IORESOURCE_MEM,
1367 },
1368 {
1369 .name = "qup_phys_addr",
1370 .start = MSM_GSBI10_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001371 .end = MSM_GSBI10_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001372 .flags = IORESOURCE_MEM,
1373 },
1374 {
1375 .name = "qup_err_intr",
1376 .start = GSBI10_QUP_IRQ,
1377 .end = GSBI10_QUP_IRQ,
1378 .flags = IORESOURCE_IRQ,
1379 },
1380};
1381
1382struct platform_device msm8960_device_qup_i2c_gsbi10 = {
1383 .name = "qup_i2c",
1384 .id = 10,
1385 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi10),
1386 .resource = resources_qup_i2c_gsbi10,
1387};
1388
1389static struct resource resources_qup_i2c_gsbi12[] = {
1390 {
1391 .name = "gsbi_qup_i2c_addr",
1392 .start = MSM_GSBI12_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001393 .end = MSM_GSBI12_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001394 .flags = IORESOURCE_MEM,
1395 },
1396 {
1397 .name = "qup_phys_addr",
1398 .start = MSM_GSBI12_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001399 .end = MSM_GSBI12_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001400 .flags = IORESOURCE_MEM,
1401 },
1402 {
1403 .name = "qup_err_intr",
1404 .start = GSBI12_QUP_IRQ,
1405 .end = GSBI12_QUP_IRQ,
1406 .flags = IORESOURCE_IRQ,
1407 },
1408};
1409
1410struct platform_device msm8960_device_qup_i2c_gsbi12 = {
1411 .name = "qup_i2c",
1412 .id = 12,
1413 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi12),
1414 .resource = resources_qup_i2c_gsbi12,
1415};
1416
1417#ifdef CONFIG_MSM_CAMERA
Kevin Chanbb8ef862012-02-14 13:03:04 -08001418static struct resource msm_cam_gsbi4_i2c_mux_resources[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001419 {
Kevin Chanbb8ef862012-02-14 13:03:04 -08001420 .name = "i2c_mux_rw",
Nishant Pandit24153d82011-08-27 16:05:13 +05301421 .start = 0x008003E0,
Kevin Chanbb8ef862012-02-14 13:03:04 -08001422 .end = 0x008003E0 + SZ_8 - 1,
Nishant Pandit24153d82011-08-27 16:05:13 +05301423 .flags = IORESOURCE_MEM,
1424 },
1425 {
Kevin Chanbb8ef862012-02-14 13:03:04 -08001426 .name = "i2c_mux_ctl",
Nishant Pandit24153d82011-08-27 16:05:13 +05301427 .start = 0x008020B8,
Kevin Chanbb8ef862012-02-14 13:03:04 -08001428 .end = 0x008020B8 + SZ_4 - 1,
Nishant Pandit24153d82011-08-27 16:05:13 +05301429 .flags = IORESOURCE_MEM,
1430 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001431};
1432
Kevin Chanbb8ef862012-02-14 13:03:04 -08001433struct platform_device msm8960_device_i2c_mux_gsbi4 = {
1434 .name = "msm_cam_i2c_mux",
1435 .id = 0,
1436 .resource = msm_cam_gsbi4_i2c_mux_resources,
1437 .num_resources = ARRAY_SIZE(msm_cam_gsbi4_i2c_mux_resources),
1438};
Kevin Chanf6216f22011-10-25 18:40:11 -07001439
1440static struct resource msm_csiphy0_resources[] = {
1441 {
1442 .name = "csiphy",
1443 .start = 0x04800C00,
1444 .end = 0x04800C00 + SZ_1K - 1,
1445 .flags = IORESOURCE_MEM,
1446 },
1447 {
1448 .name = "csiphy",
1449 .start = CSIPHY_4LN_IRQ,
1450 .end = CSIPHY_4LN_IRQ,
1451 .flags = IORESOURCE_IRQ,
1452 },
1453};
1454
1455static struct resource msm_csiphy1_resources[] = {
1456 {
1457 .name = "csiphy",
1458 .start = 0x04801000,
1459 .end = 0x04801000 + SZ_1K - 1,
1460 .flags = IORESOURCE_MEM,
1461 },
1462 {
1463 .name = "csiphy",
1464 .start = MSM8960_CSIPHY_2LN_IRQ,
1465 .end = MSM8960_CSIPHY_2LN_IRQ,
1466 .flags = IORESOURCE_IRQ,
1467 },
1468};
1469
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001470static struct resource msm_csiphy2_resources[] = {
1471 {
1472 .name = "csiphy",
1473 .start = 0x04801400,
1474 .end = 0x04801400 + SZ_1K - 1,
1475 .flags = IORESOURCE_MEM,
1476 },
1477 {
1478 .name = "csiphy",
1479 .start = MSM8960_CSIPHY_2_2LN_IRQ,
1480 .end = MSM8960_CSIPHY_2_2LN_IRQ,
1481 .flags = IORESOURCE_IRQ,
1482 },
1483};
1484
Kevin Chanf6216f22011-10-25 18:40:11 -07001485struct platform_device msm8960_device_csiphy0 = {
1486 .name = "msm_csiphy",
1487 .id = 0,
1488 .resource = msm_csiphy0_resources,
1489 .num_resources = ARRAY_SIZE(msm_csiphy0_resources),
1490};
1491
1492struct platform_device msm8960_device_csiphy1 = {
1493 .name = "msm_csiphy",
1494 .id = 1,
1495 .resource = msm_csiphy1_resources,
1496 .num_resources = ARRAY_SIZE(msm_csiphy1_resources),
1497};
Kevin Chanc8b52e82011-10-25 23:20:21 -07001498
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001499struct platform_device msm8960_device_csiphy2 = {
1500 .name = "msm_csiphy",
1501 .id = 2,
1502 .resource = msm_csiphy2_resources,
1503 .num_resources = ARRAY_SIZE(msm_csiphy2_resources),
1504};
1505
Kevin Chanc8b52e82011-10-25 23:20:21 -07001506static struct resource msm_csid0_resources[] = {
1507 {
1508 .name = "csid",
1509 .start = 0x04800000,
1510 .end = 0x04800000 + SZ_1K - 1,
1511 .flags = IORESOURCE_MEM,
1512 },
1513 {
1514 .name = "csid",
1515 .start = CSI_0_IRQ,
1516 .end = CSI_0_IRQ,
1517 .flags = IORESOURCE_IRQ,
1518 },
1519};
1520
1521static struct resource msm_csid1_resources[] = {
1522 {
1523 .name = "csid",
1524 .start = 0x04800400,
1525 .end = 0x04800400 + SZ_1K - 1,
1526 .flags = IORESOURCE_MEM,
1527 },
1528 {
1529 .name = "csid",
1530 .start = CSI_1_IRQ,
1531 .end = CSI_1_IRQ,
1532 .flags = IORESOURCE_IRQ,
1533 },
1534};
1535
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001536static struct resource msm_csid2_resources[] = {
1537 {
1538 .name = "csid",
1539 .start = 0x04801800,
1540 .end = 0x04801800 + SZ_1K - 1,
1541 .flags = IORESOURCE_MEM,
1542 },
1543 {
1544 .name = "csid",
1545 .start = CSI_2_IRQ,
1546 .end = CSI_2_IRQ,
1547 .flags = IORESOURCE_IRQ,
1548 },
1549};
1550
Kevin Chanc8b52e82011-10-25 23:20:21 -07001551struct platform_device msm8960_device_csid0 = {
1552 .name = "msm_csid",
1553 .id = 0,
1554 .resource = msm_csid0_resources,
1555 .num_resources = ARRAY_SIZE(msm_csid0_resources),
1556};
1557
1558struct platform_device msm8960_device_csid1 = {
1559 .name = "msm_csid",
1560 .id = 1,
1561 .resource = msm_csid1_resources,
1562 .num_resources = ARRAY_SIZE(msm_csid1_resources),
1563};
Kevin Chane12c6672011-10-26 11:55:26 -07001564
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001565struct platform_device msm8960_device_csid2 = {
1566 .name = "msm_csid",
1567 .id = 2,
1568 .resource = msm_csid2_resources,
1569 .num_resources = ARRAY_SIZE(msm_csid2_resources),
1570};
1571
Kevin Chane12c6672011-10-26 11:55:26 -07001572struct resource msm_ispif_resources[] = {
1573 {
1574 .name = "ispif",
1575 .start = 0x04800800,
1576 .end = 0x04800800 + SZ_1K - 1,
1577 .flags = IORESOURCE_MEM,
1578 },
1579 {
1580 .name = "ispif",
1581 .start = ISPIF_IRQ,
1582 .end = ISPIF_IRQ,
1583 .flags = IORESOURCE_IRQ,
1584 },
1585};
1586
1587struct platform_device msm8960_device_ispif = {
1588 .name = "msm_ispif",
1589 .id = 0,
1590 .resource = msm_ispif_resources,
1591 .num_resources = ARRAY_SIZE(msm_ispif_resources),
1592};
Kevin Chan5827c552011-10-28 18:36:32 -07001593
1594static struct resource msm_vfe_resources[] = {
1595 {
1596 .name = "vfe32",
1597 .start = 0x04500000,
1598 .end = 0x04500000 + SZ_1M - 1,
1599 .flags = IORESOURCE_MEM,
1600 },
1601 {
1602 .name = "vfe32",
1603 .start = VFE_IRQ,
1604 .end = VFE_IRQ,
1605 .flags = IORESOURCE_IRQ,
1606 },
1607};
1608
1609struct platform_device msm8960_device_vfe = {
1610 .name = "msm_vfe",
1611 .id = 0,
1612 .resource = msm_vfe_resources,
1613 .num_resources = ARRAY_SIZE(msm_vfe_resources),
1614};
Kevin Chana0853122011-11-07 19:48:44 -08001615
1616static struct resource msm_vpe_resources[] = {
1617 {
1618 .name = "vpe",
1619 .start = 0x05300000,
1620 .end = 0x05300000 + SZ_1M - 1,
1621 .flags = IORESOURCE_MEM,
1622 },
1623 {
1624 .name = "vpe",
1625 .start = VPE_IRQ,
1626 .end = VPE_IRQ,
1627 .flags = IORESOURCE_IRQ,
1628 },
1629};
1630
1631struct platform_device msm8960_device_vpe = {
1632 .name = "msm_vpe",
1633 .id = 0,
1634 .resource = msm_vpe_resources,
1635 .num_resources = ARRAY_SIZE(msm_vpe_resources),
1636};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001637#endif
1638
Joel Nidera1261942011-09-12 16:30:09 +03001639#define MSM_TSIF0_PHYS (0x18200000)
1640#define MSM_TSIF1_PHYS (0x18201000)
1641#define MSM_TSIF_SIZE (0x200)
1642
1643#define TSIF_0_CLK GPIO_CFG(75, 1, GPIO_CFG_INPUT, \
1644 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1645#define TSIF_0_EN GPIO_CFG(76, 1, GPIO_CFG_INPUT, \
1646 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1647#define TSIF_0_DATA GPIO_CFG(77, 1, GPIO_CFG_INPUT, \
1648 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1649#define TSIF_0_SYNC GPIO_CFG(82, 1, GPIO_CFG_INPUT, \
1650 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1651#define TSIF_1_CLK GPIO_CFG(79, 1, GPIO_CFG_INPUT, \
1652 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1653#define TSIF_1_EN GPIO_CFG(80, 1, GPIO_CFG_INPUT, \
1654 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1655#define TSIF_1_DATA GPIO_CFG(81, 1, GPIO_CFG_INPUT, \
1656 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1657#define TSIF_1_SYNC GPIO_CFG(78, 1, GPIO_CFG_INPUT, \
1658 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1659
1660static const struct msm_gpio tsif0_gpios[] = {
1661 { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
1662 { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
1663 { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
1664 { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
1665};
1666
1667static const struct msm_gpio tsif1_gpios[] = {
1668 { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
1669 { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
1670 { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
1671 { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
1672};
1673
1674struct msm_tsif_platform_data tsif1_platform_data = {
1675 .num_gpios = ARRAY_SIZE(tsif1_gpios),
1676 .gpios = tsif1_gpios,
1677 .tsif_pclk = "tsif_pclk",
1678 .tsif_ref_clk = "tsif_ref_clk",
1679};
1680
1681struct resource tsif1_resources[] = {
1682 [0] = {
1683 .flags = IORESOURCE_IRQ,
1684 .start = TSIF2_IRQ,
1685 .end = TSIF2_IRQ,
1686 },
1687 [1] = {
1688 .flags = IORESOURCE_MEM,
1689 .start = MSM_TSIF1_PHYS,
1690 .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
1691 },
1692 [2] = {
1693 .flags = IORESOURCE_DMA,
1694 .start = DMOV_TSIF_CHAN,
1695 .end = DMOV_TSIF_CRCI,
1696 },
1697};
1698
1699struct msm_tsif_platform_data tsif0_platform_data = {
1700 .num_gpios = ARRAY_SIZE(tsif0_gpios),
1701 .gpios = tsif0_gpios,
1702 .tsif_pclk = "tsif_pclk",
1703 .tsif_ref_clk = "tsif_ref_clk",
1704};
1705struct resource tsif0_resources[] = {
1706 [0] = {
1707 .flags = IORESOURCE_IRQ,
1708 .start = TSIF1_IRQ,
1709 .end = TSIF1_IRQ,
1710 },
1711 [1] = {
1712 .flags = IORESOURCE_MEM,
1713 .start = MSM_TSIF0_PHYS,
1714 .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
1715 },
1716 [2] = {
1717 .flags = IORESOURCE_DMA,
1718 .start = DMOV_TSIF_CHAN,
1719 .end = DMOV_TSIF_CRCI,
1720 },
1721};
1722
1723struct platform_device msm_device_tsif[2] = {
1724 {
1725 .name = "msm_tsif",
1726 .id = 0,
1727 .num_resources = ARRAY_SIZE(tsif0_resources),
1728 .resource = tsif0_resources,
1729 .dev = {
1730 .platform_data = &tsif0_platform_data
1731 },
1732 },
1733 {
1734 .name = "msm_tsif",
1735 .id = 1,
1736 .num_resources = ARRAY_SIZE(tsif1_resources),
1737 .resource = tsif1_resources,
1738 .dev = {
1739 .platform_data = &tsif1_platform_data
1740 },
1741 }
1742};
1743
Jay Chokshi33c044a2011-12-07 13:05:40 -08001744static struct resource resources_ssbi_pmic[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001745 {
1746 .start = MSM_PMIC1_SSBI_CMD_PHYS,
1747 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
1748 .flags = IORESOURCE_MEM,
1749 },
1750};
1751
Jay Chokshi33c044a2011-12-07 13:05:40 -08001752struct platform_device msm8960_device_ssbi_pmic = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001753 .name = "msm_ssbi",
1754 .id = 0,
Jay Chokshi33c044a2011-12-07 13:05:40 -08001755 .resource = resources_ssbi_pmic,
1756 .num_resources = ARRAY_SIZE(resources_ssbi_pmic),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001757};
1758
1759static struct resource resources_qup_spi_gsbi1[] = {
1760 {
1761 .name = "spi_base",
1762 .start = MSM_GSBI1_QUP_PHYS,
1763 .end = MSM_GSBI1_QUP_PHYS + SZ_4K - 1,
1764 .flags = IORESOURCE_MEM,
1765 },
1766 {
1767 .name = "gsbi_base",
1768 .start = MSM_GSBI1_PHYS,
1769 .end = MSM_GSBI1_PHYS + 4 - 1,
1770 .flags = IORESOURCE_MEM,
1771 },
1772 {
1773 .name = "spi_irq_in",
1774 .start = MSM8960_GSBI1_QUP_IRQ,
1775 .end = MSM8960_GSBI1_QUP_IRQ,
1776 .flags = IORESOURCE_IRQ,
1777 },
Harini Jayaramanaac8e342011-08-09 19:25:23 -06001778 {
1779 .name = "spi_clk",
1780 .start = 9,
1781 .end = 9,
1782 .flags = IORESOURCE_IO,
1783 },
1784 {
Harini Jayaramanaac8e342011-08-09 19:25:23 -06001785 .name = "spi_miso",
1786 .start = 7,
1787 .end = 7,
1788 .flags = IORESOURCE_IO,
1789 },
1790 {
1791 .name = "spi_mosi",
1792 .start = 6,
1793 .end = 6,
1794 .flags = IORESOURCE_IO,
1795 },
Harini Jayaraman8392e432011-11-29 18:26:17 -07001796 {
1797 .name = "spi_cs",
1798 .start = 8,
1799 .end = 8,
1800 .flags = IORESOURCE_IO,
1801 },
1802 {
1803 .name = "spi_cs1",
1804 .start = 14,
1805 .end = 14,
1806 .flags = IORESOURCE_IO,
1807 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001808};
1809
1810struct platform_device msm8960_device_qup_spi_gsbi1 = {
1811 .name = "spi_qsd",
1812 .id = 0,
1813 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi1),
1814 .resource = resources_qup_spi_gsbi1,
1815};
1816
1817struct platform_device msm_pcm = {
1818 .name = "msm-pcm-dsp",
1819 .id = -1,
1820};
1821
Kiran Kandi5e809b02012-01-31 00:24:33 -08001822struct platform_device msm_multi_ch_pcm = {
1823 .name = "msm-multi-ch-pcm-dsp",
1824 .id = -1,
1825};
1826
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001827struct platform_device msm_pcm_routing = {
1828 .name = "msm-pcm-routing",
1829 .id = -1,
1830};
1831
1832struct platform_device msm_cpudai0 = {
1833 .name = "msm-dai-q6",
1834 .id = 0x4000,
1835};
1836
1837struct platform_device msm_cpudai1 = {
1838 .name = "msm-dai-q6",
1839 .id = 0x4001,
1840};
1841
Kiran Kandi1e6371d2012-03-29 11:48:57 -07001842struct platform_device msm8960_cpudai_slimbus_2_tx = {
1843 .name = "msm-dai-q6",
1844 .id = 0x4005,
1845};
1846
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001847struct platform_device msm_cpudai_hdmi_rx = {
Kiran Kandi5e809b02012-01-31 00:24:33 -08001848 .name = "msm-dai-q6-hdmi",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001849 .id = 8,
1850};
1851
1852struct platform_device msm_cpudai_bt_rx = {
1853 .name = "msm-dai-q6",
1854 .id = 0x3000,
1855};
1856
1857struct platform_device msm_cpudai_bt_tx = {
1858 .name = "msm-dai-q6",
1859 .id = 0x3001,
1860};
1861
1862struct platform_device msm_cpudai_fm_rx = {
1863 .name = "msm-dai-q6",
1864 .id = 0x3004,
1865};
1866
1867struct platform_device msm_cpudai_fm_tx = {
1868 .name = "msm-dai-q6",
1869 .id = 0x3005,
1870};
1871
Helen Zeng0705a5f2011-10-14 15:29:52 -07001872struct platform_device msm_cpudai_incall_music_rx = {
1873 .name = "msm-dai-q6",
1874 .id = 0x8005,
1875};
1876
Helen Zenge3d716a2011-10-14 16:32:16 -07001877struct platform_device msm_cpudai_incall_record_rx = {
1878 .name = "msm-dai-q6",
1879 .id = 0x8004,
1880};
1881
1882struct platform_device msm_cpudai_incall_record_tx = {
1883 .name = "msm-dai-q6",
1884 .id = 0x8003,
1885};
1886
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07001887/*
1888 * Machine specific data for AUX PCM Interface
1889 * which the driver will be unware of.
1890 */
Kiran Kandi5f4ab692012-02-23 11:23:56 -08001891struct msm_dai_auxpcm_pdata auxpcm_pdata = {
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07001892 .clk = "pcm_clk",
1893 .mode = AFE_PCM_CFG_MODE_PCM,
1894 .sync = AFE_PCM_CFG_SYNC_INT,
1895 .frame = AFE_PCM_CFG_FRM_256BPF,
1896 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
1897 .slot = 0,
1898 .data = AFE_PCM_CFG_CDATAOE_MASTER,
1899 .pcm_clk_rate = 2048000,
1900};
1901
1902struct platform_device msm_cpudai_auxpcm_rx = {
1903 .name = "msm-dai-q6",
1904 .id = 2,
1905 .dev = {
Kiran Kandi5f4ab692012-02-23 11:23:56 -08001906 .platform_data = &auxpcm_pdata,
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07001907 },
1908};
1909
1910struct platform_device msm_cpudai_auxpcm_tx = {
1911 .name = "msm-dai-q6",
1912 .id = 3,
Kiran Kandi5f4ab692012-02-23 11:23:56 -08001913 .dev = {
1914 .platform_data = &auxpcm_pdata,
1915 },
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07001916};
1917
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001918struct platform_device msm_cpu_fe = {
1919 .name = "msm-dai-fe",
1920 .id = -1,
1921};
1922
1923struct platform_device msm_stub_codec = {
1924 .name = "msm-stub-codec",
1925 .id = 1,
1926};
1927
1928struct platform_device msm_voice = {
1929 .name = "msm-pcm-voice",
1930 .id = -1,
1931};
1932
1933struct platform_device msm_voip = {
1934 .name = "msm-voip-dsp",
1935 .id = -1,
1936};
1937
1938struct platform_device msm_lpa_pcm = {
1939 .name = "msm-pcm-lpa",
1940 .id = -1,
1941};
1942
Asish Bhattacharya96bb6f42011-11-01 20:36:09 +05301943struct platform_device msm_compr_dsp = {
1944 .name = "msm-compr-dsp",
1945 .id = -1,
1946};
1947
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001948struct platform_device msm_pcm_hostless = {
1949 .name = "msm-pcm-hostless",
1950 .id = -1,
1951};
1952
Laxminath Kasamcee1d602011-08-01 19:26:57 +05301953struct platform_device msm_cpudai_afe_01_rx = {
1954 .name = "msm-dai-q6",
1955 .id = 0xE0,
1956};
1957
1958struct platform_device msm_cpudai_afe_01_tx = {
1959 .name = "msm-dai-q6",
1960 .id = 0xF0,
1961};
1962
1963struct platform_device msm_cpudai_afe_02_rx = {
1964 .name = "msm-dai-q6",
1965 .id = 0xF1,
1966};
1967
1968struct platform_device msm_cpudai_afe_02_tx = {
1969 .name = "msm-dai-q6",
1970 .id = 0xE1,
1971};
1972
1973struct platform_device msm_pcm_afe = {
1974 .name = "msm-pcm-afe",
1975 .id = -1,
1976};
1977
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001978struct platform_device *msm_footswitch_devices[] = {
Ravishangar Kalyanamb31a0e42012-01-19 16:02:34 -08001979 FS_8X60(FS_MDP, "fs_mdp"),
Nagamalleswararao Ganjifd7454a2011-08-09 10:56:40 -07001980 FS_8X60(FS_ROT, "fs_rot"),
Shuzhen Wang4d28c092011-07-14 15:40:33 -07001981 FS_8X60(FS_IJPEG, "fs_ijpeg"),
1982 FS_8X60(FS_VFE, "fs_vfe"),
1983 FS_8X60(FS_VPE, "fs_vpe"),
Lucille Sylvestera610fb12011-07-22 17:22:20 -06001984 FS_8X60(FS_GFX3D, "fs_gfx3d"),
1985 FS_8X60(FS_GFX2D0, "fs_gfx2d0"),
1986 FS_8X60(FS_GFX2D1, "fs_gfx2d1"),
Gopikrishnaiah Anandan031eb942011-07-28 13:24:00 -07001987 FS_8X60(FS_VED, "fs_ved"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001988};
1989unsigned msm_num_footswitch_devices = ARRAY_SIZE(msm_footswitch_devices);
1990
Ravishangar Kalyanam319a83c2012-03-21 18:38:05 -07001991
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001992#ifdef CONFIG_MSM_ROTATOR
Ravishangar Kalyanam319a83c2012-03-21 18:38:05 -07001993static struct msm_bus_vectors rotator_init_vectors[] = {
1994 {
1995 .src = MSM_BUS_MASTER_ROTATOR,
1996 .dst = MSM_BUS_SLAVE_EBI_CH0,
1997 .ab = 0,
1998 .ib = 0,
1999 },
2000};
2001
2002static struct msm_bus_vectors rotator_ui_vectors[] = {
2003 {
2004 .src = MSM_BUS_MASTER_ROTATOR,
2005 .dst = MSM_BUS_SLAVE_EBI_CH0,
2006 .ab = (1024 * 600 * 4 * 2 * 60),
2007 .ib = (1024 * 600 * 4 * 2 * 60 * 1.5),
2008 },
2009};
2010
2011static struct msm_bus_vectors rotator_vga_vectors[] = {
2012 {
2013 .src = MSM_BUS_MASTER_ROTATOR,
2014 .dst = MSM_BUS_SLAVE_EBI_CH0,
2015 .ab = (640 * 480 * 2 * 2 * 30),
2016 .ib = (640 * 480 * 2 * 2 * 30 * 1.5),
2017 },
2018};
2019static struct msm_bus_vectors rotator_720p_vectors[] = {
2020 {
2021 .src = MSM_BUS_MASTER_ROTATOR,
2022 .dst = MSM_BUS_SLAVE_EBI_CH0,
2023 .ab = (1280 * 736 * 2 * 2 * 30),
2024 .ib = (1280 * 736 * 2 * 2 * 30 * 1.5),
2025 },
2026};
2027
2028static struct msm_bus_vectors rotator_1080p_vectors[] = {
2029 {
2030 .src = MSM_BUS_MASTER_ROTATOR,
2031 .dst = MSM_BUS_SLAVE_EBI_CH0,
2032 .ab = (1920 * 1088 * 2 * 2 * 30),
2033 .ib = (1920 * 1088 * 2 * 2 * 30 * 1.5),
2034 },
2035};
2036
2037static struct msm_bus_paths rotator_bus_scale_usecases[] = {
2038 {
2039 ARRAY_SIZE(rotator_init_vectors),
2040 rotator_init_vectors,
2041 },
2042 {
2043 ARRAY_SIZE(rotator_ui_vectors),
2044 rotator_ui_vectors,
2045 },
2046 {
2047 ARRAY_SIZE(rotator_vga_vectors),
2048 rotator_vga_vectors,
2049 },
2050 {
2051 ARRAY_SIZE(rotator_720p_vectors),
2052 rotator_720p_vectors,
2053 },
2054 {
2055 ARRAY_SIZE(rotator_1080p_vectors),
2056 rotator_1080p_vectors,
2057 },
2058};
2059
2060struct msm_bus_scale_pdata rotator_bus_scale_pdata = {
2061 rotator_bus_scale_usecases,
2062 ARRAY_SIZE(rotator_bus_scale_usecases),
2063 .name = "rotator",
2064};
2065
2066void __init msm_rotator_update_bus_vectors(unsigned int xres,
2067 unsigned int yres)
2068{
2069 rotator_ui_vectors[0].ab = xres * yres * 4 * 2 * 60;
2070 rotator_ui_vectors[0].ib = xres * yres * 4 * 2 * 60 * 3 / 2;
2071}
2072
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002073#define ROTATOR_HW_BASE 0x04E00000
2074static struct resource resources_msm_rotator[] = {
2075 {
2076 .start = ROTATOR_HW_BASE,
2077 .end = ROTATOR_HW_BASE + 0x100000 - 1,
2078 .flags = IORESOURCE_MEM,
2079 },
2080 {
2081 .start = ROT_IRQ,
2082 .end = ROT_IRQ,
2083 .flags = IORESOURCE_IRQ,
2084 },
2085};
2086
2087static struct msm_rot_clocks rotator_clocks[] = {
2088 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07002089 .clk_name = "core_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002090 .clk_type = ROTATOR_CORE_CLK,
Nagamalleswararao Ganji0bb107342011-10-10 20:55:32 -07002091 .clk_rate = 200 * 1000 * 1000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002092 },
2093 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07002094 .clk_name = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002095 .clk_type = ROTATOR_PCLK,
2096 .clk_rate = 0,
2097 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002098};
2099
2100static struct msm_rotator_platform_data rotator_pdata = {
2101 .number_of_clocks = ARRAY_SIZE(rotator_clocks),
2102 .hardware_version_number = 0x01020309,
2103 .rotator_clks = rotator_clocks,
2104 .regulator_name = "fs_rot",
Nagamalleswararao Ganji5fabbd62011-11-06 23:10:43 -08002105#ifdef CONFIG_MSM_BUS_SCALING
2106 .bus_scale_table = &rotator_bus_scale_pdata,
2107#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002108};
2109
2110struct platform_device msm_rotator_device = {
2111 .name = "msm_rotator",
2112 .id = 0,
2113 .num_resources = ARRAY_SIZE(resources_msm_rotator),
2114 .resource = resources_msm_rotator,
2115 .dev = {
2116 .platform_data = &rotator_pdata,
2117 },
2118};
2119#endif
2120
2121#define MIPI_DSI_HW_BASE 0x04700000
2122#define MDP_HW_BASE 0x05100000
2123
2124static struct resource msm_mipi_dsi1_resources[] = {
2125 {
2126 .name = "mipi_dsi",
2127 .start = MIPI_DSI_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07002128 .end = MIPI_DSI_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002129 .flags = IORESOURCE_MEM,
2130 },
2131 {
2132 .start = DSI1_IRQ,
2133 .end = DSI1_IRQ,
2134 .flags = IORESOURCE_IRQ,
2135 },
2136};
2137
2138struct platform_device msm_mipi_dsi1_device = {
2139 .name = "mipi_dsi",
2140 .id = 1,
2141 .num_resources = ARRAY_SIZE(msm_mipi_dsi1_resources),
2142 .resource = msm_mipi_dsi1_resources,
2143};
2144
2145static struct resource msm_mdp_resources[] = {
2146 {
2147 .name = "mdp",
2148 .start = MDP_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07002149 .end = MDP_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002150 .flags = IORESOURCE_MEM,
2151 },
2152 {
2153 .start = MDP_IRQ,
2154 .end = MDP_IRQ,
2155 .flags = IORESOURCE_IRQ,
2156 },
2157};
2158
2159static struct platform_device msm_mdp_device = {
2160 .name = "mdp",
2161 .id = 0,
2162 .num_resources = ARRAY_SIZE(msm_mdp_resources),
2163 .resource = msm_mdp_resources,
2164};
2165
2166static void __init msm_register_device(struct platform_device *pdev, void *data)
2167{
2168 int ret;
2169
2170 pdev->dev.platform_data = data;
2171 ret = platform_device_register(pdev);
2172 if (ret)
2173 dev_err(&pdev->dev,
2174 "%s: platform_device_register() failed = %d\n",
2175 __func__, ret);
2176}
2177
Ravishangar Kalyanam882930f2011-07-08 17:51:52 -07002178#ifdef CONFIG_MSM_BUS_SCALING
2179static struct platform_device msm_dtv_device = {
2180 .name = "dtv",
2181 .id = 0,
2182};
2183#endif
2184
Ravishangar Kalyanamc2fee312012-02-09 19:11:22 -08002185struct platform_device msm_lvds_device = {
Huaibin Yang4a084e32011-12-15 15:25:52 -08002186 .name = "lvds",
2187 .id = 0,
2188};
2189
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002190void __init msm_fb_register_device(char *name, void *data)
2191{
2192 if (!strncmp(name, "mdp", 3))
2193 msm_register_device(&msm_mdp_device, data);
2194 else if (!strncmp(name, "mipi_dsi", 8))
2195 msm_register_device(&msm_mipi_dsi1_device, data);
Huaibin Yang4a084e32011-12-15 15:25:52 -08002196 else if (!strncmp(name, "lvds", 4))
2197 msm_register_device(&msm_lvds_device, data);
Ravishangar Kalyanam882930f2011-07-08 17:51:52 -07002198#ifdef CONFIG_MSM_BUS_SCALING
2199 else if (!strncmp(name, "dtv", 3))
2200 msm_register_device(&msm_dtv_device, data);
2201#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002202 else
2203 printk(KERN_ERR "%s: unknown device! %s\n", __func__, name);
2204}
2205
2206static struct resource resources_sps[] = {
2207 {
2208 .name = "pipe_mem",
2209 .start = 0x12800000,
2210 .end = 0x12800000 + 0x4000 - 1,
2211 .flags = IORESOURCE_MEM,
2212 },
2213 {
2214 .name = "bamdma_dma",
2215 .start = 0x12240000,
2216 .end = 0x12240000 + 0x1000 - 1,
2217 .flags = IORESOURCE_MEM,
2218 },
2219 {
2220 .name = "bamdma_bam",
2221 .start = 0x12244000,
2222 .end = 0x12244000 + 0x4000 - 1,
2223 .flags = IORESOURCE_MEM,
2224 },
2225 {
2226 .name = "bamdma_irq",
2227 .start = SPS_BAM_DMA_IRQ,
2228 .end = SPS_BAM_DMA_IRQ,
2229 .flags = IORESOURCE_IRQ,
2230 },
2231};
2232
2233struct msm_sps_platform_data msm_sps_pdata = {
2234 .bamdma_restricted_pipes = 0x06,
2235};
2236
2237struct platform_device msm_device_sps = {
2238 .name = "msm_sps",
2239 .id = -1,
2240 .num_resources = ARRAY_SIZE(resources_sps),
2241 .resource = resources_sps,
2242 .dev.platform_data = &msm_sps_pdata,
2243};
2244
2245#ifdef CONFIG_MSM_MPM
Praveen Chidambaram78499012011-11-01 17:15:17 -06002246static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
Praveen Chidambaramb3d857c2011-05-31 16:28:07 -06002247 [1] = MSM_GPIO_TO_INT(46),
2248 [2] = MSM_GPIO_TO_INT(150),
2249 [4] = MSM_GPIO_TO_INT(103),
2250 [5] = MSM_GPIO_TO_INT(104),
2251 [6] = MSM_GPIO_TO_INT(105),
2252 [7] = MSM_GPIO_TO_INT(106),
2253 [8] = MSM_GPIO_TO_INT(107),
2254 [9] = MSM_GPIO_TO_INT(7),
2255 [10] = MSM_GPIO_TO_INT(11),
2256 [11] = MSM_GPIO_TO_INT(15),
2257 [12] = MSM_GPIO_TO_INT(19),
2258 [13] = MSM_GPIO_TO_INT(23),
2259 [14] = MSM_GPIO_TO_INT(27),
2260 [15] = MSM_GPIO_TO_INT(31),
2261 [16] = MSM_GPIO_TO_INT(35),
2262 [19] = MSM_GPIO_TO_INT(90),
2263 [20] = MSM_GPIO_TO_INT(92),
2264 [23] = MSM_GPIO_TO_INT(85),
2265 [24] = MSM_GPIO_TO_INT(83),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002266 [25] = USB1_HS_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002267 [27] = HDMI_IRQ,
Praveen Chidambaramb3d857c2011-05-31 16:28:07 -06002268 [29] = MSM_GPIO_TO_INT(10),
2269 [30] = MSM_GPIO_TO_INT(102),
2270 [31] = MSM_GPIO_TO_INT(81),
2271 [32] = MSM_GPIO_TO_INT(78),
2272 [33] = MSM_GPIO_TO_INT(94),
2273 [34] = MSM_GPIO_TO_INT(72),
2274 [35] = MSM_GPIO_TO_INT(39),
2275 [36] = MSM_GPIO_TO_INT(43),
2276 [37] = MSM_GPIO_TO_INT(61),
2277 [38] = MSM_GPIO_TO_INT(50),
2278 [39] = MSM_GPIO_TO_INT(42),
2279 [41] = MSM_GPIO_TO_INT(62),
2280 [42] = MSM_GPIO_TO_INT(76),
2281 [43] = MSM_GPIO_TO_INT(75),
2282 [44] = MSM_GPIO_TO_INT(70),
2283 [45] = MSM_GPIO_TO_INT(69),
2284 [46] = MSM_GPIO_TO_INT(67),
2285 [47] = MSM_GPIO_TO_INT(65),
2286 [48] = MSM_GPIO_TO_INT(58),
2287 [49] = MSM_GPIO_TO_INT(54),
2288 [50] = MSM_GPIO_TO_INT(52),
2289 [51] = MSM_GPIO_TO_INT(49),
2290 [52] = MSM_GPIO_TO_INT(40),
2291 [53] = MSM_GPIO_TO_INT(37),
2292 [54] = MSM_GPIO_TO_INT(24),
2293 [55] = MSM_GPIO_TO_INT(14),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002294};
2295
Praveen Chidambaram78499012011-11-01 17:15:17 -06002296static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002297 TLMM_MSM_SUMMARY_IRQ,
2298 RPM_APCC_CPU0_GP_HIGH_IRQ,
2299 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2300 RPM_APCC_CPU0_GP_LOW_IRQ,
2301 RPM_APCC_CPU0_WAKE_UP_IRQ,
2302 RPM_APCC_CPU1_GP_HIGH_IRQ,
2303 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
2304 RPM_APCC_CPU1_GP_LOW_IRQ,
2305 RPM_APCC_CPU1_WAKE_UP_IRQ,
2306 MSS_TO_APPS_IRQ_0,
2307 MSS_TO_APPS_IRQ_1,
2308 MSS_TO_APPS_IRQ_2,
2309 MSS_TO_APPS_IRQ_3,
2310 MSS_TO_APPS_IRQ_4,
2311 MSS_TO_APPS_IRQ_5,
2312 MSS_TO_APPS_IRQ_6,
2313 MSS_TO_APPS_IRQ_7,
2314 MSS_TO_APPS_IRQ_8,
2315 MSS_TO_APPS_IRQ_9,
2316 LPASS_SCSS_GP_LOW_IRQ,
2317 LPASS_SCSS_GP_MEDIUM_IRQ,
2318 LPASS_SCSS_GP_HIGH_IRQ,
David Collins5e2b2fd2011-09-08 15:23:30 -07002319 SPS_MTI_30,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002320 SPS_MTI_31,
David Collins5e2b2fd2011-09-08 15:23:30 -07002321 RIVA_APSS_SPARE_IRQ,
David Collins84ecd0a2011-09-27 21:11:11 -07002322 RIVA_APPS_WLAN_SMSM_IRQ,
2323 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
2324 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002325};
2326
Praveen Chidambaram78499012011-11-01 17:15:17 -06002327struct msm_mpm_device_data msm8960_mpm_dev_data __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002328 .irqs_m2a = msm_mpm_irqs_m2a,
2329 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2330 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2331 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2332 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2333 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2334 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
2335 .mpm_apps_ipc_val = BIT(1),
2336 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2337
2338};
2339#endif
2340
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002341#define LPASS_SLIMBUS_PHYS 0x28080000
2342#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Sagar Dhariacc969452011-09-19 10:34:30 -06002343#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002344/* Board info for the slimbus slave device */
2345static struct resource slimbus_res[] = {
2346 {
2347 .start = LPASS_SLIMBUS_PHYS,
2348 .end = LPASS_SLIMBUS_PHYS + 8191,
2349 .flags = IORESOURCE_MEM,
2350 .name = "slimbus_physical",
2351 },
2352 {
2353 .start = LPASS_SLIMBUS_BAM_PHYS,
2354 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
2355 .flags = IORESOURCE_MEM,
2356 .name = "slimbus_bam_physical",
2357 },
2358 {
Sagar Dhariacc969452011-09-19 10:34:30 -06002359 .start = LPASS_SLIMBUS_SLEW,
2360 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
2361 .flags = IORESOURCE_MEM,
2362 .name = "slimbus_slew_reg",
2363 },
2364 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002365 .start = SLIMBUS0_CORE_EE1_IRQ,
2366 .end = SLIMBUS0_CORE_EE1_IRQ,
2367 .flags = IORESOURCE_IRQ,
2368 .name = "slimbus_irq",
2369 },
2370 {
2371 .start = SLIMBUS0_BAM_EE1_IRQ,
2372 .end = SLIMBUS0_BAM_EE1_IRQ,
2373 .flags = IORESOURCE_IRQ,
2374 .name = "slimbus_bam_irq",
2375 },
2376};
2377
2378struct platform_device msm_slim_ctrl = {
2379 .name = "msm_slim_ctrl",
2380 .id = 1,
2381 .num_resources = ARRAY_SIZE(slimbus_res),
2382 .resource = slimbus_res,
2383 .dev = {
2384 .coherent_dma_mask = 0xffffffffULL,
2385 },
2386};
2387
Lucille Sylvester6e362412011-12-09 16:21:42 -07002388static struct msm_dcvs_freq_entry grp3d_freq[] = {
2389 {0, 0, 333932},
2390 {0, 0, 497532},
2391 {0, 0, 707610},
2392 {0, 0, 844545},
2393};
2394
2395static struct msm_dcvs_freq_entry grp2d_freq[] = {
2396 {0, 0, 86000},
2397 {0, 0, 200000},
2398};
2399
2400static struct msm_dcvs_core_info grp3d_core_info = {
2401 .freq_tbl = &grp3d_freq[0],
2402 .core_param = {
2403 .max_time_us = 100000,
2404 .num_freq = ARRAY_SIZE(grp3d_freq),
2405 },
2406 .algo_param = {
2407 .slack_time_us = 39000,
2408 .disable_pc_threshold = 86000,
2409 .ss_window_size = 1000000,
2410 .ss_util_pct = 95,
2411 .em_max_util_pct = 97,
2412 .ss_iobusy_conv = 100,
2413 },
2414};
2415
2416static struct msm_dcvs_core_info grp2d_core_info = {
2417 .freq_tbl = &grp2d_freq[0],
2418 .core_param = {
2419 .max_time_us = 100000,
2420 .num_freq = ARRAY_SIZE(grp2d_freq),
2421 },
2422 .algo_param = {
2423 .slack_time_us = 39000,
2424 .disable_pc_threshold = 90000,
2425 .ss_window_size = 1000000,
2426 .ss_util_pct = 90,
2427 .em_max_util_pct = 95,
2428 },
2429};
2430
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002431#ifdef CONFIG_MSM_BUS_SCALING
2432static struct msm_bus_vectors grp3d_init_vectors[] = {
2433 {
2434 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2435 .dst = MSM_BUS_SLAVE_EBI_CH0,
2436 .ab = 0,
2437 .ib = 0,
2438 },
2439};
2440
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002441static struct msm_bus_vectors grp3d_low_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002442 {
2443 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2444 .dst = MSM_BUS_SLAVE_EBI_CH0,
2445 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07002446 .ib = KGSL_CONVERT_TO_MBPS(1000),
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002447 },
2448};
2449
2450static struct msm_bus_vectors grp3d_nominal_low_vectors[] = {
2451 {
2452 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2453 .dst = MSM_BUS_SLAVE_EBI_CH0,
2454 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07002455 .ib = KGSL_CONVERT_TO_MBPS(2048),
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002456 },
2457};
2458
2459static struct msm_bus_vectors grp3d_nominal_high_vectors[] = {
2460 {
2461 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2462 .dst = MSM_BUS_SLAVE_EBI_CH0,
2463 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07002464 .ib = KGSL_CONVERT_TO_MBPS(2656),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002465 },
2466};
2467
2468static struct msm_bus_vectors grp3d_max_vectors[] = {
2469 {
2470 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2471 .dst = MSM_BUS_SLAVE_EBI_CH0,
2472 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07002473 .ib = KGSL_CONVERT_TO_MBPS(3968),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002474 },
2475};
2476
2477static struct msm_bus_paths grp3d_bus_scale_usecases[] = {
2478 {
2479 ARRAY_SIZE(grp3d_init_vectors),
2480 grp3d_init_vectors,
2481 },
2482 {
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002483 ARRAY_SIZE(grp3d_low_vectors),
2484 grp3d_low_vectors,
2485 },
2486 {
2487 ARRAY_SIZE(grp3d_nominal_low_vectors),
2488 grp3d_nominal_low_vectors,
2489 },
2490 {
2491 ARRAY_SIZE(grp3d_nominal_high_vectors),
2492 grp3d_nominal_high_vectors,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002493 },
2494 {
2495 ARRAY_SIZE(grp3d_max_vectors),
2496 grp3d_max_vectors,
2497 },
2498};
2499
2500static struct msm_bus_scale_pdata grp3d_bus_scale_pdata = {
2501 grp3d_bus_scale_usecases,
2502 ARRAY_SIZE(grp3d_bus_scale_usecases),
2503 .name = "grp3d",
2504};
2505
2506static struct msm_bus_vectors grp2d0_init_vectors[] = {
2507 {
2508 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
2509 .dst = MSM_BUS_SLAVE_EBI_CH0,
2510 .ab = 0,
2511 .ib = 0,
2512 },
2513};
2514
Lucille Sylvester808eca22011-11-03 10:26:29 -07002515static struct msm_bus_vectors grp2d0_nominal_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002516 {
2517 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
2518 .dst = MSM_BUS_SLAVE_EBI_CH0,
2519 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07002520 .ib = KGSL_CONVERT_TO_MBPS(1000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002521 },
2522};
2523
Lucille Sylvester808eca22011-11-03 10:26:29 -07002524static struct msm_bus_vectors grp2d0_max_vectors[] = {
2525 {
2526 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
2527 .dst = MSM_BUS_SLAVE_EBI_CH0,
2528 .ab = 0,
2529 .ib = KGSL_CONVERT_TO_MBPS(2048),
2530 },
2531};
2532
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002533static struct msm_bus_paths grp2d0_bus_scale_usecases[] = {
2534 {
2535 ARRAY_SIZE(grp2d0_init_vectors),
2536 grp2d0_init_vectors,
2537 },
2538 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07002539 ARRAY_SIZE(grp2d0_nominal_vectors),
2540 grp2d0_nominal_vectors,
2541 },
2542 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002543 ARRAY_SIZE(grp2d0_max_vectors),
2544 grp2d0_max_vectors,
2545 },
2546};
2547
2548struct msm_bus_scale_pdata grp2d0_bus_scale_pdata = {
2549 grp2d0_bus_scale_usecases,
2550 ARRAY_SIZE(grp2d0_bus_scale_usecases),
2551 .name = "grp2d0",
2552};
2553
2554static struct msm_bus_vectors grp2d1_init_vectors[] = {
2555 {
2556 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2557 .dst = MSM_BUS_SLAVE_EBI_CH0,
2558 .ab = 0,
2559 .ib = 0,
2560 },
2561};
2562
Lucille Sylvester808eca22011-11-03 10:26:29 -07002563static struct msm_bus_vectors grp2d1_nominal_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002564 {
2565 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2566 .dst = MSM_BUS_SLAVE_EBI_CH0,
2567 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07002568 .ib = KGSL_CONVERT_TO_MBPS(1000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002569 },
2570};
2571
Lucille Sylvester808eca22011-11-03 10:26:29 -07002572static struct msm_bus_vectors grp2d1_max_vectors[] = {
2573 {
2574 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2575 .dst = MSM_BUS_SLAVE_EBI_CH0,
2576 .ab = 0,
2577 .ib = KGSL_CONVERT_TO_MBPS(2048),
2578 },
2579};
2580
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002581static struct msm_bus_paths grp2d1_bus_scale_usecases[] = {
2582 {
2583 ARRAY_SIZE(grp2d1_init_vectors),
2584 grp2d1_init_vectors,
2585 },
2586 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07002587 ARRAY_SIZE(grp2d1_nominal_vectors),
2588 grp2d1_nominal_vectors,
2589 },
2590 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002591 ARRAY_SIZE(grp2d1_max_vectors),
2592 grp2d1_max_vectors,
2593 },
2594};
2595
2596struct msm_bus_scale_pdata grp2d1_bus_scale_pdata = {
2597 grp2d1_bus_scale_usecases,
2598 ARRAY_SIZE(grp2d1_bus_scale_usecases),
2599 .name = "grp2d1",
2600};
2601#endif
2602
2603static struct resource kgsl_3d0_resources[] = {
2604 {
2605 .name = KGSL_3D0_REG_MEMORY,
2606 .start = 0x04300000, /* GFX3D address */
2607 .end = 0x0431ffff,
2608 .flags = IORESOURCE_MEM,
2609 },
2610 {
2611 .name = KGSL_3D0_IRQ,
2612 .start = GFX3D_IRQ,
2613 .end = GFX3D_IRQ,
2614 .flags = IORESOURCE_IRQ,
2615 },
2616};
2617
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002618static const char *kgsl_3d0_iommu_ctx_names[] = {
2619 "gfx3d_user",
2620 /* priv_ctx goes here */
2621};
2622
2623static struct kgsl_device_iommu_data kgsl_3d0_iommu_data[] = {
2624 {
2625 .iommu_ctx_names = kgsl_3d0_iommu_ctx_names,
2626 .iommu_ctx_count = ARRAY_SIZE(kgsl_3d0_iommu_ctx_names),
2627 .physstart = 0x07C00000,
2628 .physend = 0x07C00000 + SZ_1M - 1,
2629 },
2630};
2631
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002632static struct kgsl_device_platform_data kgsl_3d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002633 .pwrlevel = {
2634 {
2635 .gpu_freq = 400000000,
2636 .bus_freq = 4,
2637 .io_fraction = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002638 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002639 {
2640 .gpu_freq = 300000000,
2641 .bus_freq = 3,
2642 .io_fraction = 33,
2643 },
2644 {
2645 .gpu_freq = 200000000,
2646 .bus_freq = 2,
2647 .io_fraction = 100,
2648 },
2649 {
2650 .gpu_freq = 128000000,
2651 .bus_freq = 1,
2652 .io_fraction = 100,
2653 },
2654 {
2655 .gpu_freq = 27000000,
2656 .bus_freq = 0,
2657 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002658 },
Lucille Sylvester67b4c532012-02-08 11:24:31 -08002659 .init_level = 1,
Lucille Sylvester6e362412011-12-09 16:21:42 -07002660 .num_levels = ARRAY_SIZE(grp3d_freq) + 1,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002661 .set_grp_async = NULL,
Lucille Sylvester5dc67512012-03-27 15:07:58 -06002662 .idle_timeout = HZ/12,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002663 .nap_allowed = true,
2664 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE | KGSL_CLK_MEM_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002665#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002666 .bus_scale_table = &grp3d_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002667#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002668 .iommu_data = kgsl_3d0_iommu_data,
2669 .iommu_count = ARRAY_SIZE(kgsl_3d0_iommu_data),
Lucille Sylvester6e362412011-12-09 16:21:42 -07002670 .core_info = &grp3d_core_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002671};
2672
2673struct platform_device msm_kgsl_3d0 = {
2674 .name = "kgsl-3d0",
2675 .id = 0,
2676 .num_resources = ARRAY_SIZE(kgsl_3d0_resources),
2677 .resource = kgsl_3d0_resources,
2678 .dev = {
2679 .platform_data = &kgsl_3d0_pdata,
2680 },
2681};
2682
2683static struct resource kgsl_2d0_resources[] = {
2684 {
2685 .name = KGSL_2D0_REG_MEMORY,
2686 .start = 0x04100000, /* Z180 base address */
2687 .end = 0x04100FFF,
2688 .flags = IORESOURCE_MEM,
2689 },
2690 {
2691 .name = KGSL_2D0_IRQ,
2692 .start = GFX2D0_IRQ,
2693 .end = GFX2D0_IRQ,
2694 .flags = IORESOURCE_IRQ,
2695 },
2696};
2697
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002698static const char *kgsl_2d0_iommu_ctx_names[] = {
2699 "gfx2d0_2d0",
2700};
2701
2702static struct kgsl_device_iommu_data kgsl_2d0_iommu_data[] = {
2703 {
2704 .iommu_ctx_names = kgsl_2d0_iommu_ctx_names,
2705 .iommu_ctx_count = ARRAY_SIZE(kgsl_2d0_iommu_ctx_names),
2706 .physstart = 0x07D00000,
2707 .physend = 0x07D00000 + SZ_1M - 1,
2708 },
2709};
2710
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002711static struct kgsl_device_platform_data kgsl_2d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002712 .pwrlevel = {
2713 {
2714 .gpu_freq = 200000000,
Lucille Sylvester808eca22011-11-03 10:26:29 -07002715 .bus_freq = 2,
2716 },
2717 {
2718 .gpu_freq = 96000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002719 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002720 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002721 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07002722 .gpu_freq = 27000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002723 .bus_freq = 0,
2724 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002725 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002726 .init_level = 0,
Lucille Sylvester6e362412011-12-09 16:21:42 -07002727 .num_levels = ARRAY_SIZE(grp2d_freq) + 1,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002728 .set_grp_async = NULL,
Lucille Sylvester808eca22011-11-03 10:26:29 -07002729 .idle_timeout = HZ/5,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002730 .nap_allowed = true,
2731 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002732#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002733 .bus_scale_table = &grp2d0_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002734#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002735 .iommu_data = kgsl_2d0_iommu_data,
2736 .iommu_count = ARRAY_SIZE(kgsl_2d0_iommu_data),
Lucille Sylvester6e362412011-12-09 16:21:42 -07002737 .core_info = &grp2d_core_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002738};
2739
2740struct platform_device msm_kgsl_2d0 = {
2741 .name = "kgsl-2d0",
2742 .id = 0,
2743 .num_resources = ARRAY_SIZE(kgsl_2d0_resources),
2744 .resource = kgsl_2d0_resources,
2745 .dev = {
2746 .platform_data = &kgsl_2d0_pdata,
2747 },
2748};
2749
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002750static const char *kgsl_2d1_iommu_ctx_names[] = {
Jeremy Gebben5c4c1132012-02-27 11:26:49 -07002751 "gfx2d1_2d1",
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002752};
2753
2754static struct kgsl_device_iommu_data kgsl_2d1_iommu_data[] = {
2755 {
2756 .iommu_ctx_names = kgsl_2d1_iommu_ctx_names,
2757 .iommu_ctx_count = ARRAY_SIZE(kgsl_2d1_iommu_ctx_names),
2758 .physstart = 0x07E00000,
2759 .physend = 0x07E00000 + SZ_1M - 1,
2760 },
2761};
2762
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002763static struct resource kgsl_2d1_resources[] = {
2764 {
2765 .name = KGSL_2D1_REG_MEMORY,
2766 .start = 0x04200000, /* Z180 device 1 base address */
2767 .end = 0x04200FFF,
2768 .flags = IORESOURCE_MEM,
2769 },
2770 {
2771 .name = KGSL_2D1_IRQ,
2772 .start = GFX2D1_IRQ,
2773 .end = GFX2D1_IRQ,
2774 .flags = IORESOURCE_IRQ,
2775 },
2776};
2777
2778static struct kgsl_device_platform_data kgsl_2d1_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002779 .pwrlevel = {
2780 {
2781 .gpu_freq = 200000000,
Lucille Sylvester808eca22011-11-03 10:26:29 -07002782 .bus_freq = 2,
2783 },
2784 {
2785 .gpu_freq = 96000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002786 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002787 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002788 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07002789 .gpu_freq = 27000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002790 .bus_freq = 0,
2791 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002792 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002793 .init_level = 0,
Lucille Sylvester6e362412011-12-09 16:21:42 -07002794 .num_levels = ARRAY_SIZE(grp2d_freq) + 1,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002795 .set_grp_async = NULL,
Lucille Sylvester808eca22011-11-03 10:26:29 -07002796 .idle_timeout = HZ/5,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002797 .nap_allowed = true,
2798 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002799#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002800 .bus_scale_table = &grp2d1_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002801#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002802 .iommu_data = kgsl_2d1_iommu_data,
2803 .iommu_count = ARRAY_SIZE(kgsl_2d1_iommu_data),
Lucille Sylvester6e362412011-12-09 16:21:42 -07002804 .core_info = &grp2d_core_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002805};
2806
2807struct platform_device msm_kgsl_2d1 = {
2808 .name = "kgsl-2d1",
2809 .id = 1,
2810 .num_resources = ARRAY_SIZE(kgsl_2d1_resources),
2811 .resource = kgsl_2d1_resources,
2812 .dev = {
2813 .platform_data = &kgsl_2d1_pdata,
2814 },
2815};
2816
2817#ifdef CONFIG_MSM_GEMINI
2818static struct resource msm_gemini_resources[] = {
2819 {
2820 .start = 0x04600000,
2821 .end = 0x04600000 + SZ_1M - 1,
2822 .flags = IORESOURCE_MEM,
2823 },
2824 {
2825 .start = JPEG_IRQ,
2826 .end = JPEG_IRQ,
2827 .flags = IORESOURCE_IRQ,
2828 },
2829};
2830
2831struct platform_device msm8960_gemini_device = {
2832 .name = "msm_gemini",
2833 .resource = msm_gemini_resources,
2834 .num_resources = ARRAY_SIZE(msm_gemini_resources),
2835};
2836#endif
2837
Praveen Chidambaram78499012011-11-01 17:15:17 -06002838struct msm_rpm_platform_data msm8960_rpm_data __initdata = {
2839 .reg_base_addrs = {
2840 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
2841 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
2842 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
2843 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
2844 },
2845 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -08002846 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambarame396ce62012-03-30 11:15:57 -06002847 .irq_wakeup = RPM_APCC_CPU0_WAKE_UP_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002848 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
2849 .ipc_rpm_val = 4,
2850 .target_id = {
2851 MSM_RPM_MAP(8960, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
2852 MSM_RPM_MAP(8960, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
2853 MSM_RPM_MAP(8960, INVALIDATE_0, INVALIDATE, 8),
2854 MSM_RPM_MAP(8960, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
2855 MSM_RPM_MAP(8960, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
2856 MSM_RPM_MAP(8960, RPM_CTL, RPM_CTL, 1),
2857 MSM_RPM_MAP(8960, CXO_CLK, CXO_CLK, 1),
2858 MSM_RPM_MAP(8960, PXO_CLK, PXO_CLK, 1),
2859 MSM_RPM_MAP(8960, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
2860 MSM_RPM_MAP(8960, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
2861 MSM_RPM_MAP(8960, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
2862 MSM_RPM_MAP(8960, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
2863 MSM_RPM_MAP(8960, SFPB_CLK, SFPB_CLK, 1),
2864 MSM_RPM_MAP(8960, CFPB_CLK, CFPB_CLK, 1),
2865 MSM_RPM_MAP(8960, MMFPB_CLK, MMFPB_CLK, 1),
2866 MSM_RPM_MAP(8960, EBI1_CLK, EBI1_CLK, 1),
2867 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_HALT_0,
2868 APPS_FABRIC_CFG_HALT, 2),
2869 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_CLKMOD_0,
2870 APPS_FABRIC_CFG_CLKMOD, 3),
2871 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_IOCTL,
2872 APPS_FABRIC_CFG_IOCTL, 1),
2873 MSM_RPM_MAP(8960, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
2874 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_HALT_0,
2875 SYS_FABRIC_CFG_HALT, 2),
2876 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_CLKMOD_0,
2877 SYS_FABRIC_CFG_CLKMOD, 3),
2878 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_IOCTL,
2879 SYS_FABRIC_CFG_IOCTL, 1),
2880 MSM_RPM_MAP(8960, SYSTEM_FABRIC_ARB_0,
2881 SYSTEM_FABRIC_ARB, 29),
2882 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_HALT_0,
2883 MMSS_FABRIC_CFG_HALT, 2),
2884 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_CLKMOD_0,
2885 MMSS_FABRIC_CFG_CLKMOD, 3),
2886 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_IOCTL,
2887 MMSS_FABRIC_CFG_IOCTL, 1),
2888 MSM_RPM_MAP(8960, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 23),
2889 MSM_RPM_MAP(8960, PM8921_S1_0, PM8921_S1, 2),
2890 MSM_RPM_MAP(8960, PM8921_S2_0, PM8921_S2, 2),
2891 MSM_RPM_MAP(8960, PM8921_S3_0, PM8921_S3, 2),
2892 MSM_RPM_MAP(8960, PM8921_S4_0, PM8921_S4, 2),
2893 MSM_RPM_MAP(8960, PM8921_S5_0, PM8921_S5, 2),
2894 MSM_RPM_MAP(8960, PM8921_S6_0, PM8921_S6, 2),
2895 MSM_RPM_MAP(8960, PM8921_S7_0, PM8921_S7, 2),
2896 MSM_RPM_MAP(8960, PM8921_S8_0, PM8921_S8, 2),
2897 MSM_RPM_MAP(8960, PM8921_L1_0, PM8921_L1, 2),
2898 MSM_RPM_MAP(8960, PM8921_L2_0, PM8921_L2, 2),
2899 MSM_RPM_MAP(8960, PM8921_L3_0, PM8921_L3, 2),
2900 MSM_RPM_MAP(8960, PM8921_L4_0, PM8921_L4, 2),
2901 MSM_RPM_MAP(8960, PM8921_L5_0, PM8921_L5, 2),
2902 MSM_RPM_MAP(8960, PM8921_L6_0, PM8921_L6, 2),
2903 MSM_RPM_MAP(8960, PM8921_L7_0, PM8921_L7, 2),
2904 MSM_RPM_MAP(8960, PM8921_L8_0, PM8921_L8, 2),
2905 MSM_RPM_MAP(8960, PM8921_L9_0, PM8921_L9, 2),
2906 MSM_RPM_MAP(8960, PM8921_L10_0, PM8921_L10, 2),
2907 MSM_RPM_MAP(8960, PM8921_L11_0, PM8921_L11, 2),
2908 MSM_RPM_MAP(8960, PM8921_L12_0, PM8921_L12, 2),
2909 MSM_RPM_MAP(8960, PM8921_L13_0, PM8921_L13, 2),
2910 MSM_RPM_MAP(8960, PM8921_L14_0, PM8921_L14, 2),
2911 MSM_RPM_MAP(8960, PM8921_L15_0, PM8921_L15, 2),
2912 MSM_RPM_MAP(8960, PM8921_L16_0, PM8921_L16, 2),
2913 MSM_RPM_MAP(8960, PM8921_L17_0, PM8921_L17, 2),
2914 MSM_RPM_MAP(8960, PM8921_L18_0, PM8921_L18, 2),
2915 MSM_RPM_MAP(8960, PM8921_L19_0, PM8921_L19, 2),
2916 MSM_RPM_MAP(8960, PM8921_L20_0, PM8921_L20, 2),
2917 MSM_RPM_MAP(8960, PM8921_L21_0, PM8921_L21, 2),
2918 MSM_RPM_MAP(8960, PM8921_L22_0, PM8921_L22, 2),
2919 MSM_RPM_MAP(8960, PM8921_L23_0, PM8921_L23, 2),
2920 MSM_RPM_MAP(8960, PM8921_L24_0, PM8921_L24, 2),
2921 MSM_RPM_MAP(8960, PM8921_L25_0, PM8921_L25, 2),
2922 MSM_RPM_MAP(8960, PM8921_L26_0, PM8921_L26, 2),
2923 MSM_RPM_MAP(8960, PM8921_L27_0, PM8921_L27, 2),
2924 MSM_RPM_MAP(8960, PM8921_L28_0, PM8921_L28, 2),
2925 MSM_RPM_MAP(8960, PM8921_L29_0, PM8921_L29, 2),
2926 MSM_RPM_MAP(8960, PM8921_CLK1_0, PM8921_CLK1, 2),
2927 MSM_RPM_MAP(8960, PM8921_CLK2_0, PM8921_CLK2, 2),
2928 MSM_RPM_MAP(8960, PM8921_LVS1, PM8921_LVS1, 1),
2929 MSM_RPM_MAP(8960, PM8921_LVS2, PM8921_LVS2, 1),
2930 MSM_RPM_MAP(8960, PM8921_LVS3, PM8921_LVS3, 1),
2931 MSM_RPM_MAP(8960, PM8921_LVS4, PM8921_LVS4, 1),
2932 MSM_RPM_MAP(8960, PM8921_LVS5, PM8921_LVS5, 1),
2933 MSM_RPM_MAP(8960, PM8921_LVS6, PM8921_LVS6, 1),
2934 MSM_RPM_MAP(8960, PM8921_LVS7, PM8921_LVS7, 1),
2935 MSM_RPM_MAP(8960, NCP_0, NCP, 2),
2936 MSM_RPM_MAP(8960, CXO_BUFFERS, CXO_BUFFERS, 1),
2937 MSM_RPM_MAP(8960, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
2938 MSM_RPM_MAP(8960, HDMI_SWITCH, HDMI_SWITCH, 1),
2939 MSM_RPM_MAP(8960, DDR_DMM_0, DDR_DMM, 2),
2940 MSM_RPM_MAP(8960, QDSS_CLK, QDSS_CLK, 1),
2941 },
2942 .target_status = {
2943 MSM_RPM_STATUS_ID_MAP(8960, VERSION_MAJOR),
2944 MSM_RPM_STATUS_ID_MAP(8960, VERSION_MINOR),
2945 MSM_RPM_STATUS_ID_MAP(8960, VERSION_BUILD),
2946 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_0),
2947 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_1),
2948 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_2),
2949 MSM_RPM_STATUS_ID_MAP(8960, RESERVED_SUPPORTED_RESOURCES_0),
2950 MSM_RPM_STATUS_ID_MAP(8960, SEQUENCE),
2951 MSM_RPM_STATUS_ID_MAP(8960, RPM_CTL),
2952 MSM_RPM_STATUS_ID_MAP(8960, CXO_CLK),
2953 MSM_RPM_STATUS_ID_MAP(8960, PXO_CLK),
2954 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CLK),
2955 MSM_RPM_STATUS_ID_MAP(8960, SYSTEM_FABRIC_CLK),
2956 MSM_RPM_STATUS_ID_MAP(8960, MM_FABRIC_CLK),
2957 MSM_RPM_STATUS_ID_MAP(8960, DAYTONA_FABRIC_CLK),
2958 MSM_RPM_STATUS_ID_MAP(8960, SFPB_CLK),
2959 MSM_RPM_STATUS_ID_MAP(8960, CFPB_CLK),
2960 MSM_RPM_STATUS_ID_MAP(8960, MMFPB_CLK),
2961 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CLK),
2962 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_HALT),
2963 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_CLKMOD),
2964 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_IOCTL),
2965 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_ARB),
2966 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_HALT),
2967 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_CLKMOD),
2968 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_IOCTL),
2969 MSM_RPM_STATUS_ID_MAP(8960, SYSTEM_FABRIC_ARB),
2970 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_HALT),
2971 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_CLKMOD),
2972 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_IOCTL),
2973 MSM_RPM_STATUS_ID_MAP(8960, MM_FABRIC_ARB),
2974 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S1_0),
2975 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S1_1),
2976 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S2_0),
2977 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S2_1),
2978 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S3_0),
2979 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S3_1),
2980 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S4_0),
2981 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S4_1),
2982 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S5_0),
2983 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S5_1),
2984 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S6_0),
2985 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S6_1),
2986 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S7_0),
2987 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S7_1),
2988 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S8_0),
2989 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S8_1),
2990 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L1_0),
2991 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L1_1),
2992 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L2_0),
2993 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L2_1),
2994 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L3_0),
2995 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L3_1),
2996 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L4_0),
2997 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L4_1),
2998 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L5_0),
2999 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L5_1),
3000 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L6_0),
3001 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L6_1),
3002 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L7_0),
3003 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L7_1),
3004 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L8_0),
3005 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L8_1),
3006 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L9_0),
3007 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L9_1),
3008 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L10_0),
3009 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L10_1),
3010 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L11_0),
3011 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L11_1),
3012 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L12_0),
3013 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L12_1),
3014 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L13_0),
3015 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L13_1),
3016 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L14_0),
3017 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L14_1),
3018 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L15_0),
3019 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L15_1),
3020 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L16_0),
3021 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L16_1),
3022 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L17_0),
3023 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L17_1),
3024 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L18_0),
3025 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L18_1),
3026 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L19_0),
3027 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L19_1),
3028 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L20_0),
3029 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L20_1),
3030 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L21_0),
3031 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L21_1),
3032 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L22_0),
3033 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L22_1),
3034 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L23_0),
3035 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L23_1),
3036 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L24_0),
3037 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L24_1),
3038 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L25_0),
3039 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L25_1),
3040 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L26_0),
3041 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L26_1),
3042 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L27_0),
3043 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L27_1),
3044 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L28_0),
3045 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L28_1),
3046 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L29_0),
3047 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L29_1),
3048 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK1_0),
3049 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK1_1),
3050 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK2_0),
3051 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK2_1),
3052 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS1),
3053 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS2),
3054 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS3),
3055 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS4),
3056 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS5),
3057 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS6),
3058 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS7),
3059 MSM_RPM_STATUS_ID_MAP(8960, NCP_0),
3060 MSM_RPM_STATUS_ID_MAP(8960, NCP_1),
3061 MSM_RPM_STATUS_ID_MAP(8960, CXO_BUFFERS),
3062 MSM_RPM_STATUS_ID_MAP(8960, USB_OTG_SWITCH),
3063 MSM_RPM_STATUS_ID_MAP(8960, HDMI_SWITCH),
3064 MSM_RPM_STATUS_ID_MAP(8960, DDR_DMM_0),
3065 MSM_RPM_STATUS_ID_MAP(8960, DDR_DMM_1),
3066 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CH0_RANGE),
3067 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CH1_RANGE),
3068 },
3069 .target_ctrl_id = {
3070 MSM_RPM_CTRL_MAP(8960, VERSION_MAJOR),
3071 MSM_RPM_CTRL_MAP(8960, VERSION_MINOR),
3072 MSM_RPM_CTRL_MAP(8960, VERSION_BUILD),
3073 MSM_RPM_CTRL_MAP(8960, REQ_CTX_0),
3074 MSM_RPM_CTRL_MAP(8960, REQ_SEL_0),
3075 MSM_RPM_CTRL_MAP(8960, ACK_CTX_0),
3076 MSM_RPM_CTRL_MAP(8960, ACK_SEL_0),
3077 },
3078 .sel_invalidate = MSM_RPM_8960_SEL_INVALIDATE,
3079 .sel_notification = MSM_RPM_8960_SEL_NOTIFICATION,
3080 .sel_last = MSM_RPM_8960_SEL_LAST,
3081 .ver = {3, 0, 0},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003082};
Praveen Chidambaram8985b012011-12-16 13:38:59 -07003083
Praveen Chidambaram78499012011-11-01 17:15:17 -06003084struct platform_device msm8960_rpm_device = {
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06003085 .name = "msm_rpm",
3086 .id = -1,
3087};
3088
Praveen Chidambaram78499012011-11-01 17:15:17 -06003089static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
3090 .phys_addr_base = 0x0010C000,
3091 .reg_offsets = {
3092 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
3093 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
3094 },
3095 .phys_size = SZ_8K,
3096 .log_len = 4096, /* log's buffer length in bytes */
3097 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
3098};
3099
3100struct platform_device msm8960_rpm_log_device = {
3101 .name = "msm_rpm_log",
3102 .id = -1,
3103 .dev = {
3104 .platform_data = &msm_rpm_log_pdata,
3105 },
3106};
3107
Praveen Chidambaram7a712232011-10-28 13:39:45 -06003108static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
3109 .phys_addr_base = 0x0010D204,
3110 .phys_size = SZ_8K,
3111};
3112
Praveen Chidambaram78499012011-11-01 17:15:17 -06003113struct platform_device msm8960_rpm_stat_device = {
Praveen Chidambaram7a712232011-10-28 13:39:45 -06003114 .name = "msm_rpm_stat",
3115 .id = -1,
3116 .dev = {
3117 .platform_data = &msm_rpm_stat_pdata,
3118 },
3119};
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06003120
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003121struct platform_device msm_bus_sys_fabric = {
3122 .name = "msm_bus_fabric",
3123 .id = MSM_BUS_FAB_SYSTEM,
3124};
3125struct platform_device msm_bus_apps_fabric = {
3126 .name = "msm_bus_fabric",
3127 .id = MSM_BUS_FAB_APPSS,
3128};
3129struct platform_device msm_bus_mm_fabric = {
3130 .name = "msm_bus_fabric",
3131 .id = MSM_BUS_FAB_MMSS,
3132};
3133struct platform_device msm_bus_sys_fpb = {
3134 .name = "msm_bus_fabric",
3135 .id = MSM_BUS_FAB_SYSTEM_FPB,
3136};
3137struct platform_device msm_bus_cpss_fpb = {
3138 .name = "msm_bus_fabric",
3139 .id = MSM_BUS_FAB_CPSS_FPB,
3140};
3141
3142/* Sensors DSPS platform data */
3143#ifdef CONFIG_MSM_DSPS
3144
3145#define PPSS_REG_PHYS_BASE 0x12080000
3146
3147static struct dsps_clk_info dsps_clks[] = {};
3148static struct dsps_regulator_info dsps_regs[] = {};
3149
3150/*
3151 * Note: GPIOs field is intialized in run-time at the function
3152 * msm8960_init_dsps().
3153 */
3154
3155struct msm_dsps_platform_data msm_dsps_pdata = {
3156 .clks = dsps_clks,
3157 .clks_num = ARRAY_SIZE(dsps_clks),
3158 .gpios = NULL,
3159 .gpios_num = 0,
3160 .regs = dsps_regs,
3161 .regs_num = ARRAY_SIZE(dsps_regs),
3162 .dsps_pwr_ctl_en = 1,
3163 .signature = DSPS_SIGNATURE,
3164};
3165
3166static struct resource msm_dsps_resources[] = {
3167 {
3168 .start = PPSS_REG_PHYS_BASE,
3169 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
3170 .name = "ppss_reg",
3171 .flags = IORESOURCE_MEM,
3172 },
Wentao Xua55500b2011-08-16 18:15:04 -04003173
3174 {
3175 .start = PPSS_WDOG_TIMER_IRQ,
3176 .end = PPSS_WDOG_TIMER_IRQ,
3177 .name = "ppss_wdog",
3178 .flags = IORESOURCE_IRQ,
3179 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003180};
3181
3182struct platform_device msm_dsps_device = {
3183 .name = "msm_dsps",
3184 .id = 0,
3185 .num_resources = ARRAY_SIZE(msm_dsps_resources),
3186 .resource = msm_dsps_resources,
3187 .dev.platform_data = &msm_dsps_pdata,
3188};
3189
3190#endif /* CONFIG_MSM_DSPS */
Pratik Patel7831c082011-06-08 21:44:37 -07003191
3192#ifdef CONFIG_MSM_QDSS
3193
3194#define MSM_QDSS_PHYS_BASE 0x01A00000
3195#define MSM_ETB_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x1000)
3196#define MSM_TPIU_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x3000)
3197#define MSM_FUNNEL_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x4000)
Pratik Patel492b3012012-03-06 14:22:30 -08003198#define MSM_ETM_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x1C000)
Pratik Patel7831c082011-06-08 21:44:37 -07003199
Pratik Patel1403f2a2012-03-21 10:10:00 -07003200#define QDSS_SOURCE(src_name, fpm) { .name = src_name, .fport_mask = fpm, }
3201
3202static struct qdss_source msm_qdss_sources[] = {
3203 QDSS_SOURCE("msm_etm", 0x3),
3204};
3205
3206static struct msm_qdss_platform_data qdss_pdata = {
3207 .src_table = msm_qdss_sources,
3208 .size = ARRAY_SIZE(msm_qdss_sources),
3209 .afamily = 1,
3210};
3211
3212struct platform_device msm_qdss_device = {
3213 .name = "msm_qdss",
3214 .id = -1,
3215 .dev = {
3216 .platform_data = &qdss_pdata,
3217 },
3218};
3219
Pratik Patel7831c082011-06-08 21:44:37 -07003220static struct resource msm_etb_resources[] = {
3221 {
3222 .start = MSM_ETB_PHYS_BASE,
3223 .end = MSM_ETB_PHYS_BASE + SZ_4K - 1,
3224 .flags = IORESOURCE_MEM,
3225 },
3226};
3227
3228struct platform_device msm_etb_device = {
3229 .name = "msm_etb",
3230 .id = 0,
3231 .num_resources = ARRAY_SIZE(msm_etb_resources),
3232 .resource = msm_etb_resources,
3233};
3234
3235static struct resource msm_tpiu_resources[] = {
3236 {
3237 .start = MSM_TPIU_PHYS_BASE,
3238 .end = MSM_TPIU_PHYS_BASE + SZ_4K - 1,
3239 .flags = IORESOURCE_MEM,
3240 },
3241};
3242
3243struct platform_device msm_tpiu_device = {
3244 .name = "msm_tpiu",
3245 .id = 0,
3246 .num_resources = ARRAY_SIZE(msm_tpiu_resources),
3247 .resource = msm_tpiu_resources,
3248};
3249
3250static struct resource msm_funnel_resources[] = {
3251 {
3252 .start = MSM_FUNNEL_PHYS_BASE,
3253 .end = MSM_FUNNEL_PHYS_BASE + SZ_4K - 1,
3254 .flags = IORESOURCE_MEM,
3255 },
3256};
3257
3258struct platform_device msm_funnel_device = {
3259 .name = "msm_funnel",
3260 .id = 0,
3261 .num_resources = ARRAY_SIZE(msm_funnel_resources),
3262 .resource = msm_funnel_resources,
3263};
3264
Pratik Patel492b3012012-03-06 14:22:30 -08003265static struct resource msm_etm_resources[] = {
Pratik Patel7831c082011-06-08 21:44:37 -07003266 {
Pratik Patel492b3012012-03-06 14:22:30 -08003267 .start = MSM_ETM_PHYS_BASE,
3268 .end = MSM_ETM_PHYS_BASE + (SZ_4K * 2) - 1,
Pratik Patel7831c082011-06-08 21:44:37 -07003269 .flags = IORESOURCE_MEM,
3270 },
3271};
3272
Pratik Patel492b3012012-03-06 14:22:30 -08003273struct platform_device msm_etm_device = {
3274 .name = "msm_etm",
Pratik Patel7831c082011-06-08 21:44:37 -07003275 .id = 0,
Pratik Patel492b3012012-03-06 14:22:30 -08003276 .num_resources = ARRAY_SIZE(msm_etm_resources),
3277 .resource = msm_etm_resources,
Pratik Patel7831c082011-06-08 21:44:37 -07003278};
3279
3280#endif
Praveen Chidambaram8ea3dcd2011-12-07 14:46:31 -07003281
3282static int msm8960_LPM_latency = 1000; /* >100 usec for WFI */
3283
3284struct platform_device msm8960_cpu_idle_device = {
3285 .name = "msm_cpu_idle",
3286 .id = -1,
3287 .dev = {
3288 .platform_data = &msm8960_LPM_latency,
3289 },
3290};
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07003291
3292static struct msm_dcvs_freq_entry msm8960_freq[] = {
3293 { 384000, 166981, 345600},
3294 { 702000, 213049, 632502},
3295 {1026000, 285712, 925613},
3296 {1242000, 383945, 1176550},
3297 {1458000, 419729, 1465478},
3298 {1512000, 434116, 1546674},
3299
3300};
3301
3302static struct msm_dcvs_core_info msm8960_core_info = {
3303 .freq_tbl = &msm8960_freq[0],
3304 .core_param = {
3305 .max_time_us = 100000,
3306 .num_freq = ARRAY_SIZE(msm8960_freq),
3307 },
3308 .algo_param = {
3309 .slack_time_us = 58000,
3310 .scale_slack_time = 0,
3311 .scale_slack_time_pct = 0,
3312 .disable_pc_threshold = 1458000,
3313 .em_window_size = 100000,
3314 .em_max_util_pct = 97,
3315 .ss_window_size = 1000000,
3316 .ss_util_pct = 95,
3317 .ss_iobusy_conv = 100,
3318 },
3319};
3320
3321struct platform_device msm8960_msm_gov_device = {
3322 .name = "msm_dcvs_gov",
3323 .id = -1,
3324 .dev = {
3325 .platform_data = &msm8960_core_info,
3326 },
3327};
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08003328
3329static struct resource msm_cache_erp_resources[] = {
3330 {
3331 .name = "l1_irq",
3332 .start = SC_SICCPUXEXTFAULTIRPTREQ,
3333 .flags = IORESOURCE_IRQ,
3334 },
3335 {
3336 .name = "l2_irq",
3337 .start = APCC_QGICL2IRPTREQ,
3338 .flags = IORESOURCE_IRQ,
3339 }
3340};
3341
3342struct platform_device msm8960_device_cache_erp = {
3343 .name = "msm_cache_erp",
3344 .id = -1,
3345 .num_resources = ARRAY_SIZE(msm_cache_erp_resources),
3346 .resource = msm_cache_erp_resources,
3347};
Laura Abbott0577d7b2012-04-17 11:14:30 -07003348
3349struct msm_iommu_domain_name msm8960_iommu_ctx_names[] = {
3350 /* Camera */
3351 {
3352 .name = "vpe_src",
3353 .domain = CAMERA_DOMAIN,
3354 },
3355 /* Camera */
3356 {
3357 .name = "vpe_dst",
3358 .domain = CAMERA_DOMAIN,
3359 },
3360 /* Camera */
3361 {
3362 .name = "vfe_imgwr",
3363 .domain = CAMERA_DOMAIN,
3364 },
3365 /* Camera */
3366 {
3367 .name = "vfe_misc",
3368 .domain = CAMERA_DOMAIN,
3369 },
3370 /* Camera */
3371 {
3372 .name = "ijpeg_src",
3373 .domain = CAMERA_DOMAIN,
3374 },
3375 /* Camera */
3376 {
3377 .name = "ijpeg_dst",
3378 .domain = CAMERA_DOMAIN,
3379 },
3380 /* Camera */
3381 {
3382 .name = "jpegd_src",
3383 .domain = CAMERA_DOMAIN,
3384 },
3385 /* Camera */
3386 {
3387 .name = "jpegd_dst",
3388 .domain = CAMERA_DOMAIN,
3389 },
3390 /* Rotator */
3391 {
3392 .name = "rot_src",
3393 .domain = ROTATOR_DOMAIN,
3394 },
3395 /* Rotator */
3396 {
3397 .name = "rot_dst",
3398 .domain = ROTATOR_DOMAIN,
3399 },
3400 /* Video */
3401 {
3402 .name = "vcodec_a_mm1",
3403 .domain = VIDEO_DOMAIN,
3404 },
3405 /* Video */
3406 {
3407 .name = "vcodec_b_mm2",
3408 .domain = VIDEO_DOMAIN,
3409 },
3410 /* Video */
3411 {
3412 .name = "vcodec_a_stream",
3413 .domain = VIDEO_DOMAIN,
3414 },
3415};
3416
3417static struct mem_pool msm8960_video_pools[] = {
3418 /*
3419 * Video hardware has the following requirements:
3420 * 1. All video addresses used by the video hardware must be at a higher
3421 * address than video firmware address.
3422 * 2. Video hardware can only access a range of 256MB from the base of
3423 * the video firmware.
3424 */
3425 [VIDEO_FIRMWARE_POOL] =
3426 /* Low addresses, intended for video firmware */
3427 {
3428 .paddr = SZ_128K,
3429 .size = SZ_16M - SZ_128K,
3430 },
3431 [VIDEO_MAIN_POOL] =
3432 /* Main video pool */
3433 {
3434 .paddr = SZ_16M,
3435 .size = SZ_256M - SZ_16M,
3436 },
3437 [GEN_POOL] =
3438 /* Remaining address space up to 2G */
3439 {
3440 .paddr = SZ_256M,
3441 .size = SZ_2G - SZ_256M,
3442 },
3443};
3444
3445static struct mem_pool msm8960_camera_pools[] = {
3446 [GEN_POOL] =
3447 /* One address space for camera */
3448 {
3449 .paddr = SZ_128K,
3450 .size = SZ_2G - SZ_128K,
3451 },
3452};
3453
3454static struct mem_pool msm8960_display_pools[] = {
3455 [GEN_POOL] =
3456 /* One address space for display */
3457 {
3458 .paddr = SZ_128K,
3459 .size = SZ_2G - SZ_128K,
3460 },
3461};
3462
3463static struct mem_pool msm8960_rotator_pools[] = {
3464 [GEN_POOL] =
3465 /* One address space for rotator */
3466 {
3467 .paddr = SZ_128K,
3468 .size = SZ_2G - SZ_128K,
3469 },
3470};
3471
3472static struct msm_iommu_domain msm8960_iommu_domains[] = {
3473 [VIDEO_DOMAIN] = {
3474 .iova_pools = msm8960_video_pools,
3475 .npools = ARRAY_SIZE(msm8960_video_pools),
3476 },
3477 [CAMERA_DOMAIN] = {
3478 .iova_pools = msm8960_camera_pools,
3479 .npools = ARRAY_SIZE(msm8960_camera_pools),
3480 },
3481 [DISPLAY_DOMAIN] = {
3482 .iova_pools = msm8960_display_pools,
3483 .npools = ARRAY_SIZE(msm8960_display_pools),
3484 },
3485 [ROTATOR_DOMAIN] = {
3486 .iova_pools = msm8960_rotator_pools,
3487 .npools = ARRAY_SIZE(msm8960_rotator_pools),
3488 },
3489};
3490
3491struct iommu_domains_pdata msm8960_iommu_domain_pdata = {
3492 .domains = msm8960_iommu_domains,
3493 .ndomains = ARRAY_SIZE(msm8960_iommu_domains),
3494 .domain_names = msm8960_iommu_ctx_names,
3495 .nnames = ARRAY_SIZE(msm8960_iommu_ctx_names),
3496 .domain_alloc_flags = 0,
3497};
3498
3499struct platform_device msm8960_iommu_domain_device = {
3500 .name = "iommu_domains",
3501 .id = -1,
3502 .dev = {
3503 .platform_data = &msm8960_iommu_domain_pdata,
3504 },
3505};