blob: f84e2662f1ca5b92181c52a03fc4360905a4d189 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Copyright (C) 1995 Linus Torvalds
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 */
4
5/*
6 * This file handles the architecture-dependent parts of initialization
7 */
8
9#include <linux/errno.h>
10#include <linux/sched.h>
11#include <linux/kernel.h>
12#include <linux/mm.h>
13#include <linux/stddef.h>
14#include <linux/unistd.h>
15#include <linux/ptrace.h>
16#include <linux/slab.h>
17#include <linux/user.h>
18#include <linux/a.out.h>
Jon Smirl894673e2006-07-10 04:44:13 -070019#include <linux/screen_info.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/ioport.h>
21#include <linux/delay.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/init.h>
23#include <linux/initrd.h>
24#include <linux/highmem.h>
25#include <linux/bootmem.h>
26#include <linux/module.h>
27#include <asm/processor.h>
28#include <linux/console.h>
29#include <linux/seq_file.h>
Vivek Goyalaac04b32006-01-09 20:51:47 -080030#include <linux/crash_dump.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include <linux/root_dev.h>
32#include <linux/pci.h>
Huang, Ying5b836832008-01-30 13:31:19 +010033#include <linux/efi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <linux/acpi.h>
35#include <linux/kallsyms.h>
36#include <linux/edd.h>
Matt Tolentinobbfceef2005-06-23 00:08:07 -070037#include <linux/mmzone.h>
Eric W. Biederman5f5609d2005-06-25 14:58:04 -070038#include <linux/kexec.h>
Venkatesh Pallipadi95235ca2005-12-02 10:43:20 -080039#include <linux/cpufreq.h>
Andi Kleene9928672006-01-11 22:43:33 +010040#include <linux/dmi.h>
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +010041#include <linux/dma-mapping.h>
Andi Kleen681558f2006-03-25 16:29:46 +010042#include <linux/ctype.h>
Glauber de Oliveira Costa746ef0c2008-01-30 13:31:11 +010043#include <linux/uaccess.h>
Matt Tolentinobbfceef2005-06-23 00:08:07 -070044
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#include <asm/mtrr.h>
46#include <asm/uaccess.h>
47#include <asm/system.h>
Ingo Molnare4026442008-01-30 13:32:39 +010048#include <asm/vsyscall.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include <asm/io.h>
50#include <asm/smp.h>
51#include <asm/msr.h>
52#include <asm/desc.h>
53#include <video/edid.h>
54#include <asm/e820.h>
55#include <asm/dma.h>
Yinghai Luaaf23042008-01-30 13:33:09 +010056#include <asm/gart.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#include <asm/mpspec.h>
58#include <asm/mmu_context.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#include <asm/proto.h>
60#include <asm/setup.h>
61#include <asm/mach_apic.h>
62#include <asm/numa.h>
Andi Kleen2bc04142005-11-05 17:25:53 +010063#include <asm/sections.h>
Andi Kleenf2d3efe2006-03-25 16:30:22 +010064#include <asm/dmi.h>
Bernhard Walle00bf4092007-10-21 16:42:01 -070065#include <asm/cacheflush.h>
Thomas Gleixneraf7a78e2008-01-30 13:30:17 +010066#include <asm/mce.h>
Markus Metzgereee3af42008-01-30 13:31:09 +010067#include <asm/ds.h>
travis@sgi.comdf3825c2008-01-30 13:33:11 +010068#include <asm/topology.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
Glauber de Oliveira Costa746ef0c2008-01-30 13:31:11 +010070#ifdef CONFIG_PARAVIRT
71#include <asm/paravirt.h>
72#else
73#define ARCH_SETUP
74#endif
75
Linus Torvalds1da177e2005-04-16 15:20:36 -070076/*
77 * Machine setup..
78 */
79
Ravikiran G Thirumalai6c231b72005-09-06 15:17:45 -070080struct cpuinfo_x86 boot_cpu_data __read_mostly;
Andi Kleen2ee60e172006-06-26 13:59:44 +020081EXPORT_SYMBOL(boot_cpu_data);
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
Andi Kleen7d851c82008-01-30 13:33:20 +010083__u32 cleared_cpu_caps[NCAPINTS] __cpuinitdata;
84
Linus Torvalds1da177e2005-04-16 15:20:36 -070085unsigned long mmu_cr4_features;
86
Linus Torvalds1da177e2005-04-16 15:20:36 -070087/* Boot loader ID as an integer, for the benefit of proc_dointvec */
88int bootloader_type;
89
90unsigned long saved_video_mode;
91
Andi Kleenf039b752007-05-02 19:27:12 +020092int force_mwait __cpuinitdata;
93
Thomas Gleixner04e1ba82008-01-30 13:30:39 +010094/*
Andi Kleenf2d3efe2006-03-25 16:30:22 +010095 * Early DMI memory
96 */
97int dmi_alloc_index;
98char dmi_alloc_data[DMI_MAX_DATA];
99
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100/*
101 * Setup options
102 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103struct screen_info screen_info;
Andi Kleen2ee60e172006-06-26 13:59:44 +0200104EXPORT_SYMBOL(screen_info);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105struct sys_desc_table_struct {
106 unsigned short length;
107 unsigned char table[0];
108};
109
110struct edid_info edid_info;
Antonino A. Daplasba707102006-06-26 00:26:37 -0700111EXPORT_SYMBOL_GPL(edid_info);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112
113extern int root_mountflags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114
Alon Bar-Levadf48852007-02-12 00:54:25 -0800115char __initdata command_line[COMMAND_LINE_SIZE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116
117struct resource standard_io_resources[] = {
118 { .name = "dma1", .start = 0x00, .end = 0x1f,
119 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
120 { .name = "pic1", .start = 0x20, .end = 0x21,
121 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
122 { .name = "timer0", .start = 0x40, .end = 0x43,
123 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
124 { .name = "timer1", .start = 0x50, .end = 0x53,
125 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
126 { .name = "keyboard", .start = 0x60, .end = 0x6f,
127 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
128 { .name = "dma page reg", .start = 0x80, .end = 0x8f,
129 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
130 { .name = "pic2", .start = 0xa0, .end = 0xa1,
131 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
132 { .name = "dma2", .start = 0xc0, .end = 0xdf,
133 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
134 { .name = "fpu", .start = 0xf0, .end = 0xff,
135 .flags = IORESOURCE_BUSY | IORESOURCE_IO }
136};
137
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138#define IORESOURCE_RAM (IORESOURCE_BUSY | IORESOURCE_MEM)
139
Bernhard Wallec9cce832008-01-30 13:30:32 +0100140static struct resource data_resource = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141 .name = "Kernel data",
142 .start = 0,
143 .end = 0,
144 .flags = IORESOURCE_RAM,
145};
Bernhard Wallec9cce832008-01-30 13:30:32 +0100146static struct resource code_resource = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147 .name = "Kernel code",
148 .start = 0,
149 .end = 0,
150 .flags = IORESOURCE_RAM,
151};
Bernhard Wallec9cce832008-01-30 13:30:32 +0100152static struct resource bss_resource = {
Bernhard Walle00bf4092007-10-21 16:42:01 -0700153 .name = "Kernel bss",
154 .start = 0,
155 .end = 0,
156 .flags = IORESOURCE_RAM,
157};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158
Thomas Gleixner8c61b902008-01-30 13:30:16 +0100159static void __cpuinit early_identify_cpu(struct cpuinfo_x86 *c);
160
Vivek Goyalaac04b32006-01-09 20:51:47 -0800161#ifdef CONFIG_PROC_VMCORE
Andi Kleen2c8c0e62006-09-26 10:52:32 +0200162/* elfcorehdr= specifies the location of elf core header
163 * stored by the crashed kernel. This option will be passed
164 * by kexec loader to the capture kernel.
165 */
166static int __init setup_elfcorehdr(char *arg)
167{
168 char *end;
169 if (!arg)
170 return -EINVAL;
171 elfcorehdr_addr = memparse(arg, &end);
172 return end > arg ? 0 : -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173}
Andi Kleen2c8c0e62006-09-26 10:52:32 +0200174early_param("elfcorehdr", setup_elfcorehdr);
175#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176
Matt Tolentino2b976902005-06-23 00:08:06 -0700177#ifndef CONFIG_NUMA
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700178static void __init
179contig_initmem_init(unsigned long start_pfn, unsigned long end_pfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180{
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700181 unsigned long bootmap_size, bootmap;
182
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700183 bootmap_size = bootmem_bootmap_pages(end_pfn)<<PAGE_SHIFT;
184 bootmap = find_e820_area(0, end_pfn<<PAGE_SHIFT, bootmap_size);
185 if (bootmap == -1L)
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100186 panic("Cannot find bootmem map of size %ld\n", bootmap_size);
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700187 bootmap_size = init_bootmem(bootmap >> PAGE_SHIFT, end_pfn);
Mel Gorman5cb248a2006-09-27 01:49:52 -0700188 e820_register_active_regions(0, start_pfn, end_pfn);
189 free_bootmem_with_active_regions(0, end_pfn);
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700190 reserve_bootmem(bootmap, bootmap_size);
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100191}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192#endif
193
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194#if defined(CONFIG_EDD) || defined(CONFIG_EDD_MODULE)
195struct edd edd;
196#ifdef CONFIG_EDD_MODULE
197EXPORT_SYMBOL(edd);
198#endif
199/**
200 * copy_edd() - Copy the BIOS EDD information
201 * from boot_params into a safe place.
202 *
203 */
204static inline void copy_edd(void)
205{
H. Peter Anvin30c82642007-10-15 17:13:22 -0700206 memcpy(edd.mbr_signature, boot_params.edd_mbr_sig_buffer,
207 sizeof(edd.mbr_signature));
208 memcpy(edd.edd_info, boot_params.eddbuf, sizeof(edd.edd_info));
209 edd.mbr_signature_nr = boot_params.edd_mbr_sig_buf_entries;
210 edd.edd_info_nr = boot_params.eddbuf_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211}
212#else
213static inline void copy_edd(void)
214{
215}
216#endif
217
Bernhard Walle5c3391f2007-10-18 23:40:59 -0700218#ifdef CONFIG_KEXEC
219static void __init reserve_crashkernel(void)
220{
221 unsigned long long free_mem;
222 unsigned long long crash_size, crash_base;
223 int ret;
224
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100225 free_mem =
226 ((unsigned long long)max_low_pfn - min_low_pfn) << PAGE_SHIFT;
Bernhard Walle5c3391f2007-10-18 23:40:59 -0700227
228 ret = parse_crashkernel(boot_command_line, free_mem,
229 &crash_size, &crash_base);
230 if (ret == 0 && crash_size) {
231 if (crash_base > 0) {
232 printk(KERN_INFO "Reserving %ldMB of memory at %ldMB "
233 "for crashkernel (System RAM: %ldMB)\n",
234 (unsigned long)(crash_size >> 20),
235 (unsigned long)(crash_base >> 20),
236 (unsigned long)(free_mem >> 20));
237 crashk_res.start = crash_base;
238 crashk_res.end = crash_base + crash_size - 1;
239 reserve_bootmem(crash_base, crash_size);
240 } else
241 printk(KERN_INFO "crashkernel reservation failed - "
242 "you have to specify a base address\n");
243 }
244}
245#else
246static inline void __init reserve_crashkernel(void)
247{}
248#endif
249
Glauber de Oliveira Costa746ef0c2008-01-30 13:31:11 +0100250/* Overridden in paravirt.c if CONFIG_PARAVIRT */
Andi Kleene3cfac82008-01-30 13:32:49 +0100251void __attribute__((weak)) __init memory_setup(void)
Glauber de Oliveira Costa746ef0c2008-01-30 13:31:11 +0100252{
253 machine_specific_memory_setup();
254}
255
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256void __init setup_arch(char **cmdline_p)
257{
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100258 unsigned i;
259
Alon Bar-Levadf48852007-02-12 00:54:25 -0800260 printk(KERN_INFO "Command line: %s\n", boot_command_line);
Andi Kleen43c85c92006-09-26 10:52:32 +0200261
H. Peter Anvin30c82642007-10-15 17:13:22 -0700262 ROOT_DEV = old_decode_dev(boot_params.hdr.root_dev);
263 screen_info = boot_params.screen_info;
264 edid_info = boot_params.edid_info;
265 saved_video_mode = boot_params.hdr.vid_mode;
266 bootloader_type = boot_params.hdr.type_of_loader;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267
268#ifdef CONFIG_BLK_DEV_RAM
H. Peter Anvin30c82642007-10-15 17:13:22 -0700269 rd_image_start = boot_params.hdr.ram_size & RAMDISK_IMAGE_START_MASK;
270 rd_prompt = ((boot_params.hdr.ram_size & RAMDISK_PROMPT_FLAG) != 0);
271 rd_doload = ((boot_params.hdr.ram_size & RAMDISK_LOAD_FLAG) != 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272#endif
Huang, Ying5b836832008-01-30 13:31:19 +0100273#ifdef CONFIG_EFI
274 if (!strncmp((char *)&boot_params.efi_info.efi_loader_signature,
275 "EL64", 4))
276 efi_enabled = 1;
277#endif
Glauber de Oliveira Costa746ef0c2008-01-30 13:31:11 +0100278
279 ARCH_SETUP
280
281 memory_setup();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282 copy_edd();
283
H. Peter Anvin30c82642007-10-15 17:13:22 -0700284 if (!boot_params.hdr.root_flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285 root_mountflags &= ~MS_RDONLY;
286 init_mm.start_code = (unsigned long) &_text;
287 init_mm.end_code = (unsigned long) &_etext;
288 init_mm.end_data = (unsigned long) &_edata;
289 init_mm.brk = (unsigned long) &_end;
290
Linus Torvaldse3ebadd2007-05-07 08:44:24 -0700291 code_resource.start = virt_to_phys(&_text);
292 code_resource.end = virt_to_phys(&_etext)-1;
293 data_resource.start = virt_to_phys(&_etext);
294 data_resource.end = virt_to_phys(&_edata)-1;
Bernhard Walle00bf4092007-10-21 16:42:01 -0700295 bss_resource.start = virt_to_phys(&__bss_start);
296 bss_resource.end = virt_to_phys(&__bss_stop)-1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298 early_identify_cpu(&boot_cpu_data);
299
Alon Bar-Levadf48852007-02-12 00:54:25 -0800300 strlcpy(command_line, boot_command_line, COMMAND_LINE_SIZE);
Andi Kleen2c8c0e62006-09-26 10:52:32 +0200301 *cmdline_p = command_line;
302
303 parse_early_param();
304
305 finish_e820_parsing();
Andi Kleen9ca33eb2006-09-26 10:52:32 +0200306
Yinghai Luaaf23042008-01-30 13:33:09 +0100307 early_gart_iommu_check();
308
Mel Gorman5cb248a2006-09-27 01:49:52 -0700309 e820_register_active_regions(0, 0, -1UL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310 /*
311 * partially used pages are not usable - thus
312 * we are rounding upwards:
313 */
314 end_pfn = e820_end_of_ram();
Jesse Barnes99fc8d42008-01-30 13:33:18 +0100315 /* update e820 for memory not covered by WB MTRRs */
316 mtrr_bp_init();
317 if (mtrr_trim_uncached_memory(end_pfn)) {
318 e820_register_active_regions(0, 0, -1UL);
319 end_pfn = e820_end_of_ram();
320 }
321
Jan Beulichcaff0712006-09-26 10:52:31 +0200322 num_physpages = end_pfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323
324 check_efer();
325
326 init_memory_mapping(0, (end_pfn_map << PAGE_SHIFT));
Huang, Ying5b836832008-01-30 13:31:19 +0100327 if (efi_enabled)
328 efi_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329
Andi Kleenf2d3efe2006-03-25 16:30:22 +0100330 dmi_scan_machine();
331
Rene Hermanb02aae92008-01-30 13:30:05 +0100332 io_delay_init();
333
Mike Travis71fff5e2007-10-19 20:35:03 +0200334#ifdef CONFIG_SMP
travis@sgi.comdf3825c2008-01-30 13:33:11 +0100335 /* setup to use the early static init tables during kernel startup */
travis@sgi.com3b419082008-01-30 13:33:11 +0100336 x86_cpu_to_apicid_early_ptr = (void *)&x86_cpu_to_apicid_init;
travis@sgi.com602a54a2008-01-30 13:33:21 +0100337 x86_bios_cpu_apicid_early_ptr = (void *)&x86_bios_cpu_apicid_init;
travis@sgi.come8c10ef2008-01-30 13:33:12 +0100338#ifdef CONFIG_NUMA
travis@sgi.comdf3825c2008-01-30 13:33:11 +0100339 x86_cpu_to_node_map_early_ptr = (void *)&x86_cpu_to_node_map_init;
Mike Travis71fff5e2007-10-19 20:35:03 +0200340#endif
travis@sgi.come8c10ef2008-01-30 13:33:12 +0100341 x86_bios_cpu_apicid_early_ptr = (void *)&x86_bios_cpu_apicid_init;
342#endif
Mike Travis71fff5e2007-10-19 20:35:03 +0200343
Len Brown888ba6c2005-08-24 12:07:20 -0400344#ifdef CONFIG_ACPI
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 /*
346 * Initialize the ACPI boot-time table parser (gets the RSDP and SDT).
347 * Call this early for SRAT node setup.
348 */
349 acpi_boot_table_init();
350#endif
351
Jan Beulichcaff0712006-09-26 10:52:31 +0200352 /* How many end-of-memory variables you have, grandma! */
353 max_low_pfn = end_pfn;
354 max_pfn = end_pfn;
355 high_memory = (void *)__va(end_pfn * PAGE_SIZE - 1) + 1;
356
Mel Gorman5cb248a2006-09-27 01:49:52 -0700357 /* Remove active ranges so rediscovery with NUMA-awareness happens */
358 remove_all_active_ranges();
359
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360#ifdef CONFIG_ACPI_NUMA
361 /*
362 * Parse SRAT to discover nodes.
363 */
364 acpi_numa_init();
365#endif
366
Matt Tolentino2b976902005-06-23 00:08:06 -0700367#ifdef CONFIG_NUMA
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100368 numa_initmem_init(0, end_pfn);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369#else
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700370 contig_initmem_init(0, end_pfn);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371#endif
372
Andi Kleen75175272008-01-30 13:33:17 +0100373 early_res_to_bootmem();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374
Len Brown673d5b42007-07-28 03:33:16 -0400375#ifdef CONFIG_ACPI_SLEEP
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100376 /*
377 * Reserve low memory region for sleep support.
378 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379 acpi_reserve_bootmem();
380#endif
Huang, Ying5b836832008-01-30 13:31:19 +0100381
382 if (efi_enabled) {
383 efi_map_memmap();
384 efi_reserve_bootmem();
385 }
386
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100387 /*
388 * Find and reserve possible boot-time SMP configuration:
389 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390 find_smp_config();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391#ifdef CONFIG_BLK_DEV_INITRD
H. Peter Anvin30c82642007-10-15 17:13:22 -0700392 if (boot_params.hdr.type_of_loader && boot_params.hdr.ramdisk_image) {
393 unsigned long ramdisk_image = boot_params.hdr.ramdisk_image;
394 unsigned long ramdisk_size = boot_params.hdr.ramdisk_size;
395 unsigned long ramdisk_end = ramdisk_image + ramdisk_size;
396 unsigned long end_of_mem = end_pfn << PAGE_SHIFT;
397
398 if (ramdisk_end <= end_of_mem) {
399 reserve_bootmem_generic(ramdisk_image, ramdisk_size);
400 initrd_start = ramdisk_image + PAGE_OFFSET;
401 initrd_end = initrd_start+ramdisk_size;
402 } else {
Andi Kleen75175272008-01-30 13:33:17 +0100403 /* Assumes everything on node 0 */
404 free_bootmem(ramdisk_image, ramdisk_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405 printk(KERN_ERR "initrd extends beyond end of memory "
H. Peter Anvin30c82642007-10-15 17:13:22 -0700406 "(0x%08lx > 0x%08lx)\ndisabling initrd\n",
407 ramdisk_end, end_of_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408 initrd_start = 0;
409 }
410 }
411#endif
Bernhard Walle5c3391f2007-10-18 23:40:59 -0700412 reserve_crashkernel();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413 paging_init();
Ingo Molnare4026442008-01-30 13:32:39 +0100414 map_vsyscall();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415
Andi Kleendfa46982006-09-26 10:52:30 +0200416 early_quirks();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417
Ashok Raj51f62e12006-03-25 16:29:28 +0100418 /*
419 * set this early, so we dont allocate cpu0
420 * if MADT list doesnt list BSP first
421 * mpparse.c/MP_processor_info() allocates logical cpu numbers.
422 */
423 cpu_set(0, cpu_present_map);
Len Brown888ba6c2005-08-24 12:07:20 -0400424#ifdef CONFIG_ACPI
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 /*
426 * Read APIC and some other early information from ACPI tables.
427 */
428 acpi_boot_init();
429#endif
430
Ravikiran Thirumalai05b3cbd2006-01-11 22:45:36 +0100431 init_cpu_to_node();
432
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 /*
434 * get boot-time SMP configuration:
435 */
436 if (smp_found_config)
437 get_smp_config();
438 init_apic_mappings();
Thomas Gleixner3e35a0e2008-01-30 13:30:19 +0100439 ioapic_init_mappings();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440
441 /*
Andi Kleenfc986db2007-02-13 13:26:24 +0100442 * We trust e820 completely. No explicit ROM probing in memory.
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100443 */
Bernhard Wallec9cce832008-01-30 13:30:32 +0100444 e820_reserve_resources(&code_resource, &data_resource, &bss_resource);
Rafael J. Wysockie8eff5a2006-09-25 23:32:46 -0700445 e820_mark_nosave_regions();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447 /* request I/O space for devices used on all i[345]86 PCs */
Andi Kleen9d0ef4f2006-09-30 01:47:55 +0200448 for (i = 0; i < ARRAY_SIZE(standard_io_resources); i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 request_resource(&ioport_resource, &standard_io_resources[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450
Andi Kleena1e97782005-04-16 15:25:12 -0700451 e820_setup_gap();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453#ifdef CONFIG_VT
454#if defined(CONFIG_VGA_CONSOLE)
Huang, Ying5b836832008-01-30 13:31:19 +0100455 if (!efi_enabled || (efi_mem_type(0xa0000) != EFI_CONVENTIONAL_MEMORY))
456 conswitchp = &vga_con;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457#elif defined(CONFIG_DUMMY_CONSOLE)
458 conswitchp = &dummy_con;
459#endif
460#endif
461}
462
Ashok Raje6982c62005-06-25 14:54:58 -0700463static int __cpuinit get_model_name(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464{
465 unsigned int *v;
466
Andi Kleenebfcaa92005-04-16 15:25:18 -0700467 if (c->extended_cpuid_level < 0x80000004)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468 return 0;
469
470 v = (unsigned int *) c->x86_model_id;
471 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
472 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
473 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
474 c->x86_model_id[48] = 0;
475 return 1;
476}
477
478
Ashok Raje6982c62005-06-25 14:54:58 -0700479static void __cpuinit display_cacheinfo(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480{
481 unsigned int n, dummy, eax, ebx, ecx, edx;
482
Andi Kleenebfcaa92005-04-16 15:25:18 -0700483 n = c->extended_cpuid_level;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484
485 if (n >= 0x80000005) {
486 cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100487 printk(KERN_INFO "CPU: L1 I Cache: %dK (%d bytes/line), "
488 "D cache %dK (%d bytes/line)\n",
489 edx>>24, edx&0xFF, ecx>>24, ecx&0xFF);
490 c->x86_cache_size = (ecx>>24) + (edx>>24);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491 /* On K8 L1 TLB is inclusive, so don't count it */
492 c->x86_tlbsize = 0;
493 }
494
495 if (n >= 0x80000006) {
496 cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
497 ecx = cpuid_ecx(0x80000006);
498 c->x86_cache_size = ecx >> 16;
499 c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
500
501 printk(KERN_INFO "CPU: L2 Cache: %dK (%d bytes/line)\n",
502 c->x86_cache_size, ecx & 0xFF);
503 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504 if (n >= 0x80000008) {
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100505 cpuid(0x80000008, &eax, &dummy, &dummy, &dummy);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506 c->x86_virt_bits = (eax >> 8) & 0xff;
507 c->x86_phys_bits = eax & 0xff;
508 }
509}
510
Andi Kleen3f098c22005-09-12 18:49:24 +0200511#ifdef CONFIG_NUMA
512static int nearby_node(int apicid)
513{
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100514 int i, node;
515
Andi Kleen3f098c22005-09-12 18:49:24 +0200516 for (i = apicid - 1; i >= 0; i--) {
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100517 node = apicid_to_node[i];
Andi Kleen3f098c22005-09-12 18:49:24 +0200518 if (node != NUMA_NO_NODE && node_online(node))
519 return node;
520 }
521 for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) {
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100522 node = apicid_to_node[i];
Andi Kleen3f098c22005-09-12 18:49:24 +0200523 if (node != NUMA_NO_NODE && node_online(node))
524 return node;
525 }
526 return first_node(node_online_map); /* Shouldn't happen */
527}
528#endif
529
Andi Kleen63518642005-04-16 15:25:16 -0700530/*
531 * On a AMD dual core setup the lower bits of the APIC id distingush the cores.
532 * Assumes number of cores is a power of two.
533 */
534static void __init amd_detect_cmp(struct cpuinfo_x86 *c)
535{
536#ifdef CONFIG_SMP
Andi Kleenb41e2932005-05-20 14:27:55 -0700537 unsigned bits;
Andi Kleen3f098c22005-09-12 18:49:24 +0200538#ifdef CONFIG_NUMA
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200539 int cpu = smp_processor_id();
Andi Kleen3f098c22005-09-12 18:49:24 +0200540 int node = 0;
Ravikiran G Thirumalai60c1bc82006-03-25 16:30:04 +0100541 unsigned apicid = hard_smp_processor_id();
Andi Kleen3f098c22005-09-12 18:49:24 +0200542#endif
Yinghai Lua860b632008-01-30 13:30:39 +0100543 bits = c->x86_coreid_bits;
Andi Kleenb41e2932005-05-20 14:27:55 -0700544
545 /* Low order bits define the core id (index of core in socket) */
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200546 c->cpu_core_id = c->phys_proc_id & ((1 << bits)-1);
Andi Kleenb41e2932005-05-20 14:27:55 -0700547 /* Convert the APIC ID into the socket ID */
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200548 c->phys_proc_id = phys_pkg_id(bits);
Andi Kleen63518642005-04-16 15:25:16 -0700549
550#ifdef CONFIG_NUMA
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100551 node = c->phys_proc_id;
552 if (apicid_to_node[apicid] != NUMA_NO_NODE)
553 node = apicid_to_node[apicid];
554 if (!node_online(node)) {
555 /* Two possibilities here:
556 - The CPU is missing memory and no node was created.
557 In that case try picking one from a nearby CPU
558 - The APIC IDs differ from the HyperTransport node IDs
559 which the K8 northbridge parsing fills in.
560 Assume they are all increased by a constant offset,
561 but in the same order as the HT nodeids.
562 If that doesn't result in a usable node fall back to the
563 path for the previous case. */
564
Mike Travis92cb7612007-10-19 20:35:04 +0200565 int ht_nodeid = apicid - (cpu_data(0).phys_proc_id << bits);
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100566
567 if (ht_nodeid >= 0 &&
568 apicid_to_node[ht_nodeid] != NUMA_NO_NODE)
569 node = apicid_to_node[ht_nodeid];
570 /* Pick a nearby node */
571 if (!node_online(node))
572 node = nearby_node(apicid);
573 }
Andi Kleen69d81fc2005-11-05 17:25:53 +0100574 numa_set_node(cpu, node);
Andi Kleena1586082005-05-16 21:53:21 -0700575
Rohit Sethe42f9432006-06-26 13:59:14 +0200576 printk(KERN_INFO "CPU %d/%x -> Node %d\n", cpu, apicid, node);
Andi Kleen3f098c22005-09-12 18:49:24 +0200577#endif
Andi Kleen63518642005-04-16 15:25:16 -0700578#endif
579}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580
Andi Kleen2b16a232008-01-30 13:32:40 +0100581static void __cpuinit early_init_amd_mc(struct cpuinfo_x86 *c)
Yinghai Lua860b632008-01-30 13:30:39 +0100582{
583#ifdef CONFIG_SMP
584 unsigned bits, ecx;
585
586 /* Multi core CPU? */
587 if (c->extended_cpuid_level < 0x80000008)
588 return;
589
590 ecx = cpuid_ecx(0x80000008);
591
592 c->x86_max_cores = (ecx & 0xff) + 1;
593
594 /* CPU telling us the core id bits shift? */
595 bits = (ecx >> 12) & 0xF;
596
597 /* Otherwise recompute */
598 if (bits == 0) {
599 while ((1 << bits) < c->x86_max_cores)
600 bits++;
601 }
602
603 c->x86_coreid_bits = bits;
604
605#endif
606}
607
Thomas Gleixnerfb79d222007-10-12 23:04:07 +0200608#define ENABLE_C1E_MASK 0x18000000
609#define CPUID_PROCESSOR_SIGNATURE 1
610#define CPUID_XFAM 0x0ff00000
611#define CPUID_XFAM_K8 0x00000000
612#define CPUID_XFAM_10H 0x00100000
613#define CPUID_XFAM_11H 0x00200000
614#define CPUID_XMOD 0x000f0000
615#define CPUID_XMOD_REV_F 0x00040000
616
617/* AMD systems with C1E don't have a working lAPIC timer. Check for that. */
618static __cpuinit int amd_apic_timer_broken(void)
619{
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100620 u32 lo, hi, eax = cpuid_eax(CPUID_PROCESSOR_SIGNATURE);
621
Thomas Gleixnerfb79d222007-10-12 23:04:07 +0200622 switch (eax & CPUID_XFAM) {
623 case CPUID_XFAM_K8:
624 if ((eax & CPUID_XMOD) < CPUID_XMOD_REV_F)
625 break;
626 case CPUID_XFAM_10H:
627 case CPUID_XFAM_11H:
628 rdmsr(MSR_K8_ENABLE_C1E, lo, hi);
629 if (lo & ENABLE_C1E_MASK)
630 return 1;
631 break;
632 default:
633 /* err on the side of caution */
634 return 1;
635 }
636 return 0;
637}
638
Andi Kleen2b16a232008-01-30 13:32:40 +0100639static void __cpuinit early_init_amd(struct cpuinfo_x86 *c)
640{
641 early_init_amd_mc(c);
642
643 /* c->x86_power is 8000_0007 edx. Bit 8 is constant TSC */
644 if (c->x86_power & (1<<8))
645 set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
646}
647
Magnus Dammed775042006-09-26 10:52:36 +0200648static void __cpuinit init_amd(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649{
Andi Kleen7bcd3f32006-02-03 21:51:02 +0100650 unsigned level;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651
Linus Torvaldsbc5e8fd2005-09-17 15:41:04 -0700652#ifdef CONFIG_SMP
653 unsigned long value;
654
Andi Kleen7d318d72005-09-29 22:05:55 +0200655 /*
656 * Disable TLB flush filter by setting HWCR.FFDIS on K8
657 * bit 6 of msr C001_0015
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100658 *
Andi Kleen7d318d72005-09-29 22:05:55 +0200659 * Errata 63 for SH-B3 steppings
660 * Errata 122 for all steppings (F+ have it disabled by default)
661 */
662 if (c->x86 == 15) {
663 rdmsrl(MSR_K8_HWCR, value);
664 value |= 1 << 6;
665 wrmsrl(MSR_K8_HWCR, value);
666 }
Linus Torvaldsbc5e8fd2005-09-17 15:41:04 -0700667#endif
668
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669 /* Bit 31 in normal CPUID used for nonstandard 3DNow ID;
670 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway */
Jeremy Fitzhardinge5548fec2008-01-30 13:30:55 +0100671 clear_bit(0*32+31, (unsigned long *)&c->x86_capability);
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100672
Andi Kleen7bcd3f32006-02-03 21:51:02 +0100673 /* On C+ stepping K8 rep microcode works well for copy/memset */
674 level = cpuid_eax(1);
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100675 if (c->x86 == 15 && ((level >= 0x0f48 && level < 0x0f50) ||
676 level >= 0x0f58))
Jeremy Fitzhardinge53756d32008-01-30 13:30:55 +0100677 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
Andi Kleen99741fa2007-10-17 18:04:41 +0200678 if (c->x86 == 0x10 || c->x86 == 0x11)
Jeremy Fitzhardinge53756d32008-01-30 13:30:55 +0100679 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
Andi Kleen7bcd3f32006-02-03 21:51:02 +0100680
Andi Kleen18bd0572006-04-20 02:36:45 +0200681 /* Enable workaround for FXSAVE leak */
682 if (c->x86 >= 6)
Jeremy Fitzhardinge53756d32008-01-30 13:30:55 +0100683 set_cpu_cap(c, X86_FEATURE_FXSAVE_LEAK);
Andi Kleen18bd0572006-04-20 02:36:45 +0200684
Rohit Sethe42f9432006-06-26 13:59:14 +0200685 level = get_model_name(c);
686 if (!level) {
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100687 switch (c->x86) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688 case 15:
689 /* Should distinguish Models here, but this is only
690 a fallback anyways. */
691 strcpy(c->x86_model_id, "Hammer");
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100692 break;
693 }
694 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695 display_cacheinfo(c);
696
Andi Kleenfaee9a52006-06-26 13:56:10 +0200697 /* Multi core CPU? */
698 if (c->extended_cpuid_level >= 0x80000008)
Andi Kleen63518642005-04-16 15:25:16 -0700699 amd_detect_cmp(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700
Andi Kleen67cddd92007-07-21 17:10:03 +0200701 if (c->extended_cpuid_level >= 0x80000006 &&
702 (cpuid_edx(0x80000006) & 0xf000))
703 num_cache_leaves = 4;
704 else
705 num_cache_leaves = 3;
Andi Kleen20493362006-09-26 10:52:41 +0200706
Andi Kleen0bd8acd2007-07-22 11:12:34 +0200707 if (c->x86 == 0xf || c->x86 == 0x10 || c->x86 == 0x11)
Jeremy Fitzhardinge53756d32008-01-30 13:30:55 +0100708 set_cpu_cap(c, X86_FEATURE_K8);
Andi Kleen0bd8acd2007-07-22 11:12:34 +0200709
Andi Kleende421862008-01-30 13:32:37 +0100710 /* MFENCE stops RDTSC speculation */
711 set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
Andi Kleenf039b752007-05-02 19:27:12 +0200712
Thomas Gleixnerfb79d222007-10-12 23:04:07 +0200713 if (amd_apic_timer_broken())
714 disable_apic_timer = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715}
716
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100717void __cpuinit detect_ht(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718{
719#ifdef CONFIG_SMP
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100720 u32 eax, ebx, ecx, edx;
721 int index_msb, core_bits;
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100722
723 cpuid(1, &eax, &ebx, &ecx, &edx);
724
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100725
Rohit Sethe42f9432006-06-26 13:59:14 +0200726 if (!cpu_has(c, X86_FEATURE_HT))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727 return;
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100728 if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
Rohit Sethe42f9432006-06-26 13:59:14 +0200729 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 smp_num_siblings = (ebx & 0xff0000) >> 16;
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100732
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 if (smp_num_siblings == 1) {
734 printk(KERN_INFO "CPU: Hyper-Threading is disabled\n");
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100735 } else if (smp_num_siblings > 1) {
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100736
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737 if (smp_num_siblings > NR_CPUS) {
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100738 printk(KERN_WARNING "CPU: Unsupported number of "
739 "siblings %d", smp_num_siblings);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740 smp_num_siblings = 1;
741 return;
742 }
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100743
744 index_msb = get_count_order(smp_num_siblings);
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200745 c->phys_proc_id = phys_pkg_id(index_msb);
Andi Kleen3dd9d512005-04-16 15:25:15 -0700746
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100747 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
Andi Kleen3dd9d512005-04-16 15:25:15 -0700748
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100749 index_msb = get_count_order(smp_num_siblings);
Andi Kleen3dd9d512005-04-16 15:25:15 -0700750
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100751 core_bits = get_count_order(c->x86_max_cores);
Andi Kleen3dd9d512005-04-16 15:25:15 -0700752
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200753 c->cpu_core_id = phys_pkg_id(index_msb) &
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100754 ((1 << core_bits) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755 }
Rohit Sethe42f9432006-06-26 13:59:14 +0200756out:
757 if ((c->x86_max_cores * smp_num_siblings) > 1) {
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100758 printk(KERN_INFO "CPU: Physical Processor ID: %d\n",
759 c->phys_proc_id);
760 printk(KERN_INFO "CPU: Processor Core ID: %d\n",
761 c->cpu_core_id);
Rohit Sethe42f9432006-06-26 13:59:14 +0200762 }
763
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764#endif
765}
766
Andi Kleen3dd9d512005-04-16 15:25:15 -0700767/*
768 * find out the number of processor cores on the die
769 */
Ashok Raje6982c62005-06-25 14:54:58 -0700770static int __cpuinit intel_num_cpu_cores(struct cpuinfo_x86 *c)
Andi Kleen3dd9d512005-04-16 15:25:15 -0700771{
Rohit Seth2bbc4192006-06-26 13:58:02 +0200772 unsigned int eax, t;
Andi Kleen3dd9d512005-04-16 15:25:15 -0700773
774 if (c->cpuid_level < 4)
775 return 1;
776
Rohit Seth2bbc4192006-06-26 13:58:02 +0200777 cpuid_count(4, 0, &eax, &t, &t, &t);
Andi Kleen3dd9d512005-04-16 15:25:15 -0700778
779 if (eax & 0x1f)
780 return ((eax >> 26) + 1);
781 else
782 return 1;
783}
784
Andi Kleendf0cc262005-09-12 18:49:24 +0200785static void srat_detect_node(void)
786{
787#ifdef CONFIG_NUMA
Ravikiran G Thirumalaiddea7be2005-10-03 10:36:28 -0700788 unsigned node;
Andi Kleendf0cc262005-09-12 18:49:24 +0200789 int cpu = smp_processor_id();
Rohit Sethe42f9432006-06-26 13:59:14 +0200790 int apicid = hard_smp_processor_id();
Andi Kleendf0cc262005-09-12 18:49:24 +0200791
792 /* Don't do the funky fallback heuristics the AMD version employs
793 for now. */
Rohit Sethe42f9432006-06-26 13:59:14 +0200794 node = apicid_to_node[apicid];
Andi Kleendf0cc262005-09-12 18:49:24 +0200795 if (node == NUMA_NO_NODE)
Daniel Yeisley0d015322006-05-30 22:47:57 +0200796 node = first_node(node_online_map);
Andi Kleen69d81fc2005-11-05 17:25:53 +0100797 numa_set_node(cpu, node);
Andi Kleendf0cc262005-09-12 18:49:24 +0200798
Andi Kleenc31fbb12006-09-26 10:52:33 +0200799 printk(KERN_INFO "CPU %d/%x -> Node %d\n", cpu, apicid, node);
Andi Kleendf0cc262005-09-12 18:49:24 +0200800#endif
801}
802
Andi Kleen2b16a232008-01-30 13:32:40 +0100803static void __cpuinit early_init_intel(struct cpuinfo_x86 *c)
804{
805 if ((c->x86 == 0xf && c->x86_model >= 0x03) ||
806 (c->x86 == 0x6 && c->x86_model >= 0x0e))
807 set_bit(X86_FEATURE_CONSTANT_TSC, &c->x86_capability);
808}
809
Ashok Raje6982c62005-06-25 14:54:58 -0700810static void __cpuinit init_intel(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811{
812 /* Cache sizes */
813 unsigned n;
814
815 init_intel_cacheinfo(c);
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100816 if (c->cpuid_level > 9) {
Venkatesh Pallipadi0080e662006-06-26 13:59:59 +0200817 unsigned eax = cpuid_eax(10);
818 /* Check for version and the number of counters */
819 if ((eax & 0xff) && (((eax>>8) & 0xff) > 1))
Jeremy Fitzhardinge53756d32008-01-30 13:30:55 +0100820 set_cpu_cap(c, X86_FEATURE_ARCH_PERFMON);
Venkatesh Pallipadi0080e662006-06-26 13:59:59 +0200821 }
822
Stephane Eranian36b2a8d2006-12-07 02:14:01 +0100823 if (cpu_has_ds) {
824 unsigned int l1, l2;
825 rdmsr(MSR_IA32_MISC_ENABLE, l1, l2);
Stephane Eranianee58fad2006-12-07 02:14:11 +0100826 if (!(l1 & (1<<11)))
Jeremy Fitzhardinge53756d32008-01-30 13:30:55 +0100827 set_cpu_cap(c, X86_FEATURE_BTS);
Stephane Eranian36b2a8d2006-12-07 02:14:01 +0100828 if (!(l1 & (1<<12)))
Jeremy Fitzhardinge53756d32008-01-30 13:30:55 +0100829 set_cpu_cap(c, X86_FEATURE_PEBS);
Stephane Eranian36b2a8d2006-12-07 02:14:01 +0100830 }
831
Markus Metzgereee3af42008-01-30 13:31:09 +0100832
833 if (cpu_has_bts)
834 ds_init_intel(c);
835
Andi Kleenebfcaa92005-04-16 15:25:18 -0700836 n = c->extended_cpuid_level;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837 if (n >= 0x80000008) {
838 unsigned eax = cpuid_eax(0x80000008);
839 c->x86_virt_bits = (eax >> 8) & 0xff;
840 c->x86_phys_bits = eax & 0xff;
Shaohua Liaf9c1422005-11-05 17:25:54 +0100841 /* CPUID workaround for Intel 0F34 CPU */
842 if (c->x86_vendor == X86_VENDOR_INTEL &&
843 c->x86 == 0xF && c->x86_model == 0x3 &&
844 c->x86_mask == 0x4)
845 c->x86_phys_bits = 36;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846 }
847
848 if (c->x86 == 15)
849 c->x86_cache_alignment = c->x86_clflush_size * 2;
Andi Kleen39b3a792006-01-11 22:42:45 +0100850 if ((c->x86 == 0xf && c->x86_model >= 0x03) ||
851 (c->x86 == 0x6 && c->x86_model >= 0x0e))
Jeremy Fitzhardinge53756d32008-01-30 13:30:55 +0100852 set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
Andi Kleen27fbe5b2006-09-26 10:52:41 +0200853 if (c->x86 == 6)
Jeremy Fitzhardinge53756d32008-01-30 13:30:55 +0100854 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
Andi Kleen707fa8e2008-01-30 13:32:37 +0100855 set_cpu_cap(c, X86_FEATURE_LFENCE_RDTSC);
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100856 c->x86_max_cores = intel_num_cpu_cores(c);
Andi Kleendf0cc262005-09-12 18:49:24 +0200857
858 srat_detect_node();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859}
860
Adrian Bunk672289e2005-09-10 00:27:21 -0700861static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862{
863 char *v = c->x86_vendor_id;
864
865 if (!strcmp(v, "AuthenticAMD"))
866 c->x86_vendor = X86_VENDOR_AMD;
867 else if (!strcmp(v, "GenuineIntel"))
868 c->x86_vendor = X86_VENDOR_INTEL;
869 else
870 c->x86_vendor = X86_VENDOR_UNKNOWN;
871}
872
873struct cpu_model_info {
874 int vendor;
875 int family;
876 char *model_names[16];
877};
878
879/* Do some early cpuid on the boot CPU to get some parameter that are
880 needed before check_bugs. Everything advanced is in identify_cpu
881 below. */
Thomas Gleixner8c61b902008-01-30 13:30:16 +0100882static void __cpuinit early_identify_cpu(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883{
Yinghai Lua860b632008-01-30 13:30:39 +0100884 u32 tfms, xlvl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885
886 c->loops_per_jiffy = loops_per_jiffy;
887 c->x86_cache_size = -1;
888 c->x86_vendor = X86_VENDOR_UNKNOWN;
889 c->x86_model = c->x86_mask = 0; /* So far unknown... */
890 c->x86_vendor_id[0] = '\0'; /* Unset */
891 c->x86_model_id[0] = '\0'; /* Unset */
892 c->x86_clflush_size = 64;
893 c->x86_cache_alignment = c->x86_clflush_size;
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100894 c->x86_max_cores = 1;
Yinghai Lua860b632008-01-30 13:30:39 +0100895 c->x86_coreid_bits = 0;
Andi Kleenebfcaa92005-04-16 15:25:18 -0700896 c->extended_cpuid_level = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897 memset(&c->x86_capability, 0, sizeof c->x86_capability);
898
899 /* Get vendor name */
900 cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
901 (unsigned int *)&c->x86_vendor_id[0],
902 (unsigned int *)&c->x86_vendor_id[8],
903 (unsigned int *)&c->x86_vendor_id[4]);
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100904
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905 get_cpu_vendor(c);
906
907 /* Initialize the standard set of capabilities */
908 /* Note that the vendor-specific code below might override */
909
910 /* Intel-defined flags: level 0x00000001 */
911 if (c->cpuid_level >= 0x00000001) {
912 __u32 misc;
913 cpuid(0x00000001, &tfms, &misc, &c->x86_capability[4],
914 &c->x86_capability[0]);
915 c->x86 = (tfms >> 8) & 0xf;
916 c->x86_model = (tfms >> 4) & 0xf;
917 c->x86_mask = tfms & 0xf;
Suresh Siddhaf5f786d2005-11-05 17:25:53 +0100918 if (c->x86 == 0xf)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919 c->x86 += (tfms >> 20) & 0xff;
Suresh Siddhaf5f786d2005-11-05 17:25:53 +0100920 if (c->x86 >= 0x6)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921 c->x86_model += ((tfms >> 16) & 0xF) << 4;
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100922 if (c->x86_capability[0] & (1<<19))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923 c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924 } else {
925 /* Have CPUID level 0 only - unheard of */
926 c->x86 = 4;
927 }
Andi Kleena1586082005-05-16 21:53:21 -0700928
929#ifdef CONFIG_SMP
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200930 c->phys_proc_id = (cpuid_ebx(1) >> 24) & 0xff;
Andi Kleena1586082005-05-16 21:53:21 -0700931#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932 /* AMD-defined flags: level 0x80000001 */
933 xlvl = cpuid_eax(0x80000000);
Andi Kleenebfcaa92005-04-16 15:25:18 -0700934 c->extended_cpuid_level = xlvl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935 if ((xlvl & 0xffff0000) == 0x80000000) {
936 if (xlvl >= 0x80000001) {
937 c->x86_capability[1] = cpuid_edx(0x80000001);
H. Peter Anvin5b7abc62005-05-01 08:58:49 -0700938 c->x86_capability[6] = cpuid_ecx(0x80000001);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939 }
940 if (xlvl >= 0x80000004)
941 get_model_name(c); /* Default name */
942 }
943
944 /* Transmeta-defined flags: level 0x80860001 */
945 xlvl = cpuid_eax(0x80860000);
946 if ((xlvl & 0xffff0000) == 0x80860000) {
947 /* Don't set x86_cpuid_level here for now to not confuse. */
948 if (xlvl >= 0x80860001)
949 c->x86_capability[2] = cpuid_edx(0x80860001);
950 }
951
Andreas Herrmann9566e912008-01-30 13:32:41 +0100952 c->extended_cpuid_level = cpuid_eax(0x80000000);
953 if (c->extended_cpuid_level >= 0x80000007)
954 c->x86_power = cpuid_edx(0x80000007);
955
Yinghai Lua860b632008-01-30 13:30:39 +0100956 switch (c->x86_vendor) {
957 case X86_VENDOR_AMD:
958 early_init_amd(c);
959 break;
Yinghai Lu71617bf2008-01-30 13:33:18 +0100960 case X86_VENDOR_INTEL:
961 early_init_intel(c);
962 break;
Yinghai Lua860b632008-01-30 13:30:39 +0100963 }
964
965}
966
967/*
968 * This does the hard work of actually picking apart the CPU stuff...
969 */
970void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
971{
972 int i;
973
974 early_identify_cpu(c);
975
Venki Pallipadi1d679532007-07-11 12:18:32 -0700976 init_scattered_cpuid_features(c);
977
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800978 c->apicid = phys_pkg_id(0);
979
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980 /*
981 * Vendor-specific initialization. In this section we
982 * canonicalize the feature flags, meaning if there are
983 * features a certain CPU supports which CPUID doesn't
984 * tell us, CPUID claiming incorrect flags, or other bugs,
985 * we handle them here.
986 *
987 * At the end of this section, c->x86_capability better
988 * indicate the features this CPU genuinely supports!
989 */
990 switch (c->x86_vendor) {
991 case X86_VENDOR_AMD:
992 init_amd(c);
993 break;
994
995 case X86_VENDOR_INTEL:
996 init_intel(c);
997 break;
998
999 case X86_VENDOR_UNKNOWN:
1000 default:
1001 display_cacheinfo(c);
1002 break;
1003 }
1004
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001005 detect_ht(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006
1007 /*
1008 * On SMP, boot_cpu_data holds the common feature set between
1009 * all CPUs; so make sure that we indicate which features are
1010 * common between the CPUs. The first time this routine gets
1011 * executed, c == &boot_cpu_data.
1012 */
1013 if (c != &boot_cpu_data) {
1014 /* AND the already accumulated flags with these */
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001015 for (i = 0; i < NCAPINTS; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
1017 }
1018
Andi Kleen7d851c82008-01-30 13:33:20 +01001019 /* Clear all flags overriden by options */
1020 for (i = 0; i < NCAPINTS; i++)
1021 c->x86_capability[i] ^= cleared_cpu_caps[i];
1022
Linus Torvalds1da177e2005-04-16 15:20:36 -07001023#ifdef CONFIG_X86_MCE
1024 mcheck_init(c);
1025#endif
Hiroshi Shimamoto74ff3052008-01-30 13:33:18 +01001026 select_idle_routine(c);
1027
Andi Kleen8bd99482007-05-11 11:23:20 +02001028 if (c != &boot_cpu_data)
Shaohua Li3b520b22005-07-07 17:56:38 -07001029 mtrr_ap_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030#ifdef CONFIG_NUMA
Andi Kleen3019e8e2005-07-28 21:15:28 -07001031 numa_add_cpu(smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032#endif
Andi Kleen2b16a232008-01-30 13:32:40 +01001033
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035
Andi Kleen191679f2008-01-30 13:33:21 +01001036static __init int setup_noclflush(char *arg)
1037{
1038 setup_clear_cpu_cap(X86_FEATURE_CLFLSH);
1039 return 1;
1040}
1041__setup("noclflush", setup_noclflush);
1042
Ashok Raje6982c62005-06-25 14:54:58 -07001043void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001044{
1045 if (c->x86_model_id[0])
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001046 printk(KERN_INFO "%s", c->x86_model_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001048 if (c->x86_mask || c->cpuid_level >= 0)
1049 printk(KERN_CONT " stepping %02x\n", c->x86_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050 else
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001051 printk(KERN_CONT "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052}
1053
Andi Kleenac72e782008-01-30 13:33:21 +01001054static __init int setup_disablecpuid(char *arg)
1055{
1056 int bit;
1057 if (get_option(&arg, &bit) && bit < NCAPINTS*32)
1058 setup_clear_cpu_cap(bit);
1059 else
1060 return 0;
1061 return 1;
1062}
1063__setup("clearcpuid=", setup_disablecpuid);
1064
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065/*
1066 * Get CPU information for use by the procfs.
1067 */
1068
1069static int show_cpuinfo(struct seq_file *m, void *v)
1070{
1071 struct cpuinfo_x86 *c = v;
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001072 int cpu = 0, i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001074 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075 * These flag bits must match the definitions in <asm/cpufeature.h>.
1076 * NULL means this bit is undefined or reserved; either way it doesn't
1077 * have meaning as far as Linux is concerned. Note that it's important
1078 * to realize there is a difference between this table and CPUID -- if
1079 * applications want to get the raw CPUID data, they should access
1080 * /dev/cpu/<cpu_nr>/cpuid instead.
1081 */
Jan Beulich121d7bf2007-10-17 18:04:37 +02001082 static const char *const x86_cap_flags[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083 /* Intel-defined */
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001084 "fpu", "vme", "de", "pse", "tsc", "msr", "pae", "mce",
1085 "cx8", "apic", NULL, "sep", "mtrr", "pge", "mca", "cmov",
1086 "pat", "pse36", "pn", "clflush", NULL, "dts", "acpi", "mmx",
1087 "fxsr", "sse", "sse2", "ss", "ht", "tm", "ia64", "pbe",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088
1089 /* AMD-defined */
Zwane Mwaikambo3c3b73b2005-05-01 08:58:51 -07001090 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091 NULL, NULL, NULL, "syscall", NULL, NULL, NULL, NULL,
1092 NULL, NULL, NULL, NULL, "nx", NULL, "mmxext", NULL,
Andi Kleenf790cd32007-02-13 13:26:25 +01001093 NULL, "fxsr_opt", "pdpe1gb", "rdtscp", NULL, "lm",
1094 "3dnowext", "3dnow",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095
1096 /* Transmeta-defined */
1097 "recovery", "longrun", NULL, "lrti", NULL, NULL, NULL, NULL,
1098 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1099 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1100 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1101
1102 /* Other (Linux-defined) */
H. Peter Anvinec481532007-07-11 12:18:29 -07001103 "cxmmx", "k6_mtrr", "cyrix_arr", "centaur_mcr",
1104 NULL, NULL, NULL, NULL,
1105 "constant_tsc", "up", NULL, "arch_perfmon",
1106 "pebs", "bts", NULL, "sync_rdtsc",
1107 "rep_good", NULL, NULL, NULL, NULL, NULL, NULL, NULL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1109
1110 /* Intel-defined (#2) */
Andi Kleen9d95dd82006-03-25 16:31:22 +01001111 "pni", NULL, NULL, "monitor", "ds_cpl", "vmx", "smx", "est",
Dave Jonesdcf10302006-09-26 10:52:42 +02001112 "tm2", "ssse3", "cid", NULL, NULL, "cx16", "xtpr", NULL,
H. Peter Anvine1054b32007-10-26 14:09:09 -07001113 NULL, NULL, "dca", "sse4_1", "sse4_2", NULL, NULL, "popcnt",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1115
H. Peter Anvin5b7abc62005-05-01 08:58:49 -07001116 /* VIA/Cyrix/Centaur-defined */
1117 NULL, NULL, "rng", "rng_en", NULL, NULL, "ace", "ace_en",
H. Peter Anvinec481532007-07-11 12:18:29 -07001118 "ace2", "ace2_en", "phe", "phe_en", "pmm", "pmm_en", NULL, NULL,
H. Peter Anvin5b7abc62005-05-01 08:58:49 -07001119 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1120 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1121
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122 /* AMD-defined (#2) */
H. Peter Anvine1054b32007-10-26 14:09:09 -07001123 "lahf_lm", "cmp_legacy", "svm", "extapic",
1124 "cr8_legacy", "abm", "sse4a", "misalignsse",
1125 "3dnowprefetch", "osvw", "ibs", "sse5",
1126 "skinit", "wdt", NULL, NULL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
H. Peter Anvin5b7abc62005-05-01 08:58:49 -07001128 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
Venki Pallipadi1d679532007-07-11 12:18:32 -07001129
1130 /* Auxiliary (Linux-defined) */
1131 "ida", NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1132 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1133 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1134 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135 };
Jan Beulich121d7bf2007-10-17 18:04:37 +02001136 static const char *const x86_power_flags[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137 "ts", /* temperature sensor */
1138 "fid", /* frequency id control */
1139 "vid", /* voltage id control */
1140 "ttp", /* thermal trip */
1141 "tm",
Andi Kleen3f98bc42006-01-11 22:42:51 +01001142 "stc",
Andi Kleenf790cd32007-02-13 13:26:25 +01001143 "100mhzsteps",
1144 "hwpstate",
Joerg Roedeld8243952007-05-02 19:27:09 +02001145 "", /* tsc invariant mapped to constant_tsc */
1146 /* nothing */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001147 };
1148
1149
1150#ifdef CONFIG_SMP
Mike Travis92cb7612007-10-19 20:35:04 +02001151 cpu = c->cpu_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152#endif
1153
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001154 seq_printf(m, "processor\t: %u\n"
1155 "vendor_id\t: %s\n"
1156 "cpu family\t: %d\n"
1157 "model\t\t: %d\n"
1158 "model name\t: %s\n",
1159 (unsigned)cpu,
1160 c->x86_vendor_id[0] ? c->x86_vendor_id : "unknown",
1161 c->x86,
1162 (int)c->x86_model,
1163 c->x86_model_id[0] ? c->x86_model_id : "unknown");
1164
Linus Torvalds1da177e2005-04-16 15:20:36 -07001165 if (c->x86_mask || c->cpuid_level >= 0)
1166 seq_printf(m, "stepping\t: %d\n", c->x86_mask);
1167 else
1168 seq_printf(m, "stepping\t: unknown\n");
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001169
1170 if (cpu_has(c, X86_FEATURE_TSC)) {
Mike Travis92cb7612007-10-19 20:35:04 +02001171 unsigned int freq = cpufreq_quick_get((unsigned)cpu);
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001172
Venkatesh Pallipadi95235ca2005-12-02 10:43:20 -08001173 if (!freq)
1174 freq = cpu_khz;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175 seq_printf(m, "cpu MHz\t\t: %u.%03u\n",
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001176 freq / 1000, (freq % 1000));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177 }
1178
1179 /* Cache size */
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001180 if (c->x86_cache_size >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001181 seq_printf(m, "cache size\t: %d KB\n", c->x86_cache_size);
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001182
Linus Torvalds1da177e2005-04-16 15:20:36 -07001183#ifdef CONFIG_SMP
Siddha, Suresh B94605ef2005-11-05 17:25:54 +01001184 if (smp_num_siblings * c->x86_max_cores > 1) {
Rohit Sethf3fa8eb2006-06-26 13:58:17 +02001185 seq_printf(m, "physical id\t: %d\n", c->phys_proc_id);
Mike Travis08357612007-10-16 01:24:04 -07001186 seq_printf(m, "siblings\t: %d\n",
1187 cpus_weight(per_cpu(cpu_core_map, cpu)));
Rohit Sethf3fa8eb2006-06-26 13:58:17 +02001188 seq_printf(m, "core id\t\t: %d\n", c->cpu_core_id);
Siddha, Suresh B94605ef2005-11-05 17:25:54 +01001189 seq_printf(m, "cpu cores\t: %d\n", c->booted_cores);
Andi Kleendb468682005-04-16 15:24:51 -07001190 }
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001191#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192
1193 seq_printf(m,
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001194 "fpu\t\t: yes\n"
1195 "fpu_exception\t: yes\n"
1196 "cpuid level\t: %d\n"
1197 "wp\t\t: yes\n"
1198 "flags\t\t:",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199 c->cpuid_level);
1200
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001201 for (i = 0; i < 32*NCAPINTS; i++)
1202 if (cpu_has(c, i) && x86_cap_flags[i] != NULL)
1203 seq_printf(m, " %s", x86_cap_flags[i]);
1204
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205 seq_printf(m, "\nbogomips\t: %lu.%02lu\n",
1206 c->loops_per_jiffy/(500000/HZ),
1207 (c->loops_per_jiffy/(5000/HZ)) % 100);
1208
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001209 if (c->x86_tlbsize > 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210 seq_printf(m, "TLB size\t: %d 4K pages\n", c->x86_tlbsize);
1211 seq_printf(m, "clflush size\t: %d\n", c->x86_clflush_size);
1212 seq_printf(m, "cache_alignment\t: %d\n", c->x86_cache_alignment);
1213
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001214 seq_printf(m, "address sizes\t: %u bits physical, %u bits virtual\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215 c->x86_phys_bits, c->x86_virt_bits);
1216
1217 seq_printf(m, "power management:");
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001218 for (i = 0; i < 32; i++) {
1219 if (c->x86_power & (1 << i)) {
1220 if (i < ARRAY_SIZE(x86_power_flags) &&
1221 x86_power_flags[i])
1222 seq_printf(m, "%s%s",
1223 x86_power_flags[i][0]?" ":"",
1224 x86_power_flags[i]);
1225 else
1226 seq_printf(m, " [%d]", i);
1227 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228 }
Andi Kleen3dd9d512005-04-16 15:25:15 -07001229
Siddha, Suresh Bd31ddaa2005-04-16 15:25:20 -07001230 seq_printf(m, "\n\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232 return 0;
1233}
1234
1235static void *c_start(struct seq_file *m, loff_t *pos)
1236{
Mike Travis92cb7612007-10-19 20:35:04 +02001237 if (*pos == 0) /* just in case, cpu 0 is not the first */
Andreas Herrmannc0c52d22007-11-01 19:32:17 +01001238 *pos = first_cpu(cpu_online_map);
1239 if ((*pos) < NR_CPUS && cpu_online(*pos))
Mike Travis92cb7612007-10-19 20:35:04 +02001240 return &cpu_data(*pos);
1241 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001242}
1243
1244static void *c_next(struct seq_file *m, void *v, loff_t *pos)
1245{
Andreas Herrmannc0c52d22007-11-01 19:32:17 +01001246 *pos = next_cpu(*pos, cpu_online_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001247 return c_start(m, pos);
1248}
1249
1250static void c_stop(struct seq_file *m, void *v)
1251{
1252}
1253
1254struct seq_operations cpuinfo_op = {
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001255 .start = c_start,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256 .next = c_next,
1257 .stop = c_stop,
1258 .show = show_cpuinfo,
1259};