Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
Lennert Buytenhek | 3f7e581 | 2006-09-18 23:10:26 +0100 | [diff] [blame] | 2 | * linux/arch/arm/mach-iop33x/irq.c |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3 | * |
| 4 | * Generic IOP331 IRQ handling functionality |
| 5 | * |
| 6 | * Author: Dave Jiang <dave.jiang@intel.com> |
| 7 | * Copyright (C) 2003 Intel Corp. |
| 8 | * |
| 9 | * This program is free software; you can redistribute it and/or modify |
| 10 | * it under the terms of the GNU General Public License version 2 as |
| 11 | * published by the Free Software Foundation. |
| 12 | * |
| 13 | * |
| 14 | */ |
| 15 | #include <linux/init.h> |
| 16 | #include <linux/interrupt.h> |
| 17 | #include <linux/list.h> |
| 18 | |
| 19 | #include <asm/mach/irq.h> |
| 20 | #include <asm/irq.h> |
| 21 | #include <asm/hardware.h> |
| 22 | |
| 23 | #include <asm/mach-types.h> |
| 24 | |
| 25 | static u32 iop331_mask0 = 0; |
| 26 | static u32 iop331_mask1 = 0; |
| 27 | |
| 28 | static inline void intctl_write0(u32 val) |
| 29 | { |
| 30 | // INTCTL0 |
Lennert Buytenhek | 38ce73e | 2006-09-18 23:21:38 +0100 | [diff] [blame] | 31 | iop3xx_cp6_enable(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 32 | asm volatile("mcr p6,0,%0,c0,c0,0"::"r" (val)); |
Lennert Buytenhek | 38ce73e | 2006-09-18 23:21:38 +0100 | [diff] [blame] | 33 | iop3xx_cp6_disable(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 34 | } |
| 35 | |
| 36 | static inline void intctl_write1(u32 val) |
| 37 | { |
| 38 | // INTCTL1 |
Lennert Buytenhek | 38ce73e | 2006-09-18 23:21:38 +0100 | [diff] [blame] | 39 | iop3xx_cp6_enable(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 40 | asm volatile("mcr p6,0,%0,c1,c0,0"::"r" (val)); |
Lennert Buytenhek | 38ce73e | 2006-09-18 23:21:38 +0100 | [diff] [blame] | 41 | iop3xx_cp6_disable(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 42 | } |
| 43 | |
| 44 | static inline void intstr_write0(u32 val) |
| 45 | { |
| 46 | // INTSTR0 |
Lennert Buytenhek | 38ce73e | 2006-09-18 23:21:38 +0100 | [diff] [blame] | 47 | iop3xx_cp6_enable(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 48 | asm volatile("mcr p6,0,%0,c2,c0,0"::"r" (val)); |
Lennert Buytenhek | 38ce73e | 2006-09-18 23:21:38 +0100 | [diff] [blame] | 49 | iop3xx_cp6_disable(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 50 | } |
| 51 | |
| 52 | static inline void intstr_write1(u32 val) |
| 53 | { |
| 54 | // INTSTR1 |
Lennert Buytenhek | 38ce73e | 2006-09-18 23:21:38 +0100 | [diff] [blame] | 55 | iop3xx_cp6_enable(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 56 | asm volatile("mcr p6,0,%0,c3,c0,0"::"r" (val)); |
Lennert Buytenhek | 38ce73e | 2006-09-18 23:21:38 +0100 | [diff] [blame] | 57 | iop3xx_cp6_disable(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 58 | } |
| 59 | |
| 60 | static void |
| 61 | iop331_irq_mask1 (unsigned int irq) |
| 62 | { |
Lennert Buytenhek | 610300e | 2006-09-18 23:22:24 +0100 | [diff] [blame^] | 63 | iop331_mask0 &= ~(1 << irq); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 64 | intctl_write0(iop331_mask0); |
| 65 | } |
| 66 | |
| 67 | static void |
| 68 | iop331_irq_mask2 (unsigned int irq) |
| 69 | { |
Lennert Buytenhek | 610300e | 2006-09-18 23:22:24 +0100 | [diff] [blame^] | 70 | iop331_mask1 &= ~(1 << (irq - 32)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 71 | intctl_write1(iop331_mask1); |
| 72 | } |
| 73 | |
| 74 | static void |
| 75 | iop331_irq_unmask1(unsigned int irq) |
| 76 | { |
Lennert Buytenhek | 610300e | 2006-09-18 23:22:24 +0100 | [diff] [blame^] | 77 | iop331_mask0 |= (1 << irq); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 78 | intctl_write0(iop331_mask0); |
| 79 | } |
| 80 | |
| 81 | static void |
| 82 | iop331_irq_unmask2(unsigned int irq) |
| 83 | { |
Lennert Buytenhek | 610300e | 2006-09-18 23:22:24 +0100 | [diff] [blame^] | 84 | iop331_mask1 |= (1 << (irq - 32)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 85 | intctl_write1(iop331_mask1); |
| 86 | } |
| 87 | |
David Brownell | 38c677c | 2006-08-01 22:26:25 +0100 | [diff] [blame] | 88 | struct irq_chip iop331_irqchip1 = { |
| 89 | .name = "IOP-1", |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 90 | .ack = iop331_irq_mask1, |
| 91 | .mask = iop331_irq_mask1, |
| 92 | .unmask = iop331_irq_unmask1, |
| 93 | }; |
| 94 | |
David Brownell | 38c677c | 2006-08-01 22:26:25 +0100 | [diff] [blame] | 95 | struct irq_chip iop331_irqchip2 = { |
| 96 | .name = "IOP-2", |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 97 | .ack = iop331_irq_mask2, |
| 98 | .mask = iop331_irq_mask2, |
| 99 | .unmask = iop331_irq_unmask2, |
| 100 | }; |
| 101 | |
| 102 | void __init iop331_init_irq(void) |
| 103 | { |
Lennert Buytenhek | 38ce73e | 2006-09-18 23:21:38 +0100 | [diff] [blame] | 104 | unsigned int i; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 105 | |
| 106 | intctl_write0(0); // disable all interrupts |
| 107 | intctl_write1(0); |
| 108 | intstr_write0(0); // treat all as IRQ |
| 109 | intstr_write1(0); |
| 110 | if(machine_is_iq80331()) // all interrupts are inputs to chip |
Lennert Buytenhek | 7e9740b | 2006-09-18 23:17:36 +0100 | [diff] [blame] | 111 | *IOP3XX_PCIIRSR = 0x0f; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 112 | |
Lennert Buytenhek | 610300e | 2006-09-18 23:22:24 +0100 | [diff] [blame^] | 113 | for(i = 0; i < NR_IRQS; i++) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 114 | { |
| 115 | set_irq_chip(i, (i < 32) ? &iop331_irqchip1 : &iop331_irqchip2); |
| 116 | set_irq_handler(i, do_level_IRQ); |
| 117 | set_irq_flags(i, IRQF_VALID | IRQF_PROBE); |
| 118 | } |
| 119 | } |
| 120 | |