blob: b209b78f00474b3c993588e7d0ddff08360c5288 [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001/* Copyright (c) 2010-2011, Code Aurora Forum. All rights reserved.
Steve Mucklea55df6e2010-01-07 12:43:24 -08002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
Steve Mucklea55df6e2010-01-07 12:43:24 -080012 */
13
14#include <linux/kernel.h>
15#include <linux/platform_device.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070016#include <linux/gpio.h>
Steve Muckle9161d302010-02-11 11:50:40 -080017#include <linux/irq.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070018#include <linux/io.h>
19#include <linux/mfd/pmic8058.h>
Steve Mucklea55df6e2010-01-07 12:43:24 -080020
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070021#include <linux/input/pmic8058-keypad.h>
22#include <linux/pmic8058-batt-alarm.h>
23#include <linux/pmic8058-pwrkey.h>
Ashay Jaiswal4d1ab552011-07-15 11:30:49 +053024#include <linux/rtc/rtc-pm8058.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070025#include <linux/pmic8058-vibrator.h>
26#include <linux/leds.h>
27#include <linux/pmic8058-othc.h>
28#include <linux/mfd/pmic8901.h>
29#include <linux/regulator/pmic8058-regulator.h>
30#include <linux/regulator/pmic8901-regulator.h>
31#include <linux/bootmem.h>
32#include <linux/pwm.h>
33#include <linux/pmic8058-pwm.h>
34#include <linux/leds-pmic8058.h>
35#include <linux/pmic8058-xoadc.h>
36#include <linux/msm_adc.h>
37#include <linux/m_adcproc.h>
38#include <linux/mfd/marimba.h>
39#include <linux/msm-charger.h>
40#include <linux/i2c.h>
41#include <linux/i2c/sx150x.h>
42#include <linux/smsc911x.h>
43#include <linux/spi/spi.h>
44#include <linux/input/tdisc_shinetsu.h>
45#include <linux/input/cy8c_ts.h>
46#include <linux/cyttsp.h>
47#include <linux/i2c/isa1200.h>
48#include <linux/dma-mapping.h>
49#include <linux/i2c/bq27520.h>
50
51#ifdef CONFIG_ANDROID_PMEM
52#include <linux/android_pmem.h>
53#endif
54
55#if defined(CONFIG_SMB137B_CHARGER) || defined(CONFIG_SMB137B_CHARGER_MODULE)
56#include <linux/i2c/smb137b.h>
57#endif
Steve Mucklea55df6e2010-01-07 12:43:24 -080058#include <asm/mach-types.h>
59#include <asm/mach/arch.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070060#include <asm/setup.h>
Steve Mucklea55df6e2010-01-07 12:43:24 -080061
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070062#include <mach/dma.h>
63#include <mach/mpp.h>
Steve Mucklea55df6e2010-01-07 12:43:24 -080064#include <mach/board.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070065#include <mach/irqs.h>
66#include <mach/msm_spi.h>
67#include <mach/msm_serial_hs.h>
68#include <mach/msm_serial_hs_lite.h>
Steve Mucklea55df6e2010-01-07 12:43:24 -080069#include <mach/msm_iomap.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070070#include <mach/msm_memtypes.h>
71#include <asm/mach/mmc.h>
72#include <mach/msm_battery.h>
73#include <mach/msm_hsusb.h>
Rohit Vaswania513aa8d2011-07-18 15:14:28 -070074#include <mach/gpiomux.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070075#ifdef CONFIG_MSM_DSPS
76#include <mach/msm_dsps.h>
77#endif
78#include <mach/msm_xo.h>
79#include <mach/msm_bus_board.h>
80#include <mach/socinfo.h>
81#include <linux/i2c/isl9519.h>
82#ifdef CONFIG_USB_G_ANDROID
83#include <linux/usb/android.h>
84#include <mach/usbdiag.h>
85#endif
86#include <linux/regulator/consumer.h>
87#include <linux/regulator/machine.h>
88#include <mach/sdio_al.h>
89#include <mach/rpm.h>
90#include <mach/rpm-regulator.h>
Steve Mucklea55df6e2010-01-07 12:43:24 -080091
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070092#include "devices.h"
93#include "devices-msm8x60.h"
94#include "cpuidle.h"
95#include "pm.h"
96#include "mpm.h"
97#include "spm.h"
98#include "rpm_log.h"
99#include "timer.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700100#include "gpiomux-8x60.h"
101#include "rpm_stats.h"
102#include "peripheral-loader.h"
103#include <linux/platform_data/qcom_crypto_device.h>
104#include "rpm_resources.h"
Steve Mucklea55df6e2010-01-07 12:43:24 -0800105
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700106#define MSM_SHARED_RAM_PHYS 0x40000000
107
108/* Macros assume PMIC GPIOs start at 0 */
109#define PM8058_GPIO_BASE NR_MSM_GPIOS
110#define PM8058_GPIO_PM_TO_SYS(pm_gpio) (pm_gpio + PM8058_GPIO_BASE)
111#define PM8058_GPIO_SYS_TO_PM(sys_gpio) (sys_gpio - PM8058_GPIO_BASE)
112#define PM8058_MPP_BASE (PM8058_GPIO_BASE + PM8058_GPIOS)
113#define PM8058_MPP_PM_TO_SYS(pm_gpio) (pm_gpio + PM8058_MPP_BASE)
114#define PM8058_MPP_SYS_TO_PM(sys_gpio) (sys_gpio - PM8058_MPP_BASE)
115#define PM8058_IRQ_BASE (NR_MSM_IRQS + NR_GPIO_IRQS)
116
117#define PM8901_GPIO_BASE (PM8058_GPIO_BASE + \
118 PM8058_GPIOS + PM8058_MPPS)
119#define PM8901_GPIO_PM_TO_SYS(pm_gpio) (pm_gpio + PM8901_GPIO_BASE)
120#define PM8901_GPIO_SYS_TO_PM(sys_gpio) (sys_gpio - PM901_GPIO_BASE)
121#define PM8901_IRQ_BASE (PM8058_IRQ_BASE + \
122 NR_PMIC8058_IRQS)
123
124#define MDM2AP_SYNC 129
125
Terence Hampson1c73fef2011-07-19 17:10:49 -0400126#define GPIO_ETHERNET_RESET_N_DRAGON 30
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700127#define LCDC_SPI_GPIO_CLK 73
128#define LCDC_SPI_GPIO_CS 72
129#define LCDC_SPI_GPIO_MOSI 70
130#define LCDC_AUO_PANEL_NAME "lcdc_auo_wvga"
131#define LCDC_SAMSUNG_OLED_PANEL_NAME "lcdc_samsung_oled"
132#define LCDC_SAMSUNG_WSVGA_PANEL_NAME "lcdc_samsung_wsvga"
133#define LCDC_SAMSUNG_SPI_DEVICE_NAME "lcdc_samsung_ams367pe02"
134#define LCDC_AUO_SPI_DEVICE_NAME "lcdc_auo_nt35582"
Zhang Chang Ken3a8b8512011-08-04 18:41:39 -0400135#define LCDC_NT35582_PANEL_NAME "lcdc_nt35582_wvga"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700136
137#define DSPS_PIL_GENERIC_NAME "dsps"
138#define DSPS_PIL_FLUID_NAME "dsps_fluid"
139
140enum {
141 GPIO_EXPANDER_IRQ_BASE = PM8901_IRQ_BASE + NR_PMIC8901_IRQS,
142 GPIO_EXPANDER_GPIO_BASE = PM8901_GPIO_BASE + PM8901_MPPS,
143 /* CORE expander */
144 GPIO_CORE_EXPANDER_BASE = GPIO_EXPANDER_GPIO_BASE,
145 GPIO_CLASS_D1_EN = GPIO_CORE_EXPANDER_BASE,
146 GPIO_WLAN_DEEP_SLEEP_N,
147 GPIO_LVDS_SHUTDOWN_N,
148 GPIO_DISP_RESX_N = GPIO_LVDS_SHUTDOWN_N,
149 GPIO_MS_SYS_RESET_N,
150 GPIO_CAP_TS_RESOUT_N,
151 GPIO_CAP_GAUGE_BI_TOUT,
152 GPIO_ETHERNET_PME,
153 GPIO_EXT_GPS_LNA_EN,
154 GPIO_MSM_WAKES_BT,
155 GPIO_ETHERNET_RESET_N,
156 GPIO_HEADSET_DET_N,
157 GPIO_USB_UICC_EN,
158 GPIO_BACKLIGHT_EN,
159 GPIO_EXT_CAMIF_PWR_EN,
160 GPIO_BATT_GAUGE_INT_N,
161 GPIO_BATT_GAUGE_EN,
162 /* DOCKING expander */
163 GPIO_DOCKING_EXPANDER_BASE = GPIO_EXPANDER_GPIO_BASE + 16,
164 GPIO_MIPI_DSI_RST_N = GPIO_DOCKING_EXPANDER_BASE,
165 GPIO_AUX_JTAG_DET_N,
166 GPIO_DONGLE_DET_N,
167 GPIO_SVIDEO_LOAD_DET,
168 GPIO_SVID_AMP_SHUTDOWN1_N,
169 GPIO_SVID_AMP_SHUTDOWN0_N,
170 GPIO_SDC_WP,
171 GPIO_IRDA_PWDN,
172 GPIO_IRDA_RESET_N,
173 GPIO_DONGLE_GPIO0,
174 GPIO_DONGLE_GPIO1,
175 GPIO_DONGLE_GPIO2,
176 GPIO_DONGLE_GPIO3,
177 GPIO_DONGLE_PWR_EN,
178 GPIO_EMMC_RESET_N,
179 GPIO_TP_EXP2_IO15,
180 /* SURF expander */
181 GPIO_SURF_EXPANDER_BASE = GPIO_EXPANDER_GPIO_BASE + (16 * 2),
182 GPIO_SD_CARD_DET_1 = GPIO_SURF_EXPANDER_BASE,
183 GPIO_SD_CARD_DET_2,
184 GPIO_SD_CARD_DET_4,
185 GPIO_SD_CARD_DET_5,
186 GPIO_UIM3_RST,
187 GPIO_SURF_EXPANDER_IO5,
188 GPIO_SURF_EXPANDER_IO6,
189 GPIO_ADC_I2C_EN,
190 GPIO_SURF_EXPANDER_IO8,
191 GPIO_SURF_EXPANDER_IO9,
192 GPIO_SURF_EXPANDER_IO10,
193 GPIO_SURF_EXPANDER_IO11,
194 GPIO_SURF_EXPANDER_IO12,
195 GPIO_SURF_EXPANDER_IO13,
196 GPIO_SURF_EXPANDER_IO14,
197 GPIO_SURF_EXPANDER_IO15,
198 /* LEFT KB IO expander */
199 GPIO_LEFT_KB_EXPANDER_BASE = GPIO_EXPANDER_GPIO_BASE + (16 * 3),
200 GPIO_LEFT_LED_1 = GPIO_LEFT_KB_EXPANDER_BASE,
201 GPIO_LEFT_LED_2,
202 GPIO_LEFT_LED_3,
203 GPIO_LEFT_LED_WLAN,
204 GPIO_JOYSTICK_EN,
205 GPIO_CAP_TS_SLEEP,
206 GPIO_LEFT_KB_IO6,
207 GPIO_LEFT_LED_5,
208 /* RIGHT KB IO expander */
209 GPIO_RIGHT_KB_EXPANDER_BASE = GPIO_EXPANDER_GPIO_BASE + (16 * 3) + 8,
210 GPIO_RIGHT_LED_1 = GPIO_RIGHT_KB_EXPANDER_BASE,
211 GPIO_RIGHT_LED_2,
212 GPIO_RIGHT_LED_3,
213 GPIO_RIGHT_LED_BT,
214 GPIO_WEB_CAMIF_STANDBY,
215 GPIO_COMPASS_RST_N,
216 GPIO_WEB_CAMIF_RESET_N,
217 GPIO_RIGHT_LED_5,
218 GPIO_R_ALTIMETER_RESET_N,
219 /* FLUID S IO expander */
220 GPIO_SOUTH_EXPANDER_BASE,
221 GPIO_MIC2_ANCR_SEL = GPIO_SOUTH_EXPANDER_BASE,
222 GPIO_MIC1_ANCL_SEL,
223 GPIO_HS_MIC4_SEL,
224 GPIO_FML_MIC3_SEL,
225 GPIO_FMR_MIC5_SEL,
226 GPIO_TS_SLEEP,
227 GPIO_HAP_SHIFT_LVL_OE,
228 GPIO_HS_SW_DIR,
229 /* FLUID N IO expander */
230 GPIO_NORTH_EXPANDER_BASE,
231 GPIO_EPM_3_3V_EN = GPIO_NORTH_EXPANDER_BASE,
232 GPIO_EPM_5V_BOOST_EN,
233 GPIO_AUX_CAM_2P7_EN,
234 GPIO_LED_FLASH_EN,
235 GPIO_LED1_GREEN_N,
236 GPIO_LED2_RED_N,
237 GPIO_FRONT_CAM_RESET_N,
238 GPIO_EPM_LVLSFT_EN,
239 GPIO_N_ALTIMETER_RESET_N,
240 /* EPM expander */
241 GPIO_EPM_EXPANDER_BASE,
242 GPIO_PWR_MON_START = GPIO_EPM_EXPANDER_BASE,
243 GPIO_PWR_MON_RESET_N,
244 GPIO_ADC1_PWDN_N,
245 GPIO_ADC2_PWDN_N,
246 GPIO_EPM_EXPANDER_IO4,
247 GPIO_ADC1_MUX_SPI_INT_N_3_3V,
248 GPIO_ADC2_MUX_SPI_INT_N,
249 GPIO_EPM_EXPANDER_IO7,
250 GPIO_PWR_MON_ENABLE,
251 GPIO_EPM_SPI_ADC1_CS_N,
252 GPIO_EPM_SPI_ADC2_CS_N,
253 GPIO_EPM_EXPANDER_IO11,
254 GPIO_EPM_EXPANDER_IO12,
255 GPIO_EPM_EXPANDER_IO13,
256 GPIO_EPM_EXPANDER_IO14,
257 GPIO_EPM_EXPANDER_IO15,
258};
259
260/*
261 * The UI_INTx_N lines are pmic gpio lines which connect i2c
262 * gpio expanders to the pm8058.
263 */
264#define UI_INT1_N 25
265#define UI_INT2_N 34
266#define UI_INT3_N 14
267/*
268FM GPIO is GPIO 18 on PMIC 8058.
269As the index starts from 0 in the PMIC driver, and hence 17
270corresponds to GPIO 18 on PMIC 8058.
271*/
272#define FM_GPIO 17
273
274#ifdef CONFIG_MMC_MSM_SDC2_SUPPORT
275static void (*sdc2_status_notify_cb)(int card_present, void *dev_id);
276static void *sdc2_status_notify_cb_devid;
277#endif
278
279#ifdef CONFIG_MMC_MSM_SDC5_SUPPORT
280static void (*sdc5_status_notify_cb)(int card_present, void *dev_id);
281static void *sdc5_status_notify_cb_devid;
282#endif
283
284static struct msm_spm_platform_data msm_spm_data_v1[] __initdata = {
285 [0] = {
286 .reg_base_addr = MSM_SAW0_BASE,
287
288#ifdef CONFIG_MSM_AVS_HW
289 .reg_init_values[MSM_SPM_REG_SAW_AVS_CTL] = 0x586020FF,
290#endif
291 .reg_init_values[MSM_SPM_REG_SAW_CFG] = 0x0F,
292 .reg_init_values[MSM_SPM_REG_SAW_SPM_CTL] = 0x68,
293 .reg_init_values[MSM_SPM_REG_SAW_SPM_SLP_TMR_DLY] = 0xFFFFFFFF,
294 .reg_init_values[MSM_SPM_REG_SAW_SPM_WAKE_TMR_DLY] = 0xFFFFFFFF,
295
296 .reg_init_values[MSM_SPM_REG_SAW_SLP_CLK_EN] = 0x01,
297 .reg_init_values[MSM_SPM_REG_SAW_SLP_HSFS_PRECLMP_EN] = 0x07,
298 .reg_init_values[MSM_SPM_REG_SAW_SLP_HSFS_POSTCLMP_EN] = 0x00,
299
300 .reg_init_values[MSM_SPM_REG_SAW_SLP_CLMP_EN] = 0x01,
301 .reg_init_values[MSM_SPM_REG_SAW_SLP_RST_EN] = 0x00,
302 .reg_init_values[MSM_SPM_REG_SAW_SPM_MPM_CFG] = 0x00,
303
304 .awake_vlevel = 0x94,
305 .retention_vlevel = 0x81,
306 .collapse_vlevel = 0x20,
307 .retention_mid_vlevel = 0x94,
308 .collapse_mid_vlevel = 0x8C,
309
310 .vctl_timeout_us = 50,
311 },
312
313 [1] = {
314 .reg_base_addr = MSM_SAW1_BASE,
315
316#ifdef CONFIG_MSM_AVS_HW
317 .reg_init_values[MSM_SPM_REG_SAW_AVS_CTL] = 0x586020FF,
318#endif
319 .reg_init_values[MSM_SPM_REG_SAW_CFG] = 0x0F,
320 .reg_init_values[MSM_SPM_REG_SAW_SPM_CTL] = 0x68,
321 .reg_init_values[MSM_SPM_REG_SAW_SPM_SLP_TMR_DLY] = 0xFFFFFFFF,
322 .reg_init_values[MSM_SPM_REG_SAW_SPM_WAKE_TMR_DLY] = 0xFFFFFFFF,
323
324 .reg_init_values[MSM_SPM_REG_SAW_SLP_CLK_EN] = 0x13,
325 .reg_init_values[MSM_SPM_REG_SAW_SLP_HSFS_PRECLMP_EN] = 0x07,
326 .reg_init_values[MSM_SPM_REG_SAW_SLP_HSFS_POSTCLMP_EN] = 0x00,
327
328 .reg_init_values[MSM_SPM_REG_SAW_SLP_CLMP_EN] = 0x01,
329 .reg_init_values[MSM_SPM_REG_SAW_SLP_RST_EN] = 0x00,
330 .reg_init_values[MSM_SPM_REG_SAW_SPM_MPM_CFG] = 0x00,
331
332 .awake_vlevel = 0x94,
333 .retention_vlevel = 0x81,
334 .collapse_vlevel = 0x20,
335 .retention_mid_vlevel = 0x94,
336 .collapse_mid_vlevel = 0x8C,
337
338 .vctl_timeout_us = 50,
339 },
340};
341
342static struct msm_spm_platform_data msm_spm_data[] __initdata = {
343 [0] = {
344 .reg_base_addr = MSM_SAW0_BASE,
345
346#ifdef CONFIG_MSM_AVS_HW
347 .reg_init_values[MSM_SPM_REG_SAW_AVS_CTL] = 0x586020FF,
348#endif
349 .reg_init_values[MSM_SPM_REG_SAW_CFG] = 0x1C,
350 .reg_init_values[MSM_SPM_REG_SAW_SPM_CTL] = 0x68,
351 .reg_init_values[MSM_SPM_REG_SAW_SPM_SLP_TMR_DLY] = 0x0C0CFFFF,
352 .reg_init_values[MSM_SPM_REG_SAW_SPM_WAKE_TMR_DLY] = 0x78780FFF,
353
354 .reg_init_values[MSM_SPM_REG_SAW_SLP_CLK_EN] = 0x01,
355 .reg_init_values[MSM_SPM_REG_SAW_SLP_HSFS_PRECLMP_EN] = 0x07,
356 .reg_init_values[MSM_SPM_REG_SAW_SLP_HSFS_POSTCLMP_EN] = 0x00,
357
358 .reg_init_values[MSM_SPM_REG_SAW_SLP_CLMP_EN] = 0x01,
359 .reg_init_values[MSM_SPM_REG_SAW_SLP_RST_EN] = 0x00,
360 .reg_init_values[MSM_SPM_REG_SAW_SPM_MPM_CFG] = 0x00,
361
362 .awake_vlevel = 0xA0,
363 .retention_vlevel = 0x89,
364 .collapse_vlevel = 0x20,
365 .retention_mid_vlevel = 0x89,
366 .collapse_mid_vlevel = 0x89,
367
368 .vctl_timeout_us = 50,
369 },
370
371 [1] = {
372 .reg_base_addr = MSM_SAW1_BASE,
373
374#ifdef CONFIG_MSM_AVS_HW
375 .reg_init_values[MSM_SPM_REG_SAW_AVS_CTL] = 0x586020FF,
376#endif
377 .reg_init_values[MSM_SPM_REG_SAW_CFG] = 0x1C,
378 .reg_init_values[MSM_SPM_REG_SAW_SPM_CTL] = 0x68,
379 .reg_init_values[MSM_SPM_REG_SAW_SPM_SLP_TMR_DLY] = 0x0C0CFFFF,
380 .reg_init_values[MSM_SPM_REG_SAW_SPM_WAKE_TMR_DLY] = 0x78780FFF,
381
382 .reg_init_values[MSM_SPM_REG_SAW_SLP_CLK_EN] = 0x13,
383 .reg_init_values[MSM_SPM_REG_SAW_SLP_HSFS_PRECLMP_EN] = 0x07,
384 .reg_init_values[MSM_SPM_REG_SAW_SLP_HSFS_POSTCLMP_EN] = 0x00,
385
386 .reg_init_values[MSM_SPM_REG_SAW_SLP_CLMP_EN] = 0x01,
387 .reg_init_values[MSM_SPM_REG_SAW_SLP_RST_EN] = 0x00,
388 .reg_init_values[MSM_SPM_REG_SAW_SPM_MPM_CFG] = 0x00,
389
390 .awake_vlevel = 0xA0,
391 .retention_vlevel = 0x89,
392 .collapse_vlevel = 0x20,
393 .retention_mid_vlevel = 0x89,
394 .collapse_mid_vlevel = 0x89,
395
396 .vctl_timeout_us = 50,
397 },
398};
399
400static struct msm_acpu_clock_platform_data msm8x60_acpu_clock_data = {
401};
402
403/*
404 * Consumer specific regulator names:
405 * regulator name consumer dev_name
406 */
407static struct regulator_consumer_supply vreg_consumers_8901_S0[] = {
408 REGULATOR_SUPPLY("8901_s0", NULL),
409};
410static struct regulator_consumer_supply vreg_consumers_8901_S1[] = {
411 REGULATOR_SUPPLY("8901_s1", NULL),
412};
413
414static struct regulator_init_data saw_s0_init_data = {
415 .constraints = {
416 .name = "8901_s0",
417 .valid_ops_mask = REGULATOR_CHANGE_VOLTAGE,
418 .min_uV = 840000,
419 .max_uV = 1250000,
420 },
421 .consumer_supplies = vreg_consumers_8901_S0,
422 .num_consumer_supplies = ARRAY_SIZE(vreg_consumers_8901_S0),
423};
424
425static struct regulator_init_data saw_s1_init_data = {
426 .constraints = {
427 .name = "8901_s1",
428 .valid_ops_mask = REGULATOR_CHANGE_VOLTAGE,
429 .min_uV = 840000,
430 .max_uV = 1250000,
431 },
432 .consumer_supplies = vreg_consumers_8901_S1,
433 .num_consumer_supplies = ARRAY_SIZE(vreg_consumers_8901_S1),
434};
435
436static struct platform_device msm_device_saw_s0 = {
437 .name = "saw-regulator",
438 .id = 0,
439 .dev = {
440 .platform_data = &saw_s0_init_data,
441 },
442};
443
444static struct platform_device msm_device_saw_s1 = {
445 .name = "saw-regulator",
446 .id = 1,
447 .dev = {
448 .platform_data = &saw_s1_init_data,
449 },
450};
451
452/*
453 * The smc91x configuration varies depending on platform.
454 * The resources data structure is filled in at runtime.
455 */
456static struct resource smc91x_resources[] = {
457 [0] = {
458 .flags = IORESOURCE_MEM,
459 },
460 [1] = {
461 .flags = IORESOURCE_IRQ,
462 },
463};
464
465static struct platform_device smc91x_device = {
466 .name = "smc91x",
467 .id = 0,
468 .num_resources = ARRAY_SIZE(smc91x_resources),
469 .resource = smc91x_resources,
470};
471
472static struct resource smsc911x_resources[] = {
473 [0] = {
474 .flags = IORESOURCE_MEM,
475 .start = 0x1b800000,
476 .end = 0x1b8000ff
477 },
478 [1] = {
479 .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_LOWLEVEL,
480 },
481};
482
483static struct smsc911x_platform_config smsc911x_config = {
484 .irq_polarity = SMSC911X_IRQ_POLARITY_ACTIVE_LOW,
485 .irq_type = SMSC911X_IRQ_TYPE_PUSH_PULL,
486 .flags = SMSC911X_USE_16BIT,
487 .has_reset_gpio = 1,
488 .reset_gpio = GPIO_ETHERNET_RESET_N
489};
490
491static struct platform_device smsc911x_device = {
492 .name = "smsc911x",
493 .id = 0,
494 .num_resources = ARRAY_SIZE(smsc911x_resources),
495 .resource = smsc911x_resources,
496 .dev = {
497 .platform_data = &smsc911x_config
498 }
499};
500
501#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
502 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE) || \
503 defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
504 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
505
506#define QCE_SIZE 0x10000
507#define QCE_0_BASE 0x18500000
508
509#define QCE_HW_KEY_SUPPORT 0
510#define QCE_SHA_HMAC_SUPPORT 0
511#define QCE_SHARE_CE_RESOURCE 2
512#define QCE_CE_SHARED 1
513
514static struct resource qcrypto_resources[] = {
515 [0] = {
516 .start = QCE_0_BASE,
517 .end = QCE_0_BASE + QCE_SIZE - 1,
518 .flags = IORESOURCE_MEM,
519 },
520 [1] = {
521 .name = "crypto_channels",
522 .start = DMOV_CE_IN_CHAN,
523 .end = DMOV_CE_OUT_CHAN,
524 .flags = IORESOURCE_DMA,
525 },
526 [2] = {
527 .name = "crypto_crci_in",
528 .start = DMOV_CE_IN_CRCI,
529 .end = DMOV_CE_IN_CRCI,
530 .flags = IORESOURCE_DMA,
531 },
532 [3] = {
533 .name = "crypto_crci_out",
534 .start = DMOV_CE_OUT_CRCI,
535 .end = DMOV_CE_OUT_CRCI,
536 .flags = IORESOURCE_DMA,
537 },
538 [4] = {
539 .name = "crypto_crci_hash",
540 .start = DMOV_CE_HASH_CRCI,
541 .end = DMOV_CE_HASH_CRCI,
542 .flags = IORESOURCE_DMA,
543 },
544};
545
546static struct resource qcedev_resources[] = {
547 [0] = {
548 .start = QCE_0_BASE,
549 .end = QCE_0_BASE + QCE_SIZE - 1,
550 .flags = IORESOURCE_MEM,
551 },
552 [1] = {
553 .name = "crypto_channels",
554 .start = DMOV_CE_IN_CHAN,
555 .end = DMOV_CE_OUT_CHAN,
556 .flags = IORESOURCE_DMA,
557 },
558 [2] = {
559 .name = "crypto_crci_in",
560 .start = DMOV_CE_IN_CRCI,
561 .end = DMOV_CE_IN_CRCI,
562 .flags = IORESOURCE_DMA,
563 },
564 [3] = {
565 .name = "crypto_crci_out",
566 .start = DMOV_CE_OUT_CRCI,
567 .end = DMOV_CE_OUT_CRCI,
568 .flags = IORESOURCE_DMA,
569 },
570 [4] = {
571 .name = "crypto_crci_hash",
572 .start = DMOV_CE_HASH_CRCI,
573 .end = DMOV_CE_HASH_CRCI,
574 .flags = IORESOURCE_DMA,
575 },
576};
577
578#endif
579
580#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
581 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE)
582
583static struct msm_ce_hw_support qcrypto_ce_hw_suppport = {
584 .ce_shared = QCE_CE_SHARED,
585 .shared_ce_resource = QCE_SHARE_CE_RESOURCE,
586 .hw_key_support = QCE_HW_KEY_SUPPORT,
587 .sha_hmac = QCE_SHA_HMAC_SUPPORT,
588};
589
590static struct platform_device qcrypto_device = {
591 .name = "qcrypto",
592 .id = 0,
593 .num_resources = ARRAY_SIZE(qcrypto_resources),
594 .resource = qcrypto_resources,
595 .dev = {
596 .coherent_dma_mask = DMA_BIT_MASK(32),
597 .platform_data = &qcrypto_ce_hw_suppport,
598 },
599};
600#endif
601
602#if defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
603 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
604
605static struct msm_ce_hw_support qcedev_ce_hw_suppport = {
606 .ce_shared = QCE_CE_SHARED,
607 .shared_ce_resource = QCE_SHARE_CE_RESOURCE,
608 .hw_key_support = QCE_HW_KEY_SUPPORT,
609 .sha_hmac = QCE_SHA_HMAC_SUPPORT,
610};
611
612static struct platform_device qcedev_device = {
613 .name = "qce",
614 .id = 0,
615 .num_resources = ARRAY_SIZE(qcedev_resources),
616 .resource = qcedev_resources,
617 .dev = {
618 .coherent_dma_mask = DMA_BIT_MASK(32),
619 .platform_data = &qcedev_ce_hw_suppport,
620 },
621};
622#endif
623
624#if defined(CONFIG_HAPTIC_ISA1200) || \
625 defined(CONFIG_HAPTIC_ISA1200_MODULE)
626
627static const char *vregs_isa1200_name[] = {
628 "8058_s3",
629 "8901_l4",
630};
631
632static const int vregs_isa1200_val[] = {
633 1800000,/* uV */
634 2600000,
635};
636static struct regulator *vregs_isa1200[ARRAY_SIZE(vregs_isa1200_name)];
637static struct msm_xo_voter *xo_handle_a1;
638
639static int isa1200_power(int vreg_on)
Steve Mucklea55df6e2010-01-07 12:43:24 -0800640{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700641 int i, rc = 0;
642
643 for (i = 0; i < ARRAY_SIZE(vregs_isa1200_name); i++) {
644 rc = vreg_on ? regulator_enable(vregs_isa1200[i]) :
645 regulator_disable(vregs_isa1200[i]);
646 if (rc < 0) {
647 pr_err("%s: vreg %s %s failed (%d)\n",
648 __func__, vregs_isa1200_name[i],
649 vreg_on ? "enable" : "disable", rc);
650 goto vreg_fail;
651 }
652 }
653
654 rc = vreg_on ? msm_xo_mode_vote(xo_handle_a1, MSM_XO_MODE_ON) :
655 msm_xo_mode_vote(xo_handle_a1, MSM_XO_MODE_OFF);
656 if (rc < 0) {
657 pr_err("%s: failed to %svote for TCXO A1 buffer%d\n",
658 __func__, vreg_on ? "" : "de-", rc);
659 goto vreg_fail;
660 }
661 return 0;
662
663vreg_fail:
664 while (i--)
665 !vreg_on ? regulator_enable(vregs_isa1200[i]) :
666 regulator_disable(vregs_isa1200[i]);
667 return rc;
Steve Mucklea55df6e2010-01-07 12:43:24 -0800668}
669
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700670static int isa1200_dev_setup(bool enable)
Steve Mucklea55df6e2010-01-07 12:43:24 -0800671{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700672 int i, rc;
Steve Muckle9161d302010-02-11 11:50:40 -0800673
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700674 if (enable == true) {
675 for (i = 0; i < ARRAY_SIZE(vregs_isa1200_name); i++) {
676 vregs_isa1200[i] = regulator_get(NULL,
677 vregs_isa1200_name[i]);
678 if (IS_ERR(vregs_isa1200[i])) {
679 pr_err("%s: regulator get of %s failed (%ld)\n",
680 __func__, vregs_isa1200_name[i],
681 PTR_ERR(vregs_isa1200[i]));
682 rc = PTR_ERR(vregs_isa1200[i]);
683 goto vreg_get_fail;
684 }
685 rc = regulator_set_voltage(vregs_isa1200[i],
686 vregs_isa1200_val[i], vregs_isa1200_val[i]);
687 if (rc) {
688 pr_err("%s: regulator_set_voltage(%s) failed\n",
689 __func__, vregs_isa1200_name[i]);
690 goto vreg_get_fail;
691 }
692 }
Steve Muckle9161d302010-02-11 11:50:40 -0800693
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700694 rc = gpio_request(GPIO_HAP_SHIFT_LVL_OE, "haptics_shft_lvl_oe");
695 if (rc) {
696 pr_err("%s: unable to request gpio %d (%d)\n",
697 __func__, GPIO_HAP_SHIFT_LVL_OE, rc);
698 goto vreg_get_fail;
699 }
Steve Muckle9161d302010-02-11 11:50:40 -0800700
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700701 rc = gpio_direction_output(GPIO_HAP_SHIFT_LVL_OE, 1);
702 if (rc) {
703 pr_err("%s: Unable to set direction\n", __func__);;
704 goto free_gpio;
705 }
706
707 xo_handle_a1 = msm_xo_get(MSM_XO_TCXO_A1, "isa1200");
708 if (IS_ERR(xo_handle_a1)) {
709 rc = PTR_ERR(xo_handle_a1);
710 pr_err("%s: failed to get the handle for A1(%d)\n",
711 __func__, rc);
712 goto gpio_set_dir;
713 }
714 } else {
715 gpio_set_value(GPIO_HAP_SHIFT_LVL_OE, 0);
716 gpio_free(GPIO_HAP_SHIFT_LVL_OE);
717
718 for (i = 0; i < ARRAY_SIZE(vregs_isa1200_name); i++)
719 regulator_put(vregs_isa1200[i]);
720
721 msm_xo_put(xo_handle_a1);
722 }
723
724 return 0;
725gpio_set_dir:
726 gpio_set_value(GPIO_HAP_SHIFT_LVL_OE, 0);
727free_gpio:
728 gpio_free(GPIO_HAP_SHIFT_LVL_OE);
729vreg_get_fail:
730 while (i)
731 regulator_put(vregs_isa1200[--i]);
732 return rc;
733}
734
735#define PMIC_GPIO_HAP_ENABLE 18 /* PMIC GPIO Number 19 */
736static struct isa1200_platform_data isa1200_1_pdata = {
737 .name = "vibrator",
738 .power_on = isa1200_power,
739 .dev_setup = isa1200_dev_setup,
740 /*gpio to enable haptic*/
741 .hap_en_gpio = PM8058_GPIO_PM_TO_SYS(PMIC_GPIO_HAP_ENABLE),
742 .max_timeout = 15000,
743 .mode_ctrl = PWM_GEN_MODE,
744 .pwm_fd = {
745 .pwm_div = 256,
746 },
747 .is_erm = false,
748 .smart_en = true,
749 .ext_clk_en = true,
750 .chip_en = 1,
751};
752
753static struct i2c_board_info msm_isa1200_board_info[] = {
754 {
755 I2C_BOARD_INFO("isa1200_1", 0x90>>1),
756 .platform_data = &isa1200_1_pdata,
757 },
758};
759#endif
760
761#if defined(CONFIG_BATTERY_BQ27520) || \
762 defined(CONFIG_BATTERY_BQ27520_MODULE)
763static struct bq27520_platform_data bq27520_pdata = {
764 .name = "fuel-gauge",
765 .vreg_name = "8058_s3",
766 .vreg_value = 1800000,
767 .soc_int = GPIO_BATT_GAUGE_INT_N,
768 .bi_tout = GPIO_CAP_GAUGE_BI_TOUT,
769 .chip_en = GPIO_BATT_GAUGE_EN,
770 .enable_dlog = 0, /* if enable coulomb counter logger */
771};
772
773static struct i2c_board_info msm_bq27520_board_info[] = {
774 {
775 I2C_BOARD_INFO("bq27520", 0xaa>>1),
776 .platform_data = &bq27520_pdata,
777 },
778};
779#endif
780
781static struct msm_pm_platform_data msm_pm_data[MSM_PM_SLEEP_MODE_NR * 2] = {
782 [MSM_PM_MODE(0, MSM_PM_SLEEP_MODE_POWER_COLLAPSE)] = {
783 .idle_supported = 1,
784 .suspend_supported = 1,
785 .idle_enabled = 0,
786 .suspend_enabled = 0,
787 .latency = 4000,
788 .residency = 13000,
789 },
790
791 [MSM_PM_MODE(0, MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE)] = {
792 .idle_supported = 1,
793 .suspend_supported = 1,
794 .idle_enabled = 0,
795 .suspend_enabled = 0,
796 .latency = 500,
797 .residency = 6000,
798 },
799
800 [MSM_PM_MODE(0, MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT)] = {
801 .idle_supported = 1,
802 .suspend_supported = 1,
803 .idle_enabled = 1,
804 .suspend_enabled = 1,
805 .latency = 2,
806 .residency = 0,
807 },
808
809 [MSM_PM_MODE(1, MSM_PM_SLEEP_MODE_POWER_COLLAPSE)] = {
810 .idle_supported = 1,
811 .suspend_supported = 1,
812 .idle_enabled = 0,
813 .suspend_enabled = 0,
814 .latency = 600,
815 .residency = 7200,
816 },
817
818 [MSM_PM_MODE(1, MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE)] = {
819 .idle_supported = 1,
820 .suspend_supported = 1,
821 .idle_enabled = 0,
822 .suspend_enabled = 0,
823 .latency = 500,
824 .residency = 6000,
825 },
826
827 [MSM_PM_MODE(1, MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT)] = {
828 .idle_supported = 1,
829 .suspend_supported = 1,
830 .idle_enabled = 1,
831 .suspend_enabled = 1,
832 .latency = 2,
833 .residency = 0,
834 },
835};
836
837static struct msm_cpuidle_state msm_cstates[] __initdata = {
838 {0, 0, "C0", "WFI",
839 MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT},
840
841 {0, 1, "C1", "STANDALONE_POWER_COLLAPSE",
842 MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE},
843
844 {0, 2, "C2", "POWER_COLLAPSE",
845 MSM_PM_SLEEP_MODE_POWER_COLLAPSE},
846
847 {1, 0, "C0", "WFI",
848 MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT},
849
850 {1, 1, "C1", "STANDALONE_POWER_COLLAPSE",
851 MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE},
852};
853
854static struct msm_rpmrs_level msm_rpmrs_levels[] __initdata = {
855 {
856 MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT,
857 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
858 true,
859 1, 8000, 100000, 1,
860 },
861
862 {
863 MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE,
864 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
865 true,
866 1500, 5000, 60100000, 3000,
867 },
868
869 {
870 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
871 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
872 false,
873 1800, 5000, 60350000, 3500,
874 },
875 {
876 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
877 MSM_RPMRS_LIMITS(OFF, ACTIVE, MAX, ACTIVE),
878 false,
879 3800, 4500, 65350000, 5500,
880 },
881
882 {
883 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
884 MSM_RPMRS_LIMITS(ON, HSFS_OPEN, MAX, ACTIVE),
885 false,
886 2800, 2500, 66850000, 4800,
887 },
888
889 {
890 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
891 MSM_RPMRS_LIMITS(OFF, HSFS_OPEN, MAX, ACTIVE),
892 false,
893 4800, 2000, 71850000, 6800,
894 },
895
896 {
897 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
898 MSM_RPMRS_LIMITS(OFF, HSFS_OPEN, ACTIVE, RET_HIGH),
899 false,
900 6800, 500, 75850000, 8800,
901 },
902
903 {
904 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
905 MSM_RPMRS_LIMITS(OFF, HSFS_OPEN, RET_HIGH, RET_LOW),
906 false,
907 7800, 0, 76350000, 9800,
908 },
909};
910
911#if defined(CONFIG_USB_PEHCI_HCD) || defined(CONFIG_USB_PEHCI_HCD_MODULE)
912
913#define ISP1763_INT_GPIO 117
914#define ISP1763_RST_GPIO 152
915static struct resource isp1763_resources[] = {
916 [0] = {
917 .flags = IORESOURCE_MEM,
918 .start = 0x1D000000,
919 .end = 0x1D005FFF, /* 24KB */
920 },
921 [1] = {
922 .flags = IORESOURCE_IRQ,
923 },
924};
925static void __init msm8x60_cfg_isp1763(void)
926{
927 isp1763_resources[1].start = gpio_to_irq(ISP1763_INT_GPIO);
928 isp1763_resources[1].end = gpio_to_irq(ISP1763_INT_GPIO);
929}
930
931static int isp1763_setup_gpio(int enable)
932{
933 int status = 0;
934
935 if (enable) {
936 status = gpio_request(ISP1763_INT_GPIO, "isp1763_usb");
937 if (status) {
938 pr_err("%s:Failed to request GPIO %d\n",
939 __func__, ISP1763_INT_GPIO);
940 return status;
941 }
942 status = gpio_direction_input(ISP1763_INT_GPIO);
943 if (status) {
944 pr_err("%s:Failed to configure GPIO %d\n",
945 __func__, ISP1763_INT_GPIO);
946 goto gpio_free_int;
947 }
948 status = gpio_request(ISP1763_RST_GPIO, "isp1763_usb");
949 if (status) {
950 pr_err("%s:Failed to request GPIO %d\n",
951 __func__, ISP1763_RST_GPIO);
952 goto gpio_free_int;
953 }
954 status = gpio_direction_output(ISP1763_RST_GPIO, 1);
955 if (status) {
956 pr_err("%s:Failed to configure GPIO %d\n",
957 __func__, ISP1763_RST_GPIO);
958 goto gpio_free_rst;
959 }
960 pr_debug("\nISP GPIO configuration done\n");
961 return status;
962 }
963
964gpio_free_rst:
965 gpio_free(ISP1763_RST_GPIO);
966gpio_free_int:
967 gpio_free(ISP1763_INT_GPIO);
968
969 return status;
970}
971static struct isp1763_platform_data isp1763_pdata = {
972 .reset_gpio = ISP1763_RST_GPIO,
973 .setup_gpio = isp1763_setup_gpio
974};
975
976static struct platform_device isp1763_device = {
977 .name = "isp1763_usb",
978 .num_resources = ARRAY_SIZE(isp1763_resources),
979 .resource = isp1763_resources,
980 .dev = {
981 .platform_data = &isp1763_pdata
982 }
983};
984#endif
985
986#if defined(CONFIG_USB_GADGET_MSM_72K) || defined(CONFIG_USB_EHCI_MSM_72K)
987static struct regulator *ldo6_3p3;
988static struct regulator *ldo7_1p8;
989static struct regulator *vdd_cx;
990#define PMICID_INT PM8058_GPIO_IRQ(PM8058_IRQ_BASE, 36)
991notify_vbus_state notify_vbus_state_func_ptr;
992static int usb_phy_susp_dig_vol = 750000;
993static int pmic_id_notif_supported;
994
995#ifdef CONFIG_USB_EHCI_MSM_72K
996#define USB_PMIC_ID_DET_DELAY msecs_to_jiffies(100)
997struct delayed_work pmic_id_det;
998
999static int __init usb_id_pin_rework_setup(char *support)
1000{
1001 if (strncmp(support, "true", 4) == 0)
1002 pmic_id_notif_supported = 1;
1003
1004 return 1;
1005}
1006__setup("usb_id_pin_rework=", usb_id_pin_rework_setup);
1007
1008static void pmic_id_detect(struct work_struct *w)
1009{
1010 int val = gpio_get_value_cansleep(PM8058_GPIO_PM_TO_SYS(36));
1011 pr_debug("%s(): gpio_read_value = %d\n", __func__, val);
1012
1013 if (notify_vbus_state_func_ptr)
1014 (*notify_vbus_state_func_ptr) (val);
1015}
1016
1017static irqreturn_t pmic_id_on_irq(int irq, void *data)
1018{
1019 /*
1020 * Spurious interrupts are observed on pmic gpio line
1021 * even though there is no state change on USB ID. Schedule the
1022 * work to to allow debounce on gpio
Steve Muckle9161d302010-02-11 11:50:40 -08001023 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001024 schedule_delayed_work(&pmic_id_det, USB_PMIC_ID_DET_DELAY);
Steve Muckle9161d302010-02-11 11:50:40 -08001025
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001026 return IRQ_HANDLED;
1027}
1028
1029static int msm_hsusb_pmic_id_notif_init(void (*callback)(int online), int init)
1030{
1031 unsigned ret = -ENODEV;
1032
1033 if (!callback)
1034 return -EINVAL;
1035
1036 if (machine_is_msm8x60_fluid())
1037 return -ENOTSUPP;
1038
1039 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) != 2) {
1040 pr_debug("%s: USB_ID pin is not routed to PMIC"
1041 "on V1 surf/ffa\n", __func__);
1042 return -ENOTSUPP;
1043 }
1044
1045 if ((machine_is_msm8x60_fusion() || machine_is_msm8x60_fusn_ffa()) &&
1046 !pmic_id_notif_supported) {
1047 pr_debug("%s: USB_ID is not routed to PMIC"
1048 "on V2 ffa\n", __func__);
1049 return -ENOTSUPP;
1050 }
1051
1052 usb_phy_susp_dig_vol = 500000;
1053
1054 if (init) {
1055 notify_vbus_state_func_ptr = callback;
1056 ret = pm8901_mpp_config_digital_out(1,
1057 PM8901_MPP_DIG_LEVEL_L5, 1);
1058 if (ret) {
1059 pr_err("%s: MPP2 configuration failed\n", __func__);
1060 return -ENODEV;
1061 }
1062 INIT_DELAYED_WORK(&pmic_id_det, pmic_id_detect);
1063 ret = request_threaded_irq(PMICID_INT, NULL, pmic_id_on_irq,
1064 (IRQF_TRIGGER_RISING|IRQF_TRIGGER_FALLING),
1065 "msm_otg_id", NULL);
1066 if (ret) {
1067 pm8901_mpp_config_digital_out(1,
1068 PM8901_MPP_DIG_LEVEL_L5, 0);
1069 pr_err("%s:pmic_usb_id interrupt registration failed",
1070 __func__);
1071 return ret;
1072 }
1073 /* Notify the initial Id status */
1074 pmic_id_detect(&pmic_id_det.work);
1075 } else {
1076 free_irq(PMICID_INT, 0);
1077 cancel_delayed_work_sync(&pmic_id_det);
1078 notify_vbus_state_func_ptr = NULL;
1079 ret = pm8901_mpp_config_digital_out(1,
1080 PM8901_MPP_DIG_LEVEL_L5, 0);
1081 if (ret) {
1082 pr_err("%s:MPP2 configuration failed\n", __func__);
1083 return -ENODEV;
1084 }
1085 }
1086 return 0;
1087}
1088#endif
1089
1090#define USB_PHY_OPERATIONAL_MIN_VDD_DIG_VOL 1000000
1091#define USB_PHY_MAX_VDD_DIG_VOL 1320000
1092static int msm_hsusb_init_vddcx(int init)
1093{
1094 int ret = 0;
1095
1096 if (init) {
1097 vdd_cx = regulator_get(NULL, "8058_s1");
1098 if (IS_ERR(vdd_cx)) {
1099 return PTR_ERR(vdd_cx);
1100 }
1101
1102 ret = regulator_set_voltage(vdd_cx,
1103 USB_PHY_OPERATIONAL_MIN_VDD_DIG_VOL,
1104 USB_PHY_MAX_VDD_DIG_VOL);
1105 if (ret) {
1106 pr_err("%s: unable to set the voltage for regulator"
1107 "vdd_cx\n", __func__);
1108 regulator_put(vdd_cx);
1109 return ret;
1110 }
1111
1112 ret = regulator_enable(vdd_cx);
1113 if (ret) {
1114 pr_err("%s: unable to enable regulator"
1115 "vdd_cx\n", __func__);
1116 regulator_put(vdd_cx);
1117 }
1118 } else {
1119 ret = regulator_disable(vdd_cx);
1120 if (ret) {
1121 pr_err("%s: Unable to disable the regulator:"
1122 "vdd_cx\n", __func__);
1123 return ret;
1124 }
1125
1126 regulator_put(vdd_cx);
1127 }
1128
1129 return ret;
1130}
1131
1132static int msm_hsusb_config_vddcx(int high)
1133{
1134 int max_vol = USB_PHY_MAX_VDD_DIG_VOL;
1135 int min_vol;
1136 int ret;
1137
1138 if (high)
1139 min_vol = USB_PHY_OPERATIONAL_MIN_VDD_DIG_VOL;
1140 else
1141 min_vol = usb_phy_susp_dig_vol;
1142
1143 ret = regulator_set_voltage(vdd_cx, min_vol, max_vol);
1144 if (ret) {
1145 pr_err("%s: unable to set the voltage for regulator"
1146 "vdd_cx\n", __func__);
1147 return ret;
1148 }
1149
1150 pr_debug("%s: min_vol:%d max_vol:%d\n", __func__, min_vol, max_vol);
1151
1152 return ret;
1153}
1154
1155#define USB_PHY_3P3_VOL_MIN 3050000 /* uV */
1156#define USB_PHY_3P3_VOL_MAX 3050000 /* uV */
1157#define USB_PHY_3P3_HPM_LOAD 50000 /* uA */
1158#define USB_PHY_3P3_LPM_LOAD 4000 /* uA */
1159
1160#define USB_PHY_1P8_VOL_MIN 1800000 /* uV */
1161#define USB_PHY_1P8_VOL_MAX 1800000 /* uV */
1162#define USB_PHY_1P8_HPM_LOAD 50000 /* uA */
1163#define USB_PHY_1P8_LPM_LOAD 4000 /* uA */
1164static int msm_hsusb_ldo_init(int init)
1165{
1166 int rc = 0;
1167
1168 if (init) {
1169 ldo6_3p3 = regulator_get(NULL, "8058_l6");
1170 if (IS_ERR(ldo6_3p3))
1171 return PTR_ERR(ldo6_3p3);
1172
1173 ldo7_1p8 = regulator_get(NULL, "8058_l7");
1174 if (IS_ERR(ldo7_1p8)) {
1175 rc = PTR_ERR(ldo7_1p8);
1176 goto put_3p3;
1177 }
1178
1179 rc = regulator_set_voltage(ldo6_3p3, USB_PHY_3P3_VOL_MIN,
1180 USB_PHY_3P3_VOL_MAX);
1181 if (rc) {
1182 pr_err("%s: Unable to set voltage level for"
1183 "ldo6_3p3 regulator\n", __func__);
1184 goto put_1p8;
1185 }
1186 rc = regulator_enable(ldo6_3p3);
1187 if (rc) {
1188 pr_err("%s: Unable to enable the regulator:"
1189 "ldo6_3p3\n", __func__);
1190 goto put_1p8;
1191 }
1192 rc = regulator_set_voltage(ldo7_1p8, USB_PHY_1P8_VOL_MIN,
1193 USB_PHY_1P8_VOL_MAX);
1194 if (rc) {
1195 pr_err("%s: Unable to set voltage level for"
1196 "ldo7_1p8 regulator\n", __func__);
1197 goto disable_3p3;
1198 }
1199 rc = regulator_enable(ldo7_1p8);
1200 if (rc) {
1201 pr_err("%s: Unable to enable the regulator:"
1202 "ldo7_1p8\n", __func__);
1203 goto disable_3p3;
1204 }
1205
1206 return 0;
1207 }
1208
1209 regulator_disable(ldo7_1p8);
1210disable_3p3:
1211 regulator_disable(ldo6_3p3);
1212put_1p8:
1213 regulator_put(ldo7_1p8);
1214put_3p3:
1215 regulator_put(ldo6_3p3);
1216 return rc;
1217}
1218
1219static int msm_hsusb_ldo_enable(int on)
1220{
1221 int ret = 0;
1222
1223 if (!ldo7_1p8 || IS_ERR(ldo7_1p8)) {
1224 pr_err("%s: ldo7_1p8 is not initialized\n", __func__);
1225 return -ENODEV;
1226 }
1227
1228 if (!ldo6_3p3 || IS_ERR(ldo6_3p3)) {
1229 pr_err("%s: ldo6_3p3 is not initialized\n", __func__);
1230 return -ENODEV;
1231 }
1232
1233 if (on) {
1234 ret = regulator_set_optimum_mode(ldo7_1p8,
1235 USB_PHY_1P8_HPM_LOAD);
1236 if (ret < 0) {
1237 pr_err("%s: Unable to set HPM of the regulator:"
1238 "ldo7_1p8\n", __func__);
1239 return ret;
1240 }
1241 ret = regulator_set_optimum_mode(ldo6_3p3,
1242 USB_PHY_3P3_HPM_LOAD);
1243 if (ret < 0) {
1244 pr_err("%s: Unable to set HPM of the regulator:"
1245 "ldo6_3p3\n", __func__);
1246 regulator_set_optimum_mode(ldo7_1p8,
1247 USB_PHY_1P8_LPM_LOAD);
1248 return ret;
1249 }
1250 } else {
1251 ret = regulator_set_optimum_mode(ldo7_1p8,
1252 USB_PHY_1P8_LPM_LOAD);
1253 if (ret < 0)
1254 pr_err("%s: Unable to set LPM of the regulator:"
1255 "ldo7_1p8\n", __func__);
1256 ret = regulator_set_optimum_mode(ldo6_3p3,
1257 USB_PHY_3P3_LPM_LOAD);
1258 if (ret < 0)
1259 pr_err("%s: Unable to set LPM of the regulator:"
1260 "ldo6_3p3\n", __func__);
1261 }
1262
1263 pr_debug("reg (%s)\n", on ? "HPM" : "LPM");
1264 return ret < 0 ? ret : 0;
1265 }
1266#endif
1267#ifdef CONFIG_USB_EHCI_MSM_72K
1268#if defined(CONFIG_SMB137B_CHARGER) || defined(CONFIG_SMB137B_CHARGER_MODULE)
1269static void msm_hsusb_smb137b_vbus_power(unsigned phy_info, int on)
1270{
1271 static int vbus_is_on;
1272
1273 /* If VBUS is already on (or off), do nothing. */
1274 if (on == vbus_is_on)
1275 return;
1276 smb137b_otg_power(on);
1277 vbus_is_on = on;
1278}
1279#endif
1280static void msm_hsusb_vbus_power(unsigned phy_info, int on)
1281{
1282 static struct regulator *votg_5v_switch;
1283 static struct regulator *ext_5v_reg;
1284 static int vbus_is_on;
1285
1286 /* If VBUS is already on (or off), do nothing. */
1287 if (on == vbus_is_on)
1288 return;
1289
1290 if (!votg_5v_switch) {
1291 votg_5v_switch = regulator_get(NULL, "8901_usb_otg");
1292 if (IS_ERR(votg_5v_switch)) {
1293 pr_err("%s: unable to get votg_5v_switch\n", __func__);
1294 return;
1295 }
1296 }
1297 if (!ext_5v_reg) {
1298 ext_5v_reg = regulator_get(NULL, "8901_mpp0");
1299 if (IS_ERR(ext_5v_reg)) {
1300 pr_err("%s: unable to get ext_5v_reg\n", __func__);
1301 return;
1302 }
1303 }
1304 if (on) {
1305 if (regulator_enable(ext_5v_reg)) {
1306 pr_err("%s: Unable to enable the regulator:"
1307 " ext_5v_reg\n", __func__);
1308 return;
1309 }
1310 if (regulator_enable(votg_5v_switch)) {
1311 pr_err("%s: Unable to enable the regulator:"
1312 " votg_5v_switch\n", __func__);
1313 return;
1314 }
1315 } else {
1316 if (regulator_disable(votg_5v_switch))
1317 pr_err("%s: Unable to enable the regulator:"
1318 " votg_5v_switch\n", __func__);
1319 if (regulator_disable(ext_5v_reg))
1320 pr_err("%s: Unable to enable the regulator:"
1321 " ext_5v_reg\n", __func__);
1322 }
1323
1324 vbus_is_on = on;
1325}
1326
1327static struct msm_usb_host_platform_data msm_usb_host_pdata = {
1328 .phy_info = (USB_PHY_INTEGRATED | USB_PHY_MODEL_45NM),
1329 .power_budget = 390,
1330};
1331#endif
1332
1333#ifdef CONFIG_BATTERY_MSM8X60
1334static int msm_hsusb_pmic_vbus_notif_init(void (*callback)(int online),
1335 int init)
1336{
1337 int ret = -ENOTSUPP;
1338
1339#if defined(CONFIG_SMB137B_CHARGER) || defined(CONFIG_SMB137B_CHARGER_MODULE)
1340 if (machine_is_msm8x60_fluid()) {
1341 if (init)
1342 msm_charger_register_vbus_sn(callback);
1343 else
1344 msm_charger_unregister_vbus_sn(callback);
1345 return 0;
1346 }
1347#endif
1348 /* ID and VBUS lines are connected to pmic on 8660.V2.SURF,
1349 * hence, irrespective of either peripheral only mode or
1350 * OTG (host and peripheral) modes, can depend on pmic for
1351 * vbus notifications
Steve Muckle9161d302010-02-11 11:50:40 -08001352 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001353 if ((SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2)
1354 && (machine_is_msm8x60_surf() ||
1355 pmic_id_notif_supported)) {
1356 if (init)
1357 ret = msm_charger_register_vbus_sn(callback);
1358 else {
1359 msm_charger_unregister_vbus_sn(callback);
1360 ret = 0;
1361 }
1362 } else {
1363#if !defined(CONFIG_USB_EHCI_MSM_72K)
1364 if (init)
1365 ret = msm_charger_register_vbus_sn(callback);
1366 else {
1367 msm_charger_unregister_vbus_sn(callback);
1368 ret = 0;
1369 }
1370#endif
1371 }
1372 return ret;
1373}
1374#endif
1375
1376#if defined(CONFIG_USB_GADGET_MSM_72K) || defined(CONFIG_USB_EHCI_MSM_72K)
1377static struct msm_otg_platform_data msm_otg_pdata = {
1378 /* if usb link is in sps there is no need for
1379 * usb pclk as dayatona fabric clock will be
1380 * used instead
1381 */
1382 .pclk_src_name = "dfab_usb_hs_clk",
1383 .pemp_level = PRE_EMPHASIS_WITH_20_PERCENT,
1384 .cdr_autoreset = CDR_AUTO_RESET_DISABLE,
1385 .se1_gating = SE1_GATING_DISABLE,
Chandra Devireddyb3fc78c2011-08-30 17:25:55 +05301386 .bam_disable = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001387#ifdef CONFIG_USB_EHCI_MSM_72K
1388 .pmic_id_notif_init = msm_hsusb_pmic_id_notif_init,
1389#endif
1390#ifdef CONFIG_USB_EHCI_MSM_72K
1391 .vbus_power = msm_hsusb_vbus_power,
1392#endif
1393#ifdef CONFIG_BATTERY_MSM8X60
1394 .pmic_vbus_notif_init = msm_hsusb_pmic_vbus_notif_init,
1395#endif
1396 .ldo_init = msm_hsusb_ldo_init,
1397 .ldo_enable = msm_hsusb_ldo_enable,
1398 .config_vddcx = msm_hsusb_config_vddcx,
1399 .init_vddcx = msm_hsusb_init_vddcx,
1400#ifdef CONFIG_BATTERY_MSM8X60
1401 .chg_vbus_draw = msm_charger_vbus_draw,
1402#endif
1403};
1404#endif
1405
1406#ifdef CONFIG_USB_GADGET_MSM_72K
1407static struct msm_hsusb_gadget_platform_data msm_gadget_pdata = {
1408 .is_phy_status_timer_on = 1,
1409};
1410#endif
1411
1412#ifdef CONFIG_USB_G_ANDROID
1413
1414#define PID_MAGIC_ID 0x71432909
1415#define SERIAL_NUM_MAGIC_ID 0x61945374
1416#define SERIAL_NUMBER_LENGTH 127
1417#define DLOAD_USB_BASE_ADD 0x2A05F0C8
1418
1419struct magic_num_struct {
1420 uint32_t pid;
1421 uint32_t serial_num;
1422};
1423
1424struct dload_struct {
1425 uint32_t reserved1;
1426 uint32_t reserved2;
1427 uint32_t reserved3;
1428 uint16_t reserved4;
1429 uint16_t pid;
1430 char serial_number[SERIAL_NUMBER_LENGTH];
1431 uint16_t reserved5;
1432 struct magic_num_struct
1433 magic_struct;
1434};
1435
1436static int usb_diag_update_pid_and_serial_num(uint32_t pid, const char *snum)
1437{
1438 struct dload_struct __iomem *dload = 0;
1439
1440 dload = ioremap(DLOAD_USB_BASE_ADD, sizeof(*dload));
1441 if (!dload) {
1442 pr_err("%s: cannot remap I/O memory region: %08x\n",
1443 __func__, DLOAD_USB_BASE_ADD);
1444 return -ENXIO;
1445 }
1446
1447 pr_debug("%s: dload:%p pid:%x serial_num:%s\n",
1448 __func__, dload, pid, snum);
1449 /* update pid */
1450 dload->magic_struct.pid = PID_MAGIC_ID;
1451 dload->pid = pid;
1452
1453 /* update serial number */
1454 dload->magic_struct.serial_num = 0;
1455 if (!snum)
1456 return 0;
1457
1458 dload->magic_struct.serial_num = SERIAL_NUM_MAGIC_ID;
1459 strncpy(dload->serial_number, snum, SERIAL_NUMBER_LENGTH);
1460 dload->serial_number[SERIAL_NUMBER_LENGTH - 1] = '\0';
1461
1462 iounmap(dload);
1463
1464 return 0;
1465}
1466
1467static struct android_usb_platform_data android_usb_pdata = {
1468 .update_pid_and_serial_num = usb_diag_update_pid_and_serial_num,
1469};
1470
1471static struct platform_device android_usb_device = {
1472 .name = "android_usb",
1473 .id = -1,
1474 .dev = {
1475 .platform_data = &android_usb_pdata,
1476 },
1477};
1478
1479
1480#endif
1481
1482#ifdef CONFIG_MSM_VPE
1483static struct resource msm_vpe_resources[] = {
1484 {
1485 .start = 0x05300000,
1486 .end = 0x05300000 + SZ_1M - 1,
1487 .flags = IORESOURCE_MEM,
1488 },
1489 {
1490 .start = INT_VPE,
1491 .end = INT_VPE,
1492 .flags = IORESOURCE_IRQ,
1493 },
1494};
1495
1496static struct platform_device msm_vpe_device = {
1497 .name = "msm_vpe",
1498 .id = 0,
1499 .num_resources = ARRAY_SIZE(msm_vpe_resources),
1500 .resource = msm_vpe_resources,
1501};
1502#endif
1503
1504#ifdef CONFIG_MSM_CAMERA
1505#ifdef CONFIG_MSM_CAMERA_FLASH
1506#define VFE_CAMIF_TIMER1_GPIO 29
1507#define VFE_CAMIF_TIMER2_GPIO 30
1508#define VFE_CAMIF_TIMER3_GPIO_INT 31
1509#define FUSION_VFE_CAMIF_TIMER1_GPIO 42
1510static struct msm_camera_sensor_flash_src msm_flash_src = {
1511 .flash_sr_type = MSM_CAMERA_FLASH_SRC_PMIC,
1512 ._fsrc.pmic_src.num_of_src = 2,
1513 ._fsrc.pmic_src.low_current = 100,
1514 ._fsrc.pmic_src.high_current = 300,
1515 ._fsrc.pmic_src.led_src_1 = PMIC8058_ID_FLASH_LED_0,
1516 ._fsrc.pmic_src.led_src_2 = PMIC8058_ID_FLASH_LED_1,
1517 ._fsrc.pmic_src.pmic_set_current = pm8058_set_flash_led_current,
1518};
1519#ifdef CONFIG_IMX074
1520static struct msm_camera_sensor_strobe_flash_data strobe_flash_xenon = {
1521 .flash_trigger = VFE_CAMIF_TIMER2_GPIO,
1522 .flash_charge = VFE_CAMIF_TIMER1_GPIO,
1523 .flash_charge_done = VFE_CAMIF_TIMER3_GPIO_INT,
1524 .flash_recharge_duration = 50000,
1525 .irq = MSM_GPIO_TO_INT(VFE_CAMIF_TIMER3_GPIO_INT),
1526};
1527#endif
1528#endif
1529
1530int msm_cam_gpio_tbl[] = {
1531 32,/*CAMIF_MCLK*/
1532 47,/*CAMIF_I2C_DATA*/
1533 48,/*CAMIF_I2C_CLK*/
1534 105,/*STANDBY*/
1535};
1536
1537enum msm_cam_stat{
1538 MSM_CAM_OFF,
1539 MSM_CAM_ON,
1540};
1541
1542static int config_gpio_table(enum msm_cam_stat stat)
1543{
1544 int rc = 0, i = 0;
1545 if (stat == MSM_CAM_ON) {
1546 for (i = 0; i < ARRAY_SIZE(msm_cam_gpio_tbl); i++) {
1547 rc = gpio_request(msm_cam_gpio_tbl[i], "CAM_GPIO");
1548 if (unlikely(rc < 0)) {
1549 pr_err("%s not able to get gpio\n", __func__);
1550 for (i--; i >= 0; i--)
1551 gpio_free(msm_cam_gpio_tbl[i]);
1552 break;
1553 }
1554 }
1555 } else {
1556 for (i = 0; i < ARRAY_SIZE(msm_cam_gpio_tbl); i++)
1557 gpio_free(msm_cam_gpio_tbl[i]);
1558 }
1559 return rc;
1560}
1561
1562static struct msm_camera_sensor_platform_info sensor_board_info = {
1563 .mount_angle = 0
1564};
1565
1566/*external regulator VREG_5V*/
1567static struct regulator *reg_flash_5V;
1568
1569static int config_camera_on_gpios_fluid(void)
1570{
1571 int rc = 0;
1572
1573 reg_flash_5V = regulator_get(NULL, "8901_mpp0");
1574 if (IS_ERR(reg_flash_5V)) {
1575 pr_err("'%s' regulator not found, rc=%ld\n",
1576 "8901_mpp0", IS_ERR(reg_flash_5V));
1577 return -ENODEV;
1578 }
1579
1580 rc = regulator_enable(reg_flash_5V);
1581 if (rc) {
1582 pr_err("'%s' regulator enable failed, rc=%d\n",
1583 "8901_mpp0", rc);
1584 regulator_put(reg_flash_5V);
1585 return rc;
1586 }
1587
1588#ifdef CONFIG_IMX074
1589 sensor_board_info.mount_angle = 90;
1590#endif
1591 rc = config_gpio_table(MSM_CAM_ON);
1592 if (rc < 0) {
1593 printk(KERN_ERR "%s: CAMSENSOR gpio table request"
1594 "failed\n", __func__);
1595 return rc;
1596 }
1597
1598 rc = gpio_request(GPIO_EXT_CAMIF_PWR_EN, "CAM_EN");
1599 if (rc < 0) {
1600 printk(KERN_ERR "%s: CAMSENSOR gpio %d request"
1601 "failed\n", __func__, GPIO_EXT_CAMIF_PWR_EN);
1602 regulator_disable(reg_flash_5V);
1603 regulator_put(reg_flash_5V);
1604 return rc;
1605 }
1606 gpio_direction_output(GPIO_EXT_CAMIF_PWR_EN, 0);
1607 msleep(20);
1608 gpio_set_value_cansleep(GPIO_EXT_CAMIF_PWR_EN, 1);
1609
1610
1611 /*Enable LED_FLASH_EN*/
1612 rc = gpio_request(GPIO_LED_FLASH_EN, "LED_FLASH_EN");
1613 if (rc < 0) {
1614 printk(KERN_ERR "%s: CAMSENSOR gpio %d request"
1615 "failed\n", __func__, GPIO_LED_FLASH_EN);
1616
1617 regulator_disable(reg_flash_5V);
1618 regulator_put(reg_flash_5V);
1619 config_gpio_table(MSM_CAM_OFF);
1620 gpio_set_value_cansleep(GPIO_EXT_CAMIF_PWR_EN, 0);
1621 gpio_free(GPIO_EXT_CAMIF_PWR_EN);
1622 return rc;
1623 }
1624 gpio_direction_output(GPIO_LED_FLASH_EN, 1);
1625 msleep(20);
1626 return rc;
1627}
1628
1629
1630static void config_camera_off_gpios_fluid(void)
1631{
1632 regulator_disable(reg_flash_5V);
1633 regulator_put(reg_flash_5V);
1634
1635 gpio_direction_output(GPIO_LED_FLASH_EN, 0);
1636 gpio_free(GPIO_LED_FLASH_EN);
1637
1638 config_gpio_table(MSM_CAM_OFF);
1639
1640 gpio_set_value_cansleep(GPIO_EXT_CAMIF_PWR_EN, 0);
1641 gpio_free(GPIO_EXT_CAMIF_PWR_EN);
1642}
1643static int config_camera_on_gpios(void)
1644{
1645 int rc = 0;
1646
1647 if (machine_is_msm8x60_fluid())
1648 return config_camera_on_gpios_fluid();
1649
1650 rc = config_gpio_table(MSM_CAM_ON);
1651 if (rc < 0) {
1652 printk(KERN_ERR "%s: CAMSENSOR gpio table request"
1653 "failed\n", __func__);
1654 return rc;
1655 }
1656
Jilai Wang971f97f2011-07-13 14:25:25 -04001657 if (!machine_is_msm8x60_dragon()) {
1658 rc = gpio_request(GPIO_EXT_CAMIF_PWR_EN, "CAM_EN");
1659 if (rc < 0) {
1660 config_gpio_table(MSM_CAM_OFF);
1661 pr_err("%s: CAMSENSOR gpio %d request"
1662 "failed\n", __func__, GPIO_EXT_CAMIF_PWR_EN);
1663 return rc;
1664 }
1665 gpio_direction_output(GPIO_EXT_CAMIF_PWR_EN, 0);
1666 msleep(20);
1667 gpio_set_value_cansleep(GPIO_EXT_CAMIF_PWR_EN, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001668 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001669
1670#ifdef CONFIG_MSM_CAMERA_FLASH
1671#ifdef CONFIG_IMX074
1672 if (machine_is_msm8x60_fusion() || machine_is_msm8x60_fusn_ffa())
1673 strobe_flash_xenon.flash_charge = FUSION_VFE_CAMIF_TIMER1_GPIO;
1674#endif
1675#endif
1676 return rc;
1677}
1678
1679static void config_camera_off_gpios(void)
1680{
1681 if (machine_is_msm8x60_fluid())
1682 return config_camera_off_gpios_fluid();
1683
1684
1685 config_gpio_table(MSM_CAM_OFF);
1686
Jilai Wang971f97f2011-07-13 14:25:25 -04001687 if (!machine_is_msm8x60_dragon()) {
1688 gpio_set_value_cansleep(GPIO_EXT_CAMIF_PWR_EN, 0);
1689 gpio_free(GPIO_EXT_CAMIF_PWR_EN);
1690 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001691}
1692
1693#ifdef CONFIG_QS_S5K4E1
1694
1695#define QS_CAM_HC37_CAM_PD PM8058_GPIO_PM_TO_SYS(26)
1696
1697static int config_camera_on_gpios_qs_cam_fluid(void)
1698{
1699 int rc = 0;
1700
1701 /* request QS_CAM_HC37_CAM_PD as an output to HC37 ASIC pin CAM_PD */
1702 rc = gpio_request(QS_CAM_HC37_CAM_PD, "QS_CAM_HC37_CAM_PD");
1703 if (rc < 0) {
1704 printk(KERN_ERR "%s: QS_CAM_HC37_CAM_PD gpio %d request"
1705 " failed\n", __func__, QS_CAM_HC37_CAM_PD);
1706 return rc;
1707 }
1708 gpio_direction_output(QS_CAM_HC37_CAM_PD, 0);
1709 msleep(20);
1710 gpio_set_value_cansleep(QS_CAM_HC37_CAM_PD, 1);
1711 msleep(20);
1712
1713 /*
1714 * Set GPIO_AUX_CAM_2P7_EN to 1 on North Expander IO2
1715 * to enable 2.7V power to Camera
1716 */
1717 rc = gpio_request(GPIO_AUX_CAM_2P7_EN, "CAM_2P7_EN");
1718 if (rc < 0) {
1719 printk(KERN_ERR "%s: CAMSENSOR gpio %d request"
1720 " failed\n", __func__, GPIO_AUX_CAM_2P7_EN);
1721 gpio_set_value_cansleep(QS_CAM_HC37_CAM_PD, 0);
1722 gpio_free(QS_CAM_HC37_CAM_PD);
1723 return rc;
1724 }
1725 gpio_direction_output(GPIO_AUX_CAM_2P7_EN, 0);
1726 msleep(20);
1727 gpio_set_value_cansleep(GPIO_AUX_CAM_2P7_EN, 1);
1728 msleep(20);
1729
1730 rc = config_camera_on_gpios_fluid();
1731 if (rc < 0) {
1732 printk(KERN_ERR "%s: config_camera_on_gpios_fluid"
1733 " failed\n", __func__);
1734 gpio_set_value_cansleep(QS_CAM_HC37_CAM_PD, 0);
1735 gpio_free(QS_CAM_HC37_CAM_PD);
1736 gpio_set_value_cansleep(GPIO_AUX_CAM_2P7_EN, 0);
1737 gpio_free(GPIO_AUX_CAM_2P7_EN);
1738 return rc;
1739 }
1740 return rc;
1741}
1742
1743static void config_camera_off_gpios_qs_cam_fluid(void)
1744{
1745 /*
1746 * Set GPIO_AUX_CAM_2P7_EN to 0 on North Expander IO2
1747 * to disable 2.7V power to Camera
1748 */
1749 gpio_set_value_cansleep(GPIO_AUX_CAM_2P7_EN, 0);
1750 gpio_free(GPIO_AUX_CAM_2P7_EN);
1751
1752 /* set QS_CAM_HC37_CAM_PD to 0 to power off HC37 ASIC*/
1753 gpio_set_value_cansleep(QS_CAM_HC37_CAM_PD, 0);
1754 gpio_free(QS_CAM_HC37_CAM_PD);
1755
1756 config_camera_off_gpios_fluid();
1757 return;
1758}
1759
1760static int config_camera_on_gpios_qs_cam(void)
1761{
1762 int rc = 0;
1763
1764 if (machine_is_msm8x60_fluid())
1765 return config_camera_on_gpios_qs_cam_fluid();
1766
1767 rc = config_camera_on_gpios();
1768 return rc;
1769}
1770
1771static void config_camera_off_gpios_qs_cam(void)
1772{
1773 if (machine_is_msm8x60_fluid())
1774 return config_camera_off_gpios_qs_cam_fluid();
1775
1776 config_camera_off_gpios();
1777 return;
1778}
1779#endif
1780
1781static int config_camera_on_gpios_web_cam(void)
1782{
1783 int rc = 0;
1784 rc = config_gpio_table(MSM_CAM_ON);
1785 if (rc < 0) {
1786 printk(KERN_ERR "%s: CAMSENSOR gpio table request"
1787 "failed\n", __func__);
1788 return rc;
1789 }
1790
Jilai Wang53d27a82011-07-13 14:32:58 -04001791 if (!(machine_is_msm8x60_fluid() || machine_is_msm8x60_dragon())) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001792 rc = gpio_request(GPIO_WEB_CAMIF_STANDBY, "CAM_EN");
1793 if (rc < 0) {
1794 config_gpio_table(MSM_CAM_OFF);
1795 pr_err(KERN_ERR "%s: CAMSENSOR gpio %d request"
1796 "failed\n", __func__, GPIO_WEB_CAMIF_STANDBY);
1797 return rc;
1798 }
1799 gpio_direction_output(GPIO_WEB_CAMIF_STANDBY, 0);
1800 }
1801 return rc;
1802}
1803
1804static void config_camera_off_gpios_web_cam(void)
1805{
1806 config_gpio_table(MSM_CAM_OFF);
Jilai Wang53d27a82011-07-13 14:32:58 -04001807 if (!(machine_is_msm8x60_fluid() || machine_is_msm8x60_dragon())) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001808 gpio_set_value_cansleep(GPIO_WEB_CAMIF_STANDBY, 1);
1809 gpio_free(GPIO_WEB_CAMIF_STANDBY);
1810 }
1811 return;
1812}
1813
1814#ifdef CONFIG_MSM_BUS_SCALING
1815static struct msm_bus_vectors cam_init_vectors[] = {
1816 {
1817 .src = MSM_BUS_MASTER_VFE,
1818 .dst = MSM_BUS_SLAVE_SMI,
1819 .ab = 0,
1820 .ib = 0,
1821 },
1822 {
1823 .src = MSM_BUS_MASTER_VFE,
1824 .dst = MSM_BUS_SLAVE_EBI_CH0,
1825 .ab = 0,
1826 .ib = 0,
1827 },
1828 {
1829 .src = MSM_BUS_MASTER_VPE,
1830 .dst = MSM_BUS_SLAVE_SMI,
1831 .ab = 0,
1832 .ib = 0,
1833 },
1834 {
1835 .src = MSM_BUS_MASTER_VPE,
1836 .dst = MSM_BUS_SLAVE_EBI_CH0,
1837 .ab = 0,
1838 .ib = 0,
1839 },
1840 {
1841 .src = MSM_BUS_MASTER_JPEG_ENC,
1842 .dst = MSM_BUS_SLAVE_SMI,
1843 .ab = 0,
1844 .ib = 0,
1845 },
1846 {
1847 .src = MSM_BUS_MASTER_JPEG_ENC,
1848 .dst = MSM_BUS_SLAVE_EBI_CH0,
1849 .ab = 0,
1850 .ib = 0,
1851 },
1852};
1853
1854static struct msm_bus_vectors cam_preview_vectors[] = {
1855 {
1856 .src = MSM_BUS_MASTER_VFE,
1857 .dst = MSM_BUS_SLAVE_SMI,
1858 .ab = 0,
1859 .ib = 0,
1860 },
1861 {
1862 .src = MSM_BUS_MASTER_VFE,
1863 .dst = MSM_BUS_SLAVE_EBI_CH0,
1864 .ab = 283115520,
1865 .ib = 452984832,
1866 },
1867 {
1868 .src = MSM_BUS_MASTER_VPE,
1869 .dst = MSM_BUS_SLAVE_SMI,
1870 .ab = 0,
1871 .ib = 0,
1872 },
1873 {
1874 .src = MSM_BUS_MASTER_VPE,
1875 .dst = MSM_BUS_SLAVE_EBI_CH0,
1876 .ab = 0,
1877 .ib = 0,
1878 },
1879 {
1880 .src = MSM_BUS_MASTER_JPEG_ENC,
1881 .dst = MSM_BUS_SLAVE_SMI,
1882 .ab = 0,
1883 .ib = 0,
1884 },
1885 {
1886 .src = MSM_BUS_MASTER_JPEG_ENC,
1887 .dst = MSM_BUS_SLAVE_EBI_CH0,
1888 .ab = 0,
1889 .ib = 0,
1890 },
1891};
1892
1893static struct msm_bus_vectors cam_video_vectors[] = {
1894 {
1895 .src = MSM_BUS_MASTER_VFE,
1896 .dst = MSM_BUS_SLAVE_SMI,
1897 .ab = 283115520,
1898 .ib = 452984832,
1899 },
1900 {
1901 .src = MSM_BUS_MASTER_VFE,
1902 .dst = MSM_BUS_SLAVE_EBI_CH0,
1903 .ab = 283115520,
1904 .ib = 452984832,
1905 },
1906 {
1907 .src = MSM_BUS_MASTER_VPE,
1908 .dst = MSM_BUS_SLAVE_SMI,
1909 .ab = 319610880,
1910 .ib = 511377408,
1911 },
1912 {
1913 .src = MSM_BUS_MASTER_VPE,
1914 .dst = MSM_BUS_SLAVE_EBI_CH0,
1915 .ab = 0,
1916 .ib = 0,
1917 },
1918 {
1919 .src = MSM_BUS_MASTER_JPEG_ENC,
1920 .dst = MSM_BUS_SLAVE_SMI,
1921 .ab = 0,
1922 .ib = 0,
1923 },
1924 {
1925 .src = MSM_BUS_MASTER_JPEG_ENC,
1926 .dst = MSM_BUS_SLAVE_EBI_CH0,
1927 .ab = 0,
1928 .ib = 0,
1929 },
1930};
1931
1932static struct msm_bus_vectors cam_snapshot_vectors[] = {
1933 {
1934 .src = MSM_BUS_MASTER_VFE,
1935 .dst = MSM_BUS_SLAVE_SMI,
1936 .ab = 566231040,
1937 .ib = 905969664,
1938 },
1939 {
1940 .src = MSM_BUS_MASTER_VFE,
1941 .dst = MSM_BUS_SLAVE_EBI_CH0,
1942 .ab = 69984000,
1943 .ib = 111974400,
1944 },
1945 {
1946 .src = MSM_BUS_MASTER_VPE,
1947 .dst = MSM_BUS_SLAVE_SMI,
1948 .ab = 0,
1949 .ib = 0,
1950 },
1951 {
1952 .src = MSM_BUS_MASTER_VPE,
1953 .dst = MSM_BUS_SLAVE_EBI_CH0,
1954 .ab = 0,
1955 .ib = 0,
1956 },
1957 {
1958 .src = MSM_BUS_MASTER_JPEG_ENC,
1959 .dst = MSM_BUS_SLAVE_SMI,
1960 .ab = 320864256,
1961 .ib = 513382810,
1962 },
1963 {
1964 .src = MSM_BUS_MASTER_JPEG_ENC,
1965 .dst = MSM_BUS_SLAVE_EBI_CH0,
1966 .ab = 320864256,
1967 .ib = 513382810,
1968 },
1969};
1970
1971static struct msm_bus_vectors cam_zsl_vectors[] = {
1972 {
1973 .src = MSM_BUS_MASTER_VFE,
1974 .dst = MSM_BUS_SLAVE_SMI,
1975 .ab = 566231040,
1976 .ib = 905969664,
1977 },
1978 {
1979 .src = MSM_BUS_MASTER_VFE,
1980 .dst = MSM_BUS_SLAVE_EBI_CH0,
1981 .ab = 706199040,
1982 .ib = 1129918464,
1983 },
1984 {
1985 .src = MSM_BUS_MASTER_VPE,
1986 .dst = MSM_BUS_SLAVE_SMI,
1987 .ab = 0,
1988 .ib = 0,
1989 },
1990 {
1991 .src = MSM_BUS_MASTER_VPE,
1992 .dst = MSM_BUS_SLAVE_EBI_CH0,
1993 .ab = 0,
1994 .ib = 0,
1995 },
1996 {
1997 .src = MSM_BUS_MASTER_JPEG_ENC,
1998 .dst = MSM_BUS_SLAVE_SMI,
1999 .ab = 320864256,
2000 .ib = 513382810,
2001 },
2002 {
2003 .src = MSM_BUS_MASTER_JPEG_ENC,
2004 .dst = MSM_BUS_SLAVE_EBI_CH0,
2005 .ab = 320864256,
2006 .ib = 513382810,
2007 },
2008};
2009
2010static struct msm_bus_vectors cam_stereo_video_vectors[] = {
2011 {
2012 .src = MSM_BUS_MASTER_VFE,
2013 .dst = MSM_BUS_SLAVE_SMI,
2014 .ab = 212336640,
2015 .ib = 339738624,
2016 },
2017 {
2018 .src = MSM_BUS_MASTER_VFE,
2019 .dst = MSM_BUS_SLAVE_EBI_CH0,
2020 .ab = 25090560,
2021 .ib = 40144896,
2022 },
2023 {
2024 .src = MSM_BUS_MASTER_VPE,
2025 .dst = MSM_BUS_SLAVE_SMI,
2026 .ab = 239708160,
2027 .ib = 383533056,
2028 },
2029 {
2030 .src = MSM_BUS_MASTER_VPE,
2031 .dst = MSM_BUS_SLAVE_EBI_CH0,
2032 .ab = 79902720,
2033 .ib = 127844352,
2034 },
2035 {
2036 .src = MSM_BUS_MASTER_JPEG_ENC,
2037 .dst = MSM_BUS_SLAVE_SMI,
2038 .ab = 0,
2039 .ib = 0,
2040 },
2041 {
2042 .src = MSM_BUS_MASTER_JPEG_ENC,
2043 .dst = MSM_BUS_SLAVE_EBI_CH0,
2044 .ab = 0,
2045 .ib = 0,
2046 },
2047};
2048
2049static struct msm_bus_vectors cam_stereo_snapshot_vectors[] = {
2050 {
2051 .src = MSM_BUS_MASTER_VFE,
2052 .dst = MSM_BUS_SLAVE_SMI,
2053 .ab = 0,
2054 .ib = 0,
2055 },
2056 {
2057 .src = MSM_BUS_MASTER_VFE,
2058 .dst = MSM_BUS_SLAVE_EBI_CH0,
2059 .ab = 300902400,
2060 .ib = 481443840,
2061 },
2062 {
2063 .src = MSM_BUS_MASTER_VPE,
2064 .dst = MSM_BUS_SLAVE_SMI,
2065 .ab = 230307840,
2066 .ib = 368492544,
2067 },
2068 {
2069 .src = MSM_BUS_MASTER_VPE,
2070 .dst = MSM_BUS_SLAVE_EBI_CH0,
2071 .ab = 245113344,
2072 .ib = 392181351,
2073 },
2074 {
2075 .src = MSM_BUS_MASTER_JPEG_ENC,
2076 .dst = MSM_BUS_SLAVE_SMI,
2077 .ab = 106536960,
2078 .ib = 170459136,
2079 },
2080 {
2081 .src = MSM_BUS_MASTER_JPEG_ENC,
2082 .dst = MSM_BUS_SLAVE_EBI_CH0,
2083 .ab = 106536960,
2084 .ib = 170459136,
2085 },
2086};
2087
2088static struct msm_bus_paths cam_bus_client_config[] = {
2089 {
2090 ARRAY_SIZE(cam_init_vectors),
2091 cam_init_vectors,
2092 },
2093 {
2094 ARRAY_SIZE(cam_preview_vectors),
2095 cam_preview_vectors,
2096 },
2097 {
2098 ARRAY_SIZE(cam_video_vectors),
2099 cam_video_vectors,
2100 },
2101 {
2102 ARRAY_SIZE(cam_snapshot_vectors),
2103 cam_snapshot_vectors,
2104 },
2105 {
2106 ARRAY_SIZE(cam_zsl_vectors),
2107 cam_zsl_vectors,
2108 },
2109 {
2110 ARRAY_SIZE(cam_stereo_video_vectors),
2111 cam_stereo_video_vectors,
2112 },
2113 {
2114 ARRAY_SIZE(cam_stereo_snapshot_vectors),
2115 cam_stereo_snapshot_vectors,
2116 },
2117};
2118
2119static struct msm_bus_scale_pdata cam_bus_client_pdata = {
2120 cam_bus_client_config,
2121 ARRAY_SIZE(cam_bus_client_config),
2122 .name = "msm_camera",
2123};
2124#endif
2125
2126struct msm_camera_device_platform_data msm_camera_device_data = {
2127 .camera_gpio_on = config_camera_on_gpios,
2128 .camera_gpio_off = config_camera_off_gpios,
2129 .ioext.csiphy = 0x04800000,
2130 .ioext.csisz = 0x00000400,
2131 .ioext.csiirq = CSI_0_IRQ,
2132 .ioclk.mclk_clk_rate = 24000000,
2133 .ioclk.vfe_clk_rate = 228570000,
2134#ifdef CONFIG_MSM_BUS_SCALING
2135 .cam_bus_scale_table = &cam_bus_client_pdata,
2136#endif
2137};
2138
2139#ifdef CONFIG_QS_S5K4E1
2140struct msm_camera_device_platform_data msm_camera_device_data_qs_cam = {
2141 .camera_gpio_on = config_camera_on_gpios_qs_cam,
2142 .camera_gpio_off = config_camera_off_gpios_qs_cam,
2143 .ioext.csiphy = 0x04800000,
2144 .ioext.csisz = 0x00000400,
2145 .ioext.csiirq = CSI_0_IRQ,
2146 .ioclk.mclk_clk_rate = 24000000,
2147 .ioclk.vfe_clk_rate = 228570000,
2148#ifdef CONFIG_MSM_BUS_SCALING
2149 .cam_bus_scale_table = &cam_bus_client_pdata,
2150#endif
2151};
2152#endif
2153
2154struct msm_camera_device_platform_data msm_camera_device_data_web_cam = {
2155 .camera_gpio_on = config_camera_on_gpios_web_cam,
2156 .camera_gpio_off = config_camera_off_gpios_web_cam,
2157 .ioext.csiphy = 0x04900000,
2158 .ioext.csisz = 0x00000400,
2159 .ioext.csiirq = CSI_1_IRQ,
2160 .ioclk.mclk_clk_rate = 24000000,
2161 .ioclk.vfe_clk_rate = 228570000,
2162#ifdef CONFIG_MSM_BUS_SCALING
2163 .cam_bus_scale_table = &cam_bus_client_pdata,
2164#endif
2165};
2166
2167struct resource msm_camera_resources[] = {
2168 {
2169 .start = 0x04500000,
2170 .end = 0x04500000 + SZ_1M - 1,
2171 .flags = IORESOURCE_MEM,
2172 },
2173 {
2174 .start = VFE_IRQ,
2175 .end = VFE_IRQ,
2176 .flags = IORESOURCE_IRQ,
2177 },
2178};
2179#ifdef CONFIG_MT9E013
2180static struct msm_camera_sensor_platform_info mt9e013_sensor_8660_info = {
2181 .mount_angle = 0
2182};
2183
2184static struct msm_camera_sensor_flash_data flash_mt9e013 = {
2185 .flash_type = MSM_CAMERA_FLASH_LED,
2186 .flash_src = &msm_flash_src
2187};
2188
2189static struct msm_camera_sensor_info msm_camera_sensor_mt9e013_data = {
2190 .sensor_name = "mt9e013",
2191 .sensor_reset = 106,
2192 .sensor_pwd = 85,
2193 .vcm_pwd = 1,
2194 .vcm_enable = 0,
2195 .pdata = &msm_camera_device_data,
2196 .resource = msm_camera_resources,
2197 .num_resources = ARRAY_SIZE(msm_camera_resources),
2198 .flash_data = &flash_mt9e013,
2199 .strobe_flash_data = &strobe_flash_xenon,
2200 .sensor_platform_info = &mt9e013_sensor_8660_info,
2201 .csi_if = 1
2202};
2203struct platform_device msm_camera_sensor_mt9e013 = {
2204 .name = "msm_camera_mt9e013",
2205 .dev = {
2206 .platform_data = &msm_camera_sensor_mt9e013_data,
2207 },
2208};
2209#endif
2210
2211#ifdef CONFIG_IMX074
2212static struct msm_camera_sensor_flash_data flash_imx074 = {
2213 .flash_type = MSM_CAMERA_FLASH_LED,
2214 .flash_src = &msm_flash_src
2215};
2216
2217static struct msm_camera_sensor_info msm_camera_sensor_imx074_data = {
2218 .sensor_name = "imx074",
2219 .sensor_reset = 106,
2220 .sensor_pwd = 85,
2221 .vcm_pwd = GPIO_AUX_CAM_2P7_EN,
2222 .vcm_enable = 1,
2223 .pdata = &msm_camera_device_data,
2224 .resource = msm_camera_resources,
2225 .num_resources = ARRAY_SIZE(msm_camera_resources),
2226 .flash_data = &flash_imx074,
2227 .strobe_flash_data = &strobe_flash_xenon,
2228 .sensor_platform_info = &sensor_board_info,
2229 .csi_if = 1
2230};
2231struct platform_device msm_camera_sensor_imx074 = {
2232 .name = "msm_camera_imx074",
2233 .dev = {
2234 .platform_data = &msm_camera_sensor_imx074_data,
2235 },
2236};
2237#endif
2238#ifdef CONFIG_WEBCAM_OV9726
2239
2240static struct msm_camera_sensor_platform_info ov9726_sensor_8660_info = {
2241 .mount_angle = 0
2242};
2243
2244static struct msm_camera_sensor_flash_data flash_ov9726 = {
2245 .flash_type = MSM_CAMERA_FLASH_LED,
2246 .flash_src = &msm_flash_src
2247};
2248static struct msm_camera_sensor_info msm_camera_sensor_ov9726_data = {
2249 .sensor_name = "ov9726",
Kevin Chan3382c512011-07-19 21:00:45 -07002250 .sensor_reset_enable = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002251 .sensor_reset = GPIO_FRONT_CAM_RESET_N,
2252 .sensor_pwd = 85,
2253 .vcm_pwd = 1,
2254 .vcm_enable = 0,
2255 .pdata = &msm_camera_device_data_web_cam,
2256 .resource = msm_camera_resources,
2257 .num_resources = ARRAY_SIZE(msm_camera_resources),
2258 .flash_data = &flash_ov9726,
2259 .sensor_platform_info = &ov9726_sensor_8660_info,
2260 .csi_if = 1
2261};
2262struct platform_device msm_camera_sensor_webcam_ov9726 = {
2263 .name = "msm_camera_ov9726",
2264 .dev = {
2265 .platform_data = &msm_camera_sensor_ov9726_data,
2266 },
2267};
2268#endif
2269#ifdef CONFIG_WEBCAM_OV7692
2270static struct msm_camera_sensor_flash_data flash_ov7692 = {
2271 .flash_type = MSM_CAMERA_FLASH_LED,
2272 .flash_src = &msm_flash_src
2273};
2274static struct msm_camera_sensor_info msm_camera_sensor_ov7692_data = {
2275 .sensor_name = "ov7692",
2276 .sensor_reset = GPIO_WEB_CAMIF_RESET_N,
2277 .sensor_pwd = 85,
2278 .vcm_pwd = 1,
2279 .vcm_enable = 0,
2280 .pdata = &msm_camera_device_data_web_cam,
2281 .resource = msm_camera_resources,
2282 .num_resources = ARRAY_SIZE(msm_camera_resources),
2283 .flash_data = &flash_ov7692,
2284 .csi_if = 1
2285};
2286
2287static struct platform_device msm_camera_sensor_webcam_ov7692 = {
2288 .name = "msm_camera_ov7692",
2289 .dev = {
2290 .platform_data = &msm_camera_sensor_ov7692_data,
2291 },
2292};
2293#endif
Jilai Wang971f97f2011-07-13 14:25:25 -04002294#ifdef CONFIG_VX6953
2295static struct msm_camera_sensor_platform_info vx6953_sensor_8660_info = {
2296 .mount_angle = 270
2297};
2298
2299static struct msm_camera_sensor_flash_data flash_vx6953 = {
2300 .flash_type = MSM_CAMERA_FLASH_NONE,
2301 .flash_src = &msm_flash_src
2302};
2303
2304static struct msm_camera_sensor_info msm_camera_sensor_vx6953_data = {
2305 .sensor_name = "vx6953",
2306 .sensor_reset = 63,
2307 .sensor_pwd = 63,
2308 .vcm_pwd = GPIO_AUX_CAM_2P7_EN,
2309 .vcm_enable = 1,
2310 .pdata = &msm_camera_device_data,
2311 .resource = msm_camera_resources,
2312 .num_resources = ARRAY_SIZE(msm_camera_resources),
2313 .flash_data = &flash_vx6953,
2314 .sensor_platform_info = &vx6953_sensor_8660_info,
2315 .csi_if = 1
2316};
2317struct platform_device msm_camera_sensor_vx6953 = {
2318 .name = "msm_camera_vx6953",
2319 .dev = {
2320 .platform_data = &msm_camera_sensor_vx6953_data,
2321 },
2322};
2323#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002324#ifdef CONFIG_QS_S5K4E1
2325
Nishant Pandit613ab7a2011-09-02 03:36:01 +05302326static struct msm_camera_sensor_platform_info qs_s5k4e1_sensor_8660_info = {
2327#ifdef CONFIG_FB_MSM_MIPI_NOVATEK_CMD_QHD_PT
2328 .mount_angle = 90
2329#else
2330 .mount_angle = 0
2331#endif
2332};
2333
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002334static char eeprom_data[864];
2335static struct msm_camera_sensor_flash_data flash_qs_s5k4e1 = {
2336 .flash_type = MSM_CAMERA_FLASH_LED,
2337 .flash_src = &msm_flash_src
2338};
2339
2340static struct msm_camera_sensor_info msm_camera_sensor_qs_s5k4e1_data = {
2341 .sensor_name = "qs_s5k4e1",
2342 .sensor_reset = 106,
2343 .sensor_pwd = 85,
2344 .vcm_pwd = 1,
2345 .vcm_enable = 0,
2346 .pdata = &msm_camera_device_data_qs_cam,
2347 .resource = msm_camera_resources,
2348 .num_resources = ARRAY_SIZE(msm_camera_resources),
2349 .flash_data = &flash_qs_s5k4e1,
2350 .strobe_flash_data = &strobe_flash_xenon,
Nishant Pandit613ab7a2011-09-02 03:36:01 +05302351 .sensor_platform_info = &qs_s5k4e1_sensor_8660_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002352 .csi_if = 1,
2353 .eeprom_data = eeprom_data,
2354};
2355struct platform_device msm_camera_sensor_qs_s5k4e1 = {
2356 .name = "msm_camera_qs_s5k4e1",
2357 .dev = {
2358 .platform_data = &msm_camera_sensor_qs_s5k4e1_data,
2359 },
2360};
2361#endif
2362static struct i2c_board_info msm_camera_boardinfo[] __initdata = {
2363 #ifdef CONFIG_MT9E013
2364 {
2365 I2C_BOARD_INFO("mt9e013", 0x6C >> 2),
2366 },
2367 #endif
2368 #ifdef CONFIG_IMX074
2369 {
2370 I2C_BOARD_INFO("imx074", 0x1A),
2371 },
2372 #endif
2373 #ifdef CONFIG_WEBCAM_OV7692
2374 {
2375 I2C_BOARD_INFO("ov7692", 0x78),
2376 },
2377 #endif
2378 #ifdef CONFIG_WEBCAM_OV9726
2379 {
2380 I2C_BOARD_INFO("ov9726", 0x10),
2381 },
2382 #endif
2383 #ifdef CONFIG_QS_S5K4E1
2384 {
2385 I2C_BOARD_INFO("qs_s5k4e1", 0x20),
2386 },
2387 #endif
2388};
Jilai Wang971f97f2011-07-13 14:25:25 -04002389
2390static struct i2c_board_info msm_camera_dragon_boardinfo[] __initdata = {
Jilai Wang53d27a82011-07-13 14:32:58 -04002391 #ifdef CONFIG_WEBCAM_OV9726
2392 {
2393 I2C_BOARD_INFO("ov9726", 0x10),
2394 },
2395 #endif
Jilai Wang971f97f2011-07-13 14:25:25 -04002396 #ifdef CONFIG_VX6953
2397 {
2398 I2C_BOARD_INFO("vx6953", 0x20),
2399 },
2400 #endif
2401};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002402#endif
2403
2404#ifdef CONFIG_MSM_GEMINI
2405static struct resource msm_gemini_resources[] = {
2406 {
2407 .start = 0x04600000,
2408 .end = 0x04600000 + SZ_1M - 1,
2409 .flags = IORESOURCE_MEM,
2410 },
2411 {
2412 .start = INT_JPEG,
2413 .end = INT_JPEG,
2414 .flags = IORESOURCE_IRQ,
2415 },
2416};
2417
2418static struct platform_device msm_gemini_device = {
2419 .name = "msm_gemini",
2420 .resource = msm_gemini_resources,
2421 .num_resources = ARRAY_SIZE(msm_gemini_resources),
2422};
2423#endif
2424
2425#ifdef CONFIG_I2C_QUP
2426static void gsbi_qup_i2c_gpio_config(int adap_id, int config_type)
2427{
2428}
2429
2430static struct msm_i2c_platform_data msm_gsbi3_qup_i2c_pdata = {
2431 .clk_freq = 384000,
2432 .src_clk_rate = 24000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002433 .msm_i2c_config_gpio = gsbi_qup_i2c_gpio_config,
2434};
2435
2436static struct msm_i2c_platform_data msm_gsbi4_qup_i2c_pdata = {
2437 .clk_freq = 100000,
2438 .src_clk_rate = 24000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002439 .msm_i2c_config_gpio = gsbi_qup_i2c_gpio_config,
2440};
2441
2442static struct msm_i2c_platform_data msm_gsbi7_qup_i2c_pdata = {
2443 .clk_freq = 100000,
2444 .src_clk_rate = 24000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002445 .msm_i2c_config_gpio = gsbi_qup_i2c_gpio_config,
2446};
2447
2448static struct msm_i2c_platform_data msm_gsbi8_qup_i2c_pdata = {
2449 .clk_freq = 100000,
2450 .src_clk_rate = 24000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002451 .msm_i2c_config_gpio = gsbi_qup_i2c_gpio_config,
2452};
2453
2454static struct msm_i2c_platform_data msm_gsbi9_qup_i2c_pdata = {
2455 .clk_freq = 100000,
2456 .src_clk_rate = 24000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002457 .msm_i2c_config_gpio = gsbi_qup_i2c_gpio_config,
2458};
2459
2460static struct msm_i2c_platform_data msm_gsbi12_qup_i2c_pdata = {
2461 .clk_freq = 100000,
2462 .src_clk_rate = 24000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002463 .use_gsbi_shared_mode = 1,
2464 .msm_i2c_config_gpio = gsbi_qup_i2c_gpio_config,
2465};
2466#endif
2467
2468#if defined(CONFIG_SPI_QUP) || defined(CONFIG_SPI_QUP_MODULE)
2469static struct msm_spi_platform_data msm_gsbi1_qup_spi_pdata = {
2470 .max_clock_speed = 24000000,
2471};
2472
2473static struct msm_spi_platform_data msm_gsbi10_qup_spi_pdata = {
2474 .max_clock_speed = 24000000,
2475};
2476#endif
2477
2478#ifdef CONFIG_I2C_SSBI
2479/* PMIC SSBI */
2480static struct msm_i2c_ssbi_platform_data msm_ssbi1_pdata = {
2481 .controller_type = MSM_SBI_CTRL_PMIC_ARBITER,
2482};
2483
2484/* PMIC SSBI */
2485static struct msm_i2c_ssbi_platform_data msm_ssbi2_pdata = {
2486 .controller_type = MSM_SBI_CTRL_PMIC_ARBITER,
2487};
2488
2489/* CODEC/TSSC SSBI */
2490static struct msm_i2c_ssbi_platform_data msm_ssbi3_pdata = {
2491 .controller_type = MSM_SBI_CTRL_SSBI,
2492};
2493#endif
2494
2495#ifdef CONFIG_BATTERY_MSM
2496/* Use basic value for fake MSM battery */
2497static struct msm_psy_batt_pdata msm_psy_batt_data = {
2498 .avail_chg_sources = AC_CHG,
2499};
2500
2501static struct platform_device msm_batt_device = {
2502 .name = "msm-battery",
2503 .id = -1,
2504 .dev.platform_data = &msm_psy_batt_data,
2505};
2506#endif
2507
2508#ifdef CONFIG_FB_MSM_LCDC_DSUB
2509/* VGA = 1440 x 900 x 4(bpp) x 2(pages)
2510 prim = 1024 x 600 x 4(bpp) x 2(pages)
2511 This is the difference. */
2512#define MSM_FB_DSUB_PMEM_ADDER (0xA32000-0x4B0000)
2513#else
2514#define MSM_FB_DSUB_PMEM_ADDER (0)
2515#endif
2516
2517/* Sensors DSPS platform data */
2518#ifdef CONFIG_MSM_DSPS
2519
2520static struct dsps_gpio_info dsps_surf_gpios[] = {
2521 {
2522 .name = "compass_rst_n",
2523 .num = GPIO_COMPASS_RST_N,
2524 .on_val = 1, /* device not in reset */
2525 .off_val = 0, /* device in reset */
2526 },
2527 {
2528 .name = "gpio_r_altimeter_reset_n",
2529 .num = GPIO_R_ALTIMETER_RESET_N,
2530 .on_val = 1, /* device not in reset */
2531 .off_val = 0, /* device in reset */
2532 }
2533};
2534
2535static struct dsps_gpio_info dsps_fluid_gpios[] = {
2536 {
2537 .name = "gpio_n_altimeter_reset_n",
2538 .num = GPIO_N_ALTIMETER_RESET_N,
2539 .on_val = 1, /* device not in reset */
2540 .off_val = 0, /* device in reset */
2541 }
2542};
2543
2544static void __init msm8x60_init_dsps(void)
2545{
2546 struct msm_dsps_platform_data *pdata =
2547 msm_dsps_device.dev.platform_data;
2548 /*
2549 * On Fluid the Compass sensor Chip-Select (CS) is directly connected
2550 * to the power supply and not controled via GPIOs. Fluid uses a
2551 * different IO-Expender (north) than used on surf/ffa.
2552 */
2553 if (machine_is_msm8x60_fluid()) {
2554 /* fluid has different firmware, gpios */
2555 peripheral_dsps.name = DSPS_PIL_FLUID_NAME;
2556 pdata->pil_name = DSPS_PIL_FLUID_NAME;
2557 pdata->gpios = dsps_fluid_gpios;
2558 pdata->gpios_num = ARRAY_SIZE(dsps_fluid_gpios);
2559 } else {
2560 peripheral_dsps.name = DSPS_PIL_GENERIC_NAME;
2561 pdata->pil_name = DSPS_PIL_GENERIC_NAME;
2562 pdata->gpios = dsps_surf_gpios;
2563 pdata->gpios_num = ARRAY_SIZE(dsps_surf_gpios);
2564 }
2565
2566 msm_pil_add_device(&peripheral_dsps);
2567
2568 platform_device_register(&msm_dsps_device);
2569}
2570#endif /* CONFIG_MSM_DSPS */
2571
2572#ifdef CONFIG_FB_MSM_TRIPLE_BUFFER
2573/* prim = 1024 x 600 x 4(bpp) x 3(pages) */
2574#define MSM_FB_PRIM_BUF_SIZE 0x708000
2575#else
2576/* prim = 1024 x 600 x 4(bpp) x 2(pages) */
2577#define MSM_FB_PRIM_BUF_SIZE 0x4B0000
2578#endif
2579
2580
2581#ifdef CONFIG_FB_MSM_OVERLAY_WRITEBACK
kuogee hsieha39040b2011-08-11 15:40:45 -07002582/* width x height x 3 bpp x 2 frame buffer */
2583#define MSM_FB_WRITEBACK_SIZE (1024 * 600 * 3 * 2)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002584#else
2585#define MSM_FB_WRITEBACK_SIZE 0
2586#endif
2587
2588#ifdef CONFIG_FB_MSM_HDMI_MSM_PANEL
2589/* prim = 1024 x 600 x 4(bpp) x 2(pages)
2590 * hdmi = 1920 x 1080 x 2(bpp) x 1(page)
2591 * Note: must be multiple of 4096 */
2592#define MSM_FB_SIZE roundup(MSM_FB_PRIM_BUF_SIZE + 0x3F4800 + \
2593 MSM_FB_WRITEBACK_SIZE + MSM_FB_DSUB_PMEM_ADDER, 4096)
2594#elif defined(CONFIG_FB_MSM_TVOUT)
2595/* prim = 1024 x 600 x 4(bpp) x 2(pages)
2596 * tvout = 720 x 576 x 2(bpp) x 2(pages)
2597 * Note: must be multiple of 4096 */
2598#define MSM_FB_SIZE roundup(MSM_FB_PRIM_BUF_SIZE + 0x195000 + \
2599 MSM_FB_WRITEBACK_SIZE + MSM_FB_DSUB_PMEM_ADDER, 4096)
2600#else /* CONFIG_FB_MSM_HDMI_MSM_PANEL */
2601#define MSM_FB_SIZE roundup(MSM_FB_PRIM_BUF_SIZE + \
2602 MSM_FB_WRITEBACK_SIZE + MSM_FB_DSUB_PMEM_ADDER, 4096)
2603#endif /* CONFIG_FB_MSM_HDMI_MSM_PANEL */
2604
2605#define MSM_PMEM_SF_SIZE 0x4000000 /* 64 Mbytes */
2606
2607#define MSM_PMEM_KERNEL_EBI1_SIZE 0x600000
2608#define MSM_PMEM_ADSP_SIZE 0x2000000
Ben Romberger09e462d2011-08-09 15:24:37 -07002609#define MSM_PMEM_AUDIO_SIZE 0x28B000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002610
2611#define MSM_SMI_BASE 0x38000000
2612#define MSM_SMI_SIZE 0x4000000
2613
2614#define KERNEL_SMI_BASE (MSM_SMI_BASE)
2615#define KERNEL_SMI_SIZE 0x300000
2616
2617#define USER_SMI_BASE (KERNEL_SMI_BASE + KERNEL_SMI_SIZE)
2618#define USER_SMI_SIZE (MSM_SMI_SIZE - KERNEL_SMI_SIZE)
2619#define MSM_PMEM_SMIPOOL_SIZE USER_SMI_SIZE
2620
2621static unsigned fb_size;
2622static int __init fb_size_setup(char *p)
2623{
2624 fb_size = memparse(p, NULL);
2625 return 0;
2626}
2627early_param("fb_size", fb_size_setup);
2628
2629static unsigned pmem_kernel_ebi1_size = MSM_PMEM_KERNEL_EBI1_SIZE;
2630static int __init pmem_kernel_ebi1_size_setup(char *p)
2631{
2632 pmem_kernel_ebi1_size = memparse(p, NULL);
2633 return 0;
2634}
2635early_param("pmem_kernel_ebi1_size", pmem_kernel_ebi1_size_setup);
2636
2637#ifdef CONFIG_ANDROID_PMEM
2638static unsigned pmem_sf_size = MSM_PMEM_SF_SIZE;
2639static int __init pmem_sf_size_setup(char *p)
2640{
2641 pmem_sf_size = memparse(p, NULL);
2642 return 0;
2643}
2644early_param("pmem_sf_size", pmem_sf_size_setup);
2645
2646static unsigned pmem_adsp_size = MSM_PMEM_ADSP_SIZE;
2647
2648static int __init pmem_adsp_size_setup(char *p)
2649{
2650 pmem_adsp_size = memparse(p, NULL);
2651 return 0;
2652}
2653early_param("pmem_adsp_size", pmem_adsp_size_setup);
2654
2655static unsigned pmem_audio_size = MSM_PMEM_AUDIO_SIZE;
2656
2657static int __init pmem_audio_size_setup(char *p)
2658{
2659 pmem_audio_size = memparse(p, NULL);
2660 return 0;
2661}
2662early_param("pmem_audio_size", pmem_audio_size_setup);
2663#endif
2664
2665static struct resource msm_fb_resources[] = {
2666 {
2667 .flags = IORESOURCE_DMA,
2668 }
2669};
2670
2671#ifdef CONFIG_FB_MSM_LCDC_AUTO_DETECT
2672static int msm_fb_detect_panel(const char *name)
2673{
2674 if (machine_is_msm8x60_fluid()) {
2675 uint32_t soc_platform_version = socinfo_get_platform_version();
2676 if (SOCINFO_VERSION_MAJOR(soc_platform_version) < 3) {
2677#ifdef CONFIG_FB_MSM_LCDC_SAMSUNG_OLED_PT
2678 if (!strncmp(name, LCDC_SAMSUNG_OLED_PANEL_NAME,
2679 strlen(LCDC_SAMSUNG_OLED_PANEL_NAME)))
2680 return 0;
2681#endif
2682 } else { /*P3 and up use AUO panel */
2683#ifdef CONFIG_FB_MSM_LCDC_AUO_WVGA
2684 if (!strncmp(name, LCDC_AUO_PANEL_NAME,
2685 strlen(LCDC_AUO_PANEL_NAME)))
2686 return 0;
2687#endif
2688 }
2689 if (!strncmp(name, LCDC_SAMSUNG_WSVGA_PANEL_NAME,
2690 strlen(LCDC_SAMSUNG_WSVGA_PANEL_NAME)))
2691 return -ENODEV;
Zhang Chang Ken3a8b8512011-08-04 18:41:39 -04002692#ifdef CONFIG_FB_MSM_LCDC_NT35582_WVGA
2693 } else if machine_is_msm8x60_dragon() {
2694 if (!strncmp(name, LCDC_NT35582_PANEL_NAME,
2695 sizeof(LCDC_NT35582_PANEL_NAME) - 1))
2696 return 0;
2697#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002698 } else {
2699 if (!strncmp(name, LCDC_SAMSUNG_WSVGA_PANEL_NAME,
2700 strlen(LCDC_SAMSUNG_WSVGA_PANEL_NAME)))
2701 return 0;
2702 if (!strncmp(name, LCDC_SAMSUNG_OLED_PANEL_NAME,
2703 strlen(LCDC_SAMSUNG_OLED_PANEL_NAME)))
2704 return -ENODEV;
2705 }
2706 pr_warning("%s: not supported '%s'", __func__, name);
2707 return -ENODEV;
2708}
2709
2710static struct msm_fb_platform_data msm_fb_pdata = {
2711 .detect_client = msm_fb_detect_panel,
2712};
2713#endif /* CONFIG_FB_MSM_LCDC_AUTO_DETECT */
2714
2715static struct platform_device msm_fb_device = {
2716 .name = "msm_fb",
2717 .id = 0,
2718 .num_resources = ARRAY_SIZE(msm_fb_resources),
2719 .resource = msm_fb_resources,
2720#ifdef CONFIG_FB_MSM_LCDC_AUTO_DETECT
2721 .dev.platform_data = &msm_fb_pdata,
2722#endif /* CONFIG_FB_MSM_LCDC_AUTO_DETECT */
2723};
2724
2725#ifdef CONFIG_ANDROID_PMEM
2726static struct android_pmem_platform_data android_pmem_pdata = {
2727 .name = "pmem",
2728 .allocator_type = PMEM_ALLOCATORTYPE_ALLORNOTHING,
2729 .cached = 1,
2730 .memory_type = MEMTYPE_EBI1,
2731};
2732
2733static struct platform_device android_pmem_device = {
2734 .name = "android_pmem",
2735 .id = 0,
2736 .dev = {.platform_data = &android_pmem_pdata},
2737};
2738
2739static struct android_pmem_platform_data android_pmem_adsp_pdata = {
2740 .name = "pmem_adsp",
2741 .allocator_type = PMEM_ALLOCATORTYPE_BITMAP,
2742 .cached = 0,
2743 .memory_type = MEMTYPE_EBI1,
2744};
2745
2746static struct platform_device android_pmem_adsp_device = {
2747 .name = "android_pmem",
2748 .id = 2,
2749 .dev = { .platform_data = &android_pmem_adsp_pdata },
2750};
2751
2752static struct android_pmem_platform_data android_pmem_audio_pdata = {
2753 .name = "pmem_audio",
2754 .allocator_type = PMEM_ALLOCATORTYPE_BITMAP,
2755 .cached = 0,
2756 .memory_type = MEMTYPE_EBI1,
2757};
2758
2759static struct platform_device android_pmem_audio_device = {
2760 .name = "android_pmem",
2761 .id = 4,
2762 .dev = { .platform_data = &android_pmem_audio_pdata },
2763};
2764
Laura Abbott1e36a022011-06-22 17:08:13 -07002765#define PMEM_BUS_WIDTH(_bw) \
2766 { \
2767 .vectors = &(struct msm_bus_vectors){ \
2768 .src = MSM_BUS_MASTER_AMPSS_M0, \
2769 .dst = MSM_BUS_SLAVE_SMI, \
2770 .ib = (_bw), \
2771 .ab = 0, \
2772 }, \
2773 .num_paths = 1, \
2774 }
2775static struct msm_bus_paths pmem_smi_table[] = {
2776 [0] = PMEM_BUS_WIDTH(0), /* Off */
2777 [1] = PMEM_BUS_WIDTH(1), /* On */
2778};
2779
2780static struct msm_bus_scale_pdata smi_client_pdata = {
2781 .usecase = pmem_smi_table,
2782 .num_usecases = ARRAY_SIZE(pmem_smi_table),
2783 .name = "pmem_smi",
2784};
2785
2786void pmem_request_smi_region(void *data)
2787{
2788 int bus_id = (int) data;
2789
2790 msm_bus_scale_client_update_request(bus_id, 1);
2791}
2792
2793void pmem_release_smi_region(void *data)
2794{
2795 int bus_id = (int) data;
2796
2797 msm_bus_scale_client_update_request(bus_id, 0);
2798}
2799
2800void *pmem_setup_smi_region(void)
2801{
2802 return (void *)msm_bus_scale_register_client(&smi_client_pdata);
2803}
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002804static struct android_pmem_platform_data android_pmem_smipool_pdata = {
2805 .name = "pmem_smipool",
2806 .allocator_type = PMEM_ALLOCATORTYPE_BITMAP,
2807 .cached = 0,
2808 .memory_type = MEMTYPE_SMI,
Laura Abbott1e36a022011-06-22 17:08:13 -07002809 .request_region = pmem_request_smi_region,
2810 .release_region = pmem_release_smi_region,
2811 .setup_region = pmem_setup_smi_region,
2812 .map_on_demand = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002813};
2814static struct platform_device android_pmem_smipool_device = {
2815 .name = "android_pmem",
2816 .id = 7,
2817 .dev = { .platform_data = &android_pmem_smipool_pdata },
2818};
2819
2820#endif
2821
2822#define GPIO_DONGLE_PWR_EN 258
2823static void setup_display_power(void);
2824static int lcdc_vga_enabled;
2825static int vga_enable_request(int enable)
2826{
2827 if (enable)
2828 lcdc_vga_enabled = 1;
2829 else
2830 lcdc_vga_enabled = 0;
2831 setup_display_power();
2832
2833 return 0;
2834}
2835
2836#define GPIO_BACKLIGHT_PWM0 0
2837#define GPIO_BACKLIGHT_PWM1 1
2838
2839static int pmic_backlight_gpio[2]
2840 = { GPIO_BACKLIGHT_PWM0, GPIO_BACKLIGHT_PWM1 };
2841static struct msm_panel_common_pdata lcdc_samsung_panel_data = {
2842 .gpio_num = pmic_backlight_gpio, /* two LPG CHANNELS for backlight */
2843 .vga_switch = vga_enable_request,
2844};
2845
2846static struct platform_device lcdc_samsung_panel_device = {
2847 .name = LCDC_SAMSUNG_WSVGA_PANEL_NAME,
2848 .id = 0,
2849 .dev = {
2850 .platform_data = &lcdc_samsung_panel_data,
2851 }
2852};
2853#if (!defined(CONFIG_SPI_QUP)) && \
2854 (defined(CONFIG_FB_MSM_LCDC_SAMSUNG_OLED_PT) || \
2855 defined(CONFIG_FB_MSM_LCDC_AUO_WVGA))
2856
2857static int lcdc_spi_gpio_array_num[] = {
2858 LCDC_SPI_GPIO_CLK,
2859 LCDC_SPI_GPIO_CS,
2860 LCDC_SPI_GPIO_MOSI,
2861};
2862
2863static uint32_t lcdc_spi_gpio_config_data[] = {
2864 GPIO_CFG(LCDC_SPI_GPIO_CLK, 0,
2865 GPIO_CFG_OUTPUT, GPIO_CFG_NO_PULL, GPIO_CFG_2MA),
2866 GPIO_CFG(LCDC_SPI_GPIO_CS, 0,
2867 GPIO_CFG_OUTPUT, GPIO_CFG_NO_PULL, GPIO_CFG_2MA),
2868 GPIO_CFG(LCDC_SPI_GPIO_MOSI, 0,
2869 GPIO_CFG_OUTPUT, GPIO_CFG_NO_PULL, GPIO_CFG_2MA),
2870};
2871
2872static void lcdc_config_spi_gpios(int enable)
2873{
2874 int n;
2875 for (n = 0; n < ARRAY_SIZE(lcdc_spi_gpio_config_data); ++n)
2876 gpio_tlmm_config(lcdc_spi_gpio_config_data[n], 0);
2877}
2878#endif
2879
2880#ifdef CONFIG_FB_MSM_LCDC_SAMSUNG_OLED_PT
2881#ifdef CONFIG_SPI_QUP
2882static struct spi_board_info lcdc_samsung_spi_board_info[] __initdata = {
2883 {
2884 .modalias = LCDC_SAMSUNG_SPI_DEVICE_NAME,
2885 .mode = SPI_MODE_3,
2886 .bus_num = 1,
2887 .chip_select = 0,
2888 .max_speed_hz = 10800000,
2889 }
2890};
2891#endif /* CONFIG_SPI_QUP */
2892
2893static struct msm_panel_common_pdata lcdc_samsung_oled_panel_data = {
2894#ifndef CONFIG_SPI_QUP
2895 .panel_config_gpio = lcdc_config_spi_gpios,
2896 .gpio_num = lcdc_spi_gpio_array_num,
2897#endif
2898};
2899
2900static struct platform_device lcdc_samsung_oled_panel_device = {
2901 .name = LCDC_SAMSUNG_OLED_PANEL_NAME,
2902 .id = 0,
2903 .dev.platform_data = &lcdc_samsung_oled_panel_data,
2904};
2905#endif /*CONFIG_FB_MSM_LCDC_SAMSUNG_OLED_PT */
2906
2907#ifdef CONFIG_FB_MSM_LCDC_AUO_WVGA
2908#ifdef CONFIG_SPI_QUP
2909static struct spi_board_info lcdc_auo_spi_board_info[] __initdata = {
2910 {
2911 .modalias = LCDC_AUO_SPI_DEVICE_NAME,
2912 .mode = SPI_MODE_3,
2913 .bus_num = 1,
2914 .chip_select = 0,
2915 .max_speed_hz = 10800000,
2916 }
2917};
2918#endif
2919
2920static struct msm_panel_common_pdata lcdc_auo_wvga_panel_data = {
2921#ifndef CONFIG_SPI_QUP
2922 .panel_config_gpio = lcdc_config_spi_gpios,
2923 .gpio_num = lcdc_spi_gpio_array_num,
2924#endif
2925};
2926
2927static struct platform_device lcdc_auo_wvga_panel_device = {
2928 .name = LCDC_AUO_PANEL_NAME,
2929 .id = 0,
2930 .dev.platform_data = &lcdc_auo_wvga_panel_data,
2931};
2932#endif /*CONFIG_FB_MSM_LCDC_AUO_WVGA*/
2933
Zhang Chang Ken3a8b8512011-08-04 18:41:39 -04002934#ifdef CONFIG_FB_MSM_LCDC_NT35582_WVGA
2935
2936#define GPIO_NT35582_RESET 94
2937#define GPIO_NT35582_BL_EN_HW_PIN 24
2938#define GPIO_NT35582_BL_EN \
2939 PM8058_GPIO_PM_TO_SYS(GPIO_NT35582_BL_EN_HW_PIN - 1)
2940
2941static int lcdc_nt35582_pmic_gpio[] = {GPIO_NT35582_BL_EN };
2942
2943static struct msm_panel_common_pdata lcdc_nt35582_panel_data = {
2944 .gpio_num = lcdc_nt35582_pmic_gpio,
2945};
2946
2947static struct platform_device lcdc_nt35582_panel_device = {
2948 .name = LCDC_NT35582_PANEL_NAME,
2949 .id = 0,
2950 .dev = {
2951 .platform_data = &lcdc_nt35582_panel_data,
2952 }
2953};
2954
2955static struct spi_board_info lcdc_nt35582_spi_board_info[] __initdata = {
2956 {
2957 .modalias = "lcdc_nt35582_spi",
2958 .mode = SPI_MODE_0,
2959 .bus_num = 0,
2960 .chip_select = 0,
2961 .max_speed_hz = 1100000,
2962 }
2963};
2964#endif
2965
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002966#ifdef CONFIG_FB_MSM_HDMI_MSM_PANEL
2967static struct resource hdmi_msm_resources[] = {
2968 {
2969 .name = "hdmi_msm_qfprom_addr",
2970 .start = 0x00700000,
2971 .end = 0x007060FF,
2972 .flags = IORESOURCE_MEM,
2973 },
2974 {
2975 .name = "hdmi_msm_hdmi_addr",
2976 .start = 0x04A00000,
2977 .end = 0x04A00FFF,
2978 .flags = IORESOURCE_MEM,
2979 },
2980 {
2981 .name = "hdmi_msm_irq",
2982 .start = HDMI_IRQ,
2983 .end = HDMI_IRQ,
2984 .flags = IORESOURCE_IRQ,
2985 },
2986};
2987
2988static int hdmi_enable_5v(int on);
2989static int hdmi_core_power(int on, int show);
2990static int hdmi_cec_power(int on);
2991
2992static struct msm_hdmi_platform_data hdmi_msm_data = {
2993 .irq = HDMI_IRQ,
2994 .enable_5v = hdmi_enable_5v,
2995 .core_power = hdmi_core_power,
2996 .cec_power = hdmi_cec_power,
2997};
2998
2999static struct platform_device hdmi_msm_device = {
3000 .name = "hdmi_msm",
3001 .id = 0,
3002 .num_resources = ARRAY_SIZE(hdmi_msm_resources),
3003 .resource = hdmi_msm_resources,
3004 .dev.platform_data = &hdmi_msm_data,
3005};
3006#endif /* CONFIG_FB_MSM_HDMI_MSM_PANEL */
3007
3008#ifdef CONFIG_FB_MSM_MIPI_DSI
3009static struct platform_device mipi_dsi_toshiba_panel_device = {
3010 .name = "mipi_toshiba",
3011 .id = 0,
3012};
3013
3014#define FPGA_3D_GPIO_CONFIG_ADDR 0x1D00017A
3015
Nagamalleswararao Ganjieac5dfa2011-07-23 17:31:16 -07003016static struct mipi_dsi_panel_platform_data novatek_pdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003017 .fpga_3d_config_addr = FPGA_3D_GPIO_CONFIG_ADDR,
3018};
3019
3020static struct platform_device mipi_dsi_novatek_panel_device = {
3021 .name = "mipi_novatek",
3022 .id = 0,
3023 .dev = {
3024 .platform_data = &novatek_pdata,
3025 }
3026};
3027#endif
3028
3029static void __init msm8x60_allocate_memory_regions(void)
3030{
3031 void *addr;
3032 unsigned long size;
3033
3034 size = MSM_FB_SIZE;
3035 addr = alloc_bootmem_align(size, 0x1000);
3036 msm_fb_resources[0].start = __pa(addr);
3037 msm_fb_resources[0].end = msm_fb_resources[0].start + size - 1;
3038 pr_info("allocating %lu bytes at %p (%lx physical) for fb\n",
3039 size, addr, __pa(addr));
3040
3041}
3042
3043#if defined(CONFIG_TOUCHSCREEN_CYTTSP_I2C) || \
3044 defined(CONFIG_TOUCHSCREEN_CYTTSP_I2C_MODULE)
3045/*virtual key support */
3046static ssize_t tma300_vkeys_show(struct kobject *kobj,
3047 struct kobj_attribute *attr, char *buf)
3048{
3049 return sprintf(buf,
3050 __stringify(EV_KEY) ":" __stringify(KEY_BACK) ":60:900:90:120"
3051 ":" __stringify(EV_KEY) ":" __stringify(KEY_MENU) ":180:900:90:120"
3052 ":" __stringify(EV_KEY) ":" __stringify(KEY_HOME) ":300:900:90:120"
3053 ":" __stringify(EV_KEY) ":" __stringify(KEY_SEARCH) ":420:900:90:120"
3054 "\n");
3055}
3056
3057static struct kobj_attribute tma300_vkeys_attr = {
3058 .attr = {
3059 .mode = S_IRUGO,
3060 },
3061 .show = &tma300_vkeys_show,
3062};
3063
3064static struct attribute *tma300_properties_attrs[] = {
3065 &tma300_vkeys_attr.attr,
3066 NULL
3067};
3068
3069static struct attribute_group tma300_properties_attr_group = {
3070 .attrs = tma300_properties_attrs,
3071};
3072
3073static struct kobject *properties_kobj;
3074
3075
3076
3077#define CYTTSP_TS_GPIO_IRQ 61
3078static int cyttsp_platform_init(struct i2c_client *client)
3079{
3080 int rc = -EINVAL;
3081 struct regulator *pm8058_l5 = NULL, *pm8058_s3;
3082
3083 if (machine_is_msm8x60_fluid()) {
3084 pm8058_l5 = regulator_get(NULL, "8058_l5");
3085 if (IS_ERR(pm8058_l5)) {
3086 pr_err("%s: regulator get of 8058_l5 failed (%ld)\n",
3087 __func__, PTR_ERR(pm8058_l5));
3088 rc = PTR_ERR(pm8058_l5);
3089 return rc;
3090 }
3091 rc = regulator_set_voltage(pm8058_l5, 2850000, 2850000);
3092 if (rc) {
3093 pr_err("%s: regulator_set_voltage of 8058_l5 failed(%d)\n",
3094 __func__, rc);
3095 goto reg_l5_put;
3096 }
3097
3098 rc = regulator_enable(pm8058_l5);
3099 if (rc) {
3100 pr_err("%s: regulator_enable of 8058_l5 failed(%d)\n",
3101 __func__, rc);
3102 goto reg_l5_put;
3103 }
3104 }
3105 /* vote for s3 to enable i2c communication lines */
3106 pm8058_s3 = regulator_get(NULL, "8058_s3");
3107 if (IS_ERR(pm8058_s3)) {
3108 pr_err("%s: regulator get of 8058_s3 failed (%ld)\n",
3109 __func__, PTR_ERR(pm8058_s3));
3110 rc = PTR_ERR(pm8058_s3);
3111 goto reg_l5_disable;
3112 }
3113
3114 rc = regulator_set_voltage(pm8058_s3, 1800000, 1800000);
3115 if (rc) {
3116 pr_err("%s: regulator_set_voltage() = %d\n",
3117 __func__, rc);
3118 goto reg_s3_put;
3119 }
3120
3121 rc = regulator_enable(pm8058_s3);
3122 if (rc) {
3123 pr_err("%s: regulator_enable of 8058_l5 failed(%d)\n",
3124 __func__, rc);
3125 goto reg_s3_put;
3126 }
3127
3128 /* wait for vregs to stabilize */
3129 usleep_range(10000, 10000);
3130
3131 /* check this device active by reading first byte/register */
3132 rc = i2c_smbus_read_byte_data(client, 0x01);
3133 if (rc < 0) {
3134 pr_err("%s: i2c sanity check failed\n", __func__);
3135 goto reg_s3_disable;
3136 }
3137
3138 /* virtual keys */
3139 if (machine_is_msm8x60_fluid()) {
3140 tma300_vkeys_attr.attr.name = "virtualkeys.cyttsp-i2c";
3141 properties_kobj = kobject_create_and_add("board_properties",
3142 NULL);
3143 if (properties_kobj)
3144 rc = sysfs_create_group(properties_kobj,
3145 &tma300_properties_attr_group);
3146 if (!properties_kobj || rc)
3147 pr_err("%s: failed to create board_properties\n",
3148 __func__);
3149 }
3150 return CY_OK;
3151
3152reg_s3_disable:
3153 regulator_disable(pm8058_s3);
3154reg_s3_put:
3155 regulator_put(pm8058_s3);
3156reg_l5_disable:
3157 if (machine_is_msm8x60_fluid())
3158 regulator_disable(pm8058_l5);
3159reg_l5_put:
3160 if (machine_is_msm8x60_fluid())
3161 regulator_put(pm8058_l5);
3162 return rc;
3163}
3164
3165static int cyttsp_platform_resume(struct i2c_client *client)
3166{
3167 /* add any special code to strobe a wakeup pin or chip reset */
3168 msleep(10);
3169
3170 return CY_OK;
3171}
3172
3173static struct cyttsp_platform_data cyttsp_fluid_pdata = {
3174 .flags = 0x04,
3175 .gen = CY_GEN3, /* or */
3176 .use_st = CY_USE_ST,
3177 .use_mt = CY_USE_MT,
3178 .use_hndshk = CY_SEND_HNDSHK,
3179 .use_trk_id = CY_USE_TRACKING_ID,
Anirudh Ghayal15187772011-06-22 17:39:41 +05303180 .use_sleep = CY_USE_DEEP_SLEEP_SEL | CY_USE_LOW_POWER_SEL,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003181 .use_gestures = CY_USE_GESTURES,
3182 /* activate up to 4 groups
3183 * and set active distance
3184 */
3185 .gest_set = CY_GEST_GRP1 | CY_GEST_GRP2 |
3186 CY_GEST_GRP3 | CY_GEST_GRP4 |
3187 CY_ACT_DIST,
3188 /* change act_intrvl to customize the Active power state
3189 * scanning/processing refresh interval for Operating mode
3190 */
3191 .act_intrvl = CY_ACT_INTRVL_DFLT,
3192 /* change tch_tmout to customize the touch timeout for the
3193 * Active power state for Operating mode
3194 */
3195 .tch_tmout = CY_TCH_TMOUT_DFLT,
3196 /* change lp_intrvl to customize the Low Power power state
3197 * scanning/processing refresh interval for Operating mode
3198 */
3199 .lp_intrvl = CY_LP_INTRVL_DFLT,
3200 .sleep_gpio = -1,
3201 .resout_gpio = -1,
3202 .irq_gpio = CYTTSP_TS_GPIO_IRQ,
3203 .resume = cyttsp_platform_resume,
3204 .init = cyttsp_platform_init,
3205};
3206
3207static struct cyttsp_platform_data cyttsp_tmg240_pdata = {
3208 .panel_maxx = 1083,
3209 .panel_maxy = 659,
3210 .disp_minx = 30,
3211 .disp_maxx = 1053,
3212 .disp_miny = 30,
3213 .disp_maxy = 629,
3214 .correct_fw_ver = 8,
3215 .fw_fname = "cyttsp_8660_ffa.hex",
3216 .flags = 0x00,
3217 .gen = CY_GEN2, /* or */
3218 .use_st = CY_USE_ST,
3219 .use_mt = CY_USE_MT,
3220 .use_hndshk = CY_SEND_HNDSHK,
3221 .use_trk_id = CY_USE_TRACKING_ID,
Anirudh Ghayal15187772011-06-22 17:39:41 +05303222 .use_sleep = CY_USE_DEEP_SLEEP_SEL | CY_USE_LOW_POWER_SEL,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003223 .use_gestures = CY_USE_GESTURES,
3224 /* activate up to 4 groups
3225 * and set active distance
3226 */
3227 .gest_set = CY_GEST_GRP1 | CY_GEST_GRP2 |
3228 CY_GEST_GRP3 | CY_GEST_GRP4 |
3229 CY_ACT_DIST,
3230 /* change act_intrvl to customize the Active power state
3231 * scanning/processing refresh interval for Operating mode
3232 */
3233 .act_intrvl = CY_ACT_INTRVL_DFLT,
3234 /* change tch_tmout to customize the touch timeout for the
3235 * Active power state for Operating mode
3236 */
3237 .tch_tmout = CY_TCH_TMOUT_DFLT,
3238 /* change lp_intrvl to customize the Low Power power state
3239 * scanning/processing refresh interval for Operating mode
3240 */
3241 .lp_intrvl = CY_LP_INTRVL_DFLT,
3242 .sleep_gpio = -1,
3243 .resout_gpio = -1,
3244 .irq_gpio = CYTTSP_TS_GPIO_IRQ,
3245 .resume = cyttsp_platform_resume,
3246 .init = cyttsp_platform_init,
Mohan Pallaka1ea7d8a2011-08-18 15:06:00 +05303247 .disable_ghost_det = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003248};
3249static void cyttsp_set_params(void)
3250{
3251 if (SOCINFO_VERSION_MAJOR(socinfo_get_platform_version()) < 3) {
3252 cyttsp_fluid_pdata.fw_fname = "cyttsp_8660_fluid_p2.hex";
3253 cyttsp_fluid_pdata.panel_maxx = 539;
3254 cyttsp_fluid_pdata.panel_maxy = 994;
3255 cyttsp_fluid_pdata.disp_minx = 30;
3256 cyttsp_fluid_pdata.disp_maxx = 509;
3257 cyttsp_fluid_pdata.disp_miny = 60;
3258 cyttsp_fluid_pdata.disp_maxy = 859;
3259 cyttsp_fluid_pdata.correct_fw_ver = 4;
3260 } else {
3261 cyttsp_fluid_pdata.fw_fname = "cyttsp_8660_fluid_p3.hex";
3262 cyttsp_fluid_pdata.panel_maxx = 550;
3263 cyttsp_fluid_pdata.panel_maxy = 1013;
3264 cyttsp_fluid_pdata.disp_minx = 35;
3265 cyttsp_fluid_pdata.disp_maxx = 515;
3266 cyttsp_fluid_pdata.disp_miny = 69;
3267 cyttsp_fluid_pdata.disp_maxy = 869;
3268 cyttsp_fluid_pdata.correct_fw_ver = 5;
3269 }
3270
3271}
3272
3273static struct i2c_board_info cyttsp_fluid_info[] __initdata = {
3274 {
3275 I2C_BOARD_INFO(CY_I2C_NAME, 0x24),
3276 .platform_data = &cyttsp_fluid_pdata,
3277#ifndef CY_USE_TIMER
3278 .irq = MSM_GPIO_TO_INT(CYTTSP_TS_GPIO_IRQ),
3279#endif /* CY_USE_TIMER */
3280 },
3281};
3282
3283static struct i2c_board_info cyttsp_ffa_info[] __initdata = {
3284 {
3285 I2C_BOARD_INFO(CY_I2C_NAME, 0x3b),
3286 .platform_data = &cyttsp_tmg240_pdata,
3287#ifndef CY_USE_TIMER
3288 .irq = MSM_GPIO_TO_INT(CYTTSP_TS_GPIO_IRQ),
3289#endif /* CY_USE_TIMER */
3290 },
3291};
3292#endif
3293
3294static struct regulator *vreg_tmg200;
3295
3296#define TS_PEN_IRQ_GPIO 61
3297static int tmg200_power(int vreg_on)
3298{
3299 int rc = -EINVAL;
3300
3301 if (!vreg_tmg200) {
3302 printk(KERN_ERR "%s: regulator 8058_s3 not found (%d)\n",
3303 __func__, rc);
3304 return rc;
3305 }
3306
3307 rc = vreg_on ? regulator_enable(vreg_tmg200) :
3308 regulator_disable(vreg_tmg200);
3309 if (rc < 0)
3310 printk(KERN_ERR "%s: vreg 8058_s3 %s failed (%d)\n",
3311 __func__, vreg_on ? "enable" : "disable", rc);
3312
3313 /* wait for vregs to stabilize */
Amy Maloche12b5d4e2011-08-03 15:42:28 -07003314 msleep(20);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003315
3316 return rc;
3317}
3318
3319static int tmg200_dev_setup(bool enable)
3320{
3321 int rc;
3322
3323 if (enable) {
3324 vreg_tmg200 = regulator_get(NULL, "8058_s3");
3325 if (IS_ERR(vreg_tmg200)) {
3326 pr_err("%s: regulator get of 8058_s3 failed (%ld)\n",
3327 __func__, PTR_ERR(vreg_tmg200));
3328 rc = PTR_ERR(vreg_tmg200);
3329 return rc;
3330 }
3331
3332 rc = regulator_set_voltage(vreg_tmg200, 1800000, 1800000);
3333 if (rc) {
3334 pr_err("%s: regulator_set_voltage() = %d\n",
3335 __func__, rc);
3336 goto reg_put;
3337 }
3338 } else {
3339 /* put voltage sources */
3340 regulator_put(vreg_tmg200);
3341 }
3342 return 0;
3343reg_put:
3344 regulator_put(vreg_tmg200);
3345 return rc;
3346}
3347
3348static struct cy8c_ts_platform_data cy8ctmg200_pdata = {
3349 .ts_name = "msm_tmg200_ts",
3350 .dis_min_x = 0,
3351 .dis_max_x = 1023,
3352 .dis_min_y = 0,
3353 .dis_max_y = 599,
3354 .min_tid = 0,
3355 .max_tid = 255,
3356 .min_touch = 0,
3357 .max_touch = 255,
3358 .min_width = 0,
3359 .max_width = 255,
3360 .power_on = tmg200_power,
3361 .dev_setup = tmg200_dev_setup,
3362 .nfingers = 2,
3363 .irq_gpio = TS_PEN_IRQ_GPIO,
3364 .resout_gpio = GPIO_CAP_TS_RESOUT_N,
3365};
3366
3367static struct i2c_board_info cy8ctmg200_board_info[] = {
3368 {
3369 I2C_BOARD_INFO("cy8ctmg200", 0x2),
3370 .platform_data = &cy8ctmg200_pdata,
3371 }
3372};
3373
Zhang Chang Ken211df572011-07-05 19:16:39 -04003374static struct regulator *vreg_tma340;
3375
3376static int tma340_power(int vreg_on)
3377{
3378 int rc = -EINVAL;
3379
3380 if (!vreg_tma340) {
3381 pr_err("%s: regulator 8901_l2 not found (%d)\n",
3382 __func__, rc);
3383 return rc;
3384 }
3385
3386 rc = vreg_on ? regulator_enable(vreg_tma340) :
3387 regulator_disable(vreg_tma340);
3388 if (rc < 0)
3389 pr_err("%s: vreg 8901_l2 %s failed (%d)\n",
3390 __func__, vreg_on ? "enable" : "disable", rc);
3391
3392 /* wait for vregs to stabilize */
Amy Malocheb5c67e8d2011-08-18 16:39:35 -07003393 msleep(100);
Zhang Chang Ken211df572011-07-05 19:16:39 -04003394
3395 return rc;
3396}
3397
3398static struct kobject *tma340_prop_kobj;
3399
3400static int tma340_dragon_dev_setup(bool enable)
3401{
3402 int rc;
3403
3404 if (enable) {
3405 vreg_tma340 = regulator_get(NULL, "8901_l2");
3406 if (IS_ERR(vreg_tma340)) {
3407 pr_err("%s: regulator get of 8901_l2 failed (%ld)\n",
3408 __func__, PTR_ERR(vreg_tma340));
3409 rc = PTR_ERR(vreg_tma340);
3410 return rc;
3411 }
3412
3413 rc = regulator_set_voltage(vreg_tma340, 3300000, 3300000);
3414 if (rc) {
3415 pr_err("%s: regulator_set_voltage() = %d\n",
3416 __func__, rc);
3417 goto reg_put;
3418 }
3419 tma300_vkeys_attr.attr.name = "virtualkeys.cy8ctma340";
3420 tma340_prop_kobj = kobject_create_and_add("board_properties",
3421 NULL);
3422 if (tma340_prop_kobj) {
3423 rc = sysfs_create_group(tma340_prop_kobj,
3424 &tma300_properties_attr_group);
3425 if (rc) {
3426 kobject_put(tma340_prop_kobj);
3427 pr_err("%s: failed to create board_properties\n",
3428 __func__);
3429 goto reg_put;
3430 }
3431 }
3432
3433 } else {
3434 /* put voltage sources */
3435 regulator_put(vreg_tma340);
3436 /* destroy virtual keys */
3437 if (tma340_prop_kobj) {
3438 sysfs_remove_group(tma340_prop_kobj,
3439 &tma300_properties_attr_group);
3440 kobject_put(tma340_prop_kobj);
3441 }
3442 }
3443 return 0;
3444reg_put:
3445 regulator_put(vreg_tma340);
3446 return rc;
3447}
3448
3449
3450static struct cy8c_ts_platform_data cy8ctma340_dragon_pdata = {
3451 .ts_name = "cy8ctma340",
3452 .dis_min_x = 0,
3453 .dis_max_x = 479,
3454 .dis_min_y = 0,
3455 .dis_max_y = 799,
3456 .min_tid = 0,
3457 .max_tid = 255,
3458 .min_touch = 0,
3459 .max_touch = 255,
3460 .min_width = 0,
3461 .max_width = 255,
3462 .power_on = tma340_power,
3463 .dev_setup = tma340_dragon_dev_setup,
3464 .nfingers = 2,
3465 .irq_gpio = TS_PEN_IRQ_GPIO,
3466 .resout_gpio = -1,
3467};
3468
3469static struct i2c_board_info cy8ctma340_dragon_board_info[] = {
3470 {
3471 I2C_BOARD_INFO("cy8ctma340", 0x24),
3472 .platform_data = &cy8ctma340_dragon_pdata,
3473 }
3474};
3475
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003476#ifdef CONFIG_SERIAL_MSM_HS
3477static int configure_uart_gpios(int on)
3478{
3479 int ret = 0, i;
3480 int uart_gpios[] = {53, 54, 55, 56};
3481 for (i = 0; i < ARRAY_SIZE(uart_gpios); i++) {
3482 if (on) {
3483 ret = msm_gpiomux_get(uart_gpios[i]);
3484 if (unlikely(ret))
3485 break;
3486 } else {
3487 ret = msm_gpiomux_put(uart_gpios[i]);
3488 if (unlikely(ret))
3489 return ret;
3490 }
3491 }
3492 if (ret)
3493 for (; i >= 0; i--)
3494 msm_gpiomux_put(uart_gpios[i]);
3495 return ret;
3496}
3497static struct msm_serial_hs_platform_data msm_uart_dm1_pdata = {
3498 .inject_rx_on_wakeup = 1,
3499 .rx_to_inject = 0xFD,
3500 .gpio_config = configure_uart_gpios,
3501};
3502#endif
3503
3504
3505#if defined(CONFIG_GPIO_SX150X) || defined(CONFIG_GPIO_SX150X_MODULE)
3506
3507static struct gpio_led gpio_exp_leds_config[] = {
3508 {
3509 .name = "left_led1:green",
3510 .gpio = GPIO_LEFT_LED_1,
3511 .active_low = 1,
3512 .retain_state_suspended = 0,
3513 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3514 },
3515 {
3516 .name = "left_led2:red",
3517 .gpio = GPIO_LEFT_LED_2,
3518 .active_low = 1,
3519 .retain_state_suspended = 0,
3520 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3521 },
3522 {
3523 .name = "left_led3:green",
3524 .gpio = GPIO_LEFT_LED_3,
3525 .active_low = 1,
3526 .retain_state_suspended = 0,
3527 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3528 },
3529 {
3530 .name = "wlan_led:orange",
3531 .gpio = GPIO_LEFT_LED_WLAN,
3532 .active_low = 1,
3533 .retain_state_suspended = 0,
3534 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3535 },
3536 {
3537 .name = "left_led5:green",
3538 .gpio = GPIO_LEFT_LED_5,
3539 .active_low = 1,
3540 .retain_state_suspended = 0,
3541 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3542 },
3543 {
3544 .name = "right_led1:green",
3545 .gpio = GPIO_RIGHT_LED_1,
3546 .active_low = 1,
3547 .retain_state_suspended = 0,
3548 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3549 },
3550 {
3551 .name = "right_led2:red",
3552 .gpio = GPIO_RIGHT_LED_2,
3553 .active_low = 1,
3554 .retain_state_suspended = 0,
3555 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3556 },
3557 {
3558 .name = "right_led3:green",
3559 .gpio = GPIO_RIGHT_LED_3,
3560 .active_low = 1,
3561 .retain_state_suspended = 0,
3562 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3563 },
3564 {
3565 .name = "bt_led:blue",
3566 .gpio = GPIO_RIGHT_LED_BT,
3567 .active_low = 1,
3568 .retain_state_suspended = 0,
3569 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3570 },
3571 {
3572 .name = "right_led5:green",
3573 .gpio = GPIO_RIGHT_LED_5,
3574 .active_low = 1,
3575 .retain_state_suspended = 0,
3576 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3577 },
3578};
3579
3580static struct gpio_led_platform_data gpio_leds_pdata = {
3581 .num_leds = ARRAY_SIZE(gpio_exp_leds_config),
3582 .leds = gpio_exp_leds_config,
3583};
3584
3585static struct platform_device gpio_leds = {
3586 .name = "leds-gpio",
3587 .id = -1,
3588 .dev = {
3589 .platform_data = &gpio_leds_pdata,
3590 },
3591};
3592
3593static struct gpio_led fluid_gpio_leds[] = {
3594 {
3595 .name = "dual_led:green",
3596 .gpio = GPIO_LED1_GREEN_N,
3597 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3598 .active_low = 1,
3599 .retain_state_suspended = 0,
3600 },
3601 {
3602 .name = "dual_led:red",
3603 .gpio = GPIO_LED2_RED_N,
3604 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3605 .active_low = 1,
3606 .retain_state_suspended = 0,
3607 },
3608};
3609
3610static struct gpio_led_platform_data gpio_led_pdata = {
3611 .leds = fluid_gpio_leds,
3612 .num_leds = ARRAY_SIZE(fluid_gpio_leds),
3613};
3614
3615static struct platform_device fluid_leds_gpio = {
3616 .name = "leds-gpio",
3617 .id = -1,
3618 .dev = {
3619 .platform_data = &gpio_led_pdata,
3620 },
3621};
3622
3623#endif
3624
3625#if defined(CONFIG_MSM_RPM_LOG) || defined(CONFIG_MSM_RPM_LOG_MODULE)
3626
3627static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
3628 .phys_addr_base = 0x00106000,
3629 .reg_offsets = {
3630 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000C80,
3631 [MSM_RPM_LOG_PAGE_BUFFER] = 0x00000CA0,
3632 },
3633 .phys_size = SZ_8K,
3634 .log_len = 4096, /* log's buffer length in bytes */
3635 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
3636};
3637
3638static struct platform_device msm_rpm_log_device = {
3639 .name = "msm_rpm_log",
3640 .id = -1,
3641 .dev = {
3642 .platform_data = &msm_rpm_log_pdata,
3643 },
3644};
3645#endif
3646
3647#ifdef CONFIG_BATTERY_MSM8X60
3648static struct msm_charger_platform_data msm_charger_data = {
3649 .safety_time = 180,
3650 .update_time = 1,
3651 .max_voltage = 4200,
3652 .min_voltage = 3200,
3653};
3654
3655static struct platform_device msm_charger_device = {
3656 .name = "msm-charger",
3657 .id = -1,
3658 .dev = {
3659 .platform_data = &msm_charger_data,
3660 }
3661};
3662#endif
3663
3664/*
3665 * Consumer specific regulator names:
3666 * regulator name consumer dev_name
3667 */
3668static struct regulator_consumer_supply vreg_consumers_PM8058_L0[] = {
3669 REGULATOR_SUPPLY("8058_l0", NULL),
3670};
3671static struct regulator_consumer_supply vreg_consumers_PM8058_L1[] = {
3672 REGULATOR_SUPPLY("8058_l1", NULL),
3673};
3674static struct regulator_consumer_supply vreg_consumers_PM8058_L2[] = {
3675 REGULATOR_SUPPLY("8058_l2", NULL),
3676};
3677static struct regulator_consumer_supply vreg_consumers_PM8058_L3[] = {
3678 REGULATOR_SUPPLY("8058_l3", NULL),
3679};
3680static struct regulator_consumer_supply vreg_consumers_PM8058_L4[] = {
3681 REGULATOR_SUPPLY("8058_l4", NULL),
3682};
3683static struct regulator_consumer_supply vreg_consumers_PM8058_L5[] = {
3684 REGULATOR_SUPPLY("8058_l5", NULL),
3685};
3686static struct regulator_consumer_supply vreg_consumers_PM8058_L6[] = {
3687 REGULATOR_SUPPLY("8058_l6", NULL),
3688};
3689static struct regulator_consumer_supply vreg_consumers_PM8058_L7[] = {
3690 REGULATOR_SUPPLY("8058_l7", NULL),
3691};
3692static struct regulator_consumer_supply vreg_consumers_PM8058_L8[] = {
3693 REGULATOR_SUPPLY("8058_l8", NULL),
3694};
3695static struct regulator_consumer_supply vreg_consumers_PM8058_L9[] = {
3696 REGULATOR_SUPPLY("8058_l9", NULL),
3697};
3698static struct regulator_consumer_supply vreg_consumers_PM8058_L10[] = {
3699 REGULATOR_SUPPLY("8058_l10", NULL),
3700};
3701static struct regulator_consumer_supply vreg_consumers_PM8058_L11[] = {
3702 REGULATOR_SUPPLY("8058_l11", NULL),
3703};
3704static struct regulator_consumer_supply vreg_consumers_PM8058_L12[] = {
3705 REGULATOR_SUPPLY("8058_l12", NULL),
3706};
3707static struct regulator_consumer_supply vreg_consumers_PM8058_L13[] = {
3708 REGULATOR_SUPPLY("8058_l13", NULL),
3709};
3710static struct regulator_consumer_supply vreg_consumers_PM8058_L14[] = {
3711 REGULATOR_SUPPLY("8058_l14", NULL),
3712};
3713static struct regulator_consumer_supply vreg_consumers_PM8058_L15[] = {
3714 REGULATOR_SUPPLY("8058_l15", NULL),
3715};
3716static struct regulator_consumer_supply vreg_consumers_PM8058_L16[] = {
3717 REGULATOR_SUPPLY("8058_l16", NULL),
3718};
3719static struct regulator_consumer_supply vreg_consumers_PM8058_L17[] = {
3720 REGULATOR_SUPPLY("8058_l17", NULL),
3721};
3722static struct regulator_consumer_supply vreg_consumers_PM8058_L18[] = {
3723 REGULATOR_SUPPLY("8058_l18", NULL),
3724};
3725static struct regulator_consumer_supply vreg_consumers_PM8058_L19[] = {
3726 REGULATOR_SUPPLY("8058_l19", NULL),
3727};
3728static struct regulator_consumer_supply vreg_consumers_PM8058_L20[] = {
3729 REGULATOR_SUPPLY("8058_l20", NULL),
3730};
3731static struct regulator_consumer_supply vreg_consumers_PM8058_L21[] = {
3732 REGULATOR_SUPPLY("8058_l21", NULL),
3733};
3734static struct regulator_consumer_supply vreg_consumers_PM8058_L22[] = {
3735 REGULATOR_SUPPLY("8058_l22", NULL),
3736};
3737static struct regulator_consumer_supply vreg_consumers_PM8058_L23[] = {
3738 REGULATOR_SUPPLY("8058_l23", NULL),
3739};
3740static struct regulator_consumer_supply vreg_consumers_PM8058_L24[] = {
3741 REGULATOR_SUPPLY("8058_l24", NULL),
3742};
3743static struct regulator_consumer_supply vreg_consumers_PM8058_L25[] = {
3744 REGULATOR_SUPPLY("8058_l25", NULL),
3745};
3746static struct regulator_consumer_supply vreg_consumers_PM8058_S0[] = {
3747 REGULATOR_SUPPLY("8058_s0", NULL),
3748};
3749static struct regulator_consumer_supply vreg_consumers_PM8058_S1[] = {
3750 REGULATOR_SUPPLY("8058_s1", NULL),
3751};
3752static struct regulator_consumer_supply vreg_consumers_PM8058_S2[] = {
3753 REGULATOR_SUPPLY("8058_s2", NULL),
3754};
3755static struct regulator_consumer_supply vreg_consumers_PM8058_S3[] = {
3756 REGULATOR_SUPPLY("8058_s3", NULL),
3757};
3758static struct regulator_consumer_supply vreg_consumers_PM8058_S4[] = {
3759 REGULATOR_SUPPLY("8058_s4", NULL),
3760};
3761static struct regulator_consumer_supply vreg_consumers_PM8058_LVS0[] = {
3762 REGULATOR_SUPPLY("8058_lvs0", NULL),
3763};
3764static struct regulator_consumer_supply vreg_consumers_PM8058_LVS1[] = {
3765 REGULATOR_SUPPLY("8058_lvs1", NULL),
3766};
3767static struct regulator_consumer_supply vreg_consumers_PM8058_NCP[] = {
3768 REGULATOR_SUPPLY("8058_ncp", NULL),
3769};
3770
3771static struct regulator_consumer_supply vreg_consumers_PM8901_L0[] = {
3772 REGULATOR_SUPPLY("8901_l0", NULL),
3773};
3774static struct regulator_consumer_supply vreg_consumers_PM8901_L1[] = {
3775 REGULATOR_SUPPLY("8901_l1", NULL),
3776};
3777static struct regulator_consumer_supply vreg_consumers_PM8901_L2[] = {
3778 REGULATOR_SUPPLY("8901_l2", NULL),
3779};
3780static struct regulator_consumer_supply vreg_consumers_PM8901_L3[] = {
3781 REGULATOR_SUPPLY("8901_l3", NULL),
3782};
3783static struct regulator_consumer_supply vreg_consumers_PM8901_L4[] = {
3784 REGULATOR_SUPPLY("8901_l4", NULL),
3785};
3786static struct regulator_consumer_supply vreg_consumers_PM8901_L5[] = {
3787 REGULATOR_SUPPLY("8901_l5", NULL),
3788};
3789static struct regulator_consumer_supply vreg_consumers_PM8901_L6[] = {
3790 REGULATOR_SUPPLY("8901_l6", NULL),
3791};
3792static struct regulator_consumer_supply vreg_consumers_PM8901_S2[] = {
3793 REGULATOR_SUPPLY("8901_s2", NULL),
3794};
3795static struct regulator_consumer_supply vreg_consumers_PM8901_S3[] = {
3796 REGULATOR_SUPPLY("8901_s3", NULL),
3797};
3798static struct regulator_consumer_supply vreg_consumers_PM8901_S4[] = {
3799 REGULATOR_SUPPLY("8901_s4", NULL),
3800};
3801static struct regulator_consumer_supply vreg_consumers_PM8901_LVS0[] = {
3802 REGULATOR_SUPPLY("8901_lvs0", NULL),
3803};
3804static struct regulator_consumer_supply vreg_consumers_PM8901_LVS1[] = {
3805 REGULATOR_SUPPLY("8901_lvs1", NULL),
3806};
3807static struct regulator_consumer_supply vreg_consumers_PM8901_LVS2[] = {
3808 REGULATOR_SUPPLY("8901_lvs2", NULL),
3809};
3810static struct regulator_consumer_supply vreg_consumers_PM8901_LVS3[] = {
3811 REGULATOR_SUPPLY("8901_lvs3", NULL),
3812};
3813static struct regulator_consumer_supply vreg_consumers_PM8901_MVS0[] = {
3814 REGULATOR_SUPPLY("8901_mvs0", NULL),
3815};
3816
3817#define RPM_VREG_INIT(_id, _min_uV, _max_uV, _modes, _ops, _apply_uV, \
3818 _default_uV, _peak_uA, _avg_uA, _pull_down, _pin_ctrl, \
3819 _freq, _pin_fn, _rpm_mode, _state, _sleep_selectable, \
3820 _always_on) \
3821 [RPM_VREG_ID_##_id] = { \
3822 .init_data = { \
3823 .constraints = { \
3824 .valid_modes_mask = _modes, \
3825 .valid_ops_mask = _ops, \
3826 .min_uV = _min_uV, \
3827 .max_uV = _max_uV, \
3828 .input_uV = _min_uV, \
3829 .apply_uV = _apply_uV, \
3830 .always_on = _always_on, \
3831 }, \
3832 .consumer_supplies = vreg_consumers_##_id, \
3833 .num_consumer_supplies = \
3834 ARRAY_SIZE(vreg_consumers_##_id), \
3835 }, \
3836 .default_uV = _default_uV, \
3837 .peak_uA = _peak_uA, \
3838 .avg_uA = _avg_uA, \
3839 .pull_down_enable = _pull_down, \
3840 .pin_ctrl = _pin_ctrl, \
3841 .freq = _freq, \
3842 .pin_fn = _pin_fn, \
3843 .mode = _rpm_mode, \
3844 .state = _state, \
3845 .sleep_selectable = _sleep_selectable, \
3846 }
3847
3848/*
3849 * The default LPM/HPM state of an RPM controlled regulator can be controlled
3850 * via the peak_uA value specified in the table below. If the value is less
3851 * than the high power min threshold for the regulator, then the regulator will
3852 * be set to LPM. Otherwise, it will be set to HPM.
3853 *
3854 * This value can be further overridden by specifying an initial mode via
3855 * .init_data.constraints.initial_mode.
3856 */
3857
3858#define RPM_VREG_INIT_LDO(_id, _always_on, _pd, _sleep_selectable, _min_uV, \
3859 _max_uV, _init_peak_uA, _pin_ctrl) \
3860 RPM_VREG_INIT(_id, _min_uV, _max_uV, REGULATOR_MODE_FAST | \
3861 REGULATOR_MODE_NORMAL | REGULATOR_MODE_IDLE | \
3862 REGULATOR_MODE_STANDBY, REGULATOR_CHANGE_VOLTAGE | \
3863 REGULATOR_CHANGE_STATUS | REGULATOR_CHANGE_MODE | \
3864 REGULATOR_CHANGE_DRMS, 0, _min_uV, _init_peak_uA, \
3865 _init_peak_uA, _pd, _pin_ctrl, RPM_VREG_FREQ_NONE, \
3866 RPM_VREG_PIN_FN_ENABLE, RPM_VREG_MODE_NONE, \
3867 RPM_VREG_STATE_OFF, _sleep_selectable, _always_on)
3868
3869#define RPM_VREG_INIT_LDO_PF(_id, _always_on, _pd, _sleep_selectable, _min_uV, \
3870 _max_uV, _init_peak_uA, _pin_ctrl, _pin_fn) \
3871 RPM_VREG_INIT(_id, _min_uV, _max_uV, REGULATOR_MODE_FAST | \
3872 REGULATOR_MODE_NORMAL | REGULATOR_MODE_IDLE | \
3873 REGULATOR_MODE_STANDBY, REGULATOR_CHANGE_VOLTAGE | \
3874 REGULATOR_CHANGE_STATUS | REGULATOR_CHANGE_MODE | \
3875 REGULATOR_CHANGE_DRMS, 0, _min_uV, _init_peak_uA, \
3876 _init_peak_uA, _pd, _pin_ctrl, RPM_VREG_FREQ_NONE, \
3877 _pin_fn, RPM_VREG_MODE_NONE, RPM_VREG_STATE_OFF, \
3878 _sleep_selectable, _always_on)
3879
3880#define RPM_VREG_INIT_SMPS(_id, _always_on, _pd, _sleep_selectable, _min_uV, \
3881 _max_uV, _init_peak_uA, _pin_ctrl, _freq) \
3882 RPM_VREG_INIT(_id, _min_uV, _max_uV, REGULATOR_MODE_FAST | \
3883 REGULATOR_MODE_NORMAL | REGULATOR_MODE_IDLE | \
3884 REGULATOR_MODE_STANDBY, REGULATOR_CHANGE_VOLTAGE | \
3885 REGULATOR_CHANGE_STATUS | REGULATOR_CHANGE_MODE | \
3886 REGULATOR_CHANGE_DRMS, 0, _min_uV, _init_peak_uA, \
3887 _init_peak_uA, _pd, _pin_ctrl, _freq, \
3888 RPM_VREG_PIN_FN_ENABLE, RPM_VREG_MODE_NONE, \
3889 RPM_VREG_STATE_OFF, _sleep_selectable, _always_on)
3890
3891#define RPM_VREG_INIT_VS(_id, _always_on, _pd, _sleep_selectable, _pin_ctrl) \
3892 RPM_VREG_INIT(_id, 0, 0, REGULATOR_MODE_NORMAL | REGULATOR_MODE_IDLE, \
3893 REGULATOR_CHANGE_STATUS | REGULATOR_CHANGE_MODE, 0, 0, \
3894 1000, 1000, _pd, _pin_ctrl, RPM_VREG_FREQ_NONE, \
3895 RPM_VREG_PIN_FN_ENABLE, RPM_VREG_MODE_NONE, \
3896 RPM_VREG_STATE_OFF, _sleep_selectable, _always_on)
3897
3898#define RPM_VREG_INIT_NCP(_id, _always_on, _pd, _sleep_selectable, _min_uV, \
3899 _max_uV, _pin_ctrl) \
3900 RPM_VREG_INIT(_id, _min_uV, _max_uV, REGULATOR_MODE_NORMAL, \
3901 REGULATOR_CHANGE_VOLTAGE | REGULATOR_CHANGE_STATUS, 0, \
3902 _min_uV, 1000, 1000, _pd, _pin_ctrl, RPM_VREG_FREQ_NONE, \
3903 RPM_VREG_PIN_FN_ENABLE, RPM_VREG_MODE_NONE, \
3904 RPM_VREG_STATE_OFF, _sleep_selectable, _always_on)
3905
3906#define LDO50HMIN RPM_VREG_LDO_50_HPM_MIN_LOAD
3907#define LDO150HMIN RPM_VREG_LDO_150_HPM_MIN_LOAD
3908#define LDO300HMIN RPM_VREG_LDO_300_HPM_MIN_LOAD
3909#define SMPS_HMIN RPM_VREG_SMPS_HPM_MIN_LOAD
3910#define FTS_HMIN RPM_VREG_FTSMPS_HPM_MIN_LOAD
3911
3912static struct rpm_vreg_pdata rpm_vreg_init_pdata[RPM_VREG_ID_MAX] = {
3913 RPM_VREG_INIT_LDO(PM8058_L0, 0, 1, 0, 1200000, 1200000, LDO150HMIN, 0),
3914 RPM_VREG_INIT_LDO(PM8058_L1, 0, 1, 0, 1200000, 1200000, LDO300HMIN, 0),
3915 RPM_VREG_INIT_LDO(PM8058_L2, 0, 1, 0, 1800000, 2600000, LDO300HMIN, 0),
3916 RPM_VREG_INIT_LDO(PM8058_L3, 0, 1, 0, 1800000, 1800000, LDO150HMIN, 0),
3917 RPM_VREG_INIT_LDO(PM8058_L4, 0, 1, 0, 2850000, 2850000, LDO50HMIN, 0),
3918 RPM_VREG_INIT_LDO(PM8058_L5, 0, 1, 0, 2850000, 2850000, LDO300HMIN, 0),
3919 RPM_VREG_INIT_LDO(PM8058_L6, 0, 1, 0, 3000000, 3600000, LDO50HMIN, 0),
3920 RPM_VREG_INIT_LDO(PM8058_L7, 0, 1, 0, 1800000, 1800000, LDO50HMIN, 0),
3921 RPM_VREG_INIT_LDO_PF(PM8058_L8, 0, 1, 0, 2900000, 3050000, LDO300HMIN,
3922 RPM_VREG_PIN_CTRL_NONE, RPM_VREG_PIN_FN_SLEEP_B),
3923 RPM_VREG_INIT_LDO(PM8058_L9, 0, 1, 0, 1800000, 1800000, LDO300HMIN, 0),
3924 RPM_VREG_INIT_LDO(PM8058_L10, 0, 1, 0, 2600000, 2600000, LDO300HMIN, 0),
3925 RPM_VREG_INIT_LDO(PM8058_L11, 0, 1, 0, 1500000, 1500000, LDO150HMIN, 0),
3926 RPM_VREG_INIT_LDO(PM8058_L12, 0, 1, 0, 2900000, 2900000, LDO150HMIN, 0),
3927 RPM_VREG_INIT_LDO(PM8058_L13, 0, 1, 0, 2050000, 2050000, LDO300HMIN, 0),
3928 RPM_VREG_INIT_LDO(PM8058_L14, 0, 0, 0, 2850000, 2850000, LDO300HMIN, 0),
3929 RPM_VREG_INIT_LDO(PM8058_L15, 0, 1, 0, 2850000, 2850000, LDO300HMIN, 0),
3930 RPM_VREG_INIT_LDO(PM8058_L16, 1, 1, 0, 1800000, 1800000, LDO300HMIN, 0),
3931 RPM_VREG_INIT_LDO(PM8058_L17, 0, 1, 0, 2600000, 2600000, LDO150HMIN, 0),
3932 RPM_VREG_INIT_LDO(PM8058_L18, 0, 1, 0, 2200000, 2200000, LDO150HMIN, 0),
3933 RPM_VREG_INIT_LDO(PM8058_L19, 0, 1, 0, 2500000, 2500000, LDO150HMIN, 0),
3934 RPM_VREG_INIT_LDO_PF(PM8058_L20, 0, 1, 0, 1800000, 1800000, LDO150HMIN,
3935 RPM_VREG_PIN_CTRL_NONE, RPM_VREG_PIN_FN_SLEEP_B),
3936 RPM_VREG_INIT_LDO_PF(PM8058_L21, 1, 1, 0, 1200000, 1200000, LDO150HMIN,
3937 RPM_VREG_PIN_CTRL_NONE, RPM_VREG_PIN_FN_SLEEP_B),
David Collins3cfb9652011-07-27 14:24:36 -07003938 RPM_VREG_INIT_LDO(PM8058_L22, 0, 1, 0, 1150000, 1150000, LDO300HMIN, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003939 RPM_VREG_INIT_LDO(PM8058_L23, 0, 1, 0, 1200000, 1200000, LDO300HMIN, 0),
3940 RPM_VREG_INIT_LDO(PM8058_L24, 0, 1, 0, 1200000, 1200000, LDO150HMIN, 0),
3941 RPM_VREG_INIT_LDO(PM8058_L25, 0, 1, 0, 1200000, 1200000, LDO150HMIN, 0),
3942
3943 RPM_VREG_INIT_SMPS(PM8058_S0, 0, 1, 1, 500000, 1250000, SMPS_HMIN, 0,
3944 RPM_VREG_FREQ_1p60),
3945 RPM_VREG_INIT_SMPS(PM8058_S1, 0, 1, 1, 500000, 1250000, SMPS_HMIN, 0,
3946 RPM_VREG_FREQ_1p60),
3947 RPM_VREG_INIT_SMPS(PM8058_S2, 0, 1, 1, 1200000, 1400000, SMPS_HMIN,
3948 RPM_VREG_PIN_CTRL_A0, RPM_VREG_FREQ_1p60),
3949 RPM_VREG_INIT_SMPS(PM8058_S3, 1, 1, 0, 1800000, 1800000, SMPS_HMIN, 0,
3950 RPM_VREG_FREQ_1p60),
3951 RPM_VREG_INIT_SMPS(PM8058_S4, 1, 1, 0, 2200000, 2200000, SMPS_HMIN, 0,
3952 RPM_VREG_FREQ_1p60),
3953
3954 RPM_VREG_INIT_VS(PM8058_LVS0, 0, 1, 0, 0),
3955 RPM_VREG_INIT_VS(PM8058_LVS1, 0, 1, 0, 0),
3956
3957 RPM_VREG_INIT_NCP(PM8058_NCP, 0, 1, 0, 1800000, 1800000, 0),
3958
3959 RPM_VREG_INIT_LDO(PM8901_L0, 0, 1, 0, 1200000, 1200000, LDO300HMIN,
3960 RPM_VREG_PIN_CTRL_A0),
3961 RPM_VREG_INIT_LDO(PM8901_L1, 0, 1, 0, 3300000, 3300000, LDO300HMIN, 0),
3962 RPM_VREG_INIT_LDO(PM8901_L2, 0, 1, 0, 2850000, 3300000, LDO300HMIN, 0),
3963 RPM_VREG_INIT_LDO(PM8901_L3, 0, 1, 0, 3300000, 3300000, LDO300HMIN, 0),
3964 RPM_VREG_INIT_LDO(PM8901_L4, 0, 1, 0, 2600000, 2600000, LDO300HMIN, 0),
3965 RPM_VREG_INIT_LDO(PM8901_L5, 0, 1, 0, 2850000, 2850000, LDO300HMIN, 0),
3966 RPM_VREG_INIT_LDO(PM8901_L6, 0, 1, 0, 2200000, 2200000, LDO300HMIN, 0),
3967
3968 RPM_VREG_INIT_SMPS(PM8901_S2, 0, 1, 0, 1300000, 1300000, FTS_HMIN, 0,
3969 RPM_VREG_FREQ_1p60),
3970 RPM_VREG_INIT_SMPS(PM8901_S3, 0, 1, 0, 1100000, 1100000, FTS_HMIN, 0,
3971 RPM_VREG_FREQ_1p60),
3972 RPM_VREG_INIT_SMPS(PM8901_S4, 0, 1, 0, 1225000, 1225000, FTS_HMIN,
3973 RPM_VREG_PIN_CTRL_A0, RPM_VREG_FREQ_1p60),
3974
3975 RPM_VREG_INIT_VS(PM8901_LVS0, 1, 1, 0, 0),
3976 RPM_VREG_INIT_VS(PM8901_LVS1, 0, 1, 0, 0),
3977 RPM_VREG_INIT_VS(PM8901_LVS2, 0, 1, 0, 0),
3978 RPM_VREG_INIT_VS(PM8901_LVS3, 0, 1, 0, 0),
3979 RPM_VREG_INIT_VS(PM8901_MVS0, 0, 1, 0, 0),
3980};
3981
3982#define RPM_VREG(_id) \
3983 [_id] = { \
3984 .name = "rpm-regulator", \
3985 .id = _id, \
3986 .dev = { \
3987 .platform_data = &rpm_vreg_init_pdata[_id], \
3988 }, \
3989 }
3990
3991static struct platform_device rpm_vreg_device[RPM_VREG_ID_MAX] = {
3992 RPM_VREG(RPM_VREG_ID_PM8058_L0),
3993 RPM_VREG(RPM_VREG_ID_PM8058_L1),
3994 RPM_VREG(RPM_VREG_ID_PM8058_L2),
3995 RPM_VREG(RPM_VREG_ID_PM8058_L3),
3996 RPM_VREG(RPM_VREG_ID_PM8058_L4),
3997 RPM_VREG(RPM_VREG_ID_PM8058_L5),
3998 RPM_VREG(RPM_VREG_ID_PM8058_L6),
3999 RPM_VREG(RPM_VREG_ID_PM8058_L7),
4000 RPM_VREG(RPM_VREG_ID_PM8058_L8),
4001 RPM_VREG(RPM_VREG_ID_PM8058_L9),
4002 RPM_VREG(RPM_VREG_ID_PM8058_L10),
4003 RPM_VREG(RPM_VREG_ID_PM8058_L11),
4004 RPM_VREG(RPM_VREG_ID_PM8058_L12),
4005 RPM_VREG(RPM_VREG_ID_PM8058_L13),
4006 RPM_VREG(RPM_VREG_ID_PM8058_L14),
4007 RPM_VREG(RPM_VREG_ID_PM8058_L15),
4008 RPM_VREG(RPM_VREG_ID_PM8058_L16),
4009 RPM_VREG(RPM_VREG_ID_PM8058_L17),
4010 RPM_VREG(RPM_VREG_ID_PM8058_L18),
4011 RPM_VREG(RPM_VREG_ID_PM8058_L19),
4012 RPM_VREG(RPM_VREG_ID_PM8058_L20),
4013 RPM_VREG(RPM_VREG_ID_PM8058_L21),
4014 RPM_VREG(RPM_VREG_ID_PM8058_L22),
4015 RPM_VREG(RPM_VREG_ID_PM8058_L23),
4016 RPM_VREG(RPM_VREG_ID_PM8058_L24),
4017 RPM_VREG(RPM_VREG_ID_PM8058_L25),
4018 RPM_VREG(RPM_VREG_ID_PM8058_S0),
4019 RPM_VREG(RPM_VREG_ID_PM8058_S1),
4020 RPM_VREG(RPM_VREG_ID_PM8058_S2),
4021 RPM_VREG(RPM_VREG_ID_PM8058_S3),
4022 RPM_VREG(RPM_VREG_ID_PM8058_S4),
4023 RPM_VREG(RPM_VREG_ID_PM8058_LVS0),
4024 RPM_VREG(RPM_VREG_ID_PM8058_LVS1),
4025 RPM_VREG(RPM_VREG_ID_PM8058_NCP),
4026 RPM_VREG(RPM_VREG_ID_PM8901_L0),
4027 RPM_VREG(RPM_VREG_ID_PM8901_L1),
4028 RPM_VREG(RPM_VREG_ID_PM8901_L2),
4029 RPM_VREG(RPM_VREG_ID_PM8901_L3),
4030 RPM_VREG(RPM_VREG_ID_PM8901_L4),
4031 RPM_VREG(RPM_VREG_ID_PM8901_L5),
4032 RPM_VREG(RPM_VREG_ID_PM8901_L6),
4033 RPM_VREG(RPM_VREG_ID_PM8901_S2),
4034 RPM_VREG(RPM_VREG_ID_PM8901_S3),
4035 RPM_VREG(RPM_VREG_ID_PM8901_S4),
4036 RPM_VREG(RPM_VREG_ID_PM8901_LVS0),
4037 RPM_VREG(RPM_VREG_ID_PM8901_LVS1),
4038 RPM_VREG(RPM_VREG_ID_PM8901_LVS2),
4039 RPM_VREG(RPM_VREG_ID_PM8901_LVS3),
4040 RPM_VREG(RPM_VREG_ID_PM8901_MVS0),
4041};
4042
4043static struct platform_device *early_regulators[] __initdata = {
4044 &msm_device_saw_s0,
4045 &msm_device_saw_s1,
4046#ifdef CONFIG_PMIC8058
4047 &rpm_vreg_device[RPM_VREG_ID_PM8058_S0],
4048 &rpm_vreg_device[RPM_VREG_ID_PM8058_S1],
4049#endif
4050};
4051
4052static struct platform_device *early_devices[] __initdata = {
4053#ifdef CONFIG_MSM_BUS_SCALING
4054 &msm_bus_apps_fabric,
4055 &msm_bus_sys_fabric,
4056 &msm_bus_mm_fabric,
4057 &msm_bus_sys_fpb,
4058 &msm_bus_cpss_fpb,
4059#endif
4060 &msm_device_dmov_adm0,
4061 &msm_device_dmov_adm1,
4062};
4063
4064#if (defined(CONFIG_MARIMBA_CORE)) && \
4065 (defined(CONFIG_MSM_BT_POWER) || defined(CONFIG_MSM_BT_POWER_MODULE))
4066
4067static int bluetooth_power(int);
4068static struct platform_device msm_bt_power_device = {
4069 .name = "bt_power",
4070 .id = -1,
4071 .dev = {
4072 .platform_data = &bluetooth_power,
4073 },
4074};
4075#endif
4076
4077static struct platform_device msm_tsens_device = {
4078 .name = "tsens-tm",
4079 .id = -1,
4080};
4081
4082static struct platform_device *rumi_sim_devices[] __initdata = {
4083 &smc91x_device,
4084 &msm_device_uart_dm12,
4085#ifdef CONFIG_I2C_QUP
4086 &msm_gsbi3_qup_i2c_device,
4087 &msm_gsbi4_qup_i2c_device,
4088 &msm_gsbi7_qup_i2c_device,
4089 &msm_gsbi8_qup_i2c_device,
4090 &msm_gsbi9_qup_i2c_device,
4091 &msm_gsbi12_qup_i2c_device,
4092#endif
4093#ifdef CONFIG_I2C_SSBI
4094 &msm_device_ssbi1,
4095 &msm_device_ssbi2,
4096 &msm_device_ssbi3,
4097#endif
4098#ifdef CONFIG_ANDROID_PMEM
4099 &android_pmem_device,
4100 &android_pmem_adsp_device,
4101 &android_pmem_audio_device,
4102 &android_pmem_smipool_device,
4103#endif
4104#ifdef CONFIG_MSM_ROTATOR
4105 &msm_rotator_device,
4106#endif
4107 &msm_fb_device,
4108 &msm_kgsl_3d0,
4109 &msm_kgsl_2d0,
4110 &msm_kgsl_2d1,
4111 &lcdc_samsung_panel_device,
4112#ifdef CONFIG_FB_MSM_HDMI_MSM_PANEL
4113 &hdmi_msm_device,
4114#endif /* CONFIG_FB_MSM_HDMI_MSM_PANEL */
4115#ifdef CONFIG_MSM_CAMERA
4116#ifdef CONFIG_MT9E013
4117 &msm_camera_sensor_mt9e013,
4118#endif
4119#ifdef CONFIG_IMX074
4120 &msm_camera_sensor_imx074,
4121#endif
Jilai Wang971f97f2011-07-13 14:25:25 -04004122#ifdef CONFIG_VX6953
4123 &msm_camera_sensor_vx6953,
4124#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004125#ifdef CONFIG_WEBCAM_OV7692
4126 &msm_camera_sensor_webcam_ov7692,
4127#endif
4128#ifdef CONFIG_WEBCAM_OV9726
4129 &msm_camera_sensor_webcam_ov9726,
4130#endif
4131#ifdef CONFIG_QS_S5K4E1
4132 &msm_camera_sensor_qs_s5k4e1,
4133#endif
4134#endif
4135#ifdef CONFIG_MSM_GEMINI
4136 &msm_gemini_device,
4137#endif
4138#ifdef CONFIG_MSM_VPE
4139 &msm_vpe_device,
4140#endif
4141 &msm_device_vidc,
4142};
4143
4144#if defined(CONFIG_GPIO_SX150X) || defined(CONFIG_GPIO_SX150X_MODULE)
4145enum {
4146 SX150X_CORE,
4147 SX150X_DOCKING,
4148 SX150X_SURF,
4149 SX150X_LEFT_FHA,
4150 SX150X_RIGHT_FHA,
4151 SX150X_SOUTH,
4152 SX150X_NORTH,
4153 SX150X_CORE_FLUID,
4154};
4155
4156static struct sx150x_platform_data sx150x_data[] __initdata = {
4157 [SX150X_CORE] = {
4158 .gpio_base = GPIO_CORE_EXPANDER_BASE,
4159 .oscio_is_gpo = false,
4160 .io_pullup_ena = 0x0c08,
4161 .io_pulldn_ena = 0x4060,
4162 .io_open_drain_ena = 0x000c,
4163 .io_polarity = 0,
4164 .irq_summary = -1, /* see fixup_i2c_configs() */
4165 .irq_base = GPIO_EXPANDER_IRQ_BASE,
4166 },
4167 [SX150X_DOCKING] = {
4168 .gpio_base = GPIO_DOCKING_EXPANDER_BASE,
4169 .oscio_is_gpo = false,
4170 .io_pullup_ena = 0x5e06,
4171 .io_pulldn_ena = 0x81b8,
4172 .io_open_drain_ena = 0,
4173 .io_polarity = 0,
4174 .irq_summary = PM8058_GPIO_IRQ(PM8058_IRQ_BASE,
4175 UI_INT2_N),
4176 .irq_base = GPIO_EXPANDER_IRQ_BASE +
4177 GPIO_DOCKING_EXPANDER_BASE -
4178 GPIO_EXPANDER_GPIO_BASE,
4179 },
4180 [SX150X_SURF] = {
4181 .gpio_base = GPIO_SURF_EXPANDER_BASE,
4182 .oscio_is_gpo = false,
4183 .io_pullup_ena = 0,
4184 .io_pulldn_ena = 0,
4185 .io_open_drain_ena = 0,
4186 .io_polarity = 0,
4187 .irq_summary = PM8058_GPIO_IRQ(PM8058_IRQ_BASE,
4188 UI_INT1_N),
4189 .irq_base = GPIO_EXPANDER_IRQ_BASE +
4190 GPIO_SURF_EXPANDER_BASE -
4191 GPIO_EXPANDER_GPIO_BASE,
4192 },
4193 [SX150X_LEFT_FHA] = {
4194 .gpio_base = GPIO_LEFT_KB_EXPANDER_BASE,
4195 .oscio_is_gpo = false,
4196 .io_pullup_ena = 0,
4197 .io_pulldn_ena = 0x40,
4198 .io_open_drain_ena = 0,
4199 .io_polarity = 0,
4200 .irq_summary = PM8058_GPIO_IRQ(PM8058_IRQ_BASE,
4201 UI_INT3_N),
4202 .irq_base = GPIO_EXPANDER_IRQ_BASE +
4203 GPIO_LEFT_KB_EXPANDER_BASE -
4204 GPIO_EXPANDER_GPIO_BASE,
4205 },
4206 [SX150X_RIGHT_FHA] = {
4207 .gpio_base = GPIO_RIGHT_KB_EXPANDER_BASE,
4208 .oscio_is_gpo = true,
4209 .io_pullup_ena = 0,
4210 .io_pulldn_ena = 0,
4211 .io_open_drain_ena = 0,
4212 .io_polarity = 0,
4213 .irq_summary = PM8058_GPIO_IRQ(PM8058_IRQ_BASE,
4214 UI_INT3_N),
4215 .irq_base = GPIO_EXPANDER_IRQ_BASE +
4216 GPIO_RIGHT_KB_EXPANDER_BASE -
4217 GPIO_EXPANDER_GPIO_BASE,
4218 },
4219 [SX150X_SOUTH] = {
4220 .gpio_base = GPIO_SOUTH_EXPANDER_BASE,
4221 .irq_base = GPIO_EXPANDER_IRQ_BASE +
4222 GPIO_SOUTH_EXPANDER_BASE -
4223 GPIO_EXPANDER_GPIO_BASE,
4224 .irq_summary = PM8058_GPIO_IRQ(PM8058_IRQ_BASE, UI_INT3_N),
4225 },
4226 [SX150X_NORTH] = {
4227 .gpio_base = GPIO_NORTH_EXPANDER_BASE,
4228 .irq_base = GPIO_EXPANDER_IRQ_BASE +
4229 GPIO_NORTH_EXPANDER_BASE -
4230 GPIO_EXPANDER_GPIO_BASE,
4231 .irq_summary = PM8058_GPIO_IRQ(PM8058_IRQ_BASE, UI_INT3_N),
4232 .oscio_is_gpo = true,
4233 .io_open_drain_ena = 0x30,
4234 },
4235 [SX150X_CORE_FLUID] = {
4236 .gpio_base = GPIO_CORE_EXPANDER_BASE,
4237 .oscio_is_gpo = false,
4238 .io_pullup_ena = 0x0408,
4239 .io_pulldn_ena = 0x4060,
4240 .io_open_drain_ena = 0x0008,
4241 .io_polarity = 0,
4242 .irq_summary = -1, /* see fixup_i2c_configs() */
4243 .irq_base = GPIO_EXPANDER_IRQ_BASE,
4244 },
4245};
4246
4247#ifdef CONFIG_SENSORS_MSM_ADC
4248/* Configuration of EPM expander is done when client
4249 * request an adc read
4250 */
4251static struct sx150x_platform_data sx150x_epmdata = {
4252 .gpio_base = GPIO_EPM_EXPANDER_BASE,
4253 .irq_base = GPIO_EXPANDER_IRQ_BASE +
4254 GPIO_EPM_EXPANDER_BASE -
4255 GPIO_EXPANDER_GPIO_BASE,
4256 .irq_summary = -1,
4257};
4258#endif
4259
4260/* sx150x_low_power_cfg
4261 *
4262 * This data and init function are used to put unused gpio-expander output
4263 * lines into their low-power states at boot. The init
4264 * function must be deferred until a later init stage because the i2c
4265 * gpio expander drivers do not probe until after they are registered
4266 * (see register_i2c_devices) and the work-queues for those registrations
4267 * are processed. Because these lines are unused, there is no risk of
4268 * competing with a device driver for the gpio.
4269 *
4270 * gpio lines whose low-power states are input are naturally in their low-
4271 * power configurations once probed, see the platform data structures above.
4272 */
4273struct sx150x_low_power_cfg {
4274 unsigned gpio;
4275 unsigned val;
4276};
4277
4278static struct sx150x_low_power_cfg
4279common_sx150x_lp_cfgs[] __initdata = {
4280 {GPIO_WLAN_DEEP_SLEEP_N, 0},
4281 {GPIO_EXT_GPS_LNA_EN, 0},
4282 {GPIO_MSM_WAKES_BT, 0},
4283 {GPIO_USB_UICC_EN, 0},
4284 {GPIO_BATT_GAUGE_EN, 0},
4285};
4286
4287static struct sx150x_low_power_cfg
4288surf_ffa_sx150x_lp_cfgs[] __initdata = {
4289 {GPIO_MIPI_DSI_RST_N, 0},
4290 {GPIO_DONGLE_PWR_EN, 0},
4291 {GPIO_CAP_TS_SLEEP, 1},
4292 {GPIO_WEB_CAMIF_RESET_N, 0},
4293};
4294
4295static void __init
4296cfg_gpio_low_power(struct sx150x_low_power_cfg *cfgs, unsigned nelems)
4297{
4298 unsigned n;
4299 int rc;
4300
4301 for (n = 0; n < nelems; ++n) {
4302 rc = gpio_request(cfgs[n].gpio, NULL);
4303 if (!rc) {
4304 rc = gpio_direction_output(cfgs[n].gpio, cfgs[n].val);
4305 gpio_free(cfgs[n].gpio);
4306 }
4307
4308 if (rc) {
4309 printk(KERN_NOTICE "%s: failed to sleep gpio %d: %d\n",
4310 __func__, cfgs[n].gpio, rc);
4311 }
Steve Muckle9161d302010-02-11 11:50:40 -08004312 }
Steve Mucklea55df6e2010-01-07 12:43:24 -08004313}
4314
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004315static int __init cfg_sx150xs_low_power(void)
Steve Mucklea55df6e2010-01-07 12:43:24 -08004316{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004317 cfg_gpio_low_power(common_sx150x_lp_cfgs,
4318 ARRAY_SIZE(common_sx150x_lp_cfgs));
4319 if (!machine_is_msm8x60_fluid())
4320 cfg_gpio_low_power(surf_ffa_sx150x_lp_cfgs,
4321 ARRAY_SIZE(surf_ffa_sx150x_lp_cfgs));
4322 return 0;
4323}
4324module_init(cfg_sx150xs_low_power);
4325
4326#ifdef CONFIG_I2C
4327static struct i2c_board_info core_expander_i2c_info[] __initdata = {
4328 {
4329 I2C_BOARD_INFO("sx1509q", 0x3e),
4330 .platform_data = &sx150x_data[SX150X_CORE]
4331 },
4332};
4333
4334static struct i2c_board_info docking_expander_i2c_info[] __initdata = {
4335 {
4336 I2C_BOARD_INFO("sx1509q", 0x3f),
4337 .platform_data = &sx150x_data[SX150X_DOCKING]
4338 },
4339};
4340
4341static struct i2c_board_info surf_expanders_i2c_info[] __initdata = {
4342 {
4343 I2C_BOARD_INFO("sx1509q", 0x70),
4344 .platform_data = &sx150x_data[SX150X_SURF]
4345 }
4346};
4347
4348static struct i2c_board_info fha_expanders_i2c_info[] __initdata = {
4349 {
4350 I2C_BOARD_INFO("sx1508q", 0x21),
4351 .platform_data = &sx150x_data[SX150X_LEFT_FHA]
4352 },
4353 {
4354 I2C_BOARD_INFO("sx1508q", 0x22),
4355 .platform_data = &sx150x_data[SX150X_RIGHT_FHA]
4356 }
4357};
4358
4359static struct i2c_board_info fluid_expanders_i2c_info[] __initdata = {
4360 {
4361 I2C_BOARD_INFO("sx1508q", 0x23),
4362 .platform_data = &sx150x_data[SX150X_SOUTH]
4363 },
4364 {
4365 I2C_BOARD_INFO("sx1508q", 0x20),
4366 .platform_data = &sx150x_data[SX150X_NORTH]
4367 }
4368};
4369
4370static struct i2c_board_info fluid_core_expander_i2c_info[] __initdata = {
4371 {
4372 I2C_BOARD_INFO("sx1509q", 0x3e),
4373 .platform_data = &sx150x_data[SX150X_CORE_FLUID]
4374 },
4375};
4376
4377#ifdef CONFIG_SENSORS_MSM_ADC
4378static struct i2c_board_info fluid_expanders_i2c_epm_info[] = {
4379 {
4380 I2C_BOARD_INFO("sx1509q", 0x3e),
4381 .platform_data = &sx150x_epmdata
4382 },
4383};
4384#endif
4385#endif
4386#endif
4387
4388#ifdef CONFIG_SENSORS_MSM_ADC
4389static struct resource resources_adc[] = {
4390 {
4391 .start = PM8058_ADC_IRQ(PM8058_IRQ_BASE),
4392 .end = PM8058_ADC_IRQ(PM8058_IRQ_BASE),
4393 .flags = IORESOURCE_IRQ,
4394 },
4395};
4396
4397static struct adc_access_fn xoadc_fn = {
4398 pm8058_xoadc_select_chan_and_start_conv,
4399 pm8058_xoadc_read_adc_code,
4400 pm8058_xoadc_get_properties,
4401 pm8058_xoadc_slot_request,
4402 pm8058_xoadc_restore_slot,
4403 pm8058_xoadc_calibrate,
4404};
4405
4406#if defined(CONFIG_I2C) && \
4407 (defined(CONFIG_GPIO_SX150X) || defined(CONFIG_GPIO_SX150X_MODULE))
4408static struct regulator *vreg_adc_epm1;
4409
4410static struct i2c_client *epm_expander_i2c_register_board(void)
4411
4412{
4413 struct i2c_adapter *i2c_adap;
4414 struct i2c_client *client = NULL;
4415 i2c_adap = i2c_get_adapter(0x0);
4416
4417 if (i2c_adap == NULL)
4418 printk(KERN_ERR "\nepm_expander_i2c_adapter is NULL\n");
4419
4420 if (i2c_adap != NULL)
4421 client = i2c_new_device(i2c_adap,
4422 &fluid_expanders_i2c_epm_info[0]);
4423 return client;
4424
4425}
4426
4427static unsigned int msm_adc_gpio_configure_expander_enable(void)
4428{
4429 int rc = 0;
4430 static struct i2c_client *epm_i2c_client;
4431
4432 printk(KERN_DEBUG "Enter msm_adc_gpio_configure_expander_enable\n");
4433
4434 vreg_adc_epm1 = regulator_get(NULL, "8058_s3");
4435
4436 if (IS_ERR(vreg_adc_epm1)) {
4437 printk(KERN_ERR "%s: Unable to get 8058_s3\n", __func__);
4438 return 0;
4439 }
4440
4441 rc = regulator_set_voltage(vreg_adc_epm1, 1800000, 1800000);
4442 if (rc)
4443 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable: "
4444 "regulator set voltage failed\n");
4445
4446 rc = regulator_enable(vreg_adc_epm1);
4447 if (rc) {
4448 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable: "
4449 "Error while enabling regulator for epm s3 %d\n", rc);
4450 return rc;
4451 }
4452
4453 printk(KERN_DEBUG "msm_adc_gpio_configure_expander_enable: Start"
4454 " setting the value of the EPM 3.3, 5v and lvlsft\n");
4455
4456 msleep(1000);
4457
4458 rc = gpio_request(GPIO_EPM_5V_BOOST_EN, "boost_epm_5v");
4459 if (!rc) {
4460 printk(KERN_DEBUG "msm_adc_gpio_configure_expander_enable: "
4461 "Configure 5v boost\n");
4462 gpio_direction_output(GPIO_EPM_5V_BOOST_EN, 1);
4463 } else {
4464 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable: "
4465 "Error for epm 5v boost en\n");
4466 goto exit_vreg_epm;
4467 }
4468
4469 msleep(500);
4470
4471 rc = gpio_request(GPIO_EPM_3_3V_EN, "epm_3_3v");
4472 if (!rc) {
4473 gpio_direction_output(GPIO_EPM_3_3V_EN, 1);
4474 printk(KERN_DEBUG "msm_adc_gpio_configure_expander_enable: "
4475 "Configure epm 3.3v\n");
4476 } else {
4477 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable: "
4478 "Error for gpio 3.3ven\n");
4479 goto exit_vreg_epm;
4480 }
4481 msleep(500);
4482
4483 printk(KERN_DEBUG "msm_adc_gpio_configure_expander_enable: "
4484 "Trying to request EPM LVLSFT_EN\n");
4485 rc = gpio_request(GPIO_EPM_LVLSFT_EN, "lvsft_en");
4486 if (!rc) {
4487 gpio_direction_output(GPIO_EPM_LVLSFT_EN, 1);
4488 printk(KERN_DEBUG "msm_adc_gpio_configure_expander_enable: "
4489 "Configure the lvlsft\n");
4490 } else {
4491 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable: "
4492 "Error for epm lvlsft_en\n");
4493 goto exit_vreg_epm;
4494 }
4495
4496 msleep(500);
4497
4498 if (!epm_i2c_client)
4499 epm_i2c_client = epm_expander_i2c_register_board();
4500
4501 rc = gpio_request(GPIO_PWR_MON_ENABLE, "pwr_mon_enable");
4502 if (!rc)
4503 rc = gpio_direction_output(GPIO_PWR_MON_ENABLE, 1);
4504 if (rc) {
4505 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable"
4506 ": GPIO PWR MON Enable issue\n");
4507 goto exit_vreg_epm;
4508 }
4509
4510 msleep(1000);
4511
4512 rc = gpio_request(GPIO_ADC1_PWDN_N, "adc1_pwdn");
4513 if (!rc) {
4514 rc = gpio_direction_output(GPIO_ADC1_PWDN_N, 1);
4515 if (rc) {
4516 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable"
4517 ": ADC1_PWDN error direction out\n");
4518 goto exit_vreg_epm;
4519 }
4520 }
4521
4522 msleep(100);
4523
4524 rc = gpio_request(GPIO_ADC2_PWDN_N, "adc2_pwdn");
4525 if (!rc) {
4526 rc = gpio_direction_output(GPIO_ADC2_PWDN_N, 1);
4527 if (rc) {
4528 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable"
4529 ": ADC2_PWD error direction out\n");
4530 goto exit_vreg_epm;
4531 }
4532 }
4533
4534 msleep(1000);
4535
4536 rc = gpio_request(GPIO_PWR_MON_START, "pwr_mon_start");
4537 if (!rc) {
4538 rc = gpio_direction_output(GPIO_PWR_MON_START, 0);
4539 if (rc) {
4540 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable"
4541 "Gpio request problem %d\n", rc);
4542 goto exit_vreg_epm;
4543 }
4544 }
4545
4546 rc = gpio_request(GPIO_EPM_SPI_ADC1_CS_N, "spi_adc1_cs");
4547 if (!rc) {
4548 rc = gpio_direction_output(GPIO_EPM_SPI_ADC1_CS_N, 0);
4549 if (rc) {
4550 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable"
4551 ": EPM_SPI_ADC1_CS_N error\n");
4552 goto exit_vreg_epm;
4553 }
4554 }
4555
4556 rc = gpio_request(GPIO_EPM_SPI_ADC2_CS_N, "spi_adc2_cs");
4557 if (!rc) {
4558 rc = gpio_direction_output(GPIO_EPM_SPI_ADC2_CS_N, 0);
4559 if (rc) {
4560 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable"
4561 ": EPM_SPI_ADC2_Cs_N error\n");
4562 goto exit_vreg_epm;
4563 }
4564 }
4565
4566 printk(KERN_DEBUG "msm_adc_gpio_configure_expander_enable: Set "
4567 "the power monitor reset for epm\n");
4568
4569 rc = gpio_request(GPIO_PWR_MON_RESET_N, "pwr_mon_reset_n");
4570 if (!rc) {
4571 gpio_direction_output(GPIO_PWR_MON_RESET_N, 0);
4572 if (rc) {
4573 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable"
4574 ": Error in the power mon reset\n");
4575 goto exit_vreg_epm;
4576 }
4577 }
4578
4579 msleep(1000);
4580
4581 gpio_set_value_cansleep(GPIO_PWR_MON_RESET_N, 1);
4582
4583 msleep(500);
4584
4585 gpio_set_value_cansleep(GPIO_EPM_SPI_ADC1_CS_N, 1);
4586
4587 gpio_set_value_cansleep(GPIO_EPM_SPI_ADC2_CS_N, 1);
4588
4589 return rc;
4590
4591exit_vreg_epm:
4592 regulator_disable(vreg_adc_epm1);
4593
4594 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable: Exit."
4595 " rc = %d.\n", rc);
4596 return rc;
4597};
4598
4599static unsigned int msm_adc_gpio_configure_expander_disable(void)
4600{
4601 int rc = 0;
4602
4603 gpio_set_value_cansleep(GPIO_PWR_MON_RESET_N, 0);
4604 gpio_free(GPIO_PWR_MON_RESET_N);
4605
4606 gpio_set_value_cansleep(GPIO_EPM_SPI_ADC1_CS_N, 0);
4607 gpio_free(GPIO_EPM_SPI_ADC1_CS_N);
4608
4609 gpio_set_value_cansleep(GPIO_EPM_SPI_ADC2_CS_N, 0);
4610 gpio_free(GPIO_EPM_SPI_ADC2_CS_N);
4611
4612 gpio_set_value_cansleep(GPIO_PWR_MON_START, 0);
4613 gpio_free(GPIO_PWR_MON_START);
4614
4615 gpio_direction_output(GPIO_ADC1_PWDN_N, 0);
4616 gpio_free(GPIO_ADC1_PWDN_N);
4617
4618 gpio_direction_output(GPIO_ADC2_PWDN_N, 0);
4619 gpio_free(GPIO_ADC2_PWDN_N);
4620
4621 gpio_set_value_cansleep(GPIO_PWR_MON_ENABLE, 0);
4622 gpio_free(GPIO_PWR_MON_ENABLE);
4623
4624 gpio_set_value_cansleep(GPIO_EPM_LVLSFT_EN, 0);
4625 gpio_free(GPIO_EPM_LVLSFT_EN);
4626
4627 gpio_set_value_cansleep(GPIO_EPM_5V_BOOST_EN, 0);
4628 gpio_free(GPIO_EPM_5V_BOOST_EN);
4629
4630 gpio_set_value_cansleep(GPIO_EPM_3_3V_EN, 0);
4631 gpio_free(GPIO_EPM_3_3V_EN);
4632
4633 rc = regulator_disable(vreg_adc_epm1);
4634 if (rc)
4635 printk(KERN_DEBUG "msm_adc_gpio_configure_expander_disable: "
4636 "Error while enabling regulator for epm s3 %d\n", rc);
4637 regulator_put(vreg_adc_epm1);
4638
4639 printk(KERN_DEBUG "Exi msm_adc_gpio_configure_expander_disable\n");
4640 return rc;
4641};
4642
4643unsigned int msm_adc_gpio_expander_enable(int cs_enable)
4644{
4645 int rc = 0;
4646
4647 printk(KERN_DEBUG "msm_adc_gpio_expander_enable: cs_enable = %d",
4648 cs_enable);
4649
4650 if (cs_enable < 16) {
4651 gpio_set_value_cansleep(GPIO_EPM_SPI_ADC1_CS_N, 0);
4652 gpio_set_value_cansleep(GPIO_EPM_SPI_ADC2_CS_N, 1);
4653 } else {
4654 gpio_set_value_cansleep(GPIO_EPM_SPI_ADC2_CS_N, 0);
4655 gpio_set_value_cansleep(GPIO_EPM_SPI_ADC1_CS_N, 1);
4656 }
4657 return rc;
4658};
4659
4660unsigned int msm_adc_gpio_expander_disable(int cs_disable)
4661{
4662 int rc = 0;
4663
4664 printk(KERN_DEBUG "Enter msm_adc_gpio_expander_disable.\n");
4665
4666 gpio_set_value_cansleep(GPIO_EPM_SPI_ADC1_CS_N, 1);
4667
4668 gpio_set_value_cansleep(GPIO_EPM_SPI_ADC2_CS_N, 1);
4669
4670 return rc;
4671};
4672#endif
4673
4674static struct msm_adc_channels msm_adc_channels_data[] = {
4675 {"vbatt", CHANNEL_ADC_VBATT, 0, &xoadc_fn, CHAN_PATH_TYPE2,
4676 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE3, scale_default},
4677 {"vcoin", CHANNEL_ADC_VCOIN, 0, &xoadc_fn, CHAN_PATH_TYPE1,
4678 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE2, scale_default},
4679 {"vcharger_channel", CHANNEL_ADC_VCHG, 0, &xoadc_fn, CHAN_PATH_TYPE3,
4680 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE4, scale_default},
4681 {"charger_current_monitor", CHANNEL_ADC_CHG_MONITOR, 0, &xoadc_fn,
4682 CHAN_PATH_TYPE4,
4683 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE1, scale_default},
4684 {"vph_pwr", CHANNEL_ADC_VPH_PWR, 0, &xoadc_fn, CHAN_PATH_TYPE5,
4685 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE3, scale_default},
4686 {"usb_vbus", CHANNEL_ADC_USB_VBUS, 0, &xoadc_fn, CHAN_PATH_TYPE11,
4687 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE3, scale_default},
4688 {"pmic_therm", CHANNEL_ADC_DIE_TEMP, 0, &xoadc_fn, CHAN_PATH_TYPE12,
4689 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE1, scale_pmic_therm},
4690 {"pmic_therm_4K", CHANNEL_ADC_DIE_TEMP_4K, 0, &xoadc_fn,
4691 CHAN_PATH_TYPE12,
4692 ADC_CONFIG_TYPE1, ADC_CALIB_CONFIG_TYPE7, scale_pmic_therm},
4693 {"xo_therm", CHANNEL_ADC_XOTHERM, 0, &xoadc_fn, CHAN_PATH_TYPE_NONE,
4694 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE5, tdkntcgtherm},
4695 {"xo_therm_4K", CHANNEL_ADC_XOTHERM_4K, 0, &xoadc_fn,
4696 CHAN_PATH_TYPE_NONE,
4697 ADC_CONFIG_TYPE1, ADC_CALIB_CONFIG_TYPE6, tdkntcgtherm},
4698 {"hdset_detect", CHANNEL_ADC_HDSET, 0, &xoadc_fn, CHAN_PATH_TYPE6,
4699 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE1, scale_default},
4700 {"chg_batt_amon", CHANNEL_ADC_BATT_AMON, 0, &xoadc_fn, CHAN_PATH_TYPE10,
4701 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE1,
4702 scale_xtern_chgr_cur},
4703 {"msm_therm", CHANNEL_ADC_MSM_THERM, 0, &xoadc_fn, CHAN_PATH_TYPE8,
4704 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE2, scale_msm_therm},
4705 {"batt_therm", CHANNEL_ADC_BATT_THERM, 0, &xoadc_fn, CHAN_PATH_TYPE7,
4706 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE2, scale_batt_therm},
4707 {"batt_id", CHANNEL_ADC_BATT_ID, 0, &xoadc_fn, CHAN_PATH_TYPE9,
4708 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE2, scale_default},
4709 {"ref_625mv", CHANNEL_ADC_625_REF, 0, &xoadc_fn, CHAN_PATH_TYPE15,
4710 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE2, scale_default},
4711 {"ref_1250mv", CHANNEL_ADC_1250_REF, 0, &xoadc_fn, CHAN_PATH_TYPE13,
4712 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE2, scale_default},
4713 {"ref_325mv", CHANNEL_ADC_325_REF, 0, &xoadc_fn, CHAN_PATH_TYPE14,
4714 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE2, scale_default},
4715};
4716
4717static char *msm_adc_fluid_device_names[] = {
4718 "ADS_ADC1",
4719 "ADS_ADC2",
4720};
4721
4722static struct msm_adc_platform_data msm_adc_pdata = {
4723 .channel = msm_adc_channels_data,
4724 .num_chan_supported = ARRAY_SIZE(msm_adc_channels_data),
4725#if defined(CONFIG_I2C) && \
4726 (defined(CONFIG_GPIO_SX150X) || defined(CONFIG_GPIO_SX150X_MODULE))
4727 .adc_gpio_enable = msm_adc_gpio_expander_enable,
4728 .adc_gpio_disable = msm_adc_gpio_expander_disable,
4729 .adc_fluid_enable = msm_adc_gpio_configure_expander_enable,
4730 .adc_fluid_disable = msm_adc_gpio_configure_expander_disable,
4731#endif
4732};
4733
4734static struct platform_device msm_adc_device = {
4735 .name = "msm_adc",
4736 .id = -1,
4737 .dev = {
4738 .platform_data = &msm_adc_pdata,
4739 },
4740};
4741
4742static void pmic8058_xoadc_mpp_config(void)
4743{
4744 int rc;
4745
4746 rc = pm8901_mpp_config_digital_out(XOADC_MPP_4,
4747 PM8901_MPP_DIG_LEVEL_S4, PM_MPP_DOUT_CTL_LOW);
4748 if (rc)
4749 pr_err("%s: Config mpp4 on pmic 8901 failed\n", __func__);
4750
4751 rc = pm8058_mpp_config_analog_input(XOADC_MPP_3,
4752 PM_MPP_AIN_AMUX_CH5, PM_MPP_AOUT_CTL_DISABLE);
4753 if (rc)
4754 pr_err("%s: Config mpp3 on pmic 8058 failed\n", __func__);
4755
4756 rc = pm8058_mpp_config_analog_input(XOADC_MPP_5,
4757 PM_MPP_AIN_AMUX_CH9, PM_MPP_AOUT_CTL_DISABLE);
4758 if (rc)
4759 pr_err("%s: Config mpp5 on pmic 8058 failed\n", __func__);
4760
4761 rc = pm8058_mpp_config_analog_input(XOADC_MPP_7,
4762 PM_MPP_AIN_AMUX_CH6, PM_MPP_AOUT_CTL_DISABLE);
4763 if (rc)
4764 pr_err("%s: Config mpp7 on pmic 8058 failed\n", __func__);
4765
4766 rc = pm8058_mpp_config_analog_input(XOADC_MPP_8,
4767 PM_MPP_AIN_AMUX_CH8, PM_MPP_AOUT_CTL_DISABLE);
4768 if (rc)
4769 pr_err("%s: Config mpp8 on pmic 8058 failed\n", __func__);
4770
4771 rc = pm8058_mpp_config_analog_input(XOADC_MPP_10,
4772 PM_MPP_AIN_AMUX_CH7, PM_MPP_AOUT_CTL_DISABLE);
4773 if (rc)
4774 pr_err("%s: Config mpp10 on pmic 8058 failed\n", __func__);
4775}
4776
4777static struct regulator *vreg_ldo18_adc;
4778
4779static int pmic8058_xoadc_vreg_config(int on)
4780{
4781 int rc;
4782
4783 if (on) {
4784 rc = regulator_enable(vreg_ldo18_adc);
4785 if (rc)
4786 pr_err("%s: Enable of regulator ldo18_adc "
4787 "failed\n", __func__);
4788 } else {
4789 rc = regulator_disable(vreg_ldo18_adc);
4790 if (rc)
4791 pr_err("%s: Disable of regulator ldo18_adc "
4792 "failed\n", __func__);
4793 }
4794
4795 return rc;
4796}
4797
4798static int pmic8058_xoadc_vreg_setup(void)
4799{
4800 int rc;
4801
4802 vreg_ldo18_adc = regulator_get(NULL, "8058_l18");
4803 if (IS_ERR(vreg_ldo18_adc)) {
4804 printk(KERN_ERR "%s: vreg get failed (%ld)\n",
4805 __func__, PTR_ERR(vreg_ldo18_adc));
4806 rc = PTR_ERR(vreg_ldo18_adc);
4807 goto fail;
4808 }
4809
4810 rc = regulator_set_voltage(vreg_ldo18_adc, 2200000, 2200000);
4811 if (rc) {
4812 pr_err("%s: unable to set ldo18 voltage to 2.2V\n", __func__);
4813 goto fail;
4814 }
4815
4816 return rc;
4817fail:
4818 regulator_put(vreg_ldo18_adc);
4819 return rc;
4820}
4821
4822static void pmic8058_xoadc_vreg_shutdown(void)
4823{
4824 regulator_put(vreg_ldo18_adc);
4825}
4826
4827/* usec. For this ADC,
4828 * this time represents clk rate @ txco w/ 1024 decimation ratio.
4829 * Each channel has different configuration, thus at the time of starting
4830 * the conversion, xoadc will return actual conversion time
4831 * */
4832static struct adc_properties pm8058_xoadc_data = {
4833 .adc_reference = 2200, /* milli-voltage for this adc */
4834 .bitresolution = 15,
4835 .bipolar = 0,
4836 .conversiontime = 54,
4837};
4838
4839static struct xoadc_platform_data xoadc_pdata = {
4840 .xoadc_prop = &pm8058_xoadc_data,
4841 .xoadc_mpp_config = pmic8058_xoadc_mpp_config,
4842 .xoadc_vreg_set = pmic8058_xoadc_vreg_config,
4843 .xoadc_num = XOADC_PMIC_0,
4844 .xoadc_vreg_setup = pmic8058_xoadc_vreg_setup,
4845 .xoadc_vreg_shutdown = pmic8058_xoadc_vreg_shutdown,
4846};
4847#endif
4848
4849#ifdef CONFIG_MSM_SDIO_AL
4850
4851static unsigned mdm2ap_status = 140;
4852
4853static int configure_mdm2ap_status(int on)
4854{
4855 int ret = 0;
4856 if (on)
4857 ret = msm_gpiomux_get(mdm2ap_status);
4858 else
4859 ret = msm_gpiomux_put(mdm2ap_status);
4860
4861 if (ret)
4862 pr_err("%s: mdm2ap_status config failed, on = %d\n", __func__,
4863 on);
4864
4865 return ret;
4866}
4867
4868
4869static int get_mdm2ap_status(void)
4870{
4871 return gpio_get_value(mdm2ap_status);
4872}
4873
4874static struct sdio_al_platform_data sdio_al_pdata = {
4875 .config_mdm2ap_status = configure_mdm2ap_status,
4876 .get_mdm2ap_status = get_mdm2ap_status,
4877 .allow_sdioc_version_major_2 = 0,
Konstantin Dorfmanee2e3082011-08-16 15:12:01 +03004878 .peer_sdioc_version_minor = 0x0202,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004879 .peer_sdioc_version_major = 0x0004,
4880 .peer_sdioc_boot_version_minor = 0x0001,
4881 .peer_sdioc_boot_version_major = 0x0003
4882};
4883
4884struct platform_device msm_device_sdio_al = {
4885 .name = "msm_sdio_al",
4886 .id = -1,
4887 .dev = {
Maya Erez6862b142011-08-22 09:07:07 +03004888 .parent = &msm_charm_modem.dev,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004889 .platform_data = &sdio_al_pdata,
4890 },
4891};
4892
4893#endif /* CONFIG_MSM_SDIO_AL */
4894
Praveen Chidambaram043f4ce2011-08-02 09:37:59 -06004895static struct platform_device msm_rpm_device = {
4896 .name = "msm_rpm",
4897 .id = -1,
4898};
4899
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004900static struct platform_device *charm_devices[] __initdata = {
4901 &msm_charm_modem,
4902#ifdef CONFIG_MSM_SDIO_AL
4903 &msm_device_sdio_al,
4904#endif
Maya Erez6862b142011-08-22 09:07:07 +03004905#ifdef CONFIG_MSM_SDIO_AL
4906 &msm_device_sdio_al,
4907#endif
4908
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004909};
4910
4911static struct platform_device *surf_devices[] __initdata = {
4912 &msm_device_smd,
4913 &msm_device_uart_dm12,
4914#ifdef CONFIG_I2C_QUP
4915 &msm_gsbi3_qup_i2c_device,
4916 &msm_gsbi4_qup_i2c_device,
4917 &msm_gsbi7_qup_i2c_device,
4918 &msm_gsbi8_qup_i2c_device,
4919 &msm_gsbi9_qup_i2c_device,
4920 &msm_gsbi12_qup_i2c_device,
4921#endif
4922#ifdef CONFIG_SERIAL_MSM_HS
4923 &msm_device_uart_dm1,
4924#endif
4925#ifdef CONFIG_I2C_SSBI
4926 &msm_device_ssbi1,
4927 &msm_device_ssbi2,
4928 &msm_device_ssbi3,
4929#endif
4930#if defined(CONFIG_USB_PEHCI_HCD) || defined(CONFIG_USB_PEHCI_HCD_MODULE)
4931 &isp1763_device,
4932#endif
4933
4934 &asoc_msm_pcm,
4935 &asoc_msm_dai0,
4936 &asoc_msm_dai1,
4937#if defined (CONFIG_MSM_8x60_VOIP)
4938 &asoc_msm_mvs,
4939 &asoc_mvs_dai0,
4940 &asoc_mvs_dai1,
4941#endif
4942#if defined(CONFIG_USB_GADGET_MSM_72K) || defined(CONFIG_USB_EHCI_HCD)
4943 &msm_device_otg,
4944#endif
4945#ifdef CONFIG_USB_GADGET_MSM_72K
4946 &msm_device_gadget_peripheral,
4947#endif
4948#ifdef CONFIG_USB_G_ANDROID
4949 &android_usb_device,
4950#endif
4951#ifdef CONFIG_BATTERY_MSM
4952 &msm_batt_device,
4953#endif
4954#ifdef CONFIG_ANDROID_PMEM
4955 &android_pmem_device,
4956 &android_pmem_adsp_device,
4957 &android_pmem_audio_device,
4958 &android_pmem_smipool_device,
4959#endif
4960#ifdef CONFIG_MSM_ROTATOR
4961 &msm_rotator_device,
4962#endif
4963 &msm_fb_device,
4964 &msm_kgsl_3d0,
4965 &msm_kgsl_2d0,
4966 &msm_kgsl_2d1,
4967 &lcdc_samsung_panel_device,
Zhang Chang Ken3a8b8512011-08-04 18:41:39 -04004968#ifdef CONFIG_FB_MSM_LCDC_NT35582_WVGA
4969 &lcdc_nt35582_panel_device,
4970#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004971#ifdef CONFIG_FB_MSM_LCDC_SAMSUNG_OLED_PT
4972 &lcdc_samsung_oled_panel_device,
4973#endif
4974#ifdef CONFIG_FB_MSM_LCDC_AUO_WVGA
4975 &lcdc_auo_wvga_panel_device,
4976#endif
4977#ifdef CONFIG_FB_MSM_HDMI_MSM_PANEL
4978 &hdmi_msm_device,
4979#endif /* CONFIG_FB_MSM_HDMI_MSM_PANEL */
4980#ifdef CONFIG_FB_MSM_MIPI_DSI
4981 &mipi_dsi_toshiba_panel_device,
4982 &mipi_dsi_novatek_panel_device,
4983#endif
4984#ifdef CONFIG_MSM_CAMERA
4985#ifdef CONFIG_MT9E013
4986 &msm_camera_sensor_mt9e013,
4987#endif
4988#ifdef CONFIG_IMX074
4989 &msm_camera_sensor_imx074,
4990#endif
4991#ifdef CONFIG_WEBCAM_OV7692
4992 &msm_camera_sensor_webcam_ov7692,
4993#endif
4994#ifdef CONFIG_WEBCAM_OV9726
4995 &msm_camera_sensor_webcam_ov9726,
4996#endif
4997#ifdef CONFIG_QS_S5K4E1
4998 &msm_camera_sensor_qs_s5k4e1,
4999#endif
Jilai Wang971f97f2011-07-13 14:25:25 -04005000#ifdef CONFIG_VX6953
5001 &msm_camera_sensor_vx6953,
5002#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005003#endif
5004#ifdef CONFIG_MSM_GEMINI
5005 &msm_gemini_device,
5006#endif
5007#ifdef CONFIG_MSM_VPE
5008 &msm_vpe_device,
5009#endif
5010
5011#if defined(CONFIG_MSM_RPM_LOG) || defined(CONFIG_MSM_RPM_LOG_MODULE)
5012 &msm_rpm_log_device,
5013#endif
5014#if defined(CONFIG_MSM_RPM_STATS_LOG)
5015 &msm_rpm_stat_device,
5016#endif
5017 &msm_device_vidc,
5018#if (defined(CONFIG_MARIMBA_CORE)) && \
5019 (defined(CONFIG_MSM_BT_POWER) || defined(CONFIG_MSM_BT_POWER_MODULE))
5020 &msm_bt_power_device,
5021#endif
5022#ifdef CONFIG_SENSORS_MSM_ADC
5023 &msm_adc_device,
5024#endif
5025#ifdef CONFIG_PMIC8058
5026 &rpm_vreg_device[RPM_VREG_ID_PM8058_L0],
5027 &rpm_vreg_device[RPM_VREG_ID_PM8058_L1],
5028 &rpm_vreg_device[RPM_VREG_ID_PM8058_L2],
5029 &rpm_vreg_device[RPM_VREG_ID_PM8058_L3],
5030 &rpm_vreg_device[RPM_VREG_ID_PM8058_L4],
5031 &rpm_vreg_device[RPM_VREG_ID_PM8058_L5],
5032 &rpm_vreg_device[RPM_VREG_ID_PM8058_L6],
5033 &rpm_vreg_device[RPM_VREG_ID_PM8058_L7],
5034 &rpm_vreg_device[RPM_VREG_ID_PM8058_L8],
5035 &rpm_vreg_device[RPM_VREG_ID_PM8058_L9],
5036 &rpm_vreg_device[RPM_VREG_ID_PM8058_L10],
5037 &rpm_vreg_device[RPM_VREG_ID_PM8058_L11],
5038 &rpm_vreg_device[RPM_VREG_ID_PM8058_L12],
5039 &rpm_vreg_device[RPM_VREG_ID_PM8058_L13],
5040 &rpm_vreg_device[RPM_VREG_ID_PM8058_L14],
5041 &rpm_vreg_device[RPM_VREG_ID_PM8058_L15],
5042 &rpm_vreg_device[RPM_VREG_ID_PM8058_L16],
5043 &rpm_vreg_device[RPM_VREG_ID_PM8058_L17],
5044 &rpm_vreg_device[RPM_VREG_ID_PM8058_L18],
5045 &rpm_vreg_device[RPM_VREG_ID_PM8058_L19],
5046 &rpm_vreg_device[RPM_VREG_ID_PM8058_L20],
5047 &rpm_vreg_device[RPM_VREG_ID_PM8058_L21],
5048 &rpm_vreg_device[RPM_VREG_ID_PM8058_L22],
5049 &rpm_vreg_device[RPM_VREG_ID_PM8058_L23],
5050 &rpm_vreg_device[RPM_VREG_ID_PM8058_L24],
5051 &rpm_vreg_device[RPM_VREG_ID_PM8058_L25],
5052 &rpm_vreg_device[RPM_VREG_ID_PM8058_S2],
5053 &rpm_vreg_device[RPM_VREG_ID_PM8058_S3],
5054 &rpm_vreg_device[RPM_VREG_ID_PM8058_S4],
5055 &rpm_vreg_device[RPM_VREG_ID_PM8058_LVS0],
5056 &rpm_vreg_device[RPM_VREG_ID_PM8058_LVS1],
5057 &rpm_vreg_device[RPM_VREG_ID_PM8058_NCP],
5058#endif
5059#ifdef CONFIG_PMIC8901
5060 &rpm_vreg_device[RPM_VREG_ID_PM8901_L0],
5061 &rpm_vreg_device[RPM_VREG_ID_PM8901_L1],
5062 &rpm_vreg_device[RPM_VREG_ID_PM8901_L2],
5063 &rpm_vreg_device[RPM_VREG_ID_PM8901_L3],
5064 &rpm_vreg_device[RPM_VREG_ID_PM8901_L4],
5065 &rpm_vreg_device[RPM_VREG_ID_PM8901_L5],
5066 &rpm_vreg_device[RPM_VREG_ID_PM8901_L6],
5067 &rpm_vreg_device[RPM_VREG_ID_PM8901_S2],
5068 &rpm_vreg_device[RPM_VREG_ID_PM8901_S3],
5069 &rpm_vreg_device[RPM_VREG_ID_PM8901_S4],
5070 &rpm_vreg_device[RPM_VREG_ID_PM8901_LVS0],
5071 &rpm_vreg_device[RPM_VREG_ID_PM8901_LVS1],
5072 &rpm_vreg_device[RPM_VREG_ID_PM8901_LVS2],
5073 &rpm_vreg_device[RPM_VREG_ID_PM8901_LVS3],
5074 &rpm_vreg_device[RPM_VREG_ID_PM8901_MVS0],
5075#endif
5076
5077#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
5078 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE)
5079 &qcrypto_device,
5080#endif
5081
5082#if defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
5083 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
5084 &qcedev_device,
5085#endif
5086
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005087
5088#if defined(CONFIG_TSIF) || defined(CONFIG_TSIF_MODULE)
5089#ifdef CONFIG_MSM_USE_TSIF1
5090 &msm_device_tsif[1],
5091#else
5092 &msm_device_tsif[0],
5093#endif /* CONFIG_MSM_USE_TSIF1 */
5094#endif /* CONFIG_TSIF */
5095
5096#ifdef CONFIG_HW_RANDOM_MSM
5097 &msm_device_rng,
5098#endif
5099
5100 &msm_tsens_device,
Praveen Chidambaram043f4ce2011-08-02 09:37:59 -06005101 &msm_rpm_device,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005102
5103};
5104
5105static struct memtype_reserve msm8x60_reserve_table[] __initdata = {
5106 /* Kernel SMI memory pool for video core, used for firmware */
5107 /* and encoder, decoder scratch buffers */
5108 /* Kernel SMI memory pool should always precede the user space */
5109 /* SMI memory pool, as the video core will use offset address */
5110 /* from the Firmware base */
5111 [MEMTYPE_SMI_KERNEL] = {
5112 .start = KERNEL_SMI_BASE,
5113 .limit = KERNEL_SMI_SIZE,
5114 .size = KERNEL_SMI_SIZE,
5115 .flags = MEMTYPE_FLAGS_FIXED,
5116 },
5117 /* User space SMI memory pool for video core */
5118 /* used for encoder, decoder input & output buffers */
5119 [MEMTYPE_SMI] = {
5120 .start = USER_SMI_BASE,
5121 .limit = USER_SMI_SIZE,
5122 .flags = MEMTYPE_FLAGS_FIXED,
5123 },
5124 [MEMTYPE_EBI0] = {
5125 .flags = MEMTYPE_FLAGS_1M_ALIGN,
5126 },
5127 [MEMTYPE_EBI1] = {
5128 .flags = MEMTYPE_FLAGS_1M_ALIGN,
5129 },
5130};
5131
5132static void __init size_pmem_devices(void)
5133{
5134#ifdef CONFIG_ANDROID_PMEM
5135 android_pmem_adsp_pdata.size = pmem_adsp_size;
5136 android_pmem_smipool_pdata.size = MSM_PMEM_SMIPOOL_SIZE;
5137 android_pmem_audio_pdata.size = MSM_PMEM_AUDIO_SIZE;
5138 android_pmem_pdata.size = pmem_sf_size;
5139#endif
5140}
5141
5142static void __init reserve_memory_for(struct android_pmem_platform_data *p)
5143{
5144 msm8x60_reserve_table[p->memory_type].size += p->size;
5145}
5146
5147static void __init reserve_pmem_memory(void)
5148{
5149#ifdef CONFIG_ANDROID_PMEM
5150 reserve_memory_for(&android_pmem_adsp_pdata);
5151 reserve_memory_for(&android_pmem_smipool_pdata);
5152 reserve_memory_for(&android_pmem_audio_pdata);
5153 reserve_memory_for(&android_pmem_pdata);
5154 msm8x60_reserve_table[MEMTYPE_EBI1].size += pmem_kernel_ebi1_size;
5155#endif
5156}
5157
5158static void __init msm8x60_calculate_reserve_sizes(void)
5159{
5160 size_pmem_devices();
5161 reserve_pmem_memory();
5162}
5163
5164static int msm8x60_paddr_to_memtype(unsigned int paddr)
5165{
5166 if (paddr >= 0x40000000 && paddr < 0x60000000)
5167 return MEMTYPE_EBI1;
5168 if (paddr >= 0x38000000 && paddr < 0x40000000)
5169 return MEMTYPE_SMI;
5170 return MEMTYPE_NONE;
5171}
5172
5173static struct reserve_info msm8x60_reserve_info __initdata = {
5174 .memtype_reserve_table = msm8x60_reserve_table,
5175 .calculate_reserve_sizes = msm8x60_calculate_reserve_sizes,
5176 .paddr_to_memtype = msm8x60_paddr_to_memtype,
5177};
5178
5179static void __init msm8x60_reserve(void)
5180{
5181 reserve_info = &msm8x60_reserve_info;
5182 msm_reserve();
5183}
5184
5185#define EXT_CHG_VALID_MPP 10
5186#define EXT_CHG_VALID_MPP_2 11
5187
5188#ifdef CONFIG_ISL9519_CHARGER
5189static int isl_detection_setup(void)
5190{
5191 int ret = 0;
5192
5193 ret = pm8058_mpp_config_digital_in(EXT_CHG_VALID_MPP,
5194 PM8058_MPP_DIG_LEVEL_S3,
5195 PM_MPP_DIN_TO_INT);
5196 ret |= pm8058_mpp_config_bi_dir(EXT_CHG_VALID_MPP_2,
5197 PM8058_MPP_DIG_LEVEL_S3,
5198 PM_MPP_BI_PULLUP_10KOHM
5199 );
5200 return ret;
5201}
5202
5203static struct isl_platform_data isl_data __initdata = {
5204 .chgcurrent = 700,
5205 .valid_n_gpio = PM8058_MPP_PM_TO_SYS(10),
5206 .chg_detection_config = isl_detection_setup,
5207 .max_system_voltage = 4200,
5208 .min_system_voltage = 3200,
5209 .term_current = 120,
5210 .input_current = 2048,
5211};
5212
5213static struct i2c_board_info isl_charger_i2c_info[] __initdata = {
5214 {
5215 I2C_BOARD_INFO("isl9519q", 0x9),
5216 .irq = PM8058_CBLPWR_IRQ(PM8058_IRQ_BASE),
5217 .platform_data = &isl_data,
5218 },
5219};
5220#endif
5221
5222#if defined(CONFIG_SMB137B_CHARGER) || defined(CONFIG_SMB137B_CHARGER_MODULE)
5223static int smb137b_detection_setup(void)
5224{
5225 int ret = 0;
5226
5227 ret = pm8058_mpp_config_digital_in(EXT_CHG_VALID_MPP,
5228 PM8058_MPP_DIG_LEVEL_S3,
5229 PM_MPP_DIN_TO_INT);
5230 ret |= pm8058_mpp_config_bi_dir(EXT_CHG_VALID_MPP_2,
5231 PM8058_MPP_DIG_LEVEL_S3,
5232 PM_MPP_BI_PULLUP_10KOHM);
5233 return ret;
5234}
5235
5236static struct smb137b_platform_data smb137b_data __initdata = {
5237 .chg_detection_config = smb137b_detection_setup,
5238 .valid_n_gpio = PM8058_MPP_PM_TO_SYS(10),
5239 .batt_mah_rating = 950,
5240};
5241
5242static struct i2c_board_info smb137b_charger_i2c_info[] __initdata = {
5243 {
5244 I2C_BOARD_INFO("smb137b", 0x08),
5245 .irq = PM8058_CBLPWR_IRQ(PM8058_IRQ_BASE),
5246 .platform_data = &smb137b_data,
5247 },
5248};
5249#endif
5250
5251#ifdef CONFIG_PMIC8058
5252#define PMIC_GPIO_SDC3_DET 22
5253
5254static int pm8058_gpios_init(void)
5255{
5256 int i;
5257 int rc;
5258 struct pm8058_gpio_cfg {
5259 int gpio;
5260 struct pm8058_gpio cfg;
5261 };
5262
5263 struct pm8058_gpio_cfg gpio_cfgs[] = {
5264 { /* FFA ethernet */
5265 6,
5266 {
5267 .direction = PM_GPIO_DIR_IN,
5268 .pull = PM_GPIO_PULL_DN,
5269 .vin_sel = 2,
5270 .function = PM_GPIO_FUNC_NORMAL,
5271 .inv_int_pol = 0,
5272 },
5273 },
5274#ifdef CONFIG_MMC_MSM_CARD_HW_DETECTION
5275 {
5276 PMIC_GPIO_SDC3_DET - 1,
5277 {
5278 .direction = PM_GPIO_DIR_IN,
5279 .pull = PM_GPIO_PULL_UP_30,
5280 .vin_sel = 2,
5281 .function = PM_GPIO_FUNC_NORMAL,
5282 .inv_int_pol = 0,
5283 },
5284 },
5285#endif
5286 { /* core&surf gpio expander */
5287 UI_INT1_N,
5288 {
5289 .direction = PM_GPIO_DIR_IN,
5290 .pull = PM_GPIO_PULL_NO,
5291 .vin_sel = PM_GPIO_VIN_S3,
5292 .function = PM_GPIO_FUNC_NORMAL,
5293 .inv_int_pol = 0,
5294 },
5295 },
5296 { /* docking gpio expander */
5297 UI_INT2_N,
5298 {
5299 .direction = PM_GPIO_DIR_IN,
5300 .pull = PM_GPIO_PULL_NO,
5301 .vin_sel = PM_GPIO_VIN_S3,
5302 .function = PM_GPIO_FUNC_NORMAL,
5303 .inv_int_pol = 0,
5304 },
5305 },
5306 { /* FHA/keypad gpio expanders */
5307 UI_INT3_N,
5308 {
5309 .direction = PM_GPIO_DIR_IN,
5310 .pull = PM_GPIO_PULL_NO,
5311 .vin_sel = PM_GPIO_VIN_S3,
5312 .function = PM_GPIO_FUNC_NORMAL,
5313 .inv_int_pol = 0,
5314 },
5315 },
5316 { /* TouchDisc Interrupt */
5317 5,
5318 {
5319 .direction = PM_GPIO_DIR_IN,
5320 .pull = PM_GPIO_PULL_UP_1P5,
5321 .vin_sel = 2,
5322 .function = PM_GPIO_FUNC_NORMAL,
5323 .inv_int_pol = 0,
5324 }
5325 },
5326 { /* Timpani Reset */
5327 20,
5328 {
5329 .direction = PM_GPIO_DIR_OUT,
5330 .output_value = 1,
5331 .output_buffer = PM_GPIO_OUT_BUF_CMOS,
5332 .pull = PM_GPIO_PULL_DN,
5333 .out_strength = PM_GPIO_STRENGTH_HIGH,
5334 .function = PM_GPIO_FUNC_NORMAL,
5335 .vin_sel = 2,
5336 .inv_int_pol = 0,
5337 }
5338 },
5339 { /* PMIC ID interrupt */
5340 36,
5341 {
5342 .direction = PM_GPIO_DIR_IN,
5343 .pull = PM_GPIO_PULL_UP_1P5,
5344 .function = PM_GPIO_FUNC_NORMAL,
5345 .vin_sel = 2,
5346 .inv_int_pol = 0,
5347 }
5348 },
5349 };
5350
5351#if defined(CONFIG_HAPTIC_ISA1200) || \
5352 defined(CONFIG_HAPTIC_ISA1200_MODULE)
5353
5354 struct pm8058_gpio_cfg en_hap_gpio_cfg = {
5355 PMIC_GPIO_HAP_ENABLE,
5356 {
5357 .direction = PM_GPIO_DIR_OUT,
5358 .pull = PM_GPIO_PULL_NO,
5359 .out_strength = PM_GPIO_STRENGTH_HIGH,
5360 .function = PM_GPIO_FUNC_NORMAL,
5361 .inv_int_pol = 0,
5362 .vin_sel = 2,
5363 .output_buffer = PM_GPIO_OUT_BUF_CMOS,
5364 .output_value = 0,
5365 }
5366
5367 };
5368#endif
5369
5370#if defined(CONFIG_PMIC8058_OTHC) || defined(CONFIG_PMIC8058_OTHC_MODULE)
5371 struct pm8058_gpio_cfg line_in_gpio_cfg = {
5372 18,
5373 {
5374 .direction = PM_GPIO_DIR_IN,
5375 .pull = PM_GPIO_PULL_UP_1P5,
5376 .vin_sel = 2,
5377 .function = PM_GPIO_FUNC_NORMAL,
5378 .inv_int_pol = 0,
5379 }
5380 };
5381#endif
5382
5383#if defined(CONFIG_QS_S5K4E1)
5384 {
5385 struct pm8058_gpio_cfg qs_hc37_cam_pd_gpio_cfg = {
5386 26,
5387 {
5388 .direction = PM_GPIO_DIR_OUT,
5389 .output_value = 0,
5390 .output_buffer = PM_GPIO_OUT_BUF_CMOS,
5391 .pull = PM_GPIO_PULL_DN,
5392 .out_strength = PM_GPIO_STRENGTH_HIGH,
5393 .function = PM_GPIO_FUNC_NORMAL,
5394 .vin_sel = 2,
5395 .inv_int_pol = 0,
5396 }
5397 };
5398#endif
Zhang Chang Ken3a8b8512011-08-04 18:41:39 -04005399#ifdef CONFIG_FB_MSM_LCDC_NT35582_WVGA
5400 struct pm8058_gpio_cfg pmic_lcdc_nt35582_gpio_cfg = {
5401 GPIO_NT35582_BL_EN_HW_PIN - 1,
5402 {
5403 .direction = PM_GPIO_DIR_OUT,
5404 .output_buffer = PM_GPIO_OUT_BUF_CMOS,
5405 .output_value = 1,
5406 .pull = PM_GPIO_PULL_UP_30,
5407 /* 2.9V PM_GPIO_VIN_L2, which gives 2.6V */
5408 .vin_sel = PM_GPIO_VIN_L5,
5409 .out_strength = PM_GPIO_STRENGTH_HIGH,
5410 .function = PM_GPIO_FUNC_NORMAL,
5411 .inv_int_pol = 0,
5412 }
5413 };
5414#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005415#if defined(CONFIG_HAPTIC_ISA1200) || \
5416 defined(CONFIG_HAPTIC_ISA1200_MODULE)
5417 if (machine_is_msm8x60_fluid()) {
5418 rc = pm8058_gpio_config(en_hap_gpio_cfg.gpio,
5419 &en_hap_gpio_cfg.cfg);
5420 if (rc < 0) {
5421 pr_err("%s pmic haptics gpio config failed\n",
5422 __func__);
5423 return rc;
5424 }
5425 }
5426#endif
5427
5428#if defined(CONFIG_PMIC8058_OTHC) || defined(CONFIG_PMIC8058_OTHC_MODULE)
5429 /* Line_in only for 8660 ffa & surf */
5430 if (machine_is_msm8x60_ffa() || machine_is_msm8x60_surf() ||
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04005431 machine_is_msm8x60_fusion() || machine_is_msm8x60_dragon() ||
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005432 machine_is_msm8x60_fusn_ffa()) {
5433 rc = pm8058_gpio_config(line_in_gpio_cfg.gpio,
5434 &line_in_gpio_cfg.cfg);
5435 if (rc < 0) {
5436 pr_err("%s pmic line_in gpio config failed\n",
5437 __func__);
5438 return rc;
5439 }
5440 }
5441#endif
5442
Zhang Chang Ken3a8b8512011-08-04 18:41:39 -04005443#ifdef CONFIG_FB_MSM_LCDC_NT35582_WVGA
5444 if (machine_is_msm8x60_dragon()) {
5445 rc = pm8058_gpio_config(pmic_lcdc_nt35582_gpio_cfg.gpio,
5446 &pmic_lcdc_nt35582_gpio_cfg.cfg);
5447 if (rc < 0) {
5448 pr_err("%s pmic gpio config failed\n", __func__);
5449 return rc;
5450 }
5451 }
5452#endif
5453
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005454#if defined(CONFIG_QS_S5K4E1)
5455 /* qs_cam_hc37_cam_pd only for 8660 fluid qs camera*/
5456 if (machine_is_msm8x60_fluid()) {
5457 rc = pm8058_gpio_config(qs_hc37_cam_pd_gpio_cfg.gpio,
5458 &qs_hc37_cam_pd_gpio_cfg.cfg);
5459 if (rc < 0) {
5460 pr_err("%s pmic qs_hc37_cam_pd gpio config failed\n",
5461 __func__);
5462 return rc;
5463 }
5464 }
5465 }
5466#endif
5467
5468 for (i = 0; i < ARRAY_SIZE(gpio_cfgs); ++i) {
5469 rc = pm8058_gpio_config(gpio_cfgs[i].gpio,
5470 &gpio_cfgs[i].cfg);
5471 if (rc < 0) {
5472 pr_err("%s pmic gpio config failed\n",
5473 __func__);
5474 return rc;
5475 }
5476 }
5477
5478 return 0;
5479}
5480
5481static const unsigned int ffa_keymap[] = {
5482 KEY(0, 0, KEY_FN_F1), /* LS - PUSH1 */
5483 KEY(0, 1, KEY_UP), /* NAV - UP */
5484 KEY(0, 2, KEY_LEFT), /* NAV - LEFT */
5485 KEY(0, 3, KEY_VOLUMEUP), /* Shuttle SW_UP */
5486
5487 KEY(1, 0, KEY_FN_F2), /* LS - PUSH2 */
5488 KEY(1, 1, KEY_RIGHT), /* NAV - RIGHT */
5489 KEY(1, 2, KEY_DOWN), /* NAV - DOWN */
5490 KEY(1, 3, KEY_VOLUMEDOWN),
5491
5492 KEY(2, 3, KEY_ENTER), /* SW_PUSH key */
5493
5494 KEY(4, 0, KEY_CAMERA_FOCUS), /* RS - PUSH1 */
5495 KEY(4, 1, KEY_UP), /* USER_UP */
5496 KEY(4, 2, KEY_LEFT), /* USER_LEFT */
5497 KEY(4, 3, KEY_HOME), /* Right switch: MIC Bd */
5498 KEY(4, 4, KEY_FN_F3), /* Reserved MIC */
5499
5500 KEY(5, 0, KEY_CAMERA), /* RS - PUSH2 */
5501 KEY(5, 1, KEY_RIGHT), /* USER_RIGHT */
5502 KEY(5, 2, KEY_DOWN), /* USER_DOWN */
5503 KEY(5, 3, KEY_BACK), /* Left switch: MIC */
5504 KEY(5, 4, KEY_MENU), /* Center switch: MIC */
5505};
5506
Zhang Chang Ken683be172011-08-10 17:45:34 -04005507static const unsigned int dragon_keymap[] = {
5508 KEY(0, 0, KEY_MENU),
5509 KEY(0, 2, KEY_1),
5510 KEY(0, 3, KEY_4),
5511 KEY(0, 4, KEY_7),
5512
5513 KEY(1, 0, KEY_UP),
5514 KEY(1, 1, KEY_LEFT),
5515 KEY(1, 2, KEY_DOWN),
5516 KEY(1, 3, KEY_5),
5517 KEY(1, 4, KEY_8),
5518
5519 KEY(2, 0, KEY_HOME),
5520 KEY(2, 1, KEY_REPLY),
5521 KEY(2, 2, KEY_2),
5522 KEY(2, 3, KEY_6),
5523 KEY(2, 4, KEY_0),
5524
5525 KEY(3, 0, KEY_VOLUMEUP),
5526 KEY(3, 1, KEY_RIGHT),
5527 KEY(3, 2, KEY_3),
5528 KEY(3, 3, KEY_9),
5529 KEY(3, 4, KEY_SWITCHVIDEOMODE),
5530
5531 KEY(4, 0, KEY_VOLUMEDOWN),
5532 KEY(4, 1, KEY_BACK),
5533 KEY(4, 2, KEY_CAMERA),
5534 KEY(4, 3, KEY_KBDILLUMTOGGLE),
5535};
5536
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005537static struct resource resources_keypad[] = {
5538 {
5539 .start = PM8058_KEYPAD_IRQ(PM8058_IRQ_BASE),
5540 .end = PM8058_KEYPAD_IRQ(PM8058_IRQ_BASE),
5541 .flags = IORESOURCE_IRQ,
5542 },
5543 {
5544 .start = PM8058_KEYSTUCK_IRQ(PM8058_IRQ_BASE),
5545 .end = PM8058_KEYSTUCK_IRQ(PM8058_IRQ_BASE),
5546 .flags = IORESOURCE_IRQ,
5547 },
5548};
5549
5550static struct matrix_keymap_data ffa_keymap_data = {
5551 .keymap_size = ARRAY_SIZE(ffa_keymap),
5552 .keymap = ffa_keymap,
5553};
5554
5555static struct pmic8058_keypad_data ffa_keypad_data = {
5556 .input_name = "ffa-keypad",
5557 .input_phys_device = "ffa-keypad/input0",
5558 .num_rows = 6,
5559 .num_cols = 5,
5560 .rows_gpio_start = 8,
5561 .cols_gpio_start = 0,
5562 .debounce_ms = {8, 10},
5563 .scan_delay_ms = 32,
5564 .row_hold_ns = 91500,
5565 .wakeup = 1,
5566 .keymap_data = &ffa_keymap_data,
5567};
5568
Zhang Chang Ken683be172011-08-10 17:45:34 -04005569static struct matrix_keymap_data dragon_keymap_data = {
5570 .keymap_size = ARRAY_SIZE(dragon_keymap),
5571 .keymap = dragon_keymap,
5572};
5573
5574static struct pmic8058_keypad_data dragon_keypad_data = {
5575 .input_name = "dragon-keypad",
5576 .input_phys_device = "dragon-keypad/input0",
5577 .num_rows = 6,
5578 .num_cols = 5,
5579 .rows_gpio_start = 8,
5580 .cols_gpio_start = 0,
5581 .debounce_ms = {8, 10},
5582 .scan_delay_ms = 32,
5583 .row_hold_ns = 91500,
5584 .wakeup = 1,
5585 .keymap_data = &dragon_keymap_data,
5586};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005587static const unsigned int fluid_keymap[] = {
5588 KEY(0, 0, KEY_FN_F1), /* LS - PUSH1 */
5589 KEY(0, 1, KEY_UP), /* NAV - UP */
5590 KEY(0, 2, KEY_LEFT), /* NAV - LEFT */
5591 KEY(0, 3, KEY_VOLUMEDOWN), /* Shuttle SW_UP */
5592
5593 KEY(1, 0, KEY_FN_F2), /* LS - PUSH2 */
5594 KEY(1, 1, KEY_RIGHT), /* NAV - RIGHT */
5595 KEY(1, 2, KEY_DOWN), /* NAV - DOWN */
5596 KEY(1, 3, KEY_VOLUMEUP),
5597
5598 KEY(2, 3, KEY_ENTER), /* SW_PUSH key */
5599
5600 KEY(4, 0, KEY_CAMERA_FOCUS), /* RS - PUSH1 */
5601 KEY(4, 1, KEY_UP), /* USER_UP */
5602 KEY(4, 2, KEY_LEFT), /* USER_LEFT */
5603 KEY(4, 3, KEY_HOME), /* Right switch: MIC Bd */
5604 KEY(4, 4, KEY_FN_F3), /* Reserved MIC */
5605
Jilai Wang9a895102011-07-12 14:00:35 -04005606 KEY(5, 0, KEY_CAMERA), /* RS - PUSH2 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005607 KEY(5, 1, KEY_RIGHT), /* USER_RIGHT */
5608 KEY(5, 2, KEY_DOWN), /* USER_DOWN */
5609 KEY(5, 3, KEY_BACK), /* Left switch: MIC */
5610 KEY(5, 4, KEY_MENU), /* Center switch: MIC */
5611};
5612
5613static struct matrix_keymap_data fluid_keymap_data = {
5614 .keymap_size = ARRAY_SIZE(fluid_keymap),
5615 .keymap = fluid_keymap,
5616};
5617
5618static struct pmic8058_keypad_data fluid_keypad_data = {
5619 .input_name = "fluid-keypad",
5620 .input_phys_device = "fluid-keypad/input0",
5621 .num_rows = 6,
5622 .num_cols = 5,
5623 .rows_gpio_start = 8,
5624 .cols_gpio_start = 0,
5625 .debounce_ms = {8, 10},
5626 .scan_delay_ms = 32,
5627 .row_hold_ns = 91500,
5628 .wakeup = 1,
5629 .keymap_data = &fluid_keymap_data,
5630};
5631
5632static struct resource resources_pwrkey[] = {
5633 {
5634 .start = PM8058_PWRKEY_REL_IRQ(PM8058_IRQ_BASE),
5635 .end = PM8058_PWRKEY_REL_IRQ(PM8058_IRQ_BASE),
5636 .flags = IORESOURCE_IRQ,
5637 },
5638 {
5639 .start = PM8058_PWRKEY_PRESS_IRQ(PM8058_IRQ_BASE),
5640 .end = PM8058_PWRKEY_PRESS_IRQ(PM8058_IRQ_BASE),
5641 .flags = IORESOURCE_IRQ,
5642 },
5643};
5644
5645static struct pmic8058_pwrkey_pdata pwrkey_pdata = {
5646 .pull_up = 1,
5647 .kpd_trigger_delay_us = 970,
5648 .wakeup = 1,
5649 .pwrkey_time_ms = 500,
5650};
5651
5652static struct pmic8058_vibrator_pdata pmic_vib_pdata = {
5653 .initial_vibrate_ms = 500,
5654 .level_mV = 3000,
5655 .max_timeout_ms = 15000,
5656};
5657
5658#if defined(CONFIG_PMIC8058_OTHC) || defined(CONFIG_PMIC8058_OTHC_MODULE)
5659#define PM8058_OTHC_CNTR_BASE0 0xA0
5660#define PM8058_OTHC_CNTR_BASE1 0x134
5661#define PM8058_OTHC_CNTR_BASE2 0x137
5662#define PM8058_LINE_IN_DET_GPIO PM8058_GPIO_PM_TO_SYS(18)
5663
5664static struct othc_accessory_info othc_accessories[] = {
5665 {
5666 .accessory = OTHC_SVIDEO_OUT,
5667 .detect_flags = OTHC_MICBIAS_DETECT | OTHC_SWITCH_DETECT
5668 | OTHC_ADC_DETECT,
5669 .key_code = SW_VIDEOOUT_INSERT,
5670 .enabled = false,
5671 .adc_thres = {
5672 .min_threshold = 20,
5673 .max_threshold = 40,
5674 },
5675 },
5676 {
5677 .accessory = OTHC_ANC_HEADPHONE,
5678 .detect_flags = OTHC_MICBIAS_DETECT | OTHC_GPIO_DETECT |
5679 OTHC_SWITCH_DETECT,
5680 .gpio = PM8058_LINE_IN_DET_GPIO,
5681 .active_low = 1,
5682 .key_code = SW_HEADPHONE_INSERT,
5683 .enabled = true,
5684 },
5685 {
5686 .accessory = OTHC_ANC_HEADSET,
5687 .detect_flags = OTHC_MICBIAS_DETECT | OTHC_GPIO_DETECT,
5688 .gpio = PM8058_LINE_IN_DET_GPIO,
5689 .active_low = 1,
5690 .key_code = SW_HEADPHONE_INSERT,
5691 .enabled = true,
5692 },
5693 {
5694 .accessory = OTHC_HEADPHONE,
5695 .detect_flags = OTHC_MICBIAS_DETECT | OTHC_SWITCH_DETECT,
5696 .key_code = SW_HEADPHONE_INSERT,
5697 .enabled = true,
5698 },
5699 {
5700 .accessory = OTHC_MICROPHONE,
5701 .detect_flags = OTHC_GPIO_DETECT,
5702 .gpio = PM8058_LINE_IN_DET_GPIO,
5703 .active_low = 1,
5704 .key_code = SW_MICROPHONE_INSERT,
5705 .enabled = true,
5706 },
5707 {
5708 .accessory = OTHC_HEADSET,
5709 .detect_flags = OTHC_MICBIAS_DETECT,
5710 .key_code = SW_HEADPHONE_INSERT,
5711 .enabled = true,
5712 },
5713};
5714
5715static struct othc_switch_info switch_info[] = {
5716 {
5717 .min_adc_threshold = 0,
5718 .max_adc_threshold = 100,
5719 .key_code = KEY_PLAYPAUSE,
5720 },
5721 {
5722 .min_adc_threshold = 100,
5723 .max_adc_threshold = 200,
5724 .key_code = KEY_REWIND,
5725 },
5726 {
5727 .min_adc_threshold = 200,
5728 .max_adc_threshold = 500,
5729 .key_code = KEY_FASTFORWARD,
5730 },
5731};
5732
5733static struct othc_n_switch_config switch_config = {
5734 .voltage_settling_time_ms = 0,
5735 .num_adc_samples = 3,
5736 .adc_channel = CHANNEL_ADC_HDSET,
5737 .switch_info = switch_info,
5738 .num_keys = ARRAY_SIZE(switch_info),
5739 .default_sw_en = true,
5740 .default_sw_idx = 0,
5741};
5742
5743static struct hsed_bias_config hsed_bias_config = {
5744 /* HSED mic bias config info */
5745 .othc_headset = OTHC_HEADSET_NO,
5746 .othc_lowcurr_thresh_uA = 100,
5747 .othc_highcurr_thresh_uA = 600,
5748 .othc_hyst_prediv_us = 7800,
5749 .othc_period_clkdiv_us = 62500,
5750 .othc_hyst_clk_us = 121000,
5751 .othc_period_clk_us = 312500,
5752 .othc_wakeup = 1,
5753};
5754
5755static struct othc_hsed_config hsed_config_1 = {
5756 .hsed_bias_config = &hsed_bias_config,
5757 /*
5758 * The detection delay and switch reporting delay are
5759 * required to encounter a hardware bug (spurious switch
5760 * interrupts on slow insertion/removal of the headset).
5761 * This will introduce a delay in reporting the accessory
5762 * insertion and removal to the userspace.
5763 */
5764 .detection_delay_ms = 1500,
5765 /* Switch info */
5766 .switch_debounce_ms = 1500,
5767 .othc_support_n_switch = false,
5768 .switch_config = &switch_config,
5769 .ir_gpio = -1,
5770 /* Accessory info */
5771 .accessories_support = true,
5772 .accessories = othc_accessories,
5773 .othc_num_accessories = ARRAY_SIZE(othc_accessories),
5774};
5775
5776static struct othc_regulator_config othc_reg = {
5777 .regulator = "8058_l5",
5778 .max_uV = 2850000,
5779 .min_uV = 2850000,
5780};
5781
5782/* MIC_BIAS0 is configured as normal MIC BIAS */
5783static struct pmic8058_othc_config_pdata othc_config_pdata_0 = {
5784 .micbias_select = OTHC_MICBIAS_0,
5785 .micbias_capability = OTHC_MICBIAS,
5786 .micbias_enable = OTHC_SIGNAL_OFF,
5787 .micbias_regulator = &othc_reg,
5788};
5789
5790/* MIC_BIAS1 is configured as HSED_BIAS for OTHC */
5791static struct pmic8058_othc_config_pdata othc_config_pdata_1 = {
5792 .micbias_select = OTHC_MICBIAS_1,
5793 .micbias_capability = OTHC_MICBIAS_HSED,
5794 .micbias_enable = OTHC_SIGNAL_PWM_TCXO,
5795 .micbias_regulator = &othc_reg,
5796 .hsed_config = &hsed_config_1,
5797 .hsed_name = "8660_handset",
5798};
5799
5800/* MIC_BIAS2 is configured as normal MIC BIAS */
5801static struct pmic8058_othc_config_pdata othc_config_pdata_2 = {
5802 .micbias_select = OTHC_MICBIAS_2,
5803 .micbias_capability = OTHC_MICBIAS,
5804 .micbias_enable = OTHC_SIGNAL_OFF,
5805 .micbias_regulator = &othc_reg,
5806};
5807
5808static struct resource resources_othc_0[] = {
5809 {
5810 .name = "othc_base",
5811 .start = PM8058_OTHC_CNTR_BASE0,
5812 .end = PM8058_OTHC_CNTR_BASE0,
5813 .flags = IORESOURCE_IO,
5814 },
5815};
5816
5817static struct resource resources_othc_1[] = {
5818 {
5819 .start = PM8058_SW_1_IRQ(PM8058_IRQ_BASE),
5820 .end = PM8058_SW_1_IRQ(PM8058_IRQ_BASE),
5821 .flags = IORESOURCE_IRQ,
5822 },
5823 {
5824 .start = PM8058_IR_1_IRQ(PM8058_IRQ_BASE),
5825 .end = PM8058_IR_1_IRQ(PM8058_IRQ_BASE),
5826 .flags = IORESOURCE_IRQ,
5827 },
5828 {
5829 .name = "othc_base",
5830 .start = PM8058_OTHC_CNTR_BASE1,
5831 .end = PM8058_OTHC_CNTR_BASE1,
5832 .flags = IORESOURCE_IO,
5833 },
5834};
5835
5836static struct resource resources_othc_2[] = {
5837 {
5838 .name = "othc_base",
5839 .start = PM8058_OTHC_CNTR_BASE2,
5840 .end = PM8058_OTHC_CNTR_BASE2,
5841 .flags = IORESOURCE_IO,
5842 },
5843};
5844
5845static void __init msm8x60_init_pm8058_othc(void)
5846{
5847 int i;
5848
5849 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2 ||
5850 machine_is_msm8x60_fluid() || machine_is_msm8x60_fusion() ||
5851 machine_is_msm8x60_fusn_ffa()) {
5852 /* 3-switch headset supported only by V2 FFA and FLUID */
5853 hsed_config_1.accessories_adc_support = true,
5854 /* ADC based accessory detection works only on V2 and FLUID */
5855 hsed_config_1.accessories_adc_channel = CHANNEL_ADC_HDSET,
5856 hsed_config_1.othc_support_n_switch = true;
5857 }
5858
5859 /* IR GPIO is absent on FLUID */
5860 if (machine_is_msm8x60_fluid())
5861 hsed_config_1.ir_gpio = -1;
5862
5863 for (i = 0; i < ARRAY_SIZE(othc_accessories); i++) {
5864 if (machine_is_msm8x60_fluid()) {
5865 switch (othc_accessories[i].accessory) {
5866 case OTHC_ANC_HEADPHONE:
5867 case OTHC_ANC_HEADSET:
5868 othc_accessories[i].gpio = GPIO_HEADSET_DET_N;
5869 break;
5870 case OTHC_MICROPHONE:
5871 othc_accessories[i].enabled = false;
5872 break;
5873 case OTHC_SVIDEO_OUT:
5874 othc_accessories[i].enabled = true;
5875 hsed_config_1.video_out_gpio = GPIO_HS_SW_DIR;
5876 break;
5877 }
5878 }
5879 }
5880}
5881#endif
5882
5883static struct resource resources_pm8058_charger[] = {
5884 { .name = "CHGVAL",
5885 .start = PM8058_CHGVAL_IRQ(PM8058_IRQ_BASE),
5886 .end = PM8058_CHGVAL_IRQ(PM8058_IRQ_BASE),
5887 .flags = IORESOURCE_IRQ,
5888 },
5889 { .name = "CHGINVAL",
5890 .start = PM8058_CHGINVAL_IRQ(PM8058_IRQ_BASE),
5891 .end = PM8058_CHGINVAL_IRQ(PM8058_IRQ_BASE),
5892 .flags = IORESOURCE_IRQ,
5893 },
5894 {
5895 .name = "CHGILIM",
5896 .start = PM8058_CHGILIM_IRQ(PM8058_IRQ_BASE),
5897 .end = PM8058_CHGILIM_IRQ(PM8058_IRQ_BASE),
5898 .flags = IORESOURCE_IRQ,
5899 },
5900 {
5901 .name = "VCP",
5902 .start = PM8058_VCP_IRQ(PM8058_IRQ_BASE),
5903 .end = PM8058_VCP_IRQ(PM8058_IRQ_BASE),
5904 .flags = IORESOURCE_IRQ,
5905 },
5906 {
5907 .name = "ATC_DONE",
5908 .start = PM8058_ATC_DONE_IRQ(PM8058_IRQ_BASE),
5909 .end = PM8058_ATC_DONE_IRQ(PM8058_IRQ_BASE),
5910 .flags = IORESOURCE_IRQ,
5911 },
5912 {
5913 .name = "ATCFAIL",
5914 .start = PM8058_ATCFAIL_IRQ(PM8058_IRQ_BASE),
5915 .end = PM8058_ATCFAIL_IRQ(PM8058_IRQ_BASE),
5916 .flags = IORESOURCE_IRQ,
5917 },
5918 {
5919 .name = "AUTO_CHGDONE",
5920 .start = PM8058_AUTO_CHGDONE_IRQ(PM8058_IRQ_BASE),
5921 .end = PM8058_AUTO_CHGDONE_IRQ(PM8058_IRQ_BASE),
5922 .flags = IORESOURCE_IRQ,
5923 },
5924 {
5925 .name = "AUTO_CHGFAIL",
5926 .start = PM8058_AUTO_CHGFAIL_IRQ(PM8058_IRQ_BASE),
5927 .end = PM8058_AUTO_CHGFAIL_IRQ(PM8058_IRQ_BASE),
5928 .flags = IORESOURCE_IRQ,
5929 },
5930 {
5931 .name = "CHGSTATE",
5932 .start = PM8058_CHGSTATE_IRQ(PM8058_IRQ_BASE),
5933 .end = PM8058_CHGSTATE_IRQ(PM8058_IRQ_BASE),
5934 .flags = IORESOURCE_IRQ,
5935 },
5936 {
5937 .name = "FASTCHG",
5938 .start = PM8058_FASTCHG_IRQ(PM8058_IRQ_BASE),
5939 .end = PM8058_FASTCHG_IRQ(PM8058_IRQ_BASE),
5940 .flags = IORESOURCE_IRQ,
5941 },
5942 {
5943 .name = "CHG_END",
5944 .start = PM8058_CHG_END_IRQ(PM8058_IRQ_BASE),
5945 .end = PM8058_CHG_END_IRQ(PM8058_IRQ_BASE),
5946 .flags = IORESOURCE_IRQ,
5947 },
5948 {
5949 .name = "BATTTEMP",
5950 .start = PM8058_BATTTEMP_IRQ(PM8058_IRQ_BASE),
5951 .end = PM8058_BATTTEMP_IRQ(PM8058_IRQ_BASE),
5952 .flags = IORESOURCE_IRQ,
5953 },
5954 {
5955 .name = "CHGHOT",
5956 .start = PM8058_CHGHOT_IRQ(PM8058_IRQ_BASE),
5957 .end = PM8058_CHGHOT_IRQ(PM8058_IRQ_BASE),
5958 .flags = IORESOURCE_IRQ,
5959 },
5960 {
5961 .name = "CHGTLIMIT",
5962 .start = PM8058_CHGTLIMIT_IRQ(PM8058_IRQ_BASE),
5963 .end = PM8058_CHGTLIMIT_IRQ(PM8058_IRQ_BASE),
5964 .flags = IORESOURCE_IRQ,
5965 },
5966 {
5967 .name = "CHG_GONE",
5968 .start = PM8058_CHG_GONE_IRQ(PM8058_IRQ_BASE),
5969 .end = PM8058_CHG_GONE_IRQ(PM8058_IRQ_BASE),
5970 .flags = IORESOURCE_IRQ,
5971 },
5972 {
5973 .name = "VCPMAJOR",
5974 .start = PM8058_VCPMAJOR_IRQ(PM8058_IRQ_BASE),
5975 .end = PM8058_VCPMAJOR_IRQ(PM8058_IRQ_BASE),
5976 .flags = IORESOURCE_IRQ,
5977 },
5978 {
5979 .name = "VBATDET",
5980 .start = PM8058_VBATDET_IRQ(PM8058_IRQ_BASE),
5981 .end = PM8058_VBATDET_IRQ(PM8058_IRQ_BASE),
5982 .flags = IORESOURCE_IRQ,
5983 },
5984 {
5985 .name = "BATFET",
5986 .start = PM8058_BATFET_IRQ(PM8058_IRQ_BASE),
5987 .end = PM8058_BATFET_IRQ(PM8058_IRQ_BASE),
5988 .flags = IORESOURCE_IRQ,
5989 },
5990 {
5991 .name = "BATT_REPLACE",
5992 .start = PM8058_BATT_REPLACE_IRQ(PM8058_IRQ_BASE),
5993 .end = PM8058_BATT_REPLACE_IRQ(PM8058_IRQ_BASE),
5994 .flags = IORESOURCE_IRQ,
5995 },
5996 {
5997 .name = "BATTCONNECT",
5998 .start = PM8058_BATTCONNECT_IRQ(PM8058_IRQ_BASE),
5999 .end = PM8058_BATTCONNECT_IRQ(PM8058_IRQ_BASE),
6000 .flags = IORESOURCE_IRQ,
6001 },
6002 {
6003 .name = "VBATDET_LOW",
6004 .start = PM8058_VBATDET_LOW_IRQ(PM8058_IRQ_BASE),
6005 .end = PM8058_VBATDET_LOW_IRQ(PM8058_IRQ_BASE),
6006 .flags = IORESOURCE_IRQ,
6007 },
6008};
6009
6010static int pm8058_pwm_config(struct pwm_device *pwm, int ch, int on)
6011{
6012 struct pm8058_gpio pwm_gpio_config = {
6013 .direction = PM_GPIO_DIR_OUT,
6014 .output_buffer = PM_GPIO_OUT_BUF_CMOS,
6015 .output_value = 0,
6016 .pull = PM_GPIO_PULL_NO,
6017 .vin_sel = PM_GPIO_VIN_VPH,
6018 .out_strength = PM_GPIO_STRENGTH_HIGH,
6019 .function = PM_GPIO_FUNC_2,
6020 };
6021
6022 int rc = -EINVAL;
6023 int id, mode, max_mA;
6024
6025 id = mode = max_mA = 0;
6026 switch (ch) {
6027 case 0:
6028 case 1:
6029 case 2:
6030 if (on) {
6031 id = 24 + ch;
6032 rc = pm8058_gpio_config(id - 1, &pwm_gpio_config);
6033 if (rc)
6034 pr_err("%s: pm8058_gpio_config(%d): rc=%d\n",
6035 __func__, id, rc);
6036 }
6037 break;
6038
6039 case 6:
6040 id = PM_PWM_LED_FLASH;
6041 mode = PM_PWM_CONF_PWM1;
6042 max_mA = 300;
6043 break;
6044
6045 case 7:
6046 id = PM_PWM_LED_FLASH1;
6047 mode = PM_PWM_CONF_PWM1;
6048 max_mA = 300;
6049 break;
6050
6051 default:
6052 break;
6053 }
6054
6055 if (ch >= 6 && ch <= 7) {
6056 if (!on) {
6057 mode = PM_PWM_CONF_NONE;
6058 max_mA = 0;
6059 }
6060 rc = pm8058_pwm_config_led(pwm, id, mode, max_mA);
6061 if (rc)
6062 pr_err("%s: pm8058_pwm_config_led(ch=%d): rc=%d\n",
6063 __func__, ch, rc);
6064 }
6065 return rc;
6066
6067}
6068
6069static struct pm8058_pwm_pdata pm8058_pwm_data = {
6070 .config = pm8058_pwm_config,
6071};
6072
6073#define PM8058_GPIO_INT 88
6074
6075static struct pm8058_gpio_platform_data pm8058_gpio_data = {
6076 .gpio_base = PM8058_GPIO_PM_TO_SYS(0),
6077 .irq_base = PM8058_GPIO_IRQ(PM8058_IRQ_BASE, 0),
6078 .init = pm8058_gpios_init,
6079};
6080
6081static struct pm8058_gpio_platform_data pm8058_mpp_data = {
6082 .gpio_base = PM8058_GPIO_PM_TO_SYS(PM8058_GPIOS),
6083 .irq_base = PM8058_MPP_IRQ(PM8058_IRQ_BASE, 0),
6084};
6085
6086static struct resource resources_rtc[] = {
6087 {
6088 .start = PM8058_RTC_IRQ(PM8058_IRQ_BASE),
6089 .end = PM8058_RTC_IRQ(PM8058_IRQ_BASE),
6090 .flags = IORESOURCE_IRQ,
6091 },
6092 {
6093 .start = PM8058_RTC_ALARM_IRQ(PM8058_IRQ_BASE),
6094 .end = PM8058_RTC_ALARM_IRQ(PM8058_IRQ_BASE),
6095 .flags = IORESOURCE_IRQ,
6096 },
6097};
6098
Ashay Jaiswal4d1ab552011-07-15 11:30:49 +05306099static struct pm8058_rtc_platform_data pm8058_rtc_pdata = {
6100 .rtc_alarm_powerup = false,
6101};
6102
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006103static struct pmic8058_led pmic8058_flash_leds[] = {
6104 [0] = {
6105 .name = "camera:flash0",
6106 .max_brightness = 15,
6107 .id = PMIC8058_ID_FLASH_LED_0,
6108 },
6109 [1] = {
6110 .name = "camera:flash1",
6111 .max_brightness = 15,
6112 .id = PMIC8058_ID_FLASH_LED_1,
6113 },
6114};
6115
6116static struct pmic8058_leds_platform_data pm8058_flash_leds_data = {
6117 .num_leds = ARRAY_SIZE(pmic8058_flash_leds),
6118 .leds = pmic8058_flash_leds,
6119};
6120
Terence Hampsonc0b6dfb2011-07-15 11:07:17 -04006121static struct pmic8058_led pmic8058_dragon_leds[] = {
6122 [0] = {
6123 /* RED */
6124 .name = "led_drv0",
6125 .max_brightness = 15,
6126 .id = PMIC8058_ID_LED_0,
6127 },/* 300 mA flash led0 drv sink */
6128 [1] = {
6129 /* Yellow */
6130 .name = "led_drv1",
6131 .max_brightness = 15,
6132 .id = PMIC8058_ID_LED_1,
6133 },/* 300 mA flash led0 drv sink */
6134 [2] = {
6135 /* Green */
6136 .name = "led_drv2",
6137 .max_brightness = 15,
6138 .id = PMIC8058_ID_LED_2,
6139 },/* 300 mA flash led0 drv sink */
6140 [3] = {
6141 .name = "led_psensor",
6142 .max_brightness = 15,
6143 .id = PMIC8058_ID_LED_KB_LIGHT,
6144 },/* 300 mA flash led0 drv sink */
6145};
6146
6147static struct pmic8058_leds_platform_data pm8058_dragon_leds_data = {
6148 .num_leds = ARRAY_SIZE(pmic8058_dragon_leds),
6149 .leds = pmic8058_dragon_leds,
6150};
6151
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006152static struct pmic8058_led pmic8058_fluid_flash_leds[] = {
6153 [0] = {
6154 .name = "led:drv0",
6155 .max_brightness = 15,
6156 .id = PMIC8058_ID_FLASH_LED_0,
6157 },/* 300 mA flash led0 drv sink */
6158 [1] = {
6159 .name = "led:drv1",
6160 .max_brightness = 15,
6161 .id = PMIC8058_ID_FLASH_LED_1,
6162 },/* 300 mA flash led1 sink */
6163 [2] = {
6164 .name = "led:drv2",
6165 .max_brightness = 20,
6166 .id = PMIC8058_ID_LED_0,
6167 },/* 40 mA led0 sink */
6168 [3] = {
6169 .name = "keypad:drv",
6170 .max_brightness = 15,
6171 .id = PMIC8058_ID_LED_KB_LIGHT,
6172 },/* 300 mA keypad drv sink */
6173};
6174
6175static struct pmic8058_leds_platform_data pm8058_fluid_flash_leds_data = {
6176 .num_leds = ARRAY_SIZE(pmic8058_fluid_flash_leds),
6177 .leds = pmic8058_fluid_flash_leds,
6178};
6179
6180static struct resource resources_temp_alarm[] = {
6181 {
6182 .start = PM8058_TEMP_ALARM_IRQ(PM8058_IRQ_BASE),
6183 .end = PM8058_TEMP_ALARM_IRQ(PM8058_IRQ_BASE),
6184 .flags = IORESOURCE_IRQ,
6185 },
6186};
6187
6188static struct resource resources_pm8058_misc[] = {
6189 {
6190 .start = PM8058_OSCHALT_IRQ(PM8058_IRQ_BASE),
6191 .end = PM8058_OSCHALT_IRQ(PM8058_IRQ_BASE),
6192 .flags = IORESOURCE_IRQ,
6193 },
6194};
6195
6196static struct resource resources_pm8058_batt_alarm[] = {
6197 {
6198 .start = PM8058_BATT_ALARM_IRQ(PM8058_IRQ_BASE),
6199 .end = PM8058_BATT_ALARM_IRQ(PM8058_IRQ_BASE),
6200 .flags = IORESOURCE_IRQ,
6201 },
6202};
6203
6204#define PM8058_SUBDEV_KPD 0
6205#define PM8058_SUBDEV_LED 1
6206#define PM8058_SUBDEV_VIB 2
6207
6208static struct mfd_cell pm8058_subdevs[] = {
6209 {
6210 .name = "pm8058-keypad",
6211 .id = -1,
6212 .num_resources = ARRAY_SIZE(resources_keypad),
6213 .resources = resources_keypad,
6214 },
6215 { .name = "pm8058-led",
6216 .id = -1,
6217 },
6218 {
6219 .name = "pm8058-vib",
6220 .id = -1,
6221 },
6222 { .name = "pm8058-gpio",
6223 .id = -1,
6224 .platform_data = &pm8058_gpio_data,
6225 .pdata_size = sizeof(pm8058_gpio_data),
6226 },
6227 { .name = "pm8058-mpp",
6228 .id = -1,
6229 .platform_data = &pm8058_mpp_data,
6230 .pdata_size = sizeof(pm8058_mpp_data),
6231 },
6232 { .name = "pm8058-pwrkey",
6233 .id = -1,
6234 .resources = resources_pwrkey,
6235 .num_resources = ARRAY_SIZE(resources_pwrkey),
6236 .platform_data = &pwrkey_pdata,
6237 .pdata_size = sizeof(pwrkey_pdata),
6238 },
6239 {
6240 .name = "pm8058-pwm",
6241 .id = -1,
6242 .platform_data = &pm8058_pwm_data,
6243 .pdata_size = sizeof(pm8058_pwm_data),
6244 },
6245#ifdef CONFIG_SENSORS_MSM_ADC
6246 {
6247 .name = "pm8058-xoadc",
6248 .id = -1,
6249 .num_resources = ARRAY_SIZE(resources_adc),
6250 .resources = resources_adc,
6251 .platform_data = &xoadc_pdata,
6252 .pdata_size = sizeof(xoadc_pdata),
6253 },
6254#endif
6255#if defined(CONFIG_PMIC8058_OTHC) || defined(CONFIG_PMIC8058_OTHC_MODULE)
6256 {
6257 .name = "pm8058-othc",
6258 .id = 0,
6259 .platform_data = &othc_config_pdata_0,
6260 .pdata_size = sizeof(othc_config_pdata_0),
6261 .num_resources = ARRAY_SIZE(resources_othc_0),
6262 .resources = resources_othc_0,
6263 },
6264 {
6265 /* OTHC1 module has headset/switch dection */
6266 .name = "pm8058-othc",
6267 .id = 1,
6268 .num_resources = ARRAY_SIZE(resources_othc_1),
6269 .resources = resources_othc_1,
6270 .platform_data = &othc_config_pdata_1,
6271 .pdata_size = sizeof(othc_config_pdata_1),
6272 },
6273 {
6274 .name = "pm8058-othc",
6275 .id = 2,
6276 .platform_data = &othc_config_pdata_2,
6277 .pdata_size = sizeof(othc_config_pdata_2),
6278 .num_resources = ARRAY_SIZE(resources_othc_2),
6279 .resources = resources_othc_2,
6280 },
6281#endif
6282 {
6283 .name = "pm8058-rtc",
6284 .id = -1,
6285 .num_resources = ARRAY_SIZE(resources_rtc),
6286 .resources = resources_rtc,
Ashay Jaiswal4d1ab552011-07-15 11:30:49 +05306287 .platform_data = &pm8058_rtc_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006288 },
6289 {
6290 .name = "pm8058-tm",
6291 .id = -1,
6292 .num_resources = ARRAY_SIZE(resources_temp_alarm),
6293 .resources = resources_temp_alarm,
6294 },
6295 { .name = "pm8058-upl",
6296 .id = -1,
6297 },
6298 {
6299 .name = "pm8058-misc",
6300 .id = -1,
6301 .num_resources = ARRAY_SIZE(resources_pm8058_misc),
6302 .resources = resources_pm8058_misc,
6303 },
6304 { .name = "pm8058-batt-alarm",
6305 .id = -1,
6306 .num_resources = ARRAY_SIZE(resources_pm8058_batt_alarm),
6307 .resources = resources_pm8058_batt_alarm,
6308 },
6309};
6310
Terence Hampson90508a92011-08-09 10:40:08 -04006311static struct pmic8058_charger_data pmic8058_charger_dragon = {
6312 .max_source_current = 1800,
6313 .charger_type = CHG_TYPE_AC,
6314};
6315
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006316static struct mfd_cell pm8058_charger_sub_dev = {
6317 .name = "pm8058-charger",
6318 .id = -1,
6319 .num_resources = ARRAY_SIZE(resources_pm8058_charger),
6320 .resources = resources_pm8058_charger,
6321};
6322
6323static struct pm8058_platform_data pm8058_platform_data = {
6324 .irq_base = PM8058_IRQ_BASE,
6325
6326 .num_subdevs = ARRAY_SIZE(pm8058_subdevs),
6327 .sub_devices = pm8058_subdevs,
6328 .irq_trigger_flags = IRQF_TRIGGER_LOW,
6329};
6330
6331static struct i2c_board_info pm8058_boardinfo[] __initdata = {
6332 {
6333 I2C_BOARD_INFO("pm8058-core", 0x55),
6334 .irq = MSM_GPIO_TO_INT(PM8058_GPIO_INT),
6335 .platform_data = &pm8058_platform_data,
6336 },
6337};
6338#endif /* CONFIG_PMIC8058 */
6339
6340#if defined(CONFIG_TOUCHDISC_VTD518_SHINETSU) || \
6341 defined(CONFIG_TOUCHDISC_VTD518_SHINETSU_MODULE)
6342#define TDISC_I2C_SLAVE_ADDR 0x67
6343#define PMIC_GPIO_TDISC PM8058_GPIO_PM_TO_SYS(5)
6344#define TDISC_INT PM8058_GPIO_IRQ(PM8058_IRQ_BASE, 5)
6345
6346static const char *vregs_tdisc_name[] = {
6347 "8058_l5",
6348 "8058_s3",
6349};
6350
6351static const int vregs_tdisc_val[] = {
6352 2850000,/* uV */
6353 1800000,
6354};
6355static struct regulator *vregs_tdisc[ARRAY_SIZE(vregs_tdisc_name)];
6356
6357static int tdisc_shinetsu_setup(void)
6358{
6359 int rc, i;
6360
6361 rc = gpio_request(PMIC_GPIO_TDISC, "tdisc_interrupt");
6362 if (rc) {
6363 pr_err("%s: gpio_request failed for PMIC_GPIO_TDISC\n",
6364 __func__);
6365 return rc;
6366 }
6367
6368 rc = gpio_request(GPIO_JOYSTICK_EN, "tdisc_oe");
6369 if (rc) {
6370 pr_err("%s: gpio_request failed for GPIO_JOYSTICK_EN\n",
6371 __func__);
6372 goto fail_gpio_oe;
6373 }
6374
6375 rc = gpio_direction_output(GPIO_JOYSTICK_EN, 1);
6376 if (rc) {
6377 pr_err("%s: gpio_direction_output failed for GPIO_JOYSTICK_EN\n",
6378 __func__);
6379 gpio_free(GPIO_JOYSTICK_EN);
6380 goto fail_gpio_oe;
6381 }
6382
6383 for (i = 0; i < ARRAY_SIZE(vregs_tdisc_name); i++) {
6384 vregs_tdisc[i] = regulator_get(NULL, vregs_tdisc_name[i]);
6385 if (IS_ERR(vregs_tdisc[i])) {
6386 printk(KERN_ERR "%s: regulator get %s failed (%ld)\n",
6387 __func__, vregs_tdisc_name[i],
6388 PTR_ERR(vregs_tdisc[i]));
6389 rc = PTR_ERR(vregs_tdisc[i]);
6390 goto vreg_get_fail;
6391 }
6392
6393 rc = regulator_set_voltage(vregs_tdisc[i],
6394 vregs_tdisc_val[i], vregs_tdisc_val[i]);
6395 if (rc) {
6396 printk(KERN_ERR "%s: regulator_set_voltage() = %d\n",
6397 __func__, rc);
6398 goto vreg_set_voltage_fail;
6399 }
6400 }
6401
6402 return rc;
6403vreg_set_voltage_fail:
6404 i++;
6405vreg_get_fail:
6406 while (i)
6407 regulator_put(vregs_tdisc[--i]);
6408fail_gpio_oe:
6409 gpio_free(PMIC_GPIO_TDISC);
6410 return rc;
6411}
6412
6413static void tdisc_shinetsu_release(void)
6414{
6415 int i;
6416
6417 for (i = 0; i < ARRAY_SIZE(vregs_tdisc_name); i++)
6418 regulator_put(vregs_tdisc[i]);
6419
6420 gpio_free(PMIC_GPIO_TDISC);
6421 gpio_free(GPIO_JOYSTICK_EN);
6422}
6423
6424static int tdisc_shinetsu_enable(void)
6425{
6426 int i, rc = -EINVAL;
6427
6428 for (i = 0; i < ARRAY_SIZE(vregs_tdisc_name); i++) {
6429 rc = regulator_enable(vregs_tdisc[i]);
6430 if (rc < 0) {
6431 printk(KERN_ERR "%s: vreg %s enable failed (%d)\n",
6432 __func__, vregs_tdisc_name[i], rc);
6433 goto vreg_fail;
6434 }
6435 }
6436
6437 /* Enable the OE (output enable) gpio */
6438 gpio_set_value_cansleep(GPIO_JOYSTICK_EN, 1);
6439 /* voltage and gpio stabilization delay */
6440 msleep(50);
6441
6442 return 0;
6443vreg_fail:
6444 while (i)
6445 regulator_disable(vregs_tdisc[--i]);
6446 return rc;
6447}
6448
6449static int tdisc_shinetsu_disable(void)
6450{
6451 int i, rc;
6452
6453 for (i = 0; i < ARRAY_SIZE(vregs_tdisc_name); i++) {
6454 rc = regulator_disable(vregs_tdisc[i]);
6455 if (rc < 0) {
6456 printk(KERN_ERR "%s: vreg %s disable failed (%d)\n",
6457 __func__, vregs_tdisc_name[i], rc);
6458 goto tdisc_reg_fail;
6459 }
6460 }
6461
6462 /* Disable the OE (output enable) gpio */
6463 gpio_set_value_cansleep(GPIO_JOYSTICK_EN, 0);
6464
6465 return 0;
6466
6467tdisc_reg_fail:
6468 while (i)
6469 regulator_enable(vregs_tdisc[--i]);
6470 return rc;
6471}
6472
6473static struct tdisc_abs_values tdisc_abs = {
6474 .x_max = 32,
6475 .y_max = 32,
6476 .x_min = -32,
6477 .y_min = -32,
6478 .pressure_max = 32,
6479 .pressure_min = 0,
6480};
6481
6482static struct tdisc_platform_data tdisc_data = {
6483 .tdisc_setup = tdisc_shinetsu_setup,
6484 .tdisc_release = tdisc_shinetsu_release,
6485 .tdisc_enable = tdisc_shinetsu_enable,
6486 .tdisc_disable = tdisc_shinetsu_disable,
6487 .tdisc_wakeup = 0,
6488 .tdisc_gpio = PMIC_GPIO_TDISC,
6489 .tdisc_report_keys = true,
6490 .tdisc_report_relative = true,
6491 .tdisc_report_absolute = false,
6492 .tdisc_report_wheel = false,
6493 .tdisc_reverse_x = false,
6494 .tdisc_reverse_y = true,
6495 .tdisc_abs = &tdisc_abs,
6496};
6497
6498static struct i2c_board_info msm_i2c_gsbi3_tdisc_info[] = {
6499 {
6500 I2C_BOARD_INFO("vtd518", TDISC_I2C_SLAVE_ADDR),
6501 .irq = TDISC_INT,
6502 .platform_data = &tdisc_data,
6503 },
6504};
6505#endif
6506
6507#define PM_GPIO_CDC_RST_N 20
6508#define GPIO_CDC_RST_N PM8058_GPIO_PM_TO_SYS(PM_GPIO_CDC_RST_N)
6509
6510static struct regulator *vreg_timpani_1;
6511static struct regulator *vreg_timpani_2;
6512
6513static unsigned int msm_timpani_setup_power(void)
6514{
6515 int rc;
6516
6517 vreg_timpani_1 = regulator_get(NULL, "8058_l0");
6518 if (IS_ERR(vreg_timpani_1)) {
6519 pr_err("%s: Unable to get 8058_l0\n", __func__);
6520 return -ENODEV;
6521 }
6522
6523 vreg_timpani_2 = regulator_get(NULL, "8058_s3");
6524 if (IS_ERR(vreg_timpani_2)) {
6525 pr_err("%s: Unable to get 8058_s3\n", __func__);
6526 regulator_put(vreg_timpani_1);
6527 return -ENODEV;
6528 }
6529
6530 rc = regulator_set_voltage(vreg_timpani_1, 1200000, 1200000);
6531 if (rc) {
6532 pr_err("%s: unable to set L0 voltage to 1.2V\n", __func__);
6533 goto fail;
6534 }
6535
6536 rc = regulator_set_voltage(vreg_timpani_2, 1800000, 1800000);
6537 if (rc) {
6538 pr_err("%s: unable to set S3 voltage to 1.8V\n", __func__);
6539 goto fail;
6540 }
6541
6542 rc = regulator_enable(vreg_timpani_1);
6543 if (rc) {
6544 pr_err("%s: Enable regulator 8058_l0 failed\n", __func__);
6545 goto fail;
6546 }
6547
6548 /* The settings for LDO0 should be set such that
6549 * it doesn't require to reset the timpani. */
6550 rc = regulator_set_optimum_mode(vreg_timpani_1, 5000);
6551 if (rc < 0) {
6552 pr_err("Timpani regulator optimum mode setting failed\n");
6553 goto fail;
6554 }
6555
6556 rc = regulator_enable(vreg_timpani_2);
6557 if (rc) {
6558 pr_err("%s: Enable regulator 8058_s3 failed\n", __func__);
6559 regulator_disable(vreg_timpani_1);
6560 goto fail;
6561 }
6562
6563 rc = gpio_request(GPIO_CDC_RST_N, "CDC_RST_N");
6564 if (rc) {
6565 pr_err("%s: GPIO Request %d failed\n", __func__,
6566 GPIO_CDC_RST_N);
6567 regulator_disable(vreg_timpani_1);
6568 regulator_disable(vreg_timpani_2);
6569 goto fail;
6570 } else {
6571 gpio_direction_output(GPIO_CDC_RST_N, 1);
6572 usleep_range(1000, 1050);
6573 gpio_direction_output(GPIO_CDC_RST_N, 0);
6574 usleep_range(1000, 1050);
6575 gpio_direction_output(GPIO_CDC_RST_N, 1);
6576 gpio_free(GPIO_CDC_RST_N);
6577 }
6578 return rc;
6579
6580fail:
6581 regulator_put(vreg_timpani_1);
6582 regulator_put(vreg_timpani_2);
6583 return rc;
6584}
6585
6586static void msm_timpani_shutdown_power(void)
6587{
6588 int rc;
6589
6590 rc = regulator_disable(vreg_timpani_1);
6591 if (rc)
6592 pr_err("%s: Disable regulator 8058_l0 failed\n", __func__);
6593
6594 regulator_put(vreg_timpani_1);
6595
6596 rc = regulator_disable(vreg_timpani_2);
6597 if (rc)
6598 pr_err("%s: Disable regulator 8058_s3 failed\n", __func__);
6599
6600 regulator_put(vreg_timpani_2);
6601}
6602
6603/* Power analog function of codec */
6604static struct regulator *vreg_timpani_cdc_apwr;
6605static int msm_timpani_codec_power(int vreg_on)
6606{
6607 int rc = 0;
6608
6609 if (!vreg_timpani_cdc_apwr) {
6610
6611 vreg_timpani_cdc_apwr = regulator_get(NULL, "8058_s4");
6612
6613 if (IS_ERR(vreg_timpani_cdc_apwr)) {
6614 pr_err("%s: vreg_get failed (%ld)\n",
6615 __func__, PTR_ERR(vreg_timpani_cdc_apwr));
6616 rc = PTR_ERR(vreg_timpani_cdc_apwr);
6617 return rc;
6618 }
6619 }
6620
6621 if (vreg_on) {
6622
6623 rc = regulator_set_voltage(vreg_timpani_cdc_apwr,
6624 2200000, 2200000);
6625 if (rc) {
6626 pr_err("%s: unable to set 8058_s4 voltage to 2.2 V\n",
6627 __func__);
6628 goto vreg_fail;
6629 }
6630
6631 rc = regulator_enable(vreg_timpani_cdc_apwr);
6632 if (rc) {
6633 pr_err("%s: vreg_enable failed %d\n", __func__, rc);
6634 goto vreg_fail;
6635 }
6636 } else {
6637 rc = regulator_disable(vreg_timpani_cdc_apwr);
6638 if (rc) {
6639 pr_err("%s: vreg_disable failed %d\n",
6640 __func__, rc);
6641 goto vreg_fail;
6642 }
6643 }
6644
6645 return 0;
6646
6647vreg_fail:
6648 regulator_put(vreg_timpani_cdc_apwr);
6649 vreg_timpani_cdc_apwr = NULL;
6650 return rc;
6651}
6652
6653static struct marimba_codec_platform_data timpani_codec_pdata = {
6654 .marimba_codec_power = msm_timpani_codec_power,
6655};
6656
6657#define TIMPANI_SLAVE_ID_CDC_ADDR 0X77
6658#define TIMPANI_SLAVE_ID_QMEMBIST_ADDR 0X66
6659
6660static struct marimba_platform_data timpani_pdata = {
6661 .slave_id[MARIMBA_SLAVE_ID_CDC] = TIMPANI_SLAVE_ID_CDC_ADDR,
6662 .slave_id[MARIMBA_SLAVE_ID_QMEMBIST] = TIMPANI_SLAVE_ID_QMEMBIST_ADDR,
6663 .marimba_setup = msm_timpani_setup_power,
6664 .marimba_shutdown = msm_timpani_shutdown_power,
6665 .codec = &timpani_codec_pdata,
6666 .tsadc_ssbi_adap = MARIMBA_SSBI_ADAP,
6667};
6668
6669#define TIMPANI_I2C_SLAVE_ADDR 0xD
6670
6671static struct i2c_board_info msm_i2c_gsbi7_timpani_info[] = {
6672 {
6673 I2C_BOARD_INFO("timpani", TIMPANI_I2C_SLAVE_ADDR),
6674 .platform_data = &timpani_pdata,
6675 },
6676};
6677
6678#ifdef CONFIG_PMIC8901
6679
6680#define PM8901_GPIO_INT 91
6681
6682static struct pm8901_gpio_platform_data pm8901_mpp_data = {
6683 .gpio_base = PM8901_GPIO_PM_TO_SYS(0),
6684 .irq_base = PM8901_MPP_IRQ(PM8901_IRQ_BASE, 0),
6685};
6686
6687static struct resource pm8901_temp_alarm[] = {
6688 {
6689 .start = PM8901_TEMP_ALARM_IRQ(PM8901_IRQ_BASE),
6690 .end = PM8901_TEMP_ALARM_IRQ(PM8901_IRQ_BASE),
6691 .flags = IORESOURCE_IRQ,
6692 },
6693 {
6694 .start = PM8901_TEMP_HI_ALARM_IRQ(PM8901_IRQ_BASE),
6695 .end = PM8901_TEMP_HI_ALARM_IRQ(PM8901_IRQ_BASE),
6696 .flags = IORESOURCE_IRQ,
6697 },
6698};
6699
6700/*
6701 * Consumer specific regulator names:
6702 * regulator name consumer dev_name
6703 */
6704static struct regulator_consumer_supply vreg_consumers_8901_MPP0[] = {
6705 REGULATOR_SUPPLY("8901_mpp0", NULL),
6706};
6707static struct regulator_consumer_supply vreg_consumers_8901_USB_OTG[] = {
6708 REGULATOR_SUPPLY("8901_usb_otg", NULL),
6709};
6710static struct regulator_consumer_supply vreg_consumers_8901_HDMI_MVS[] = {
6711 REGULATOR_SUPPLY("8901_hdmi_mvs", NULL),
6712};
6713
6714#define PM8901_VREG_INIT(_id, _min_uV, _max_uV, _modes, _ops, _apply_uV, \
6715 _always_on, _active_high) \
6716 [PM8901_VREG_ID_##_id] = { \
6717 .init_data = { \
6718 .constraints = { \
6719 .valid_modes_mask = _modes, \
6720 .valid_ops_mask = _ops, \
6721 .min_uV = _min_uV, \
6722 .max_uV = _max_uV, \
6723 .input_uV = _min_uV, \
6724 .apply_uV = _apply_uV, \
6725 .always_on = _always_on, \
6726 }, \
6727 .consumer_supplies = vreg_consumers_8901_##_id, \
6728 .num_consumer_supplies = \
6729 ARRAY_SIZE(vreg_consumers_8901_##_id), \
6730 }, \
6731 .active_high = _active_high, \
6732 }
6733
6734#define PM8901_VREG_INIT_MPP(_id, _active_high) \
6735 PM8901_VREG_INIT(_id, 0, 0, REGULATOR_MODE_NORMAL, \
6736 REGULATOR_CHANGE_STATUS, 0, 0, _active_high)
6737
6738#define PM8901_VREG_INIT_VS(_id) \
6739 PM8901_VREG_INIT(_id, 0, 0, REGULATOR_MODE_NORMAL, \
6740 REGULATOR_CHANGE_STATUS, 0, 0, 0)
6741
6742static struct pm8901_vreg_pdata pm8901_vreg_init_pdata[PM8901_VREG_MAX] = {
6743 PM8901_VREG_INIT_MPP(MPP0, 1),
6744
6745 PM8901_VREG_INIT_VS(USB_OTG),
6746 PM8901_VREG_INIT_VS(HDMI_MVS),
6747};
6748
6749#define PM8901_VREG(_id) { \
6750 .name = "pm8901-regulator", \
6751 .id = _id, \
6752 .platform_data = &pm8901_vreg_init_pdata[_id], \
6753 .pdata_size = sizeof(pm8901_vreg_init_pdata[_id]), \
6754}
6755
6756static struct mfd_cell pm8901_subdevs[] = {
6757 { .name = "pm8901-mpp",
6758 .id = -1,
6759 .platform_data = &pm8901_mpp_data,
6760 .pdata_size = sizeof(pm8901_mpp_data),
6761 },
6762 { .name = "pm8901-tm",
6763 .id = -1,
6764 .num_resources = ARRAY_SIZE(pm8901_temp_alarm),
6765 .resources = pm8901_temp_alarm,
6766 },
6767 PM8901_VREG(PM8901_VREG_ID_MPP0),
6768 PM8901_VREG(PM8901_VREG_ID_USB_OTG),
6769 PM8901_VREG(PM8901_VREG_ID_HDMI_MVS),
6770};
6771
6772static struct pm8901_platform_data pm8901_platform_data = {
6773 .irq_base = PM8901_IRQ_BASE,
6774 .num_subdevs = ARRAY_SIZE(pm8901_subdevs),
6775 .sub_devices = pm8901_subdevs,
6776 .irq_trigger_flags = IRQF_TRIGGER_LOW,
6777};
6778
6779static struct i2c_board_info pm8901_boardinfo[] __initdata = {
6780 {
6781 I2C_BOARD_INFO("pm8901-core", 0x55),
6782 .irq = MSM_GPIO_TO_INT(PM8901_GPIO_INT),
6783 .platform_data = &pm8901_platform_data,
6784 },
6785};
6786
6787#endif /* CONFIG_PMIC8901 */
6788
6789#if defined(CONFIG_MARIMBA_CORE) && (defined(CONFIG_GPIO_SX150X) \
6790 || defined(CONFIG_GPIO_SX150X_MODULE))
6791
6792static struct regulator *vreg_bahama;
Zhang Chang Kene1fd3da2011-08-10 08:25:57 -04006793static int msm_bahama_sys_rst = GPIO_MS_SYS_RESET_N;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006794
6795struct bahama_config_register{
6796 u8 reg;
6797 u8 value;
6798 u8 mask;
6799};
6800
6801enum version{
6802 VER_1_0,
6803 VER_2_0,
6804 VER_UNSUPPORTED = 0xFF
6805};
6806
6807static u8 read_bahama_ver(void)
6808{
6809 int rc;
6810 struct marimba config = { .mod_id = SLAVE_ID_BAHAMA };
6811 u8 bahama_version;
6812
6813 rc = marimba_read_bit_mask(&config, 0x00, &bahama_version, 1, 0x1F);
6814 if (rc < 0) {
6815 printk(KERN_ERR
6816 "%s: version read failed: %d\n",
6817 __func__, rc);
6818 return VER_UNSUPPORTED;
6819 } else {
6820 printk(KERN_INFO
6821 "%s: version read got: 0x%x\n",
6822 __func__, bahama_version);
6823 }
6824
6825 switch (bahama_version) {
6826 case 0x08: /* varient of bahama v1 */
6827 case 0x10:
6828 case 0x00:
6829 return VER_1_0;
6830 case 0x09: /* variant of bahama v2 */
6831 return VER_2_0;
6832 default:
6833 return VER_UNSUPPORTED;
6834 }
6835}
6836
6837static unsigned int msm_bahama_setup_power(void)
6838{
6839 int rc = 0;
6840 const char *msm_bahama_regulator = "8058_s3";
Zhang Chang Kene1fd3da2011-08-10 08:25:57 -04006841
6842 if (machine_is_msm8x60_dragon())
6843 msm_bahama_sys_rst = GPIO_CDC_RST_N;
6844
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006845 vreg_bahama = regulator_get(NULL, msm_bahama_regulator);
6846
6847 if (IS_ERR(vreg_bahama)) {
6848 rc = PTR_ERR(vreg_bahama);
6849 pr_err("%s: regulator_get %s = %d\n", __func__,
6850 msm_bahama_regulator, rc);
6851 }
6852
6853 if (!rc)
6854 rc = regulator_set_voltage(vreg_bahama, 1800000, 1800000);
6855 else {
6856 pr_err("%s: regulator_set_voltage %s = %d\n", __func__,
6857 msm_bahama_regulator, rc);
6858 goto unget;
6859 }
6860
6861 if (!rc)
6862 rc = regulator_enable(vreg_bahama);
6863 else {
6864 pr_err("%s: regulator_enable %s = %d\n", __func__,
6865 msm_bahama_regulator, rc);
6866 goto unget;
6867 }
6868
Zhang Chang Kene1fd3da2011-08-10 08:25:57 -04006869 if (!rc) {
6870 rc = gpio_request(msm_bahama_sys_rst, "bahama sys_rst_n");
6871 } else {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006872 pr_err("%s: gpio_request %d = %d\n", __func__,
Zhang Chang Kene1fd3da2011-08-10 08:25:57 -04006873 msm_bahama_sys_rst, rc);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006874 goto unenable;
6875 }
6876
Siddartha Mohanadoss72d796e2011-07-20 22:08:34 -07006877 if (!rc) {
Zhang Chang Kene1fd3da2011-08-10 08:25:57 -04006878 gpio_direction_output(msm_bahama_sys_rst, 0);
Siddartha Mohanadoss72d796e2011-07-20 22:08:34 -07006879 usleep_range(1000, 1050);
Zhang Chang Kene1fd3da2011-08-10 08:25:57 -04006880 gpio_set_value_cansleep(msm_bahama_sys_rst, 1);
Siddartha Mohanadoss72d796e2011-07-20 22:08:34 -07006881 usleep_range(1000, 1050);
6882 } else {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006883 pr_err("%s: gpio_direction_output %d = %d\n", __func__,
Zhang Chang Kene1fd3da2011-08-10 08:25:57 -04006884 msm_bahama_sys_rst, rc);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006885 goto unrequest;
6886 }
6887
6888 return rc;
6889
6890unrequest:
Zhang Chang Kene1fd3da2011-08-10 08:25:57 -04006891 gpio_free(msm_bahama_sys_rst);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006892unenable:
6893 regulator_disable(vreg_bahama);
6894unget:
6895 regulator_put(vreg_bahama);
6896 return rc;
6897};
6898static unsigned int msm_bahama_shutdown_power(int value)
6899
6900
6901{
Zhang Chang Kene1fd3da2011-08-10 08:25:57 -04006902 gpio_set_value_cansleep(msm_bahama_sys_rst, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006903
Zhang Chang Kene1fd3da2011-08-10 08:25:57 -04006904 gpio_free(msm_bahama_sys_rst);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006905
6906 regulator_disable(vreg_bahama);
6907
6908 regulator_put(vreg_bahama);
6909
6910 return 0;
6911};
6912
6913static unsigned int msm_bahama_core_config(int type)
6914{
6915 int rc = 0;
6916
6917 if (type == BAHAMA_ID) {
6918
6919 int i;
6920 struct marimba config = { .mod_id = SLAVE_ID_BAHAMA };
6921
6922 const struct bahama_config_register v20_init[] = {
6923 /* reg, value, mask */
6924 { 0xF4, 0x84, 0xFF }, /* AREG */
6925 { 0xF0, 0x04, 0xFF } /* DREG */
6926 };
6927
6928 if (read_bahama_ver() == VER_2_0) {
6929 for (i = 0; i < ARRAY_SIZE(v20_init); i++) {
6930 u8 value = v20_init[i].value;
6931 rc = marimba_write_bit_mask(&config,
6932 v20_init[i].reg,
6933 &value,
6934 sizeof(v20_init[i].value),
6935 v20_init[i].mask);
6936 if (rc < 0) {
6937 printk(KERN_ERR
6938 "%s: reg %d write failed: %d\n",
6939 __func__, v20_init[i].reg, rc);
6940 return rc;
6941 }
6942 printk(KERN_INFO "%s: reg 0x%02x value 0x%02x"
6943 " mask 0x%02x\n",
6944 __func__, v20_init[i].reg,
6945 v20_init[i].value, v20_init[i].mask);
6946 }
6947 }
6948 }
6949 printk(KERN_INFO "core type: %d\n", type);
6950
6951 return rc;
6952}
6953
6954static struct regulator *fm_regulator_s3;
6955static struct msm_xo_voter *fm_clock;
6956
6957static int fm_radio_setup(struct marimba_fm_platform_data *pdata)
6958{
6959 int rc = 0;
6960 struct pm8058_gpio cfg = {
6961 .direction = PM_GPIO_DIR_IN,
6962 .pull = PM_GPIO_PULL_NO,
6963 .vin_sel = PM_GPIO_VIN_S3,
6964 .function = PM_GPIO_FUNC_NORMAL,
6965 .inv_int_pol = 0,
6966 };
6967
6968 if (!fm_regulator_s3) {
6969 fm_regulator_s3 = regulator_get(NULL, "8058_s3");
6970 if (IS_ERR(fm_regulator_s3)) {
6971 rc = PTR_ERR(fm_regulator_s3);
6972 printk(KERN_ERR "%s: regulator get s3 (%d)\n",
6973 __func__, rc);
6974 goto out;
6975 }
6976 }
6977
6978
6979 rc = regulator_set_voltage(fm_regulator_s3, 1800000, 1800000);
6980 if (rc < 0) {
6981 printk(KERN_ERR "%s: regulator set voltage failed (%d)\n",
6982 __func__, rc);
6983 goto fm_fail_put;
6984 }
6985
6986 rc = regulator_enable(fm_regulator_s3);
6987 if (rc < 0) {
6988 printk(KERN_ERR "%s: regulator s3 enable failed (%d)\n",
6989 __func__, rc);
6990 goto fm_fail_put;
6991 }
6992
6993 /*Vote for XO clock*/
6994 fm_clock = msm_xo_get(MSM_XO_TCXO_D0, "fm_power");
6995
6996 if (IS_ERR(fm_clock)) {
6997 rc = PTR_ERR(fm_clock);
6998 printk(KERN_ERR "%s: Couldn't get TCXO_D0 vote for FM (%d)\n",
6999 __func__, rc);
7000 goto fm_fail_switch;
7001 }
7002
7003 rc = msm_xo_mode_vote(fm_clock, MSM_XO_MODE_ON);
7004 if (rc < 0) {
7005 printk(KERN_ERR "%s: Failed to vote for TCX0_D0 ON (%d)\n",
7006 __func__, rc);
7007 goto fm_fail_vote;
7008 }
7009
7010 /*GPIO 18 on PMIC is FM_IRQ*/
7011 rc = pm8058_gpio_config(FM_GPIO, &cfg);
7012 if (rc) {
7013 printk(KERN_ERR "%s: return val of pm8058_gpio_config: %d\n",
7014 __func__, rc);
7015 goto fm_fail_clock;
7016 }
7017 goto out;
7018
7019fm_fail_clock:
7020 msm_xo_mode_vote(fm_clock, MSM_XO_MODE_OFF);
7021fm_fail_vote:
7022 msm_xo_put(fm_clock);
7023fm_fail_switch:
7024 regulator_disable(fm_regulator_s3);
7025fm_fail_put:
7026 regulator_put(fm_regulator_s3);
7027out:
7028 return rc;
7029};
7030
7031static void fm_radio_shutdown(struct marimba_fm_platform_data *pdata)
7032{
7033 int rc = 0;
7034 if (fm_regulator_s3 != NULL) {
7035 rc = regulator_disable(fm_regulator_s3);
7036 if (rc < 0) {
7037 printk(KERN_ERR "%s: regulator s3 disable (%d)\n",
7038 __func__, rc);
7039 }
7040 regulator_put(fm_regulator_s3);
7041 fm_regulator_s3 = NULL;
7042 }
7043 printk(KERN_ERR "%s: Voting off for XO", __func__);
7044
7045 if (fm_clock != NULL) {
7046 rc = msm_xo_mode_vote(fm_clock, MSM_XO_MODE_OFF);
7047 if (rc < 0) {
7048 printk(KERN_ERR "%s: Voting off XO clock (%d)\n",
7049 __func__, rc);
7050 }
7051 msm_xo_put(fm_clock);
7052 }
7053 printk(KERN_ERR "%s: coming out of fm_radio_shutdown", __func__);
7054}
7055
7056/* Slave id address for FM/CDC/QMEMBIST
7057 * Values can be programmed using Marimba slave id 0
7058 * should there be a conflict with other I2C devices
7059 * */
7060#define BAHAMA_SLAVE_ID_FM_ADDR 0x2A
7061#define BAHAMA_SLAVE_ID_QMEMBIST_ADDR 0x7B
7062
7063static struct marimba_fm_platform_data marimba_fm_pdata = {
7064 .fm_setup = fm_radio_setup,
7065 .fm_shutdown = fm_radio_shutdown,
7066 .irq = PM8058_GPIO_IRQ(PM8058_IRQ_BASE, FM_GPIO),
7067 .is_fm_soc_i2s_master = false,
7068 .config_i2s_gpio = NULL,
7069};
7070
7071/*
7072Just initializing the BAHAMA related slave
7073*/
7074static struct marimba_platform_data marimba_pdata = {
7075 .slave_id[SLAVE_ID_BAHAMA_FM] = BAHAMA_SLAVE_ID_FM_ADDR,
7076 .slave_id[SLAVE_ID_BAHAMA_QMEMBIST] = BAHAMA_SLAVE_ID_QMEMBIST_ADDR,
7077 .bahama_setup = msm_bahama_setup_power,
7078 .bahama_shutdown = msm_bahama_shutdown_power,
7079 .bahama_core_config = msm_bahama_core_config,
7080 .fm = &marimba_fm_pdata,
7081 .tsadc_ssbi_adap = MARIMBA_SSBI_ADAP,
7082};
7083
7084
7085static struct i2c_board_info msm_marimba_board_info[] = {
7086 {
7087 I2C_BOARD_INFO("marimba", 0xc),
7088 .platform_data = &marimba_pdata,
7089 }
7090};
7091#endif /* CONFIG_MAIMBA_CORE */
7092
7093#ifdef CONFIG_I2C
7094#define I2C_SURF 1
7095#define I2C_FFA (1 << 1)
7096#define I2C_RUMI (1 << 2)
7097#define I2C_SIM (1 << 3)
7098#define I2C_FLUID (1 << 4)
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04007099#define I2C_DRAGON (1 << 5)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007100
7101struct i2c_registry {
7102 u8 machs;
7103 int bus;
7104 struct i2c_board_info *info;
7105 int len;
7106};
7107
7108static struct i2c_registry msm8x60_i2c_devices[] __initdata = {
7109#ifdef CONFIG_PMIC8058
7110 {
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04007111 I2C_SURF | I2C_FFA | I2C_FLUID | I2C_DRAGON,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007112 MSM_SSBI1_I2C_BUS_ID,
7113 pm8058_boardinfo,
7114 ARRAY_SIZE(pm8058_boardinfo),
7115 },
7116#endif
7117#ifdef CONFIG_PMIC8901
7118 {
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04007119 I2C_SURF | I2C_FFA | I2C_FLUID | I2C_DRAGON,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007120 MSM_SSBI2_I2C_BUS_ID,
7121 pm8901_boardinfo,
7122 ARRAY_SIZE(pm8901_boardinfo),
7123 },
7124#endif
7125#if defined(CONFIG_GPIO_SX150X) || defined(CONFIG_GPIO_SX150X_MODULE)
7126 {
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04007127 I2C_SURF | I2C_FFA | I2C_DRAGON,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007128 MSM_GSBI8_QUP_I2C_BUS_ID,
7129 core_expander_i2c_info,
7130 ARRAY_SIZE(core_expander_i2c_info),
7131 },
7132 {
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04007133 I2C_SURF | I2C_FFA | I2C_DRAGON,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007134 MSM_GSBI8_QUP_I2C_BUS_ID,
7135 docking_expander_i2c_info,
7136 ARRAY_SIZE(docking_expander_i2c_info),
7137 },
7138 {
7139 I2C_SURF,
7140 MSM_GSBI8_QUP_I2C_BUS_ID,
7141 surf_expanders_i2c_info,
7142 ARRAY_SIZE(surf_expanders_i2c_info),
7143 },
7144 {
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04007145 I2C_SURF | I2C_FFA | I2C_DRAGON,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007146 MSM_GSBI3_QUP_I2C_BUS_ID,
7147 fha_expanders_i2c_info,
7148 ARRAY_SIZE(fha_expanders_i2c_info),
7149 },
7150 {
7151 I2C_FLUID,
7152 MSM_GSBI3_QUP_I2C_BUS_ID,
7153 fluid_expanders_i2c_info,
7154 ARRAY_SIZE(fluid_expanders_i2c_info),
7155 },
7156 {
7157 I2C_FLUID,
7158 MSM_GSBI8_QUP_I2C_BUS_ID,
7159 fluid_core_expander_i2c_info,
7160 ARRAY_SIZE(fluid_core_expander_i2c_info),
7161 },
7162#endif
7163#if defined(CONFIG_TOUCHDISC_VTD518_SHINETSU) || \
7164 defined(CONFIG_TOUCHDISC_VTD518_SHINETSU_MODULE)
7165 {
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04007166 I2C_SURF | I2C_FFA | I2C_FLUID | I2C_DRAGON,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007167 MSM_GSBI3_QUP_I2C_BUS_ID,
7168 msm_i2c_gsbi3_tdisc_info,
7169 ARRAY_SIZE(msm_i2c_gsbi3_tdisc_info),
7170 },
7171#endif
7172 {
Zhang Chang Ken211df572011-07-05 19:16:39 -04007173 I2C_SURF | I2C_FFA | I2C_FLUID,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007174 MSM_GSBI3_QUP_I2C_BUS_ID,
7175 cy8ctmg200_board_info,
7176 ARRAY_SIZE(cy8ctmg200_board_info),
7177 },
Zhang Chang Ken211df572011-07-05 19:16:39 -04007178 {
7179 I2C_DRAGON,
7180 MSM_GSBI3_QUP_I2C_BUS_ID,
7181 cy8ctma340_dragon_board_info,
7182 ARRAY_SIZE(cy8ctma340_dragon_board_info),
7183 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007184#if defined(CONFIG_TOUCHSCREEN_CYTTSP_I2C) || \
7185 defined(CONFIG_TOUCHSCREEN_CYTTSP_I2C_MODULE)
7186 {
7187 I2C_FLUID,
7188 MSM_GSBI3_QUP_I2C_BUS_ID,
7189 cyttsp_fluid_info,
7190 ARRAY_SIZE(cyttsp_fluid_info),
7191 },
7192 {
7193 I2C_FFA | I2C_SURF,
7194 MSM_GSBI3_QUP_I2C_BUS_ID,
7195 cyttsp_ffa_info,
7196 ARRAY_SIZE(cyttsp_ffa_info),
7197 },
7198#endif
7199#ifdef CONFIG_MSM_CAMERA
Jilai Wang971f97f2011-07-13 14:25:25 -04007200 {
7201 I2C_SURF | I2C_FFA | I2C_FLUID ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007202 MSM_GSBI4_QUP_I2C_BUS_ID,
7203 msm_camera_boardinfo,
7204 ARRAY_SIZE(msm_camera_boardinfo),
7205 },
Jilai Wang971f97f2011-07-13 14:25:25 -04007206 {
7207 I2C_DRAGON,
7208 MSM_GSBI4_QUP_I2C_BUS_ID,
7209 msm_camera_dragon_boardinfo,
7210 ARRAY_SIZE(msm_camera_dragon_boardinfo),
7211 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007212#endif
7213 {
7214 I2C_SURF | I2C_FFA | I2C_FLUID,
7215 MSM_GSBI7_QUP_I2C_BUS_ID,
7216 msm_i2c_gsbi7_timpani_info,
7217 ARRAY_SIZE(msm_i2c_gsbi7_timpani_info),
7218 },
7219#if defined(CONFIG_MARIMBA_CORE)
7220 {
Zhang Chang Kene1fd3da2011-08-10 08:25:57 -04007221 I2C_SURF | I2C_FFA | I2C_FLUID | I2C_DRAGON,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007222 MSM_GSBI7_QUP_I2C_BUS_ID,
7223 msm_marimba_board_info,
7224 ARRAY_SIZE(msm_marimba_board_info),
7225 },
7226#endif /* CONFIG_MARIMBA_CORE */
7227#ifdef CONFIG_ISL9519_CHARGER
7228 {
7229 I2C_SURF | I2C_FFA,
7230 MSM_GSBI8_QUP_I2C_BUS_ID,
7231 isl_charger_i2c_info,
7232 ARRAY_SIZE(isl_charger_i2c_info),
7233 },
7234#endif
7235#if defined(CONFIG_HAPTIC_ISA1200) || \
7236 defined(CONFIG_HAPTIC_ISA1200_MODULE)
7237 {
7238 I2C_FLUID,
7239 MSM_GSBI8_QUP_I2C_BUS_ID,
7240 msm_isa1200_board_info,
7241 ARRAY_SIZE(msm_isa1200_board_info),
7242 },
7243#endif
7244#if defined(CONFIG_SMB137B_CHARGER) || defined(CONFIG_SMB137B_CHARGER_MODULE)
7245 {
7246 I2C_FLUID,
7247 MSM_GSBI8_QUP_I2C_BUS_ID,
7248 smb137b_charger_i2c_info,
7249 ARRAY_SIZE(smb137b_charger_i2c_info),
7250 },
7251#endif
7252#if defined(CONFIG_BATTERY_BQ27520) || \
7253 defined(CONFIG_BATTERY_BQ27520_MODULE)
7254 {
7255 I2C_FLUID,
7256 MSM_GSBI8_QUP_I2C_BUS_ID,
7257 msm_bq27520_board_info,
7258 ARRAY_SIZE(msm_bq27520_board_info),
7259 },
7260#endif
7261};
7262#endif /* CONFIG_I2C */
7263
7264static void fixup_i2c_configs(void)
7265{
7266#ifdef CONFIG_I2C
7267#if defined(CONFIG_GPIO_SX150X) || defined(CONFIG_GPIO_SX150X_MODULE)
7268 if (machine_is_msm8x60_surf() || machine_is_msm8x60_fusion())
7269 sx150x_data[SX150X_CORE].irq_summary =
7270 PM8058_GPIO_IRQ(PM8058_IRQ_BASE, UI_INT2_N);
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04007271 else if (machine_is_msm8x60_ffa() || machine_is_msm8x60_fusn_ffa() ||
7272 machine_is_msm8x60_dragon())
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007273 sx150x_data[SX150X_CORE].irq_summary =
7274 PM8058_GPIO_IRQ(PM8058_IRQ_BASE, UI_INT1_N);
7275 else if (machine_is_msm8x60_fluid())
7276 sx150x_data[SX150X_CORE_FLUID].irq_summary =
7277 PM8058_GPIO_IRQ(PM8058_IRQ_BASE, UI_INT1_N);
7278#endif
7279 /*
7280 * Set PMIC 8901 MPP0 active_high to 0 for surf and charm_surf. This
7281 * implies that the regulator connected to MPP0 is enabled when
7282 * MPP0 is low.
7283 */
7284 if (machine_is_msm8x60_surf() || machine_is_msm8x60_fusion())
7285 pm8901_vreg_init_pdata[PM8901_VREG_ID_MPP0].active_high = 0;
7286 else
7287 pm8901_vreg_init_pdata[PM8901_VREG_ID_MPP0].active_high = 1;
7288#endif
7289}
7290
7291static void register_i2c_devices(void)
7292{
7293#ifdef CONFIG_I2C
7294 u8 mach_mask = 0;
7295 int i;
7296
7297 /* Build the matching 'supported_machs' bitmask */
7298 if (machine_is_msm8x60_surf() || machine_is_msm8x60_fusion())
7299 mach_mask = I2C_SURF;
7300 else if (machine_is_msm8x60_ffa() || machine_is_msm8x60_fusn_ffa())
7301 mach_mask = I2C_FFA;
7302 else if (machine_is_msm8x60_rumi3())
7303 mach_mask = I2C_RUMI;
7304 else if (machine_is_msm8x60_sim())
7305 mach_mask = I2C_SIM;
7306 else if (machine_is_msm8x60_fluid())
7307 mach_mask = I2C_FLUID;
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04007308 else if (machine_is_msm8x60_dragon())
7309 mach_mask = I2C_DRAGON;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007310 else
7311 pr_err("unmatched machine ID in register_i2c_devices\n");
7312
7313 /* Run the array and install devices as appropriate */
7314 for (i = 0; i < ARRAY_SIZE(msm8x60_i2c_devices); ++i) {
7315 if (msm8x60_i2c_devices[i].machs & mach_mask)
7316 i2c_register_board_info(msm8x60_i2c_devices[i].bus,
7317 msm8x60_i2c_devices[i].info,
7318 msm8x60_i2c_devices[i].len);
7319 }
7320#endif
7321}
7322
7323static void __init msm8x60_init_uart12dm(void)
7324{
7325#if !defined(CONFIG_USB_PEHCI_HCD) && !defined(CONFIG_USB_PEHCI_HCD_MODULE)
7326 /* 0x1D000000 now belongs to EBI2:CS3 i.e. USB ISP Controller */
7327 void *fpga_mem = ioremap_nocache(0x1D000000, SZ_4K);
7328
7329 if (!fpga_mem)
7330 pr_err("%s(): Error getting memory\n", __func__);
7331
7332 /* Advanced mode */
7333 writew(0xFFFF, fpga_mem + 0x15C);
7334 /* FPGA_UART_SEL */
7335 writew(0, fpga_mem + 0x172);
7336 /* FPGA_GPIO_CONFIG_117 */
7337 writew(1, fpga_mem + 0xEA);
7338 /* FPGA_GPIO_CONFIG_118 */
7339 writew(1, fpga_mem + 0xEC);
7340 mb();
7341 iounmap(fpga_mem);
7342#endif
7343}
7344
7345#define MSM_GSBI9_PHYS 0x19900000
7346#define GSBI_DUAL_MODE_CODE 0x60
7347
7348static void __init msm8x60_init_buses(void)
7349{
7350#ifdef CONFIG_I2C_QUP
7351 void *gsbi_mem = ioremap_nocache(0x19C00000, 4);
7352 /* Setting protocol code to 0x60 for dual UART/I2C in GSBI12 */
7353 writel_relaxed(0x6 << 4, gsbi_mem);
7354 /* Ensure protocol code is written before proceeding further */
7355 mb();
7356 iounmap(gsbi_mem);
7357
7358 msm_gsbi3_qup_i2c_device.dev.platform_data = &msm_gsbi3_qup_i2c_pdata;
7359 msm_gsbi4_qup_i2c_device.dev.platform_data = &msm_gsbi4_qup_i2c_pdata;
7360 msm_gsbi7_qup_i2c_device.dev.platform_data = &msm_gsbi7_qup_i2c_pdata;
7361 msm_gsbi8_qup_i2c_device.dev.platform_data = &msm_gsbi8_qup_i2c_pdata;
7362
7363#ifdef CONFIG_MSM_GSBI9_UART
7364 if (machine_is_msm8x60_fusion() || machine_is_msm8x60_fusn_ffa()) {
7365 /* Setting protocol code to 0x60 for dual UART/I2C in GSBI9 */
7366 gsbi_mem = ioremap_nocache(MSM_GSBI9_PHYS, 4);
7367 writel_relaxed(GSBI_DUAL_MODE_CODE, gsbi_mem);
7368 iounmap(gsbi_mem);
7369 msm_gsbi9_qup_i2c_pdata.use_gsbi_shared_mode = 1;
7370 }
7371#endif
7372 msm_gsbi9_qup_i2c_device.dev.platform_data = &msm_gsbi9_qup_i2c_pdata;
7373 msm_gsbi12_qup_i2c_device.dev.platform_data = &msm_gsbi12_qup_i2c_pdata;
7374#endif
7375#if defined(CONFIG_SPI_QUP) || defined(CONFIG_SPI_QUP_MODULE)
7376 msm_gsbi1_qup_spi_device.dev.platform_data = &msm_gsbi1_qup_spi_pdata;
7377#endif
7378#ifdef CONFIG_I2C_SSBI
7379 msm_device_ssbi1.dev.platform_data = &msm_ssbi1_pdata;
7380 msm_device_ssbi2.dev.platform_data = &msm_ssbi2_pdata;
7381 msm_device_ssbi3.dev.platform_data = &msm_ssbi3_pdata;
7382#endif
7383
7384 if (machine_is_msm8x60_fluid()) {
7385#if (defined(CONFIG_USB_EHCI_MSM_72K) && \
7386 (defined(CONFIG_SMB137B_CHARGER) || \
7387 defined(CONFIG_SMB137B_CHARGER_MODULE)))
7388 msm_otg_pdata.vbus_power = msm_hsusb_smb137b_vbus_power;
7389#endif
7390#if defined(CONFIG_SPI_QUP) || defined(CONFIG_SPI_QUP_MODULE)
7391 msm_gsbi10_qup_spi_device.dev.platform_data =
7392 &msm_gsbi10_qup_spi_pdata;
7393#endif
7394 }
7395
7396#if defined(CONFIG_USB_GADGET_MSM_72K) || defined(CONFIG_USB_EHCI_HCD)
7397 /*
7398 * We can not put USB regulators (8058_l6 and 8058_l7) in LPM
7399 * when we depend on USB PHY for VBUS/ID notifications. VBUS
7400 * and ID notifications are available only on V2 surf and FFA
7401 * with a hardware workaround.
7402 */
7403 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2 &&
7404 (machine_is_msm8x60_surf() ||
7405 (machine_is_msm8x60_ffa() &&
7406 pmic_id_notif_supported)))
7407 msm_otg_pdata.phy_can_powercollapse = 1;
7408 msm_device_otg.dev.platform_data = &msm_otg_pdata;
7409#endif
7410
7411#ifdef CONFIG_USB_GADGET_MSM_72K
7412 msm_device_gadget_peripheral.dev.platform_data = &msm_gadget_pdata;
7413#endif
7414
7415#ifdef CONFIG_SERIAL_MSM_HS
7416 msm_uart_dm1_pdata.wakeup_irq = gpio_to_irq(54); /* GSBI6(2) */
7417 msm_device_uart_dm1.dev.platform_data = &msm_uart_dm1_pdata;
7418#endif
7419#ifdef CONFIG_MSM_GSBI9_UART
7420 if (machine_is_msm8x60_fusion() || machine_is_msm8x60_fusn_ffa()) {
7421 msm_device_uart_gsbi9 = msm_add_gsbi9_uart();
7422 if (IS_ERR(msm_device_uart_gsbi9))
7423 pr_err("%s(): Failed to create uart gsbi9 device\n",
7424 __func__);
7425 }
7426#endif
7427
7428#ifdef CONFIG_MSM_BUS_SCALING
7429
7430 /* RPM calls are only enabled on V2 */
7431 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2) {
7432 msm_bus_apps_fabric_pdata.rpm_enabled = 1;
7433 msm_bus_sys_fabric_pdata.rpm_enabled = 1;
7434 msm_bus_mm_fabric_pdata.rpm_enabled = 1;
7435 msm_bus_sys_fpb_pdata.rpm_enabled = 1;
7436 msm_bus_cpss_fpb_pdata.rpm_enabled = 1;
7437 }
7438
7439 msm_bus_apps_fabric.dev.platform_data = &msm_bus_apps_fabric_pdata;
7440 msm_bus_sys_fabric.dev.platform_data = &msm_bus_sys_fabric_pdata;
7441 msm_bus_mm_fabric.dev.platform_data = &msm_bus_mm_fabric_pdata;
7442 msm_bus_sys_fpb.dev.platform_data = &msm_bus_sys_fpb_pdata;
7443 msm_bus_cpss_fpb.dev.platform_data = &msm_bus_cpss_fpb_pdata;
7444#endif
7445}
7446
7447static void __init msm8x60_map_io(void)
7448{
7449 msm_shared_ram_phys = MSM_SHARED_RAM_PHYS;
7450 msm_map_msm8x60_io();
7451}
7452
7453/*
7454 * Most segments of the EBI2 bus are disabled by default.
7455 */
7456static void __init msm8x60_init_ebi2(void)
7457{
7458 uint32_t ebi2_cfg;
7459 void *ebi2_cfg_ptr;
7460
7461 ebi2_cfg_ptr = ioremap_nocache(0x1a100000, sizeof(uint32_t));
7462 if (ebi2_cfg_ptr != 0) {
7463 ebi2_cfg = readl_relaxed(ebi2_cfg_ptr);
7464
7465 if (machine_is_msm8x60_surf() || machine_is_msm8x60_ffa() ||
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04007466 machine_is_msm8x60_fluid() ||
7467 machine_is_msm8x60_dragon())
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007468 ebi2_cfg |= (1 << 4) | (1 << 5); /* CS2, CS3 */
7469 else if (machine_is_msm8x60_sim())
7470 ebi2_cfg |= (1 << 4); /* CS2 */
7471 else if (machine_is_msm8x60_rumi3())
7472 ebi2_cfg |= (1 << 5); /* CS3 */
7473
7474 writel_relaxed(ebi2_cfg, ebi2_cfg_ptr);
7475 iounmap(ebi2_cfg_ptr);
7476 }
7477
7478 if (machine_is_msm8x60_surf() || machine_is_msm8x60_ffa() ||
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04007479 machine_is_msm8x60_fluid() || machine_is_msm8x60_dragon()) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007480 ebi2_cfg_ptr = ioremap_nocache(0x1a110000, SZ_4K);
7481 if (ebi2_cfg_ptr != 0) {
7482 /* EBI2_XMEM_CFG:PWRSAVE_MODE off */
7483 writel_relaxed(0UL, ebi2_cfg_ptr);
7484
7485 /* CS2: Delay 9 cycles (140ns@64MHz) between SMSC
7486 * LAN9221 Ethernet controller reads and writes.
7487 * The lowest 4 bits are the read delay, the next
7488 * 4 are the write delay. */
7489 writel_relaxed(0x031F1C99, ebi2_cfg_ptr + 0x10);
7490#if defined(CONFIG_USB_PEHCI_HCD) || defined(CONFIG_USB_PEHCI_HCD_MODULE)
7491 /*
7492 * RECOVERY=5, HOLD_WR=1
7493 * INIT_LATENCY_WR=1, INIT_LATENCY_RD=1
7494 * WAIT_WR=1, WAIT_RD=2
7495 */
7496 writel_relaxed(0x51010112, ebi2_cfg_ptr + 0x14);
7497 /*
7498 * HOLD_RD=1
7499 * ADV_OE_RECOVERY=0, ADDR_HOLD_ENA=1
7500 */
7501 writel_relaxed(0x01000020, ebi2_cfg_ptr + 0x34);
7502#else
7503 /* EBI2 CS3 muxed address/data,
7504 * two cyc addr enable */
7505 writel_relaxed(0xA3030020, ebi2_cfg_ptr + 0x34);
7506
7507#endif
7508 iounmap(ebi2_cfg_ptr);
7509 }
7510 }
7511}
7512
7513static void __init msm8x60_configure_smc91x(void)
7514{
7515 if (machine_is_msm8x60_sim()) {
7516
7517 smc91x_resources[0].start = 0x1b800300;
7518 smc91x_resources[0].end = 0x1b8003ff;
7519
7520 smc91x_resources[1].start = (NR_MSM_IRQS + 40);
7521 smc91x_resources[1].end = (NR_MSM_IRQS + 40);
7522
7523 } else if (machine_is_msm8x60_rumi3()) {
7524
7525 smc91x_resources[0].start = 0x1d000300;
7526 smc91x_resources[0].end = 0x1d0003ff;
7527
7528 smc91x_resources[1].start = TLMM_MSM_DIR_CONN_IRQ_0;
7529 smc91x_resources[1].end = TLMM_MSM_DIR_CONN_IRQ_0;
7530 }
7531}
7532
7533static void __init msm8x60_init_tlmm(void)
7534{
7535 if (machine_is_msm8x60_rumi3())
7536 msm_gpio_install_direct_irq(0, 0, 1);
7537}
7538
7539#if (defined(CONFIG_MMC_MSM_SDC1_SUPPORT)\
7540 || defined(CONFIG_MMC_MSM_SDC2_SUPPORT)\
7541 || defined(CONFIG_MMC_MSM_SDC3_SUPPORT)\
7542 || defined(CONFIG_MMC_MSM_SDC4_SUPPORT)\
7543 || defined(CONFIG_MMC_MSM_SDC5_SUPPORT))
7544
7545/* 8x60 is having 5 SDCC controllers */
7546#define MAX_SDCC_CONTROLLER 5
7547
7548struct msm_sdcc_gpio {
7549 /* maximum 10 GPIOs per SDCC controller */
7550 s16 no;
7551 /* name of this GPIO */
7552 const char *name;
7553 bool always_on;
7554 bool is_enabled;
7555};
7556
7557#ifdef CONFIG_MMC_MSM_SDC1_SUPPORT
7558static struct msm_sdcc_gpio sdc1_gpio_cfg[] = {
7559 {159, "sdc1_dat_0"},
7560 {160, "sdc1_dat_1"},
7561 {161, "sdc1_dat_2"},
7562 {162, "sdc1_dat_3"},
7563#ifdef CONFIG_MMC_MSM_SDC1_8_BIT_SUPPORT
7564 {163, "sdc1_dat_4"},
7565 {164, "sdc1_dat_5"},
7566 {165, "sdc1_dat_6"},
7567 {166, "sdc1_dat_7"},
7568#endif
7569 {167, "sdc1_clk"},
7570 {168, "sdc1_cmd"}
7571};
7572#endif
7573
7574#ifdef CONFIG_MMC_MSM_SDC2_SUPPORT
7575static struct msm_sdcc_gpio sdc2_gpio_cfg[] = {
7576 {143, "sdc2_dat_0"},
7577 {144, "sdc2_dat_1", 1},
7578 {145, "sdc2_dat_2"},
7579 {146, "sdc2_dat_3"},
7580#ifdef CONFIG_MMC_MSM_SDC2_8_BIT_SUPPORT
7581 {147, "sdc2_dat_4"},
7582 {148, "sdc2_dat_5"},
7583 {149, "sdc2_dat_6"},
7584 {150, "sdc2_dat_7"},
7585#endif
7586 {151, "sdc2_cmd"},
7587 {152, "sdc2_clk", 1}
7588};
7589#endif
7590
7591#ifdef CONFIG_MMC_MSM_SDC5_SUPPORT
7592static struct msm_sdcc_gpio sdc5_gpio_cfg[] = {
7593 {95, "sdc5_cmd"},
7594 {96, "sdc5_dat_3"},
7595 {97, "sdc5_clk", 1},
7596 {98, "sdc5_dat_2"},
7597 {99, "sdc5_dat_1", 1},
7598 {100, "sdc5_dat_0"}
7599};
7600#endif
7601
7602struct msm_sdcc_pad_pull_cfg {
7603 enum msm_tlmm_pull_tgt pull;
7604 u32 pull_val;
7605};
7606
7607struct msm_sdcc_pad_drv_cfg {
7608 enum msm_tlmm_hdrive_tgt drv;
7609 u32 drv_val;
7610};
7611
7612#ifdef CONFIG_MMC_MSM_SDC3_SUPPORT
7613static struct msm_sdcc_pad_drv_cfg sdc3_pad_on_drv_cfg[] = {
7614 {TLMM_HDRV_SDC3_CLK, GPIO_CFG_8MA},
7615 {TLMM_HDRV_SDC3_CMD, GPIO_CFG_8MA},
7616 {TLMM_HDRV_SDC3_DATA, GPIO_CFG_8MA}
7617};
7618
7619static struct msm_sdcc_pad_pull_cfg sdc3_pad_on_pull_cfg[] = {
7620 {TLMM_PULL_SDC3_CMD, GPIO_CFG_PULL_UP},
7621 {TLMM_PULL_SDC3_DATA, GPIO_CFG_PULL_UP}
7622};
7623
7624static struct msm_sdcc_pad_drv_cfg sdc3_pad_off_drv_cfg[] = {
7625 {TLMM_HDRV_SDC3_CLK, GPIO_CFG_2MA},
7626 {TLMM_HDRV_SDC3_CMD, GPIO_CFG_2MA},
7627 {TLMM_HDRV_SDC3_DATA, GPIO_CFG_2MA}
7628};
7629
7630static struct msm_sdcc_pad_pull_cfg sdc3_pad_off_pull_cfg[] = {
7631 {TLMM_PULL_SDC3_CMD, GPIO_CFG_PULL_DOWN},
7632 {TLMM_PULL_SDC3_DATA, GPIO_CFG_PULL_DOWN}
7633};
7634#endif
7635
7636#ifdef CONFIG_MMC_MSM_SDC4_SUPPORT
7637static struct msm_sdcc_pad_drv_cfg sdc4_pad_on_drv_cfg[] = {
7638 {TLMM_HDRV_SDC4_CLK, GPIO_CFG_8MA},
7639 {TLMM_HDRV_SDC4_CMD, GPIO_CFG_8MA},
7640 {TLMM_HDRV_SDC4_DATA, GPIO_CFG_8MA}
7641};
7642
7643static struct msm_sdcc_pad_pull_cfg sdc4_pad_on_pull_cfg[] = {
7644 {TLMM_PULL_SDC4_CMD, GPIO_CFG_PULL_UP},
7645 {TLMM_PULL_SDC4_DATA, GPIO_CFG_PULL_UP}
7646};
7647
7648static struct msm_sdcc_pad_drv_cfg sdc4_pad_off_drv_cfg[] = {
7649 {TLMM_HDRV_SDC4_CLK, GPIO_CFG_2MA},
7650 {TLMM_HDRV_SDC4_CMD, GPIO_CFG_2MA},
7651 {TLMM_HDRV_SDC4_DATA, GPIO_CFG_2MA}
7652};
7653
7654static struct msm_sdcc_pad_pull_cfg sdc4_pad_off_pull_cfg[] = {
7655 {TLMM_PULL_SDC4_CMD, GPIO_CFG_PULL_DOWN},
7656 {TLMM_PULL_SDC4_DATA, GPIO_CFG_PULL_DOWN}
7657};
7658#endif
7659
7660struct msm_sdcc_pin_cfg {
7661 /*
7662 * = 1 if controller pins are using gpios
7663 * = 0 if controller has dedicated MSM pins
7664 */
7665 u8 is_gpio;
7666 u8 cfg_sts;
7667 u8 gpio_data_size;
7668 struct msm_sdcc_gpio *gpio_data;
7669 struct msm_sdcc_pad_drv_cfg *pad_drv_on_data;
7670 struct msm_sdcc_pad_drv_cfg *pad_drv_off_data;
7671 struct msm_sdcc_pad_pull_cfg *pad_pull_on_data;
7672 struct msm_sdcc_pad_pull_cfg *pad_pull_off_data;
7673 u8 pad_drv_data_size;
7674 u8 pad_pull_data_size;
7675 u8 sdio_lpm_gpio_cfg;
7676};
7677
7678
7679static struct msm_sdcc_pin_cfg sdcc_pin_cfg_data[MAX_SDCC_CONTROLLER] = {
7680#ifdef CONFIG_MMC_MSM_SDC1_SUPPORT
7681 [0] = {
7682 .is_gpio = 1,
7683 .gpio_data_size = ARRAY_SIZE(sdc1_gpio_cfg),
7684 .gpio_data = sdc1_gpio_cfg
7685 },
7686#endif
7687#ifdef CONFIG_MMC_MSM_SDC2_SUPPORT
7688 [1] = {
7689 .is_gpio = 1,
7690 .gpio_data_size = ARRAY_SIZE(sdc2_gpio_cfg),
7691 .gpio_data = sdc2_gpio_cfg
7692 },
7693#endif
7694#ifdef CONFIG_MMC_MSM_SDC3_SUPPORT
7695 [2] = {
7696 .is_gpio = 0,
7697 .pad_drv_on_data = sdc3_pad_on_drv_cfg,
7698 .pad_drv_off_data = sdc3_pad_off_drv_cfg,
7699 .pad_pull_on_data = sdc3_pad_on_pull_cfg,
7700 .pad_pull_off_data = sdc3_pad_off_pull_cfg,
7701 .pad_drv_data_size = ARRAY_SIZE(sdc3_pad_on_drv_cfg),
7702 .pad_pull_data_size = ARRAY_SIZE(sdc3_pad_on_pull_cfg)
7703 },
7704#endif
7705#ifdef CONFIG_MMC_MSM_SDC4_SUPPORT
7706 [3] = {
7707 .is_gpio = 0,
7708 .pad_drv_on_data = sdc4_pad_on_drv_cfg,
7709 .pad_drv_off_data = sdc4_pad_off_drv_cfg,
7710 .pad_pull_on_data = sdc4_pad_on_pull_cfg,
7711 .pad_pull_off_data = sdc4_pad_off_pull_cfg,
7712 .pad_drv_data_size = ARRAY_SIZE(sdc4_pad_on_drv_cfg),
7713 .pad_pull_data_size = ARRAY_SIZE(sdc4_pad_on_pull_cfg)
7714 },
7715#endif
7716#ifdef CONFIG_MMC_MSM_SDC5_SUPPORT
7717 [4] = {
7718 .is_gpio = 1,
7719 .gpio_data_size = ARRAY_SIZE(sdc5_gpio_cfg),
7720 .gpio_data = sdc5_gpio_cfg
7721 }
7722#endif
7723};
7724
7725static int msm_sdcc_setup_gpio(int dev_id, unsigned int enable)
7726{
7727 int rc = 0;
7728 struct msm_sdcc_pin_cfg *curr;
7729 int n;
7730
7731 curr = &sdcc_pin_cfg_data[dev_id - 1];
7732 if (!curr->gpio_data)
7733 goto out;
7734
7735 for (n = 0; n < curr->gpio_data_size; n++) {
7736 if (enable) {
7737
7738 if (curr->gpio_data[n].always_on &&
7739 curr->gpio_data[n].is_enabled)
7740 continue;
7741 pr_debug("%s: enable: %s\n", __func__,
7742 curr->gpio_data[n].name);
7743 rc = gpio_request(curr->gpio_data[n].no,
7744 curr->gpio_data[n].name);
7745 if (rc) {
7746 pr_err("%s: gpio_request(%d, %s)"
7747 "failed", __func__,
7748 curr->gpio_data[n].no,
7749 curr->gpio_data[n].name);
7750 goto free_gpios;
7751 }
7752 /* set direction as output for all GPIOs */
7753 rc = gpio_direction_output(
7754 curr->gpio_data[n].no, 1);
7755 if (rc) {
7756 pr_err("%s: gpio_direction_output"
7757 "(%d, 1) failed\n", __func__,
7758 curr->gpio_data[n].no);
7759 goto free_gpios;
7760 }
7761 curr->gpio_data[n].is_enabled = 1;
7762 } else {
7763 /*
7764 * now free this GPIO which will put GPIO
7765 * in low power mode and will also put GPIO
7766 * in input mode
7767 */
7768 if (curr->gpio_data[n].always_on)
7769 continue;
7770 pr_debug("%s: disable: %s\n", __func__,
7771 curr->gpio_data[n].name);
7772 gpio_free(curr->gpio_data[n].no);
7773 curr->gpio_data[n].is_enabled = 0;
7774 }
7775 }
7776 curr->cfg_sts = enable;
7777 goto out;
7778
7779free_gpios:
7780 for (; n >= 0; n--)
7781 gpio_free(curr->gpio_data[n].no);
7782out:
7783 return rc;
7784}
7785
7786static int msm_sdcc_setup_pad(int dev_id, unsigned int enable)
7787{
7788 int rc = 0;
7789 struct msm_sdcc_pin_cfg *curr;
7790 int n;
7791
7792 curr = &sdcc_pin_cfg_data[dev_id - 1];
7793 if (!curr->pad_drv_on_data || !curr->pad_pull_on_data)
7794 goto out;
7795
7796 if (enable) {
7797 /*
7798 * set up the normal driver strength and
7799 * pull config for pads
7800 */
7801 for (n = 0; n < curr->pad_drv_data_size; n++) {
7802 if (curr->sdio_lpm_gpio_cfg) {
7803 if (curr->pad_drv_on_data[n].drv ==
7804 TLMM_HDRV_SDC4_DATA)
7805 continue;
7806 }
7807 msm_tlmm_set_hdrive(curr->pad_drv_on_data[n].drv,
7808 curr->pad_drv_on_data[n].drv_val);
7809 }
7810 for (n = 0; n < curr->pad_pull_data_size; n++) {
7811 if (curr->sdio_lpm_gpio_cfg) {
7812 if (curr->pad_pull_on_data[n].pull ==
7813 TLMM_PULL_SDC4_DATA)
7814 continue;
7815 }
7816 msm_tlmm_set_pull(curr->pad_pull_on_data[n].pull,
7817 curr->pad_pull_on_data[n].pull_val);
7818 }
7819 } else {
7820 /* set the low power config for pads */
7821 for (n = 0; n < curr->pad_drv_data_size; n++) {
7822 if (curr->sdio_lpm_gpio_cfg) {
7823 if (curr->pad_drv_off_data[n].drv ==
7824 TLMM_HDRV_SDC4_DATA)
7825 continue;
7826 }
7827 msm_tlmm_set_hdrive(
7828 curr->pad_drv_off_data[n].drv,
7829 curr->pad_drv_off_data[n].drv_val);
7830 }
7831 for (n = 0; n < curr->pad_pull_data_size; n++) {
7832 if (curr->sdio_lpm_gpio_cfg) {
7833 if (curr->pad_pull_off_data[n].pull ==
7834 TLMM_PULL_SDC4_DATA)
7835 continue;
7836 }
7837 msm_tlmm_set_pull(
7838 curr->pad_pull_off_data[n].pull,
7839 curr->pad_pull_off_data[n].pull_val);
7840 }
7841 }
7842 curr->cfg_sts = enable;
7843out:
7844 return rc;
7845}
7846
7847struct sdcc_reg {
7848 /* VDD/VCC/VCCQ regulator name on PMIC8058/PMIC8089*/
7849 const char *reg_name;
7850 /*
7851 * is set voltage supported for this regulator?
7852 * 0 = not supported, 1 = supported
7853 */
7854 unsigned char set_voltage_sup;
7855 /* voltage level to be set */
7856 unsigned int level;
7857 /* VDD/VCC/VCCQ voltage regulator handle */
7858 struct regulator *reg;
7859 /* is this regulator enabled? */
7860 bool enabled;
7861 /* is this regulator needs to be always on? */
7862 bool always_on;
7863 /* is operating power mode setting required for this regulator? */
7864 bool op_pwr_mode_sup;
7865 /* Load values for low power and high power mode */
7866 unsigned int lpm_uA;
7867 unsigned int hpm_uA;
7868};
7869/* all SDCC controllers requires VDD/VCC voltage */
7870static struct sdcc_reg sdcc_vdd_reg_data[MAX_SDCC_CONTROLLER];
7871/* only SDCC1 requires VCCQ voltage */
7872static struct sdcc_reg sdcc_vccq_reg_data[1];
7873/* all SDCC controllers may require voting for VDD PAD voltage */
7874static struct sdcc_reg sdcc_vddp_reg_data[MAX_SDCC_CONTROLLER];
7875
7876struct sdcc_reg_data {
7877 struct sdcc_reg *vdd_data; /* keeps VDD/VCC regulator info */
7878 struct sdcc_reg *vccq_data; /* keeps VCCQ regulator info */
7879 struct sdcc_reg *vddp_data; /* keeps VDD Pad regulator info */
7880 unsigned char sts; /* regulator enable/disable status */
7881};
7882/* msm8x60 have 5 SDCC controllers */
7883static struct sdcc_reg_data sdcc_vreg_data[MAX_SDCC_CONTROLLER];
7884
7885static int msm_sdcc_vreg_init_reg(struct sdcc_reg *vreg)
7886{
7887 int rc = 0;
7888
7889 /* Get the regulator handle */
7890 vreg->reg = regulator_get(NULL, vreg->reg_name);
7891 if (IS_ERR(vreg->reg)) {
7892 rc = PTR_ERR(vreg->reg);
7893 pr_err("%s: regulator_get(%s) failed. rc=%d\n",
7894 __func__, vreg->reg_name, rc);
7895 goto out;
7896 }
7897
7898 /* Set the voltage level if required */
7899 if (vreg->set_voltage_sup) {
7900 rc = regulator_set_voltage(vreg->reg, vreg->level,
7901 vreg->level);
7902 if (rc) {
7903 pr_err("%s: regulator_set_voltage(%s) failed rc=%d\n",
7904 __func__, vreg->reg_name, rc);
7905 goto vreg_put;
7906 }
7907 }
7908 goto out;
7909
7910vreg_put:
7911 regulator_put(vreg->reg);
7912out:
7913 return rc;
7914}
7915
7916static inline void msm_sdcc_vreg_deinit_reg(struct sdcc_reg *vreg)
7917{
7918 regulator_put(vreg->reg);
7919}
7920
7921/* this init function should be called only once for each SDCC */
7922static int msm_sdcc_vreg_init(int dev_id, unsigned char init)
7923{
7924 int rc = 0;
7925 struct sdcc_reg *curr_vdd_reg, *curr_vccq_reg, *curr_vddp_reg;
7926 struct sdcc_reg_data *curr;
7927
7928 curr = &sdcc_vreg_data[dev_id - 1];
7929 curr_vdd_reg = curr->vdd_data;
7930 curr_vccq_reg = curr->vccq_data;
7931 curr_vddp_reg = curr->vddp_data;
7932
7933 if (init) {
7934 /*
7935 * get the regulator handle from voltage regulator framework
7936 * and then try to set the voltage level for the regulator
7937 */
7938 if (curr_vdd_reg) {
7939 rc = msm_sdcc_vreg_init_reg(curr_vdd_reg);
7940 if (rc)
7941 goto out;
7942 }
7943 if (curr_vccq_reg) {
7944 rc = msm_sdcc_vreg_init_reg(curr_vccq_reg);
7945 if (rc)
7946 goto vdd_reg_deinit;
7947 }
7948 if (curr_vddp_reg) {
7949 rc = msm_sdcc_vreg_init_reg(curr_vddp_reg);
7950 if (rc)
7951 goto vccq_reg_deinit;
7952 }
7953 goto out;
7954 } else
7955 /* deregister with all regulators from regulator framework */
7956 goto vddp_reg_deinit;
7957
7958vddp_reg_deinit:
7959 if (curr_vddp_reg)
7960 msm_sdcc_vreg_deinit_reg(curr_vddp_reg);
7961vccq_reg_deinit:
7962 if (curr_vccq_reg)
7963 msm_sdcc_vreg_deinit_reg(curr_vccq_reg);
7964vdd_reg_deinit:
7965 if (curr_vdd_reg)
7966 msm_sdcc_vreg_deinit_reg(curr_vdd_reg);
7967out:
7968 return rc;
7969}
7970
7971static int msm_sdcc_vreg_enable(struct sdcc_reg *vreg)
7972{
7973 int rc;
7974
7975 if (!vreg->enabled) {
7976 rc = regulator_enable(vreg->reg);
7977 if (rc) {
7978 pr_err("%s: regulator_enable(%s) failed. rc=%d\n",
7979 __func__, vreg->reg_name, rc);
7980 goto out;
7981 }
7982 vreg->enabled = 1;
7983 }
7984
7985 /* Put always_on regulator in HPM (high power mode) */
7986 if (vreg->always_on && vreg->op_pwr_mode_sup) {
7987 rc = regulator_set_optimum_mode(vreg->reg, vreg->hpm_uA);
7988 if (rc < 0) {
7989 pr_err("%s: reg=%s: HPM setting failed"
7990 " hpm_uA=%d, rc=%d\n",
7991 __func__, vreg->reg_name,
7992 vreg->hpm_uA, rc);
7993 goto vreg_disable;
7994 }
7995 rc = 0;
7996 }
7997 goto out;
7998
7999vreg_disable:
8000 regulator_disable(vreg->reg);
8001 vreg->enabled = 0;
8002out:
8003 return rc;
8004}
8005
8006static int msm_sdcc_vreg_disable(struct sdcc_reg *vreg)
8007{
8008 int rc;
8009
8010 /* Never disable always_on regulator */
8011 if (!vreg->always_on) {
8012 rc = regulator_disable(vreg->reg);
8013 if (rc) {
8014 pr_err("%s: regulator_disable(%s) failed. rc=%d\n",
8015 __func__, vreg->reg_name, rc);
8016 goto out;
8017 }
8018 vreg->enabled = 0;
8019 }
8020
8021 /* Put always_on regulator in LPM (low power mode) */
8022 if (vreg->always_on && vreg->op_pwr_mode_sup) {
8023 rc = regulator_set_optimum_mode(vreg->reg, vreg->lpm_uA);
8024 if (rc < 0) {
8025 pr_err("%s: reg=%s: LPM setting failed"
8026 " lpm_uA=%d, rc=%d\n",
8027 __func__,
8028 vreg->reg_name,
8029 vreg->lpm_uA, rc);
8030 goto out;
8031 }
8032 rc = 0;
8033 }
8034
8035out:
8036 return rc;
8037}
8038
8039static int msm_sdcc_setup_vreg(int dev_id, unsigned char enable)
8040{
8041 int rc = 0;
8042 struct sdcc_reg *curr_vdd_reg, *curr_vccq_reg, *curr_vddp_reg;
8043 struct sdcc_reg_data *curr;
8044
8045 curr = &sdcc_vreg_data[dev_id - 1];
8046 curr_vdd_reg = curr->vdd_data;
8047 curr_vccq_reg = curr->vccq_data;
8048 curr_vddp_reg = curr->vddp_data;
8049
8050 /* check if regulators are initialized or not? */
8051 if ((curr_vdd_reg && !curr_vdd_reg->reg) ||
8052 (curr_vccq_reg && !curr_vccq_reg->reg) ||
8053 (curr_vddp_reg && !curr_vddp_reg->reg)) {
8054 /* initialize voltage regulators required for this SDCC */
8055 rc = msm_sdcc_vreg_init(dev_id, 1);
8056 if (rc) {
8057 pr_err("%s: regulator init failed = %d\n",
8058 __func__, rc);
8059 goto out;
8060 }
8061 }
8062
8063 if (curr->sts == enable)
8064 goto out;
8065
8066 if (curr_vdd_reg) {
8067 if (enable)
8068 rc = msm_sdcc_vreg_enable(curr_vdd_reg);
8069 else
8070 rc = msm_sdcc_vreg_disable(curr_vdd_reg);
8071 if (rc)
8072 goto out;
8073 }
8074
8075 if (curr_vccq_reg) {
8076 if (enable)
8077 rc = msm_sdcc_vreg_enable(curr_vccq_reg);
8078 else
8079 rc = msm_sdcc_vreg_disable(curr_vccq_reg);
8080 if (rc)
8081 goto out;
8082 }
8083
8084 if (curr_vddp_reg) {
8085 if (enable)
8086 rc = msm_sdcc_vreg_enable(curr_vddp_reg);
8087 else
8088 rc = msm_sdcc_vreg_disable(curr_vddp_reg);
8089 if (rc)
8090 goto out;
8091 }
8092 curr->sts = enable;
8093
8094out:
8095 return rc;
8096}
8097
8098static u32 msm_sdcc_setup_power(struct device *dv, unsigned int vdd)
8099{
8100 u32 rc_pin_cfg = 0;
8101 u32 rc_vreg_cfg = 0;
8102 u32 rc = 0;
8103 struct platform_device *pdev;
8104 struct msm_sdcc_pin_cfg *curr_pin_cfg;
8105
8106 pdev = container_of(dv, struct platform_device, dev);
8107
8108 /* setup gpio/pad */
8109 curr_pin_cfg = &sdcc_pin_cfg_data[pdev->id - 1];
8110 if (curr_pin_cfg->cfg_sts == !!vdd)
8111 goto setup_vreg;
8112
8113 if (curr_pin_cfg->is_gpio)
8114 rc_pin_cfg = msm_sdcc_setup_gpio(pdev->id, !!vdd);
8115 else
8116 rc_pin_cfg = msm_sdcc_setup_pad(pdev->id, !!vdd);
8117
8118setup_vreg:
8119 /* setup voltage regulators */
8120 rc_vreg_cfg = msm_sdcc_setup_vreg(pdev->id, !!vdd);
8121
8122 if (rc_pin_cfg || rc_vreg_cfg)
8123 rc = rc_pin_cfg ? rc_pin_cfg : rc_vreg_cfg;
8124
8125 return rc;
8126}
8127
8128static void msm_sdcc_sdio_lpm_gpio(struct device *dv, unsigned int active)
8129{
8130 struct msm_sdcc_pin_cfg *curr_pin_cfg;
8131 struct platform_device *pdev;
8132
8133 pdev = container_of(dv, struct platform_device, dev);
8134 /* setup gpio/pad */
8135 curr_pin_cfg = &sdcc_pin_cfg_data[pdev->id - 1];
8136
8137 if (curr_pin_cfg->cfg_sts == active)
8138 return;
8139
8140 curr_pin_cfg->sdio_lpm_gpio_cfg = 1;
8141 if (curr_pin_cfg->is_gpio)
8142 msm_sdcc_setup_gpio(pdev->id, active);
8143 else
8144 msm_sdcc_setup_pad(pdev->id, active);
8145 curr_pin_cfg->sdio_lpm_gpio_cfg = 0;
8146}
8147
8148static int msm_sdc3_get_wpswitch(struct device *dev)
8149{
8150 struct platform_device *pdev;
8151 int status;
8152 pdev = container_of(dev, struct platform_device, dev);
8153
8154 status = gpio_request(GPIO_SDC_WP, "SD_WP_Switch");
8155 if (status) {
8156 pr_err("%s:Failed to request GPIO %d\n",
8157 __func__, GPIO_SDC_WP);
8158 } else {
8159 status = gpio_direction_input(GPIO_SDC_WP);
8160 if (!status) {
8161 status = gpio_get_value_cansleep(GPIO_SDC_WP);
8162 pr_info("%s: WP Status for Slot %d = %d\n",
8163 __func__, pdev->id, status);
8164 }
8165 gpio_free(GPIO_SDC_WP);
8166 }
8167 return status;
8168}
8169
8170#ifdef CONFIG_MMC_MSM_SDC5_SUPPORT
8171int sdc5_register_status_notify(void (*callback)(int, void *),
8172 void *dev_id)
8173{
8174 sdc5_status_notify_cb = callback;
8175 sdc5_status_notify_cb_devid = dev_id;
8176 return 0;
8177}
8178#endif
8179
8180#ifdef CONFIG_MMC_MSM_SDC2_SUPPORT
8181int sdc2_register_status_notify(void (*callback)(int, void *),
8182 void *dev_id)
8183{
8184 sdc2_status_notify_cb = callback;
8185 sdc2_status_notify_cb_devid = dev_id;
8186 return 0;
8187}
8188#endif
8189
8190/* Interrupt handler for SDC2 and SDC5 detection
8191 * This function uses dual-edge interrputs settings in order
8192 * to get SDIO detection when the GPIO is rising and SDIO removal
8193 * when the GPIO is falling */
8194static irqreturn_t msm8x60_multi_sdio_slot_status_irq(int irq, void *dev_id)
8195{
8196 int status;
8197
8198 if (!machine_is_msm8x60_fusion() &&
8199 !machine_is_msm8x60_fusn_ffa())
8200 return IRQ_NONE;
8201
8202 status = gpio_get_value(MDM2AP_SYNC);
8203 pr_info("%s: MDM2AP_SYNC Status = %d\n",
8204 __func__, status);
8205
8206#ifdef CONFIG_MMC_MSM_SDC2_SUPPORT
8207 if (sdc2_status_notify_cb) {
8208 pr_info("%s: calling sdc2_status_notify_cb\n", __func__);
8209 sdc2_status_notify_cb(status,
8210 sdc2_status_notify_cb_devid);
8211 }
8212#endif
8213
8214#ifdef CONFIG_MMC_MSM_SDC5_SUPPORT
8215 if (sdc5_status_notify_cb) {
8216 pr_info("%s: calling sdc5_status_notify_cb\n", __func__);
8217 sdc5_status_notify_cb(status,
8218 sdc5_status_notify_cb_devid);
8219 }
8220#endif
8221 return IRQ_HANDLED;
8222}
8223
8224static int msm8x60_multi_sdio_init(void)
8225{
8226 int ret, irq_num;
8227
8228 if (!machine_is_msm8x60_fusion() &&
8229 !machine_is_msm8x60_fusn_ffa())
8230 return 0;
8231
8232 ret = msm_gpiomux_get(MDM2AP_SYNC);
8233 if (ret) {
8234 pr_err("%s:Failed to request GPIO %d, ret=%d\n",
8235 __func__, MDM2AP_SYNC, ret);
8236 return ret;
8237 }
8238
8239 irq_num = gpio_to_irq(MDM2AP_SYNC);
8240
8241 ret = request_irq(irq_num,
8242 msm8x60_multi_sdio_slot_status_irq,
8243 IRQ_TYPE_EDGE_BOTH,
8244 "sdio_multidetection", NULL);
8245
8246 if (ret) {
8247 pr_err("%s:Failed to request irq, ret=%d\n",
8248 __func__, ret);
8249 return ret;
8250 }
8251
8252 return ret;
8253}
8254
8255#ifdef CONFIG_MMC_MSM_SDC3_SUPPORT
8256#ifdef CONFIG_MMC_MSM_CARD_HW_DETECTION
8257static unsigned int msm8x60_sdcc_slot_status(struct device *dev)
8258{
8259 int status;
8260
8261 status = gpio_request(PM8058_GPIO_PM_TO_SYS(PMIC_GPIO_SDC3_DET - 1)
8262 , "SD_HW_Detect");
8263 if (status) {
8264 pr_err("%s:Failed to request GPIO %d\n", __func__,
8265 PM8058_GPIO_PM_TO_SYS(PMIC_GPIO_SDC3_DET - 1));
8266 } else {
8267 status = gpio_direction_input(
8268 PM8058_GPIO_PM_TO_SYS(PMIC_GPIO_SDC3_DET - 1));
8269 if (!status)
8270 status = !(gpio_get_value_cansleep(
8271 PM8058_GPIO_PM_TO_SYS(PMIC_GPIO_SDC3_DET - 1)));
8272 gpio_free(PM8058_GPIO_PM_TO_SYS(PMIC_GPIO_SDC3_DET - 1));
8273 }
8274 return (unsigned int) status;
8275}
8276#endif
8277#endif
8278
8279#ifdef CONFIG_MMC_MSM_SDC4_SUPPORT
8280static int msm_sdcc_cfg_mpm_sdiowakeup(struct device *dev, unsigned mode)
8281{
8282 struct platform_device *pdev;
8283 enum msm_mpm_pin pin;
8284 int ret = 0;
8285
8286 pdev = container_of(dev, struct platform_device, dev);
8287
8288 /* Only SDCC4 slot connected to WLAN chip has wakeup capability */
8289 if (pdev->id == 4)
8290 pin = MSM_MPM_PIN_SDC4_DAT1;
8291 else
8292 return -EINVAL;
8293
8294 switch (mode) {
8295 case SDC_DAT1_DISABLE:
8296 ret = msm_mpm_enable_pin(pin, 0);
8297 break;
8298 case SDC_DAT1_ENABLE:
8299 ret = msm_mpm_set_pin_type(pin, IRQ_TYPE_LEVEL_LOW);
8300 ret = msm_mpm_enable_pin(pin, 1);
8301 break;
8302 case SDC_DAT1_ENWAKE:
8303 ret = msm_mpm_set_pin_wake(pin, 1);
8304 break;
8305 case SDC_DAT1_DISWAKE:
8306 ret = msm_mpm_set_pin_wake(pin, 0);
8307 break;
8308 default:
8309 ret = -EINVAL;
8310 break;
8311 }
8312 return ret;
8313}
8314#endif
8315#endif
8316
8317#ifdef CONFIG_MMC_MSM_SDC1_SUPPORT
8318static struct mmc_platform_data msm8x60_sdc1_data = {
8319 .ocr_mask = MMC_VDD_27_28 | MMC_VDD_28_29,
8320 .translate_vdd = msm_sdcc_setup_power,
8321#ifdef CONFIG_MMC_MSM_SDC1_8_BIT_SUPPORT
8322 .mmc_bus_width = MMC_CAP_8_BIT_DATA,
8323#else
8324 .mmc_bus_width = MMC_CAP_4_BIT_DATA,
8325#endif
8326 .msmsdcc_fmin = 400000,
8327 .msmsdcc_fmid = 24000000,
8328 .msmsdcc_fmax = 48000000,
8329 .nonremovable = 1,
8330 .pclk_src_dfab = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07008331};
8332#endif
8333
8334#ifdef CONFIG_MMC_MSM_SDC2_SUPPORT
8335static struct mmc_platform_data msm8x60_sdc2_data = {
8336 .ocr_mask = MMC_VDD_27_28 | MMC_VDD_28_29 | MMC_VDD_165_195,
8337 .translate_vdd = msm_sdcc_setup_power,
8338 .sdio_lpm_gpio_setup = msm_sdcc_sdio_lpm_gpio,
8339 .mmc_bus_width = MMC_CAP_8_BIT_DATA,
8340 .msmsdcc_fmin = 400000,
8341 .msmsdcc_fmid = 24000000,
8342 .msmsdcc_fmax = 48000000,
8343 .nonremovable = 0,
8344 .pclk_src_dfab = 1,
8345 .register_status_notify = sdc2_register_status_notify,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07008346#ifdef CONFIG_MSM_SDIO_AL
8347 .is_sdio_al_client = 1,
8348#endif
8349};
8350#endif
8351
8352#ifdef CONFIG_MMC_MSM_SDC3_SUPPORT
8353static struct mmc_platform_data msm8x60_sdc3_data = {
8354 .ocr_mask = MMC_VDD_27_28 | MMC_VDD_28_29,
8355 .translate_vdd = msm_sdcc_setup_power,
8356 .mmc_bus_width = MMC_CAP_4_BIT_DATA,
8357 .wpswitch = msm_sdc3_get_wpswitch,
8358#ifdef CONFIG_MMC_MSM_CARD_HW_DETECTION
8359 .status = msm8x60_sdcc_slot_status,
8360 .status_irq = PM8058_GPIO_IRQ(PM8058_IRQ_BASE,
8361 PMIC_GPIO_SDC3_DET - 1),
8362 .irq_flags = IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING,
8363#endif
8364 .msmsdcc_fmin = 400000,
8365 .msmsdcc_fmid = 24000000,
8366 .msmsdcc_fmax = 48000000,
8367 .nonremovable = 0,
8368 .pclk_src_dfab = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07008369};
8370#endif
8371
8372#ifdef CONFIG_MMC_MSM_SDC4_SUPPORT
8373static struct mmc_platform_data msm8x60_sdc4_data = {
8374 .ocr_mask = MMC_VDD_27_28 | MMC_VDD_28_29,
8375 .translate_vdd = msm_sdcc_setup_power,
8376 .mmc_bus_width = MMC_CAP_4_BIT_DATA,
8377 .msmsdcc_fmin = 400000,
8378 .msmsdcc_fmid = 24000000,
8379 .msmsdcc_fmax = 48000000,
8380 .nonremovable = 0,
8381 .pclk_src_dfab = 1,
8382 .cfg_mpm_sdiowakeup = msm_sdcc_cfg_mpm_sdiowakeup,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07008383};
8384#endif
8385
8386#ifdef CONFIG_MMC_MSM_SDC5_SUPPORT
8387static struct mmc_platform_data msm8x60_sdc5_data = {
8388 .ocr_mask = MMC_VDD_27_28 | MMC_VDD_28_29 | MMC_VDD_165_195,
8389 .translate_vdd = msm_sdcc_setup_power,
8390 .sdio_lpm_gpio_setup = msm_sdcc_sdio_lpm_gpio,
8391 .mmc_bus_width = MMC_CAP_4_BIT_DATA,
8392 .msmsdcc_fmin = 400000,
8393 .msmsdcc_fmid = 24000000,
8394 .msmsdcc_fmax = 48000000,
8395 .nonremovable = 0,
8396 .pclk_src_dfab = 1,
8397 .register_status_notify = sdc5_register_status_notify,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07008398#ifdef CONFIG_MSM_SDIO_AL
8399 .is_sdio_al_client = 1,
8400#endif
8401};
8402#endif
8403
8404static void __init msm8x60_init_mmc(void)
8405{
8406#ifdef CONFIG_MMC_MSM_SDC1_SUPPORT
8407 /* SDCC1 : eMMC card connected */
8408 sdcc_vreg_data[0].vdd_data = &sdcc_vdd_reg_data[0];
8409 sdcc_vreg_data[0].vdd_data->reg_name = "8901_l5";
8410 sdcc_vreg_data[0].vdd_data->set_voltage_sup = 1;
8411 sdcc_vreg_data[0].vdd_data->level = 2850000;
Subhash Jadavania8482a32011-08-08 11:01:44 +05308412 sdcc_vreg_data[0].vdd_data->always_on = 1;
8413 sdcc_vreg_data[0].vdd_data->op_pwr_mode_sup = 1;
8414 sdcc_vreg_data[0].vdd_data->lpm_uA = 9000;
8415 sdcc_vreg_data[0].vdd_data->hpm_uA = 200000;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07008416
8417 sdcc_vreg_data[0].vccq_data = &sdcc_vccq_reg_data[0];
8418 sdcc_vreg_data[0].vccq_data->reg_name = "8901_lvs0";
8419 sdcc_vreg_data[0].vccq_data->set_voltage_sup = 0;
8420 sdcc_vreg_data[0].vccq_data->always_on = 1;
8421
8422 msm_add_sdcc(1, &msm8x60_sdc1_data);
8423#endif
8424#ifdef CONFIG_MMC_MSM_SDC2_SUPPORT
8425 /*
8426 * MDM SDIO client is connected to SDC2 on charm SURF/FFA
8427 * and no card is connected on 8660 SURF/FFA/FLUID.
8428 */
8429 sdcc_vreg_data[1].vdd_data = &sdcc_vdd_reg_data[1];
8430 sdcc_vreg_data[1].vdd_data->reg_name = "8058_s3";
8431 sdcc_vreg_data[1].vdd_data->set_voltage_sup = 1;
8432 sdcc_vreg_data[1].vdd_data->level = 1800000;
8433
8434 sdcc_vreg_data[1].vccq_data = NULL;
8435
8436 if (machine_is_msm8x60_fusion())
8437 msm8x60_sdc2_data.msmsdcc_fmax = 24000000;
8438 if (machine_is_msm8x60_fusion() || machine_is_msm8x60_fusn_ffa()) {
8439#ifdef CONFIG_MMC_MSM_SDIO_SUPPORT
8440 msm8x60_sdc2_data.sdiowakeup_irq = gpio_to_irq(144);
8441 msm_sdcc_setup_gpio(2, 1);
8442#endif
8443 msm_add_sdcc(2, &msm8x60_sdc2_data);
8444 }
8445#endif
8446#ifdef CONFIG_MMC_MSM_SDC3_SUPPORT
8447 /* SDCC3 : External card slot connected */
8448 sdcc_vreg_data[2].vdd_data = &sdcc_vdd_reg_data[2];
8449 sdcc_vreg_data[2].vdd_data->reg_name = "8058_l14";
8450 sdcc_vreg_data[2].vdd_data->set_voltage_sup = 1;
8451 sdcc_vreg_data[2].vdd_data->level = 2850000;
8452 sdcc_vreg_data[2].vdd_data->always_on = 1;
8453 sdcc_vreg_data[2].vdd_data->op_pwr_mode_sup = 1;
8454 sdcc_vreg_data[2].vdd_data->lpm_uA = 9000;
8455 sdcc_vreg_data[2].vdd_data->hpm_uA = 200000;
8456
8457 sdcc_vreg_data[2].vccq_data = NULL;
8458
8459 sdcc_vreg_data[2].vddp_data = &sdcc_vddp_reg_data[2];
8460 sdcc_vreg_data[2].vddp_data->reg_name = "8058_l5";
8461 sdcc_vreg_data[2].vddp_data->set_voltage_sup = 1;
8462 sdcc_vreg_data[2].vddp_data->level = 2850000;
8463 sdcc_vreg_data[2].vddp_data->always_on = 1;
8464 sdcc_vreg_data[2].vddp_data->op_pwr_mode_sup = 1;
8465 /* Sleep current required is ~300 uA. But min. RPM
8466 * vote can be in terms of mA (min. 1 mA).
8467 * So let's vote for 2 mA during sleep.
8468 */
8469 sdcc_vreg_data[2].vddp_data->lpm_uA = 2000;
8470 /* Max. Active current required is 16 mA */
8471 sdcc_vreg_data[2].vddp_data->hpm_uA = 16000;
8472
8473 if (machine_is_msm8x60_fluid())
8474 msm8x60_sdc3_data.wpswitch = NULL;
8475 msm_add_sdcc(3, &msm8x60_sdc3_data);
8476#endif
8477#ifdef CONFIG_MMC_MSM_SDC4_SUPPORT
8478 /* SDCC4 : WLAN WCN1314 chip is connected */
8479 sdcc_vreg_data[3].vdd_data = &sdcc_vdd_reg_data[3];
8480 sdcc_vreg_data[3].vdd_data->reg_name = "8058_s3";
8481 sdcc_vreg_data[3].vdd_data->set_voltage_sup = 1;
8482 sdcc_vreg_data[3].vdd_data->level = 1800000;
8483
8484 sdcc_vreg_data[3].vccq_data = NULL;
8485
8486 msm_add_sdcc(4, &msm8x60_sdc4_data);
8487#endif
8488#ifdef CONFIG_MMC_MSM_SDC5_SUPPORT
8489 /*
8490 * MDM SDIO client is connected to SDC5 on charm SURF/FFA
8491 * and no card is connected on 8660 SURF/FFA/FLUID.
8492 */
8493 sdcc_vreg_data[4].vdd_data = &sdcc_vdd_reg_data[4];
8494 sdcc_vreg_data[4].vdd_data->reg_name = "8058_s3";
8495 sdcc_vreg_data[4].vdd_data->set_voltage_sup = 1;
8496 sdcc_vreg_data[4].vdd_data->level = 1800000;
8497
8498 sdcc_vreg_data[4].vccq_data = NULL;
8499
8500 if (machine_is_msm8x60_fusion())
8501 msm8x60_sdc5_data.msmsdcc_fmax = 24000000;
8502 if (machine_is_msm8x60_fusion() || machine_is_msm8x60_fusn_ffa()) {
8503#ifdef CONFIG_MMC_MSM_SDIO_SUPPORT
8504 msm8x60_sdc5_data.sdiowakeup_irq = gpio_to_irq(99);
8505 msm_sdcc_setup_gpio(5, 1);
8506#endif
8507 msm_add_sdcc(5, &msm8x60_sdc5_data);
8508 }
8509#endif
8510}
8511
8512#if !defined(CONFIG_GPIO_SX150X) && !defined(CONFIG_GPIO_SX150X_MODULE)
8513static inline void display_common_power(int on) {}
8514#else
8515
8516#define _GET_REGULATOR(var, name) do { \
8517 if (var == NULL) { \
8518 var = regulator_get(NULL, name); \
8519 if (IS_ERR(var)) { \
8520 pr_err("'%s' regulator not found, rc=%ld\n", \
8521 name, PTR_ERR(var)); \
8522 var = NULL; \
8523 } \
8524 } \
8525} while (0)
8526
8527static int dsub_regulator(int on)
8528{
8529 static struct regulator *dsub_reg;
8530 static struct regulator *mpp0_reg;
8531 static int dsub_reg_enabled;
8532 int rc = 0;
8533
8534 _GET_REGULATOR(dsub_reg, "8901_l3");
8535 if (IS_ERR(dsub_reg)) {
8536 printk(KERN_ERR "%s: failed to get reg 8901_l3 err=%ld",
8537 __func__, PTR_ERR(dsub_reg));
8538 return PTR_ERR(dsub_reg);
8539 }
8540
8541 _GET_REGULATOR(mpp0_reg, "8901_mpp0");
8542 if (IS_ERR(mpp0_reg)) {
8543 printk(KERN_ERR "%s: failed to get reg 8901_mpp0 err=%ld",
8544 __func__, PTR_ERR(mpp0_reg));
8545 return PTR_ERR(mpp0_reg);
8546 }
8547
8548 if (on && !dsub_reg_enabled) {
8549 rc = regulator_set_voltage(dsub_reg, 3300000, 3300000);
8550 if (rc) {
8551 printk(KERN_ERR "%s: failed to set reg 8901_l3 voltage"
8552 " err=%d", __func__, rc);
8553 goto dsub_regulator_err;
8554 }
8555 rc = regulator_enable(dsub_reg);
8556 if (rc) {
8557 printk(KERN_ERR "%s: failed to enable reg 8901_l3"
8558 " err=%d", __func__, rc);
8559 goto dsub_regulator_err;
8560 }
8561 rc = regulator_enable(mpp0_reg);
8562 if (rc) {
8563 printk(KERN_ERR "%s: failed to enable reg 8901_mpp0"
8564 " err=%d", __func__, rc);
8565 goto dsub_regulator_err;
8566 }
8567 dsub_reg_enabled = 1;
8568 } else if (!on && dsub_reg_enabled) {
8569 rc = regulator_disable(dsub_reg);
8570 if (rc)
8571 printk(KERN_WARNING "%s: failed to disable reg 8901_l3"
8572 " err=%d", __func__, rc);
8573 rc = regulator_disable(mpp0_reg);
8574 if (rc)
8575 printk(KERN_WARNING "%s: failed to disable reg "
8576 "8901_mpp0 err=%d", __func__, rc);
8577 dsub_reg_enabled = 0;
8578 }
8579
8580 return rc;
8581
8582dsub_regulator_err:
8583 regulator_put(mpp0_reg);
8584 regulator_put(dsub_reg);
8585 return rc;
8586}
8587
8588static int display_power_on;
8589static void setup_display_power(void)
8590{
8591 if (display_power_on)
8592 if (lcdc_vga_enabled) {
8593 dsub_regulator(1);
8594 gpio_set_value_cansleep(GPIO_LVDS_SHUTDOWN_N, 0);
8595 gpio_set_value_cansleep(GPIO_BACKLIGHT_EN, 0);
8596 if (machine_is_msm8x60_ffa() ||
8597 machine_is_msm8x60_fusn_ffa())
8598 gpio_set_value_cansleep(GPIO_DONGLE_PWR_EN, 1);
8599 } else {
8600 dsub_regulator(0);
8601 gpio_set_value_cansleep(GPIO_LVDS_SHUTDOWN_N, 1);
8602 gpio_set_value_cansleep(GPIO_BACKLIGHT_EN, 1);
8603 if (machine_is_msm8x60_ffa() ||
8604 machine_is_msm8x60_fusn_ffa())
8605 gpio_set_value_cansleep(GPIO_DONGLE_PWR_EN, 0);
8606 }
8607 else {
8608 dsub_regulator(0);
8609 if (machine_is_msm8x60_ffa() || machine_is_msm8x60_fusn_ffa())
8610 gpio_set_value_cansleep(GPIO_DONGLE_PWR_EN, 0);
8611 /* BACKLIGHT */
8612 gpio_set_value_cansleep(GPIO_BACKLIGHT_EN, 0);
8613 /* LVDS */
8614 gpio_set_value_cansleep(GPIO_LVDS_SHUTDOWN_N, 0);
8615 }
8616}
8617
8618#define _GET_REGULATOR(var, name) do { \
8619 if (var == NULL) { \
8620 var = regulator_get(NULL, name); \
8621 if (IS_ERR(var)) { \
8622 pr_err("'%s' regulator not found, rc=%ld\n", \
8623 name, PTR_ERR(var)); \
8624 var = NULL; \
8625 } \
8626 } \
8627} while (0)
8628
8629#define GPIO_RESX_N (GPIO_EXPANDER_GPIO_BASE + 2)
8630
8631static void display_common_power(int on)
8632{
8633 int rc;
8634 static struct regulator *display_reg;
8635
8636 if (machine_is_msm8x60_surf() || machine_is_msm8x60_ffa() ||
8637 machine_is_msm8x60_fusion() || machine_is_msm8x60_fusn_ffa()) {
8638 if (on) {
8639 /* LVDS */
8640 _GET_REGULATOR(display_reg, "8901_l2");
8641 if (!display_reg)
8642 return;
8643 rc = regulator_set_voltage(display_reg,
8644 3300000, 3300000);
8645 if (rc)
8646 goto out;
8647 rc = regulator_enable(display_reg);
8648 if (rc)
8649 goto out;
8650 rc = gpio_request(GPIO_LVDS_SHUTDOWN_N,
8651 "LVDS_STDN_OUT_N");
8652 if (rc) {
8653 printk(KERN_ERR "%s: LVDS gpio %d request"
8654 "failed\n", __func__,
8655 GPIO_LVDS_SHUTDOWN_N);
8656 goto out2;
8657 }
8658
8659 /* BACKLIGHT */
8660 rc = gpio_request(GPIO_BACKLIGHT_EN, "BACKLIGHT_EN");
8661 if (rc) {
8662 printk(KERN_ERR "%s: BACKLIGHT gpio %d request"
8663 "failed\n", __func__,
8664 GPIO_BACKLIGHT_EN);
8665 goto out3;
8666 }
8667
8668 if (machine_is_msm8x60_ffa() ||
8669 machine_is_msm8x60_fusn_ffa()) {
8670 rc = gpio_request(GPIO_DONGLE_PWR_EN,
8671 "DONGLE_PWR_EN");
8672 if (rc) {
8673 printk(KERN_ERR "%s: DONGLE_PWR_EN gpio"
8674 " %d request failed\n", __func__,
8675 GPIO_DONGLE_PWR_EN);
8676 goto out4;
8677 }
8678 }
8679
8680 gpio_direction_output(GPIO_LVDS_SHUTDOWN_N, 0);
8681 gpio_direction_output(GPIO_BACKLIGHT_EN, 0);
8682 if (machine_is_msm8x60_ffa() ||
8683 machine_is_msm8x60_fusn_ffa())
8684 gpio_direction_output(GPIO_DONGLE_PWR_EN, 0);
8685 mdelay(20);
8686 display_power_on = 1;
8687 setup_display_power();
8688 } else {
8689 if (display_power_on) {
8690 display_power_on = 0;
8691 setup_display_power();
8692 mdelay(20);
8693 if (machine_is_msm8x60_ffa() ||
8694 machine_is_msm8x60_fusn_ffa())
8695 gpio_free(GPIO_DONGLE_PWR_EN);
8696 goto out4;
8697 }
8698 }
8699 }
8700#if defined(CONFIG_FB_MSM_LCDC_SAMSUNG_OLED_PT) || \
8701 defined(CONFIG_FB_MSM_LCDC_AUO_WVGA)
8702 else if (machine_is_msm8x60_fluid()) {
8703 static struct regulator *fluid_reg;
8704 static struct regulator *fluid_reg2;
8705
8706 if (on) {
8707 _GET_REGULATOR(fluid_reg, "8901_l2");
8708 if (!fluid_reg)
8709 return;
8710 _GET_REGULATOR(fluid_reg2, "8058_s3");
8711 if (!fluid_reg2) {
8712 regulator_put(fluid_reg);
8713 return;
8714 }
8715 rc = gpio_request(GPIO_RESX_N, "RESX_N");
8716 if (rc) {
8717 regulator_put(fluid_reg2);
8718 regulator_put(fluid_reg);
8719 return;
8720 }
8721 regulator_set_voltage(fluid_reg, 2850000, 2850000);
8722 regulator_set_voltage(fluid_reg2, 1800000, 1800000);
8723 regulator_enable(fluid_reg);
8724 regulator_enable(fluid_reg2);
8725 msleep(20);
8726 gpio_direction_output(GPIO_RESX_N, 0);
8727 udelay(10);
8728 gpio_set_value_cansleep(GPIO_RESX_N, 1);
8729 display_power_on = 1;
8730 setup_display_power();
8731 } else {
8732 gpio_set_value_cansleep(GPIO_RESX_N, 0);
8733 gpio_free(GPIO_RESX_N);
8734 msleep(20);
8735 regulator_disable(fluid_reg2);
8736 regulator_disable(fluid_reg);
8737 regulator_put(fluid_reg2);
8738 regulator_put(fluid_reg);
8739 display_power_on = 0;
8740 setup_display_power();
8741 fluid_reg = NULL;
8742 fluid_reg2 = NULL;
8743 }
8744 }
8745#endif
Zhang Chang Ken3a8b8512011-08-04 18:41:39 -04008746#if defined(CONFIG_FB_MSM_LCDC_NT35582_WVGA)
8747 else if (machine_is_msm8x60_dragon()) {
8748 static struct regulator *dragon_reg;
8749 static struct regulator *dragon_reg2;
8750
8751 if (on) {
8752 _GET_REGULATOR(dragon_reg, "8901_l2");
8753 if (!dragon_reg)
8754 return;
8755 _GET_REGULATOR(dragon_reg2, "8058_l16");
8756 if (!dragon_reg2) {
8757 regulator_put(dragon_reg);
8758 dragon_reg = NULL;
8759 return;
8760 }
8761
8762 rc = gpio_request(GPIO_NT35582_BL_EN, "lcdc_bl_en");
8763 if (rc) {
8764 pr_err("%s: gpio %d request failed with rc=%d\n",
8765 __func__, GPIO_NT35582_BL_EN, rc);
8766 regulator_put(dragon_reg);
8767 regulator_put(dragon_reg2);
8768 dragon_reg = NULL;
8769 dragon_reg2 = NULL;
8770 return;
8771 }
8772
8773 if (gpio_tlmm_config(GPIO_CFG(GPIO_NT35582_RESET, 0,
8774 GPIO_CFG_OUTPUT, GPIO_CFG_PULL_DOWN,
8775 GPIO_CFG_16MA), GPIO_CFG_ENABLE)) {
8776 pr_err("%s: config gpio '%d' failed!\n",
8777 __func__, GPIO_NT35582_RESET);
8778 gpio_free(GPIO_NT35582_BL_EN);
8779 regulator_put(dragon_reg);
8780 regulator_put(dragon_reg2);
8781 dragon_reg = NULL;
8782 dragon_reg2 = NULL;
8783 return;
8784 }
8785
8786 rc = gpio_request(GPIO_NT35582_RESET, "lcdc_reset");
8787 if (rc) {
8788 pr_err("%s: unable to request gpio %d (rc=%d)\n",
8789 __func__, GPIO_NT35582_RESET, rc);
8790 gpio_free(GPIO_NT35582_BL_EN);
8791 regulator_put(dragon_reg);
8792 regulator_put(dragon_reg2);
8793 dragon_reg = NULL;
8794 dragon_reg2 = NULL;
8795 return;
8796 }
8797
8798 regulator_set_voltage(dragon_reg, 3300000, 3300000);
8799 regulator_set_voltage(dragon_reg2, 1800000, 1800000);
8800 regulator_enable(dragon_reg);
8801 regulator_enable(dragon_reg2);
8802 msleep(20);
8803
8804 gpio_set_value_cansleep(GPIO_NT35582_RESET, 1);
8805 msleep(20);
8806 gpio_set_value_cansleep(GPIO_NT35582_RESET, 0);
8807 msleep(20);
8808 gpio_set_value_cansleep(GPIO_NT35582_RESET, 1);
8809 msleep(50);
8810
8811 gpio_set_value_cansleep(GPIO_NT35582_BL_EN, 1);
8812
8813 display_power_on = 1;
8814 } else if ((dragon_reg != NULL) && (dragon_reg2 != NULL)) {
8815 gpio_free(GPIO_NT35582_RESET);
8816 gpio_free(GPIO_NT35582_BL_EN);
8817 regulator_disable(dragon_reg2);
8818 regulator_disable(dragon_reg);
8819 regulator_put(dragon_reg2);
8820 regulator_put(dragon_reg);
8821 display_power_on = 0;
8822 dragon_reg = NULL;
8823 dragon_reg2 = NULL;
8824 }
8825 }
8826#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07008827 return;
8828
8829out4:
8830 gpio_free(GPIO_BACKLIGHT_EN);
8831out3:
8832 gpio_free(GPIO_LVDS_SHUTDOWN_N);
8833out2:
8834 regulator_disable(display_reg);
8835out:
8836 regulator_put(display_reg);
8837 display_reg = NULL;
8838}
8839#undef _GET_REGULATOR
8840#endif
8841
8842static int mipi_dsi_panel_power(int on);
8843
8844#define LCDC_NUM_GPIO 28
8845#define LCDC_GPIO_START 0
8846
8847static void lcdc_samsung_panel_power(int on)
8848{
8849 int n, ret = 0;
8850
8851 display_common_power(on);
8852
8853 for (n = 0; n < LCDC_NUM_GPIO; n++) {
8854 if (on) {
8855 ret = gpio_request(LCDC_GPIO_START + n, "LCDC_GPIO");
8856 if (unlikely(ret)) {
8857 pr_err("%s not able to get gpio\n", __func__);
8858 break;
8859 }
8860 } else
8861 gpio_free(LCDC_GPIO_START + n);
8862 }
8863
8864 if (ret) {
8865 for (n--; n >= 0; n--)
8866 gpio_free(LCDC_GPIO_START + n);
8867 }
8868
8869 mipi_dsi_panel_power(0); /* set 8058_ldo0 to LPM */
8870}
8871
8872#ifdef CONFIG_FB_MSM_HDMI_MSM_PANEL
8873#define _GET_REGULATOR(var, name) do { \
8874 var = regulator_get(NULL, name); \
8875 if (IS_ERR(var)) { \
8876 pr_err("'%s' regulator not found, rc=%ld\n", \
8877 name, IS_ERR(var)); \
8878 var = NULL; \
8879 return -ENODEV; \
8880 } \
8881} while (0)
8882
8883static int hdmi_enable_5v(int on)
8884{
8885 static struct regulator *reg_8901_hdmi_mvs; /* HDMI_5V */
8886 static struct regulator *reg_8901_mpp0; /* External 5V */
8887 static int prev_on;
8888 int rc;
8889
8890 if (on == prev_on)
8891 return 0;
8892
8893 if (!reg_8901_hdmi_mvs)
8894 _GET_REGULATOR(reg_8901_hdmi_mvs, "8901_hdmi_mvs");
8895 if (!reg_8901_mpp0)
8896 _GET_REGULATOR(reg_8901_mpp0, "8901_mpp0");
8897
8898 if (on) {
8899 rc = regulator_enable(reg_8901_mpp0);
8900 if (rc) {
8901 pr_err("'%s' regulator enable failed, rc=%d\n",
8902 "reg_8901_mpp0", rc);
8903 return rc;
8904 }
8905 rc = regulator_enable(reg_8901_hdmi_mvs);
8906 if (rc) {
8907 pr_err("'%s' regulator enable failed, rc=%d\n",
8908 "8901_hdmi_mvs", rc);
8909 return rc;
8910 }
8911 pr_info("%s(on): success\n", __func__);
8912 } else {
8913 rc = regulator_disable(reg_8901_hdmi_mvs);
8914 if (rc)
8915 pr_warning("'%s' regulator disable failed, rc=%d\n",
8916 "8901_hdmi_mvs", rc);
8917 rc = regulator_disable(reg_8901_mpp0);
8918 if (rc)
8919 pr_warning("'%s' regulator disable failed, rc=%d\n",
8920 "reg_8901_mpp0", rc);
8921 pr_info("%s(off): success\n", __func__);
8922 }
8923
8924 prev_on = on;
8925
8926 return 0;
8927}
8928
8929static int hdmi_core_power(int on, int show)
8930{
8931 static struct regulator *reg_8058_l16; /* VDD_HDMI */
8932 static int prev_on;
8933 int rc;
8934
8935 if (on == prev_on)
8936 return 0;
8937
8938 if (!reg_8058_l16)
8939 _GET_REGULATOR(reg_8058_l16, "8058_l16");
8940
8941 if (on) {
8942 rc = regulator_set_voltage(reg_8058_l16, 1800000, 1800000);
8943 if (!rc)
8944 rc = regulator_enable(reg_8058_l16);
8945 if (rc) {
8946 pr_err("'%s' regulator enable failed, rc=%d\n",
8947 "8058_l16", rc);
8948 return rc;
8949 }
8950 rc = gpio_request(170, "HDMI_DDC_CLK");
8951 if (rc) {
8952 pr_err("'%s'(%d) gpio_request failed, rc=%d\n",
8953 "HDMI_DDC_CLK", 170, rc);
8954 goto error1;
8955 }
8956 rc = gpio_request(171, "HDMI_DDC_DATA");
8957 if (rc) {
8958 pr_err("'%s'(%d) gpio_request failed, rc=%d\n",
8959 "HDMI_DDC_DATA", 171, rc);
8960 goto error2;
8961 }
8962 rc = gpio_request(172, "HDMI_HPD");
8963 if (rc) {
8964 pr_err("'%s'(%d) gpio_request failed, rc=%d\n",
8965 "HDMI_HPD", 172, rc);
8966 goto error3;
8967 }
8968 pr_info("%s(on): success\n", __func__);
8969 } else {
8970 gpio_free(170);
8971 gpio_free(171);
8972 gpio_free(172);
8973 rc = regulator_disable(reg_8058_l16);
8974 if (rc)
8975 pr_warning("'%s' regulator disable failed, rc=%d\n",
8976 "8058_l16", rc);
8977 pr_info("%s(off): success\n", __func__);
8978 }
8979
8980 prev_on = on;
8981
8982 return 0;
8983
8984error3:
8985 gpio_free(171);
8986error2:
8987 gpio_free(170);
8988error1:
8989 regulator_disable(reg_8058_l16);
8990 return rc;
8991}
8992
8993static int hdmi_cec_power(int on)
8994{
8995 static struct regulator *reg_8901_l3; /* HDMI_CEC */
8996 static int prev_on;
8997 int rc;
8998
8999 if (on == prev_on)
9000 return 0;
9001
9002 if (!reg_8901_l3)
9003 _GET_REGULATOR(reg_8901_l3, "8901_l3");
9004
9005 if (on) {
9006 rc = regulator_set_voltage(reg_8901_l3, 3300000, 3300000);
9007 if (!rc)
9008 rc = regulator_enable(reg_8901_l3);
9009 if (rc) {
9010 pr_err("'%s' regulator enable failed, rc=%d\n",
9011 "8901_l3", rc);
9012 return rc;
9013 }
9014 rc = gpio_request(169, "HDMI_CEC_VAR");
9015 if (rc) {
9016 pr_err("'%s'(%d) gpio_request failed, rc=%d\n",
9017 "HDMI_CEC_VAR", 169, rc);
9018 goto error;
9019 }
9020 pr_info("%s(on): success\n", __func__);
9021 } else {
9022 gpio_free(169);
9023 rc = regulator_disable(reg_8901_l3);
9024 if (rc)
9025 pr_warning("'%s' regulator disable failed, rc=%d\n",
9026 "8901_l3", rc);
9027 pr_info("%s(off): success\n", __func__);
9028 }
9029
9030 prev_on = on;
9031
9032 return 0;
9033error:
9034 regulator_disable(reg_8901_l3);
9035 return rc;
9036}
9037
9038#undef _GET_REGULATOR
9039
9040#endif /* CONFIG_FB_MSM_HDMI_MSM_PANEL */
9041
9042static int lcdc_panel_power(int on)
9043{
9044 int flag_on = !!on;
9045 static int lcdc_power_save_on;
9046
9047 if (lcdc_power_save_on == flag_on)
9048 return 0;
9049
9050 lcdc_power_save_on = flag_on;
9051
9052 lcdc_samsung_panel_power(on);
9053
9054 return 0;
9055}
9056
9057#ifdef CONFIG_MSM_BUS_SCALING
9058#ifdef CONFIG_FB_MSM_LCDC_DSUB
9059static struct msm_bus_vectors mdp_init_vectors[] = {
9060 /* For now, 0th array entry is reserved.
9061 * Please leave 0 as is and don't use it
9062 */
9063 {
9064 .src = MSM_BUS_MASTER_MDP_PORT0,
9065 .dst = MSM_BUS_SLAVE_SMI,
9066 .ab = 0,
9067 .ib = 0,
9068 },
9069 /* Master and slaves can be from different fabrics */
9070 {
9071 .src = MSM_BUS_MASTER_MDP_PORT0,
9072 .dst = MSM_BUS_SLAVE_EBI_CH0,
9073 .ab = 0,
9074 .ib = 0,
9075 },
9076};
9077
9078static struct msm_bus_vectors mdp_sd_smi_vectors[] = {
9079 /* Default case static display/UI/2d/3d if FB SMI */
9080 {
9081 .src = MSM_BUS_MASTER_MDP_PORT0,
9082 .dst = MSM_BUS_SLAVE_SMI,
9083 .ab = 388800000,
9084 .ib = 486000000,
9085 },
9086 /* Master and slaves can be from different fabrics */
9087 {
9088 .src = MSM_BUS_MASTER_MDP_PORT0,
9089 .dst = MSM_BUS_SLAVE_EBI_CH0,
9090 .ab = 0,
9091 .ib = 0,
9092 },
9093};
9094
9095static struct msm_bus_vectors mdp_sd_ebi_vectors[] = {
9096 /* Default case static display/UI/2d/3d if FB SMI */
9097 {
9098 .src = MSM_BUS_MASTER_MDP_PORT0,
9099 .dst = MSM_BUS_SLAVE_SMI,
9100 .ab = 0,
9101 .ib = 0,
9102 },
9103 /* Master and slaves can be from different fabrics */
9104 {
9105 .src = MSM_BUS_MASTER_MDP_PORT0,
9106 .dst = MSM_BUS_SLAVE_EBI_CH0,
9107 .ab = 388800000,
9108 .ib = 486000000 * 2,
9109 },
9110};
9111static struct msm_bus_vectors mdp_vga_vectors[] = {
9112 /* VGA and less video */
9113 {
9114 .src = MSM_BUS_MASTER_MDP_PORT0,
9115 .dst = MSM_BUS_SLAVE_SMI,
9116 .ab = 458092800,
9117 .ib = 572616000,
9118 },
9119 {
9120 .src = MSM_BUS_MASTER_MDP_PORT0,
9121 .dst = MSM_BUS_SLAVE_EBI_CH0,
9122 .ab = 458092800,
9123 .ib = 572616000 * 2,
9124 },
9125};
9126static struct msm_bus_vectors mdp_720p_vectors[] = {
9127 /* 720p and less video */
9128 {
9129 .src = MSM_BUS_MASTER_MDP_PORT0,
9130 .dst = MSM_BUS_SLAVE_SMI,
9131 .ab = 471744000,
9132 .ib = 589680000,
9133 },
9134 /* Master and slaves can be from different fabrics */
9135 {
9136 .src = MSM_BUS_MASTER_MDP_PORT0,
9137 .dst = MSM_BUS_SLAVE_EBI_CH0,
9138 .ab = 471744000,
9139 .ib = 589680000 * 2,
9140 },
9141};
9142
9143static struct msm_bus_vectors mdp_1080p_vectors[] = {
9144 /* 1080p and less video */
9145 {
9146 .src = MSM_BUS_MASTER_MDP_PORT0,
9147 .dst = MSM_BUS_SLAVE_SMI,
9148 .ab = 575424000,
9149 .ib = 719280000,
9150 },
9151 /* Master and slaves can be from different fabrics */
9152 {
9153 .src = MSM_BUS_MASTER_MDP_PORT0,
9154 .dst = MSM_BUS_SLAVE_EBI_CH0,
9155 .ab = 575424000,
9156 .ib = 719280000 * 2,
9157 },
9158};
9159
9160#else
9161static struct msm_bus_vectors mdp_init_vectors[] = {
9162 /* For now, 0th array entry is reserved.
9163 * Please leave 0 as is and don't use it
9164 */
9165 {
9166 .src = MSM_BUS_MASTER_MDP_PORT0,
9167 .dst = MSM_BUS_SLAVE_SMI,
9168 .ab = 0,
9169 .ib = 0,
9170 },
9171 /* Master and slaves can be from different fabrics */
9172 {
9173 .src = MSM_BUS_MASTER_MDP_PORT0,
9174 .dst = MSM_BUS_SLAVE_EBI_CH0,
9175 .ab = 0,
9176 .ib = 0,
9177 },
9178};
9179
9180static struct msm_bus_vectors mdp_sd_smi_vectors[] = {
9181 /* Default case static display/UI/2d/3d if FB SMI */
9182 {
9183 .src = MSM_BUS_MASTER_MDP_PORT0,
9184 .dst = MSM_BUS_SLAVE_SMI,
9185 .ab = 175110000,
9186 .ib = 218887500,
9187 },
9188 /* Master and slaves can be from different fabrics */
9189 {
9190 .src = MSM_BUS_MASTER_MDP_PORT0,
9191 .dst = MSM_BUS_SLAVE_EBI_CH0,
9192 .ab = 0,
9193 .ib = 0,
9194 },
9195};
9196
9197static struct msm_bus_vectors mdp_sd_ebi_vectors[] = {
9198 /* Default case static display/UI/2d/3d if FB SMI */
9199 {
9200 .src = MSM_BUS_MASTER_MDP_PORT0,
9201 .dst = MSM_BUS_SLAVE_SMI,
9202 .ab = 0,
9203 .ib = 0,
9204 },
9205 /* Master and slaves can be from different fabrics */
9206 {
9207 .src = MSM_BUS_MASTER_MDP_PORT0,
9208 .dst = MSM_BUS_SLAVE_EBI_CH0,
9209 .ab = 216000000,
9210 .ib = 270000000 * 2,
9211 },
9212};
9213static struct msm_bus_vectors mdp_vga_vectors[] = {
9214 /* VGA and less video */
9215 {
9216 .src = MSM_BUS_MASTER_MDP_PORT0,
9217 .dst = MSM_BUS_SLAVE_SMI,
9218 .ab = 216000000,
9219 .ib = 270000000,
9220 },
9221 {
9222 .src = MSM_BUS_MASTER_MDP_PORT0,
9223 .dst = MSM_BUS_SLAVE_EBI_CH0,
9224 .ab = 216000000,
9225 .ib = 270000000 * 2,
9226 },
9227};
9228
9229static struct msm_bus_vectors mdp_720p_vectors[] = {
9230 /* 720p and less video */
9231 {
9232 .src = MSM_BUS_MASTER_MDP_PORT0,
9233 .dst = MSM_BUS_SLAVE_SMI,
9234 .ab = 230400000,
9235 .ib = 288000000,
9236 },
9237 /* Master and slaves can be from different fabrics */
9238 {
9239 .src = MSM_BUS_MASTER_MDP_PORT0,
9240 .dst = MSM_BUS_SLAVE_EBI_CH0,
9241 .ab = 230400000,
9242 .ib = 288000000 * 2,
9243 },
9244};
9245
9246static struct msm_bus_vectors mdp_1080p_vectors[] = {
9247 /* 1080p and less video */
9248 {
9249 .src = MSM_BUS_MASTER_MDP_PORT0,
9250 .dst = MSM_BUS_SLAVE_SMI,
9251 .ab = 334080000,
9252 .ib = 417600000,
9253 },
9254 /* Master and slaves can be from different fabrics */
9255 {
9256 .src = MSM_BUS_MASTER_MDP_PORT0,
9257 .dst = MSM_BUS_SLAVE_EBI_CH0,
9258 .ab = 334080000,
Ravishangar Kalyanam731beb92011-07-07 18:27:32 -07009259 .ib = 550000000 * 2,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07009260 },
9261};
9262
9263#endif
9264static struct msm_bus_paths mdp_bus_scale_usecases[] = {
9265 {
9266 ARRAY_SIZE(mdp_init_vectors),
9267 mdp_init_vectors,
9268 },
9269 {
9270 ARRAY_SIZE(mdp_sd_smi_vectors),
9271 mdp_sd_smi_vectors,
9272 },
9273 {
9274 ARRAY_SIZE(mdp_sd_ebi_vectors),
9275 mdp_sd_ebi_vectors,
9276 },
9277 {
9278 ARRAY_SIZE(mdp_vga_vectors),
9279 mdp_vga_vectors,
9280 },
9281 {
9282 ARRAY_SIZE(mdp_720p_vectors),
9283 mdp_720p_vectors,
9284 },
9285 {
9286 ARRAY_SIZE(mdp_1080p_vectors),
9287 mdp_1080p_vectors,
9288 },
9289};
9290static struct msm_bus_scale_pdata mdp_bus_scale_pdata = {
9291 mdp_bus_scale_usecases,
9292 ARRAY_SIZE(mdp_bus_scale_usecases),
9293 .name = "mdp",
9294};
9295
9296#endif
9297#ifdef CONFIG_MSM_BUS_SCALING
9298static struct msm_bus_vectors dtv_bus_init_vectors[] = {
9299 /* For now, 0th array entry is reserved.
9300 * Please leave 0 as is and don't use it
9301 */
9302 {
9303 .src = MSM_BUS_MASTER_MDP_PORT0,
9304 .dst = MSM_BUS_SLAVE_SMI,
9305 .ab = 0,
9306 .ib = 0,
9307 },
9308 /* Master and slaves can be from different fabrics */
9309 {
9310 .src = MSM_BUS_MASTER_MDP_PORT0,
9311 .dst = MSM_BUS_SLAVE_EBI_CH0,
9312 .ab = 0,
9313 .ib = 0,
9314 },
9315};
9316static struct msm_bus_vectors dtv_bus_def_vectors[] = {
9317 /* For now, 0th array entry is reserved.
9318 * Please leave 0 as is and don't use it
9319 */
9320 {
9321 .src = MSM_BUS_MASTER_MDP_PORT0,
9322 .dst = MSM_BUS_SLAVE_SMI,
9323 .ab = 566092800,
9324 .ib = 707616000,
9325 },
9326 /* Master and slaves can be from different fabrics */
9327 {
9328 .src = MSM_BUS_MASTER_MDP_PORT0,
9329 .dst = MSM_BUS_SLAVE_EBI_CH0,
9330 .ab = 566092800,
9331 .ib = 707616000,
9332 },
9333};
9334static struct msm_bus_paths dtv_bus_scale_usecases[] = {
9335 {
9336 ARRAY_SIZE(dtv_bus_init_vectors),
9337 dtv_bus_init_vectors,
9338 },
9339 {
9340 ARRAY_SIZE(dtv_bus_def_vectors),
9341 dtv_bus_def_vectors,
9342 },
9343};
9344static struct msm_bus_scale_pdata dtv_bus_scale_pdata = {
9345 dtv_bus_scale_usecases,
9346 ARRAY_SIZE(dtv_bus_scale_usecases),
9347 .name = "dtv",
9348};
9349
9350static struct lcdc_platform_data dtv_pdata = {
9351 .bus_scale_table = &dtv_bus_scale_pdata,
9352};
9353#endif
9354
9355
9356static struct lcdc_platform_data lcdc_pdata = {
9357 .lcdc_power_save = lcdc_panel_power,
9358};
9359
9360
9361#define MDP_VSYNC_GPIO 28
9362
9363/*
9364 * MIPI_DSI only use 8058_LDO0 which need always on
9365 * therefore it need to be put at low power mode if
9366 * it was not used instead of turn it off.
9367 */
9368static int mipi_dsi_panel_power(int on)
9369{
9370 int flag_on = !!on;
9371 static int mipi_dsi_power_save_on;
9372 static struct regulator *ldo0;
9373 int rc = 0;
9374
9375 if (mipi_dsi_power_save_on == flag_on)
9376 return 0;
9377
9378 mipi_dsi_power_save_on = flag_on;
9379
9380 if (ldo0 == NULL) { /* init */
9381 ldo0 = regulator_get(NULL, "8058_l0");
9382 if (IS_ERR(ldo0)) {
9383 pr_debug("%s: LDO0 failed\n", __func__);
9384 rc = PTR_ERR(ldo0);
9385 return rc;
9386 }
9387
9388 rc = regulator_set_voltage(ldo0, 1200000, 1200000);
9389 if (rc)
9390 goto out;
9391
9392 rc = regulator_enable(ldo0);
9393 if (rc)
9394 goto out;
9395 }
9396
9397 if (on) {
9398 /* set ldo0 to HPM */
9399 rc = regulator_set_optimum_mode(ldo0, 100000);
9400 if (rc < 0)
9401 goto out;
9402 } else {
9403 /* set ldo0 to LPM */
9404 rc = regulator_set_optimum_mode(ldo0, 9000);
9405 if (rc < 0)
9406 goto out;
9407 }
9408
9409 return 0;
9410out:
9411 regulator_disable(ldo0);
9412 regulator_put(ldo0);
9413 ldo0 = NULL;
9414 return rc;
9415}
9416
9417static struct mipi_dsi_platform_data mipi_dsi_pdata = {
9418 .vsync_gpio = MDP_VSYNC_GPIO,
9419 .dsi_power_save = mipi_dsi_panel_power,
9420};
9421
9422#ifdef CONFIG_FB_MSM_TVOUT
9423static struct regulator *reg_8058_l13;
9424
9425static int atv_dac_power(int on)
9426{
9427 int rc = 0;
9428 #define _GET_REGULATOR(var, name) do { \
9429 var = regulator_get(NULL, name); \
9430 if (IS_ERR(var)) { \
9431 pr_info("'%s' regulator not found, rc=%ld\n", \
9432 name, IS_ERR(var)); \
9433 var = NULL; \
9434 return -ENODEV; \
9435 } \
9436 } while (0)
9437
9438 if (!reg_8058_l13)
9439 _GET_REGULATOR(reg_8058_l13, "8058_l13");
9440 #undef _GET_REGULATOR
9441
9442 if (on) {
9443 rc = regulator_set_voltage(reg_8058_l13, 2050000, 2050000);
9444 if (rc) {
9445 pr_info("%s: '%s' regulator set voltage failed,\
9446 rc=%d\n", __func__, "8058_l13", rc);
9447 return rc;
9448 }
9449
9450 rc = regulator_enable(reg_8058_l13);
9451 if (rc) {
9452 pr_err("%s: '%s' regulator enable failed,\
9453 rc=%d\n", __func__, "8058_l13", rc);
9454 return rc;
9455 }
9456 } else {
9457 rc = regulator_force_disable(reg_8058_l13);
9458 if (rc)
9459 pr_warning("%s: '%s' regulator disable failed, rc=%d\n",
9460 __func__, "8058_l13", rc);
9461 }
9462 return rc;
9463
9464}
9465#endif
9466
9467#ifdef CONFIG_FB_MSM_MIPI_DSI
9468int mdp_core_clk_rate_table[] = {
9469 85330000,
9470 85330000,
9471 160000000,
9472 200000000,
9473};
9474#else
9475int mdp_core_clk_rate_table[] = {
9476 59080000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07009477 85330000,
kuogee hsieh26791a92011-08-01 18:35:58 -07009478 128000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07009479 200000000,
9480};
9481#endif
9482
9483static struct msm_panel_common_pdata mdp_pdata = {
9484 .gpio = MDP_VSYNC_GPIO,
9485 .mdp_core_clk_rate = 59080000,
9486 .mdp_core_clk_table = mdp_core_clk_rate_table,
9487 .num_mdp_clk = ARRAY_SIZE(mdp_core_clk_rate_table),
9488#ifdef CONFIG_MSM_BUS_SCALING
9489 .mdp_bus_scale_table = &mdp_bus_scale_pdata,
9490#endif
9491 .mdp_rev = MDP_REV_41,
9492};
9493
9494#ifdef CONFIG_FB_MSM_TVOUT
9495
9496#ifdef CONFIG_MSM_BUS_SCALING
9497static struct msm_bus_vectors atv_bus_init_vectors[] = {
9498 /* For now, 0th array entry is reserved.
9499 * Please leave 0 as is and don't use it
9500 */
9501 {
9502 .src = MSM_BUS_MASTER_MDP_PORT0,
9503 .dst = MSM_BUS_SLAVE_SMI,
9504 .ab = 0,
9505 .ib = 0,
9506 },
9507 /* Master and slaves can be from different fabrics */
9508 {
9509 .src = MSM_BUS_MASTER_MDP_PORT0,
9510 .dst = MSM_BUS_SLAVE_EBI_CH0,
9511 .ab = 0,
9512 .ib = 0,
9513 },
9514};
9515static struct msm_bus_vectors atv_bus_def_vectors[] = {
9516 /* For now, 0th array entry is reserved.
9517 * Please leave 0 as is and don't use it
9518 */
9519 {
9520 .src = MSM_BUS_MASTER_MDP_PORT0,
9521 .dst = MSM_BUS_SLAVE_SMI,
9522 .ab = 236390400,
9523 .ib = 265939200,
9524 },
9525 /* Master and slaves can be from different fabrics */
9526 {
9527 .src = MSM_BUS_MASTER_MDP_PORT0,
9528 .dst = MSM_BUS_SLAVE_EBI_CH0,
9529 .ab = 236390400,
9530 .ib = 265939200,
9531 },
9532};
9533static struct msm_bus_paths atv_bus_scale_usecases[] = {
9534 {
9535 ARRAY_SIZE(atv_bus_init_vectors),
9536 atv_bus_init_vectors,
9537 },
9538 {
9539 ARRAY_SIZE(atv_bus_def_vectors),
9540 atv_bus_def_vectors,
9541 },
9542};
9543static struct msm_bus_scale_pdata atv_bus_scale_pdata = {
9544 atv_bus_scale_usecases,
9545 ARRAY_SIZE(atv_bus_scale_usecases),
9546 .name = "atv",
9547};
9548#endif
9549
9550static struct tvenc_platform_data atv_pdata = {
9551 .poll = 0,
9552 .pm_vid_en = atv_dac_power,
9553#ifdef CONFIG_MSM_BUS_SCALING
9554 .bus_scale_table = &atv_bus_scale_pdata,
9555#endif
9556};
9557#endif
9558
9559static void __init msm_fb_add_devices(void)
9560{
9561#ifdef CONFIG_FB_MSM_LCDC_DSUB
9562 mdp_pdata.mdp_core_clk_table = NULL;
9563 mdp_pdata.num_mdp_clk = 0;
9564 mdp_pdata.mdp_core_clk_rate = 200000000;
9565#endif
9566 if (machine_is_msm8x60_rumi3())
9567 msm_fb_register_device("mdp", NULL);
9568 else
9569 msm_fb_register_device("mdp", &mdp_pdata);
9570
9571 msm_fb_register_device("lcdc", &lcdc_pdata);
9572 msm_fb_register_device("mipi_dsi", &mipi_dsi_pdata);
9573#ifdef CONFIG_MSM_BUS_SCALING
9574 msm_fb_register_device("dtv", &dtv_pdata);
9575#endif
9576#ifdef CONFIG_FB_MSM_TVOUT
9577 msm_fb_register_device("tvenc", &atv_pdata);
9578 msm_fb_register_device("tvout_device", NULL);
9579#endif
9580}
9581
9582#if (defined(CONFIG_MARIMBA_CORE)) && \
9583 (defined(CONFIG_MSM_BT_POWER) || defined(CONFIG_MSM_BT_POWER_MODULE))
9584
9585static const struct {
9586 char *name;
9587 int vmin;
9588 int vmax;
9589} bt_regs_info[] = {
9590 { "8058_s3", 1800000, 1800000 },
9591 { "8058_s2", 1300000, 1300000 },
9592 { "8058_l8", 2900000, 3050000 },
9593};
9594
9595static struct {
9596 bool enabled;
9597} bt_regs_status[] = {
9598 { false },
9599 { false },
9600 { false },
9601};
9602static struct regulator *bt_regs[ARRAY_SIZE(bt_regs_info)];
9603
9604static int bahama_bt(int on)
9605{
9606 int rc;
9607 int i;
9608 struct marimba config = { .mod_id = SLAVE_ID_BAHAMA};
9609
9610 struct bahama_variant_register {
9611 const size_t size;
9612 const struct bahama_config_register *set;
9613 };
9614
9615 const struct bahama_config_register *p;
9616
9617 u8 version;
9618
9619 const struct bahama_config_register v10_bt_on[] = {
9620 { 0xE9, 0x00, 0xFF },
9621 { 0xF4, 0x80, 0xFF },
9622 { 0xE4, 0x00, 0xFF },
9623 { 0xE5, 0x00, 0x0F },
9624#ifdef CONFIG_WLAN
9625 { 0xE6, 0x38, 0x7F },
9626 { 0xE7, 0x06, 0xFF },
9627#endif
9628 { 0xE9, 0x21, 0xFF },
9629 { 0x01, 0x0C, 0x1F },
9630 { 0x01, 0x08, 0x1F },
9631 };
9632
9633 const struct bahama_config_register v20_bt_on_fm_off[] = {
9634 { 0x11, 0x0C, 0xFF },
9635 { 0x13, 0x01, 0xFF },
9636 { 0xF4, 0x80, 0xFF },
9637 { 0xF0, 0x00, 0xFF },
9638 { 0xE9, 0x00, 0xFF },
9639#ifdef CONFIG_WLAN
9640 { 0x81, 0x00, 0x7F },
9641 { 0x82, 0x00, 0xFF },
9642 { 0xE6, 0x38, 0x7F },
9643 { 0xE7, 0x06, 0xFF },
9644#endif
9645 { 0xE9, 0x21, 0xFF },
9646 };
9647
9648 const struct bahama_config_register v20_bt_on_fm_on[] = {
9649 { 0x11, 0x0C, 0xFF },
9650 { 0x13, 0x01, 0xFF },
9651 { 0xF4, 0x86, 0xFF },
9652 { 0xF0, 0x06, 0xFF },
9653 { 0xE9, 0x00, 0xFF },
9654#ifdef CONFIG_WLAN
9655 { 0x81, 0x00, 0x7F },
9656 { 0x82, 0x00, 0xFF },
9657 { 0xE6, 0x38, 0x7F },
9658 { 0xE7, 0x06, 0xFF },
9659#endif
9660 { 0xE9, 0x21, 0xFF },
9661 };
9662
9663 const struct bahama_config_register v10_bt_off[] = {
9664 { 0xE9, 0x00, 0xFF },
9665 };
9666
9667 const struct bahama_config_register v20_bt_off_fm_off[] = {
9668 { 0xF4, 0x84, 0xFF },
9669 { 0xF0, 0x04, 0xFF },
9670 { 0xE9, 0x00, 0xFF }
9671 };
9672
9673 const struct bahama_config_register v20_bt_off_fm_on[] = {
9674 { 0xF4, 0x86, 0xFF },
9675 { 0xF0, 0x06, 0xFF },
9676 { 0xE9, 0x00, 0xFF }
9677 };
9678 const struct bahama_variant_register bt_bahama[2][3] = {
9679 {
9680 { ARRAY_SIZE(v10_bt_off), v10_bt_off },
9681 { ARRAY_SIZE(v20_bt_off_fm_off), v20_bt_off_fm_off },
9682 { ARRAY_SIZE(v20_bt_off_fm_on), v20_bt_off_fm_on }
9683 },
9684 {
9685 { ARRAY_SIZE(v10_bt_on), v10_bt_on },
9686 { ARRAY_SIZE(v20_bt_on_fm_off), v20_bt_on_fm_off },
9687 { ARRAY_SIZE(v20_bt_on_fm_on), v20_bt_on_fm_on }
9688 }
9689 };
9690
9691 u8 offset = 0; /* index into bahama configs */
9692
9693 on = on ? 1 : 0;
9694 version = read_bahama_ver();
9695
9696 if (version == VER_UNSUPPORTED) {
9697 dev_err(&msm_bt_power_device.dev,
9698 "%s: unsupported version\n",
9699 __func__);
9700 return -EIO;
9701 }
9702
9703 if (version == VER_2_0) {
9704 if (marimba_get_fm_status(&config))
9705 offset = 0x01;
9706 }
9707
9708 /* Voting off 1.3V S2 Regulator,BahamaV2 used in Normal mode */
9709 if (on && (version == VER_2_0)) {
9710 for (i = 0; i < ARRAY_SIZE(bt_regs_info); i++) {
9711 if ((!strcmp(bt_regs_info[i].name, "8058_s2"))
9712 && (bt_regs_status[i].enabled == true)) {
9713 if (regulator_disable(bt_regs[i])) {
9714 dev_err(&msm_bt_power_device.dev,
9715 "%s: regulator disable failed",
9716 __func__);
9717 }
9718 bt_regs_status[i].enabled = false;
9719 break;
9720 }
9721 }
9722 }
9723
9724 p = bt_bahama[on][version + offset].set;
9725
9726 dev_info(&msm_bt_power_device.dev,
9727 "%s: found version %d\n", __func__, version);
9728
9729 for (i = 0; i < bt_bahama[on][version + offset].size; i++) {
9730 u8 value = (p+i)->value;
9731 rc = marimba_write_bit_mask(&config,
9732 (p+i)->reg,
9733 &value,
9734 sizeof((p+i)->value),
9735 (p+i)->mask);
9736 if (rc < 0) {
9737 dev_err(&msm_bt_power_device.dev,
9738 "%s: reg %d write failed: %d\n",
9739 __func__, (p+i)->reg, rc);
9740 return rc;
9741 }
9742 dev_dbg(&msm_bt_power_device.dev,
9743 "%s: reg 0x%02x write value 0x%02x mask 0x%02x\n",
9744 __func__, (p+i)->reg,
9745 value, (p+i)->mask);
9746 }
9747 /* Update BT Status */
9748 if (on)
9749 marimba_set_bt_status(&config, true);
9750 else
9751 marimba_set_bt_status(&config, false);
9752
9753 return 0;
9754}
9755
9756static int bluetooth_use_regulators(int on)
9757{
9758 int i, recover = -1, rc = 0;
9759
9760 for (i = 0; i < ARRAY_SIZE(bt_regs_info); i++) {
9761 bt_regs[i] = on ? regulator_get(&msm_bt_power_device.dev,
9762 bt_regs_info[i].name) :
9763 (regulator_put(bt_regs[i]), NULL);
9764 if (IS_ERR(bt_regs[i])) {
9765 rc = PTR_ERR(bt_regs[i]);
9766 dev_err(&msm_bt_power_device.dev,
9767 "regulator %s get failed (%d)\n",
9768 bt_regs_info[i].name, rc);
9769 recover = i - 1;
9770 bt_regs[i] = NULL;
9771 break;
9772 }
9773
9774 if (!on)
9775 continue;
9776
9777 rc = regulator_set_voltage(bt_regs[i],
9778 bt_regs_info[i].vmin,
9779 bt_regs_info[i].vmax);
9780 if (rc < 0) {
9781 dev_err(&msm_bt_power_device.dev,
9782 "regulator %s voltage set (%d)\n",
9783 bt_regs_info[i].name, rc);
9784 recover = i;
9785 break;
9786 }
9787 }
9788
9789 if (on && (recover > -1))
9790 for (i = recover; i >= 0; i--) {
9791 regulator_put(bt_regs[i]);
9792 bt_regs[i] = NULL;
9793 }
9794
9795 return rc;
9796}
9797
9798static int bluetooth_switch_regulators(int on)
9799{
9800 int i, rc = 0;
9801
9802 for (i = 0; i < ARRAY_SIZE(bt_regs_info); i++) {
9803 if (on && (bt_regs_status[i].enabled == false)) {
9804 rc = regulator_enable(bt_regs[i]);
9805 if (rc < 0) {
9806 dev_err(&msm_bt_power_device.dev,
9807 "regulator %s %s failed (%d)\n",
9808 bt_regs_info[i].name,
9809 "enable", rc);
9810 if (i > 0) {
9811 while (--i) {
9812 regulator_disable(bt_regs[i]);
9813 bt_regs_status[i].enabled
9814 = false;
9815 }
9816 break;
9817 }
9818 }
9819 bt_regs_status[i].enabled = true;
9820 } else if (!on && (bt_regs_status[i].enabled == true)) {
9821 rc = regulator_disable(bt_regs[i]);
9822 if (rc < 0) {
9823 dev_err(&msm_bt_power_device.dev,
9824 "regulator %s %s failed (%d)\n",
9825 bt_regs_info[i].name,
9826 "disable", rc);
9827 break;
9828 }
9829 bt_regs_status[i].enabled = false;
9830 }
9831 }
9832 return rc;
9833}
9834
9835static struct msm_xo_voter *bt_clock;
9836
9837static int bluetooth_power(int on)
9838{
9839 int rc = 0;
9840 int id;
9841
9842 /* In case probe function fails, cur_connv_type would be -1 */
9843 id = adie_get_detected_connectivity_type();
9844 if (id != BAHAMA_ID) {
9845 pr_err("%s: unexpected adie connectivity type: %d\n",
9846 __func__, id);
9847 return -ENODEV;
9848 }
9849
9850 if (on) {
9851
9852 rc = bluetooth_use_regulators(1);
9853 if (rc < 0)
9854 goto out;
9855
9856 rc = bluetooth_switch_regulators(1);
9857
9858 if (rc < 0)
9859 goto fail_put;
9860
9861 bt_clock = msm_xo_get(MSM_XO_TCXO_D0, "bt_power");
9862
9863 if (IS_ERR(bt_clock)) {
9864 pr_err("Couldn't get TCXO_D0 voter\n");
9865 goto fail_switch;
9866 }
9867
9868 rc = msm_xo_mode_vote(bt_clock, MSM_XO_MODE_ON);
9869
9870 if (rc < 0) {
9871 pr_err("Failed to vote for TCXO_DO ON\n");
9872 goto fail_vote;
9873 }
9874
9875 rc = bahama_bt(1);
9876
9877 if (rc < 0)
9878 goto fail_clock;
9879
9880 msleep(10);
9881
9882 rc = msm_xo_mode_vote(bt_clock, MSM_XO_MODE_PIN_CTRL);
9883
9884 if (rc < 0) {
9885 pr_err("Failed to vote for TCXO_DO pin control\n");
9886 goto fail_vote;
9887 }
9888 } else {
9889 /* check for initial RFKILL block (power off) */
9890 /* some RFKILL versions/configurations rfkill_register */
9891 /* calls here for an initial set_block */
9892 /* avoid calling i2c and regulator before unblock (on) */
9893 if (platform_get_drvdata(&msm_bt_power_device) == NULL) {
9894 dev_info(&msm_bt_power_device.dev,
9895 "%s: initialized OFF/blocked\n", __func__);
9896 goto out;
9897 }
9898
9899 bahama_bt(0);
9900
9901fail_clock:
9902 msm_xo_mode_vote(bt_clock, MSM_XO_MODE_OFF);
9903fail_vote:
9904 msm_xo_put(bt_clock);
9905fail_switch:
9906 bluetooth_switch_regulators(0);
9907fail_put:
9908 bluetooth_use_regulators(0);
9909 }
9910
9911out:
9912 if (rc < 0)
9913 on = 0;
9914 dev_info(&msm_bt_power_device.dev,
9915 "Bluetooth power switch: state %d result %d\n", on, rc);
9916
9917 return rc;
9918}
9919
9920#endif /*CONFIG_MARIMBA_CORE, CONFIG_MSM_BT_POWER, CONFIG_MSM_BT_POWER_MODULE*/
9921
9922static void __init msm8x60_cfg_smsc911x(void)
9923{
9924 smsc911x_resources[1].start =
9925 PM8058_GPIO_IRQ(PM8058_IRQ_BASE, 6);
9926 smsc911x_resources[1].end =
9927 PM8058_GPIO_IRQ(PM8058_IRQ_BASE, 6);
9928}
9929
9930#ifdef CONFIG_MSM_RPM
9931static struct msm_rpm_platform_data msm_rpm_data = {
9932 .reg_base_addrs = {
9933 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
9934 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
9935 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
9936 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
9937 },
9938
9939 .irq_ack = RPM_SCSS_CPU0_GP_HIGH_IRQ,
9940 .irq_err = RPM_SCSS_CPU0_GP_LOW_IRQ,
9941 .irq_vmpm = RPM_SCSS_CPU0_GP_MEDIUM_IRQ,
9942 .msm_apps_ipc_rpm_reg = MSM_GCC_BASE + 0x008,
9943 .msm_apps_ipc_rpm_val = 4,
9944};
9945#endif
9946
Laura Abbott5d2d1e62011-08-10 16:27:35 -07009947void msm_fusion_setup_pinctrl(void)
9948{
9949 struct msm_xo_voter *a1;
9950
9951 if (socinfo_get_platform_subtype() == 0x3) {
9952 /*
9953 * Vote for the A1 clock to be in pin control mode before
9954 * the external images are loaded.
9955 */
9956 a1 = msm_xo_get(MSM_XO_TCXO_A1, "mdm");
9957 BUG_ON(!a1);
9958 msm_xo_mode_vote(a1, MSM_XO_MODE_PIN_CTRL);
9959 }
9960}
9961
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07009962struct msm_board_data {
9963 struct msm_gpiomux_configs *gpiomux_cfgs;
9964};
9965
9966static struct msm_board_data msm8x60_rumi3_board_data __initdata = {
9967 .gpiomux_cfgs = msm8x60_surf_ffa_gpiomux_cfgs,
9968};
9969
9970static struct msm_board_data msm8x60_sim_board_data __initdata = {
9971 .gpiomux_cfgs = msm8x60_surf_ffa_gpiomux_cfgs,
9972};
9973
9974static struct msm_board_data msm8x60_surf_board_data __initdata = {
9975 .gpiomux_cfgs = msm8x60_surf_ffa_gpiomux_cfgs,
9976};
9977
9978static struct msm_board_data msm8x60_ffa_board_data __initdata = {
9979 .gpiomux_cfgs = msm8x60_surf_ffa_gpiomux_cfgs,
9980};
9981
9982static struct msm_board_data msm8x60_fluid_board_data __initdata = {
9983 .gpiomux_cfgs = msm8x60_fluid_gpiomux_cfgs,
9984};
9985
9986static struct msm_board_data msm8x60_charm_surf_board_data __initdata = {
9987 .gpiomux_cfgs = msm8x60_charm_gpiomux_cfgs,
9988};
9989
9990static struct msm_board_data msm8x60_charm_ffa_board_data __initdata = {
9991 .gpiomux_cfgs = msm8x60_charm_gpiomux_cfgs,
9992};
9993
Zhang Chang Kenef05b172011-07-27 15:28:13 -04009994static struct msm_board_data msm8x60_dragon_board_data __initdata = {
9995 .gpiomux_cfgs = msm8x60_dragon_gpiomux_cfgs,
9996};
9997
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07009998static void __init msm8x60_init(struct msm_board_data *board_data)
9999{
10000 uint32_t soc_platform_version;
10001
10002 /*
10003 * Initialize RPM first as other drivers and devices may need
10004 * it for their initialization.
10005 */
10006#ifdef CONFIG_MSM_RPM
10007 BUG_ON(msm_rpm_init(&msm_rpm_data));
10008#endif
10009 BUG_ON(msm_rpmrs_levels_init(msm_rpmrs_levels,
10010 ARRAY_SIZE(msm_rpmrs_levels)));
10011 if (msm_xo_init())
10012 pr_err("Failed to initialize XO votes\n");
10013
10014 if (socinfo_init() < 0)
10015 printk(KERN_ERR "%s: socinfo_init() failed!\n",
10016 __func__);
10017 msm8x60_check_2d_hardware();
10018
10019 /* Change SPM handling of core 1 if PMM 8160 is present. */
10020 soc_platform_version = socinfo_get_platform_version();
10021 if (SOCINFO_VERSION_MAJOR(soc_platform_version) == 1 &&
10022 SOCINFO_VERSION_MINOR(soc_platform_version) >= 2) {
10023 struct msm_spm_platform_data *spm_data;
10024
10025 spm_data = &msm_spm_data_v1[1];
10026 spm_data->reg_init_values[MSM_SPM_REG_SAW_CFG] &= ~0x0F00UL;
10027 spm_data->reg_init_values[MSM_SPM_REG_SAW_CFG] |= 0x0100UL;
10028
10029 spm_data = &msm_spm_data[1];
10030 spm_data->reg_init_values[MSM_SPM_REG_SAW_CFG] &= ~0x0F00UL;
10031 spm_data->reg_init_values[MSM_SPM_REG_SAW_CFG] |= 0x0100UL;
10032 }
10033
10034 /*
10035 * Initialize SPM before acpuclock as the latter calls into SPM
10036 * driver to set ACPU voltages.
10037 */
10038 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) != 1)
10039 msm_spm_init(msm_spm_data, ARRAY_SIZE(msm_spm_data));
10040 else
10041 msm_spm_init(msm_spm_data_v1, ARRAY_SIZE(msm_spm_data_v1));
10042
10043 /*
10044 * Set regulators 8901_l4 and 8901_l6 to be always on in HPM for SURF
10045 * devices so that the RPM doesn't drop into a low power mode that an
10046 * un-reworked SURF cannot resume from.
10047 */
10048 if (machine_is_msm8x60_surf()) {
10049 rpm_vreg_init_pdata[RPM_VREG_ID_PM8901_L4]
10050 .init_data.constraints.always_on = 1;
10051 rpm_vreg_init_pdata[RPM_VREG_ID_PM8901_L6]
10052 .init_data.constraints.always_on = 1;
10053 }
10054
10055 /*
10056 * Disable regulator info printing so that regulator registration
10057 * messages do not enter the kmsg log.
10058 */
10059 regulator_suppress_info_printing();
10060
10061 /* Initialize regulators needed for clock_init. */
10062 platform_add_devices(early_regulators, ARRAY_SIZE(early_regulators));
10063
Stephen Boydbb600ae2011-08-02 20:11:40 -070010064 msm_clock_init(&msm8x60_clock_init_data);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010065
10066 /* Buses need to be initialized before early-device registration
10067 * to get the platform data for fabrics.
10068 */
10069 msm8x60_init_buses();
10070 platform_add_devices(early_devices, ARRAY_SIZE(early_devices));
10071 /* CPU frequency control is not supported on simulated targets. */
10072 if (!machine_is_msm8x60_rumi3() && !machine_is_msm8x60_sim())
10073 msm_acpu_clock_init(&msm8x60_acpu_clock_data);
10074
10075 /* No EBI2 on 8660 charm targets */
10076 if (!machine_is_msm8x60_fusion() && !machine_is_msm8x60_fusn_ffa())
10077 msm8x60_init_ebi2();
10078 msm8x60_init_tlmm();
10079 msm8x60_init_gpiomux(board_data->gpiomux_cfgs);
10080 msm8x60_init_uart12dm();
10081 msm8x60_init_mmc();
10082
10083#if defined(CONFIG_PMIC8058_OTHC) || defined(CONFIG_PMIC8058_OTHC_MODULE)
10084 msm8x60_init_pm8058_othc();
10085#endif
10086
10087 if (machine_is_msm8x60_fluid()) {
10088 pm8058_platform_data.sub_devices[PM8058_SUBDEV_KPD].
10089 platform_data = &fluid_keypad_data;
10090 pm8058_platform_data.sub_devices[PM8058_SUBDEV_KPD].pdata_size
10091 = sizeof(fluid_keypad_data);
Zhang Chang Ken683be172011-08-10 17:45:34 -040010092 } else if (machine_is_msm8x60_dragon()) {
10093 pm8058_platform_data.sub_devices[PM8058_SUBDEV_KPD].
10094 platform_data = &dragon_keypad_data;
10095 pm8058_platform_data.sub_devices[PM8058_SUBDEV_KPD].pdata_size
10096 = sizeof(dragon_keypad_data);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010097 } else {
10098 pm8058_platform_data.sub_devices[PM8058_SUBDEV_KPD].
10099 platform_data = &ffa_keypad_data;
10100 pm8058_platform_data.sub_devices[PM8058_SUBDEV_KPD].pdata_size
10101 = sizeof(ffa_keypad_data);
10102
10103 }
10104
10105 /* Disable END_CALL simulation function of powerkey on fluid */
10106 if (machine_is_msm8x60_fluid()) {
10107 pwrkey_pdata.pwrkey_time_ms = 0;
10108 }
10109
Jilai Wang53d27a82011-07-13 14:32:58 -040010110 /* Specify reset pin for OV9726 */
10111 if (machine_is_msm8x60_dragon()) {
10112 msm_camera_sensor_ov9726_data.sensor_reset = 62;
10113 ov9726_sensor_8660_info.mount_angle = 270;
10114 }
10115
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010116 if (machine_is_msm8x60_surf() || machine_is_msm8x60_ffa() ||
10117 machine_is_msm8x60_fluid() || machine_is_msm8x60_fusion() ||
Zhang Chang Ken6baadf02011-08-05 09:48:15 -040010118 machine_is_msm8x60_fusn_ffa() || machine_is_msm8x60_dragon()) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010119 msm8x60_cfg_smsc911x();
10120 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) != 1)
10121 platform_add_devices(msm_footswitch_devices,
10122 msm_num_footswitch_devices);
10123 platform_add_devices(surf_devices,
10124 ARRAY_SIZE(surf_devices));
10125
10126#ifdef CONFIG_MSM_DSPS
10127 if (machine_is_msm8x60_fluid()) {
10128 platform_device_unregister(&msm_gsbi12_qup_i2c_device);
10129 msm8x60_init_dsps();
10130 }
10131#endif
10132
10133#ifdef CONFIG_USB_EHCI_MSM_72K
10134 /*
10135 * Drive MPP2 pin HIGH for PHY to generate ID interrupts on 8660
10136 * fluid
10137 */
10138 if (machine_is_msm8x60_fluid()) {
10139 pm8901_mpp_config_digital_out(1,
10140 PM8901_MPP_DIG_LEVEL_L5, 1);
10141 }
10142 msm_add_host(0, &msm_usb_host_pdata);
10143#endif
10144 } else {
10145 msm8x60_configure_smc91x();
10146 platform_add_devices(rumi_sim_devices,
10147 ARRAY_SIZE(rumi_sim_devices));
10148 }
10149#if defined(CONFIG_USB_PEHCI_HCD) || defined(CONFIG_USB_PEHCI_HCD_MODULE)
Zhang Chang Ken6baadf02011-08-05 09:48:15 -040010150 if (machine_is_msm8x60_surf() || machine_is_msm8x60_ffa() ||
10151 machine_is_msm8x60_dragon())
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010152 msm8x60_cfg_isp1763();
10153#endif
10154#ifdef CONFIG_BATTERY_MSM8X60
10155 if (machine_is_msm8x60_surf() || machine_is_msm8x60_ffa() ||
Zhang Chang Ken6baadf02011-08-05 09:48:15 -040010156 machine_is_msm8x60_fusion() || machine_is_msm8x60_dragon() ||
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010157 machine_is_msm8x60_fusn_ffa() || machine_is_msm8x60_fluid())
10158 platform_device_register(&msm_charger_device);
10159#endif
10160
10161 if (machine_is_msm8x60_fusion() || machine_is_msm8x60_fusn_ffa())
10162 platform_add_devices(charm_devices, ARRAY_SIZE(charm_devices));
10163
Terence Hampson90508a92011-08-09 10:40:08 -040010164 if (machine_is_msm8x60_dragon()) {
10165 pm8058_charger_sub_dev.platform_data
10166 = &pmic8058_charger_dragon;
10167 pm8058_charger_sub_dev.pdata_size
10168 = sizeof(pmic8058_charger_dragon);
10169 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010170 if (!machine_is_msm8x60_fluid())
10171 pm8058_platform_data.charger_sub_device
10172 = &pm8058_charger_sub_dev;
10173
10174#if defined(CONFIG_SPI_QUP) || defined(CONFIG_SPI_QUP_MODULE)
10175 if (machine_is_msm8x60_fluid())
10176 platform_device_register(&msm_gsbi10_qup_spi_device);
10177 else
10178 platform_device_register(&msm_gsbi1_qup_spi_device);
10179#endif
10180
10181#if defined(CONFIG_TOUCHSCREEN_CYTTSP_I2C) || \
10182 defined(CONFIG_TOUCHSCREEN_CYTTSP_I2C_MODULE)
10183 if (machine_is_msm8x60_fluid())
10184 cyttsp_set_params();
10185#endif
10186 if (!machine_is_msm8x60_sim())
10187 msm_fb_add_devices();
10188 fixup_i2c_configs();
10189 register_i2c_devices();
10190
Terence Hampson1c73fef2011-07-19 17:10:49 -040010191 if (machine_is_msm8x60_dragon())
10192 smsc911x_config.reset_gpio
10193 = GPIO_ETHERNET_RESET_N_DRAGON;
10194
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010195 platform_device_register(&smsc911x_device);
10196
10197#if (defined(CONFIG_SPI_QUP)) && \
10198 (defined(CONFIG_FB_MSM_LCDC_SAMSUNG_OLED_PT) || \
Zhang Chang Ken3a8b8512011-08-04 18:41:39 -040010199 defined(CONFIG_FB_MSM_LCDC_AUO_WVGA) || \
10200 defined(CONFIG_FB_MSM_LCDC_NT35582_WVGA))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010201
10202 if (machine_is_msm8x60_fluid()) {
10203#ifdef CONFIG_FB_MSM_LCDC_SAMSUNG_OLED_PT
10204 if (SOCINFO_VERSION_MAJOR(soc_platform_version) < 3) {
10205 spi_register_board_info(lcdc_samsung_spi_board_info,
10206 ARRAY_SIZE(lcdc_samsung_spi_board_info));
10207 } else
10208#endif
10209 {
10210#ifdef CONFIG_FB_MSM_LCDC_AUO_WVGA
10211 spi_register_board_info(lcdc_auo_spi_board_info,
10212 ARRAY_SIZE(lcdc_auo_spi_board_info));
10213#endif
10214 }
Zhang Chang Ken3a8b8512011-08-04 18:41:39 -040010215#ifdef CONFIG_FB_MSM_LCDC_NT35582_WVGA
10216 } else if (machine_is_msm8x60_dragon()) {
10217 spi_register_board_info(lcdc_nt35582_spi_board_info,
10218 ARRAY_SIZE(lcdc_nt35582_spi_board_info));
10219#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010220 }
10221#endif
10222
10223 msm_pm_set_platform_data(msm_pm_data, ARRAY_SIZE(msm_pm_data));
10224 msm_pm_set_rpm_wakeup_irq(RPM_SCSS_CPU0_WAKE_UP_IRQ);
10225 msm_cpuidle_set_states(msm_cstates, ARRAY_SIZE(msm_cstates),
10226 msm_pm_data);
10227
10228#ifdef CONFIG_SENSORS_MSM_ADC
10229 if (machine_is_msm8x60_fluid()) {
10230 msm_adc_pdata.dev_names = msm_adc_fluid_device_names;
10231 msm_adc_pdata.num_adc = ARRAY_SIZE(msm_adc_fluid_device_names);
10232 if (SOCINFO_VERSION_MAJOR(soc_platform_version) < 3)
10233 msm_adc_pdata.gpio_config = APROC_CONFIG;
10234 else
10235 msm_adc_pdata.gpio_config = MPROC_CONFIG;
10236 }
10237 msm_adc_pdata.target_hw = MSM_8x60;
10238#endif
10239#ifdef CONFIG_MSM8X60_AUDIO
10240 msm_snddev_init();
10241#endif
10242#if defined(CONFIG_GPIO_SX150X) || defined(CONFIG_GPIO_SX150X_MODULE)
10243 if (machine_is_msm8x60_fluid())
10244 platform_device_register(&fluid_leds_gpio);
10245 else
10246 platform_device_register(&gpio_leds);
10247#endif
10248
10249 /* configure pmic leds */
10250 if (machine_is_msm8x60_fluid()) {
10251 pm8058_platform_data.sub_devices[PM8058_SUBDEV_LED].
10252 platform_data = &pm8058_fluid_flash_leds_data;
10253 pm8058_platform_data.sub_devices[PM8058_SUBDEV_LED].pdata_size
10254 = sizeof(pm8058_fluid_flash_leds_data);
Terence Hampsonc0b6dfb2011-07-15 11:07:17 -040010255 } else if (machine_is_msm8x60_dragon()) {
10256 pm8058_platform_data.sub_devices[PM8058_SUBDEV_LED].
10257 platform_data = &pm8058_dragon_leds_data;
10258 pm8058_platform_data.sub_devices[PM8058_SUBDEV_LED].pdata_size
10259 = sizeof(pm8058_dragon_leds_data);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010260 } else {
10261 pm8058_platform_data.sub_devices[PM8058_SUBDEV_LED].
10262 platform_data = &pm8058_flash_leds_data;
10263 pm8058_platform_data.sub_devices[PM8058_SUBDEV_LED].pdata_size
10264 = sizeof(pm8058_flash_leds_data);
10265 }
10266
Zhang Chang Ken6baadf02011-08-05 09:48:15 -040010267 if (machine_is_msm8x60_ffa() || machine_is_msm8x60_fusn_ffa() ||
10268 machine_is_msm8x60_dragon()) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010269 pm8058_platform_data.sub_devices[PM8058_SUBDEV_VIB].
10270 platform_data = &pmic_vib_pdata;
10271 pm8058_platform_data.sub_devices[PM8058_SUBDEV_VIB].
10272 pdata_size = sizeof(pmic_vib_pdata);
10273 }
10274
10275 msm8x60_multi_sdio_init();
Laura Abbott5d2d1e62011-08-10 16:27:35 -070010276
10277 if (machine_is_msm8x60_fusion() || machine_is_msm8x60_fusn_ffa())
10278 msm_fusion_setup_pinctrl();
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010279}
10280
10281static void __init msm8x60_rumi3_init(void)
10282{
10283 msm8x60_init(&msm8x60_rumi3_board_data);
10284}
10285
10286static void __init msm8x60_sim_init(void)
10287{
10288 msm8x60_init(&msm8x60_sim_board_data);
10289}
10290
10291static void __init msm8x60_surf_init(void)
10292{
10293 msm8x60_init(&msm8x60_surf_board_data);
10294}
10295
10296static void __init msm8x60_ffa_init(void)
10297{
10298 msm8x60_init(&msm8x60_ffa_board_data);
10299}
10300
10301static void __init msm8x60_fluid_init(void)
10302{
10303 msm8x60_init(&msm8x60_fluid_board_data);
10304}
10305
10306static void __init msm8x60_charm_surf_init(void)
10307{
10308 msm8x60_init(&msm8x60_charm_surf_board_data);
10309}
10310
10311static void __init msm8x60_charm_ffa_init(void)
10312{
10313 msm8x60_init(&msm8x60_charm_ffa_board_data);
10314}
10315
10316static void __init msm8x60_charm_init_early(void)
10317{
10318 msm8x60_allocate_memory_regions();
Steve Mucklea55df6e2010-01-07 12:43:24 -080010319}
10320
Zhang Chang Kenef05b172011-07-27 15:28:13 -040010321static void __init msm8x60_dragon_init(void)
10322{
10323 msm8x60_init(&msm8x60_dragon_board_data);
10324}
10325
Steve Mucklea55df6e2010-01-07 12:43:24 -080010326MACHINE_START(MSM8X60_RUMI3, "QCT MSM8X60 RUMI3")
10327 .map_io = msm8x60_map_io,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010328 .reserve = msm8x60_reserve,
Steve Mucklea55df6e2010-01-07 12:43:24 -080010329 .init_irq = msm8x60_init_irq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010330 .init_machine = msm8x60_rumi3_init,
Steve Mucklea55df6e2010-01-07 12:43:24 -080010331 .timer = &msm_timer,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010332 .init_early = msm8x60_charm_init_early,
Steve Muckle49b76f72010-03-19 17:00:08 -070010333MACHINE_END
Steve Muckle57bbf1c2010-01-07 12:51:10 -080010334
10335MACHINE_START(MSM8X60_SIM, "QCT MSM8X60 SIMULATOR")
10336 .map_io = msm8x60_map_io,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010337 .reserve = msm8x60_reserve,
Steve Muckle57bbf1c2010-01-07 12:51:10 -080010338 .init_irq = msm8x60_init_irq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010339 .init_machine = msm8x60_sim_init,
Steve Muckle57bbf1c2010-01-07 12:51:10 -080010340 .timer = &msm_timer,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010341 .init_early = msm8x60_charm_init_early,
10342MACHINE_END
10343
10344MACHINE_START(MSM8X60_SURF, "QCT MSM8X60 SURF")
10345 .map_io = msm8x60_map_io,
10346 .reserve = msm8x60_reserve,
10347 .init_irq = msm8x60_init_irq,
10348 .init_machine = msm8x60_surf_init,
10349 .timer = &msm_timer,
10350 .init_early = msm8x60_charm_init_early,
Steve Muckle57bbf1c2010-01-07 12:51:10 -080010351MACHINE_END
Gregory Bean69b7f6f2010-04-04 22:29:02 -070010352
10353MACHINE_START(MSM8X60_FFA, "QCT MSM8X60 FFA")
10354 .map_io = msm8x60_map_io,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010355 .reserve = msm8x60_reserve,
Gregory Bean69b7f6f2010-04-04 22:29:02 -070010356 .init_irq = msm8x60_init_irq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010357 .init_machine = msm8x60_ffa_init,
Gregory Bean69b7f6f2010-04-04 22:29:02 -070010358 .timer = &msm_timer,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010359 .init_early = msm8x60_charm_init_early,
10360MACHINE_END
10361
10362MACHINE_START(MSM8X60_FLUID, "QCT MSM8X60 FLUID")
10363 .map_io = msm8x60_map_io,
10364 .reserve = msm8x60_reserve,
10365 .init_irq = msm8x60_init_irq,
10366 .init_machine = msm8x60_fluid_init,
10367 .timer = &msm_timer,
10368 .init_early = msm8x60_charm_init_early,
10369MACHINE_END
10370
10371MACHINE_START(MSM8X60_FUSION, "QCT MSM8X60 FUSION SURF")
10372 .map_io = msm8x60_map_io,
10373 .reserve = msm8x60_reserve,
10374 .init_irq = msm8x60_init_irq,
10375 .init_machine = msm8x60_charm_surf_init,
10376 .timer = &msm_timer,
10377 .init_early = msm8x60_charm_init_early,
10378MACHINE_END
10379
10380MACHINE_START(MSM8X60_FUSN_FFA, "QCT MSM8X60 FUSION FFA")
10381 .map_io = msm8x60_map_io,
10382 .reserve = msm8x60_reserve,
10383 .init_irq = msm8x60_init_irq,
10384 .init_machine = msm8x60_charm_ffa_init,
10385 .timer = &msm_timer,
10386 .init_early = msm8x60_charm_init_early,
Gregory Bean69b7f6f2010-04-04 22:29:02 -070010387MACHINE_END
Zhang Chang Kenef05b172011-07-27 15:28:13 -040010388
10389MACHINE_START(MSM8X60_DRAGON, "QCT MSM8X60 DRAGON")
10390 .map_io = msm8x60_map_io,
10391 .reserve = msm8x60_reserve,
10392 .init_irq = msm8x60_init_irq,
10393 .init_machine = msm8x60_dragon_init,
10394 .timer = &msm_timer,
10395 .init_early = msm8x60_charm_init_early,
10396MACHINE_END