blob: b5596fc802c8b5a00a19809b40ba1955ba730b72 [file] [log] [blame]
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001/*
2 * Copyright 2010 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#include <linux/firmware.h>
25#include <linux/platform_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090026#include <linux/slab.h>
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050027#include "drmP.h"
28#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000029#include "radeon_asic.h"
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050030#include "radeon_drm.h"
Alex Deucher0fcdb612010-03-24 13:20:41 -040031#include "evergreend.h"
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050032#include "atom.h"
33#include "avivod.h"
34#include "evergreen_reg.h"
Alex Deucher2281a372010-10-21 13:31:38 -040035#include "evergreen_blit_shaders.h"
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050036
Alex Deucherfe251e22010-03-24 13:36:43 -040037#define EVERGREEN_PFP_UCODE_SIZE 1120
38#define EVERGREEN_PM4_UCODE_SIZE 1376
39
Alex Deucherdfbc8b92012-08-15 17:13:53 -040040static const u32 crtc_offsets[6] =
41{
42 EVERGREEN_CRTC0_REGISTER_OFFSET,
43 EVERGREEN_CRTC1_REGISTER_OFFSET,
44 EVERGREEN_CRTC2_REGISTER_OFFSET,
45 EVERGREEN_CRTC3_REGISTER_OFFSET,
46 EVERGREEN_CRTC4_REGISTER_OFFSET,
47 EVERGREEN_CRTC5_REGISTER_OFFSET
48};
49
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050050static void evergreen_gpu_init(struct radeon_device *rdev);
51void evergreen_fini(struct radeon_device *rdev);
Ilija Hadzicb07759b2011-09-20 10:22:58 -040052void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -050053extern void cayman_cp_int_cntl_setup(struct radeon_device *rdev,
54 int ring, u32 cp_int_cntl);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050055
Jerome Glisse285484e2011-12-16 17:03:42 -050056void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
57 unsigned *bankh, unsigned *mtaspect,
58 unsigned *tile_split)
59{
60 *bankw = (tiling_flags >> RADEON_TILING_EG_BANKW_SHIFT) & RADEON_TILING_EG_BANKW_MASK;
61 *bankh = (tiling_flags >> RADEON_TILING_EG_BANKH_SHIFT) & RADEON_TILING_EG_BANKH_MASK;
62 *mtaspect = (tiling_flags >> RADEON_TILING_EG_MACRO_TILE_ASPECT_SHIFT) & RADEON_TILING_EG_MACRO_TILE_ASPECT_MASK;
63 *tile_split = (tiling_flags >> RADEON_TILING_EG_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_TILE_SPLIT_MASK;
64 switch (*bankw) {
65 default:
66 case 1: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_1; break;
67 case 2: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_2; break;
68 case 4: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_4; break;
69 case 8: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_8; break;
70 }
71 switch (*bankh) {
72 default:
73 case 1: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_1; break;
74 case 2: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_2; break;
75 case 4: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_4; break;
76 case 8: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_8; break;
77 }
78 switch (*mtaspect) {
79 default:
80 case 1: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_1; break;
81 case 2: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_2; break;
82 case 4: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_4; break;
83 case 8: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_8; break;
84 }
85}
86
Alex Deucherd054ac12011-09-01 17:46:15 +000087void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev)
88{
89 u16 ctl, v;
90 int cap, err;
91
92 cap = pci_pcie_cap(rdev->pdev);
93 if (!cap)
94 return;
95
96 err = pci_read_config_word(rdev->pdev, cap + PCI_EXP_DEVCTL, &ctl);
97 if (err)
98 return;
99
100 v = (ctl & PCI_EXP_DEVCTL_READRQ) >> 12;
101
102 /* if bios or OS sets MAX_READ_REQUEST_SIZE to an invalid value, fix it
103 * to avoid hangs or perfomance issues
104 */
105 if ((v == 0) || (v == 6) || (v == 7)) {
106 ctl &= ~PCI_EXP_DEVCTL_READRQ;
107 ctl |= (2 << 12);
108 pci_write_config_word(rdev->pdev, cap + PCI_EXP_DEVCTL, ctl);
109 }
110}
111
Alex Deucher3ae19b72012-02-23 17:53:37 -0500112void dce4_wait_for_vblank(struct radeon_device *rdev, int crtc)
113{
Alex Deucher3ae19b72012-02-23 17:53:37 -0500114 int i;
115
Alex Deucherdfbc8b92012-08-15 17:13:53 -0400116 if (crtc >= rdev->num_crtc)
117 return;
118
119 if (RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[crtc]) & EVERGREEN_CRTC_MASTER_EN) {
Alex Deucher3ae19b72012-02-23 17:53:37 -0500120 for (i = 0; i < rdev->usec_timeout; i++) {
Alex Deucherdfbc8b92012-08-15 17:13:53 -0400121 if (!(RREG32(EVERGREEN_CRTC_STATUS + crtc_offsets[crtc]) & EVERGREEN_CRTC_V_BLANK))
Alex Deucher3ae19b72012-02-23 17:53:37 -0500122 break;
123 udelay(1);
124 }
125 for (i = 0; i < rdev->usec_timeout; i++) {
Alex Deucherdfbc8b92012-08-15 17:13:53 -0400126 if (RREG32(EVERGREEN_CRTC_STATUS + crtc_offsets[crtc]) & EVERGREEN_CRTC_V_BLANK)
Alex Deucher3ae19b72012-02-23 17:53:37 -0500127 break;
128 udelay(1);
129 }
130 }
131}
132
Alex Deucher6f34be52010-11-21 10:59:01 -0500133void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc)
134{
Alex Deucher6f34be52010-11-21 10:59:01 -0500135 /* enable the pflip int */
136 radeon_irq_kms_pflip_irq_get(rdev, crtc);
137}
138
139void evergreen_post_page_flip(struct radeon_device *rdev, int crtc)
140{
141 /* disable the pflip int */
142 radeon_irq_kms_pflip_irq_put(rdev, crtc);
143}
144
145u32 evergreen_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
146{
147 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
148 u32 tmp = RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset);
Alex Deucherf6496472011-11-28 14:49:26 -0500149 int i;
Alex Deucher6f34be52010-11-21 10:59:01 -0500150
151 /* Lock the graphics update lock */
152 tmp |= EVERGREEN_GRPH_UPDATE_LOCK;
153 WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
154
155 /* update the scanout addresses */
156 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
157 upper_32_bits(crtc_base));
158 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
159 (u32)crtc_base);
160
161 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
162 upper_32_bits(crtc_base));
163 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
164 (u32)crtc_base);
165
166 /* Wait for update_pending to go high. */
Alex Deucherf6496472011-11-28 14:49:26 -0500167 for (i = 0; i < rdev->usec_timeout; i++) {
168 if (RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING)
169 break;
170 udelay(1);
171 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500172 DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
173
174 /* Unlock the lock, so double-buffering can take place inside vblank */
175 tmp &= ~EVERGREEN_GRPH_UPDATE_LOCK;
176 WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
177
178 /* Return current update_pending status: */
179 return RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING;
180}
181
Alex Deucher21a81222010-07-02 12:58:16 -0400182/* get temperature in millidegrees */
Alex Deucher20d391d2011-02-01 16:12:34 -0500183int evergreen_get_temp(struct radeon_device *rdev)
Alex Deucher21a81222010-07-02 12:58:16 -0400184{
Alex Deucher1c88d742011-06-14 19:15:53 +0000185 u32 temp, toffset;
186 int actual_temp = 0;
Alex Deucher21a81222010-07-02 12:58:16 -0400187
Alex Deucher67b3f822011-05-25 18:45:37 -0400188 if (rdev->family == CHIP_JUNIPER) {
189 toffset = (RREG32(CG_THERMAL_CTRL) & TOFFSET_MASK) >>
190 TOFFSET_SHIFT;
191 temp = (RREG32(CG_TS0_STATUS) & TS0_ADC_DOUT_MASK) >>
192 TS0_ADC_DOUT_SHIFT;
Alex Deucher21a81222010-07-02 12:58:16 -0400193
Alex Deucher67b3f822011-05-25 18:45:37 -0400194 if (toffset & 0x100)
195 actual_temp = temp / 2 - (0x200 - toffset);
196 else
197 actual_temp = temp / 2 + toffset;
198
199 actual_temp = actual_temp * 1000;
200
201 } else {
202 temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
203 ASIC_T_SHIFT;
204
205 if (temp & 0x400)
206 actual_temp = -256;
207 else if (temp & 0x200)
208 actual_temp = 255;
209 else if (temp & 0x100) {
210 actual_temp = temp & 0x1ff;
211 actual_temp |= ~0x1ff;
212 } else
213 actual_temp = temp & 0xff;
214
215 actual_temp = (actual_temp * 1000) / 2;
216 }
217
218 return actual_temp;
Alex Deucher21a81222010-07-02 12:58:16 -0400219}
220
Alex Deucher20d391d2011-02-01 16:12:34 -0500221int sumo_get_temp(struct radeon_device *rdev)
Alex Deuchere33df252010-11-22 17:56:32 -0500222{
223 u32 temp = RREG32(CG_THERMAL_STATUS) & 0xff;
Alex Deucher20d391d2011-02-01 16:12:34 -0500224 int actual_temp = temp - 49;
Alex Deuchere33df252010-11-22 17:56:32 -0500225
226 return actual_temp * 1000;
227}
228
Alex Deuchera4c9e2e2011-11-04 10:09:41 -0400229void sumo_pm_init_profile(struct radeon_device *rdev)
230{
231 int idx;
232
233 /* default */
234 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
235 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
236 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
237 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
238
239 /* low,mid sh/mh */
240 if (rdev->flags & RADEON_IS_MOBILITY)
241 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
242 else
243 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
244
245 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
246 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
247 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
248 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
249
250 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
251 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
252 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
253 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
254
255 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
256 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
257 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
258 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
259
260 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
261 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
262 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
263 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
264
265 /* high sh/mh */
266 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
267 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
268 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
269 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
270 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx =
271 rdev->pm.power_state[idx].num_clock_modes - 1;
272
273 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
274 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
275 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
276 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx =
277 rdev->pm.power_state[idx].num_clock_modes - 1;
278}
279
Alex Deucher49e02b72010-04-23 17:57:27 -0400280void evergreen_pm_misc(struct radeon_device *rdev)
281{
Rafał Miłeckia081a9d2010-06-07 18:20:25 -0400282 int req_ps_idx = rdev->pm.requested_power_state_index;
283 int req_cm_idx = rdev->pm.requested_clock_mode_index;
284 struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
285 struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
Alex Deucher49e02b72010-04-23 17:57:27 -0400286
Alex Deucher2feea492011-04-12 14:49:24 -0400287 if (voltage->type == VOLTAGE_SW) {
Alex Deuchera377e182011-06-20 13:00:31 -0400288 /* 0xff01 is a flag rather then an actual voltage */
289 if (voltage->voltage == 0xff01)
290 return;
Alex Deucher2feea492011-04-12 14:49:24 -0400291 if (voltage->voltage && (voltage->voltage != rdev->pm.current_vddc)) {
Alex Deucher8a83ec52011-04-12 14:49:23 -0400292 radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
Alex Deucher4d601732010-06-07 18:15:18 -0400293 rdev->pm.current_vddc = voltage->voltage;
Alex Deucher2feea492011-04-12 14:49:24 -0400294 DRM_DEBUG("Setting: vddc: %d\n", voltage->voltage);
295 }
Alex Deuchera377e182011-06-20 13:00:31 -0400296 /* 0xff01 is a flag rather then an actual voltage */
297 if (voltage->vddci == 0xff01)
298 return;
Alex Deucher2feea492011-04-12 14:49:24 -0400299 if (voltage->vddci && (voltage->vddci != rdev->pm.current_vddci)) {
300 radeon_atom_set_voltage(rdev, voltage->vddci, SET_VOLTAGE_TYPE_ASIC_VDDCI);
301 rdev->pm.current_vddci = voltage->vddci;
302 DRM_DEBUG("Setting: vddci: %d\n", voltage->vddci);
Alex Deucher4d601732010-06-07 18:15:18 -0400303 }
304 }
Alex Deucher49e02b72010-04-23 17:57:27 -0400305}
306
307void evergreen_pm_prepare(struct radeon_device *rdev)
308{
309 struct drm_device *ddev = rdev->ddev;
310 struct drm_crtc *crtc;
311 struct radeon_crtc *radeon_crtc;
312 u32 tmp;
313
314 /* disable any active CRTCs */
315 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
316 radeon_crtc = to_radeon_crtc(crtc);
317 if (radeon_crtc->enabled) {
318 tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
319 tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
320 WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
321 }
322 }
323}
324
325void evergreen_pm_finish(struct radeon_device *rdev)
326{
327 struct drm_device *ddev = rdev->ddev;
328 struct drm_crtc *crtc;
329 struct radeon_crtc *radeon_crtc;
330 u32 tmp;
331
332 /* enable any active CRTCs */
333 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
334 radeon_crtc = to_radeon_crtc(crtc);
335 if (radeon_crtc->enabled) {
336 tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
337 tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
338 WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
339 }
340 }
341}
342
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500343bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
344{
345 bool connected = false;
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500346
347 switch (hpd) {
348 case RADEON_HPD_1:
349 if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
350 connected = true;
351 break;
352 case RADEON_HPD_2:
353 if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
354 connected = true;
355 break;
356 case RADEON_HPD_3:
357 if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
358 connected = true;
359 break;
360 case RADEON_HPD_4:
361 if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
362 connected = true;
363 break;
364 case RADEON_HPD_5:
365 if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
366 connected = true;
367 break;
368 case RADEON_HPD_6:
369 if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
370 connected = true;
371 break;
372 default:
373 break;
374 }
375
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500376 return connected;
377}
378
379void evergreen_hpd_set_polarity(struct radeon_device *rdev,
380 enum radeon_hpd_id hpd)
381{
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500382 u32 tmp;
383 bool connected = evergreen_hpd_sense(rdev, hpd);
384
385 switch (hpd) {
386 case RADEON_HPD_1:
387 tmp = RREG32(DC_HPD1_INT_CONTROL);
388 if (connected)
389 tmp &= ~DC_HPDx_INT_POLARITY;
390 else
391 tmp |= DC_HPDx_INT_POLARITY;
392 WREG32(DC_HPD1_INT_CONTROL, tmp);
393 break;
394 case RADEON_HPD_2:
395 tmp = RREG32(DC_HPD2_INT_CONTROL);
396 if (connected)
397 tmp &= ~DC_HPDx_INT_POLARITY;
398 else
399 tmp |= DC_HPDx_INT_POLARITY;
400 WREG32(DC_HPD2_INT_CONTROL, tmp);
401 break;
402 case RADEON_HPD_3:
403 tmp = RREG32(DC_HPD3_INT_CONTROL);
404 if (connected)
405 tmp &= ~DC_HPDx_INT_POLARITY;
406 else
407 tmp |= DC_HPDx_INT_POLARITY;
408 WREG32(DC_HPD3_INT_CONTROL, tmp);
409 break;
410 case RADEON_HPD_4:
411 tmp = RREG32(DC_HPD4_INT_CONTROL);
412 if (connected)
413 tmp &= ~DC_HPDx_INT_POLARITY;
414 else
415 tmp |= DC_HPDx_INT_POLARITY;
416 WREG32(DC_HPD4_INT_CONTROL, tmp);
417 break;
418 case RADEON_HPD_5:
419 tmp = RREG32(DC_HPD5_INT_CONTROL);
420 if (connected)
421 tmp &= ~DC_HPDx_INT_POLARITY;
422 else
423 tmp |= DC_HPDx_INT_POLARITY;
424 WREG32(DC_HPD5_INT_CONTROL, tmp);
425 break;
426 case RADEON_HPD_6:
427 tmp = RREG32(DC_HPD6_INT_CONTROL);
428 if (connected)
429 tmp &= ~DC_HPDx_INT_POLARITY;
430 else
431 tmp |= DC_HPDx_INT_POLARITY;
432 WREG32(DC_HPD6_INT_CONTROL, tmp);
433 break;
434 default:
435 break;
436 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500437}
438
439void evergreen_hpd_init(struct radeon_device *rdev)
440{
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500441 struct drm_device *dev = rdev->ddev;
442 struct drm_connector *connector;
443 u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
444 DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500445
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500446 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
447 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
448 switch (radeon_connector->hpd.hpd) {
449 case RADEON_HPD_1:
450 WREG32(DC_HPD1_CONTROL, tmp);
451 rdev->irq.hpd[0] = true;
452 break;
453 case RADEON_HPD_2:
454 WREG32(DC_HPD2_CONTROL, tmp);
455 rdev->irq.hpd[1] = true;
456 break;
457 case RADEON_HPD_3:
458 WREG32(DC_HPD3_CONTROL, tmp);
459 rdev->irq.hpd[2] = true;
460 break;
461 case RADEON_HPD_4:
462 WREG32(DC_HPD4_CONTROL, tmp);
463 rdev->irq.hpd[3] = true;
464 break;
465 case RADEON_HPD_5:
466 WREG32(DC_HPD5_CONTROL, tmp);
467 rdev->irq.hpd[4] = true;
468 break;
469 case RADEON_HPD_6:
470 WREG32(DC_HPD6_CONTROL, tmp);
471 rdev->irq.hpd[5] = true;
472 break;
473 default:
474 break;
475 }
Alex Deucher64912e92011-11-03 11:21:39 -0400476 radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500477 }
478 if (rdev->irq.installed)
479 evergreen_irq_set(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500480}
481
482void evergreen_hpd_fini(struct radeon_device *rdev)
483{
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500484 struct drm_device *dev = rdev->ddev;
485 struct drm_connector *connector;
486
487 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
488 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
489 switch (radeon_connector->hpd.hpd) {
490 case RADEON_HPD_1:
491 WREG32(DC_HPD1_CONTROL, 0);
492 rdev->irq.hpd[0] = false;
493 break;
494 case RADEON_HPD_2:
495 WREG32(DC_HPD2_CONTROL, 0);
496 rdev->irq.hpd[1] = false;
497 break;
498 case RADEON_HPD_3:
499 WREG32(DC_HPD3_CONTROL, 0);
500 rdev->irq.hpd[2] = false;
501 break;
502 case RADEON_HPD_4:
503 WREG32(DC_HPD4_CONTROL, 0);
504 rdev->irq.hpd[3] = false;
505 break;
506 case RADEON_HPD_5:
507 WREG32(DC_HPD5_CONTROL, 0);
508 rdev->irq.hpd[4] = false;
509 break;
510 case RADEON_HPD_6:
511 WREG32(DC_HPD6_CONTROL, 0);
512 rdev->irq.hpd[5] = false;
513 break;
514 default:
515 break;
516 }
517 }
518}
519
Alex Deucherf9d9c362010-10-22 02:51:05 -0400520/* watermark setup */
521
522static u32 evergreen_line_buffer_adjust(struct radeon_device *rdev,
523 struct radeon_crtc *radeon_crtc,
524 struct drm_display_mode *mode,
525 struct drm_display_mode *other_mode)
526{
Alex Deucher12dfc842011-04-14 19:07:34 -0400527 u32 tmp;
Alex Deucherf9d9c362010-10-22 02:51:05 -0400528 /*
529 * Line Buffer Setup
530 * There are 3 line buffers, each one shared by 2 display controllers.
531 * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
532 * the display controllers. The paritioning is done via one of four
533 * preset allocations specified in bits 2:0:
534 * first display controller
535 * 0 - first half of lb (3840 * 2)
536 * 1 - first 3/4 of lb (5760 * 2)
Alex Deucher12dfc842011-04-14 19:07:34 -0400537 * 2 - whole lb (7680 * 2), other crtc must be disabled
Alex Deucherf9d9c362010-10-22 02:51:05 -0400538 * 3 - first 1/4 of lb (1920 * 2)
539 * second display controller
540 * 4 - second half of lb (3840 * 2)
541 * 5 - second 3/4 of lb (5760 * 2)
Alex Deucher12dfc842011-04-14 19:07:34 -0400542 * 6 - whole lb (7680 * 2), other crtc must be disabled
Alex Deucherf9d9c362010-10-22 02:51:05 -0400543 * 7 - last 1/4 of lb (1920 * 2)
544 */
Alex Deucher12dfc842011-04-14 19:07:34 -0400545 /* this can get tricky if we have two large displays on a paired group
546 * of crtcs. Ideally for multiple large displays we'd assign them to
547 * non-linked crtcs for maximum line buffer allocation.
548 */
549 if (radeon_crtc->base.enabled && mode) {
550 if (other_mode)
Alex Deucherf9d9c362010-10-22 02:51:05 -0400551 tmp = 0; /* 1/2 */
Alex Deucher12dfc842011-04-14 19:07:34 -0400552 else
553 tmp = 2; /* whole */
554 } else
555 tmp = 0;
Alex Deucherf9d9c362010-10-22 02:51:05 -0400556
557 /* second controller of the pair uses second half of the lb */
558 if (radeon_crtc->crtc_id % 2)
559 tmp += 4;
560 WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset, tmp);
561
Alex Deucher12dfc842011-04-14 19:07:34 -0400562 if (radeon_crtc->base.enabled && mode) {
563 switch (tmp) {
564 case 0:
565 case 4:
566 default:
567 if (ASIC_IS_DCE5(rdev))
568 return 4096 * 2;
569 else
570 return 3840 * 2;
571 case 1:
572 case 5:
573 if (ASIC_IS_DCE5(rdev))
574 return 6144 * 2;
575 else
576 return 5760 * 2;
577 case 2:
578 case 6:
579 if (ASIC_IS_DCE5(rdev))
580 return 8192 * 2;
581 else
582 return 7680 * 2;
583 case 3:
584 case 7:
585 if (ASIC_IS_DCE5(rdev))
586 return 2048 * 2;
587 else
588 return 1920 * 2;
589 }
Alex Deucherf9d9c362010-10-22 02:51:05 -0400590 }
Alex Deucher12dfc842011-04-14 19:07:34 -0400591
592 /* controller not enabled, so no lb used */
593 return 0;
Alex Deucherf9d9c362010-10-22 02:51:05 -0400594}
595
Alex Deucherca7db222012-03-20 17:18:30 -0400596u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev)
Alex Deucherf9d9c362010-10-22 02:51:05 -0400597{
598 u32 tmp = RREG32(MC_SHARED_CHMAP);
599
600 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
601 case 0:
602 default:
603 return 1;
604 case 1:
605 return 2;
606 case 2:
607 return 4;
608 case 3:
609 return 8;
610 }
611}
612
613struct evergreen_wm_params {
614 u32 dram_channels; /* number of dram channels */
615 u32 yclk; /* bandwidth per dram data pin in kHz */
616 u32 sclk; /* engine clock in kHz */
617 u32 disp_clk; /* display clock in kHz */
618 u32 src_width; /* viewport width */
619 u32 active_time; /* active display time in ns */
620 u32 blank_time; /* blank time in ns */
621 bool interlaced; /* mode is interlaced */
622 fixed20_12 vsc; /* vertical scale ratio */
623 u32 num_heads; /* number of active crtcs */
624 u32 bytes_per_pixel; /* bytes per pixel display + overlay */
625 u32 lb_size; /* line buffer allocated to pipe */
626 u32 vtaps; /* vertical scaler taps */
627};
628
629static u32 evergreen_dram_bandwidth(struct evergreen_wm_params *wm)
630{
631 /* Calculate DRAM Bandwidth and the part allocated to display. */
632 fixed20_12 dram_efficiency; /* 0.7 */
633 fixed20_12 yclk, dram_channels, bandwidth;
634 fixed20_12 a;
635
636 a.full = dfixed_const(1000);
637 yclk.full = dfixed_const(wm->yclk);
638 yclk.full = dfixed_div(yclk, a);
639 dram_channels.full = dfixed_const(wm->dram_channels * 4);
640 a.full = dfixed_const(10);
641 dram_efficiency.full = dfixed_const(7);
642 dram_efficiency.full = dfixed_div(dram_efficiency, a);
643 bandwidth.full = dfixed_mul(dram_channels, yclk);
644 bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
645
646 return dfixed_trunc(bandwidth);
647}
648
649static u32 evergreen_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
650{
651 /* Calculate DRAM Bandwidth and the part allocated to display. */
652 fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
653 fixed20_12 yclk, dram_channels, bandwidth;
654 fixed20_12 a;
655
656 a.full = dfixed_const(1000);
657 yclk.full = dfixed_const(wm->yclk);
658 yclk.full = dfixed_div(yclk, a);
659 dram_channels.full = dfixed_const(wm->dram_channels * 4);
660 a.full = dfixed_const(10);
661 disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
662 disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
663 bandwidth.full = dfixed_mul(dram_channels, yclk);
664 bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
665
666 return dfixed_trunc(bandwidth);
667}
668
669static u32 evergreen_data_return_bandwidth(struct evergreen_wm_params *wm)
670{
671 /* Calculate the display Data return Bandwidth */
672 fixed20_12 return_efficiency; /* 0.8 */
673 fixed20_12 sclk, bandwidth;
674 fixed20_12 a;
675
676 a.full = dfixed_const(1000);
677 sclk.full = dfixed_const(wm->sclk);
678 sclk.full = dfixed_div(sclk, a);
679 a.full = dfixed_const(10);
680 return_efficiency.full = dfixed_const(8);
681 return_efficiency.full = dfixed_div(return_efficiency, a);
682 a.full = dfixed_const(32);
683 bandwidth.full = dfixed_mul(a, sclk);
684 bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
685
686 return dfixed_trunc(bandwidth);
687}
688
689static u32 evergreen_dmif_request_bandwidth(struct evergreen_wm_params *wm)
690{
691 /* Calculate the DMIF Request Bandwidth */
692 fixed20_12 disp_clk_request_efficiency; /* 0.8 */
693 fixed20_12 disp_clk, bandwidth;
694 fixed20_12 a;
695
696 a.full = dfixed_const(1000);
697 disp_clk.full = dfixed_const(wm->disp_clk);
698 disp_clk.full = dfixed_div(disp_clk, a);
699 a.full = dfixed_const(10);
700 disp_clk_request_efficiency.full = dfixed_const(8);
701 disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
702 a.full = dfixed_const(32);
703 bandwidth.full = dfixed_mul(a, disp_clk);
704 bandwidth.full = dfixed_mul(bandwidth, disp_clk_request_efficiency);
705
706 return dfixed_trunc(bandwidth);
707}
708
709static u32 evergreen_available_bandwidth(struct evergreen_wm_params *wm)
710{
711 /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
712 u32 dram_bandwidth = evergreen_dram_bandwidth(wm);
713 u32 data_return_bandwidth = evergreen_data_return_bandwidth(wm);
714 u32 dmif_req_bandwidth = evergreen_dmif_request_bandwidth(wm);
715
716 return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
717}
718
719static u32 evergreen_average_bandwidth(struct evergreen_wm_params *wm)
720{
721 /* Calculate the display mode Average Bandwidth
722 * DisplayMode should contain the source and destination dimensions,
723 * timing, etc.
724 */
725 fixed20_12 bpp;
726 fixed20_12 line_time;
727 fixed20_12 src_width;
728 fixed20_12 bandwidth;
729 fixed20_12 a;
730
731 a.full = dfixed_const(1000);
732 line_time.full = dfixed_const(wm->active_time + wm->blank_time);
733 line_time.full = dfixed_div(line_time, a);
734 bpp.full = dfixed_const(wm->bytes_per_pixel);
735 src_width.full = dfixed_const(wm->src_width);
736 bandwidth.full = dfixed_mul(src_width, bpp);
737 bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
738 bandwidth.full = dfixed_div(bandwidth, line_time);
739
740 return dfixed_trunc(bandwidth);
741}
742
743static u32 evergreen_latency_watermark(struct evergreen_wm_params *wm)
744{
745 /* First calcualte the latency in ns */
746 u32 mc_latency = 2000; /* 2000 ns. */
747 u32 available_bandwidth = evergreen_available_bandwidth(wm);
748 u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
749 u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
750 u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
751 u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
752 (wm->num_heads * cursor_line_pair_return_time);
753 u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
754 u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
755 fixed20_12 a, b, c;
756
757 if (wm->num_heads == 0)
758 return 0;
759
760 a.full = dfixed_const(2);
761 b.full = dfixed_const(1);
762 if ((wm->vsc.full > a.full) ||
763 ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
764 (wm->vtaps >= 5) ||
765 ((wm->vsc.full >= a.full) && wm->interlaced))
766 max_src_lines_per_dst_line = 4;
767 else
768 max_src_lines_per_dst_line = 2;
769
770 a.full = dfixed_const(available_bandwidth);
771 b.full = dfixed_const(wm->num_heads);
772 a.full = dfixed_div(a, b);
773
774 b.full = dfixed_const(1000);
775 c.full = dfixed_const(wm->disp_clk);
776 b.full = dfixed_div(c, b);
777 c.full = dfixed_const(wm->bytes_per_pixel);
778 b.full = dfixed_mul(b, c);
779
780 lb_fill_bw = min(dfixed_trunc(a), dfixed_trunc(b));
781
782 a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
783 b.full = dfixed_const(1000);
784 c.full = dfixed_const(lb_fill_bw);
785 b.full = dfixed_div(c, b);
786 a.full = dfixed_div(a, b);
787 line_fill_time = dfixed_trunc(a);
788
789 if (line_fill_time < wm->active_time)
790 return latency;
791 else
792 return latency + (line_fill_time - wm->active_time);
793
794}
795
796static bool evergreen_average_bandwidth_vs_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
797{
798 if (evergreen_average_bandwidth(wm) <=
799 (evergreen_dram_bandwidth_for_display(wm) / wm->num_heads))
800 return true;
801 else
802 return false;
803};
804
805static bool evergreen_average_bandwidth_vs_available_bandwidth(struct evergreen_wm_params *wm)
806{
807 if (evergreen_average_bandwidth(wm) <=
808 (evergreen_available_bandwidth(wm) / wm->num_heads))
809 return true;
810 else
811 return false;
812};
813
814static bool evergreen_check_latency_hiding(struct evergreen_wm_params *wm)
815{
816 u32 lb_partitions = wm->lb_size / wm->src_width;
817 u32 line_time = wm->active_time + wm->blank_time;
818 u32 latency_tolerant_lines;
819 u32 latency_hiding;
820 fixed20_12 a;
821
822 a.full = dfixed_const(1);
823 if (wm->vsc.full > a.full)
824 latency_tolerant_lines = 1;
825 else {
826 if (lb_partitions <= (wm->vtaps + 1))
827 latency_tolerant_lines = 1;
828 else
829 latency_tolerant_lines = 2;
830 }
831
832 latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
833
834 if (evergreen_latency_watermark(wm) <= latency_hiding)
835 return true;
836 else
837 return false;
838}
839
840static void evergreen_program_watermarks(struct radeon_device *rdev,
841 struct radeon_crtc *radeon_crtc,
842 u32 lb_size, u32 num_heads)
843{
844 struct drm_display_mode *mode = &radeon_crtc->base.mode;
845 struct evergreen_wm_params wm;
846 u32 pixel_period;
847 u32 line_time = 0;
848 u32 latency_watermark_a = 0, latency_watermark_b = 0;
849 u32 priority_a_mark = 0, priority_b_mark = 0;
850 u32 priority_a_cnt = PRIORITY_OFF;
851 u32 priority_b_cnt = PRIORITY_OFF;
852 u32 pipe_offset = radeon_crtc->crtc_id * 16;
853 u32 tmp, arb_control3;
854 fixed20_12 a, b, c;
855
856 if (radeon_crtc->base.enabled && num_heads && mode) {
857 pixel_period = 1000000 / (u32)mode->clock;
858 line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
859 priority_a_cnt = 0;
860 priority_b_cnt = 0;
861
862 wm.yclk = rdev->pm.current_mclk * 10;
863 wm.sclk = rdev->pm.current_sclk * 10;
864 wm.disp_clk = mode->clock;
865 wm.src_width = mode->crtc_hdisplay;
866 wm.active_time = mode->crtc_hdisplay * pixel_period;
867 wm.blank_time = line_time - wm.active_time;
868 wm.interlaced = false;
869 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
870 wm.interlaced = true;
871 wm.vsc = radeon_crtc->vsc;
872 wm.vtaps = 1;
873 if (radeon_crtc->rmx_type != RMX_OFF)
874 wm.vtaps = 2;
875 wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
876 wm.lb_size = lb_size;
877 wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
878 wm.num_heads = num_heads;
879
880 /* set for high clocks */
881 latency_watermark_a = min(evergreen_latency_watermark(&wm), (u32)65535);
882 /* set for low clocks */
883 /* wm.yclk = low clk; wm.sclk = low clk */
884 latency_watermark_b = min(evergreen_latency_watermark(&wm), (u32)65535);
885
886 /* possibly force display priority to high */
887 /* should really do this at mode validation time... */
888 if (!evergreen_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
889 !evergreen_average_bandwidth_vs_available_bandwidth(&wm) ||
890 !evergreen_check_latency_hiding(&wm) ||
891 (rdev->disp_priority == 2)) {
Alex Deucher92bdfd42011-08-04 17:28:40 +0000892 DRM_DEBUG_KMS("force priority to high\n");
Alex Deucherf9d9c362010-10-22 02:51:05 -0400893 priority_a_cnt |= PRIORITY_ALWAYS_ON;
894 priority_b_cnt |= PRIORITY_ALWAYS_ON;
895 }
896
897 a.full = dfixed_const(1000);
898 b.full = dfixed_const(mode->clock);
899 b.full = dfixed_div(b, a);
900 c.full = dfixed_const(latency_watermark_a);
901 c.full = dfixed_mul(c, b);
902 c.full = dfixed_mul(c, radeon_crtc->hsc);
903 c.full = dfixed_div(c, a);
904 a.full = dfixed_const(16);
905 c.full = dfixed_div(c, a);
906 priority_a_mark = dfixed_trunc(c);
907 priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
908
909 a.full = dfixed_const(1000);
910 b.full = dfixed_const(mode->clock);
911 b.full = dfixed_div(b, a);
912 c.full = dfixed_const(latency_watermark_b);
913 c.full = dfixed_mul(c, b);
914 c.full = dfixed_mul(c, radeon_crtc->hsc);
915 c.full = dfixed_div(c, a);
916 a.full = dfixed_const(16);
917 c.full = dfixed_div(c, a);
918 priority_b_mark = dfixed_trunc(c);
919 priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
920 }
921
922 /* select wm A */
923 arb_control3 = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
924 tmp = arb_control3;
925 tmp &= ~LATENCY_WATERMARK_MASK(3);
926 tmp |= LATENCY_WATERMARK_MASK(1);
927 WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
928 WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
929 (LATENCY_LOW_WATERMARK(latency_watermark_a) |
930 LATENCY_HIGH_WATERMARK(line_time)));
931 /* select wm B */
932 tmp = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
933 tmp &= ~LATENCY_WATERMARK_MASK(3);
934 tmp |= LATENCY_WATERMARK_MASK(2);
935 WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
936 WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
937 (LATENCY_LOW_WATERMARK(latency_watermark_b) |
938 LATENCY_HIGH_WATERMARK(line_time)));
939 /* restore original selection */
940 WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, arb_control3);
941
942 /* write the priority marks */
943 WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
944 WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
945
946}
947
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500948void evergreen_bandwidth_update(struct radeon_device *rdev)
949{
Alex Deucherf9d9c362010-10-22 02:51:05 -0400950 struct drm_display_mode *mode0 = NULL;
951 struct drm_display_mode *mode1 = NULL;
952 u32 num_heads = 0, lb_size;
953 int i;
954
955 radeon_update_display_priority(rdev);
956
957 for (i = 0; i < rdev->num_crtc; i++) {
958 if (rdev->mode_info.crtcs[i]->base.enabled)
959 num_heads++;
960 }
961 for (i = 0; i < rdev->num_crtc; i += 2) {
962 mode0 = &rdev->mode_info.crtcs[i]->base.mode;
963 mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
964 lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
965 evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
966 lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
967 evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
968 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500969}
970
Alex Deucherb9952a82011-03-02 20:07:33 -0500971int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500972{
973 unsigned i;
974 u32 tmp;
975
976 for (i = 0; i < rdev->usec_timeout; i++) {
977 /* read MC_STATUS */
978 tmp = RREG32(SRBM_STATUS) & 0x1F00;
979 if (!tmp)
980 return 0;
981 udelay(1);
982 }
983 return -1;
984}
985
986/*
987 * GART
988 */
Alex Deucher0fcdb612010-03-24 13:20:41 -0400989void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
990{
991 unsigned i;
992 u32 tmp;
993
Alex Deucher6f2f48a2010-12-15 11:01:56 -0500994 WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
995
Alex Deucher0fcdb612010-03-24 13:20:41 -0400996 WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
997 for (i = 0; i < rdev->usec_timeout; i++) {
998 /* read MC_STATUS */
999 tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
1000 tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
1001 if (tmp == 2) {
1002 printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
1003 return;
1004 }
1005 if (tmp) {
1006 return;
1007 }
1008 udelay(1);
1009 }
1010}
1011
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001012int evergreen_pcie_gart_enable(struct radeon_device *rdev)
1013{
1014 u32 tmp;
Alex Deucher0fcdb612010-03-24 13:20:41 -04001015 int r;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001016
Jerome Glissec9a1be92011-11-03 11:16:49 -04001017 if (rdev->gart.robj == NULL) {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001018 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
1019 return -EINVAL;
1020 }
1021 r = radeon_gart_table_vram_pin(rdev);
1022 if (r)
1023 return r;
Dave Airlie82568562010-02-05 16:00:07 +10001024 radeon_gart_restore(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001025 /* Setup L2 cache */
1026 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
1027 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
1028 EFFECTIVE_L2_QUEUE_SIZE(7));
1029 WREG32(VM_L2_CNTL2, 0);
1030 WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
1031 /* Setup TLB control */
1032 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
1033 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
1034 SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
1035 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
Alex Deucher8aeb96f2011-05-03 19:28:02 -04001036 if (rdev->flags & RADEON_IS_IGP) {
1037 WREG32(FUS_MC_VM_MD_L1_TLB0_CNTL, tmp);
1038 WREG32(FUS_MC_VM_MD_L1_TLB1_CNTL, tmp);
1039 WREG32(FUS_MC_VM_MD_L1_TLB2_CNTL, tmp);
1040 } else {
1041 WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
1042 WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
1043 WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
Alex Deucherfe3777a2012-05-31 18:54:43 -04001044 if ((rdev->family == CHIP_JUNIPER) ||
1045 (rdev->family == CHIP_CYPRESS) ||
1046 (rdev->family == CHIP_HEMLOCK) ||
1047 (rdev->family == CHIP_BARTS))
1048 WREG32(MC_VM_MD_L1_TLB3_CNTL, tmp);
Alex Deucher8aeb96f2011-05-03 19:28:02 -04001049 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001050 WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
1051 WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
1052 WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
1053 WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
1054 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
1055 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
1056 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
1057 WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
1058 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
1059 WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
1060 (u32)(rdev->dummy_page.addr >> 12));
Alex Deucher0fcdb612010-03-24 13:20:41 -04001061 WREG32(VM_CONTEXT1_CNTL, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001062
Alex Deucher0fcdb612010-03-24 13:20:41 -04001063 evergreen_pcie_gart_tlb_flush(rdev);
Tormod Voldenfcf4de52011-08-31 21:54:07 +00001064 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
1065 (unsigned)(rdev->mc.gtt_size >> 20),
1066 (unsigned long long)rdev->gart.table_addr);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001067 rdev->gart.ready = true;
1068 return 0;
1069}
1070
1071void evergreen_pcie_gart_disable(struct radeon_device *rdev)
1072{
1073 u32 tmp;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001074
1075 /* Disable all tables */
Alex Deucher0fcdb612010-03-24 13:20:41 -04001076 WREG32(VM_CONTEXT0_CNTL, 0);
1077 WREG32(VM_CONTEXT1_CNTL, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001078
1079 /* Setup L2 cache */
1080 WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
1081 EFFECTIVE_L2_QUEUE_SIZE(7));
1082 WREG32(VM_L2_CNTL2, 0);
1083 WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
1084 /* Setup TLB control */
1085 tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
1086 WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
1087 WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
1088 WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
1089 WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
1090 WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
1091 WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
1092 WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
Jerome Glissec9a1be92011-11-03 11:16:49 -04001093 radeon_gart_table_vram_unpin(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001094}
1095
1096void evergreen_pcie_gart_fini(struct radeon_device *rdev)
1097{
1098 evergreen_pcie_gart_disable(rdev);
1099 radeon_gart_table_vram_free(rdev);
1100 radeon_gart_fini(rdev);
1101}
1102
1103
1104void evergreen_agp_enable(struct radeon_device *rdev)
1105{
1106 u32 tmp;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001107
1108 /* Setup L2 cache */
1109 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
1110 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
1111 EFFECTIVE_L2_QUEUE_SIZE(7));
1112 WREG32(VM_L2_CNTL2, 0);
1113 WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
1114 /* Setup TLB control */
1115 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
1116 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
1117 SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
1118 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
1119 WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
1120 WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
1121 WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
1122 WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
1123 WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
1124 WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
1125 WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
Alex Deucher0fcdb612010-03-24 13:20:41 -04001126 WREG32(VM_CONTEXT0_CNTL, 0);
1127 WREG32(VM_CONTEXT1_CNTL, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001128}
1129
Alex Deucherb9952a82011-03-02 20:07:33 -05001130void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001131{
Alex Deuchera0c246c2012-08-15 17:18:42 -04001132 u32 crtc_enabled, tmp, frame_count, blackout;
1133 int i, j;
1134
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001135 save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
1136 save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001137
Alex Deuchera0c246c2012-08-15 17:18:42 -04001138 /* disable VGA render */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001139 WREG32(VGA_RENDER_CONTROL, 0);
Alex Deuchera0c246c2012-08-15 17:18:42 -04001140 /* blank the display controllers */
1141 for (i = 0; i < rdev->num_crtc; i++) {
1142 crtc_enabled = RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]) & EVERGREEN_CRTC_MASTER_EN;
1143 if (crtc_enabled) {
1144 save->crtc_enabled[i] = true;
1145 if (ASIC_IS_DCE6(rdev)) {
1146 tmp = RREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i]);
1147 if (!(tmp & EVERGREEN_CRTC_BLANK_DATA_EN)) {
1148 radeon_wait_for_vblank(rdev, i);
1149 tmp |= EVERGREEN_CRTC_BLANK_DATA_EN;
1150 WREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
1151 }
1152 } else {
1153 tmp = RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]);
1154 if (!(tmp & EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE)) {
1155 radeon_wait_for_vblank(rdev, i);
1156 tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
1157 WREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i], tmp);
1158 }
1159 }
1160 /* wait for the next frame */
1161 frame_count = radeon_get_vblank_counter(rdev, i);
1162 for (j = 0; j < rdev->usec_timeout; j++) {
1163 if (radeon_get_vblank_counter(rdev, i) != frame_count)
1164 break;
1165 udelay(1);
1166 }
Alex Deucher86d80952012-11-19 09:11:27 -05001167 } else {
1168 save->crtc_enabled[i] = false;
Alex Deuchera0c246c2012-08-15 17:18:42 -04001169 }
Alex Deucher18007402010-11-22 17:56:28 -05001170 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001171
Alex Deuchera0c246c2012-08-15 17:18:42 -04001172 radeon_mc_wait_for_idle(rdev);
1173
1174 blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
1175 if ((blackout & BLACKOUT_MODE_MASK) != 1) {
1176 /* Block CPU access */
1177 WREG32(BIF_FB_EN, 0);
1178 /* blackout the MC */
1179 blackout &= ~BLACKOUT_MODE_MASK;
1180 WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1);
Alex Deucherb7eff392011-07-08 11:44:56 -04001181 }
Alex Deucher36509fc2013-01-31 09:00:52 -05001182 /* wait for the MC to settle */
1183 udelay(100);
Alex Deucher62d6ec12013-04-10 09:58:42 -04001184
1185 /* lock double buffered regs */
1186 for (i = 0; i < rdev->num_crtc; i++) {
1187 if (save->crtc_enabled[i]) {
1188 tmp = RREG32(EVERGREEN_GRPH_UPDATE + crtc_offsets[i]);
1189 if (!(tmp & EVERGREEN_GRPH_UPDATE_LOCK)) {
1190 tmp |= EVERGREEN_GRPH_UPDATE_LOCK;
1191 WREG32(EVERGREEN_GRPH_UPDATE + crtc_offsets[i], tmp);
1192 }
1193 tmp = RREG32(EVERGREEN_MASTER_UPDATE_LOCK + crtc_offsets[i]);
1194 if (!(tmp & 1)) {
1195 tmp |= 1;
1196 WREG32(EVERGREEN_MASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
1197 }
1198 }
1199 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001200}
1201
Alex Deucherb9952a82011-03-02 20:07:33 -05001202void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001203{
Alex Deuchera0c246c2012-08-15 17:18:42 -04001204 u32 tmp, frame_count;
1205 int i, j;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001206
Alex Deuchera0c246c2012-08-15 17:18:42 -04001207 /* update crtc base addresses */
1208 for (i = 0; i < rdev->num_crtc; i++) {
1209 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
Alex Deucher18007402010-11-22 17:56:28 -05001210 upper_32_bits(rdev->mc.vram_start));
Alex Deuchera0c246c2012-08-15 17:18:42 -04001211 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
Alex Deucher18007402010-11-22 17:56:28 -05001212 upper_32_bits(rdev->mc.vram_start));
Alex Deuchera0c246c2012-08-15 17:18:42 -04001213 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + crtc_offsets[i],
Alex Deucher18007402010-11-22 17:56:28 -05001214 (u32)rdev->mc.vram_start);
Alex Deuchera0c246c2012-08-15 17:18:42 -04001215 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + crtc_offsets[i],
Alex Deucher18007402010-11-22 17:56:28 -05001216 (u32)rdev->mc.vram_start);
Alex Deucherb7eff392011-07-08 11:44:56 -04001217 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001218 WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
1219 WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
Alex Deuchera0c246c2012-08-15 17:18:42 -04001220
Alex Deucher62d6ec12013-04-10 09:58:42 -04001221 /* unlock regs and wait for update */
1222 for (i = 0; i < rdev->num_crtc; i++) {
1223 if (save->crtc_enabled[i]) {
1224 tmp = RREG32(EVERGREEN_MASTER_UPDATE_MODE + crtc_offsets[i]);
1225 if ((tmp & 0x3) != 0) {
1226 tmp &= ~0x3;
1227 WREG32(EVERGREEN_MASTER_UPDATE_MODE + crtc_offsets[i], tmp);
1228 }
1229 tmp = RREG32(EVERGREEN_GRPH_UPDATE + crtc_offsets[i]);
1230 if (tmp & EVERGREEN_GRPH_UPDATE_LOCK) {
1231 tmp &= ~EVERGREEN_GRPH_UPDATE_LOCK;
1232 WREG32(EVERGREEN_GRPH_UPDATE + crtc_offsets[i], tmp);
1233 }
1234 tmp = RREG32(EVERGREEN_MASTER_UPDATE_LOCK + crtc_offsets[i]);
1235 if (tmp & 1) {
1236 tmp &= ~1;
1237 WREG32(EVERGREEN_MASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
1238 }
1239 for (j = 0; j < rdev->usec_timeout; j++) {
1240 tmp = RREG32(EVERGREEN_GRPH_UPDATE + crtc_offsets[i]);
1241 if ((tmp & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING) == 0)
1242 break;
1243 udelay(1);
1244 }
1245 }
1246 }
1247
Alex Deuchera0c246c2012-08-15 17:18:42 -04001248 /* unblackout the MC */
1249 tmp = RREG32(MC_SHARED_BLACKOUT_CNTL);
1250 tmp &= ~BLACKOUT_MODE_MASK;
1251 WREG32(MC_SHARED_BLACKOUT_CNTL, tmp);
1252 /* allow CPU access */
1253 WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
1254
1255 for (i = 0; i < rdev->num_crtc; i++) {
1256 if (save->crtc_enabled) {
1257 if (ASIC_IS_DCE6(rdev)) {
1258 tmp = RREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i]);
1259 tmp |= EVERGREEN_CRTC_BLANK_DATA_EN;
Christopher Staitec7d3c172013-01-26 11:10:58 -05001260 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 1);
Alex Deuchera0c246c2012-08-15 17:18:42 -04001261 WREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
Christopher Staitec7d3c172013-01-26 11:10:58 -05001262 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 0);
Alex Deuchera0c246c2012-08-15 17:18:42 -04001263 } else {
1264 tmp = RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]);
1265 tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
Christopher Staitec7d3c172013-01-26 11:10:58 -05001266 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 1);
Alex Deuchera0c246c2012-08-15 17:18:42 -04001267 WREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i], tmp);
Christopher Staitec7d3c172013-01-26 11:10:58 -05001268 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 0);
Alex Deuchera0c246c2012-08-15 17:18:42 -04001269 }
1270 /* wait for the next frame */
1271 frame_count = radeon_get_vblank_counter(rdev, i);
1272 for (j = 0; j < rdev->usec_timeout; j++) {
1273 if (radeon_get_vblank_counter(rdev, i) != frame_count)
1274 break;
1275 udelay(1);
1276 }
1277 }
1278 }
1279 /* Unlock vga access */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001280 WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
1281 mdelay(1);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001282 WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
1283}
1284
Alex Deucher755d8192011-03-02 20:07:34 -05001285void evergreen_mc_program(struct radeon_device *rdev)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001286{
1287 struct evergreen_mc_save save;
1288 u32 tmp;
1289 int i, j;
1290
1291 /* Initialize HDP */
1292 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1293 WREG32((0x2c14 + j), 0x00000000);
1294 WREG32((0x2c18 + j), 0x00000000);
1295 WREG32((0x2c1c + j), 0x00000000);
1296 WREG32((0x2c20 + j), 0x00000000);
1297 WREG32((0x2c24 + j), 0x00000000);
1298 }
1299 WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
1300
1301 evergreen_mc_stop(rdev, &save);
1302 if (evergreen_mc_wait_for_idle(rdev)) {
1303 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1304 }
1305 /* Lockout access through VGA aperture*/
1306 WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
1307 /* Update configuration */
1308 if (rdev->flags & RADEON_IS_AGP) {
1309 if (rdev->mc.vram_start < rdev->mc.gtt_start) {
1310 /* VRAM before AGP */
1311 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1312 rdev->mc.vram_start >> 12);
1313 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1314 rdev->mc.gtt_end >> 12);
1315 } else {
1316 /* VRAM after AGP */
1317 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1318 rdev->mc.gtt_start >> 12);
1319 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1320 rdev->mc.vram_end >> 12);
1321 }
1322 } else {
1323 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1324 rdev->mc.vram_start >> 12);
1325 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1326 rdev->mc.vram_end >> 12);
1327 }
Alex Deucher3b9832f2011-11-10 08:59:39 -05001328 WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
Alex Deucher05b3ef62012-03-20 17:18:37 -04001329 /* llano/ontario only */
1330 if ((rdev->family == CHIP_PALM) ||
1331 (rdev->family == CHIP_SUMO) ||
1332 (rdev->family == CHIP_SUMO2)) {
Alex Deucherb4183e32010-12-15 11:04:10 -05001333 tmp = RREG32(MC_FUS_VM_FB_OFFSET) & 0x000FFFFF;
1334 tmp |= ((rdev->mc.vram_end >> 20) & 0xF) << 24;
1335 tmp |= ((rdev->mc.vram_start >> 20) & 0xF) << 20;
1336 WREG32(MC_FUS_VM_FB_OFFSET, tmp);
1337 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001338 tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
1339 tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
1340 WREG32(MC_VM_FB_LOCATION, tmp);
1341 WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
Alex Deucherc46cb4d2011-01-06 19:12:37 -05001342 WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
Jerome Glisse46fcd2b2010-06-03 19:34:48 +02001343 WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001344 if (rdev->flags & RADEON_IS_AGP) {
1345 WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
1346 WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
1347 WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
1348 } else {
1349 WREG32(MC_VM_AGP_BASE, 0);
1350 WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
1351 WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
1352 }
1353 if (evergreen_mc_wait_for_idle(rdev)) {
1354 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1355 }
1356 evergreen_mc_resume(rdev, &save);
1357 /* we need to own VRAM, so turn off the VGA renderer here
1358 * to stop it overwriting our objects */
1359 rv515_vga_render_disable(rdev);
1360}
1361
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001362/*
1363 * CP.
1364 */
Alex Deucher12920592011-02-02 12:37:40 -05001365void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
1366{
Christian Könige32eb502011-10-23 12:56:27 +02001367 struct radeon_ring *ring = &rdev->ring[ib->fence->ring];
Christian König7b1f2482011-09-23 15:11:23 +02001368
Alex Deucher12920592011-02-02 12:37:40 -05001369 /* set to DX10/11 mode */
Christian Könige32eb502011-10-23 12:56:27 +02001370 radeon_ring_write(ring, PACKET3(PACKET3_MODE_CONTROL, 0));
1371 radeon_ring_write(ring, 1);
Alex Deucher12920592011-02-02 12:37:40 -05001372 /* FIXME: implement */
Christian Könige32eb502011-10-23 12:56:27 +02001373 radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
1374 radeon_ring_write(ring,
Alex Deucher0f234f52011-02-13 19:06:33 -05001375#ifdef __BIG_ENDIAN
1376 (2 << 0) |
1377#endif
1378 (ib->gpu_addr & 0xFFFFFFFC));
Christian Könige32eb502011-10-23 12:56:27 +02001379 radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
1380 radeon_ring_write(ring, ib->length_dw);
Alex Deucher12920592011-02-02 12:37:40 -05001381}
1382
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001383
1384static int evergreen_cp_load_microcode(struct radeon_device *rdev)
1385{
Alex Deucherfe251e22010-03-24 13:36:43 -04001386 const __be32 *fw_data;
1387 int i;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001388
Alex Deucherfe251e22010-03-24 13:36:43 -04001389 if (!rdev->me_fw || !rdev->pfp_fw)
1390 return -EINVAL;
1391
1392 r700_cp_stop(rdev);
Alex Deucher0f234f52011-02-13 19:06:33 -05001393 WREG32(CP_RB_CNTL,
1394#ifdef __BIG_ENDIAN
1395 BUF_SWAP_32BIT |
1396#endif
1397 RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
Alex Deucherfe251e22010-03-24 13:36:43 -04001398
1399 fw_data = (const __be32 *)rdev->pfp_fw->data;
1400 WREG32(CP_PFP_UCODE_ADDR, 0);
1401 for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
1402 WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
1403 WREG32(CP_PFP_UCODE_ADDR, 0);
1404
1405 fw_data = (const __be32 *)rdev->me_fw->data;
1406 WREG32(CP_ME_RAM_WADDR, 0);
1407 for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
1408 WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
1409
1410 WREG32(CP_PFP_UCODE_ADDR, 0);
1411 WREG32(CP_ME_RAM_WADDR, 0);
1412 WREG32(CP_ME_RAM_RADDR, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001413 return 0;
1414}
1415
Alex Deucher7e7b41d2010-09-02 21:32:32 -04001416static int evergreen_cp_start(struct radeon_device *rdev)
1417{
Christian Könige32eb502011-10-23 12:56:27 +02001418 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Alex Deucher2281a372010-10-21 13:31:38 -04001419 int r, i;
Alex Deucher7e7b41d2010-09-02 21:32:32 -04001420 uint32_t cp_me;
1421
Christian Könige32eb502011-10-23 12:56:27 +02001422 r = radeon_ring_lock(rdev, ring, 7);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04001423 if (r) {
1424 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
1425 return r;
1426 }
Christian Könige32eb502011-10-23 12:56:27 +02001427 radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
1428 radeon_ring_write(ring, 0x1);
1429 radeon_ring_write(ring, 0x0);
1430 radeon_ring_write(ring, rdev->config.evergreen.max_hw_contexts - 1);
1431 radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
1432 radeon_ring_write(ring, 0);
1433 radeon_ring_write(ring, 0);
1434 radeon_ring_unlock_commit(rdev, ring);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04001435
1436 cp_me = 0xff;
1437 WREG32(CP_ME_CNTL, cp_me);
1438
Christian Könige32eb502011-10-23 12:56:27 +02001439 r = radeon_ring_lock(rdev, ring, evergreen_default_size + 19);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04001440 if (r) {
1441 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
1442 return r;
1443 }
Alex Deucher2281a372010-10-21 13:31:38 -04001444
1445 /* setup clear context state */
Christian Könige32eb502011-10-23 12:56:27 +02001446 radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
1447 radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
Alex Deucher2281a372010-10-21 13:31:38 -04001448
1449 for (i = 0; i < evergreen_default_size; i++)
Christian Könige32eb502011-10-23 12:56:27 +02001450 radeon_ring_write(ring, evergreen_default_state[i]);
Alex Deucher2281a372010-10-21 13:31:38 -04001451
Christian Könige32eb502011-10-23 12:56:27 +02001452 radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
1453 radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
Alex Deucher2281a372010-10-21 13:31:38 -04001454
1455 /* set clear context state */
Christian Könige32eb502011-10-23 12:56:27 +02001456 radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
1457 radeon_ring_write(ring, 0);
Alex Deucher2281a372010-10-21 13:31:38 -04001458
1459 /* SQ_VTX_BASE_VTX_LOC */
Christian Könige32eb502011-10-23 12:56:27 +02001460 radeon_ring_write(ring, 0xc0026f00);
1461 radeon_ring_write(ring, 0x00000000);
1462 radeon_ring_write(ring, 0x00000000);
1463 radeon_ring_write(ring, 0x00000000);
Alex Deucher2281a372010-10-21 13:31:38 -04001464
1465 /* Clear consts */
Christian Könige32eb502011-10-23 12:56:27 +02001466 radeon_ring_write(ring, 0xc0036f00);
1467 radeon_ring_write(ring, 0x00000bc4);
1468 radeon_ring_write(ring, 0xffffffff);
1469 radeon_ring_write(ring, 0xffffffff);
1470 radeon_ring_write(ring, 0xffffffff);
Alex Deucher2281a372010-10-21 13:31:38 -04001471
Christian Könige32eb502011-10-23 12:56:27 +02001472 radeon_ring_write(ring, 0xc0026900);
1473 radeon_ring_write(ring, 0x00000316);
1474 radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
1475 radeon_ring_write(ring, 0x00000010); /* */
Alex Deucher18ff84d2011-02-02 12:37:41 -05001476
Christian Könige32eb502011-10-23 12:56:27 +02001477 radeon_ring_unlock_commit(rdev, ring);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04001478
1479 return 0;
1480}
1481
Alex Deucherfe251e22010-03-24 13:36:43 -04001482int evergreen_cp_resume(struct radeon_device *rdev)
1483{
Christian Könige32eb502011-10-23 12:56:27 +02001484 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Alex Deucherfe251e22010-03-24 13:36:43 -04001485 u32 tmp;
1486 u32 rb_bufsz;
1487 int r;
1488
1489 /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
1490 WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
1491 SOFT_RESET_PA |
1492 SOFT_RESET_SH |
1493 SOFT_RESET_VGT |
Jerome Glissea49a50d2011-08-24 20:00:17 +00001494 SOFT_RESET_SPI |
Alex Deucherfe251e22010-03-24 13:36:43 -04001495 SOFT_RESET_SX));
1496 RREG32(GRBM_SOFT_RESET);
1497 mdelay(15);
1498 WREG32(GRBM_SOFT_RESET, 0);
1499 RREG32(GRBM_SOFT_RESET);
1500
1501 /* Set ring buffer size */
Christian Könige32eb502011-10-23 12:56:27 +02001502 rb_bufsz = drm_order(ring->ring_size / 8);
Alex Deucher724c80e2010-08-27 18:25:25 -04001503 tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
Alex Deucherfe251e22010-03-24 13:36:43 -04001504#ifdef __BIG_ENDIAN
1505 tmp |= BUF_SWAP_32BIT;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001506#endif
Alex Deucherfe251e22010-03-24 13:36:43 -04001507 WREG32(CP_RB_CNTL, tmp);
Christian König15d33322011-09-15 19:02:22 +02001508 WREG32(CP_SEM_WAIT_TIMER, 0x0);
Alex Deucher11ef3f12012-01-20 14:47:43 -05001509 WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
Alex Deucherfe251e22010-03-24 13:36:43 -04001510
1511 /* Set the write pointer delay */
1512 WREG32(CP_RB_WPTR_DELAY, 0);
1513
1514 /* Initialize the ring buffer's read and write pointers */
1515 WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
1516 WREG32(CP_RB_RPTR_WR, 0);
Christian Könige32eb502011-10-23 12:56:27 +02001517 ring->wptr = 0;
1518 WREG32(CP_RB_WPTR, ring->wptr);
Alex Deucher724c80e2010-08-27 18:25:25 -04001519
1520 /* set the wb address wether it's enabled or not */
Alex Deucher0f234f52011-02-13 19:06:33 -05001521 WREG32(CP_RB_RPTR_ADDR,
Alex Deucher0f234f52011-02-13 19:06:33 -05001522 ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
Alex Deucher724c80e2010-08-27 18:25:25 -04001523 WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
1524 WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
1525
1526 if (rdev->wb.enabled)
1527 WREG32(SCRATCH_UMSK, 0xff);
1528 else {
1529 tmp |= RB_NO_UPDATE;
1530 WREG32(SCRATCH_UMSK, 0);
1531 }
1532
Alex Deucherfe251e22010-03-24 13:36:43 -04001533 mdelay(1);
1534 WREG32(CP_RB_CNTL, tmp);
1535
Christian Könige32eb502011-10-23 12:56:27 +02001536 WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
Alex Deucherfe251e22010-03-24 13:36:43 -04001537 WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
1538
Christian Könige32eb502011-10-23 12:56:27 +02001539 ring->rptr = RREG32(CP_RB_RPTR);
Alex Deucherfe251e22010-03-24 13:36:43 -04001540
Alex Deucher7e7b41d2010-09-02 21:32:32 -04001541 evergreen_cp_start(rdev);
Christian Könige32eb502011-10-23 12:56:27 +02001542 ring->ready = true;
Alex Deucherf7128122012-02-23 17:53:45 -05001543 r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
Alex Deucherfe251e22010-03-24 13:36:43 -04001544 if (r) {
Christian Könige32eb502011-10-23 12:56:27 +02001545 ring->ready = false;
Alex Deucherfe251e22010-03-24 13:36:43 -04001546 return r;
1547 }
1548 return 0;
1549}
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001550
1551/*
1552 * Core functions
1553 */
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001554static u32 evergreen_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
1555 u32 num_tile_pipes,
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001556 u32 num_backends,
1557 u32 backend_disable_mask)
1558{
1559 u32 backend_map = 0;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001560 u32 enabled_backends_mask = 0;
1561 u32 enabled_backends_count = 0;
1562 u32 cur_pipe;
1563 u32 swizzle_pipe[EVERGREEN_MAX_PIPES];
1564 u32 cur_backend = 0;
1565 u32 i;
1566 bool force_no_swizzle;
1567
1568 if (num_tile_pipes > EVERGREEN_MAX_PIPES)
1569 num_tile_pipes = EVERGREEN_MAX_PIPES;
1570 if (num_tile_pipes < 1)
1571 num_tile_pipes = 1;
1572 if (num_backends > EVERGREEN_MAX_BACKENDS)
1573 num_backends = EVERGREEN_MAX_BACKENDS;
1574 if (num_backends < 1)
1575 num_backends = 1;
1576
1577 for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
1578 if (((backend_disable_mask >> i) & 1) == 0) {
1579 enabled_backends_mask |= (1 << i);
1580 ++enabled_backends_count;
1581 }
1582 if (enabled_backends_count == num_backends)
1583 break;
1584 }
1585
1586 if (enabled_backends_count == 0) {
1587 enabled_backends_mask = 1;
1588 enabled_backends_count = 1;
1589 }
1590
1591 if (enabled_backends_count != num_backends)
1592 num_backends = enabled_backends_count;
1593
1594 memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * EVERGREEN_MAX_PIPES);
1595 switch (rdev->family) {
1596 case CHIP_CEDAR:
1597 case CHIP_REDWOOD:
Alex Deucherd5e455e2010-11-22 17:56:29 -05001598 case CHIP_PALM:
Alex Deucherd5c5a722011-05-31 15:42:48 -04001599 case CHIP_SUMO:
1600 case CHIP_SUMO2:
Alex Deucheradb68fa2011-01-06 21:19:24 -05001601 case CHIP_TURKS:
1602 case CHIP_CAICOS:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001603 force_no_swizzle = false;
1604 break;
1605 case CHIP_CYPRESS:
1606 case CHIP_HEMLOCK:
1607 case CHIP_JUNIPER:
Alex Deucheradb68fa2011-01-06 21:19:24 -05001608 case CHIP_BARTS:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001609 default:
1610 force_no_swizzle = true;
1611 break;
1612 }
1613 if (force_no_swizzle) {
1614 bool last_backend_enabled = false;
1615
1616 force_no_swizzle = false;
1617 for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
1618 if (((enabled_backends_mask >> i) & 1) == 1) {
1619 if (last_backend_enabled)
1620 force_no_swizzle = true;
1621 last_backend_enabled = true;
1622 } else
1623 last_backend_enabled = false;
1624 }
1625 }
1626
1627 switch (num_tile_pipes) {
1628 case 1:
1629 case 3:
1630 case 5:
1631 case 7:
1632 DRM_ERROR("odd number of pipes!\n");
1633 break;
1634 case 2:
1635 swizzle_pipe[0] = 0;
1636 swizzle_pipe[1] = 1;
1637 break;
1638 case 4:
1639 if (force_no_swizzle) {
1640 swizzle_pipe[0] = 0;
1641 swizzle_pipe[1] = 1;
1642 swizzle_pipe[2] = 2;
1643 swizzle_pipe[3] = 3;
1644 } else {
1645 swizzle_pipe[0] = 0;
1646 swizzle_pipe[1] = 2;
1647 swizzle_pipe[2] = 1;
1648 swizzle_pipe[3] = 3;
1649 }
1650 break;
1651 case 6:
1652 if (force_no_swizzle) {
1653 swizzle_pipe[0] = 0;
1654 swizzle_pipe[1] = 1;
1655 swizzle_pipe[2] = 2;
1656 swizzle_pipe[3] = 3;
1657 swizzle_pipe[4] = 4;
1658 swizzle_pipe[5] = 5;
1659 } else {
1660 swizzle_pipe[0] = 0;
1661 swizzle_pipe[1] = 2;
1662 swizzle_pipe[2] = 4;
1663 swizzle_pipe[3] = 1;
1664 swizzle_pipe[4] = 3;
1665 swizzle_pipe[5] = 5;
1666 }
1667 break;
1668 case 8:
1669 if (force_no_swizzle) {
1670 swizzle_pipe[0] = 0;
1671 swizzle_pipe[1] = 1;
1672 swizzle_pipe[2] = 2;
1673 swizzle_pipe[3] = 3;
1674 swizzle_pipe[4] = 4;
1675 swizzle_pipe[5] = 5;
1676 swizzle_pipe[6] = 6;
1677 swizzle_pipe[7] = 7;
1678 } else {
1679 swizzle_pipe[0] = 0;
1680 swizzle_pipe[1] = 2;
1681 swizzle_pipe[2] = 4;
1682 swizzle_pipe[3] = 6;
1683 swizzle_pipe[4] = 1;
1684 swizzle_pipe[5] = 3;
1685 swizzle_pipe[6] = 5;
1686 swizzle_pipe[7] = 7;
1687 }
1688 break;
1689 }
1690
1691 for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
1692 while (((1 << cur_backend) & enabled_backends_mask) == 0)
1693 cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
1694
1695 backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
1696
1697 cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
1698 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001699
1700 return backend_map;
1701}
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001702
1703static void evergreen_gpu_init(struct radeon_device *rdev)
1704{
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001705 u32 cc_rb_backend_disable = 0;
1706 u32 cc_gc_shader_pipe_config;
1707 u32 gb_addr_config = 0;
1708 u32 mc_shared_chmap, mc_arb_ramcfg;
1709 u32 gb_backend_map;
1710 u32 grbm_gfx_index;
1711 u32 sx_debug_1;
1712 u32 smx_dc_ctl0;
1713 u32 sq_config;
1714 u32 sq_lds_resource_mgmt;
1715 u32 sq_gpr_resource_mgmt_1;
1716 u32 sq_gpr_resource_mgmt_2;
1717 u32 sq_gpr_resource_mgmt_3;
1718 u32 sq_thread_resource_mgmt;
1719 u32 sq_thread_resource_mgmt_2;
1720 u32 sq_stack_resource_mgmt_1;
1721 u32 sq_stack_resource_mgmt_2;
1722 u32 sq_stack_resource_mgmt_3;
1723 u32 vgt_cache_invalidation;
Alex Deucherf25a5c62011-05-19 11:07:57 -04001724 u32 hdp_host_path_cntl, tmp;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001725 int i, j, num_shader_engines, ps_thread_count;
1726
1727 switch (rdev->family) {
1728 case CHIP_CYPRESS:
1729 case CHIP_HEMLOCK:
1730 rdev->config.evergreen.num_ses = 2;
1731 rdev->config.evergreen.max_pipes = 4;
1732 rdev->config.evergreen.max_tile_pipes = 8;
1733 rdev->config.evergreen.max_simds = 10;
1734 rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
1735 rdev->config.evergreen.max_gprs = 256;
1736 rdev->config.evergreen.max_threads = 248;
1737 rdev->config.evergreen.max_gs_threads = 32;
1738 rdev->config.evergreen.max_stack_entries = 512;
1739 rdev->config.evergreen.sx_num_of_sets = 4;
1740 rdev->config.evergreen.sx_max_export_size = 256;
1741 rdev->config.evergreen.sx_max_export_pos_size = 64;
1742 rdev->config.evergreen.sx_max_export_smx_size = 192;
1743 rdev->config.evergreen.max_hw_contexts = 8;
1744 rdev->config.evergreen.sq_num_cf_insts = 2;
1745
1746 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
1747 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1748 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1749 break;
1750 case CHIP_JUNIPER:
1751 rdev->config.evergreen.num_ses = 1;
1752 rdev->config.evergreen.max_pipes = 4;
1753 rdev->config.evergreen.max_tile_pipes = 4;
1754 rdev->config.evergreen.max_simds = 10;
1755 rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
1756 rdev->config.evergreen.max_gprs = 256;
1757 rdev->config.evergreen.max_threads = 248;
1758 rdev->config.evergreen.max_gs_threads = 32;
1759 rdev->config.evergreen.max_stack_entries = 512;
1760 rdev->config.evergreen.sx_num_of_sets = 4;
1761 rdev->config.evergreen.sx_max_export_size = 256;
1762 rdev->config.evergreen.sx_max_export_pos_size = 64;
1763 rdev->config.evergreen.sx_max_export_smx_size = 192;
1764 rdev->config.evergreen.max_hw_contexts = 8;
1765 rdev->config.evergreen.sq_num_cf_insts = 2;
1766
1767 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
1768 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1769 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1770 break;
1771 case CHIP_REDWOOD:
1772 rdev->config.evergreen.num_ses = 1;
1773 rdev->config.evergreen.max_pipes = 4;
1774 rdev->config.evergreen.max_tile_pipes = 4;
1775 rdev->config.evergreen.max_simds = 5;
1776 rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
1777 rdev->config.evergreen.max_gprs = 256;
1778 rdev->config.evergreen.max_threads = 248;
1779 rdev->config.evergreen.max_gs_threads = 32;
1780 rdev->config.evergreen.max_stack_entries = 256;
1781 rdev->config.evergreen.sx_num_of_sets = 4;
1782 rdev->config.evergreen.sx_max_export_size = 256;
1783 rdev->config.evergreen.sx_max_export_pos_size = 64;
1784 rdev->config.evergreen.sx_max_export_smx_size = 192;
1785 rdev->config.evergreen.max_hw_contexts = 8;
1786 rdev->config.evergreen.sq_num_cf_insts = 2;
1787
1788 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
1789 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1790 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1791 break;
1792 case CHIP_CEDAR:
1793 default:
1794 rdev->config.evergreen.num_ses = 1;
1795 rdev->config.evergreen.max_pipes = 2;
1796 rdev->config.evergreen.max_tile_pipes = 2;
1797 rdev->config.evergreen.max_simds = 2;
1798 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
1799 rdev->config.evergreen.max_gprs = 256;
1800 rdev->config.evergreen.max_threads = 192;
1801 rdev->config.evergreen.max_gs_threads = 16;
1802 rdev->config.evergreen.max_stack_entries = 256;
1803 rdev->config.evergreen.sx_num_of_sets = 4;
1804 rdev->config.evergreen.sx_max_export_size = 128;
1805 rdev->config.evergreen.sx_max_export_pos_size = 32;
1806 rdev->config.evergreen.sx_max_export_smx_size = 96;
1807 rdev->config.evergreen.max_hw_contexts = 4;
1808 rdev->config.evergreen.sq_num_cf_insts = 1;
1809
1810 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
1811 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1812 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1813 break;
Alex Deucherd5e455e2010-11-22 17:56:29 -05001814 case CHIP_PALM:
1815 rdev->config.evergreen.num_ses = 1;
1816 rdev->config.evergreen.max_pipes = 2;
1817 rdev->config.evergreen.max_tile_pipes = 2;
1818 rdev->config.evergreen.max_simds = 2;
1819 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
1820 rdev->config.evergreen.max_gprs = 256;
1821 rdev->config.evergreen.max_threads = 192;
1822 rdev->config.evergreen.max_gs_threads = 16;
1823 rdev->config.evergreen.max_stack_entries = 256;
1824 rdev->config.evergreen.sx_num_of_sets = 4;
1825 rdev->config.evergreen.sx_max_export_size = 128;
1826 rdev->config.evergreen.sx_max_export_pos_size = 32;
1827 rdev->config.evergreen.sx_max_export_smx_size = 96;
1828 rdev->config.evergreen.max_hw_contexts = 4;
1829 rdev->config.evergreen.sq_num_cf_insts = 1;
1830
1831 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
1832 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1833 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1834 break;
Alex Deucherd5c5a722011-05-31 15:42:48 -04001835 case CHIP_SUMO:
1836 rdev->config.evergreen.num_ses = 1;
1837 rdev->config.evergreen.max_pipes = 4;
1838 rdev->config.evergreen.max_tile_pipes = 2;
1839 if (rdev->pdev->device == 0x9648)
1840 rdev->config.evergreen.max_simds = 3;
1841 else if ((rdev->pdev->device == 0x9647) ||
1842 (rdev->pdev->device == 0x964a))
1843 rdev->config.evergreen.max_simds = 4;
1844 else
1845 rdev->config.evergreen.max_simds = 5;
1846 rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
1847 rdev->config.evergreen.max_gprs = 256;
1848 rdev->config.evergreen.max_threads = 248;
1849 rdev->config.evergreen.max_gs_threads = 32;
1850 rdev->config.evergreen.max_stack_entries = 256;
1851 rdev->config.evergreen.sx_num_of_sets = 4;
1852 rdev->config.evergreen.sx_max_export_size = 256;
1853 rdev->config.evergreen.sx_max_export_pos_size = 64;
1854 rdev->config.evergreen.sx_max_export_smx_size = 192;
1855 rdev->config.evergreen.max_hw_contexts = 8;
1856 rdev->config.evergreen.sq_num_cf_insts = 2;
1857
1858 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
1859 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1860 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1861 break;
1862 case CHIP_SUMO2:
1863 rdev->config.evergreen.num_ses = 1;
1864 rdev->config.evergreen.max_pipes = 4;
1865 rdev->config.evergreen.max_tile_pipes = 4;
1866 rdev->config.evergreen.max_simds = 2;
1867 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
1868 rdev->config.evergreen.max_gprs = 256;
1869 rdev->config.evergreen.max_threads = 248;
1870 rdev->config.evergreen.max_gs_threads = 32;
1871 rdev->config.evergreen.max_stack_entries = 512;
1872 rdev->config.evergreen.sx_num_of_sets = 4;
1873 rdev->config.evergreen.sx_max_export_size = 256;
1874 rdev->config.evergreen.sx_max_export_pos_size = 64;
1875 rdev->config.evergreen.sx_max_export_smx_size = 192;
1876 rdev->config.evergreen.max_hw_contexts = 8;
1877 rdev->config.evergreen.sq_num_cf_insts = 2;
1878
1879 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
1880 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1881 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1882 break;
Alex Deucheradb68fa2011-01-06 21:19:24 -05001883 case CHIP_BARTS:
1884 rdev->config.evergreen.num_ses = 2;
1885 rdev->config.evergreen.max_pipes = 4;
1886 rdev->config.evergreen.max_tile_pipes = 8;
1887 rdev->config.evergreen.max_simds = 7;
1888 rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
1889 rdev->config.evergreen.max_gprs = 256;
1890 rdev->config.evergreen.max_threads = 248;
1891 rdev->config.evergreen.max_gs_threads = 32;
1892 rdev->config.evergreen.max_stack_entries = 512;
1893 rdev->config.evergreen.sx_num_of_sets = 4;
1894 rdev->config.evergreen.sx_max_export_size = 256;
1895 rdev->config.evergreen.sx_max_export_pos_size = 64;
1896 rdev->config.evergreen.sx_max_export_smx_size = 192;
1897 rdev->config.evergreen.max_hw_contexts = 8;
1898 rdev->config.evergreen.sq_num_cf_insts = 2;
1899
1900 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
1901 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1902 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1903 break;
1904 case CHIP_TURKS:
1905 rdev->config.evergreen.num_ses = 1;
1906 rdev->config.evergreen.max_pipes = 4;
1907 rdev->config.evergreen.max_tile_pipes = 4;
1908 rdev->config.evergreen.max_simds = 6;
1909 rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
1910 rdev->config.evergreen.max_gprs = 256;
1911 rdev->config.evergreen.max_threads = 248;
1912 rdev->config.evergreen.max_gs_threads = 32;
1913 rdev->config.evergreen.max_stack_entries = 256;
1914 rdev->config.evergreen.sx_num_of_sets = 4;
1915 rdev->config.evergreen.sx_max_export_size = 256;
1916 rdev->config.evergreen.sx_max_export_pos_size = 64;
1917 rdev->config.evergreen.sx_max_export_smx_size = 192;
1918 rdev->config.evergreen.max_hw_contexts = 8;
1919 rdev->config.evergreen.sq_num_cf_insts = 2;
1920
1921 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
1922 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1923 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1924 break;
1925 case CHIP_CAICOS:
1926 rdev->config.evergreen.num_ses = 1;
1927 rdev->config.evergreen.max_pipes = 4;
1928 rdev->config.evergreen.max_tile_pipes = 2;
1929 rdev->config.evergreen.max_simds = 2;
1930 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
1931 rdev->config.evergreen.max_gprs = 256;
1932 rdev->config.evergreen.max_threads = 192;
1933 rdev->config.evergreen.max_gs_threads = 16;
1934 rdev->config.evergreen.max_stack_entries = 256;
1935 rdev->config.evergreen.sx_num_of_sets = 4;
1936 rdev->config.evergreen.sx_max_export_size = 128;
1937 rdev->config.evergreen.sx_max_export_pos_size = 32;
1938 rdev->config.evergreen.sx_max_export_smx_size = 96;
1939 rdev->config.evergreen.max_hw_contexts = 4;
1940 rdev->config.evergreen.sq_num_cf_insts = 1;
1941
1942 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
1943 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1944 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1945 break;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001946 }
1947
1948 /* Initialize HDP */
1949 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1950 WREG32((0x2c14 + j), 0x00000000);
1951 WREG32((0x2c18 + j), 0x00000000);
1952 WREG32((0x2c1c + j), 0x00000000);
1953 WREG32((0x2c20 + j), 0x00000000);
1954 WREG32((0x2c24 + j), 0x00000000);
1955 }
1956
1957 WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
1958
Alex Deucherd054ac12011-09-01 17:46:15 +00001959 evergreen_fix_pci_max_read_req_size(rdev);
1960
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001961 cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & ~2;
1962
1963 cc_gc_shader_pipe_config |=
1964 INACTIVE_QD_PIPES((EVERGREEN_MAX_PIPES_MASK << rdev->config.evergreen.max_pipes)
1965 & EVERGREEN_MAX_PIPES_MASK);
1966 cc_gc_shader_pipe_config |=
1967 INACTIVE_SIMDS((EVERGREEN_MAX_SIMDS_MASK << rdev->config.evergreen.max_simds)
1968 & EVERGREEN_MAX_SIMDS_MASK);
1969
1970 cc_rb_backend_disable =
1971 BACKEND_DISABLE((EVERGREEN_MAX_BACKENDS_MASK << rdev->config.evergreen.max_backends)
1972 & EVERGREEN_MAX_BACKENDS_MASK);
1973
1974
1975 mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
Alex Deucher05b3ef62012-03-20 17:18:37 -04001976 if ((rdev->family == CHIP_PALM) ||
1977 (rdev->family == CHIP_SUMO) ||
1978 (rdev->family == CHIP_SUMO2))
Alex Deucherd9282fc2011-05-11 03:15:24 -04001979 mc_arb_ramcfg = RREG32(FUS_MC_ARB_RAMCFG);
1980 else
1981 mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001982
1983 switch (rdev->config.evergreen.max_tile_pipes) {
1984 case 1:
1985 default:
1986 gb_addr_config |= NUM_PIPES(0);
1987 break;
1988 case 2:
1989 gb_addr_config |= NUM_PIPES(1);
1990 break;
1991 case 4:
1992 gb_addr_config |= NUM_PIPES(2);
1993 break;
1994 case 8:
1995 gb_addr_config |= NUM_PIPES(3);
1996 break;
1997 }
1998
1999 gb_addr_config |= PIPE_INTERLEAVE_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
2000 gb_addr_config |= BANK_INTERLEAVE_SIZE(0);
2001 gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.evergreen.num_ses - 1);
2002 gb_addr_config |= SHADER_ENGINE_TILE_SIZE(1);
2003 gb_addr_config |= NUM_GPUS(0); /* Hemlock? */
2004 gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
2005
2006 if (((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) > 2)
2007 gb_addr_config |= ROW_SIZE(2);
2008 else
2009 gb_addr_config |= ROW_SIZE((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT);
2010
2011 if (rdev->ddev->pdev->device == 0x689e) {
2012 u32 efuse_straps_4;
2013 u32 efuse_straps_3;
2014 u8 efuse_box_bit_131_124;
2015
2016 WREG32(RCU_IND_INDEX, 0x204);
2017 efuse_straps_4 = RREG32(RCU_IND_DATA);
2018 WREG32(RCU_IND_INDEX, 0x203);
2019 efuse_straps_3 = RREG32(RCU_IND_DATA);
2020 efuse_box_bit_131_124 = (u8)(((efuse_straps_4 & 0xf) << 4) | ((efuse_straps_3 & 0xf0000000) >> 28));
2021
2022 switch(efuse_box_bit_131_124) {
2023 case 0x00:
2024 gb_backend_map = 0x76543210;
2025 break;
2026 case 0x55:
2027 gb_backend_map = 0x77553311;
2028 break;
2029 case 0x56:
2030 gb_backend_map = 0x77553300;
2031 break;
2032 case 0x59:
2033 gb_backend_map = 0x77552211;
2034 break;
2035 case 0x66:
2036 gb_backend_map = 0x77443300;
2037 break;
2038 case 0x99:
2039 gb_backend_map = 0x66552211;
2040 break;
2041 case 0x5a:
2042 gb_backend_map = 0x77552200;
2043 break;
2044 case 0xaa:
2045 gb_backend_map = 0x66442200;
2046 break;
2047 case 0x95:
2048 gb_backend_map = 0x66553311;
2049 break;
2050 default:
2051 DRM_ERROR("bad backend map, using default\n");
2052 gb_backend_map =
2053 evergreen_get_tile_pipe_to_backend_map(rdev,
2054 rdev->config.evergreen.max_tile_pipes,
2055 rdev->config.evergreen.max_backends,
2056 ((EVERGREEN_MAX_BACKENDS_MASK <<
2057 rdev->config.evergreen.max_backends) &
2058 EVERGREEN_MAX_BACKENDS_MASK));
2059 break;
2060 }
2061 } else if (rdev->ddev->pdev->device == 0x68b9) {
2062 u32 efuse_straps_3;
2063 u8 efuse_box_bit_127_124;
2064
2065 WREG32(RCU_IND_INDEX, 0x203);
2066 efuse_straps_3 = RREG32(RCU_IND_DATA);
Alex Deucherd31dba52010-10-11 12:41:32 -04002067 efuse_box_bit_127_124 = (u8)((efuse_straps_3 & 0xF0000000) >> 28);
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002068
2069 switch(efuse_box_bit_127_124) {
2070 case 0x0:
2071 gb_backend_map = 0x00003210;
2072 break;
2073 case 0x5:
2074 case 0x6:
2075 case 0x9:
2076 case 0xa:
2077 gb_backend_map = 0x00003311;
2078 break;
2079 default:
2080 DRM_ERROR("bad backend map, using default\n");
2081 gb_backend_map =
2082 evergreen_get_tile_pipe_to_backend_map(rdev,
2083 rdev->config.evergreen.max_tile_pipes,
2084 rdev->config.evergreen.max_backends,
2085 ((EVERGREEN_MAX_BACKENDS_MASK <<
2086 rdev->config.evergreen.max_backends) &
2087 EVERGREEN_MAX_BACKENDS_MASK));
2088 break;
2089 }
Alex Deucherb741be82010-09-09 19:15:23 -04002090 } else {
2091 switch (rdev->family) {
2092 case CHIP_CYPRESS:
2093 case CHIP_HEMLOCK:
Alex Deucher03f40092011-01-06 21:19:25 -05002094 case CHIP_BARTS:
Alex Deucherb741be82010-09-09 19:15:23 -04002095 gb_backend_map = 0x66442200;
2096 break;
2097 case CHIP_JUNIPER:
Alex Deucher9a4a0b92011-07-11 19:45:32 +00002098 gb_backend_map = 0x00002200;
Alex Deucherb741be82010-09-09 19:15:23 -04002099 break;
2100 default:
2101 gb_backend_map =
2102 evergreen_get_tile_pipe_to_backend_map(rdev,
2103 rdev->config.evergreen.max_tile_pipes,
2104 rdev->config.evergreen.max_backends,
2105 ((EVERGREEN_MAX_BACKENDS_MASK <<
2106 rdev->config.evergreen.max_backends) &
2107 EVERGREEN_MAX_BACKENDS_MASK));
2108 }
2109 }
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002110
Alex Deucher1aa52bd2010-11-17 12:11:03 -05002111 /* setup tiling info dword. gb_addr_config is not adequate since it does
2112 * not have bank info, so create a custom tiling dword.
2113 * bits 3:0 num_pipes
2114 * bits 7:4 num_banks
2115 * bits 11:8 group_size
2116 * bits 15:12 row_size
2117 */
2118 rdev->config.evergreen.tile_config = 0;
2119 switch (rdev->config.evergreen.max_tile_pipes) {
2120 case 1:
2121 default:
2122 rdev->config.evergreen.tile_config |= (0 << 0);
2123 break;
2124 case 2:
2125 rdev->config.evergreen.tile_config |= (1 << 0);
2126 break;
2127 case 4:
2128 rdev->config.evergreen.tile_config |= (2 << 0);
2129 break;
2130 case 8:
2131 rdev->config.evergreen.tile_config |= (3 << 0);
2132 break;
2133 }
Alex Deucherd698a342011-06-23 00:49:29 -04002134 /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
Alex Deucher5bfa4872011-05-20 12:35:22 -04002135 if (rdev->flags & RADEON_IS_IGP)
Alex Deucherd698a342011-06-23 00:49:29 -04002136 rdev->config.evergreen.tile_config |= 1 << 4;
Alex Deucherd8d09be2012-05-31 18:53:36 -04002137 else {
Alex Deucher75a75712012-07-31 11:01:10 -04002138 switch ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) {
2139 case 0: /* four banks */
Alex Deucherd8d09be2012-05-31 18:53:36 -04002140 rdev->config.evergreen.tile_config |= 0 << 4;
Alex Deucher75a75712012-07-31 11:01:10 -04002141 break;
2142 case 1: /* eight banks */
2143 rdev->config.evergreen.tile_config |= 1 << 4;
2144 break;
2145 case 2: /* sixteen banks */
2146 default:
2147 rdev->config.evergreen.tile_config |= 2 << 4;
2148 break;
2149 }
Alex Deucherd8d09be2012-05-31 18:53:36 -04002150 }
Alex Deucher1aa52bd2010-11-17 12:11:03 -05002151 rdev->config.evergreen.tile_config |=
2152 ((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT) << 8;
2153 rdev->config.evergreen.tile_config |=
2154 ((gb_addr_config & 0x30000000) >> 28) << 12;
2155
Alex Deuchere55b9422011-07-15 19:53:52 +00002156 rdev->config.evergreen.backend_map = gb_backend_map;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002157 WREG32(GB_BACKEND_MAP, gb_backend_map);
2158 WREG32(GB_ADDR_CONFIG, gb_addr_config);
2159 WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
2160 WREG32(HDP_ADDR_CONFIG, gb_addr_config);
2161
2162 num_shader_engines = ((RREG32(GB_ADDR_CONFIG) & NUM_SHADER_ENGINES(3)) >> 12) + 1;
2163 grbm_gfx_index = INSTANCE_BROADCAST_WRITES;
2164
2165 for (i = 0; i < rdev->config.evergreen.num_ses; i++) {
2166 u32 rb = cc_rb_backend_disable | (0xf0 << 16);
2167 u32 sp = cc_gc_shader_pipe_config;
2168 u32 gfx = grbm_gfx_index | SE_INDEX(i);
2169
2170 if (i == num_shader_engines) {
2171 rb |= BACKEND_DISABLE(EVERGREEN_MAX_BACKENDS_MASK);
2172 sp |= INACTIVE_SIMDS(EVERGREEN_MAX_SIMDS_MASK);
2173 }
2174
2175 WREG32(GRBM_GFX_INDEX, gfx);
2176 WREG32(RLC_GFX_INDEX, gfx);
2177
2178 WREG32(CC_RB_BACKEND_DISABLE, rb);
2179 WREG32(CC_SYS_RB_BACKEND_DISABLE, rb);
2180 WREG32(GC_USER_RB_BACKEND_DISABLE, rb);
2181 WREG32(CC_GC_SHADER_PIPE_CONFIG, sp);
Jerome Glisse888e4b92012-05-31 19:00:24 -04002182 }
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002183
Jerome Glisse888e4b92012-05-31 19:00:24 -04002184 grbm_gfx_index = INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002185 WREG32(GRBM_GFX_INDEX, grbm_gfx_index);
2186 WREG32(RLC_GFX_INDEX, grbm_gfx_index);
2187
2188 WREG32(CGTS_SYS_TCC_DISABLE, 0);
2189 WREG32(CGTS_TCC_DISABLE, 0);
2190 WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
2191 WREG32(CGTS_USER_TCC_DISABLE, 0);
2192
2193 /* set HW defaults for 3D engine */
2194 WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
2195 ROQ_IB2_START(0x2b)));
2196
2197 WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
2198
2199 WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
2200 SYNC_GRADIENT |
2201 SYNC_WALKER |
2202 SYNC_ALIGNER));
2203
2204 sx_debug_1 = RREG32(SX_DEBUG_1);
2205 sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
2206 WREG32(SX_DEBUG_1, sx_debug_1);
2207
2208
2209 smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
2210 smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
2211 smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
2212 WREG32(SMX_DC_CTL0, smx_dc_ctl0);
2213
Alex Deucher789ed2a2012-06-14 22:06:36 +02002214 if (rdev->family <= CHIP_SUMO2)
2215 WREG32(SMX_SAR_CTL0, 0x00010000);
2216
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002217 WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
2218 POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
2219 SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
2220
2221 WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
2222 SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
2223 SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
2224
2225 WREG32(VGT_NUM_INSTANCES, 1);
2226 WREG32(SPI_CONFIG_CNTL, 0);
2227 WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
2228 WREG32(CP_PERFMON_CNTL, 0);
2229
2230 WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
2231 FETCH_FIFO_HIWATER(0x4) |
2232 DONE_FIFO_HIWATER(0xe0) |
2233 ALU_UPDATE_FIFO_HIWATER(0x8)));
2234
2235 sq_config = RREG32(SQ_CONFIG);
2236 sq_config &= ~(PS_PRIO(3) |
2237 VS_PRIO(3) |
2238 GS_PRIO(3) |
2239 ES_PRIO(3));
2240 sq_config |= (VC_ENABLE |
2241 EXPORT_SRC_C |
2242 PS_PRIO(0) |
2243 VS_PRIO(1) |
2244 GS_PRIO(2) |
2245 ES_PRIO(3));
2246
Alex Deucherd5e455e2010-11-22 17:56:29 -05002247 switch (rdev->family) {
2248 case CHIP_CEDAR:
2249 case CHIP_PALM:
Alex Deucherd5c5a722011-05-31 15:42:48 -04002250 case CHIP_SUMO:
2251 case CHIP_SUMO2:
Alex Deucheradb68fa2011-01-06 21:19:24 -05002252 case CHIP_CAICOS:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002253 /* no vertex cache */
2254 sq_config &= ~VC_ENABLE;
Alex Deucherd5e455e2010-11-22 17:56:29 -05002255 break;
2256 default:
2257 break;
2258 }
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002259
2260 sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
2261
2262 sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
2263 sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
2264 sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
2265 sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
2266 sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
2267 sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
2268 sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
2269
Alex Deucherd5e455e2010-11-22 17:56:29 -05002270 switch (rdev->family) {
2271 case CHIP_CEDAR:
2272 case CHIP_PALM:
Alex Deucherd5c5a722011-05-31 15:42:48 -04002273 case CHIP_SUMO:
2274 case CHIP_SUMO2:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002275 ps_thread_count = 96;
Alex Deucherd5e455e2010-11-22 17:56:29 -05002276 break;
2277 default:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002278 ps_thread_count = 128;
Alex Deucherd5e455e2010-11-22 17:56:29 -05002279 break;
2280 }
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002281
2282 sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
Alex Deucherf96b35c2010-06-16 12:24:07 -04002283 sq_thread_resource_mgmt |= NUM_VS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
2284 sq_thread_resource_mgmt |= NUM_GS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
2285 sq_thread_resource_mgmt |= NUM_ES_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
2286 sq_thread_resource_mgmt_2 = NUM_HS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
2287 sq_thread_resource_mgmt_2 |= NUM_LS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002288
2289 sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2290 sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2291 sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2292 sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2293 sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2294 sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2295
2296 WREG32(SQ_CONFIG, sq_config);
2297 WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
2298 WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
2299 WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
2300 WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
2301 WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
2302 WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
2303 WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
2304 WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
2305 WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
2306 WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
2307
2308 WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
2309 FORCE_EOV_MAX_REZ_CNT(255)));
2310
Alex Deucherd5e455e2010-11-22 17:56:29 -05002311 switch (rdev->family) {
2312 case CHIP_CEDAR:
2313 case CHIP_PALM:
Alex Deucherd5c5a722011-05-31 15:42:48 -04002314 case CHIP_SUMO:
2315 case CHIP_SUMO2:
Alex Deucheradb68fa2011-01-06 21:19:24 -05002316 case CHIP_CAICOS:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002317 vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
Alex Deucherd5e455e2010-11-22 17:56:29 -05002318 break;
2319 default:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002320 vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
Alex Deucherd5e455e2010-11-22 17:56:29 -05002321 break;
2322 }
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002323 vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
2324 WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
2325
2326 WREG32(VGT_GS_VERTEX_REUSE, 16);
Alex Deucher12920592011-02-02 12:37:40 -05002327 WREG32(PA_SU_LINE_STIPPLE_VALUE, 0);
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002328 WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
2329
Alex Deucher60a4a3e2010-06-29 17:03:35 -04002330 WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
2331 WREG32(VGT_OUT_DEALLOC_CNTL, 16);
2332
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002333 WREG32(CB_PERF_CTR0_SEL_0, 0);
2334 WREG32(CB_PERF_CTR0_SEL_1, 0);
2335 WREG32(CB_PERF_CTR1_SEL_0, 0);
2336 WREG32(CB_PERF_CTR1_SEL_1, 0);
2337 WREG32(CB_PERF_CTR2_SEL_0, 0);
2338 WREG32(CB_PERF_CTR2_SEL_1, 0);
2339 WREG32(CB_PERF_CTR3_SEL_0, 0);
2340 WREG32(CB_PERF_CTR3_SEL_1, 0);
2341
Alex Deucher60a4a3e2010-06-29 17:03:35 -04002342 /* clear render buffer base addresses */
2343 WREG32(CB_COLOR0_BASE, 0);
2344 WREG32(CB_COLOR1_BASE, 0);
2345 WREG32(CB_COLOR2_BASE, 0);
2346 WREG32(CB_COLOR3_BASE, 0);
2347 WREG32(CB_COLOR4_BASE, 0);
2348 WREG32(CB_COLOR5_BASE, 0);
2349 WREG32(CB_COLOR6_BASE, 0);
2350 WREG32(CB_COLOR7_BASE, 0);
2351 WREG32(CB_COLOR8_BASE, 0);
2352 WREG32(CB_COLOR9_BASE, 0);
2353 WREG32(CB_COLOR10_BASE, 0);
2354 WREG32(CB_COLOR11_BASE, 0);
2355
2356 /* set the shader const cache sizes to 0 */
2357 for (i = SQ_ALU_CONST_BUFFER_SIZE_PS_0; i < 0x28200; i += 4)
2358 WREG32(i, 0);
2359 for (i = SQ_ALU_CONST_BUFFER_SIZE_HS_0; i < 0x29000; i += 4)
2360 WREG32(i, 0);
2361
Alex Deucherf25a5c62011-05-19 11:07:57 -04002362 tmp = RREG32(HDP_MISC_CNTL);
2363 tmp |= HDP_FLUSH_INVALIDATE_CACHE;
2364 WREG32(HDP_MISC_CNTL, tmp);
2365
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002366 hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
2367 WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
2368
2369 WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
2370
2371 udelay(50);
2372
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002373}
2374
2375int evergreen_mc_init(struct radeon_device *rdev)
2376{
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002377 u32 tmp;
2378 int chansize, numchan;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002379
2380 /* Get VRAM informations */
2381 rdev->mc.vram_is_ddr = true;
Alex Deucher05b3ef62012-03-20 17:18:37 -04002382 if ((rdev->family == CHIP_PALM) ||
2383 (rdev->family == CHIP_SUMO) ||
2384 (rdev->family == CHIP_SUMO2))
Alex Deucher82084412011-07-01 13:18:28 -04002385 tmp = RREG32(FUS_MC_ARB_RAMCFG);
2386 else
2387 tmp = RREG32(MC_ARB_RAMCFG);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002388 if (tmp & CHANSIZE_OVERRIDE) {
2389 chansize = 16;
2390 } else if (tmp & CHANSIZE_MASK) {
2391 chansize = 64;
2392 } else {
2393 chansize = 32;
2394 }
2395 tmp = RREG32(MC_SHARED_CHMAP);
2396 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
2397 case 0:
2398 default:
2399 numchan = 1;
2400 break;
2401 case 1:
2402 numchan = 2;
2403 break;
2404 case 2:
2405 numchan = 4;
2406 break;
2407 case 3:
2408 numchan = 8;
2409 break;
2410 }
2411 rdev->mc.vram_width = numchan * chansize;
2412 /* Could aper size report 0 ? */
Jordan Crouse01d73a62010-05-27 13:40:24 -06002413 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
2414 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002415 /* Setup GPU memory space */
Alex Deucher05b3ef62012-03-20 17:18:37 -04002416 if ((rdev->family == CHIP_PALM) ||
2417 (rdev->family == CHIP_SUMO) ||
2418 (rdev->family == CHIP_SUMO2)) {
Alex Deucher6eb18f82010-11-22 17:56:27 -05002419 /* size in bytes on fusion */
2420 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
2421 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
2422 } else {
Alex Deucher05b3ef62012-03-20 17:18:37 -04002423 /* size in MB on evergreen/cayman/tn */
Alex Deucher6eb18f82010-11-22 17:56:27 -05002424 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
2425 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
2426 }
Jerome Glisse51e5fcd2010-02-19 14:33:54 +00002427 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Alex Deucher0ef0c1f2010-11-22 17:56:26 -05002428 r700_vram_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -04002429 radeon_update_bandwidth_info(rdev);
2430
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002431 return 0;
2432}
Jerome Glissed594e462010-02-17 21:54:29 +00002433
Christian Könige32eb502011-10-23 12:56:27 +02002434bool evergreen_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse225758d2010-03-09 14:45:10 +00002435{
Alex Deucher17db7042010-12-21 16:05:39 -05002436 u32 srbm_status;
2437 u32 grbm_status;
2438 u32 grbm_status_se0, grbm_status_se1;
2439 struct r100_gpu_lockup *lockup = &rdev->config.evergreen.lockup;
2440 int r;
2441
2442 srbm_status = RREG32(SRBM_STATUS);
2443 grbm_status = RREG32(GRBM_STATUS);
2444 grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
2445 grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
2446 if (!(grbm_status & GUI_ACTIVE)) {
Christian Könige32eb502011-10-23 12:56:27 +02002447 r100_gpu_lockup_update(lockup, ring);
Alex Deucher17db7042010-12-21 16:05:39 -05002448 return false;
2449 }
2450 /* force CP activities */
Christian Könige32eb502011-10-23 12:56:27 +02002451 r = radeon_ring_lock(rdev, ring, 2);
Alex Deucher17db7042010-12-21 16:05:39 -05002452 if (!r) {
2453 /* PACKET2 NOP */
Christian Könige32eb502011-10-23 12:56:27 +02002454 radeon_ring_write(ring, 0x80000000);
2455 radeon_ring_write(ring, 0x80000000);
2456 radeon_ring_unlock_commit(rdev, ring);
Alex Deucher17db7042010-12-21 16:05:39 -05002457 }
Christian Könige32eb502011-10-23 12:56:27 +02002458 ring->rptr = RREG32(CP_RB_RPTR);
2459 return r100_gpu_cp_is_lockup(rdev, lockup, ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00002460}
2461
Alex Deucher747943e2010-03-24 13:26:36 -04002462static int evergreen_gpu_soft_reset(struct radeon_device *rdev)
2463{
2464 struct evergreen_mc_save save;
Alex Deucher747943e2010-03-24 13:26:36 -04002465 u32 grbm_reset = 0;
2466
Alex Deucher8d96fe92011-01-21 15:38:22 +00002467 if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
2468 return 0;
2469
Alex Deucher747943e2010-03-24 13:26:36 -04002470 dev_info(rdev->dev, "GPU softreset \n");
2471 dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
2472 RREG32(GRBM_STATUS));
2473 dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
2474 RREG32(GRBM_STATUS_SE0));
2475 dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
2476 RREG32(GRBM_STATUS_SE1));
2477 dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
2478 RREG32(SRBM_STATUS));
2479 evergreen_mc_stop(rdev, &save);
2480 if (evergreen_mc_wait_for_idle(rdev)) {
2481 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
2482 }
2483 /* Disable CP parsing/prefetching */
2484 WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
2485
2486 /* reset all the gfx blocks */
2487 grbm_reset = (SOFT_RESET_CP |
2488 SOFT_RESET_CB |
2489 SOFT_RESET_DB |
2490 SOFT_RESET_PA |
2491 SOFT_RESET_SC |
2492 SOFT_RESET_SPI |
2493 SOFT_RESET_SH |
2494 SOFT_RESET_SX |
2495 SOFT_RESET_TC |
2496 SOFT_RESET_TA |
2497 SOFT_RESET_VC |
2498 SOFT_RESET_VGT);
2499
2500 dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
2501 WREG32(GRBM_SOFT_RESET, grbm_reset);
2502 (void)RREG32(GRBM_SOFT_RESET);
2503 udelay(50);
2504 WREG32(GRBM_SOFT_RESET, 0);
2505 (void)RREG32(GRBM_SOFT_RESET);
Alex Deucher747943e2010-03-24 13:26:36 -04002506 /* Wait a little for things to settle down */
2507 udelay(50);
2508 dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
2509 RREG32(GRBM_STATUS));
2510 dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
2511 RREG32(GRBM_STATUS_SE0));
2512 dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
2513 RREG32(GRBM_STATUS_SE1));
2514 dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
2515 RREG32(SRBM_STATUS));
Alex Deucher747943e2010-03-24 13:26:36 -04002516 evergreen_mc_resume(rdev, &save);
2517 return 0;
2518}
2519
Jerome Glissea2d07b72010-03-09 14:45:11 +00002520int evergreen_asic_reset(struct radeon_device *rdev)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002521{
Alex Deucher747943e2010-03-24 13:26:36 -04002522 return evergreen_gpu_soft_reset(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002523}
2524
Alex Deucher45f9a392010-03-24 13:55:51 -04002525/* Interrupts */
2526
2527u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
2528{
2529 switch (crtc) {
2530 case 0:
2531 return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC0_REGISTER_OFFSET);
2532 case 1:
2533 return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC1_REGISTER_OFFSET);
2534 case 2:
2535 return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC2_REGISTER_OFFSET);
2536 case 3:
2537 return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC3_REGISTER_OFFSET);
2538 case 4:
2539 return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC4_REGISTER_OFFSET);
2540 case 5:
2541 return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC5_REGISTER_OFFSET);
2542 default:
2543 return 0;
2544 }
2545}
2546
2547void evergreen_disable_interrupt_state(struct radeon_device *rdev)
2548{
2549 u32 tmp;
2550
Alex Deucher1b370782011-11-17 20:13:28 -05002551 if (rdev->family >= CHIP_CAYMAN) {
2552 cayman_cp_int_cntl_setup(rdev, 0,
2553 CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
2554 cayman_cp_int_cntl_setup(rdev, 1, 0);
2555 cayman_cp_int_cntl_setup(rdev, 2, 0);
2556 } else
2557 WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
Alex Deucher45f9a392010-03-24 13:55:51 -04002558 WREG32(GRBM_INT_CNTL, 0);
2559 WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
2560 WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04002561 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05002562 WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
2563 WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04002564 }
2565 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05002566 WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
2567 WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
2568 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002569
2570 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
2571 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04002572 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05002573 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
2574 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04002575 }
2576 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05002577 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
2578 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
2579 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002580
Alex Deucher05b3ef62012-03-20 17:18:37 -04002581 /* only one DAC on DCE6 */
2582 if (!ASIC_IS_DCE6(rdev))
2583 WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
Alex Deucher45f9a392010-03-24 13:55:51 -04002584 WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
2585
2586 tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2587 WREG32(DC_HPD1_INT_CONTROL, tmp);
2588 tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2589 WREG32(DC_HPD2_INT_CONTROL, tmp);
2590 tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2591 WREG32(DC_HPD3_INT_CONTROL, tmp);
2592 tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2593 WREG32(DC_HPD4_INT_CONTROL, tmp);
2594 tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2595 WREG32(DC_HPD5_INT_CONTROL, tmp);
2596 tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2597 WREG32(DC_HPD6_INT_CONTROL, tmp);
2598
2599}
2600
2601int evergreen_irq_set(struct radeon_device *rdev)
2602{
2603 u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
Alex Deucher1b370782011-11-17 20:13:28 -05002604 u32 cp_int_cntl1 = 0, cp_int_cntl2 = 0;
Alex Deucher45f9a392010-03-24 13:55:51 -04002605 u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
2606 u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
Alex Deucher2031f772010-04-22 12:52:11 -04002607 u32 grbm_int_cntl = 0;
Alex Deucher6f34be52010-11-21 10:59:01 -05002608 u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
Alex Deucher45f9a392010-03-24 13:55:51 -04002609
2610 if (!rdev->irq.installed) {
Joe Perchesfce7d612010-10-30 21:08:30 +00002611 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
Alex Deucher45f9a392010-03-24 13:55:51 -04002612 return -EINVAL;
2613 }
2614 /* don't enable anything if the ih is disabled */
2615 if (!rdev->ih.enabled) {
2616 r600_disable_interrupts(rdev);
2617 /* force the active interrupt state to all disabled */
2618 evergreen_disable_interrupt_state(rdev);
2619 return 0;
2620 }
2621
2622 hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
2623 hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
2624 hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
2625 hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
2626 hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
2627 hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
2628
Alex Deucher1b370782011-11-17 20:13:28 -05002629 if (rdev->family >= CHIP_CAYMAN) {
2630 /* enable CP interrupts on all rings */
2631 if (rdev->irq.sw_int[RADEON_RING_TYPE_GFX_INDEX]) {
2632 DRM_DEBUG("evergreen_irq_set: sw int gfx\n");
2633 cp_int_cntl |= TIME_STAMP_INT_ENABLE;
2634 }
2635 if (rdev->irq.sw_int[CAYMAN_RING_TYPE_CP1_INDEX]) {
2636 DRM_DEBUG("evergreen_irq_set: sw int cp1\n");
2637 cp_int_cntl1 |= TIME_STAMP_INT_ENABLE;
2638 }
2639 if (rdev->irq.sw_int[CAYMAN_RING_TYPE_CP2_INDEX]) {
2640 DRM_DEBUG("evergreen_irq_set: sw int cp2\n");
2641 cp_int_cntl2 |= TIME_STAMP_INT_ENABLE;
2642 }
2643 } else {
2644 if (rdev->irq.sw_int[RADEON_RING_TYPE_GFX_INDEX]) {
2645 DRM_DEBUG("evergreen_irq_set: sw int gfx\n");
2646 cp_int_cntl |= RB_INT_ENABLE;
2647 cp_int_cntl |= TIME_STAMP_INT_ENABLE;
2648 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002649 }
Alex Deucher1b370782011-11-17 20:13:28 -05002650
Alex Deucher6f34be52010-11-21 10:59:01 -05002651 if (rdev->irq.crtc_vblank_int[0] ||
2652 rdev->irq.pflip[0]) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002653 DRM_DEBUG("evergreen_irq_set: vblank 0\n");
2654 crtc1 |= VBLANK_INT_MASK;
2655 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002656 if (rdev->irq.crtc_vblank_int[1] ||
2657 rdev->irq.pflip[1]) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002658 DRM_DEBUG("evergreen_irq_set: vblank 1\n");
2659 crtc2 |= VBLANK_INT_MASK;
2660 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002661 if (rdev->irq.crtc_vblank_int[2] ||
2662 rdev->irq.pflip[2]) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002663 DRM_DEBUG("evergreen_irq_set: vblank 2\n");
2664 crtc3 |= VBLANK_INT_MASK;
2665 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002666 if (rdev->irq.crtc_vblank_int[3] ||
2667 rdev->irq.pflip[3]) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002668 DRM_DEBUG("evergreen_irq_set: vblank 3\n");
2669 crtc4 |= VBLANK_INT_MASK;
2670 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002671 if (rdev->irq.crtc_vblank_int[4] ||
2672 rdev->irq.pflip[4]) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002673 DRM_DEBUG("evergreen_irq_set: vblank 4\n");
2674 crtc5 |= VBLANK_INT_MASK;
2675 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002676 if (rdev->irq.crtc_vblank_int[5] ||
2677 rdev->irq.pflip[5]) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002678 DRM_DEBUG("evergreen_irq_set: vblank 5\n");
2679 crtc6 |= VBLANK_INT_MASK;
2680 }
2681 if (rdev->irq.hpd[0]) {
2682 DRM_DEBUG("evergreen_irq_set: hpd 1\n");
2683 hpd1 |= DC_HPDx_INT_EN;
2684 }
2685 if (rdev->irq.hpd[1]) {
2686 DRM_DEBUG("evergreen_irq_set: hpd 2\n");
2687 hpd2 |= DC_HPDx_INT_EN;
2688 }
2689 if (rdev->irq.hpd[2]) {
2690 DRM_DEBUG("evergreen_irq_set: hpd 3\n");
2691 hpd3 |= DC_HPDx_INT_EN;
2692 }
2693 if (rdev->irq.hpd[3]) {
2694 DRM_DEBUG("evergreen_irq_set: hpd 4\n");
2695 hpd4 |= DC_HPDx_INT_EN;
2696 }
2697 if (rdev->irq.hpd[4]) {
2698 DRM_DEBUG("evergreen_irq_set: hpd 5\n");
2699 hpd5 |= DC_HPDx_INT_EN;
2700 }
2701 if (rdev->irq.hpd[5]) {
2702 DRM_DEBUG("evergreen_irq_set: hpd 6\n");
2703 hpd6 |= DC_HPDx_INT_EN;
2704 }
Alex Deucher2031f772010-04-22 12:52:11 -04002705 if (rdev->irq.gui_idle) {
2706 DRM_DEBUG("gui idle\n");
2707 grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
2708 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002709
Alex Deucher1b370782011-11-17 20:13:28 -05002710 if (rdev->family >= CHIP_CAYMAN) {
2711 cayman_cp_int_cntl_setup(rdev, 0, cp_int_cntl);
2712 cayman_cp_int_cntl_setup(rdev, 1, cp_int_cntl1);
2713 cayman_cp_int_cntl_setup(rdev, 2, cp_int_cntl2);
2714 } else
2715 WREG32(CP_INT_CNTL, cp_int_cntl);
Alex Deucher2031f772010-04-22 12:52:11 -04002716 WREG32(GRBM_INT_CNTL, grbm_int_cntl);
Alex Deucher45f9a392010-03-24 13:55:51 -04002717
2718 WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
2719 WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
Alex Deucherb7eff392011-07-08 11:44:56 -04002720 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05002721 WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
2722 WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
Alex Deucherb7eff392011-07-08 11:44:56 -04002723 }
2724 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05002725 WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
2726 WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
2727 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002728
Alex Deucher6f34be52010-11-21 10:59:01 -05002729 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
2730 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
Alex Deucherb7eff392011-07-08 11:44:56 -04002731 if (rdev->num_crtc >= 4) {
2732 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
2733 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
2734 }
2735 if (rdev->num_crtc >= 6) {
2736 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
2737 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
2738 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002739
Alex Deucher45f9a392010-03-24 13:55:51 -04002740 WREG32(DC_HPD1_INT_CONTROL, hpd1);
2741 WREG32(DC_HPD2_INT_CONTROL, hpd2);
2742 WREG32(DC_HPD3_INT_CONTROL, hpd3);
2743 WREG32(DC_HPD4_INT_CONTROL, hpd4);
2744 WREG32(DC_HPD5_INT_CONTROL, hpd5);
2745 WREG32(DC_HPD6_INT_CONTROL, hpd6);
2746
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002747 return 0;
2748}
2749
Andi Kleencbdd4502011-10-13 16:08:46 -07002750static void evergreen_irq_ack(struct radeon_device *rdev)
Alex Deucher45f9a392010-03-24 13:55:51 -04002751{
2752 u32 tmp;
2753
Alex Deucher6f34be52010-11-21 10:59:01 -05002754 rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
2755 rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
2756 rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
2757 rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
2758 rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
2759 rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
2760 rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
2761 rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
Alex Deucherb7eff392011-07-08 11:44:56 -04002762 if (rdev->num_crtc >= 4) {
2763 rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
2764 rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
2765 }
2766 if (rdev->num_crtc >= 6) {
2767 rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
2768 rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
2769 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002770
Alex Deucher6f34be52010-11-21 10:59:01 -05002771 if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
2772 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
2773 if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
2774 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
Alex Deucher6f34be52010-11-21 10:59:01 -05002775 if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
Alex Deucher45f9a392010-03-24 13:55:51 -04002776 WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05002777 if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
Alex Deucher45f9a392010-03-24 13:55:51 -04002778 WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05002779 if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
Alex Deucher45f9a392010-03-24 13:55:51 -04002780 WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05002781 if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
Alex Deucher45f9a392010-03-24 13:55:51 -04002782 WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
2783
Alex Deucherb7eff392011-07-08 11:44:56 -04002784 if (rdev->num_crtc >= 4) {
2785 if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
2786 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
2787 if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
2788 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
2789 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
2790 WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
2791 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
2792 WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
2793 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
2794 WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
2795 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
2796 WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
2797 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002798
Alex Deucherb7eff392011-07-08 11:44:56 -04002799 if (rdev->num_crtc >= 6) {
2800 if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
2801 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
2802 if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
2803 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
2804 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
2805 WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
2806 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
2807 WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
2808 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
2809 WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
2810 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
2811 WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
2812 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002813
Alex Deucher6f34be52010-11-21 10:59:01 -05002814 if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002815 tmp = RREG32(DC_HPD1_INT_CONTROL);
2816 tmp |= DC_HPDx_INT_ACK;
2817 WREG32(DC_HPD1_INT_CONTROL, tmp);
2818 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002819 if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002820 tmp = RREG32(DC_HPD2_INT_CONTROL);
2821 tmp |= DC_HPDx_INT_ACK;
2822 WREG32(DC_HPD2_INT_CONTROL, tmp);
2823 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002824 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002825 tmp = RREG32(DC_HPD3_INT_CONTROL);
2826 tmp |= DC_HPDx_INT_ACK;
2827 WREG32(DC_HPD3_INT_CONTROL, tmp);
2828 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002829 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002830 tmp = RREG32(DC_HPD4_INT_CONTROL);
2831 tmp |= DC_HPDx_INT_ACK;
2832 WREG32(DC_HPD4_INT_CONTROL, tmp);
2833 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002834 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002835 tmp = RREG32(DC_HPD5_INT_CONTROL);
2836 tmp |= DC_HPDx_INT_ACK;
2837 WREG32(DC_HPD5_INT_CONTROL, tmp);
2838 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002839 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002840 tmp = RREG32(DC_HPD5_INT_CONTROL);
2841 tmp |= DC_HPDx_INT_ACK;
2842 WREG32(DC_HPD6_INT_CONTROL, tmp);
2843 }
2844}
2845
2846void evergreen_irq_disable(struct radeon_device *rdev)
2847{
Alex Deucher45f9a392010-03-24 13:55:51 -04002848 r600_disable_interrupts(rdev);
2849 /* Wait and acknowledge irq */
2850 mdelay(1);
Alex Deucher6f34be52010-11-21 10:59:01 -05002851 evergreen_irq_ack(rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -04002852 evergreen_disable_interrupt_state(rdev);
2853}
2854
Alex Deucher755d8192011-03-02 20:07:34 -05002855void evergreen_irq_suspend(struct radeon_device *rdev)
Alex Deucher45f9a392010-03-24 13:55:51 -04002856{
2857 evergreen_irq_disable(rdev);
2858 r600_rlc_stop(rdev);
2859}
2860
Andi Kleencbdd4502011-10-13 16:08:46 -07002861static u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
Alex Deucher45f9a392010-03-24 13:55:51 -04002862{
2863 u32 wptr, tmp;
2864
Alex Deucher724c80e2010-08-27 18:25:25 -04002865 if (rdev->wb.enabled)
Cédric Cano204ae242011-04-19 11:07:13 -04002866 wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
Alex Deucher724c80e2010-08-27 18:25:25 -04002867 else
2868 wptr = RREG32(IH_RB_WPTR);
Alex Deucher45f9a392010-03-24 13:55:51 -04002869
2870 if (wptr & RB_OVERFLOW) {
2871 /* When a ring buffer overflow happen start parsing interrupt
2872 * from the last not overwritten vector (wptr + 16). Hopefully
2873 * this should allow us to catchup.
2874 */
2875 dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
2876 wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
2877 rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
2878 tmp = RREG32(IH_RB_CNTL);
2879 tmp |= IH_WPTR_OVERFLOW_CLEAR;
2880 WREG32(IH_RB_CNTL, tmp);
2881 }
2882 return (wptr & rdev->ih.ptr_mask);
2883}
2884
2885int evergreen_irq_process(struct radeon_device *rdev)
2886{
Dave Airlie682f1a52011-06-18 03:59:51 +00002887 u32 wptr;
2888 u32 rptr;
Alex Deucher45f9a392010-03-24 13:55:51 -04002889 u32 src_id, src_data;
2890 u32 ring_index;
Alex Deucher45f9a392010-03-24 13:55:51 -04002891 unsigned long flags;
2892 bool queue_hotplug = false;
2893
Dave Airlie682f1a52011-06-18 03:59:51 +00002894 if (!rdev->ih.enabled || rdev->shutdown)
Alex Deucher45f9a392010-03-24 13:55:51 -04002895 return IRQ_NONE;
2896
Dave Airlie682f1a52011-06-18 03:59:51 +00002897 wptr = evergreen_get_ih_wptr(rdev);
2898 rptr = rdev->ih.rptr;
2899 DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
Alex Deucher45f9a392010-03-24 13:55:51 -04002900
Dave Airlie682f1a52011-06-18 03:59:51 +00002901 spin_lock_irqsave(&rdev->ih.lock, flags);
Alex Deucher45f9a392010-03-24 13:55:51 -04002902 if (rptr == wptr) {
2903 spin_unlock_irqrestore(&rdev->ih.lock, flags);
2904 return IRQ_NONE;
2905 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002906restart_ih:
Benjamin Herrenschmidt964f6642011-07-13 16:28:19 +10002907 /* Order reading of wptr vs. reading of IH ring data */
2908 rmb();
2909
Alex Deucher45f9a392010-03-24 13:55:51 -04002910 /* display interrupts */
Alex Deucher6f34be52010-11-21 10:59:01 -05002911 evergreen_irq_ack(rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -04002912
2913 rdev->ih.wptr = wptr;
2914 while (rptr != wptr) {
2915 /* wptr/rptr are in bytes! */
2916 ring_index = rptr / 4;
Alex Deucher0f234f52011-02-13 19:06:33 -05002917 src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
2918 src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
Alex Deucher45f9a392010-03-24 13:55:51 -04002919
2920 switch (src_id) {
2921 case 1: /* D1 vblank/vline */
2922 switch (src_data) {
2923 case 0: /* D1 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05002924 if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05002925 if (rdev->irq.crtc_vblank_int[0]) {
2926 drm_handle_vblank(rdev->ddev, 0);
2927 rdev->pm.vblank_sync = true;
2928 wake_up(&rdev->irq.vblank_queue);
2929 }
Mario Kleiner3e4ea742010-11-21 10:59:02 -05002930 if (rdev->irq.pflip[0])
2931 radeon_crtc_handle_flip(rdev, 0);
Alex Deucher6f34be52010-11-21 10:59:01 -05002932 rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002933 DRM_DEBUG("IH: D1 vblank\n");
2934 }
2935 break;
2936 case 1: /* D1 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05002937 if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
2938 rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002939 DRM_DEBUG("IH: D1 vline\n");
2940 }
2941 break;
2942 default:
2943 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2944 break;
2945 }
2946 break;
2947 case 2: /* D2 vblank/vline */
2948 switch (src_data) {
2949 case 0: /* D2 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05002950 if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05002951 if (rdev->irq.crtc_vblank_int[1]) {
2952 drm_handle_vblank(rdev->ddev, 1);
2953 rdev->pm.vblank_sync = true;
2954 wake_up(&rdev->irq.vblank_queue);
2955 }
Mario Kleiner3e4ea742010-11-21 10:59:02 -05002956 if (rdev->irq.pflip[1])
2957 radeon_crtc_handle_flip(rdev, 1);
Alex Deucher6f34be52010-11-21 10:59:01 -05002958 rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002959 DRM_DEBUG("IH: D2 vblank\n");
2960 }
2961 break;
2962 case 1: /* D2 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05002963 if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
2964 rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002965 DRM_DEBUG("IH: D2 vline\n");
2966 }
2967 break;
2968 default:
2969 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2970 break;
2971 }
2972 break;
2973 case 3: /* D3 vblank/vline */
2974 switch (src_data) {
2975 case 0: /* D3 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05002976 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
2977 if (rdev->irq.crtc_vblank_int[2]) {
2978 drm_handle_vblank(rdev->ddev, 2);
2979 rdev->pm.vblank_sync = true;
2980 wake_up(&rdev->irq.vblank_queue);
2981 }
2982 if (rdev->irq.pflip[2])
2983 radeon_crtc_handle_flip(rdev, 2);
2984 rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002985 DRM_DEBUG("IH: D3 vblank\n");
2986 }
2987 break;
2988 case 1: /* D3 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05002989 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
2990 rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002991 DRM_DEBUG("IH: D3 vline\n");
2992 }
2993 break;
2994 default:
2995 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2996 break;
2997 }
2998 break;
2999 case 4: /* D4 vblank/vline */
3000 switch (src_data) {
3001 case 0: /* D4 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05003002 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
3003 if (rdev->irq.crtc_vblank_int[3]) {
3004 drm_handle_vblank(rdev->ddev, 3);
3005 rdev->pm.vblank_sync = true;
3006 wake_up(&rdev->irq.vblank_queue);
3007 }
3008 if (rdev->irq.pflip[3])
3009 radeon_crtc_handle_flip(rdev, 3);
3010 rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04003011 DRM_DEBUG("IH: D4 vblank\n");
3012 }
3013 break;
3014 case 1: /* D4 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05003015 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
3016 rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04003017 DRM_DEBUG("IH: D4 vline\n");
3018 }
3019 break;
3020 default:
3021 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
3022 break;
3023 }
3024 break;
3025 case 5: /* D5 vblank/vline */
3026 switch (src_data) {
3027 case 0: /* D5 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05003028 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
3029 if (rdev->irq.crtc_vblank_int[4]) {
3030 drm_handle_vblank(rdev->ddev, 4);
3031 rdev->pm.vblank_sync = true;
3032 wake_up(&rdev->irq.vblank_queue);
3033 }
3034 if (rdev->irq.pflip[4])
3035 radeon_crtc_handle_flip(rdev, 4);
3036 rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04003037 DRM_DEBUG("IH: D5 vblank\n");
3038 }
3039 break;
3040 case 1: /* D5 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05003041 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
3042 rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04003043 DRM_DEBUG("IH: D5 vline\n");
3044 }
3045 break;
3046 default:
3047 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
3048 break;
3049 }
3050 break;
3051 case 6: /* D6 vblank/vline */
3052 switch (src_data) {
3053 case 0: /* D6 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05003054 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
3055 if (rdev->irq.crtc_vblank_int[5]) {
3056 drm_handle_vblank(rdev->ddev, 5);
3057 rdev->pm.vblank_sync = true;
3058 wake_up(&rdev->irq.vblank_queue);
3059 }
3060 if (rdev->irq.pflip[5])
3061 radeon_crtc_handle_flip(rdev, 5);
3062 rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04003063 DRM_DEBUG("IH: D6 vblank\n");
3064 }
3065 break;
3066 case 1: /* D6 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05003067 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
3068 rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04003069 DRM_DEBUG("IH: D6 vline\n");
3070 }
3071 break;
3072 default:
3073 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
3074 break;
3075 }
3076 break;
3077 case 42: /* HPD hotplug */
3078 switch (src_data) {
3079 case 0:
Alex Deucher6f34be52010-11-21 10:59:01 -05003080 if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
3081 rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04003082 queue_hotplug = true;
3083 DRM_DEBUG("IH: HPD1\n");
3084 }
3085 break;
3086 case 1:
Alex Deucher6f34be52010-11-21 10:59:01 -05003087 if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
3088 rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04003089 queue_hotplug = true;
3090 DRM_DEBUG("IH: HPD2\n");
3091 }
3092 break;
3093 case 2:
Alex Deucher6f34be52010-11-21 10:59:01 -05003094 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
3095 rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04003096 queue_hotplug = true;
3097 DRM_DEBUG("IH: HPD3\n");
3098 }
3099 break;
3100 case 3:
Alex Deucher6f34be52010-11-21 10:59:01 -05003101 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
3102 rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04003103 queue_hotplug = true;
3104 DRM_DEBUG("IH: HPD4\n");
3105 }
3106 break;
3107 case 4:
Alex Deucher6f34be52010-11-21 10:59:01 -05003108 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
3109 rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04003110 queue_hotplug = true;
3111 DRM_DEBUG("IH: HPD5\n");
3112 }
3113 break;
3114 case 5:
Alex Deucher6f34be52010-11-21 10:59:01 -05003115 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
3116 rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04003117 queue_hotplug = true;
3118 DRM_DEBUG("IH: HPD6\n");
3119 }
3120 break;
3121 default:
3122 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
3123 break;
3124 }
3125 break;
3126 case 176: /* CP_INT in ring buffer */
3127 case 177: /* CP_INT in IB1 */
3128 case 178: /* CP_INT in IB2 */
3129 DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
Alex Deucher74652802011-08-25 13:39:48 -04003130 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucher45f9a392010-03-24 13:55:51 -04003131 break;
3132 case 181: /* CP EOP event */
3133 DRM_DEBUG("IH: CP EOP\n");
Alex Deucher1b370782011-11-17 20:13:28 -05003134 if (rdev->family >= CHIP_CAYMAN) {
3135 switch (src_data) {
3136 case 0:
3137 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
3138 break;
3139 case 1:
3140 radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
3141 break;
3142 case 2:
3143 radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
3144 break;
3145 }
3146 } else
3147 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucher45f9a392010-03-24 13:55:51 -04003148 break;
Alex Deucher2031f772010-04-22 12:52:11 -04003149 case 233: /* GUI IDLE */
Ilija Hadzic303c8052011-06-07 14:54:48 -04003150 DRM_DEBUG("IH: GUI idle\n");
Alex Deucher2031f772010-04-22 12:52:11 -04003151 rdev->pm.gui_idle = true;
3152 wake_up(&rdev->irq.idle_queue);
3153 break;
Alex Deucher45f9a392010-03-24 13:55:51 -04003154 default:
3155 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
3156 break;
3157 }
3158
3159 /* wptr/rptr are in bytes! */
3160 rptr += 16;
3161 rptr &= rdev->ih.ptr_mask;
3162 }
3163 /* make sure wptr hasn't changed while processing */
3164 wptr = evergreen_get_ih_wptr(rdev);
3165 if (wptr != rdev->ih.wptr)
3166 goto restart_ih;
3167 if (queue_hotplug)
Tejun Heo32c87fc2011-01-03 14:49:32 +01003168 schedule_work(&rdev->hotplug_work);
Alex Deucher45f9a392010-03-24 13:55:51 -04003169 rdev->ih.rptr = rptr;
3170 WREG32(IH_RB_RPTR, rdev->ih.rptr);
3171 spin_unlock_irqrestore(&rdev->ih.lock, flags);
3172 return IRQ_HANDLED;
3173}
3174
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003175static int evergreen_startup(struct radeon_device *rdev)
3176{
Christian Könige32eb502011-10-23 12:56:27 +02003177 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003178 int r;
3179
Alex Deucher9e46a482011-01-06 18:49:35 -05003180 /* enable pcie gen2 link */
Ilija Hadziccd540332011-09-20 10:22:57 -04003181 evergreen_pcie_gen2_enable(rdev);
Alex Deucher9e46a482011-01-06 18:49:35 -05003182
Alex Deucher0af62b02011-01-06 21:19:31 -05003183 if (ASIC_IS_DCE5(rdev)) {
3184 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
3185 r = ni_init_microcode(rdev);
3186 if (r) {
3187 DRM_ERROR("Failed to load firmware!\n");
3188 return r;
3189 }
3190 }
Alex Deucher755d8192011-03-02 20:07:34 -05003191 r = ni_mc_load_microcode(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003192 if (r) {
Alex Deucher0af62b02011-01-06 21:19:31 -05003193 DRM_ERROR("Failed to load MC firmware!\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003194 return r;
3195 }
Alex Deucher0af62b02011-01-06 21:19:31 -05003196 } else {
3197 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
3198 r = r600_init_microcode(rdev);
3199 if (r) {
3200 DRM_ERROR("Failed to load firmware!\n");
3201 return r;
3202 }
3203 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003204 }
Alex Deucherfe251e22010-03-24 13:36:43 -04003205
Alex Deucher16cdf042011-10-28 10:30:02 -04003206 r = r600_vram_scratch_init(rdev);
3207 if (r)
3208 return r;
3209
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003210 evergreen_mc_program(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003211 if (rdev->flags & RADEON_IS_AGP) {
Alex Deucher0fcdb612010-03-24 13:20:41 -04003212 evergreen_agp_enable(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003213 } else {
3214 r = evergreen_pcie_gart_enable(rdev);
3215 if (r)
3216 return r;
3217 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003218 evergreen_gpu_init(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003219
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04003220 r = evergreen_blit_init(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003221 if (r) {
Ilija Hadzicfb3d9e92011-10-12 23:29:41 -04003222 r600_blit_fini(rdev);
Alex Deucher27cd7762012-02-23 17:53:42 -05003223 rdev->asic->copy.copy = NULL;
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04003224 dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003225 }
3226
Alex Deucher724c80e2010-08-27 18:25:25 -04003227 /* allocate wb buffer */
3228 r = radeon_wb_init(rdev);
3229 if (r)
3230 return r;
3231
Jerome Glisse30eb77f2011-11-20 20:45:34 +00003232 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
3233 if (r) {
3234 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
3235 return r;
3236 }
3237
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003238 /* Enable IRQ */
3239 r = r600_irq_init(rdev);
3240 if (r) {
3241 DRM_ERROR("radeon: IH init failed (%d).\n", r);
3242 radeon_irq_kms_fini(rdev);
3243 return r;
3244 }
Alex Deucher45f9a392010-03-24 13:55:51 -04003245 evergreen_irq_set(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003246
Christian Könige32eb502011-10-23 12:56:27 +02003247 r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
Alex Deucher78c55602011-11-17 14:25:56 -05003248 R600_CP_RB_RPTR, R600_CP_RB_WPTR,
3249 0, 0xfffff, RADEON_CP_PACKET2);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003250 if (r)
3251 return r;
3252 r = evergreen_cp_load_microcode(rdev);
3253 if (r)
3254 return r;
Alex Deucherfe251e22010-03-24 13:36:43 -04003255 r = evergreen_cp_resume(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003256 if (r)
3257 return r;
Alex Deucherfe251e22010-03-24 13:36:43 -04003258
Jerome Glisseb15ba512011-11-15 11:48:34 -05003259 r = radeon_ib_pool_start(rdev);
3260 if (r)
3261 return r;
3262
Alex Deucherf7128122012-02-23 17:53:45 -05003263 r = radeon_ib_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
Jerome Glisseb15ba512011-11-15 11:48:34 -05003264 if (r) {
3265 DRM_ERROR("radeon: failed testing IB (%d).\n", r);
3266 rdev->accel_working = false;
Matthijs Kooijman3fe89a02012-02-02 21:23:11 +01003267 return r;
Dave Airlie7a7e8732012-01-03 09:43:28 +00003268 }
3269
Rafał Miłecki69d2ae52011-12-07 23:32:24 +01003270 r = r600_audio_init(rdev);
3271 if (r) {
3272 DRM_ERROR("radeon: audio init failed\n");
Jerome Glisseb15ba512011-11-15 11:48:34 -05003273 return r;
3274 }
3275
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003276 return 0;
3277}
3278
3279int evergreen_resume(struct radeon_device *rdev)
3280{
3281 int r;
3282
Alex Deucher86f5c9e2010-12-20 12:35:04 -05003283 /* reset the asic, the gfx blocks are often in a bad state
3284 * after the driver is unloaded or after a resume
3285 */
3286 if (radeon_asic_reset(rdev))
3287 dev_warn(rdev->dev, "GPU reset failed !\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003288 /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
3289 * posting will perform necessary task to bring back GPU into good
3290 * shape.
3291 */
3292 /* post card */
3293 atom_asic_init(rdev->mode_info.atom_context);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003294
Jerome Glisseb15ba512011-11-15 11:48:34 -05003295 rdev->accel_working = true;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003296 r = evergreen_startup(rdev);
3297 if (r) {
Alex Deucher755d8192011-03-02 20:07:34 -05003298 DRM_ERROR("evergreen startup failed on resume\n");
Jerome Glisse6b7746e2012-02-20 17:57:20 -05003299 rdev->accel_working = false;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003300 return r;
3301 }
Alex Deucherfe251e22010-03-24 13:36:43 -04003302
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003303 return r;
3304
3305}
3306
3307int evergreen_suspend(struct radeon_device *rdev)
3308{
Christian Könige32eb502011-10-23 12:56:27 +02003309 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Christian König7b1f2482011-09-23 15:11:23 +02003310
Rafał Miłecki69d2ae52011-12-07 23:32:24 +01003311 r600_audio_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003312 /* FIXME: we should wait for ring to be empty */
Jerome Glisseb15ba512011-11-15 11:48:34 -05003313 radeon_ib_pool_suspend(rdev);
3314 r600_blit_suspend(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003315 r700_cp_stop(rdev);
Christian Könige32eb502011-10-23 12:56:27 +02003316 ring->ready = false;
Alex Deucher45f9a392010-03-24 13:55:51 -04003317 evergreen_irq_suspend(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003318 radeon_wb_disable(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003319 evergreen_pcie_gart_disable(rdev);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04003320
3321 return 0;
3322}
3323
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003324/* Plan is to move initialization in that function and use
3325 * helper function so that radeon_device_init pretty much
3326 * do nothing more than calling asic specific function. This
3327 * should also allow to remove a bunch of callback function
3328 * like vram_info.
3329 */
3330int evergreen_init(struct radeon_device *rdev)
3331{
3332 int r;
3333
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003334 /* This don't do much */
3335 r = radeon_gem_init(rdev);
3336 if (r)
3337 return r;
3338 /* Read BIOS */
3339 if (!radeon_get_bios(rdev)) {
3340 if (ASIC_IS_AVIVO(rdev))
3341 return -EINVAL;
3342 }
3343 /* Must be an ATOMBIOS */
3344 if (!rdev->is_atom_bios) {
Alex Deucher755d8192011-03-02 20:07:34 -05003345 dev_err(rdev->dev, "Expecting atombios for evergreen GPU\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003346 return -EINVAL;
3347 }
3348 r = radeon_atombios_init(rdev);
3349 if (r)
3350 return r;
Alex Deucher86f5c9e2010-12-20 12:35:04 -05003351 /* reset the asic, the gfx blocks are often in a bad state
3352 * after the driver is unloaded or after a resume
3353 */
3354 if (radeon_asic_reset(rdev))
3355 dev_warn(rdev->dev, "GPU reset failed !\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003356 /* Post card if necessary */
Alex Deucherfd909c32011-01-11 18:08:59 -05003357 if (!radeon_card_posted(rdev)) {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003358 if (!rdev->bios) {
3359 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
3360 return -EINVAL;
3361 }
3362 DRM_INFO("GPU not posted. posting now...\n");
3363 atom_asic_init(rdev->mode_info.atom_context);
3364 }
3365 /* Initialize scratch registers */
3366 r600_scratch_init(rdev);
3367 /* Initialize surface registers */
3368 radeon_surface_init(rdev);
3369 /* Initialize clocks */
3370 radeon_get_clock_info(rdev->ddev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003371 /* Fence driver */
3372 r = radeon_fence_driver_init(rdev);
3373 if (r)
3374 return r;
Jerome Glissed594e462010-02-17 21:54:29 +00003375 /* initialize AGP */
3376 if (rdev->flags & RADEON_IS_AGP) {
3377 r = radeon_agp_init(rdev);
3378 if (r)
3379 radeon_agp_disable(rdev);
3380 }
3381 /* initialize memory controller */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003382 r = evergreen_mc_init(rdev);
3383 if (r)
3384 return r;
3385 /* Memory manager */
3386 r = radeon_bo_init(rdev);
3387 if (r)
3388 return r;
Alex Deucher45f9a392010-03-24 13:55:51 -04003389
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003390 r = radeon_irq_kms_init(rdev);
3391 if (r)
3392 return r;
3393
Christian Könige32eb502011-10-23 12:56:27 +02003394 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
3395 r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003396
3397 rdev->ih.ring_obj = NULL;
3398 r600_ih_ring_init(rdev, 64 * 1024);
3399
3400 r = r600_pcie_gart_init(rdev);
3401 if (r)
3402 return r;
Alex Deucher0fcdb612010-03-24 13:20:41 -04003403
Jerome Glisseb15ba512011-11-15 11:48:34 -05003404 r = radeon_ib_pool_init(rdev);
Alex Deucher148a03b2010-06-03 19:00:03 -04003405 rdev->accel_working = true;
Jerome Glisseb15ba512011-11-15 11:48:34 -05003406 if (r) {
3407 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
3408 rdev->accel_working = false;
3409 }
3410
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003411 r = evergreen_startup(rdev);
3412 if (r) {
Alex Deucherfe251e22010-03-24 13:36:43 -04003413 dev_err(rdev->dev, "disabling GPU acceleration\n");
3414 r700_cp_fini(rdev);
Alex Deucherfe251e22010-03-24 13:36:43 -04003415 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003416 radeon_wb_fini(rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -05003417 r100_ib_fini(rdev);
Alex Deucherfe251e22010-03-24 13:36:43 -04003418 radeon_irq_kms_fini(rdev);
Alex Deucher0fcdb612010-03-24 13:20:41 -04003419 evergreen_pcie_gart_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003420 rdev->accel_working = false;
3421 }
Alex Deucher77e00f22011-12-21 11:58:17 -05003422
3423 /* Don't start up if the MC ucode is missing on BTC parts.
3424 * The default clocks and voltages before the MC ucode
3425 * is loaded are not suffient for advanced operations.
3426 */
3427 if (ASIC_IS_DCE5(rdev)) {
3428 if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
3429 DRM_ERROR("radeon: MC ucode required for NI+.\n");
3430 return -EINVAL;
3431 }
3432 }
3433
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003434 return 0;
3435}
3436
3437void evergreen_fini(struct radeon_device *rdev)
3438{
Rafał Miłecki69d2ae52011-12-07 23:32:24 +01003439 r600_audio_fini(rdev);
Ilija Hadzicfb3d9e92011-10-12 23:29:41 -04003440 r600_blit_fini(rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -04003441 r700_cp_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003442 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003443 radeon_wb_fini(rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -05003444 r100_ib_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003445 radeon_irq_kms_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003446 evergreen_pcie_gart_fini(rdev);
Alex Deucher16cdf042011-10-28 10:30:02 -04003447 r600_vram_scratch_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003448 radeon_gem_fini(rdev);
Christian König15d33322011-09-15 19:02:22 +02003449 radeon_semaphore_driver_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003450 radeon_fence_driver_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003451 radeon_agp_fini(rdev);
3452 radeon_bo_fini(rdev);
3453 radeon_atombios_fini(rdev);
3454 kfree(rdev->bios);
3455 rdev->bios = NULL;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003456}
Alex Deucher9e46a482011-01-06 18:49:35 -05003457
Ilija Hadzicb07759b2011-09-20 10:22:58 -04003458void evergreen_pcie_gen2_enable(struct radeon_device *rdev)
Alex Deucher9e46a482011-01-06 18:49:35 -05003459{
3460 u32 link_width_cntl, speed_cntl;
3461
Alex Deucherd42dd572011-01-12 20:05:11 -05003462 if (radeon_pcie_gen2 == 0)
3463 return;
3464
Alex Deucher9e46a482011-01-06 18:49:35 -05003465 if (rdev->flags & RADEON_IS_IGP)
3466 return;
3467
3468 if (!(rdev->flags & RADEON_IS_PCIE))
3469 return;
3470
3471 /* x2 cards have a special sequence */
3472 if (ASIC_IS_X2(rdev))
3473 return;
3474
3475 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3476 if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
3477 (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
3478
3479 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
3480 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
3481 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
3482
3483 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3484 speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
3485 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3486
3487 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3488 speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
3489 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3490
3491 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3492 speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
3493 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3494
3495 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3496 speed_cntl |= LC_GEN2_EN_STRAP;
3497 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3498
3499 } else {
3500 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
3501 /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
3502 if (1)
3503 link_width_cntl |= LC_UPCONFIGURE_DIS;
3504 else
3505 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
3506 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
3507 }
3508}