blob: 873db2d939187163ce15af90415a8ca1e18f3f01 [file] [log] [blame]
Manu Gautam5143b252012-01-05 19:25:23 -08001/* Copyright (c) 2009-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/err.h>
16#include <linux/ctype.h>
17#include <linux/bitops.h>
18#include <linux/io.h>
19#include <linux/spinlock.h>
20#include <linux/delay.h>
21#include <linux/clk.h>
22
23#include <asm/clkdev.h>
24#include <asm/mach-types.h>
25
26#include <mach/msm_iomap.h>
27#include <mach/clk.h>
28#include <mach/rpm-regulator.h>
Stephen Boyd94625ef2011-07-12 17:06:01 -070029#include <mach/socinfo.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070030
31#include "clock-local.h"
32#include "clock-rpm.h"
33#include "clock-voter.h"
34#include "clock-dss-8960.h"
35#include "devices.h"
Vikram Mulukutla681d8682012-03-09 23:56:20 -080036#include "clock-pll.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070037
38#define REG(off) (MSM_CLK_CTL_BASE + (off))
39#define REG_MM(off) (MSM_MMSS_CLK_CTL_BASE + (off))
40#define REG_LPA(off) (MSM_LPASS_CLK_CTL_BASE + (off))
Matt Wagantall8b38f942011-08-02 18:23:18 -070041#define REG_GCC(off) (MSM_APCS_GCC_BASE + (off))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070042
43/* Peripheral clock registers. */
Stephen Boyda52d7e32011-11-10 11:59:00 -080044#define ADM0_PBUS_CLK_CTL_REG REG(0x2208)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070045#define CE1_HCLK_CTL_REG REG(0x2720)
46#define CE1_CORE_CLK_CTL_REG REG(0x2724)
Tianyi Gou05e01102012-02-08 22:15:49 -080047#define PRNG_CLK_NS_REG REG(0x2E80)
Tianyi Gou41515e22011-09-01 19:37:43 -070048#define CE3_HCLK_CTL_REG REG(0x36C4)
49#define CE3_CORE_CLK_CTL_REG REG(0x36CC)
50#define CE3_CLK_SRC_NS_REG REG(0x36C0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070051#define DMA_BAM_HCLK_CTL REG(0x25C0)
Tianyi Gou41515e22011-09-01 19:37:43 -070052#define CLK_HALT_AFAB_SFAB_STATEB_REG REG(0x2FC4)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070053#define CLK_HALT_CFPB_STATEA_REG REG(0x2FCC)
54#define CLK_HALT_CFPB_STATEB_REG REG(0x2FD0)
55#define CLK_HALT_CFPB_STATEC_REG REG(0x2FD4)
56#define CLK_HALT_DFAB_STATE_REG REG(0x2FC8)
Tianyi Gou41515e22011-09-01 19:37:43 -070057/* 8064 name CLK_HALT_GSS_KPSS_MISC_STATE_REG */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070058#define CLK_HALT_MSS_SMPSS_MISC_STATE_REG REG(0x2FDC)
59#define CLK_HALT_SFPB_MISC_STATE_REG REG(0x2FD8)
Stephen Boyd973e4ba2011-07-12 17:06:01 -070060#define CLK_HALT_AFAB_SFAB_STATEB_REG REG(0x2FC4)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070061#define CLK_TEST_REG REG(0x2FA0)
Matt Wagantall7625a4c2011-11-01 16:17:53 -070062#define GPn_MD_REG(n) REG(0x2D00+(0x20*(n)))
63#define GPn_NS_REG(n) REG(0x2D24+(0x20*(n)))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070064#define GSBIn_HCLK_CTL_REG(n) REG(0x29C0+(0x20*((n)-1)))
65#define GSBIn_QUP_APPS_MD_REG(n) REG(0x29C8+(0x20*((n)-1)))
66#define GSBIn_QUP_APPS_NS_REG(n) REG(0x29CC+(0x20*((n)-1)))
67#define GSBIn_RESET_REG(n) REG(0x29DC+(0x20*((n)-1)))
68#define GSBIn_UART_APPS_MD_REG(n) REG(0x29D0+(0x20*((n)-1)))
69#define GSBIn_UART_APPS_NS_REG(n) REG(0x29D4+(0x20*((n)-1)))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070070#define PDM_CLK_NS_REG REG(0x2CC0)
Tianyi Gou41515e22011-09-01 19:37:43 -070071/* 8064 name BB_PLL_ENA_APCS_REG */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070072#define BB_PLL_ENA_SC0_REG REG(0x34C0)
Tianyi Gou59608a72012-01-31 22:19:30 -080073#define BB_PLL_ENA_RPM_REG REG(0x34A0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070074#define BB_PLL0_STATUS_REG REG(0x30D8)
75#define BB_PLL5_STATUS_REG REG(0x30F8)
76#define BB_PLL6_STATUS_REG REG(0x3118)
77#define BB_PLL7_STATUS_REG REG(0x3138)
78#define BB_PLL8_L_VAL_REG REG(0x3144)
79#define BB_PLL8_M_VAL_REG REG(0x3148)
80#define BB_PLL8_MODE_REG REG(0x3140)
81#define BB_PLL8_N_VAL_REG REG(0x314C)
82#define BB_PLL8_STATUS_REG REG(0x3158)
83#define BB_PLL8_CONFIG_REG REG(0x3154)
84#define BB_PLL8_TEST_CTL_REG REG(0x3150)
Stephen Boyd94625ef2011-07-12 17:06:01 -070085#define BB_MMCC_PLL2_MODE_REG REG(0x3160)
86#define BB_MMCC_PLL2_TEST_CTL_REG REG(0x3170)
Tianyi Gou41515e22011-09-01 19:37:43 -070087#define BB_PLL14_MODE_REG REG(0x31C0)
88#define BB_PLL14_L_VAL_REG REG(0x31C4)
89#define BB_PLL14_M_VAL_REG REG(0x31C8)
90#define BB_PLL14_N_VAL_REG REG(0x31CC)
91#define BB_PLL14_TEST_CTL_REG REG(0x31D0)
92#define BB_PLL14_CONFIG_REG REG(0x31D4)
Stephen Boyd94625ef2011-07-12 17:06:01 -070093#define BB_PLL14_STATUS_REG REG(0x31D8)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070094#define PLLTEST_PAD_CFG_REG REG(0x2FA4)
95#define PMEM_ACLK_CTL_REG REG(0x25A0)
96#define RINGOSC_NS_REG REG(0x2DC0)
97#define RINGOSC_STATUS_REG REG(0x2DCC)
98#define RINGOSC_TCXO_CTL_REG REG(0x2DC4)
Stephen Boyda52d7e32011-11-10 11:59:00 -080099#define RPM_MSG_RAM_HCLK_CTL_REG REG(0x27E0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700100#define SC0_U_CLK_BRANCH_ENA_VOTE_REG REG(0x3080)
101#define SDCn_APPS_CLK_MD_REG(n) REG(0x2828+(0x20*((n)-1)))
102#define SDCn_APPS_CLK_NS_REG(n) REG(0x282C+(0x20*((n)-1)))
103#define SDCn_HCLK_CTL_REG(n) REG(0x2820+(0x20*((n)-1)))
104#define SDCn_RESET_REG(n) REG(0x2830+(0x20*((n)-1)))
105#define SLIMBUS_XO_SRC_CLK_CTL_REG REG(0x2628)
106#define TSIF_HCLK_CTL_REG REG(0x2700)
107#define TSIF_REF_CLK_MD_REG REG(0x270C)
108#define TSIF_REF_CLK_NS_REG REG(0x2710)
109#define TSSC_CLK_CTL_REG REG(0x2CA0)
Tianyi Gou41515e22011-09-01 19:37:43 -0700110#define SATA_CLK_SRC_NS_REG REG(0x2C08)
111#define SATA_RXOOB_CLK_CTL_REG REG(0x2C0C)
112#define SATA_PMALIVE_CLK_CTL_REG REG(0x2C10)
113#define SATA_PHY_REF_CLK_CTL_REG REG(0x2C14)
114#define SATA_PHY_CFG_CLK_CTL_REG REG(0x2C40)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700115#define USB_FSn_HCLK_CTL_REG(n) REG(0x2960+(0x20*((n)-1)))
116#define USB_FSn_RESET_REG(n) REG(0x2974+(0x20*((n)-1)))
117#define USB_FSn_SYSTEM_CLK_CTL_REG(n) REG(0x296C+(0x20*((n)-1)))
118#define USB_FSn_XCVR_FS_CLK_MD_REG(n) REG(0x2964+(0x20*((n)-1)))
119#define USB_FSn_XCVR_FS_CLK_NS_REG(n) REG(0x2968+(0x20*((n)-1)))
120#define USB_HS1_HCLK_CTL_REG REG(0x2900)
Tianyi Gou41515e22011-09-01 19:37:43 -0700121#define USB_HS1_HCLK_FS_REG REG(0x2904)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700122#define USB_HS1_RESET_REG REG(0x2910)
123#define USB_HS1_XCVR_FS_CLK_MD_REG REG(0x2908)
124#define USB_HS1_XCVR_FS_CLK_NS_REG REG(0x290C)
Tianyi Gou41515e22011-09-01 19:37:43 -0700125#define USB_HS3_HCLK_CTL_REG REG(0x3700)
126#define USB_HS3_HCLK_FS_REG REG(0x3704)
127#define USB_HS3_RESET_REG REG(0x3710)
128#define USB_HS3_XCVR_FS_CLK_MD_REG REG(0X3708)
129#define USB_HS3_XCVR_FS_CLK_NS_REG REG(0X370C)
130#define USB_HS4_HCLK_CTL_REG REG(0x3720)
131#define USB_HS4_HCLK_FS_REG REG(0x3724)
132#define USB_HS4_RESET_REG REG(0x3730)
133#define USB_HS4_XCVR_FS_CLK_MD_REG REG(0X3728)
134#define USB_HS4_XCVR_FS_CLK_NS_REG REG(0X372C)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700135#define USB_HSIC_HCLK_CTL_REG REG(0x2920)
136#define USB_HSIC_HSIC_CLK_CTL_REG REG(0x2B44)
137#define USB_HSIC_HSIC_CLK_SRC_CTL_REG REG(0x2B40)
138#define USB_HSIC_HSIO_CAL_CLK_CTL_REG REG(0x2B48)
139#define USB_HSIC_RESET_REG REG(0x2934)
140#define USB_HSIC_SYSTEM_CLK_CTL_REG REG(0x292C)
141#define USB_HSIC_XCVR_FS_CLK_MD_REG REG(0x2924)
142#define USB_HSIC_XCVR_FS_CLK_NS_REG REG(0x2928)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700143#define USB_PHY0_RESET_REG REG(0x2E20)
Tianyi Gou41515e22011-09-01 19:37:43 -0700144#define PCIE_ALT_REF_CLK_NS_REG REG(0x3860)
145#define PCIE_HCLK_CTL_REG REG(0x22CC)
146#define GPLL1_MODE_REG REG(0x3160)
147#define GPLL1_L_VAL_REG REG(0x3164)
148#define GPLL1_M_VAL_REG REG(0x3168)
149#define GPLL1_N_VAL_REG REG(0x316C)
150#define GPLL1_CONFIG_REG REG(0x3174)
151#define GPLL1_STATUS_REG REG(0x3178)
152#define PXO_SRC_CLK_CTL_REG REG(0x2EA0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700153
154/* Multimedia clock registers. */
155#define AHB_EN_REG REG_MM(0x0008)
156#define AHB_EN2_REG REG_MM(0x0038)
Tianyi Gou41515e22011-09-01 19:37:43 -0700157#define AHB_EN3_REG REG_MM(0x0248)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700158#define AHB_NS_REG REG_MM(0x0004)
159#define AXI_NS_REG REG_MM(0x0014)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700160#define CAMCLK0_NS_REG REG_MM(0x0148)
161#define CAMCLK0_CC_REG REG_MM(0x0140)
162#define CAMCLK0_MD_REG REG_MM(0x0144)
163#define CAMCLK1_NS_REG REG_MM(0x015C)
164#define CAMCLK1_CC_REG REG_MM(0x0154)
165#define CAMCLK1_MD_REG REG_MM(0x0158)
166#define CAMCLK2_NS_REG REG_MM(0x0228)
167#define CAMCLK2_CC_REG REG_MM(0x0220)
168#define CAMCLK2_MD_REG REG_MM(0x0224)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700169#define CSI0_NS_REG REG_MM(0x0048)
170#define CSI0_CC_REG REG_MM(0x0040)
171#define CSI0_MD_REG REG_MM(0x0044)
172#define CSI1_NS_REG REG_MM(0x0010)
173#define CSI1_CC_REG REG_MM(0x0024)
174#define CSI1_MD_REG REG_MM(0x0028)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700175#define CSI2_NS_REG REG_MM(0x0234)
176#define CSI2_CC_REG REG_MM(0x022C)
177#define CSI2_MD_REG REG_MM(0x0230)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700178#define CSIPHYTIMER_CC_REG REG_MM(0x0160)
179#define CSIPHYTIMER_MD_REG REG_MM(0x0164)
180#define CSIPHYTIMER_NS_REG REG_MM(0x0168)
181#define DSI1_BYTE_NS_REG REG_MM(0x00B0)
182#define DSI1_BYTE_CC_REG REG_MM(0x0090)
183#define DSI2_BYTE_NS_REG REG_MM(0x00BC)
184#define DSI2_BYTE_CC_REG REG_MM(0x00B4)
185#define DSI1_ESC_NS_REG REG_MM(0x011C)
186#define DSI1_ESC_CC_REG REG_MM(0x00CC)
187#define DSI2_ESC_NS_REG REG_MM(0x0150)
188#define DSI2_ESC_CC_REG REG_MM(0x013C)
189#define DSI_PIXEL_CC_REG REG_MM(0x0130)
190#define DSI2_PIXEL_CC_REG REG_MM(0x0094)
191#define DBG_BUS_VEC_A_REG REG_MM(0x01C8)
192#define DBG_BUS_VEC_B_REG REG_MM(0x01CC)
193#define DBG_BUS_VEC_C_REG REG_MM(0x01D0)
194#define DBG_BUS_VEC_D_REG REG_MM(0x01D4)
195#define DBG_BUS_VEC_E_REG REG_MM(0x01D8)
196#define DBG_BUS_VEC_F_REG REG_MM(0x01DC)
197#define DBG_BUS_VEC_G_REG REG_MM(0x01E0)
198#define DBG_BUS_VEC_H_REG REG_MM(0x01E4)
199#define DBG_BUS_VEC_I_REG REG_MM(0x01E8)
Tianyi Gou41515e22011-09-01 19:37:43 -0700200#define DBG_BUS_VEC_J_REG REG_MM(0x0240)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700201#define DBG_CFG_REG_HS_REG REG_MM(0x01B4)
202#define DBG_CFG_REG_LS_REG REG_MM(0x01B8)
203#define GFX2D0_CC_REG REG_MM(0x0060)
204#define GFX2D0_MD0_REG REG_MM(0x0064)
205#define GFX2D0_MD1_REG REG_MM(0x0068)
206#define GFX2D0_NS_REG REG_MM(0x0070)
207#define GFX2D1_CC_REG REG_MM(0x0074)
208#define GFX2D1_MD0_REG REG_MM(0x0078)
209#define GFX2D1_MD1_REG REG_MM(0x006C)
210#define GFX2D1_NS_REG REG_MM(0x007C)
211#define GFX3D_CC_REG REG_MM(0x0080)
212#define GFX3D_MD0_REG REG_MM(0x0084)
213#define GFX3D_MD1_REG REG_MM(0x0088)
214#define GFX3D_NS_REG REG_MM(0x008C)
215#define IJPEG_CC_REG REG_MM(0x0098)
216#define IJPEG_MD_REG REG_MM(0x009C)
217#define IJPEG_NS_REG REG_MM(0x00A0)
218#define JPEGD_CC_REG REG_MM(0x00A4)
219#define JPEGD_NS_REG REG_MM(0x00AC)
Tianyi Gou41515e22011-09-01 19:37:43 -0700220#define VCAP_CC_REG REG_MM(0x0178)
221#define VCAP_NS_REG REG_MM(0x021C)
222#define VCAP_MD0_REG REG_MM(0x01EC)
223#define VCAP_MD1_REG REG_MM(0x0218)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700224#define MAXI_EN_REG REG_MM(0x0018)
225#define MAXI_EN2_REG REG_MM(0x0020)
226#define MAXI_EN3_REG REG_MM(0x002C)
227#define MAXI_EN4_REG REG_MM(0x0114)
Tianyi Gou41515e22011-09-01 19:37:43 -0700228#define MAXI_EN5_REG REG_MM(0x0244)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700229#define MDP_CC_REG REG_MM(0x00C0)
230#define MDP_LUT_CC_REG REG_MM(0x016C)
231#define MDP_MD0_REG REG_MM(0x00C4)
232#define MDP_MD1_REG REG_MM(0x00C8)
233#define MDP_NS_REG REG_MM(0x00D0)
234#define MISC_CC_REG REG_MM(0x0058)
235#define MISC_CC2_REG REG_MM(0x005C)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700236#define MISC_CC3_REG REG_MM(0x0238)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700237#define MM_PLL1_MODE_REG REG_MM(0x031C)
Tianyi Gou41515e22011-09-01 19:37:43 -0700238#define MM_PLL1_L_VAL_REG REG_MM(0x0320)
239#define MM_PLL1_M_VAL_REG REG_MM(0x0324)
240#define MM_PLL1_N_VAL_REG REG_MM(0x0328)
241#define MM_PLL1_CONFIG_REG REG_MM(0x032C)
242#define MM_PLL1_TEST_CTL_REG REG_MM(0x0330)
243#define MM_PLL1_STATUS_REG REG_MM(0x0334)
244#define MM_PLL3_MODE_REG REG_MM(0x0338)
Tianyi Gou621f8742011-09-01 21:45:01 -0700245#define MM_PLL3_L_VAL_REG REG_MM(0x033C)
246#define MM_PLL3_M_VAL_REG REG_MM(0x0340)
247#define MM_PLL3_N_VAL_REG REG_MM(0x0344)
248#define MM_PLL3_CONFIG_REG REG_MM(0x0348)
249#define MM_PLL3_TEST_CTL_REG REG_MM(0x034C)
250#define MM_PLL3_STATUS_REG REG_MM(0x0350)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700251#define ROT_CC_REG REG_MM(0x00E0)
252#define ROT_NS_REG REG_MM(0x00E8)
253#define SAXI_EN_REG REG_MM(0x0030)
254#define SW_RESET_AHB_REG REG_MM(0x020C)
255#define SW_RESET_AHB2_REG REG_MM(0x0200)
256#define SW_RESET_ALL_REG REG_MM(0x0204)
257#define SW_RESET_AXI_REG REG_MM(0x0208)
258#define SW_RESET_CORE_REG REG_MM(0x0210)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700259#define SW_RESET_CORE2_REG REG_MM(0x0214)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700260#define TV_CC_REG REG_MM(0x00EC)
261#define TV_CC2_REG REG_MM(0x0124)
262#define TV_MD_REG REG_MM(0x00F0)
263#define TV_NS_REG REG_MM(0x00F4)
264#define VCODEC_CC_REG REG_MM(0x00F8)
265#define VCODEC_MD0_REG REG_MM(0x00FC)
266#define VCODEC_MD1_REG REG_MM(0x0128)
267#define VCODEC_NS_REG REG_MM(0x0100)
268#define VFE_CC_REG REG_MM(0x0104)
269#define VFE_MD_REG REG_MM(0x0108)
270#define VFE_NS_REG REG_MM(0x010C)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700271#define VFE_CC2_REG REG_MM(0x023C)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700272#define VPE_CC_REG REG_MM(0x0110)
273#define VPE_NS_REG REG_MM(0x0118)
274
275/* Low-power Audio clock registers. */
Stephen Boyd3939c8d2011-08-29 17:36:22 -0700276#define LCC_CLK_HS_DEBUG_CFG_REG REG_LPA(0x00A4)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700277#define LCC_CLK_LS_DEBUG_CFG_REG REG_LPA(0x00A8)
278#define LCC_CODEC_I2S_MIC_MD_REG REG_LPA(0x0064)
279#define LCC_CODEC_I2S_MIC_NS_REG REG_LPA(0x0060)
280#define LCC_CODEC_I2S_MIC_STATUS_REG REG_LPA(0x0068)
281#define LCC_CODEC_I2S_SPKR_MD_REG REG_LPA(0x0070)
282#define LCC_CODEC_I2S_SPKR_NS_REG REG_LPA(0x006C)
283#define LCC_CODEC_I2S_SPKR_STATUS_REG REG_LPA(0x0074)
284#define LCC_MI2S_MD_REG REG_LPA(0x004C)
285#define LCC_MI2S_NS_REG REG_LPA(0x0048)
286#define LCC_MI2S_STATUS_REG REG_LPA(0x0050)
287#define LCC_PCM_MD_REG REG_LPA(0x0058)
288#define LCC_PCM_NS_REG REG_LPA(0x0054)
289#define LCC_PCM_STATUS_REG REG_LPA(0x005C)
Tianyi Gouc29c3242011-10-12 21:02:15 -0700290#define LCC_PLL0_MODE_REG REG_LPA(0x0000)
291#define LCC_PLL0_L_VAL_REG REG_LPA(0x0004)
292#define LCC_PLL0_M_VAL_REG REG_LPA(0x0008)
293#define LCC_PLL0_N_VAL_REG REG_LPA(0x000C)
294#define LCC_PLL0_CONFIG_REG REG_LPA(0x0014)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700295#define LCC_PLL0_STATUS_REG REG_LPA(0x0018)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700296#define LCC_SPARE_I2S_MIC_MD_REG REG_LPA(0x007C)
297#define LCC_SPARE_I2S_MIC_NS_REG REG_LPA(0x0078)
298#define LCC_SPARE_I2S_MIC_STATUS_REG REG_LPA(0x0080)
299#define LCC_SPARE_I2S_SPKR_MD_REG REG_LPA(0x0088)
300#define LCC_SPARE_I2S_SPKR_NS_REG REG_LPA(0x0084)
301#define LCC_SPARE_I2S_SPKR_STATUS_REG REG_LPA(0x008C)
302#define LCC_SLIMBUS_NS_REG REG_LPA(0x00CC)
303#define LCC_SLIMBUS_MD_REG REG_LPA(0x00D0)
304#define LCC_SLIMBUS_STATUS_REG REG_LPA(0x00D4)
305#define LCC_AHBEX_BRANCH_CTL_REG REG_LPA(0x00E4)
Tianyi Gouc29c3242011-10-12 21:02:15 -0700306#define LCC_PRI_PLL_CLK_CTL_REG REG_LPA(0x00C4)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700307
Matt Wagantall8b38f942011-08-02 18:23:18 -0700308#define GCC_APCS_CLK_DIAG REG_GCC(0x001C)
309
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700310/* MUX source input identifiers. */
311#define pxo_to_bb_mux 0
Matt Wagantall7625a4c2011-11-01 16:17:53 -0700312#define cxo_to_bb_mux 5
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700313#define pll0_to_bb_mux 2
314#define pll8_to_bb_mux 3
315#define pll6_to_bb_mux 4
316#define gnd_to_bb_mux 5
Stephen Boyd94625ef2011-07-12 17:06:01 -0700317#define pll3_to_bb_mux 6
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700318#define pxo_to_mm_mux 0
319#define pll1_to_mm_mux 1
Tianyi Gou41515e22011-09-01 19:37:43 -0700320#define pll2_to_mm_mux 1 /* or MMCC_PLL1 */
321#define pll8_to_mm_mux 2 /* or GCC_PERF */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700322#define pll0_to_mm_mux 3
Tianyi Gou41515e22011-09-01 19:37:43 -0700323#define pll15_to_mm_mux 3 /* or MM_PLL3 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700324#define gnd_to_mm_mux 4
Stephen Boyd7a776cd2011-10-20 12:46:04 -0700325#define pll3_to_mm_mux 3 /* or MMCC_PLL2 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700326#define hdmi_pll_to_mm_mux 3
327#define cxo_to_xo_mux 0
328#define pxo_to_xo_mux 1
329#define gnd_to_xo_mux 3
330#define pxo_to_lpa_mux 0
331#define cxo_to_lpa_mux 1
332#define pll4_to_lpa_mux 2
333#define gnd_to_lpa_mux 6
Tianyi Gou41515e22011-09-01 19:37:43 -0700334#define pxo_to_pcie_mux 0
335#define pll3_to_pcie_mux 1
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700336
337/* Test Vector Macros */
338#define TEST_TYPE_PER_LS 1
339#define TEST_TYPE_PER_HS 2
340#define TEST_TYPE_MM_LS 3
341#define TEST_TYPE_MM_HS 4
342#define TEST_TYPE_LPA 5
Matt Wagantall8b38f942011-08-02 18:23:18 -0700343#define TEST_TYPE_CPUL2 6
Stephen Boyd3939c8d2011-08-29 17:36:22 -0700344#define TEST_TYPE_LPA_HS 7
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700345#define TEST_TYPE_SHIFT 24
346#define TEST_CLK_SEL_MASK BM(23, 0)
347#define TEST_VECTOR(s, t) (((t) << TEST_TYPE_SHIFT) | BVAL(23, 0, (s)))
348#define TEST_PER_LS(s) TEST_VECTOR((s), TEST_TYPE_PER_LS)
349#define TEST_PER_HS(s) TEST_VECTOR((s), TEST_TYPE_PER_HS)
350#define TEST_MM_LS(s) TEST_VECTOR((s), TEST_TYPE_MM_LS)
351#define TEST_MM_HS(s) TEST_VECTOR((s), TEST_TYPE_MM_HS)
352#define TEST_LPA(s) TEST_VECTOR((s), TEST_TYPE_LPA)
Stephen Boyd3939c8d2011-08-29 17:36:22 -0700353#define TEST_LPA_HS(s) TEST_VECTOR((s), TEST_TYPE_LPA_HS)
Matt Wagantall8b38f942011-08-02 18:23:18 -0700354#define TEST_CPUL2(s) TEST_VECTOR((s), TEST_TYPE_CPUL2)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700355
356#define MN_MODE_DUAL_EDGE 0x2
357
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700358struct pll_rate {
359 const uint32_t l_val;
360 const uint32_t m_val;
361 const uint32_t n_val;
362 const uint32_t vco;
363 const uint32_t post_div;
364 const uint32_t i_bits;
365};
366#define PLL_RATE(l, m, n, v, d, i) { l, m, n, v, (d>>1), i }
367
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700368enum vdd_dig_levels {
369 VDD_DIG_NONE,
370 VDD_DIG_LOW,
371 VDD_DIG_NOMINAL,
372 VDD_DIG_HIGH
373};
374
Saravana Kannan298ec392012-02-08 19:21:47 -0800375static int set_vdd_dig_8960(struct clk_vdd_class *vdd_class, int level)
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700376{
377 static const int vdd_uv[] = {
378 [VDD_DIG_NONE] = 0,
379 [VDD_DIG_LOW] = 945000,
380 [VDD_DIG_NOMINAL] = 1050000,
381 [VDD_DIG_HIGH] = 1150000
382 };
Saravana Kannan298ec392012-02-08 19:21:47 -0800383 return rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_S3, RPM_VREG_VOTER3,
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700384 vdd_uv[level], 1150000, 1);
385}
386
Saravana Kannan298ec392012-02-08 19:21:47 -0800387static DEFINE_VDD_CLASS(vdd_dig, set_vdd_dig_8960);
388
389static int set_vdd_dig_8930(struct clk_vdd_class *vdd_class, int level)
390{
Saravana Kannanebaa3ac2012-02-08 19:55:44 -0800391 static const int vdd_corner[] = {
392 [VDD_DIG_NONE] = RPM_VREG_CORNER_NONE,
393 [VDD_DIG_LOW] = RPM_VREG_CORNER_LOW,
394 [VDD_DIG_NOMINAL] = RPM_VREG_CORNER_NOMINAL,
395 [VDD_DIG_HIGH] = RPM_VREG_CORNER_HIGH,
Saravana Kannan298ec392012-02-08 19:21:47 -0800396 };
Saravana Kannanebaa3ac2012-02-08 19:55:44 -0800397 return rpm_vreg_set_voltage(RPM_VREG_ID_PM8038_VDD_DIG_CORNER,
398 RPM_VREG_VOTER3,
399 vdd_corner[level],
400 RPM_VREG_CORNER_HIGH, 1);
Saravana Kannan298ec392012-02-08 19:21:47 -0800401}
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700402
403#define VDD_DIG_FMAX_MAP1(l1, f1) \
404 .vdd_class = &vdd_dig, \
405 .fmax[VDD_DIG_##l1] = (f1)
406#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
407 .vdd_class = &vdd_dig, \
408 .fmax[VDD_DIG_##l1] = (f1), \
409 .fmax[VDD_DIG_##l2] = (f2)
410#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
411 .vdd_class = &vdd_dig, \
412 .fmax[VDD_DIG_##l1] = (f1), \
413 .fmax[VDD_DIG_##l2] = (f2), \
414 .fmax[VDD_DIG_##l3] = (f3)
415
Tianyi Goue1faaf22012-01-24 16:07:19 -0800416enum vdd_sr2_pll_levels {
417 VDD_SR2_PLL_OFF,
418 VDD_SR2_PLL_ON
Matt Wagantallc57577d2011-10-06 17:06:53 -0700419};
420
Saravana Kannan298ec392012-02-08 19:21:47 -0800421static int set_vdd_sr2_pll_8960(struct clk_vdd_class *vdd_class, int level)
Matt Wagantallc57577d2011-10-06 17:06:53 -0700422{
Tianyi Goubf3d0b12012-01-23 14:37:28 -0800423 int rc = 0;
Saravana Kannan298ec392012-02-08 19:21:47 -0800424
425 if (level == VDD_SR2_PLL_OFF) {
426 rc = rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_L23,
427 RPM_VREG_VOTER3, 0, 0, 1);
428 if (rc)
429 return rc;
430 rc = rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_S8,
431 RPM_VREG_VOTER3, 0, 0, 1);
432 if (rc)
433 rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_L23,
434 RPM_VREG_VOTER3, 1800000, 1800000, 1);
Tianyi Goue1faaf22012-01-24 16:07:19 -0800435 } else {
Saravana Kannan298ec392012-02-08 19:21:47 -0800436 rc = rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_S8,
David Collins9a81d6c2012-03-29 15:11:33 -0700437 RPM_VREG_VOTER3, 2050000, 2100000, 1);
Saravana Kannan298ec392012-02-08 19:21:47 -0800438 if (rc)
439 return rc;
440 rc = rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_L23,
441 RPM_VREG_VOTER3, 1800000, 1800000, 1);
442 if (rc)
443 rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_S8,
Tianyi Goubf3d0b12012-01-23 14:37:28 -0800444 RPM_VREG_VOTER3, 0, 0, 1);
Matt Wagantallc57577d2011-10-06 17:06:53 -0700445 }
446
447 return rc;
448}
449
Saravana Kannan298ec392012-02-08 19:21:47 -0800450static DEFINE_VDD_CLASS(vdd_sr2_pll, set_vdd_sr2_pll_8960);
451
452static int sr2_lreg_uv[] = {
453 [VDD_SR2_PLL_OFF] = 0,
454 [VDD_SR2_PLL_ON] = 1800000,
455};
456
457static int set_vdd_sr2_pll_8064(struct clk_vdd_class *vdd_class, int level)
458{
459 return rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_LVS7, RPM_VREG_VOTER3,
460 sr2_lreg_uv[level], sr2_lreg_uv[level], 1);
461}
462
463static int set_vdd_sr2_pll_8930(struct clk_vdd_class *vdd_class, int level)
464{
465 return rpm_vreg_set_voltage(RPM_VREG_ID_PM8038_L23, RPM_VREG_VOTER3,
466 sr2_lreg_uv[level], sr2_lreg_uv[level], 1);
467}
Matt Wagantallc57577d2011-10-06 17:06:53 -0700468
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700469/*
470 * Clock Descriptions
471 */
472
Stephen Boyd72a80352012-01-26 15:57:38 -0800473DEFINE_CLK_RPM_BRANCH(pxo_clk, pxo_a_clk, PXO, 27000000);
474DEFINE_CLK_RPM_BRANCH(cxo_clk, cxo_a_clk, CXO, 19200000);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700475
476static struct pll_clk pll2_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700477 .mode_reg = MM_PLL1_MODE_REG,
478 .parent = &pxo_clk.c,
479 .c = {
480 .dbg_name = "pll2_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800481 .rate = 800000000,
Vikram Mulukutla681d8682012-03-09 23:56:20 -0800482 .ops = &clk_ops_local_pll,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700483 CLK_INIT(pll2_clk.c),
Stephen Boyd3bbf3462012-01-12 00:19:23 -0800484 .warned = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700485 },
486};
487
Stephen Boyd94625ef2011-07-12 17:06:01 -0700488static struct pll_clk pll3_clk = {
Stephen Boyd94625ef2011-07-12 17:06:01 -0700489 .mode_reg = BB_MMCC_PLL2_MODE_REG,
490 .parent = &pxo_clk.c,
491 .c = {
492 .dbg_name = "pll3_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800493 .rate = 1200000000,
Vikram Mulukutla681d8682012-03-09 23:56:20 -0800494 .ops = &clk_ops_local_pll,
Tianyi Goue1faaf22012-01-24 16:07:19 -0800495 .vdd_class = &vdd_sr2_pll,
496 .fmax[VDD_SR2_PLL_ON] = ULONG_MAX,
Stephen Boyd94625ef2011-07-12 17:06:01 -0700497 CLK_INIT(pll3_clk.c),
Stephen Boyd3bbf3462012-01-12 00:19:23 -0800498 .warned = true,
Stephen Boyd94625ef2011-07-12 17:06:01 -0700499 },
500};
501
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700502static struct pll_vote_clk pll4_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700503 .en_reg = BB_PLL_ENA_SC0_REG,
504 .en_mask = BIT(4),
505 .status_reg = LCC_PLL0_STATUS_REG,
Vikram Mulukutla681d8682012-03-09 23:56:20 -0800506 .status_mask = BIT(16),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700507 .parent = &pxo_clk.c,
508 .c = {
509 .dbg_name = "pll4_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800510 .rate = 393216000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700511 .ops = &clk_ops_pll_vote,
512 CLK_INIT(pll4_clk.c),
Stephen Boyd3bbf3462012-01-12 00:19:23 -0800513 .warned = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700514 },
515};
516
517static struct pll_vote_clk pll8_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700518 .en_reg = BB_PLL_ENA_SC0_REG,
519 .en_mask = BIT(8),
520 .status_reg = BB_PLL8_STATUS_REG,
Vikram Mulukutla681d8682012-03-09 23:56:20 -0800521 .status_mask = BIT(16),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700522 .parent = &pxo_clk.c,
523 .c = {
524 .dbg_name = "pll8_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800525 .rate = 384000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700526 .ops = &clk_ops_pll_vote,
527 CLK_INIT(pll8_clk.c),
Stephen Boyd3bbf3462012-01-12 00:19:23 -0800528 .warned = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700529 },
530};
531
Stephen Boyd94625ef2011-07-12 17:06:01 -0700532static struct pll_vote_clk pll14_clk = {
Stephen Boyd94625ef2011-07-12 17:06:01 -0700533 .en_reg = BB_PLL_ENA_SC0_REG,
534 .en_mask = BIT(14),
535 .status_reg = BB_PLL14_STATUS_REG,
Vikram Mulukutla681d8682012-03-09 23:56:20 -0800536 .status_mask = BIT(16),
Stephen Boyd94625ef2011-07-12 17:06:01 -0700537 .parent = &pxo_clk.c,
538 .c = {
539 .dbg_name = "pll14_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800540 .rate = 480000000,
Stephen Boyd94625ef2011-07-12 17:06:01 -0700541 .ops = &clk_ops_pll_vote,
542 CLK_INIT(pll14_clk.c),
Stephen Boyd3bbf3462012-01-12 00:19:23 -0800543 .warned = true,
Stephen Boyd94625ef2011-07-12 17:06:01 -0700544 },
545};
546
Tianyi Gou41515e22011-09-01 19:37:43 -0700547static struct pll_clk pll15_clk = {
Tianyi Gou41515e22011-09-01 19:37:43 -0700548 .mode_reg = MM_PLL3_MODE_REG,
549 .parent = &pxo_clk.c,
550 .c = {
551 .dbg_name = "pll15_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800552 .rate = 975000000,
Vikram Mulukutla681d8682012-03-09 23:56:20 -0800553 .ops = &clk_ops_local_pll,
Tianyi Gou41515e22011-09-01 19:37:43 -0700554 CLK_INIT(pll15_clk.c),
Stephen Boyd3bbf3462012-01-12 00:19:23 -0800555 .warned = true,
Tianyi Gou41515e22011-09-01 19:37:43 -0700556 },
557};
558
Matt Wagantall84f43fd2011-08-16 23:28:38 -0700559static struct clk_ops clk_ops_rcg_8960 = {
Matt Wagantall0625ea02011-07-13 18:51:56 -0700560 .enable = rcg_clk_enable,
561 .disable = rcg_clk_disable,
Stephen Boyda52d7e32011-11-10 11:59:00 -0800562 .enable_hwcg = rcg_clk_enable_hwcg,
563 .disable_hwcg = rcg_clk_disable_hwcg,
564 .in_hwcg_mode = rcg_clk_in_hwcg_mode,
Matt Wagantall41af0772011-09-17 12:21:39 -0700565 .auto_off = rcg_clk_disable,
Matt Wagantall53d968f2011-07-19 13:22:53 -0700566 .handoff = rcg_clk_handoff,
Matt Wagantall0625ea02011-07-13 18:51:56 -0700567 .set_rate = rcg_clk_set_rate,
Matt Wagantall0625ea02011-07-13 18:51:56 -0700568 .list_rate = rcg_clk_list_rate,
569 .is_enabled = rcg_clk_is_enabled,
570 .round_rate = rcg_clk_round_rate,
Stephen Boyd7bf28142011-12-07 00:30:52 -0800571 .reset = rcg_clk_reset,
Matt Wagantall0625ea02011-07-13 18:51:56 -0700572 .get_parent = rcg_clk_get_parent,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800573 .set_flags = rcg_clk_set_flags,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700574};
575
576static struct clk_ops clk_ops_branch = {
577 .enable = branch_clk_enable,
578 .disable = branch_clk_disable,
Stephen Boyda52d7e32011-11-10 11:59:00 -0800579 .enable_hwcg = branch_clk_enable_hwcg,
580 .disable_hwcg = branch_clk_disable_hwcg,
581 .in_hwcg_mode = branch_clk_in_hwcg_mode,
Matt Wagantall41af0772011-09-17 12:21:39 -0700582 .auto_off = branch_clk_disable,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700583 .is_enabled = branch_clk_is_enabled,
584 .reset = branch_clk_reset,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700585 .get_parent = branch_clk_get_parent,
Stephen Boyda52d7e32011-11-10 11:59:00 -0800586 .handoff = branch_clk_handoff,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800587 .set_flags = branch_clk_set_flags,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700588};
589
590static struct clk_ops clk_ops_reset = {
591 .reset = branch_clk_reset,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700592};
593
594/* AXI Interfaces */
595static struct branch_clk gmem_axi_clk = {
596 .b = {
597 .ctl_reg = MAXI_EN_REG,
598 .en_mask = BIT(24),
599 .halt_reg = DBG_BUS_VEC_E_REG,
600 .halt_bit = 6,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800601 .retain_reg = MAXI_EN2_REG,
602 .retain_mask = BIT(21),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700603 },
604 .c = {
605 .dbg_name = "gmem_axi_clk",
606 .ops = &clk_ops_branch,
607 CLK_INIT(gmem_axi_clk.c),
608 },
609};
610
611static struct branch_clk ijpeg_axi_clk = {
612 .b = {
613 .ctl_reg = MAXI_EN_REG,
614 .en_mask = BIT(21),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800615 .hwcg_reg = MAXI_EN_REG,
616 .hwcg_mask = BIT(11),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700617 .reset_reg = SW_RESET_AXI_REG,
618 .reset_mask = BIT(14),
619 .halt_reg = DBG_BUS_VEC_E_REG,
620 .halt_bit = 4,
621 },
622 .c = {
623 .dbg_name = "ijpeg_axi_clk",
624 .ops = &clk_ops_branch,
625 CLK_INIT(ijpeg_axi_clk.c),
626 },
627};
628
629static struct branch_clk imem_axi_clk = {
630 .b = {
631 .ctl_reg = MAXI_EN_REG,
632 .en_mask = BIT(22),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800633 .hwcg_reg = MAXI_EN_REG,
634 .hwcg_mask = BIT(15),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700635 .reset_reg = SW_RESET_CORE_REG,
636 .reset_mask = BIT(10),
637 .halt_reg = DBG_BUS_VEC_E_REG,
638 .halt_bit = 7,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800639 .retain_reg = MAXI_EN2_REG,
640 .retain_mask = BIT(10),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700641 },
642 .c = {
643 .dbg_name = "imem_axi_clk",
644 .ops = &clk_ops_branch,
645 CLK_INIT(imem_axi_clk.c),
646 },
647};
648
649static struct branch_clk jpegd_axi_clk = {
650 .b = {
651 .ctl_reg = MAXI_EN_REG,
652 .en_mask = BIT(25),
653 .halt_reg = DBG_BUS_VEC_E_REG,
654 .halt_bit = 5,
655 },
656 .c = {
657 .dbg_name = "jpegd_axi_clk",
658 .ops = &clk_ops_branch,
659 CLK_INIT(jpegd_axi_clk.c),
660 },
661};
662
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700663static struct branch_clk vcodec_axi_b_clk = {
664 .b = {
665 .ctl_reg = MAXI_EN4_REG,
666 .en_mask = BIT(23),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800667 .hwcg_reg = MAXI_EN4_REG,
668 .hwcg_mask = BIT(22),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700669 .halt_reg = DBG_BUS_VEC_I_REG,
670 .halt_bit = 25,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800671 .retain_reg = MAXI_EN4_REG,
672 .retain_mask = BIT(21),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700673 },
674 .c = {
675 .dbg_name = "vcodec_axi_b_clk",
676 .ops = &clk_ops_branch,
677 CLK_INIT(vcodec_axi_b_clk.c),
678 },
679};
680
Matt Wagantall91f42702011-07-14 12:01:15 -0700681static struct branch_clk vcodec_axi_a_clk = {
682 .b = {
683 .ctl_reg = MAXI_EN4_REG,
684 .en_mask = BIT(25),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800685 .hwcg_reg = MAXI_EN4_REG,
686 .hwcg_mask = BIT(24),
Matt Wagantall91f42702011-07-14 12:01:15 -0700687 .halt_reg = DBG_BUS_VEC_I_REG,
688 .halt_bit = 26,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800689 .retain_reg = MAXI_EN4_REG,
690 .retain_mask = BIT(10),
Matt Wagantall91f42702011-07-14 12:01:15 -0700691 },
Matt Wagantall91f42702011-07-14 12:01:15 -0700692 .c = {
693 .dbg_name = "vcodec_axi_a_clk",
694 .ops = &clk_ops_branch,
695 CLK_INIT(vcodec_axi_a_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -0700696 .depends = &vcodec_axi_b_clk.c,
Matt Wagantall91f42702011-07-14 12:01:15 -0700697 },
698};
699
700static struct branch_clk vcodec_axi_clk = {
701 .b = {
702 .ctl_reg = MAXI_EN_REG,
703 .en_mask = BIT(19),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800704 .hwcg_reg = MAXI_EN_REG,
705 .hwcg_mask = BIT(13),
Matt Wagantall91f42702011-07-14 12:01:15 -0700706 .reset_reg = SW_RESET_AXI_REG,
Gopikrishnaiah Anandan83b6e852012-01-05 17:47:02 -0800707 .reset_mask = BIT(4)|BIT(5)|BIT(7),
Matt Wagantall91f42702011-07-14 12:01:15 -0700708 .halt_reg = DBG_BUS_VEC_E_REG,
709 .halt_bit = 3,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800710 .retain_reg = MAXI_EN2_REG,
711 .retain_mask = BIT(28),
Matt Wagantall91f42702011-07-14 12:01:15 -0700712 },
Matt Wagantall91f42702011-07-14 12:01:15 -0700713 .c = {
714 .dbg_name = "vcodec_axi_clk",
715 .ops = &clk_ops_branch,
716 CLK_INIT(vcodec_axi_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -0700717 .depends = &vcodec_axi_a_clk.c,
Matt Wagantall91f42702011-07-14 12:01:15 -0700718 },
719};
720
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700721static struct branch_clk vfe_axi_clk = {
722 .b = {
723 .ctl_reg = MAXI_EN_REG,
724 .en_mask = BIT(18),
725 .reset_reg = SW_RESET_AXI_REG,
726 .reset_mask = BIT(9),
727 .halt_reg = DBG_BUS_VEC_E_REG,
728 .halt_bit = 0,
729 },
730 .c = {
731 .dbg_name = "vfe_axi_clk",
732 .ops = &clk_ops_branch,
733 CLK_INIT(vfe_axi_clk.c),
734 },
735};
736
737static struct branch_clk mdp_axi_clk = {
738 .b = {
739 .ctl_reg = MAXI_EN_REG,
740 .en_mask = BIT(23),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800741 .hwcg_reg = MAXI_EN_REG,
742 .hwcg_mask = BIT(16),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700743 .reset_reg = SW_RESET_AXI_REG,
744 .reset_mask = BIT(13),
745 .halt_reg = DBG_BUS_VEC_E_REG,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700746 .halt_bit = 8,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800747 .retain_reg = MAXI_EN_REG,
748 .retain_mask = BIT(0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700749 },
750 .c = {
751 .dbg_name = "mdp_axi_clk",
752 .ops = &clk_ops_branch,
753 CLK_INIT(mdp_axi_clk.c),
754 },
755};
756
757static struct branch_clk rot_axi_clk = {
758 .b = {
759 .ctl_reg = MAXI_EN2_REG,
760 .en_mask = BIT(24),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800761 .hwcg_reg = MAXI_EN2_REG,
762 .hwcg_mask = BIT(25),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700763 .reset_reg = SW_RESET_AXI_REG,
764 .reset_mask = BIT(6),
765 .halt_reg = DBG_BUS_VEC_E_REG,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700766 .halt_bit = 2,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800767 .retain_reg = MAXI_EN3_REG,
768 .retain_mask = BIT(10),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700769 },
770 .c = {
771 .dbg_name = "rot_axi_clk",
772 .ops = &clk_ops_branch,
773 CLK_INIT(rot_axi_clk.c),
774 },
775};
776
777static struct branch_clk vpe_axi_clk = {
778 .b = {
779 .ctl_reg = MAXI_EN2_REG,
780 .en_mask = BIT(26),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800781 .hwcg_reg = MAXI_EN2_REG,
782 .hwcg_mask = BIT(27),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700783 .reset_reg = SW_RESET_AXI_REG,
784 .reset_mask = BIT(15),
785 .halt_reg = DBG_BUS_VEC_E_REG,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700786 .halt_bit = 1,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800787 .retain_reg = MAXI_EN3_REG,
788 .retain_mask = BIT(21),
789
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700790 },
791 .c = {
792 .dbg_name = "vpe_axi_clk",
793 .ops = &clk_ops_branch,
794 CLK_INIT(vpe_axi_clk.c),
795 },
796};
797
Tianyi Gou41515e22011-09-01 19:37:43 -0700798static struct branch_clk vcap_axi_clk = {
799 .b = {
800 .ctl_reg = MAXI_EN5_REG,
801 .en_mask = BIT(12),
802 .reset_reg = SW_RESET_AXI_REG,
803 .reset_mask = BIT(16),
804 .halt_reg = DBG_BUS_VEC_J_REG,
805 .halt_bit = 20,
806 },
807 .c = {
808 .dbg_name = "vcap_axi_clk",
809 .ops = &clk_ops_branch,
810 CLK_INIT(vcap_axi_clk.c),
811 },
812};
813
Tianyi Goue3d4f542012-03-15 17:06:45 -0700814/* gfx3d_axi_clk is set as a dependency of gmem_axi_clk at runtime */
815static struct branch_clk gfx3d_axi_clk_8064 = {
Tianyi Gou621f8742011-09-01 21:45:01 -0700816 .b = {
817 .ctl_reg = MAXI_EN5_REG,
818 .en_mask = BIT(25),
819 .reset_reg = SW_RESET_AXI_REG,
820 .reset_mask = BIT(17),
821 .halt_reg = DBG_BUS_VEC_J_REG,
822 .halt_bit = 30,
823 },
824 .c = {
825 .dbg_name = "gfx3d_axi_clk",
826 .ops = &clk_ops_branch,
Tianyi Goue3d4f542012-03-15 17:06:45 -0700827 CLK_INIT(gfx3d_axi_clk_8064.c),
828 },
829};
830
831static struct branch_clk gfx3d_axi_clk_8930 = {
832 .b = {
833 .ctl_reg = MAXI_EN5_REG,
834 .en_mask = BIT(12),
835 .reset_reg = SW_RESET_AXI_REG,
836 .reset_mask = BIT(16),
837 .halt_reg = DBG_BUS_VEC_J_REG,
838 .halt_bit = 12,
839 },
840 .c = {
841 .dbg_name = "gfx3d_axi_clk",
842 .ops = &clk_ops_branch,
843 CLK_INIT(gfx3d_axi_clk_8930.c),
Tianyi Gou621f8742011-09-01 21:45:01 -0700844 },
845};
846
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700847/* AHB Interfaces */
848static struct branch_clk amp_p_clk = {
849 .b = {
850 .ctl_reg = AHB_EN_REG,
851 .en_mask = BIT(24),
Matt Wagantalld40857a2012-04-10 19:15:43 -0700852 .reset_reg = SW_RESET_CORE_REG,
853 .reset_mask = BIT(20),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700854 .halt_reg = DBG_BUS_VEC_F_REG,
855 .halt_bit = 18,
856 },
857 .c = {
858 .dbg_name = "amp_p_clk",
859 .ops = &clk_ops_branch,
860 CLK_INIT(amp_p_clk.c),
861 },
862};
863
Matt Wagantallc23eee92011-08-16 23:06:52 -0700864static struct branch_clk csi_p_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700865 .b = {
866 .ctl_reg = AHB_EN_REG,
867 .en_mask = BIT(7),
868 .reset_reg = SW_RESET_AHB_REG,
869 .reset_mask = BIT(17),
870 .halt_reg = DBG_BUS_VEC_F_REG,
871 .halt_bit = 16,
872 },
873 .c = {
Matt Wagantallc23eee92011-08-16 23:06:52 -0700874 .dbg_name = "csi_p_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700875 .ops = &clk_ops_branch,
Matt Wagantallc23eee92011-08-16 23:06:52 -0700876 CLK_INIT(csi_p_clk.c),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700877 },
878};
879
880static struct branch_clk dsi1_m_p_clk = {
881 .b = {
882 .ctl_reg = AHB_EN_REG,
883 .en_mask = BIT(9),
884 .reset_reg = SW_RESET_AHB_REG,
885 .reset_mask = BIT(6),
886 .halt_reg = DBG_BUS_VEC_F_REG,
887 .halt_bit = 19,
888 },
889 .c = {
890 .dbg_name = "dsi1_m_p_clk",
891 .ops = &clk_ops_branch,
892 CLK_INIT(dsi1_m_p_clk.c),
893 },
894};
895
896static struct branch_clk dsi1_s_p_clk = {
897 .b = {
898 .ctl_reg = AHB_EN_REG,
899 .en_mask = BIT(18),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800900 .hwcg_reg = AHB_EN2_REG,
901 .hwcg_mask = BIT(20),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700902 .reset_reg = SW_RESET_AHB_REG,
903 .reset_mask = BIT(5),
904 .halt_reg = DBG_BUS_VEC_F_REG,
905 .halt_bit = 21,
906 },
907 .c = {
908 .dbg_name = "dsi1_s_p_clk",
909 .ops = &clk_ops_branch,
910 CLK_INIT(dsi1_s_p_clk.c),
911 },
912};
913
914static struct branch_clk dsi2_m_p_clk = {
915 .b = {
916 .ctl_reg = AHB_EN_REG,
917 .en_mask = BIT(17),
918 .reset_reg = SW_RESET_AHB2_REG,
919 .reset_mask = BIT(1),
920 .halt_reg = DBG_BUS_VEC_E_REG,
921 .halt_bit = 18,
922 },
923 .c = {
924 .dbg_name = "dsi2_m_p_clk",
925 .ops = &clk_ops_branch,
926 CLK_INIT(dsi2_m_p_clk.c),
927 },
928};
929
930static struct branch_clk dsi2_s_p_clk = {
931 .b = {
932 .ctl_reg = AHB_EN_REG,
933 .en_mask = BIT(22),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800934 .hwcg_reg = AHB_EN2_REG,
935 .hwcg_mask = BIT(15),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700936 .reset_reg = SW_RESET_AHB2_REG,
937 .reset_mask = BIT(0),
938 .halt_reg = DBG_BUS_VEC_F_REG,
939 .halt_bit = 20,
940 },
941 .c = {
942 .dbg_name = "dsi2_s_p_clk",
943 .ops = &clk_ops_branch,
944 CLK_INIT(dsi2_s_p_clk.c),
945 },
946};
947
948static struct branch_clk gfx2d0_p_clk = {
949 .b = {
950 .ctl_reg = AHB_EN_REG,
951 .en_mask = BIT(19),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800952 .hwcg_reg = AHB_EN2_REG,
953 .hwcg_mask = BIT(28),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700954 .reset_reg = SW_RESET_AHB_REG,
955 .reset_mask = BIT(12),
956 .halt_reg = DBG_BUS_VEC_F_REG,
957 .halt_bit = 2,
958 },
959 .c = {
960 .dbg_name = "gfx2d0_p_clk",
961 .ops = &clk_ops_branch,
962 CLK_INIT(gfx2d0_p_clk.c),
963 },
964};
965
966static struct branch_clk gfx2d1_p_clk = {
967 .b = {
968 .ctl_reg = AHB_EN_REG,
969 .en_mask = BIT(2),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800970 .hwcg_reg = AHB_EN2_REG,
971 .hwcg_mask = BIT(29),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700972 .reset_reg = SW_RESET_AHB_REG,
973 .reset_mask = BIT(11),
974 .halt_reg = DBG_BUS_VEC_F_REG,
975 .halt_bit = 3,
976 },
977 .c = {
978 .dbg_name = "gfx2d1_p_clk",
979 .ops = &clk_ops_branch,
980 CLK_INIT(gfx2d1_p_clk.c),
981 },
982};
983
984static struct branch_clk gfx3d_p_clk = {
985 .b = {
986 .ctl_reg = AHB_EN_REG,
987 .en_mask = BIT(3),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800988 .hwcg_reg = AHB_EN2_REG,
989 .hwcg_mask = BIT(27),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700990 .reset_reg = SW_RESET_AHB_REG,
991 .reset_mask = BIT(10),
992 .halt_reg = DBG_BUS_VEC_F_REG,
993 .halt_bit = 4,
994 },
995 .c = {
996 .dbg_name = "gfx3d_p_clk",
997 .ops = &clk_ops_branch,
998 CLK_INIT(gfx3d_p_clk.c),
999 },
1000};
1001
1002static struct branch_clk hdmi_m_p_clk = {
1003 .b = {
1004 .ctl_reg = AHB_EN_REG,
1005 .en_mask = BIT(14),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001006 .hwcg_reg = AHB_EN2_REG,
1007 .hwcg_mask = BIT(21),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001008 .reset_reg = SW_RESET_AHB_REG,
1009 .reset_mask = BIT(9),
1010 .halt_reg = DBG_BUS_VEC_F_REG,
1011 .halt_bit = 5,
1012 },
1013 .c = {
1014 .dbg_name = "hdmi_m_p_clk",
1015 .ops = &clk_ops_branch,
1016 CLK_INIT(hdmi_m_p_clk.c),
1017 },
1018};
1019
1020static struct branch_clk hdmi_s_p_clk = {
1021 .b = {
1022 .ctl_reg = AHB_EN_REG,
1023 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001024 .hwcg_reg = AHB_EN2_REG,
1025 .hwcg_mask = BIT(22),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001026 .reset_reg = SW_RESET_AHB_REG,
1027 .reset_mask = BIT(9),
1028 .halt_reg = DBG_BUS_VEC_F_REG,
1029 .halt_bit = 6,
1030 },
1031 .c = {
1032 .dbg_name = "hdmi_s_p_clk",
1033 .ops = &clk_ops_branch,
1034 CLK_INIT(hdmi_s_p_clk.c),
1035 },
1036};
1037
1038static struct branch_clk ijpeg_p_clk = {
1039 .b = {
1040 .ctl_reg = AHB_EN_REG,
1041 .en_mask = BIT(5),
1042 .reset_reg = SW_RESET_AHB_REG,
1043 .reset_mask = BIT(7),
1044 .halt_reg = DBG_BUS_VEC_F_REG,
1045 .halt_bit = 9,
1046 },
1047 .c = {
1048 .dbg_name = "ijpeg_p_clk",
1049 .ops = &clk_ops_branch,
1050 CLK_INIT(ijpeg_p_clk.c),
1051 },
1052};
1053
1054static struct branch_clk imem_p_clk = {
1055 .b = {
1056 .ctl_reg = AHB_EN_REG,
1057 .en_mask = BIT(6),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001058 .hwcg_reg = AHB_EN2_REG,
1059 .hwcg_mask = BIT(12),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001060 .reset_reg = SW_RESET_AHB_REG,
1061 .reset_mask = BIT(8),
1062 .halt_reg = DBG_BUS_VEC_F_REG,
1063 .halt_bit = 10,
1064 },
1065 .c = {
1066 .dbg_name = "imem_p_clk",
1067 .ops = &clk_ops_branch,
1068 CLK_INIT(imem_p_clk.c),
1069 },
1070};
1071
1072static struct branch_clk jpegd_p_clk = {
1073 .b = {
1074 .ctl_reg = AHB_EN_REG,
1075 .en_mask = BIT(21),
1076 .reset_reg = SW_RESET_AHB_REG,
1077 .reset_mask = BIT(4),
1078 .halt_reg = DBG_BUS_VEC_F_REG,
1079 .halt_bit = 7,
1080 },
1081 .c = {
1082 .dbg_name = "jpegd_p_clk",
1083 .ops = &clk_ops_branch,
1084 CLK_INIT(jpegd_p_clk.c),
1085 },
1086};
1087
1088static struct branch_clk mdp_p_clk = {
1089 .b = {
1090 .ctl_reg = AHB_EN_REG,
1091 .en_mask = BIT(10),
1092 .reset_reg = SW_RESET_AHB_REG,
1093 .reset_mask = BIT(3),
1094 .halt_reg = DBG_BUS_VEC_F_REG,
1095 .halt_bit = 11,
1096 },
1097 .c = {
1098 .dbg_name = "mdp_p_clk",
1099 .ops = &clk_ops_branch,
1100 CLK_INIT(mdp_p_clk.c),
1101 },
1102};
1103
1104static struct branch_clk rot_p_clk = {
1105 .b = {
1106 .ctl_reg = AHB_EN_REG,
1107 .en_mask = BIT(12),
1108 .reset_reg = SW_RESET_AHB_REG,
1109 .reset_mask = BIT(2),
1110 .halt_reg = DBG_BUS_VEC_F_REG,
1111 .halt_bit = 13,
1112 },
1113 .c = {
1114 .dbg_name = "rot_p_clk",
1115 .ops = &clk_ops_branch,
1116 CLK_INIT(rot_p_clk.c),
1117 },
1118};
1119
1120static struct branch_clk smmu_p_clk = {
1121 .b = {
1122 .ctl_reg = AHB_EN_REG,
1123 .en_mask = BIT(15),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001124 .hwcg_reg = AHB_EN_REG,
1125 .hwcg_mask = BIT(26),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001126 .halt_reg = DBG_BUS_VEC_F_REG,
1127 .halt_bit = 22,
1128 },
1129 .c = {
1130 .dbg_name = "smmu_p_clk",
1131 .ops = &clk_ops_branch,
1132 CLK_INIT(smmu_p_clk.c),
1133 },
1134};
1135
1136static struct branch_clk tv_enc_p_clk = {
1137 .b = {
1138 .ctl_reg = AHB_EN_REG,
1139 .en_mask = BIT(25),
1140 .reset_reg = SW_RESET_AHB_REG,
1141 .reset_mask = BIT(15),
1142 .halt_reg = DBG_BUS_VEC_F_REG,
1143 .halt_bit = 23,
1144 },
1145 .c = {
1146 .dbg_name = "tv_enc_p_clk",
1147 .ops = &clk_ops_branch,
1148 CLK_INIT(tv_enc_p_clk.c),
1149 },
1150};
1151
1152static struct branch_clk vcodec_p_clk = {
1153 .b = {
1154 .ctl_reg = AHB_EN_REG,
1155 .en_mask = BIT(11),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001156 .hwcg_reg = AHB_EN2_REG,
1157 .hwcg_mask = BIT(26),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001158 .reset_reg = SW_RESET_AHB_REG,
1159 .reset_mask = BIT(1),
1160 .halt_reg = DBG_BUS_VEC_F_REG,
1161 .halt_bit = 12,
1162 },
1163 .c = {
1164 .dbg_name = "vcodec_p_clk",
1165 .ops = &clk_ops_branch,
1166 CLK_INIT(vcodec_p_clk.c),
1167 },
1168};
1169
1170static struct branch_clk vfe_p_clk = {
1171 .b = {
1172 .ctl_reg = AHB_EN_REG,
1173 .en_mask = BIT(13),
1174 .reset_reg = SW_RESET_AHB_REG,
1175 .reset_mask = BIT(0),
1176 .halt_reg = DBG_BUS_VEC_F_REG,
1177 .halt_bit = 14,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08001178 .retain_reg = AHB_EN2_REG,
1179 .retain_mask = BIT(0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001180 },
1181 .c = {
1182 .dbg_name = "vfe_p_clk",
1183 .ops = &clk_ops_branch,
1184 CLK_INIT(vfe_p_clk.c),
1185 },
1186};
1187
1188static struct branch_clk vpe_p_clk = {
1189 .b = {
1190 .ctl_reg = AHB_EN_REG,
1191 .en_mask = BIT(16),
1192 .reset_reg = SW_RESET_AHB_REG,
1193 .reset_mask = BIT(14),
1194 .halt_reg = DBG_BUS_VEC_F_REG,
1195 .halt_bit = 15,
1196 },
1197 .c = {
1198 .dbg_name = "vpe_p_clk",
1199 .ops = &clk_ops_branch,
1200 CLK_INIT(vpe_p_clk.c),
1201 },
1202};
1203
Tianyi Gou41515e22011-09-01 19:37:43 -07001204static struct branch_clk vcap_p_clk = {
1205 .b = {
1206 .ctl_reg = AHB_EN3_REG,
1207 .en_mask = BIT(1),
1208 .reset_reg = SW_RESET_AHB2_REG,
1209 .reset_mask = BIT(2),
1210 .halt_reg = DBG_BUS_VEC_J_REG,
1211 .halt_bit = 23,
1212 },
1213 .c = {
1214 .dbg_name = "vcap_p_clk",
1215 .ops = &clk_ops_branch,
1216 CLK_INIT(vcap_p_clk.c),
1217 },
1218};
1219
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001220/*
1221 * Peripheral Clocks
1222 */
Matt Wagantall7625a4c2011-11-01 16:17:53 -07001223#define CLK_GP(i, n, h_r, h_b) \
1224 struct rcg_clk i##_clk = { \
1225 .b = { \
1226 .ctl_reg = GPn_NS_REG(n), \
1227 .en_mask = BIT(9), \
1228 .halt_reg = h_r, \
1229 .halt_bit = h_b, \
1230 }, \
1231 .ns_reg = GPn_NS_REG(n), \
1232 .md_reg = GPn_MD_REG(n), \
1233 .root_en_mask = BIT(11), \
1234 .ns_mask = (BM(23, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001235 .mnd_en_mask = BIT(8), \
Matt Wagantall7625a4c2011-11-01 16:17:53 -07001236 .set_rate = set_rate_mnd, \
1237 .freq_tbl = clk_tbl_gp, \
1238 .current_freq = &rcg_dummy_freq, \
1239 .c = { \
1240 .dbg_name = #i "_clk", \
1241 .ops = &clk_ops_rcg_8960, \
1242 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000), \
1243 CLK_INIT(i##_clk.c), \
1244 }, \
1245 }
1246#define F_GP(f, s, d, m, n) \
1247 { \
1248 .freq_hz = f, \
1249 .src_clk = &s##_clk.c, \
1250 .md_val = MD8(16, m, 0, n), \
1251 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Matt Wagantall7625a4c2011-11-01 16:17:53 -07001252 }
1253static struct clk_freq_tbl clk_tbl_gp[] = {
1254 F_GP( 0, gnd, 1, 0, 0),
1255 F_GP( 9600000, cxo, 2, 0, 0),
1256 F_GP( 13500000, pxo, 2, 0, 0),
1257 F_GP( 19200000, cxo, 1, 0, 0),
1258 F_GP( 27000000, pxo, 1, 0, 0),
1259 F_GP( 64000000, pll8, 2, 1, 3),
1260 F_GP( 76800000, pll8, 1, 1, 5),
1261 F_GP( 96000000, pll8, 4, 0, 0),
1262 F_GP(128000000, pll8, 3, 0, 0),
1263 F_GP(192000000, pll8, 2, 0, 0),
Matt Wagantall7625a4c2011-11-01 16:17:53 -07001264 F_END
1265};
1266
1267static CLK_GP(gp0, 0, CLK_HALT_SFPB_MISC_STATE_REG, 7);
1268static CLK_GP(gp1, 1, CLK_HALT_SFPB_MISC_STATE_REG, 6);
1269static CLK_GP(gp2, 2, CLK_HALT_SFPB_MISC_STATE_REG, 5);
1270
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001271#define CLK_GSBI_UART(i, n, h_r, h_b) \
1272 struct rcg_clk i##_clk = { \
1273 .b = { \
1274 .ctl_reg = GSBIn_UART_APPS_NS_REG(n), \
1275 .en_mask = BIT(9), \
1276 .reset_reg = GSBIn_RESET_REG(n), \
1277 .reset_mask = BIT(0), \
1278 .halt_reg = h_r, \
1279 .halt_bit = h_b, \
1280 }, \
1281 .ns_reg = GSBIn_UART_APPS_NS_REG(n), \
1282 .md_reg = GSBIn_UART_APPS_MD_REG(n), \
1283 .root_en_mask = BIT(11), \
1284 .ns_mask = (BM(31, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001285 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001286 .set_rate = set_rate_mnd, \
1287 .freq_tbl = clk_tbl_gsbi_uart, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001288 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001289 .c = { \
1290 .dbg_name = #i "_clk", \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001291 .ops = &clk_ops_rcg_8960, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001292 VDD_DIG_FMAX_MAP2(LOW, 32000000, NOMINAL, 64000000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001293 CLK_INIT(i##_clk.c), \
1294 }, \
1295 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001296#define F_GSBI_UART(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001297 { \
1298 .freq_hz = f, \
1299 .src_clk = &s##_clk.c, \
1300 .md_val = MD16(m, n), \
1301 .ns_val = NS(31, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001302 }
1303static struct clk_freq_tbl clk_tbl_gsbi_uart[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001304 F_GSBI_UART( 0, gnd, 1, 0, 0),
Matt Wagantall9a561f72012-01-19 16:13:12 -08001305 F_GSBI_UART( 1843200, pll8, 2, 6, 625),
1306 F_GSBI_UART( 3686400, pll8, 2, 12, 625),
1307 F_GSBI_UART( 7372800, pll8, 2, 24, 625),
1308 F_GSBI_UART(14745600, pll8, 2, 48, 625),
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001309 F_GSBI_UART(16000000, pll8, 4, 1, 6),
1310 F_GSBI_UART(24000000, pll8, 4, 1, 4),
1311 F_GSBI_UART(32000000, pll8, 4, 1, 3),
1312 F_GSBI_UART(40000000, pll8, 1, 5, 48),
1313 F_GSBI_UART(46400000, pll8, 1, 29, 240),
1314 F_GSBI_UART(48000000, pll8, 4, 1, 2),
1315 F_GSBI_UART(51200000, pll8, 1, 2, 15),
1316 F_GSBI_UART(56000000, pll8, 1, 7, 48),
1317 F_GSBI_UART(58982400, pll8, 1, 96, 625),
1318 F_GSBI_UART(64000000, pll8, 2, 1, 3),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001319 F_END
1320};
1321
1322static CLK_GSBI_UART(gsbi1_uart, 1, CLK_HALT_CFPB_STATEA_REG, 10);
1323static CLK_GSBI_UART(gsbi2_uart, 2, CLK_HALT_CFPB_STATEA_REG, 6);
1324static CLK_GSBI_UART(gsbi3_uart, 3, CLK_HALT_CFPB_STATEA_REG, 2);
1325static CLK_GSBI_UART(gsbi4_uart, 4, CLK_HALT_CFPB_STATEB_REG, 26);
1326static CLK_GSBI_UART(gsbi5_uart, 5, CLK_HALT_CFPB_STATEB_REG, 22);
1327static CLK_GSBI_UART(gsbi6_uart, 6, CLK_HALT_CFPB_STATEB_REG, 18);
1328static CLK_GSBI_UART(gsbi7_uart, 7, CLK_HALT_CFPB_STATEB_REG, 14);
1329static CLK_GSBI_UART(gsbi8_uart, 8, CLK_HALT_CFPB_STATEB_REG, 10);
1330static CLK_GSBI_UART(gsbi9_uart, 9, CLK_HALT_CFPB_STATEB_REG, 6);
1331static CLK_GSBI_UART(gsbi10_uart, 10, CLK_HALT_CFPB_STATEB_REG, 2);
1332static CLK_GSBI_UART(gsbi11_uart, 11, CLK_HALT_CFPB_STATEC_REG, 17);
1333static CLK_GSBI_UART(gsbi12_uart, 12, CLK_HALT_CFPB_STATEC_REG, 13);
1334
1335#define CLK_GSBI_QUP(i, n, h_r, h_b) \
1336 struct rcg_clk i##_clk = { \
1337 .b = { \
1338 .ctl_reg = GSBIn_QUP_APPS_NS_REG(n), \
1339 .en_mask = BIT(9), \
1340 .reset_reg = GSBIn_RESET_REG(n), \
1341 .reset_mask = BIT(0), \
1342 .halt_reg = h_r, \
1343 .halt_bit = h_b, \
1344 }, \
1345 .ns_reg = GSBIn_QUP_APPS_NS_REG(n), \
1346 .md_reg = GSBIn_QUP_APPS_MD_REG(n), \
1347 .root_en_mask = BIT(11), \
1348 .ns_mask = (BM(23, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001349 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001350 .set_rate = set_rate_mnd, \
1351 .freq_tbl = clk_tbl_gsbi_qup, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001352 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001353 .c = { \
1354 .dbg_name = #i "_clk", \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001355 .ops = &clk_ops_rcg_8960, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001356 VDD_DIG_FMAX_MAP2(LOW, 24000000, NOMINAL, 52000000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001357 CLK_INIT(i##_clk.c), \
1358 }, \
1359 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001360#define F_GSBI_QUP(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001361 { \
1362 .freq_hz = f, \
1363 .src_clk = &s##_clk.c, \
1364 .md_val = MD8(16, m, 0, n), \
1365 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001366 }
1367static struct clk_freq_tbl clk_tbl_gsbi_qup[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001368 F_GSBI_QUP( 0, gnd, 1, 0, 0),
1369 F_GSBI_QUP( 1100000, pxo, 1, 2, 49),
1370 F_GSBI_QUP( 5400000, pxo, 1, 1, 5),
1371 F_GSBI_QUP(10800000, pxo, 1, 2, 5),
1372 F_GSBI_QUP(15060000, pll8, 1, 2, 51),
1373 F_GSBI_QUP(24000000, pll8, 4, 1, 4),
1374 F_GSBI_QUP(25600000, pll8, 1, 1, 15),
1375 F_GSBI_QUP(27000000, pxo, 1, 0, 0),
1376 F_GSBI_QUP(48000000, pll8, 4, 1, 2),
1377 F_GSBI_QUP(51200000, pll8, 1, 2, 15),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001378 F_END
1379};
1380
1381static CLK_GSBI_QUP(gsbi1_qup, 1, CLK_HALT_CFPB_STATEA_REG, 9);
1382static CLK_GSBI_QUP(gsbi2_qup, 2, CLK_HALT_CFPB_STATEA_REG, 4);
1383static CLK_GSBI_QUP(gsbi3_qup, 3, CLK_HALT_CFPB_STATEA_REG, 0);
1384static CLK_GSBI_QUP(gsbi4_qup, 4, CLK_HALT_CFPB_STATEB_REG, 24);
1385static CLK_GSBI_QUP(gsbi5_qup, 5, CLK_HALT_CFPB_STATEB_REG, 20);
1386static CLK_GSBI_QUP(gsbi6_qup, 6, CLK_HALT_CFPB_STATEB_REG, 16);
1387static CLK_GSBI_QUP(gsbi7_qup, 7, CLK_HALT_CFPB_STATEB_REG, 12);
1388static CLK_GSBI_QUP(gsbi8_qup, 8, CLK_HALT_CFPB_STATEB_REG, 8);
1389static CLK_GSBI_QUP(gsbi9_qup, 9, CLK_HALT_CFPB_STATEB_REG, 4);
1390static CLK_GSBI_QUP(gsbi10_qup, 10, CLK_HALT_CFPB_STATEB_REG, 0);
1391static CLK_GSBI_QUP(gsbi11_qup, 11, CLK_HALT_CFPB_STATEC_REG, 15);
1392static CLK_GSBI_QUP(gsbi12_qup, 12, CLK_HALT_CFPB_STATEC_REG, 11);
1393
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001394#define F_PDM(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001395 { \
1396 .freq_hz = f, \
1397 .src_clk = &s##_clk.c, \
1398 .ns_val = NS_SRC_SEL(1, 0, s##_to_xo_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001399 }
1400static struct clk_freq_tbl clk_tbl_pdm[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001401 F_PDM( 0, gnd, 1),
1402 F_PDM(27000000, pxo, 1),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001403 F_END
1404};
1405
1406static struct rcg_clk pdm_clk = {
1407 .b = {
1408 .ctl_reg = PDM_CLK_NS_REG,
1409 .en_mask = BIT(9),
1410 .reset_reg = PDM_CLK_NS_REG,
1411 .reset_mask = BIT(12),
1412 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1413 .halt_bit = 3,
1414 },
1415 .ns_reg = PDM_CLK_NS_REG,
1416 .root_en_mask = BIT(11),
1417 .ns_mask = BM(1, 0),
1418 .set_rate = set_rate_nop,
1419 .freq_tbl = clk_tbl_pdm,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001420 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001421 .c = {
1422 .dbg_name = "pdm_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001423 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001424 VDD_DIG_FMAX_MAP1(LOW, 27000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001425 CLK_INIT(pdm_clk.c),
1426 },
1427};
1428
1429static struct branch_clk pmem_clk = {
1430 .b = {
1431 .ctl_reg = PMEM_ACLK_CTL_REG,
1432 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001433 .hwcg_reg = PMEM_ACLK_CTL_REG,
1434 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001435 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1436 .halt_bit = 20,
1437 },
1438 .c = {
1439 .dbg_name = "pmem_clk",
1440 .ops = &clk_ops_branch,
1441 CLK_INIT(pmem_clk.c),
1442 },
1443};
1444
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001445#define F_PRNG(f, s) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001446 { \
1447 .freq_hz = f, \
1448 .src_clk = &s##_clk.c, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001449 }
1450static struct clk_freq_tbl clk_tbl_prng[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001451 F_PRNG(64000000, pll8),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001452 F_END
1453};
1454
1455static struct rcg_clk prng_clk = {
1456 .b = {
1457 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1458 .en_mask = BIT(10),
1459 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
1460 .halt_check = HALT_VOTED,
1461 .halt_bit = 10,
1462 },
1463 .set_rate = set_rate_nop,
1464 .freq_tbl = clk_tbl_prng,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001465 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001466 .c = {
1467 .dbg_name = "prng_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001468 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001469 VDD_DIG_FMAX_MAP2(LOW, 32000000, NOMINAL, 65000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001470 CLK_INIT(prng_clk.c),
1471 },
1472};
1473
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001474#define CLK_SDC(name, n, h_b, fmax_low, fmax_nom) \
Stephen Boyda78a7402011-08-02 11:23:39 -07001475 struct rcg_clk name = { \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001476 .b = { \
1477 .ctl_reg = SDCn_APPS_CLK_NS_REG(n), \
1478 .en_mask = BIT(9), \
1479 .reset_reg = SDCn_RESET_REG(n), \
1480 .reset_mask = BIT(0), \
Stephen Boyda78a7402011-08-02 11:23:39 -07001481 .halt_reg = CLK_HALT_DFAB_STATE_REG, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001482 .halt_bit = h_b, \
1483 }, \
1484 .ns_reg = SDCn_APPS_CLK_NS_REG(n), \
1485 .md_reg = SDCn_APPS_CLK_MD_REG(n), \
1486 .root_en_mask = BIT(11), \
1487 .ns_mask = (BM(23, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001488 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001489 .set_rate = set_rate_mnd, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001490 .freq_tbl = clk_tbl_sdc, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001491 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001492 .c = { \
Stephen Boyda78a7402011-08-02 11:23:39 -07001493 .dbg_name = #name, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001494 .ops = &clk_ops_rcg_8960, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001495 VDD_DIG_FMAX_MAP2(LOW, fmax_low, NOMINAL, fmax_nom), \
Stephen Boyda78a7402011-08-02 11:23:39 -07001496 CLK_INIT(name.c), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001497 }, \
1498 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001499#define F_SDC(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001500 { \
1501 .freq_hz = f, \
1502 .src_clk = &s##_clk.c, \
1503 .md_val = MD8(16, m, 0, n), \
1504 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001505 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001506static struct clk_freq_tbl clk_tbl_sdc[] = {
1507 F_SDC( 0, gnd, 1, 0, 0),
1508 F_SDC( 144000, pxo, 3, 2, 125),
1509 F_SDC( 400000, pll8, 4, 1, 240),
1510 F_SDC( 16000000, pll8, 4, 1, 6),
1511 F_SDC( 17070000, pll8, 1, 2, 45),
1512 F_SDC( 20210000, pll8, 1, 1, 19),
1513 F_SDC( 24000000, pll8, 4, 1, 4),
1514 F_SDC( 48000000, pll8, 4, 1, 2),
1515 F_SDC( 64000000, pll8, 3, 1, 2),
1516 F_SDC( 96000000, pll8, 4, 0, 0),
Subhash Jadavanibd238ba2011-11-24 15:12:39 +05301517 F_SDC(192000000, pll8, 2, 0, 0),
Stephen Boyda78a7402011-08-02 11:23:39 -07001518 F_END
1519};
1520
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001521static CLK_SDC(sdc1_clk, 1, 6, 52000000, 104000000);
1522static CLK_SDC(sdc2_clk, 2, 5, 52000000, 104000000);
1523static CLK_SDC(sdc3_clk, 3, 4, 104000000, 208000000);
1524static CLK_SDC(sdc4_clk, 4, 3, 33000000, 67000000);
1525static CLK_SDC(sdc5_clk, 5, 2, 33000000, 67000000);
Stephen Boyda78a7402011-08-02 11:23:39 -07001526
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001527#define F_TSIF_REF(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001528 { \
1529 .freq_hz = f, \
1530 .src_clk = &s##_clk.c, \
1531 .md_val = MD16(m, n), \
1532 .ns_val = NS(31, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001533 }
1534static struct clk_freq_tbl clk_tbl_tsif_ref[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001535 F_TSIF_REF( 0, gnd, 1, 0, 0),
1536 F_TSIF_REF(105000, pxo, 1, 1, 256),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001537 F_END
1538};
1539
1540static struct rcg_clk tsif_ref_clk = {
1541 .b = {
1542 .ctl_reg = TSIF_REF_CLK_NS_REG,
1543 .en_mask = BIT(9),
1544 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1545 .halt_bit = 5,
1546 },
1547 .ns_reg = TSIF_REF_CLK_NS_REG,
1548 .md_reg = TSIF_REF_CLK_MD_REG,
1549 .root_en_mask = BIT(11),
1550 .ns_mask = (BM(31, 16) | BM(6, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08001551 .mnd_en_mask = BIT(8),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001552 .set_rate = set_rate_mnd,
1553 .freq_tbl = clk_tbl_tsif_ref,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001554 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001555 .c = {
1556 .dbg_name = "tsif_ref_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001557 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001558 VDD_DIG_FMAX_MAP2(LOW, 27000000, NOMINAL, 54000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001559 CLK_INIT(tsif_ref_clk.c),
1560 },
1561};
1562
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001563#define F_TSSC(f, s) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001564 { \
1565 .freq_hz = f, \
1566 .src_clk = &s##_clk.c, \
1567 .ns_val = NS_SRC_SEL(1, 0, s##_to_xo_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001568 }
1569static struct clk_freq_tbl clk_tbl_tssc[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001570 F_TSSC( 0, gnd),
1571 F_TSSC(27000000, pxo),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001572 F_END
1573};
1574
1575static struct rcg_clk tssc_clk = {
1576 .b = {
1577 .ctl_reg = TSSC_CLK_CTL_REG,
1578 .en_mask = BIT(4),
1579 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1580 .halt_bit = 4,
1581 },
1582 .ns_reg = TSSC_CLK_CTL_REG,
1583 .ns_mask = BM(1, 0),
1584 .set_rate = set_rate_nop,
1585 .freq_tbl = clk_tbl_tssc,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001586 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001587 .c = {
1588 .dbg_name = "tssc_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001589 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001590 VDD_DIG_FMAX_MAP1(LOW, 27000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001591 CLK_INIT(tssc_clk.c),
1592 },
1593};
1594
Tianyi Gou41515e22011-09-01 19:37:43 -07001595#define CLK_USB_HS(name, n, h_b) \
1596 static struct rcg_clk name = { \
1597 .b = { \
1598 .ctl_reg = USB_HS##n##_XCVR_FS_CLK_NS_REG, \
1599 .en_mask = BIT(9), \
1600 .reset_reg = USB_HS##n##_RESET_REG, \
1601 .reset_mask = BIT(0), \
1602 .halt_reg = CLK_HALT_DFAB_STATE_REG, \
1603 .halt_bit = h_b, \
1604 }, \
1605 .ns_reg = USB_HS##n##_XCVR_FS_CLK_NS_REG, \
1606 .md_reg = USB_HS##n##_XCVR_FS_CLK_MD_REG, \
1607 .root_en_mask = BIT(11), \
1608 .ns_mask = (BM(23, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001609 .mnd_en_mask = BIT(8), \
Tianyi Gou41515e22011-09-01 19:37:43 -07001610 .set_rate = set_rate_mnd, \
1611 .freq_tbl = clk_tbl_usb, \
1612 .current_freq = &rcg_dummy_freq, \
1613 .c = { \
1614 .dbg_name = #name, \
1615 .ops = &clk_ops_rcg_8960, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001616 VDD_DIG_FMAX_MAP1(NOMINAL, 64000000), \
Tianyi Gou41515e22011-09-01 19:37:43 -07001617 CLK_INIT(name.c), \
1618 }, \
1619}
1620
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001621#define F_USB(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001622 { \
1623 .freq_hz = f, \
1624 .src_clk = &s##_clk.c, \
1625 .md_val = MD8(16, m, 0, n), \
1626 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001627 }
1628static struct clk_freq_tbl clk_tbl_usb[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001629 F_USB( 0, gnd, 1, 0, 0),
1630 F_USB(60000000, pll8, 1, 5, 32),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001631 F_END
1632};
1633
Tianyi Gou41515e22011-09-01 19:37:43 -07001634CLK_USB_HS(usb_hs1_xcvr_clk, 1, 0);
1635CLK_USB_HS(usb_hs3_xcvr_clk, 3, 30);
1636CLK_USB_HS(usb_hs4_xcvr_clk, 4, 2);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001637
Stephen Boyd94625ef2011-07-12 17:06:01 -07001638static struct clk_freq_tbl clk_tbl_usb_hsic[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001639 F_USB( 0, gnd, 1, 0, 0),
1640 F_USB(60000000, pll8, 1, 5, 32),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001641 F_END
1642};
1643
1644static struct rcg_clk usb_hsic_xcvr_fs_clk = {
1645 .b = {
1646 .ctl_reg = USB_HSIC_XCVR_FS_CLK_NS_REG,
1647 .en_mask = BIT(9),
1648 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1649 .halt_bit = 26,
1650 },
1651 .ns_reg = USB_HSIC_XCVR_FS_CLK_NS_REG,
1652 .md_reg = USB_HSIC_XCVR_FS_CLK_MD_REG,
1653 .root_en_mask = BIT(11),
1654 .ns_mask = (BM(23, 16) | BM(6, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08001655 .mnd_en_mask = BIT(8),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001656 .set_rate = set_rate_mnd,
1657 .freq_tbl = clk_tbl_usb_hsic,
1658 .current_freq = &rcg_dummy_freq,
1659 .c = {
1660 .dbg_name = "usb_hsic_xcvr_fs_clk",
1661 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001662 VDD_DIG_FMAX_MAP1(LOW, 60000000),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001663 CLK_INIT(usb_hsic_xcvr_fs_clk.c),
1664 },
1665};
1666
1667static struct branch_clk usb_hsic_system_clk = {
1668 .b = {
1669 .ctl_reg = USB_HSIC_SYSTEM_CLK_CTL_REG,
1670 .en_mask = BIT(4),
1671 .reset_reg = USB_HSIC_RESET_REG,
1672 .reset_mask = BIT(0),
1673 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1674 .halt_bit = 24,
1675 },
1676 .parent = &usb_hsic_xcvr_fs_clk.c,
1677 .c = {
1678 .dbg_name = "usb_hsic_system_clk",
1679 .ops = &clk_ops_branch,
1680 CLK_INIT(usb_hsic_system_clk.c),
1681 },
1682};
1683
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001684#define F_USB_HSIC(f, s) \
Stephen Boyd94625ef2011-07-12 17:06:01 -07001685 { \
1686 .freq_hz = f, \
1687 .src_clk = &s##_clk.c, \
Stephen Boyd94625ef2011-07-12 17:06:01 -07001688 }
1689static struct clk_freq_tbl clk_tbl_usb2_hsic[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001690 F_USB_HSIC(480000000, pll14),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001691 F_END
1692};
1693
1694static struct rcg_clk usb_hsic_hsic_src_clk = {
1695 .b = {
1696 .ctl_reg = USB_HSIC_HSIC_CLK_SRC_CTL_REG,
1697 .halt_check = NOCHECK,
1698 },
1699 .root_en_mask = BIT(0),
1700 .set_rate = set_rate_nop,
1701 .freq_tbl = clk_tbl_usb2_hsic,
1702 .current_freq = &rcg_dummy_freq,
1703 .c = {
1704 .dbg_name = "usb_hsic_hsic_src_clk",
1705 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001706 VDD_DIG_FMAX_MAP1(LOW, 480000000),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001707 CLK_INIT(usb_hsic_hsic_src_clk.c),
1708 },
1709};
1710
1711static struct branch_clk usb_hsic_hsic_clk = {
1712 .b = {
1713 .ctl_reg = USB_HSIC_HSIC_CLK_CTL_REG,
1714 .en_mask = BIT(0),
1715 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1716 .halt_bit = 19,
1717 },
1718 .parent = &usb_hsic_hsic_src_clk.c,
1719 .c = {
1720 .dbg_name = "usb_hsic_hsic_clk",
1721 .ops = &clk_ops_branch,
1722 CLK_INIT(usb_hsic_hsic_clk.c),
1723 },
1724};
1725
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001726#define F_USB_HSIO_CAL(f, s) \
Stephen Boyd94625ef2011-07-12 17:06:01 -07001727 { \
1728 .freq_hz = f, \
1729 .src_clk = &s##_clk.c, \
Stephen Boyd94625ef2011-07-12 17:06:01 -07001730 }
1731static struct clk_freq_tbl clk_tbl_usb_hsio_cal[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001732 F_USB_HSIO_CAL(9000000, pxo),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001733 F_END
1734};
1735
1736static struct rcg_clk usb_hsic_hsio_cal_clk = {
1737 .b = {
1738 .ctl_reg = USB_HSIC_HSIO_CAL_CLK_CTL_REG,
1739 .en_mask = BIT(0),
1740 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1741 .halt_bit = 23,
1742 },
1743 .set_rate = set_rate_nop,
1744 .freq_tbl = clk_tbl_usb_hsio_cal,
1745 .current_freq = &rcg_dummy_freq,
1746 .c = {
1747 .dbg_name = "usb_hsic_hsio_cal_clk",
Stephen Boyda0e82ec2011-09-19 12:18:45 -07001748 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001749 VDD_DIG_FMAX_MAP1(LOW, 10000000),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001750 CLK_INIT(usb_hsic_hsio_cal_clk.c),
1751 },
1752};
1753
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001754static struct branch_clk usb_phy0_clk = {
1755 .b = {
1756 .reset_reg = USB_PHY0_RESET_REG,
1757 .reset_mask = BIT(0),
1758 },
1759 .c = {
1760 .dbg_name = "usb_phy0_clk",
1761 .ops = &clk_ops_reset,
1762 CLK_INIT(usb_phy0_clk.c),
1763 },
1764};
1765
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001766#define CLK_USB_FS(i, n, fmax_nom) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001767 struct rcg_clk i##_clk = { \
1768 .ns_reg = USB_FSn_XCVR_FS_CLK_NS_REG(n), \
1769 .b = { \
1770 .ctl_reg = USB_FSn_XCVR_FS_CLK_NS_REG(n), \
1771 .halt_check = NOCHECK, \
1772 }, \
1773 .md_reg = USB_FSn_XCVR_FS_CLK_MD_REG(n), \
1774 .root_en_mask = BIT(11), \
1775 .ns_mask = (BM(23, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001776 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001777 .set_rate = set_rate_mnd, \
1778 .freq_tbl = clk_tbl_usb, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001779 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001780 .c = { \
1781 .dbg_name = #i "_clk", \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001782 .ops = &clk_ops_rcg_8960, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001783 VDD_DIG_FMAX_MAP1(NOMINAL, fmax_nom), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001784 CLK_INIT(i##_clk.c), \
1785 }, \
1786 }
1787
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001788static CLK_USB_FS(usb_fs1_src, 1, 64000000);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001789static struct branch_clk usb_fs1_xcvr_clk = {
1790 .b = {
1791 .ctl_reg = USB_FSn_XCVR_FS_CLK_NS_REG(1),
1792 .en_mask = BIT(9),
1793 .reset_reg = USB_FSn_RESET_REG(1),
1794 .reset_mask = BIT(1),
1795 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1796 .halt_bit = 15,
1797 },
1798 .parent = &usb_fs1_src_clk.c,
1799 .c = {
1800 .dbg_name = "usb_fs1_xcvr_clk",
1801 .ops = &clk_ops_branch,
1802 CLK_INIT(usb_fs1_xcvr_clk.c),
1803 },
1804};
1805
1806static struct branch_clk usb_fs1_sys_clk = {
1807 .b = {
1808 .ctl_reg = USB_FSn_SYSTEM_CLK_CTL_REG(1),
1809 .en_mask = BIT(4),
1810 .reset_reg = USB_FSn_RESET_REG(1),
1811 .reset_mask = BIT(0),
1812 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1813 .halt_bit = 16,
1814 },
1815 .parent = &usb_fs1_src_clk.c,
1816 .c = {
1817 .dbg_name = "usb_fs1_sys_clk",
1818 .ops = &clk_ops_branch,
1819 CLK_INIT(usb_fs1_sys_clk.c),
1820 },
1821};
1822
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001823static CLK_USB_FS(usb_fs2_src, 2, 60000000);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001824static struct branch_clk usb_fs2_xcvr_clk = {
1825 .b = {
1826 .ctl_reg = USB_FSn_XCVR_FS_CLK_NS_REG(2),
1827 .en_mask = BIT(9),
1828 .reset_reg = USB_FSn_RESET_REG(2),
1829 .reset_mask = BIT(1),
1830 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1831 .halt_bit = 12,
1832 },
1833 .parent = &usb_fs2_src_clk.c,
1834 .c = {
1835 .dbg_name = "usb_fs2_xcvr_clk",
1836 .ops = &clk_ops_branch,
1837 CLK_INIT(usb_fs2_xcvr_clk.c),
1838 },
1839};
1840
1841static struct branch_clk usb_fs2_sys_clk = {
1842 .b = {
1843 .ctl_reg = USB_FSn_SYSTEM_CLK_CTL_REG(2),
1844 .en_mask = BIT(4),
1845 .reset_reg = USB_FSn_RESET_REG(2),
1846 .reset_mask = BIT(0),
1847 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1848 .halt_bit = 13,
1849 },
1850 .parent = &usb_fs2_src_clk.c,
1851 .c = {
1852 .dbg_name = "usb_fs2_sys_clk",
1853 .ops = &clk_ops_branch,
1854 CLK_INIT(usb_fs2_sys_clk.c),
1855 },
1856};
1857
1858/* Fast Peripheral Bus Clocks */
1859static struct branch_clk ce1_core_clk = {
1860 .b = {
1861 .ctl_reg = CE1_CORE_CLK_CTL_REG,
1862 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001863 .hwcg_reg = CE1_CORE_CLK_CTL_REG,
1864 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001865 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1866 .halt_bit = 27,
1867 },
1868 .c = {
1869 .dbg_name = "ce1_core_clk",
1870 .ops = &clk_ops_branch,
1871 CLK_INIT(ce1_core_clk.c),
1872 },
1873};
Tianyi Gou41515e22011-09-01 19:37:43 -07001874
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001875static struct branch_clk ce1_p_clk = {
1876 .b = {
1877 .ctl_reg = CE1_HCLK_CTL_REG,
1878 .en_mask = BIT(4),
1879 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1880 .halt_bit = 1,
1881 },
1882 .c = {
1883 .dbg_name = "ce1_p_clk",
1884 .ops = &clk_ops_branch,
1885 CLK_INIT(ce1_p_clk.c),
1886 },
1887};
1888
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001889#define F_CE3(f, s, d) \
Tianyi Gou41515e22011-09-01 19:37:43 -07001890 { \
1891 .freq_hz = f, \
1892 .src_clk = &s##_clk.c, \
1893 .ns_val = NS_DIVSRC(6, 3, d, 2, 0, s##_to_bb_mux), \
Tianyi Gou41515e22011-09-01 19:37:43 -07001894 }
1895
1896static struct clk_freq_tbl clk_tbl_ce3[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001897 F_CE3( 0, gnd, 1),
1898 F_CE3( 48000000, pll8, 8),
1899 F_CE3(100000000, pll3, 12),
Tianyi Gou41515e22011-09-01 19:37:43 -07001900 F_END
1901};
1902
1903static struct rcg_clk ce3_src_clk = {
1904 .b = {
1905 .ctl_reg = CE3_CLK_SRC_NS_REG,
1906 .halt_check = NOCHECK,
1907 },
1908 .ns_reg = CE3_CLK_SRC_NS_REG,
1909 .root_en_mask = BIT(7),
1910 .ns_mask = BM(6, 0),
1911 .set_rate = set_rate_nop,
1912 .freq_tbl = clk_tbl_ce3,
1913 .current_freq = &rcg_dummy_freq,
1914 .c = {
1915 .dbg_name = "ce3_src_clk",
1916 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001917 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
Tianyi Gou41515e22011-09-01 19:37:43 -07001918 CLK_INIT(ce3_src_clk.c),
1919 },
1920};
1921
1922static struct branch_clk ce3_core_clk = {
1923 .b = {
1924 .ctl_reg = CE3_CORE_CLK_CTL_REG,
1925 .en_mask = BIT(4),
1926 .reset_reg = CE3_CORE_CLK_CTL_REG,
1927 .reset_mask = BIT(7),
1928 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
1929 .halt_bit = 5,
1930 },
1931 .parent = &ce3_src_clk.c,
1932 .c = {
1933 .dbg_name = "ce3_core_clk",
1934 .ops = &clk_ops_branch,
1935 CLK_INIT(ce3_core_clk.c),
1936 }
1937};
1938
1939static struct branch_clk ce3_p_clk = {
1940 .b = {
1941 .ctl_reg = CE3_HCLK_CTL_REG,
1942 .en_mask = BIT(4),
1943 .reset_reg = CE3_HCLK_CTL_REG,
1944 .reset_mask = BIT(7),
1945 .halt_reg = CLK_HALT_AFAB_SFAB_STATEB_REG,
1946 .halt_bit = 16,
1947 },
1948 .parent = &ce3_src_clk.c,
1949 .c = {
1950 .dbg_name = "ce3_p_clk",
1951 .ops = &clk_ops_branch,
1952 CLK_INIT(ce3_p_clk.c),
1953 }
1954};
1955
1956static struct branch_clk sata_phy_ref_clk = {
1957 .b = {
1958 .ctl_reg = SATA_PHY_REF_CLK_CTL_REG,
1959 .en_mask = BIT(4),
1960 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
1961 .halt_bit = 24,
1962 },
1963 .parent = &pxo_clk.c,
1964 .c = {
1965 .dbg_name = "sata_phy_ref_clk",
1966 .ops = &clk_ops_branch,
1967 CLK_INIT(sata_phy_ref_clk.c),
1968 },
1969};
1970
1971static struct branch_clk pcie_p_clk = {
1972 .b = {
1973 .ctl_reg = PCIE_HCLK_CTL_REG,
1974 .en_mask = BIT(4),
1975 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1976 .halt_bit = 8,
1977 },
1978 .c = {
1979 .dbg_name = "pcie_p_clk",
1980 .ops = &clk_ops_branch,
1981 CLK_INIT(pcie_p_clk.c),
1982 },
1983};
1984
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001985static struct branch_clk dma_bam_p_clk = {
1986 .b = {
1987 .ctl_reg = DMA_BAM_HCLK_CTL,
1988 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001989 .hwcg_reg = DMA_BAM_HCLK_CTL,
1990 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001991 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1992 .halt_bit = 12,
1993 },
1994 .c = {
1995 .dbg_name = "dma_bam_p_clk",
1996 .ops = &clk_ops_branch,
1997 CLK_INIT(dma_bam_p_clk.c),
1998 },
1999};
2000
2001static struct branch_clk gsbi1_p_clk = {
2002 .b = {
2003 .ctl_reg = GSBIn_HCLK_CTL_REG(1),
2004 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002005 .hwcg_reg = GSBIn_HCLK_CTL_REG(1),
2006 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002007 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2008 .halt_bit = 11,
2009 },
2010 .c = {
2011 .dbg_name = "gsbi1_p_clk",
2012 .ops = &clk_ops_branch,
2013 CLK_INIT(gsbi1_p_clk.c),
2014 },
2015};
2016
2017static struct branch_clk gsbi2_p_clk = {
2018 .b = {
2019 .ctl_reg = GSBIn_HCLK_CTL_REG(2),
2020 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002021 .hwcg_reg = GSBIn_HCLK_CTL_REG(2),
2022 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002023 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2024 .halt_bit = 7,
2025 },
2026 .c = {
2027 .dbg_name = "gsbi2_p_clk",
2028 .ops = &clk_ops_branch,
2029 CLK_INIT(gsbi2_p_clk.c),
2030 },
2031};
2032
2033static struct branch_clk gsbi3_p_clk = {
2034 .b = {
2035 .ctl_reg = GSBIn_HCLK_CTL_REG(3),
2036 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002037 .hwcg_reg = GSBIn_HCLK_CTL_REG(3),
2038 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002039 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2040 .halt_bit = 3,
2041 },
2042 .c = {
2043 .dbg_name = "gsbi3_p_clk",
2044 .ops = &clk_ops_branch,
2045 CLK_INIT(gsbi3_p_clk.c),
2046 },
2047};
2048
2049static struct branch_clk gsbi4_p_clk = {
2050 .b = {
2051 .ctl_reg = GSBIn_HCLK_CTL_REG(4),
2052 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002053 .hwcg_reg = GSBIn_HCLK_CTL_REG(4),
2054 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002055 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2056 .halt_bit = 27,
2057 },
2058 .c = {
2059 .dbg_name = "gsbi4_p_clk",
2060 .ops = &clk_ops_branch,
2061 CLK_INIT(gsbi4_p_clk.c),
2062 },
2063};
2064
2065static struct branch_clk gsbi5_p_clk = {
2066 .b = {
2067 .ctl_reg = GSBIn_HCLK_CTL_REG(5),
2068 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002069 .hwcg_reg = GSBIn_HCLK_CTL_REG(5),
2070 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002071 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2072 .halt_bit = 23,
2073 },
2074 .c = {
2075 .dbg_name = "gsbi5_p_clk",
2076 .ops = &clk_ops_branch,
2077 CLK_INIT(gsbi5_p_clk.c),
2078 },
2079};
2080
2081static struct branch_clk gsbi6_p_clk = {
2082 .b = {
2083 .ctl_reg = GSBIn_HCLK_CTL_REG(6),
2084 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002085 .hwcg_reg = GSBIn_HCLK_CTL_REG(6),
2086 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002087 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2088 .halt_bit = 19,
2089 },
2090 .c = {
2091 .dbg_name = "gsbi6_p_clk",
2092 .ops = &clk_ops_branch,
2093 CLK_INIT(gsbi6_p_clk.c),
2094 },
2095};
2096
2097static struct branch_clk gsbi7_p_clk = {
2098 .b = {
2099 .ctl_reg = GSBIn_HCLK_CTL_REG(7),
2100 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002101 .hwcg_reg = GSBIn_HCLK_CTL_REG(7),
2102 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002103 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2104 .halt_bit = 15,
2105 },
2106 .c = {
2107 .dbg_name = "gsbi7_p_clk",
2108 .ops = &clk_ops_branch,
2109 CLK_INIT(gsbi7_p_clk.c),
2110 },
2111};
2112
2113static struct branch_clk gsbi8_p_clk = {
2114 .b = {
2115 .ctl_reg = GSBIn_HCLK_CTL_REG(8),
2116 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002117 .hwcg_reg = GSBIn_HCLK_CTL_REG(8),
2118 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002119 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2120 .halt_bit = 11,
2121 },
2122 .c = {
2123 .dbg_name = "gsbi8_p_clk",
2124 .ops = &clk_ops_branch,
2125 CLK_INIT(gsbi8_p_clk.c),
2126 },
2127};
2128
2129static struct branch_clk gsbi9_p_clk = {
2130 .b = {
2131 .ctl_reg = GSBIn_HCLK_CTL_REG(9),
2132 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002133 .hwcg_reg = GSBIn_HCLK_CTL_REG(9),
2134 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002135 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2136 .halt_bit = 7,
2137 },
2138 .c = {
2139 .dbg_name = "gsbi9_p_clk",
2140 .ops = &clk_ops_branch,
2141 CLK_INIT(gsbi9_p_clk.c),
2142 },
2143};
2144
2145static struct branch_clk gsbi10_p_clk = {
2146 .b = {
2147 .ctl_reg = GSBIn_HCLK_CTL_REG(10),
2148 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002149 .hwcg_reg = GSBIn_HCLK_CTL_REG(10),
2150 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002151 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2152 .halt_bit = 3,
2153 },
2154 .c = {
2155 .dbg_name = "gsbi10_p_clk",
2156 .ops = &clk_ops_branch,
2157 CLK_INIT(gsbi10_p_clk.c),
2158 },
2159};
2160
2161static struct branch_clk gsbi11_p_clk = {
2162 .b = {
2163 .ctl_reg = GSBIn_HCLK_CTL_REG(11),
2164 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002165 .hwcg_reg = GSBIn_HCLK_CTL_REG(11),
2166 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002167 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
2168 .halt_bit = 18,
2169 },
2170 .c = {
2171 .dbg_name = "gsbi11_p_clk",
2172 .ops = &clk_ops_branch,
2173 CLK_INIT(gsbi11_p_clk.c),
2174 },
2175};
2176
2177static struct branch_clk gsbi12_p_clk = {
2178 .b = {
2179 .ctl_reg = GSBIn_HCLK_CTL_REG(12),
2180 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002181 .hwcg_reg = GSBIn_HCLK_CTL_REG(12),
2182 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002183 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
2184 .halt_bit = 14,
2185 },
2186 .c = {
2187 .dbg_name = "gsbi12_p_clk",
2188 .ops = &clk_ops_branch,
2189 CLK_INIT(gsbi12_p_clk.c),
2190 },
2191};
2192
Tianyi Gou41515e22011-09-01 19:37:43 -07002193static struct branch_clk sata_phy_cfg_clk = {
2194 .b = {
2195 .ctl_reg = SATA_PHY_CFG_CLK_CTL_REG,
2196 .en_mask = BIT(4),
2197 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2198 .halt_bit = 12,
2199 },
2200 .c = {
2201 .dbg_name = "sata_phy_cfg_clk",
2202 .ops = &clk_ops_branch,
2203 CLK_INIT(sata_phy_cfg_clk.c),
Stephen Boyd973e4ba2011-07-12 17:06:01 -07002204 },
2205};
2206
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002207static struct branch_clk tsif_p_clk = {
2208 .b = {
2209 .ctl_reg = TSIF_HCLK_CTL_REG,
2210 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002211 .hwcg_reg = TSIF_HCLK_CTL_REG,
2212 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002213 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
2214 .halt_bit = 7,
2215 },
2216 .c = {
2217 .dbg_name = "tsif_p_clk",
2218 .ops = &clk_ops_branch,
2219 CLK_INIT(tsif_p_clk.c),
2220 },
2221};
2222
2223static struct branch_clk usb_fs1_p_clk = {
2224 .b = {
2225 .ctl_reg = USB_FSn_HCLK_CTL_REG(1),
2226 .en_mask = BIT(4),
2227 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2228 .halt_bit = 17,
2229 },
2230 .c = {
2231 .dbg_name = "usb_fs1_p_clk",
2232 .ops = &clk_ops_branch,
2233 CLK_INIT(usb_fs1_p_clk.c),
2234 },
2235};
2236
2237static struct branch_clk usb_fs2_p_clk = {
2238 .b = {
2239 .ctl_reg = USB_FSn_HCLK_CTL_REG(2),
2240 .en_mask = BIT(4),
2241 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2242 .halt_bit = 14,
2243 },
2244 .c = {
2245 .dbg_name = "usb_fs2_p_clk",
2246 .ops = &clk_ops_branch,
2247 CLK_INIT(usb_fs2_p_clk.c),
2248 },
2249};
2250
2251static struct branch_clk usb_hs1_p_clk = {
2252 .b = {
2253 .ctl_reg = USB_HS1_HCLK_CTL_REG,
2254 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002255 .hwcg_reg = USB_HS1_HCLK_CTL_REG,
2256 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002257 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2258 .halt_bit = 1,
2259 },
2260 .c = {
2261 .dbg_name = "usb_hs1_p_clk",
2262 .ops = &clk_ops_branch,
2263 CLK_INIT(usb_hs1_p_clk.c),
2264 },
2265};
2266
Tianyi Gou41515e22011-09-01 19:37:43 -07002267static struct branch_clk usb_hs3_p_clk = {
2268 .b = {
2269 .ctl_reg = USB_HS3_HCLK_CTL_REG,
2270 .en_mask = BIT(4),
2271 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2272 .halt_bit = 31,
2273 },
2274 .c = {
2275 .dbg_name = "usb_hs3_p_clk",
2276 .ops = &clk_ops_branch,
2277 CLK_INIT(usb_hs3_p_clk.c),
2278 },
2279};
2280
2281static struct branch_clk usb_hs4_p_clk = {
2282 .b = {
2283 .ctl_reg = USB_HS4_HCLK_CTL_REG,
2284 .en_mask = BIT(4),
2285 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2286 .halt_bit = 7,
2287 },
2288 .c = {
2289 .dbg_name = "usb_hs4_p_clk",
2290 .ops = &clk_ops_branch,
2291 CLK_INIT(usb_hs4_p_clk.c),
2292 },
2293};
2294
Stephen Boyd94625ef2011-07-12 17:06:01 -07002295static struct branch_clk usb_hsic_p_clk = {
2296 .b = {
2297 .ctl_reg = USB_HSIC_HCLK_CTL_REG,
2298 .en_mask = BIT(4),
2299 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2300 .halt_bit = 28,
2301 },
2302 .c = {
2303 .dbg_name = "usb_hsic_p_clk",
2304 .ops = &clk_ops_branch,
2305 CLK_INIT(usb_hsic_p_clk.c),
2306 },
2307};
2308
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002309static struct branch_clk sdc1_p_clk = {
2310 .b = {
2311 .ctl_reg = SDCn_HCLK_CTL_REG(1),
2312 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002313 .hwcg_reg = SDCn_HCLK_CTL_REG(1),
2314 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002315 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2316 .halt_bit = 11,
2317 },
2318 .c = {
2319 .dbg_name = "sdc1_p_clk",
2320 .ops = &clk_ops_branch,
2321 CLK_INIT(sdc1_p_clk.c),
2322 },
2323};
2324
2325static struct branch_clk sdc2_p_clk = {
2326 .b = {
2327 .ctl_reg = SDCn_HCLK_CTL_REG(2),
2328 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002329 .hwcg_reg = SDCn_HCLK_CTL_REG(2),
2330 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002331 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2332 .halt_bit = 10,
2333 },
2334 .c = {
2335 .dbg_name = "sdc2_p_clk",
2336 .ops = &clk_ops_branch,
2337 CLK_INIT(sdc2_p_clk.c),
2338 },
2339};
2340
2341static struct branch_clk sdc3_p_clk = {
2342 .b = {
2343 .ctl_reg = SDCn_HCLK_CTL_REG(3),
2344 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002345 .hwcg_reg = SDCn_HCLK_CTL_REG(3),
2346 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002347 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2348 .halt_bit = 9,
2349 },
2350 .c = {
2351 .dbg_name = "sdc3_p_clk",
2352 .ops = &clk_ops_branch,
2353 CLK_INIT(sdc3_p_clk.c),
2354 },
2355};
2356
2357static struct branch_clk sdc4_p_clk = {
2358 .b = {
2359 .ctl_reg = SDCn_HCLK_CTL_REG(4),
2360 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002361 .hwcg_reg = SDCn_HCLK_CTL_REG(4),
2362 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002363 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2364 .halt_bit = 8,
2365 },
2366 .c = {
2367 .dbg_name = "sdc4_p_clk",
2368 .ops = &clk_ops_branch,
2369 CLK_INIT(sdc4_p_clk.c),
2370 },
2371};
2372
2373static struct branch_clk sdc5_p_clk = {
2374 .b = {
2375 .ctl_reg = SDCn_HCLK_CTL_REG(5),
2376 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002377 .hwcg_reg = SDCn_HCLK_CTL_REG(5),
2378 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002379 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2380 .halt_bit = 7,
2381 },
2382 .c = {
2383 .dbg_name = "sdc5_p_clk",
2384 .ops = &clk_ops_branch,
2385 CLK_INIT(sdc5_p_clk.c),
2386 },
2387};
2388
2389/* HW-Voteable Clocks */
2390static struct branch_clk adm0_clk = {
2391 .b = {
2392 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2393 .en_mask = BIT(2),
2394 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
2395 .halt_check = HALT_VOTED,
2396 .halt_bit = 14,
2397 },
2398 .c = {
2399 .dbg_name = "adm0_clk",
2400 .ops = &clk_ops_branch,
2401 CLK_INIT(adm0_clk.c),
2402 },
2403};
2404
2405static struct branch_clk adm0_p_clk = {
2406 .b = {
2407 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2408 .en_mask = BIT(3),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002409 .hwcg_reg = ADM0_PBUS_CLK_CTL_REG,
2410 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002411 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
2412 .halt_check = HALT_VOTED,
2413 .halt_bit = 13,
2414 },
2415 .c = {
2416 .dbg_name = "adm0_p_clk",
2417 .ops = &clk_ops_branch,
2418 CLK_INIT(adm0_p_clk.c),
2419 },
2420};
2421
2422static struct branch_clk pmic_arb0_p_clk = {
2423 .b = {
2424 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2425 .en_mask = BIT(8),
2426 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
2427 .halt_check = HALT_VOTED,
2428 .halt_bit = 22,
2429 },
2430 .c = {
2431 .dbg_name = "pmic_arb0_p_clk",
2432 .ops = &clk_ops_branch,
2433 CLK_INIT(pmic_arb0_p_clk.c),
2434 },
2435};
2436
2437static struct branch_clk pmic_arb1_p_clk = {
2438 .b = {
2439 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2440 .en_mask = BIT(9),
2441 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
2442 .halt_check = HALT_VOTED,
2443 .halt_bit = 21,
2444 },
2445 .c = {
2446 .dbg_name = "pmic_arb1_p_clk",
2447 .ops = &clk_ops_branch,
2448 CLK_INIT(pmic_arb1_p_clk.c),
2449 },
2450};
2451
2452static struct branch_clk pmic_ssbi2_clk = {
2453 .b = {
2454 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2455 .en_mask = BIT(7),
2456 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
2457 .halt_check = HALT_VOTED,
2458 .halt_bit = 23,
2459 },
2460 .c = {
2461 .dbg_name = "pmic_ssbi2_clk",
2462 .ops = &clk_ops_branch,
2463 CLK_INIT(pmic_ssbi2_clk.c),
2464 },
2465};
2466
2467static struct branch_clk rpm_msg_ram_p_clk = {
2468 .b = {
2469 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2470 .en_mask = BIT(6),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002471 .hwcg_reg = RPM_MSG_RAM_HCLK_CTL_REG,
2472 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002473 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
2474 .halt_check = HALT_VOTED,
2475 .halt_bit = 12,
2476 },
2477 .c = {
2478 .dbg_name = "rpm_msg_ram_p_clk",
2479 .ops = &clk_ops_branch,
2480 CLK_INIT(rpm_msg_ram_p_clk.c),
2481 },
2482};
2483
2484/*
2485 * Multimedia Clocks
2486 */
2487
Stephen Boyd94625ef2011-07-12 17:06:01 -07002488#define CLK_CAM(name, n, hb) \
2489 struct rcg_clk name = { \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002490 .b = { \
Stephen Boyd94625ef2011-07-12 17:06:01 -07002491 .ctl_reg = CAMCLK##n##_CC_REG, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002492 .en_mask = BIT(0), \
2493 .halt_reg = DBG_BUS_VEC_I_REG, \
2494 .halt_bit = hb, \
2495 }, \
Stephen Boyd94625ef2011-07-12 17:06:01 -07002496 .ns_reg = CAMCLK##n##_NS_REG, \
2497 .md_reg = CAMCLK##n##_MD_REG, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002498 .root_en_mask = BIT(2), \
Stephen Boyd94625ef2011-07-12 17:06:01 -07002499 .ns_mask = BM(31, 24) | BM(15, 14) | BM(2, 0), \
Matt Wagantall07c45472012-02-10 23:27:24 -08002500 .mnd_en_mask = BIT(5), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002501 .ctl_mask = BM(7, 6), \
2502 .set_rate = set_rate_mnd_8, \
2503 .freq_tbl = clk_tbl_cam, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002504 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002505 .c = { \
Stephen Boyd94625ef2011-07-12 17:06:01 -07002506 .dbg_name = #name, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002507 .ops = &clk_ops_rcg_8960, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002508 VDD_DIG_FMAX_MAP2(LOW, 64000000, NOMINAL, 128000000), \
Stephen Boyd94625ef2011-07-12 17:06:01 -07002509 CLK_INIT(name.c), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002510 }, \
2511 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002512#define F_CAM(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002513 { \
2514 .freq_hz = f, \
2515 .src_clk = &s##_clk.c, \
2516 .md_val = MD8(8, m, 0, n), \
2517 .ns_val = NS_MM(31, 24, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
2518 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002519 }
2520static struct clk_freq_tbl clk_tbl_cam[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002521 F_CAM( 0, gnd, 1, 0, 0),
2522 F_CAM( 6000000, pll8, 4, 1, 16),
2523 F_CAM( 8000000, pll8, 4, 1, 12),
2524 F_CAM( 12000000, pll8, 4, 1, 8),
2525 F_CAM( 16000000, pll8, 4, 1, 6),
2526 F_CAM( 19200000, pll8, 4, 1, 5),
2527 F_CAM( 24000000, pll8, 4, 1, 4),
2528 F_CAM( 32000000, pll8, 4, 1, 3),
2529 F_CAM( 48000000, pll8, 4, 1, 2),
2530 F_CAM( 64000000, pll8, 3, 1, 2),
2531 F_CAM( 96000000, pll8, 4, 0, 0),
2532 F_CAM(128000000, pll8, 3, 0, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002533 F_END
2534};
2535
Stephen Boyd94625ef2011-07-12 17:06:01 -07002536static CLK_CAM(cam0_clk, 0, 15);
2537static CLK_CAM(cam1_clk, 1, 16);
2538static CLK_CAM(cam2_clk, 2, 31);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002539
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002540#define F_CSI(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002541 { \
2542 .freq_hz = f, \
2543 .src_clk = &s##_clk.c, \
2544 .md_val = MD8(8, m, 0, n), \
2545 .ns_val = NS_MM(31, 24, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
2546 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002547 }
2548static struct clk_freq_tbl clk_tbl_csi[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002549 F_CSI( 0, gnd, 1, 0, 0),
Stephen Boyd092fd182011-10-21 15:56:30 -07002550 F_CSI( 27000000, pxo, 1, 0, 0),
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002551 F_CSI( 85330000, pll8, 1, 2, 9),
2552 F_CSI(177780000, pll2, 1, 2, 9),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002553 F_END
2554};
2555
2556static struct rcg_clk csi0_src_clk = {
2557 .ns_reg = CSI0_NS_REG,
2558 .b = {
2559 .ctl_reg = CSI0_CC_REG,
2560 .halt_check = NOCHECK,
2561 },
2562 .md_reg = CSI0_MD_REG,
2563 .root_en_mask = BIT(2),
Stephen Boyd94625ef2011-07-12 17:06:01 -07002564 .ns_mask = BM(31, 24) | BM(15, 14) | BM(2, 0),
Matt Wagantall07c45472012-02-10 23:27:24 -08002565 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002566 .ctl_mask = BM(7, 6),
2567 .set_rate = set_rate_mnd,
2568 .freq_tbl = clk_tbl_csi,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002569 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002570 .c = {
2571 .dbg_name = "csi0_src_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002572 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002573 VDD_DIG_FMAX_MAP2(LOW, 86000000, NOMINAL, 178000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002574 CLK_INIT(csi0_src_clk.c),
2575 },
2576};
2577
2578static struct branch_clk csi0_clk = {
2579 .b = {
2580 .ctl_reg = CSI0_CC_REG,
2581 .en_mask = BIT(0),
2582 .reset_reg = SW_RESET_CORE_REG,
2583 .reset_mask = BIT(8),
2584 .halt_reg = DBG_BUS_VEC_B_REG,
2585 .halt_bit = 13,
2586 },
2587 .parent = &csi0_src_clk.c,
2588 .c = {
2589 .dbg_name = "csi0_clk",
2590 .ops = &clk_ops_branch,
2591 CLK_INIT(csi0_clk.c),
2592 },
2593};
2594
2595static struct branch_clk csi0_phy_clk = {
2596 .b = {
2597 .ctl_reg = CSI0_CC_REG,
2598 .en_mask = BIT(8),
2599 .reset_reg = SW_RESET_CORE_REG,
2600 .reset_mask = BIT(29),
2601 .halt_reg = DBG_BUS_VEC_I_REG,
2602 .halt_bit = 9,
2603 },
2604 .parent = &csi0_src_clk.c,
2605 .c = {
2606 .dbg_name = "csi0_phy_clk",
2607 .ops = &clk_ops_branch,
2608 CLK_INIT(csi0_phy_clk.c),
2609 },
2610};
2611
2612static struct rcg_clk csi1_src_clk = {
2613 .ns_reg = CSI1_NS_REG,
2614 .b = {
2615 .ctl_reg = CSI1_CC_REG,
2616 .halt_check = NOCHECK,
2617 },
2618 .md_reg = CSI1_MD_REG,
2619 .root_en_mask = BIT(2),
Stephen Boyd94625ef2011-07-12 17:06:01 -07002620 .ns_mask = BM(31, 24) | BM(15, 14) | BM(2, 0),
Matt Wagantall07c45472012-02-10 23:27:24 -08002621 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002622 .ctl_mask = BM(7, 6),
2623 .set_rate = set_rate_mnd,
2624 .freq_tbl = clk_tbl_csi,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002625 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002626 .c = {
2627 .dbg_name = "csi1_src_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002628 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002629 VDD_DIG_FMAX_MAP2(LOW, 86000000, NOMINAL, 178000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002630 CLK_INIT(csi1_src_clk.c),
2631 },
2632};
2633
2634static struct branch_clk csi1_clk = {
2635 .b = {
2636 .ctl_reg = CSI1_CC_REG,
2637 .en_mask = BIT(0),
2638 .reset_reg = SW_RESET_CORE_REG,
2639 .reset_mask = BIT(18),
2640 .halt_reg = DBG_BUS_VEC_B_REG,
2641 .halt_bit = 14,
2642 },
2643 .parent = &csi1_src_clk.c,
2644 .c = {
2645 .dbg_name = "csi1_clk",
2646 .ops = &clk_ops_branch,
2647 CLK_INIT(csi1_clk.c),
2648 },
2649};
2650
2651static struct branch_clk csi1_phy_clk = {
2652 .b = {
2653 .ctl_reg = CSI1_CC_REG,
2654 .en_mask = BIT(8),
2655 .reset_reg = SW_RESET_CORE_REG,
2656 .reset_mask = BIT(28),
2657 .halt_reg = DBG_BUS_VEC_I_REG,
2658 .halt_bit = 10,
2659 },
2660 .parent = &csi1_src_clk.c,
2661 .c = {
2662 .dbg_name = "csi1_phy_clk",
2663 .ops = &clk_ops_branch,
2664 CLK_INIT(csi1_phy_clk.c),
2665 },
2666};
2667
Stephen Boyd94625ef2011-07-12 17:06:01 -07002668static struct rcg_clk csi2_src_clk = {
2669 .ns_reg = CSI2_NS_REG,
2670 .b = {
2671 .ctl_reg = CSI2_CC_REG,
2672 .halt_check = NOCHECK,
2673 },
2674 .md_reg = CSI2_MD_REG,
2675 .root_en_mask = BIT(2),
2676 .ns_mask = BM(31, 24) | BM(15, 14) | BM(2, 0),
Matt Wagantall07c45472012-02-10 23:27:24 -08002677 .mnd_en_mask = BIT(5),
Stephen Boyd94625ef2011-07-12 17:06:01 -07002678 .ctl_mask = BM(7, 6),
2679 .set_rate = set_rate_mnd,
2680 .freq_tbl = clk_tbl_csi,
2681 .current_freq = &rcg_dummy_freq,
2682 .c = {
2683 .dbg_name = "csi2_src_clk",
2684 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002685 VDD_DIG_FMAX_MAP2(LOW, 86000000, NOMINAL, 178000000),
Stephen Boyd94625ef2011-07-12 17:06:01 -07002686 CLK_INIT(csi2_src_clk.c),
2687 },
2688};
2689
2690static struct branch_clk csi2_clk = {
2691 .b = {
2692 .ctl_reg = CSI2_CC_REG,
2693 .en_mask = BIT(0),
2694 .reset_reg = SW_RESET_CORE2_REG,
2695 .reset_mask = BIT(2),
2696 .halt_reg = DBG_BUS_VEC_B_REG,
2697 .halt_bit = 29,
2698 },
2699 .parent = &csi2_src_clk.c,
2700 .c = {
2701 .dbg_name = "csi2_clk",
2702 .ops = &clk_ops_branch,
2703 CLK_INIT(csi2_clk.c),
2704 },
2705};
2706
2707static struct branch_clk csi2_phy_clk = {
2708 .b = {
2709 .ctl_reg = CSI2_CC_REG,
2710 .en_mask = BIT(8),
2711 .reset_reg = SW_RESET_CORE_REG,
2712 .reset_mask = BIT(31),
2713 .halt_reg = DBG_BUS_VEC_I_REG,
2714 .halt_bit = 29,
2715 },
2716 .parent = &csi2_src_clk.c,
2717 .c = {
2718 .dbg_name = "csi2_phy_clk",
2719 .ops = &clk_ops_branch,
2720 CLK_INIT(csi2_phy_clk.c),
2721 },
2722};
2723
Stephen Boyd092fd182011-10-21 15:56:30 -07002724static struct clk *pix_rdi_mux_map[] = {
2725 [0] = &csi0_clk.c,
2726 [1] = &csi1_clk.c,
2727 [2] = &csi2_clk.c,
2728 NULL,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002729};
2730
Stephen Boyd092fd182011-10-21 15:56:30 -07002731struct pix_rdi_clk {
2732 bool enabled;
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07002733 unsigned long cur_rate;
Stephen Boyd092fd182011-10-21 15:56:30 -07002734
2735 void __iomem *const s_reg;
2736 u32 s_mask;
2737
2738 void __iomem *const s2_reg;
2739 u32 s2_mask;
2740
2741 struct branch b;
2742 struct clk c;
2743};
2744
2745static inline struct pix_rdi_clk *to_pix_rdi_clk(struct clk *clk)
2746{
2747 return container_of(clk, struct pix_rdi_clk, c);
2748}
2749
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07002750static int pix_rdi_clk_set_rate(struct clk *c, unsigned long rate)
Stephen Boyd092fd182011-10-21 15:56:30 -07002751{
2752 int ret, i;
2753 u32 reg;
2754 unsigned long flags;
2755 struct pix_rdi_clk *clk = to_pix_rdi_clk(c);
2756 struct clk **mux_map = pix_rdi_mux_map;
2757
2758 /*
2759 * These clocks select three inputs via two muxes. One mux selects
2760 * between csi0 and csi1 and the second mux selects between that mux's
2761 * output and csi2. The source and destination selections for each
2762 * mux must be clocking for the switch to succeed so just turn on
2763 * all three sources because it's easier than figuring out what source
2764 * needs to be on at what time.
2765 */
2766 for (i = 0; mux_map[i]; i++) {
2767 ret = clk_enable(mux_map[i]);
2768 if (ret)
2769 goto err;
2770 }
2771 if (rate >= i) {
2772 ret = -EINVAL;
2773 goto err;
2774 }
2775 /* Keep the new source on when switching inputs of an enabled clock */
2776 if (clk->enabled) {
2777 clk_disable(mux_map[clk->cur_rate]);
2778 clk_enable(mux_map[rate]);
2779 }
2780 spin_lock_irqsave(&local_clock_reg_lock, flags);
2781 reg = readl_relaxed(clk->s2_reg);
2782 reg &= ~clk->s2_mask;
2783 reg |= rate == 2 ? clk->s2_mask : 0;
2784 writel_relaxed(reg, clk->s2_reg);
2785 /*
2786 * Wait at least 6 cycles of slowest clock
2787 * for the glitch-free MUX to fully switch sources.
2788 */
2789 mb();
2790 udelay(1);
2791 reg = readl_relaxed(clk->s_reg);
2792 reg &= ~clk->s_mask;
2793 reg |= rate == 1 ? clk->s_mask : 0;
2794 writel_relaxed(reg, clk->s_reg);
2795 /*
2796 * Wait at least 6 cycles of slowest clock
2797 * for the glitch-free MUX to fully switch sources.
2798 */
2799 mb();
2800 udelay(1);
2801 clk->cur_rate = rate;
2802 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
2803err:
2804 for (i--; i >= 0; i--)
2805 clk_disable(mux_map[i]);
2806
2807 return 0;
2808}
2809
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07002810static unsigned long pix_rdi_clk_get_rate(struct clk *c)
Stephen Boyd092fd182011-10-21 15:56:30 -07002811{
2812 return to_pix_rdi_clk(c)->cur_rate;
2813}
2814
2815static int pix_rdi_clk_enable(struct clk *c)
2816{
2817 unsigned long flags;
2818 struct pix_rdi_clk *clk = to_pix_rdi_clk(c);
2819
2820 spin_lock_irqsave(&local_clock_reg_lock, flags);
2821 __branch_clk_enable_reg(&clk->b, clk->c.dbg_name);
2822 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
2823 clk->enabled = true;
2824
2825 return 0;
2826}
2827
2828static void pix_rdi_clk_disable(struct clk *c)
2829{
2830 unsigned long flags;
2831 struct pix_rdi_clk *clk = to_pix_rdi_clk(c);
2832
2833 spin_lock_irqsave(&local_clock_reg_lock, flags);
2834 __branch_clk_disable_reg(&clk->b, clk->c.dbg_name);
2835 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
2836 clk->enabled = false;
2837}
2838
2839static int pix_rdi_clk_reset(struct clk *clk, enum clk_reset_action action)
2840{
2841 return branch_reset(&to_pix_rdi_clk(clk)->b, action);
2842}
2843
2844static struct clk *pix_rdi_clk_get_parent(struct clk *c)
2845{
2846 struct pix_rdi_clk *clk = to_pix_rdi_clk(c);
2847
2848 return pix_rdi_mux_map[clk->cur_rate];
2849}
2850
2851static int pix_rdi_clk_list_rate(struct clk *c, unsigned n)
2852{
2853 if (pix_rdi_mux_map[n])
2854 return n;
2855 return -ENXIO;
2856}
2857
Matt Wagantalla15833b2012-04-03 11:00:56 -07002858static enum handoff pix_rdi_clk_handoff(struct clk *c)
Stephen Boyd092fd182011-10-21 15:56:30 -07002859{
2860 u32 reg;
2861 struct pix_rdi_clk *clk = to_pix_rdi_clk(c);
Matt Wagantalla15833b2012-04-03 11:00:56 -07002862 enum handoff ret;
2863
2864 ret = branch_handoff(&clk->b, &clk->c);
2865 if (ret == HANDOFF_DISABLED_CLK)
2866 return ret;
Stephen Boyd092fd182011-10-21 15:56:30 -07002867
2868 reg = readl_relaxed(clk->s_reg);
2869 clk->cur_rate = reg & clk->s_mask ? 1 : 0;
2870 reg = readl_relaxed(clk->s2_reg);
2871 clk->cur_rate = reg & clk->s2_mask ? 2 : clk->cur_rate;
Matt Wagantalla15833b2012-04-03 11:00:56 -07002872
2873 return HANDOFF_ENABLED_CLK;
Stephen Boyd092fd182011-10-21 15:56:30 -07002874}
2875
2876static struct clk_ops clk_ops_pix_rdi_8960 = {
2877 .enable = pix_rdi_clk_enable,
2878 .disable = pix_rdi_clk_disable,
2879 .auto_off = pix_rdi_clk_disable,
2880 .handoff = pix_rdi_clk_handoff,
2881 .set_rate = pix_rdi_clk_set_rate,
2882 .get_rate = pix_rdi_clk_get_rate,
2883 .list_rate = pix_rdi_clk_list_rate,
2884 .reset = pix_rdi_clk_reset,
Stephen Boyd092fd182011-10-21 15:56:30 -07002885 .get_parent = pix_rdi_clk_get_parent,
2886};
2887
2888static struct pix_rdi_clk csi_pix_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002889 .b = {
2890 .ctl_reg = MISC_CC_REG,
2891 .en_mask = BIT(26),
2892 .halt_check = DELAY,
2893 .reset_reg = SW_RESET_CORE_REG,
2894 .reset_mask = BIT(26),
2895 },
Stephen Boyd092fd182011-10-21 15:56:30 -07002896 .s_reg = MISC_CC_REG,
2897 .s_mask = BIT(25),
2898 .s2_reg = MISC_CC3_REG,
2899 .s2_mask = BIT(13),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002900 .c = {
2901 .dbg_name = "csi_pix_clk",
Stephen Boyd092fd182011-10-21 15:56:30 -07002902 .ops = &clk_ops_pix_rdi_8960,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002903 CLK_INIT(csi_pix_clk.c),
2904 },
2905};
2906
Stephen Boyd092fd182011-10-21 15:56:30 -07002907static struct pix_rdi_clk csi_pix1_clk = {
Stephen Boyd94625ef2011-07-12 17:06:01 -07002908 .b = {
2909 .ctl_reg = MISC_CC3_REG,
2910 .en_mask = BIT(10),
2911 .halt_check = DELAY,
2912 .reset_reg = SW_RESET_CORE_REG,
2913 .reset_mask = BIT(30),
2914 },
Stephen Boyd092fd182011-10-21 15:56:30 -07002915 .s_reg = MISC_CC3_REG,
2916 .s_mask = BIT(8),
2917 .s2_reg = MISC_CC3_REG,
2918 .s2_mask = BIT(9),
Stephen Boyd94625ef2011-07-12 17:06:01 -07002919 .c = {
2920 .dbg_name = "csi_pix1_clk",
Stephen Boyd092fd182011-10-21 15:56:30 -07002921 .ops = &clk_ops_pix_rdi_8960,
Stephen Boyd94625ef2011-07-12 17:06:01 -07002922 CLK_INIT(csi_pix1_clk.c),
2923 },
2924};
2925
Stephen Boyd092fd182011-10-21 15:56:30 -07002926static struct pix_rdi_clk csi_rdi_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002927 .b = {
2928 .ctl_reg = MISC_CC_REG,
2929 .en_mask = BIT(13),
2930 .halt_check = DELAY,
2931 .reset_reg = SW_RESET_CORE_REG,
2932 .reset_mask = BIT(27),
2933 },
Stephen Boyd092fd182011-10-21 15:56:30 -07002934 .s_reg = MISC_CC_REG,
2935 .s_mask = BIT(12),
2936 .s2_reg = MISC_CC3_REG,
2937 .s2_mask = BIT(12),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002938 .c = {
2939 .dbg_name = "csi_rdi_clk",
Stephen Boyd092fd182011-10-21 15:56:30 -07002940 .ops = &clk_ops_pix_rdi_8960,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002941 CLK_INIT(csi_rdi_clk.c),
2942 },
2943};
2944
Stephen Boyd092fd182011-10-21 15:56:30 -07002945static struct pix_rdi_clk csi_rdi1_clk = {
Stephen Boyd94625ef2011-07-12 17:06:01 -07002946 .b = {
2947 .ctl_reg = MISC_CC3_REG,
2948 .en_mask = BIT(2),
2949 .halt_check = DELAY,
2950 .reset_reg = SW_RESET_CORE2_REG,
2951 .reset_mask = BIT(1),
2952 },
Stephen Boyd092fd182011-10-21 15:56:30 -07002953 .s_reg = MISC_CC3_REG,
2954 .s_mask = BIT(0),
2955 .s2_reg = MISC_CC3_REG,
2956 .s2_mask = BIT(1),
Stephen Boyd94625ef2011-07-12 17:06:01 -07002957 .c = {
2958 .dbg_name = "csi_rdi1_clk",
Stephen Boyd092fd182011-10-21 15:56:30 -07002959 .ops = &clk_ops_pix_rdi_8960,
Stephen Boyd94625ef2011-07-12 17:06:01 -07002960 CLK_INIT(csi_rdi1_clk.c),
2961 },
2962};
2963
Stephen Boyd092fd182011-10-21 15:56:30 -07002964static struct pix_rdi_clk csi_rdi2_clk = {
Stephen Boyd94625ef2011-07-12 17:06:01 -07002965 .b = {
2966 .ctl_reg = MISC_CC3_REG,
2967 .en_mask = BIT(6),
2968 .halt_check = DELAY,
2969 .reset_reg = SW_RESET_CORE2_REG,
2970 .reset_mask = BIT(0),
2971 },
Stephen Boyd092fd182011-10-21 15:56:30 -07002972 .s_reg = MISC_CC3_REG,
2973 .s_mask = BIT(4),
2974 .s2_reg = MISC_CC3_REG,
2975 .s2_mask = BIT(5),
Stephen Boyd94625ef2011-07-12 17:06:01 -07002976 .c = {
2977 .dbg_name = "csi_rdi2_clk",
Stephen Boyd092fd182011-10-21 15:56:30 -07002978 .ops = &clk_ops_pix_rdi_8960,
Stephen Boyd94625ef2011-07-12 17:06:01 -07002979 CLK_INIT(csi_rdi2_clk.c),
2980 },
2981};
2982
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002983#define F_CSI_PHYTIMER(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002984 { \
2985 .freq_hz = f, \
2986 .src_clk = &s##_clk.c, \
2987 .md_val = MD8(8, m, 0, n), \
2988 .ns_val = NS_MM(31, 24, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
2989 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002990 }
2991static struct clk_freq_tbl clk_tbl_csi_phytimer[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002992 F_CSI_PHYTIMER( 0, gnd, 1, 0, 0),
2993 F_CSI_PHYTIMER( 85330000, pll8, 1, 2, 9),
2994 F_CSI_PHYTIMER(177780000, pll2, 1, 2, 9),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002995 F_END
2996};
2997
2998static struct rcg_clk csiphy_timer_src_clk = {
2999 .ns_reg = CSIPHYTIMER_NS_REG,
3000 .b = {
3001 .ctl_reg = CSIPHYTIMER_CC_REG,
3002 .halt_check = NOCHECK,
3003 },
3004 .md_reg = CSIPHYTIMER_MD_REG,
3005 .root_en_mask = BIT(2),
3006 .ns_mask = (BM(31, 24) | BM(15, 14) | BM(2, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08003007 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003008 .ctl_mask = BM(7, 6),
3009 .set_rate = set_rate_mnd_8,
3010 .freq_tbl = clk_tbl_csi_phytimer,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003011 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003012 .c = {
3013 .dbg_name = "csiphy_timer_src_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003014 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003015 VDD_DIG_FMAX_MAP2(LOW, 86000000, NOMINAL, 178000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003016 CLK_INIT(csiphy_timer_src_clk.c),
3017 },
3018};
3019
3020static struct branch_clk csi0phy_timer_clk = {
3021 .b = {
3022 .ctl_reg = CSIPHYTIMER_CC_REG,
3023 .en_mask = BIT(0),
3024 .halt_reg = DBG_BUS_VEC_I_REG,
3025 .halt_bit = 17,
3026 },
3027 .parent = &csiphy_timer_src_clk.c,
3028 .c = {
3029 .dbg_name = "csi0phy_timer_clk",
3030 .ops = &clk_ops_branch,
3031 CLK_INIT(csi0phy_timer_clk.c),
3032 },
3033};
3034
3035static struct branch_clk csi1phy_timer_clk = {
3036 .b = {
3037 .ctl_reg = CSIPHYTIMER_CC_REG,
3038 .en_mask = BIT(9),
3039 .halt_reg = DBG_BUS_VEC_I_REG,
3040 .halt_bit = 18,
3041 },
3042 .parent = &csiphy_timer_src_clk.c,
3043 .c = {
3044 .dbg_name = "csi1phy_timer_clk",
3045 .ops = &clk_ops_branch,
3046 CLK_INIT(csi1phy_timer_clk.c),
3047 },
3048};
3049
Stephen Boyd94625ef2011-07-12 17:06:01 -07003050static struct branch_clk csi2phy_timer_clk = {
3051 .b = {
3052 .ctl_reg = CSIPHYTIMER_CC_REG,
3053 .en_mask = BIT(11),
3054 .halt_reg = DBG_BUS_VEC_I_REG,
3055 .halt_bit = 30,
3056 },
3057 .parent = &csiphy_timer_src_clk.c,
3058 .c = {
3059 .dbg_name = "csi2phy_timer_clk",
3060 .ops = &clk_ops_branch,
3061 CLK_INIT(csi2phy_timer_clk.c),
3062 },
3063};
3064
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003065#define F_DSI(d) \
3066 { \
3067 .freq_hz = d, \
3068 .ns_val = BVAL(15, 12, (d-1)), \
3069 }
3070/*
3071 * The DSI_BYTE/ESC clock is sourced from the DSI PHY PLL, which may change rate
3072 * without this clock driver knowing. So, overload the clk_set_rate() to set
3073 * the divider (1 to 16) of the clock with respect to the PLL rate.
3074 */
3075static struct clk_freq_tbl clk_tbl_dsi_byte[] = {
3076 F_DSI(1), F_DSI(2), F_DSI(3), F_DSI(4),
3077 F_DSI(5), F_DSI(6), F_DSI(7), F_DSI(8),
3078 F_DSI(9), F_DSI(10), F_DSI(11), F_DSI(12),
3079 F_DSI(13), F_DSI(14), F_DSI(15), F_DSI(16),
3080 F_END
3081};
3082
3083static struct rcg_clk dsi1_byte_clk = {
3084 .b = {
3085 .ctl_reg = DSI1_BYTE_CC_REG,
3086 .en_mask = BIT(0),
3087 .reset_reg = SW_RESET_CORE_REG,
3088 .reset_mask = BIT(7),
3089 .halt_reg = DBG_BUS_VEC_B_REG,
3090 .halt_bit = 21,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003091 .retain_reg = DSI1_BYTE_CC_REG,
3092 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003093 },
3094 .ns_reg = DSI1_BYTE_NS_REG,
3095 .root_en_mask = BIT(2),
3096 .ns_mask = BM(15, 12),
3097 .set_rate = set_rate_nop,
3098 .freq_tbl = clk_tbl_dsi_byte,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003099 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003100 .c = {
3101 .dbg_name = "dsi1_byte_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003102 .ops = &clk_ops_rcg_8960,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003103 CLK_INIT(dsi1_byte_clk.c),
3104 },
3105};
3106
3107static struct rcg_clk dsi2_byte_clk = {
3108 .b = {
3109 .ctl_reg = DSI2_BYTE_CC_REG,
3110 .en_mask = BIT(0),
3111 .reset_reg = SW_RESET_CORE_REG,
3112 .reset_mask = BIT(25),
3113 .halt_reg = DBG_BUS_VEC_B_REG,
3114 .halt_bit = 20,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003115 .retain_reg = DSI2_BYTE_CC_REG,
3116 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003117 },
3118 .ns_reg = DSI2_BYTE_NS_REG,
3119 .root_en_mask = BIT(2),
3120 .ns_mask = BM(15, 12),
3121 .set_rate = set_rate_nop,
3122 .freq_tbl = clk_tbl_dsi_byte,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003123 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003124 .c = {
3125 .dbg_name = "dsi2_byte_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003126 .ops = &clk_ops_rcg_8960,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003127 CLK_INIT(dsi2_byte_clk.c),
3128 },
3129};
3130
3131static struct rcg_clk dsi1_esc_clk = {
3132 .b = {
3133 .ctl_reg = DSI1_ESC_CC_REG,
3134 .en_mask = BIT(0),
3135 .reset_reg = SW_RESET_CORE_REG,
3136 .halt_reg = DBG_BUS_VEC_I_REG,
3137 .halt_bit = 1,
3138 },
3139 .ns_reg = DSI1_ESC_NS_REG,
3140 .root_en_mask = BIT(2),
3141 .ns_mask = BM(15, 12),
3142 .set_rate = set_rate_nop,
3143 .freq_tbl = clk_tbl_dsi_byte,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003144 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003145 .c = {
3146 .dbg_name = "dsi1_esc_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003147 .ops = &clk_ops_rcg_8960,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003148 CLK_INIT(dsi1_esc_clk.c),
3149 },
3150};
3151
3152static struct rcg_clk dsi2_esc_clk = {
3153 .b = {
3154 .ctl_reg = DSI2_ESC_CC_REG,
3155 .en_mask = BIT(0),
3156 .halt_reg = DBG_BUS_VEC_I_REG,
3157 .halt_bit = 3,
3158 },
3159 .ns_reg = DSI2_ESC_NS_REG,
3160 .root_en_mask = BIT(2),
3161 .ns_mask = BM(15, 12),
3162 .set_rate = set_rate_nop,
3163 .freq_tbl = clk_tbl_dsi_byte,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003164 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003165 .c = {
3166 .dbg_name = "dsi2_esc_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003167 .ops = &clk_ops_rcg_8960,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003168 CLK_INIT(dsi2_esc_clk.c),
3169 },
3170};
3171
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003172#define F_GFX2D(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003173 { \
3174 .freq_hz = f, \
3175 .src_clk = &s##_clk.c, \
3176 .md_val = MD4(4, m, 0, n), \
3177 .ns_val = NS_MND_BANKED4(20, 16, n, m, 3, 0, s##_to_mm_mux), \
3178 .ctl_val = CC_BANKED(9, 6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003179 }
3180static struct clk_freq_tbl clk_tbl_gfx2d[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003181 F_GFX2D( 0, gnd, 0, 0),
3182 F_GFX2D( 27000000, pxo, 0, 0),
3183 F_GFX2D( 48000000, pll8, 1, 8),
3184 F_GFX2D( 54857000, pll8, 1, 7),
3185 F_GFX2D( 64000000, pll8, 1, 6),
3186 F_GFX2D( 76800000, pll8, 1, 5),
3187 F_GFX2D( 96000000, pll8, 1, 4),
3188 F_GFX2D(128000000, pll8, 1, 3),
3189 F_GFX2D(145455000, pll2, 2, 11),
3190 F_GFX2D(160000000, pll2, 1, 5),
3191 F_GFX2D(177778000, pll2, 2, 9),
3192 F_GFX2D(200000000, pll2, 1, 4),
3193 F_GFX2D(228571000, pll2, 2, 7),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003194 F_END
3195};
3196
3197static struct bank_masks bmnd_info_gfx2d0 = {
3198 .bank_sel_mask = BIT(11),
3199 .bank0_mask = {
3200 .md_reg = GFX2D0_MD0_REG,
3201 .ns_mask = BM(23, 20) | BM(5, 3),
3202 .rst_mask = BIT(25),
3203 .mnd_en_mask = BIT(8),
3204 .mode_mask = BM(10, 9),
3205 },
3206 .bank1_mask = {
3207 .md_reg = GFX2D0_MD1_REG,
3208 .ns_mask = BM(19, 16) | BM(2, 0),
3209 .rst_mask = BIT(24),
3210 .mnd_en_mask = BIT(5),
3211 .mode_mask = BM(7, 6),
3212 },
3213};
3214
3215static struct rcg_clk gfx2d0_clk = {
3216 .b = {
3217 .ctl_reg = GFX2D0_CC_REG,
3218 .en_mask = BIT(0),
3219 .reset_reg = SW_RESET_CORE_REG,
3220 .reset_mask = BIT(14),
3221 .halt_reg = DBG_BUS_VEC_A_REG,
3222 .halt_bit = 9,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003223 .retain_reg = GFX2D0_CC_REG,
3224 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003225 },
3226 .ns_reg = GFX2D0_NS_REG,
3227 .root_en_mask = BIT(2),
3228 .set_rate = set_rate_mnd_banked,
3229 .freq_tbl = clk_tbl_gfx2d,
Stephen Boydc78d9a72011-07-20 00:46:24 -07003230 .bank_info = &bmnd_info_gfx2d0,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003231 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003232 .c = {
3233 .dbg_name = "gfx2d0_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003234 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003235 VDD_DIG_FMAX_MAP3(LOW, 100000000, NOMINAL, 200000000,
3236 HIGH, 228571000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003237 CLK_INIT(gfx2d0_clk.c),
3238 },
3239};
3240
3241static struct bank_masks bmnd_info_gfx2d1 = {
3242 .bank_sel_mask = BIT(11),
3243 .bank0_mask = {
3244 .md_reg = GFX2D1_MD0_REG,
3245 .ns_mask = BM(23, 20) | BM(5, 3),
3246 .rst_mask = BIT(25),
3247 .mnd_en_mask = BIT(8),
3248 .mode_mask = BM(10, 9),
3249 },
3250 .bank1_mask = {
3251 .md_reg = GFX2D1_MD1_REG,
3252 .ns_mask = BM(19, 16) | BM(2, 0),
3253 .rst_mask = BIT(24),
3254 .mnd_en_mask = BIT(5),
3255 .mode_mask = BM(7, 6),
3256 },
3257};
3258
3259static struct rcg_clk gfx2d1_clk = {
3260 .b = {
3261 .ctl_reg = GFX2D1_CC_REG,
3262 .en_mask = BIT(0),
3263 .reset_reg = SW_RESET_CORE_REG,
3264 .reset_mask = BIT(13),
3265 .halt_reg = DBG_BUS_VEC_A_REG,
3266 .halt_bit = 14,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003267 .retain_reg = GFX2D1_CC_REG,
3268 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003269 },
3270 .ns_reg = GFX2D1_NS_REG,
3271 .root_en_mask = BIT(2),
3272 .set_rate = set_rate_mnd_banked,
3273 .freq_tbl = clk_tbl_gfx2d,
Stephen Boydc78d9a72011-07-20 00:46:24 -07003274 .bank_info = &bmnd_info_gfx2d1,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003275 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003276 .c = {
3277 .dbg_name = "gfx2d1_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003278 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003279 VDD_DIG_FMAX_MAP3(LOW, 100000000, NOMINAL, 200000000,
3280 HIGH, 228571000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003281 CLK_INIT(gfx2d1_clk.c),
3282 },
3283};
3284
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003285#define F_GFX3D(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003286 { \
3287 .freq_hz = f, \
3288 .src_clk = &s##_clk.c, \
3289 .md_val = MD4(4, m, 0, n), \
3290 .ns_val = NS_MND_BANKED4(18, 14, n, m, 3, 0, s##_to_mm_mux), \
3291 .ctl_val = CC_BANKED(9, 6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003292 }
Tianyi Gou41515e22011-09-01 19:37:43 -07003293
3294static struct clk_freq_tbl clk_tbl_gfx3d_8960[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003295 F_GFX3D( 0, gnd, 0, 0),
3296 F_GFX3D( 27000000, pxo, 0, 0),
3297 F_GFX3D( 48000000, pll8, 1, 8),
3298 F_GFX3D( 54857000, pll8, 1, 7),
3299 F_GFX3D( 64000000, pll8, 1, 6),
3300 F_GFX3D( 76800000, pll8, 1, 5),
3301 F_GFX3D( 96000000, pll8, 1, 4),
3302 F_GFX3D(128000000, pll8, 1, 3),
3303 F_GFX3D(145455000, pll2, 2, 11),
3304 F_GFX3D(160000000, pll2, 1, 5),
3305 F_GFX3D(177778000, pll2, 2, 9),
3306 F_GFX3D(200000000, pll2, 1, 4),
3307 F_GFX3D(228571000, pll2, 2, 7),
3308 F_GFX3D(266667000, pll2, 1, 3),
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003309 F_GFX3D(300000000, pll3, 1, 4),
3310 F_GFX3D(320000000, pll2, 2, 5),
3311 F_GFX3D(400000000, pll2, 1, 2),
Stephen Boyd94625ef2011-07-12 17:06:01 -07003312 F_END
3313};
3314
Tianyi Gou41515e22011-09-01 19:37:43 -07003315static struct clk_freq_tbl clk_tbl_gfx3d_8064[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003316 F_GFX3D( 0, gnd, 0, 0),
3317 F_GFX3D( 27000000, pxo, 0, 0),
3318 F_GFX3D( 48000000, pll8, 1, 8),
3319 F_GFX3D( 54857000, pll8, 1, 7),
3320 F_GFX3D( 64000000, pll8, 1, 6),
3321 F_GFX3D( 76800000, pll8, 1, 5),
3322 F_GFX3D( 96000000, pll8, 1, 4),
3323 F_GFX3D(128000000, pll8, 1, 3),
3324 F_GFX3D(145455000, pll2, 2, 11),
3325 F_GFX3D(160000000, pll2, 1, 5),
3326 F_GFX3D(177778000, pll2, 2, 9),
3327 F_GFX3D(200000000, pll2, 1, 4),
3328 F_GFX3D(228571000, pll2, 2, 7),
3329 F_GFX3D(266667000, pll2, 1, 3),
Tianyi Gou0c50fe32011-10-19 15:50:35 -07003330 F_GFX3D(325000000, pll15, 1, 3),
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003331 F_GFX3D(400000000, pll2, 1, 2),
Tianyi Gou41515e22011-09-01 19:37:43 -07003332 F_END
3333};
3334
Tianyi Goue3d4f542012-03-15 17:06:45 -07003335static struct clk_freq_tbl clk_tbl_gfx3d_8930[] = {
3336 F_GFX3D( 0, gnd, 0, 0),
3337 F_GFX3D( 27000000, pxo, 0, 0),
3338 F_GFX3D( 48000000, pll8, 1, 8),
3339 F_GFX3D( 54857000, pll8, 1, 7),
3340 F_GFX3D( 64000000, pll8, 1, 6),
3341 F_GFX3D( 76800000, pll8, 1, 5),
3342 F_GFX3D( 96000000, pll8, 1, 4),
3343 F_GFX3D(128000000, pll8, 1, 3),
3344 F_GFX3D(145455000, pll2, 2, 11),
3345 F_GFX3D(160000000, pll2, 1, 5),
3346 F_GFX3D(177778000, pll2, 2, 9),
Tianyi Gou4d33c9c2012-03-30 11:10:15 -07003347 F_GFX3D(192000000, pll8, 1, 2),
Tianyi Goue3d4f542012-03-15 17:06:45 -07003348 F_GFX3D(200000000, pll2, 1, 4),
3349 F_GFX3D(228571000, pll2, 2, 7),
3350 F_GFX3D(266667000, pll2, 1, 3),
Tianyi Goue3d4f542012-03-15 17:06:45 -07003351 F_GFX3D(320000000, pll2, 2, 5),
3352 F_GFX3D(400000000, pll2, 1, 2),
3353 F_GFX3D(450000000, pll15, 1, 2),
3354 F_END
3355};
3356
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003357static unsigned long fmax_gfx3d_8064[MAX_VDD_LEVELS] __initdata = {
3358 [VDD_DIG_LOW] = 128000000,
3359 [VDD_DIG_NOMINAL] = 325000000,
3360 [VDD_DIG_HIGH] = 400000000
3361};
3362
Tianyi Goue3d4f542012-03-15 17:06:45 -07003363static unsigned long fmax_gfx3d_8930[MAX_VDD_LEVELS] __initdata = {
Tianyi Gou4d33c9c2012-03-30 11:10:15 -07003364 [VDD_DIG_LOW] = 192000000,
Tianyi Goue3d4f542012-03-15 17:06:45 -07003365 [VDD_DIG_NOMINAL] = 320000000,
3366 [VDD_DIG_HIGH] = 450000000
3367};
3368
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003369static struct bank_masks bmnd_info_gfx3d = {
3370 .bank_sel_mask = BIT(11),
3371 .bank0_mask = {
3372 .md_reg = GFX3D_MD0_REG,
3373 .ns_mask = BM(21, 18) | BM(5, 3),
3374 .rst_mask = BIT(23),
3375 .mnd_en_mask = BIT(8),
3376 .mode_mask = BM(10, 9),
3377 },
3378 .bank1_mask = {
3379 .md_reg = GFX3D_MD1_REG,
3380 .ns_mask = BM(17, 14) | BM(2, 0),
3381 .rst_mask = BIT(22),
3382 .mnd_en_mask = BIT(5),
3383 .mode_mask = BM(7, 6),
3384 },
3385};
3386
3387static struct rcg_clk gfx3d_clk = {
3388 .b = {
3389 .ctl_reg = GFX3D_CC_REG,
3390 .en_mask = BIT(0),
3391 .reset_reg = SW_RESET_CORE_REG,
3392 .reset_mask = BIT(12),
3393 .halt_reg = DBG_BUS_VEC_A_REG,
3394 .halt_bit = 4,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003395 .retain_reg = GFX3D_CC_REG,
3396 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003397 },
3398 .ns_reg = GFX3D_NS_REG,
3399 .root_en_mask = BIT(2),
3400 .set_rate = set_rate_mnd_banked,
Tianyi Gou41515e22011-09-01 19:37:43 -07003401 .freq_tbl = clk_tbl_gfx3d_8960,
Stephen Boydc78d9a72011-07-20 00:46:24 -07003402 .bank_info = &bmnd_info_gfx3d,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003403 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003404 .c = {
3405 .dbg_name = "gfx3d_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003406 .ops = &clk_ops_rcg_8960,
Tianyi Gou3022dfd2012-01-25 15:50:05 -08003407 VDD_DIG_FMAX_MAP3(LOW, 128000000, NOMINAL, 300000000,
3408 HIGH, 400000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003409 CLK_INIT(gfx3d_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07003410 .depends = &gmem_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003411 },
3412};
3413
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003414#define F_VCAP(f, s, m, n) \
Tianyi Gou621f8742011-09-01 21:45:01 -07003415 { \
3416 .freq_hz = f, \
3417 .src_clk = &s##_clk.c, \
3418 .md_val = MD4(4, m, 0, n), \
3419 .ns_val = NS_MND_BANKED4(18, 14, n, m, 3, 0, s##_to_mm_mux), \
3420 .ctl_val = CC_BANKED(9, 6, n), \
Tianyi Gou621f8742011-09-01 21:45:01 -07003421 }
3422
3423static struct clk_freq_tbl clk_tbl_vcap[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003424 F_VCAP( 0, gnd, 0, 0),
3425 F_VCAP( 27000000, pxo, 0, 0),
3426 F_VCAP( 54860000, pll8, 1, 7),
3427 F_VCAP( 64000000, pll8, 1, 6),
3428 F_VCAP( 76800000, pll8, 1, 5),
3429 F_VCAP(128000000, pll8, 1, 3),
3430 F_VCAP(160000000, pll2, 1, 5),
3431 F_VCAP(200000000, pll2, 1, 4),
Tianyi Gou621f8742011-09-01 21:45:01 -07003432 F_END
3433};
3434
3435static struct bank_masks bmnd_info_vcap = {
3436 .bank_sel_mask = BIT(11),
3437 .bank0_mask = {
3438 .md_reg = VCAP_MD0_REG,
3439 .ns_mask = BM(21, 18) | BM(5, 3),
3440 .rst_mask = BIT(23),
3441 .mnd_en_mask = BIT(8),
3442 .mode_mask = BM(10, 9),
3443 },
3444 .bank1_mask = {
3445 .md_reg = VCAP_MD1_REG,
3446 .ns_mask = BM(17, 14) | BM(2, 0),
3447 .rst_mask = BIT(22),
3448 .mnd_en_mask = BIT(5),
3449 .mode_mask = BM(7, 6),
3450 },
3451};
3452
3453static struct rcg_clk vcap_clk = {
3454 .b = {
3455 .ctl_reg = VCAP_CC_REG,
3456 .en_mask = BIT(0),
3457 .halt_reg = DBG_BUS_VEC_J_REG,
3458 .halt_bit = 15,
3459 },
3460 .ns_reg = VCAP_NS_REG,
3461 .root_en_mask = BIT(2),
3462 .set_rate = set_rate_mnd_banked,
3463 .freq_tbl = clk_tbl_vcap,
3464 .bank_info = &bmnd_info_vcap,
3465 .current_freq = &rcg_dummy_freq,
3466 .c = {
3467 .dbg_name = "vcap_clk",
3468 .ops = &clk_ops_rcg_8960,
3469 .depends = &vcap_axi_clk.c,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003470 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
Tianyi Gou621f8742011-09-01 21:45:01 -07003471 CLK_INIT(vcap_clk.c),
3472 },
3473};
3474
3475static struct branch_clk vcap_npl_clk = {
3476 .b = {
3477 .ctl_reg = VCAP_CC_REG,
3478 .en_mask = BIT(13),
3479 .halt_reg = DBG_BUS_VEC_J_REG,
3480 .halt_bit = 25,
3481 },
3482 .parent = &vcap_clk.c,
3483 .c = {
3484 .dbg_name = "vcap_npl_clk",
3485 .ops = &clk_ops_branch,
3486 CLK_INIT(vcap_npl_clk.c),
3487 },
3488};
3489
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003490#define F_IJPEG(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003491 { \
3492 .freq_hz = f, \
3493 .src_clk = &s##_clk.c, \
3494 .md_val = MD8(8, m, 0, n), \
3495 .ns_val = NS_MM(23, 16, n, m, 15, 12, d, 2, 0, s##_to_mm_mux), \
3496 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003497 }
Tianyi Gou41515e22011-09-01 19:37:43 -07003498
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003499static struct clk_freq_tbl clk_tbl_ijpeg[] = {
3500 F_IJPEG( 0, gnd, 1, 0, 0),
3501 F_IJPEG( 27000000, pxo, 1, 0, 0),
3502 F_IJPEG( 36570000, pll8, 1, 2, 21),
3503 F_IJPEG( 54860000, pll8, 7, 0, 0),
3504 F_IJPEG( 96000000, pll8, 4, 0, 0),
3505 F_IJPEG(109710000, pll8, 1, 2, 7),
3506 F_IJPEG(128000000, pll8, 3, 0, 0),
3507 F_IJPEG(153600000, pll8, 1, 2, 5),
3508 F_IJPEG(200000000, pll2, 4, 0, 0),
3509 F_IJPEG(228571000, pll2, 1, 2, 7),
3510 F_IJPEG(266667000, pll2, 1, 1, 3),
3511 F_IJPEG(320000000, pll2, 1, 2, 5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003512 F_END
3513};
3514
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003515static unsigned long fmax_ijpeg_8064[MAX_VDD_LEVELS] __initdata = {
3516 [VDD_DIG_LOW] = 128000000,
3517 [VDD_DIG_NOMINAL] = 266667000,
3518 [VDD_DIG_HIGH] = 320000000
Tianyi Gou41515e22011-09-01 19:37:43 -07003519};
3520
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003521static struct rcg_clk ijpeg_clk = {
3522 .b = {
3523 .ctl_reg = IJPEG_CC_REG,
3524 .en_mask = BIT(0),
3525 .reset_reg = SW_RESET_CORE_REG,
3526 .reset_mask = BIT(9),
3527 .halt_reg = DBG_BUS_VEC_A_REG,
3528 .halt_bit = 24,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003529 .retain_reg = IJPEG_CC_REG,
3530 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003531 },
3532 .ns_reg = IJPEG_NS_REG,
3533 .md_reg = IJPEG_MD_REG,
3534 .root_en_mask = BIT(2),
3535 .ns_mask = (BM(23, 16) | BM(15, 12) | BM(2, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08003536 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003537 .ctl_mask = BM(7, 6),
3538 .set_rate = set_rate_mnd,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003539 .freq_tbl = clk_tbl_ijpeg,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003540 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003541 .c = {
3542 .dbg_name = "ijpeg_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003543 .ops = &clk_ops_rcg_8960,
Tianyi Gou3022dfd2012-01-25 15:50:05 -08003544 VDD_DIG_FMAX_MAP3(LOW, 110000000, NOMINAL, 266667000,
3545 HIGH, 320000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003546 CLK_INIT(ijpeg_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07003547 .depends = &ijpeg_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003548 },
3549};
3550
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003551#define F_JPEGD(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003552 { \
3553 .freq_hz = f, \
3554 .src_clk = &s##_clk.c, \
3555 .ns_val = NS_DIVSRC(15, 12, d, 2, 0, s##_to_mm_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003556 }
3557static struct clk_freq_tbl clk_tbl_jpegd[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003558 F_JPEGD( 0, gnd, 1),
3559 F_JPEGD( 64000000, pll8, 6),
3560 F_JPEGD( 76800000, pll8, 5),
3561 F_JPEGD( 96000000, pll8, 4),
3562 F_JPEGD(160000000, pll2, 5),
3563 F_JPEGD(200000000, pll2, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003564 F_END
3565};
3566
3567static struct rcg_clk jpegd_clk = {
3568 .b = {
3569 .ctl_reg = JPEGD_CC_REG,
3570 .en_mask = BIT(0),
3571 .reset_reg = SW_RESET_CORE_REG,
3572 .reset_mask = BIT(19),
3573 .halt_reg = DBG_BUS_VEC_A_REG,
3574 .halt_bit = 19,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003575 .retain_reg = JPEGD_CC_REG,
3576 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003577 },
3578 .ns_reg = JPEGD_NS_REG,
3579 .root_en_mask = BIT(2),
3580 .ns_mask = (BM(15, 12) | BM(2, 0)),
3581 .set_rate = set_rate_nop,
3582 .freq_tbl = clk_tbl_jpegd,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003583 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003584 .c = {
3585 .dbg_name = "jpegd_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003586 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003587 VDD_DIG_FMAX_MAP2(LOW, 96000000, NOMINAL, 200000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003588 CLK_INIT(jpegd_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07003589 .depends = &jpegd_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003590 },
3591};
3592
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003593#define F_MDP(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003594 { \
3595 .freq_hz = f, \
3596 .src_clk = &s##_clk.c, \
3597 .md_val = MD8(8, m, 0, n), \
3598 .ns_val = NS_MND_BANKED8(22, 14, n, m, 3, 0, s##_to_mm_mux), \
3599 .ctl_val = CC_BANKED(9, 6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003600 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003601static struct clk_freq_tbl clk_tbl_mdp[] = {
3602 F_MDP( 0, gnd, 0, 0),
3603 F_MDP( 9600000, pll8, 1, 40),
3604 F_MDP( 13710000, pll8, 1, 28),
3605 F_MDP( 27000000, pxo, 0, 0),
3606 F_MDP( 29540000, pll8, 1, 13),
3607 F_MDP( 34910000, pll8, 1, 11),
3608 F_MDP( 38400000, pll8, 1, 10),
3609 F_MDP( 59080000, pll8, 2, 13),
3610 F_MDP( 76800000, pll8, 1, 5),
3611 F_MDP( 85330000, pll8, 2, 9),
3612 F_MDP( 96000000, pll8, 1, 4),
3613 F_MDP(128000000, pll8, 1, 3),
3614 F_MDP(160000000, pll2, 1, 5),
3615 F_MDP(177780000, pll2, 2, 9),
3616 F_MDP(200000000, pll2, 1, 4),
3617 F_MDP(266667000, pll2, 1, 3),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003618 F_END
3619};
3620
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003621static unsigned long fmax_mdp_8064[MAX_VDD_LEVELS] __initdata = {
3622 [VDD_DIG_LOW] = 128000000,
3623 [VDD_DIG_NOMINAL] = 266667000
Tianyi Gou621f8742011-09-01 21:45:01 -07003624};
3625
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003626static struct bank_masks bmnd_info_mdp = {
3627 .bank_sel_mask = BIT(11),
3628 .bank0_mask = {
3629 .md_reg = MDP_MD0_REG,
3630 .ns_mask = BM(29, 22) | BM(5, 3),
3631 .rst_mask = BIT(31),
3632 .mnd_en_mask = BIT(8),
3633 .mode_mask = BM(10, 9),
3634 },
3635 .bank1_mask = {
3636 .md_reg = MDP_MD1_REG,
3637 .ns_mask = BM(21, 14) | BM(2, 0),
3638 .rst_mask = BIT(30),
3639 .mnd_en_mask = BIT(5),
3640 .mode_mask = BM(7, 6),
3641 },
3642};
3643
3644static struct rcg_clk mdp_clk = {
3645 .b = {
3646 .ctl_reg = MDP_CC_REG,
3647 .en_mask = BIT(0),
3648 .reset_reg = SW_RESET_CORE_REG,
3649 .reset_mask = BIT(21),
3650 .halt_reg = DBG_BUS_VEC_C_REG,
3651 .halt_bit = 10,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003652 .retain_reg = MDP_CC_REG,
3653 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003654 },
3655 .ns_reg = MDP_NS_REG,
3656 .root_en_mask = BIT(2),
3657 .set_rate = set_rate_mnd_banked,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003658 .freq_tbl = clk_tbl_mdp,
Stephen Boydc78d9a72011-07-20 00:46:24 -07003659 .bank_info = &bmnd_info_mdp,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003660 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003661 .c = {
3662 .dbg_name = "mdp_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003663 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003664 VDD_DIG_FMAX_MAP2(LOW, 96000000, NOMINAL, 200000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003665 CLK_INIT(mdp_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07003666 .depends = &mdp_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003667 },
3668};
3669
3670static struct branch_clk lut_mdp_clk = {
3671 .b = {
3672 .ctl_reg = MDP_LUT_CC_REG,
3673 .en_mask = BIT(0),
3674 .halt_reg = DBG_BUS_VEC_I_REG,
3675 .halt_bit = 13,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003676 .retain_reg = MDP_LUT_CC_REG,
3677 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003678 },
3679 .parent = &mdp_clk.c,
3680 .c = {
3681 .dbg_name = "lut_mdp_clk",
3682 .ops = &clk_ops_branch,
3683 CLK_INIT(lut_mdp_clk.c),
3684 },
3685};
3686
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003687#define F_MDP_VSYNC(f, s) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003688 { \
3689 .freq_hz = f, \
3690 .src_clk = &s##_clk.c, \
3691 .ns_val = NS_SRC_SEL(13, 13, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003692 }
3693static struct clk_freq_tbl clk_tbl_mdp_vsync[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003694 F_MDP_VSYNC(27000000, pxo),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003695 F_END
3696};
3697
3698static struct rcg_clk mdp_vsync_clk = {
3699 .b = {
3700 .ctl_reg = MISC_CC_REG,
3701 .en_mask = BIT(6),
3702 .reset_reg = SW_RESET_CORE_REG,
3703 .reset_mask = BIT(3),
3704 .halt_reg = DBG_BUS_VEC_B_REG,
3705 .halt_bit = 22,
3706 },
3707 .ns_reg = MISC_CC2_REG,
3708 .ns_mask = BIT(13),
3709 .set_rate = set_rate_nop,
3710 .freq_tbl = clk_tbl_mdp_vsync,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003711 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003712 .c = {
3713 .dbg_name = "mdp_vsync_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003714 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003715 VDD_DIG_FMAX_MAP1(LOW, 27000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003716 CLK_INIT(mdp_vsync_clk.c),
3717 },
3718};
3719
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003720#define F_ROT(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003721 { \
3722 .freq_hz = f, \
3723 .src_clk = &s##_clk.c, \
3724 .ns_val = NS_DIVSRC_BANKED(29, 26, 25, 22, d, \
3725 21, 19, 18, 16, s##_to_mm_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003726 }
3727static struct clk_freq_tbl clk_tbl_rot[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003728 F_ROT( 0, gnd, 1),
3729 F_ROT( 27000000, pxo, 1),
3730 F_ROT( 29540000, pll8, 13),
3731 F_ROT( 32000000, pll8, 12),
3732 F_ROT( 38400000, pll8, 10),
3733 F_ROT( 48000000, pll8, 8),
3734 F_ROT( 54860000, pll8, 7),
3735 F_ROT( 64000000, pll8, 6),
3736 F_ROT( 76800000, pll8, 5),
3737 F_ROT( 96000000, pll8, 4),
3738 F_ROT(100000000, pll2, 8),
3739 F_ROT(114290000, pll2, 7),
3740 F_ROT(133330000, pll2, 6),
3741 F_ROT(160000000, pll2, 5),
3742 F_ROT(200000000, pll2, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003743 F_END
3744};
3745
3746static struct bank_masks bdiv_info_rot = {
3747 .bank_sel_mask = BIT(30),
3748 .bank0_mask = {
3749 .ns_mask = BM(25, 22) | BM(18, 16),
3750 },
3751 .bank1_mask = {
3752 .ns_mask = BM(29, 26) | BM(21, 19),
3753 },
3754};
3755
3756static struct rcg_clk rot_clk = {
3757 .b = {
3758 .ctl_reg = ROT_CC_REG,
3759 .en_mask = BIT(0),
3760 .reset_reg = SW_RESET_CORE_REG,
3761 .reset_mask = BIT(2),
3762 .halt_reg = DBG_BUS_VEC_C_REG,
3763 .halt_bit = 15,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003764 .retain_reg = ROT_CC_REG,
3765 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003766 },
3767 .ns_reg = ROT_NS_REG,
3768 .root_en_mask = BIT(2),
3769 .set_rate = set_rate_div_banked,
3770 .freq_tbl = clk_tbl_rot,
Stephen Boydc78d9a72011-07-20 00:46:24 -07003771 .bank_info = &bdiv_info_rot,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003772 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003773 .c = {
3774 .dbg_name = "rot_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003775 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003776 VDD_DIG_FMAX_MAP2(LOW, 96000000, NOMINAL, 200000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003777 CLK_INIT(rot_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07003778 .depends = &rot_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003779 },
3780};
3781
3782static int hdmi_pll_clk_enable(struct clk *clk)
3783{
3784 int ret;
3785 unsigned long flags;
3786 spin_lock_irqsave(&local_clock_reg_lock, flags);
3787 ret = hdmi_pll_enable();
3788 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
3789 return ret;
3790}
3791
3792static void hdmi_pll_clk_disable(struct clk *clk)
3793{
3794 unsigned long flags;
3795 spin_lock_irqsave(&local_clock_reg_lock, flags);
3796 hdmi_pll_disable();
3797 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
3798}
3799
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07003800static unsigned long hdmi_pll_clk_get_rate(struct clk *clk)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003801{
3802 return hdmi_pll_get_rate();
3803}
3804
Stephen Boyd5b35dee2011-09-21 12:17:38 -07003805static struct clk *hdmi_pll_clk_get_parent(struct clk *clk)
3806{
3807 return &pxo_clk.c;
3808}
3809
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003810static struct clk_ops clk_ops_hdmi_pll = {
3811 .enable = hdmi_pll_clk_enable,
3812 .disable = hdmi_pll_clk_disable,
3813 .get_rate = hdmi_pll_clk_get_rate,
Stephen Boyd5b35dee2011-09-21 12:17:38 -07003814 .get_parent = hdmi_pll_clk_get_parent,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003815};
3816
3817static struct clk hdmi_pll_clk = {
3818 .dbg_name = "hdmi_pll_clk",
3819 .ops = &clk_ops_hdmi_pll,
3820 CLK_INIT(hdmi_pll_clk),
3821};
3822
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003823#define F_TV_GND(f, s, p_r, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003824 { \
3825 .freq_hz = f, \
3826 .src_clk = &s##_clk.c, \
3827 .md_val = MD8(8, m, 0, n), \
3828 .ns_val = NS_MM(23, 16, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
3829 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003830 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003831#define F_TV(f, s, p_r, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003832 { \
3833 .freq_hz = f, \
3834 .src_clk = &s##_clk, \
3835 .md_val = MD8(8, m, 0, n), \
3836 .ns_val = NS_MM(23, 16, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
3837 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003838 .extra_freq_data = (void *)p_r, \
3839 }
3840/* Switching TV freqs requires PLL reconfiguration. */
3841static struct clk_freq_tbl clk_tbl_tv[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003842 F_TV_GND( 0, gnd, 0, 1, 0, 0),
3843 F_TV( 25200000, hdmi_pll, 25200000, 1, 0, 0),
3844 F_TV( 27000000, hdmi_pll, 27000000, 1, 0, 0),
3845 F_TV( 27030000, hdmi_pll, 27030000, 1, 0, 0),
3846 F_TV( 74250000, hdmi_pll, 74250000, 1, 0, 0),
3847 F_TV(148500000, hdmi_pll, 148500000, 1, 0, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003848 F_END
3849};
3850
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003851static unsigned long fmax_tv_src_8064[MAX_VDD_LEVELS] __initdata = {
3852 [VDD_DIG_LOW] = 74250000,
3853 [VDD_DIG_NOMINAL] = 149000000
3854};
3855
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003856/*
3857 * Unlike other clocks, the TV rate is adjusted through PLL
3858 * re-programming. It is also routed through an MND divider.
3859 */
3860void set_rate_tv(struct rcg_clk *clk, struct clk_freq_tbl *nf)
3861{
3862 unsigned long pll_rate = (unsigned long)nf->extra_freq_data;
3863 if (pll_rate)
3864 hdmi_pll_set_rate(pll_rate);
3865 set_rate_mnd(clk, nf);
3866}
3867
3868static struct rcg_clk tv_src_clk = {
3869 .ns_reg = TV_NS_REG,
3870 .b = {
3871 .ctl_reg = TV_CC_REG,
3872 .halt_check = NOCHECK,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003873 .retain_reg = TV_CC_REG,
3874 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003875 },
3876 .md_reg = TV_MD_REG,
3877 .root_en_mask = BIT(2),
3878 .ns_mask = (BM(23, 16) | BM(15, 14) | BM(2, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08003879 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003880 .ctl_mask = BM(7, 6),
3881 .set_rate = set_rate_tv,
3882 .freq_tbl = clk_tbl_tv,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003883 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003884 .c = {
3885 .dbg_name = "tv_src_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003886 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003887 VDD_DIG_FMAX_MAP2(LOW, 27030000, NOMINAL, 149000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003888 CLK_INIT(tv_src_clk.c),
3889 },
3890};
3891
Tianyi Gou51918802012-01-26 14:05:43 -08003892static struct cdiv_clk tv_src_div_clk = {
3893 .b = {
3894 .ctl_reg = TV_NS_REG,
3895 .halt_check = NOCHECK,
3896 },
3897 .ns_reg = TV_NS_REG,
3898 .div_offset = 6,
3899 .max_div = 2,
3900 .c = {
3901 .dbg_name = "tv_src_div_clk",
3902 .ops = &clk_ops_cdiv,
3903 CLK_INIT(tv_src_div_clk.c),
3904 },
3905};
3906
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003907static struct branch_clk tv_enc_clk = {
3908 .b = {
3909 .ctl_reg = TV_CC_REG,
3910 .en_mask = BIT(8),
3911 .reset_reg = SW_RESET_CORE_REG,
3912 .reset_mask = BIT(0),
3913 .halt_reg = DBG_BUS_VEC_D_REG,
3914 .halt_bit = 9,
3915 },
3916 .parent = &tv_src_clk.c,
3917 .c = {
3918 .dbg_name = "tv_enc_clk",
3919 .ops = &clk_ops_branch,
3920 CLK_INIT(tv_enc_clk.c),
3921 },
3922};
3923
3924static struct branch_clk tv_dac_clk = {
3925 .b = {
3926 .ctl_reg = TV_CC_REG,
3927 .en_mask = BIT(10),
3928 .halt_reg = DBG_BUS_VEC_D_REG,
3929 .halt_bit = 10,
3930 },
3931 .parent = &tv_src_clk.c,
3932 .c = {
3933 .dbg_name = "tv_dac_clk",
3934 .ops = &clk_ops_branch,
3935 CLK_INIT(tv_dac_clk.c),
3936 },
3937};
3938
3939static struct branch_clk mdp_tv_clk = {
3940 .b = {
3941 .ctl_reg = TV_CC_REG,
3942 .en_mask = BIT(0),
3943 .reset_reg = SW_RESET_CORE_REG,
3944 .reset_mask = BIT(4),
3945 .halt_reg = DBG_BUS_VEC_D_REG,
3946 .halt_bit = 12,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003947 .retain_reg = TV_CC2_REG,
3948 .retain_mask = BIT(10),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003949 },
3950 .parent = &tv_src_clk.c,
3951 .c = {
3952 .dbg_name = "mdp_tv_clk",
3953 .ops = &clk_ops_branch,
3954 CLK_INIT(mdp_tv_clk.c),
3955 },
3956};
3957
3958static struct branch_clk hdmi_tv_clk = {
3959 .b = {
3960 .ctl_reg = TV_CC_REG,
3961 .en_mask = BIT(12),
3962 .reset_reg = SW_RESET_CORE_REG,
3963 .reset_mask = BIT(1),
3964 .halt_reg = DBG_BUS_VEC_D_REG,
3965 .halt_bit = 11,
3966 },
3967 .parent = &tv_src_clk.c,
3968 .c = {
3969 .dbg_name = "hdmi_tv_clk",
3970 .ops = &clk_ops_branch,
3971 CLK_INIT(hdmi_tv_clk.c),
3972 },
3973};
3974
Tianyi Gou51918802012-01-26 14:05:43 -08003975static struct branch_clk rgb_tv_clk = {
3976 .b = {
3977 .ctl_reg = TV_CC2_REG,
3978 .en_mask = BIT(14),
3979 .halt_reg = DBG_BUS_VEC_J_REG,
3980 .halt_bit = 27,
3981 },
3982 .parent = &tv_src_clk.c,
3983 .c = {
3984 .dbg_name = "rgb_tv_clk",
3985 .ops = &clk_ops_branch,
3986 CLK_INIT(rgb_tv_clk.c),
3987 },
3988};
3989
3990static struct branch_clk npl_tv_clk = {
3991 .b = {
3992 .ctl_reg = TV_CC2_REG,
3993 .en_mask = BIT(16),
3994 .halt_reg = DBG_BUS_VEC_J_REG,
3995 .halt_bit = 26,
3996 },
3997 .parent = &tv_src_clk.c,
3998 .c = {
3999 .dbg_name = "npl_tv_clk",
4000 .ops = &clk_ops_branch,
4001 CLK_INIT(npl_tv_clk.c),
4002 },
4003};
4004
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004005static struct branch_clk hdmi_app_clk = {
4006 .b = {
4007 .ctl_reg = MISC_CC2_REG,
4008 .en_mask = BIT(11),
4009 .reset_reg = SW_RESET_CORE_REG,
4010 .reset_mask = BIT(11),
4011 .halt_reg = DBG_BUS_VEC_B_REG,
4012 .halt_bit = 25,
4013 },
4014 .c = {
4015 .dbg_name = "hdmi_app_clk",
4016 .ops = &clk_ops_branch,
4017 CLK_INIT(hdmi_app_clk.c),
4018 },
4019};
4020
4021static struct bank_masks bmnd_info_vcodec = {
4022 .bank_sel_mask = BIT(13),
4023 .bank0_mask = {
4024 .md_reg = VCODEC_MD0_REG,
4025 .ns_mask = BM(18, 11) | BM(2, 0),
4026 .rst_mask = BIT(31),
4027 .mnd_en_mask = BIT(5),
4028 .mode_mask = BM(7, 6),
4029 },
4030 .bank1_mask = {
4031 .md_reg = VCODEC_MD1_REG,
4032 .ns_mask = BM(26, 19) | BM(29, 27),
4033 .rst_mask = BIT(30),
4034 .mnd_en_mask = BIT(10),
4035 .mode_mask = BM(12, 11),
4036 },
4037};
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004038#define F_VCODEC(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004039 { \
4040 .freq_hz = f, \
4041 .src_clk = &s##_clk.c, \
4042 .md_val = MD8(8, m, 0, n), \
4043 .ns_val = NS_MND_BANKED8(11, 19, n, m, 0, 27, s##_to_mm_mux), \
4044 .ctl_val = CC_BANKED(6, 11, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004045 }
4046static struct clk_freq_tbl clk_tbl_vcodec[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004047 F_VCODEC( 0, gnd, 0, 0),
4048 F_VCODEC( 27000000, pxo, 0, 0),
4049 F_VCODEC( 32000000, pll8, 1, 12),
4050 F_VCODEC( 48000000, pll8, 1, 8),
4051 F_VCODEC( 54860000, pll8, 1, 7),
4052 F_VCODEC( 96000000, pll8, 1, 4),
4053 F_VCODEC(133330000, pll2, 1, 6),
4054 F_VCODEC(200000000, pll2, 1, 4),
4055 F_VCODEC(228570000, pll2, 2, 7),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004056 F_END
4057};
4058
4059static struct rcg_clk vcodec_clk = {
4060 .b = {
4061 .ctl_reg = VCODEC_CC_REG,
4062 .en_mask = BIT(0),
4063 .reset_reg = SW_RESET_CORE_REG,
4064 .reset_mask = BIT(6),
4065 .halt_reg = DBG_BUS_VEC_C_REG,
4066 .halt_bit = 29,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08004067 .retain_reg = VCODEC_CC_REG,
4068 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004069 },
4070 .ns_reg = VCODEC_NS_REG,
4071 .root_en_mask = BIT(2),
4072 .set_rate = set_rate_mnd_banked,
Stephen Boydc78d9a72011-07-20 00:46:24 -07004073 .bank_info = &bmnd_info_vcodec,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004074 .freq_tbl = clk_tbl_vcodec,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004075 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004076 .c = {
4077 .dbg_name = "vcodec_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004078 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004079 VDD_DIG_FMAX_MAP3(LOW, 100000000, NOMINAL, 200000000,
4080 HIGH, 228571000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004081 CLK_INIT(vcodec_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07004082 .depends = &vcodec_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004083 },
4084};
4085
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004086#define F_VPE(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004087 { \
4088 .freq_hz = f, \
4089 .src_clk = &s##_clk.c, \
4090 .ns_val = NS_DIVSRC(15, 12, d, 2, 0, s##_to_mm_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004091 }
4092static struct clk_freq_tbl clk_tbl_vpe[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004093 F_VPE( 0, gnd, 1),
4094 F_VPE( 27000000, pxo, 1),
4095 F_VPE( 34909000, pll8, 11),
4096 F_VPE( 38400000, pll8, 10),
4097 F_VPE( 64000000, pll8, 6),
4098 F_VPE( 76800000, pll8, 5),
4099 F_VPE( 96000000, pll8, 4),
4100 F_VPE(100000000, pll2, 8),
4101 F_VPE(160000000, pll2, 5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004102 F_END
4103};
4104
4105static struct rcg_clk vpe_clk = {
4106 .b = {
4107 .ctl_reg = VPE_CC_REG,
4108 .en_mask = BIT(0),
4109 .reset_reg = SW_RESET_CORE_REG,
4110 .reset_mask = BIT(17),
4111 .halt_reg = DBG_BUS_VEC_A_REG,
4112 .halt_bit = 28,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08004113 .retain_reg = VPE_CC_REG,
4114 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004115 },
4116 .ns_reg = VPE_NS_REG,
4117 .root_en_mask = BIT(2),
4118 .ns_mask = (BM(15, 12) | BM(2, 0)),
4119 .set_rate = set_rate_nop,
4120 .freq_tbl = clk_tbl_vpe,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004121 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004122 .c = {
4123 .dbg_name = "vpe_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004124 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004125 VDD_DIG_FMAX_MAP2(LOW, 76800000, NOMINAL, 160000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004126 CLK_INIT(vpe_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07004127 .depends = &vpe_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004128 },
4129};
4130
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004131#define F_VFE(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004132 { \
4133 .freq_hz = f, \
4134 .src_clk = &s##_clk.c, \
4135 .md_val = MD8(8, m, 0, n), \
4136 .ns_val = NS_MM(23, 16, n, m, 11, 10, d, 2, 0, s##_to_mm_mux), \
4137 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004138 }
Tianyi Gou41515e22011-09-01 19:37:43 -07004139
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004140static struct clk_freq_tbl clk_tbl_vfe[] = {
4141 F_VFE( 0, gnd, 1, 0, 0),
4142 F_VFE( 13960000, pll8, 1, 2, 55),
4143 F_VFE( 27000000, pxo, 1, 0, 0),
4144 F_VFE( 36570000, pll8, 1, 2, 21),
4145 F_VFE( 38400000, pll8, 2, 1, 5),
4146 F_VFE( 45180000, pll8, 1, 2, 17),
4147 F_VFE( 48000000, pll8, 2, 1, 4),
4148 F_VFE( 54860000, pll8, 1, 1, 7),
4149 F_VFE( 64000000, pll8, 2, 1, 3),
4150 F_VFE( 76800000, pll8, 1, 1, 5),
4151 F_VFE( 96000000, pll8, 2, 1, 2),
4152 F_VFE(109710000, pll8, 1, 2, 7),
4153 F_VFE(128000000, pll8, 1, 1, 3),
4154 F_VFE(153600000, pll8, 1, 2, 5),
4155 F_VFE(200000000, pll2, 2, 1, 2),
4156 F_VFE(228570000, pll2, 1, 2, 7),
4157 F_VFE(266667000, pll2, 1, 1, 3),
4158 F_VFE(320000000, pll2, 1, 2, 5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004159 F_END
4160};
4161
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004162static unsigned long fmax_vfe_8064[MAX_VDD_LEVELS] __initdata = {
4163 [VDD_DIG_LOW] = 128000000,
4164 [VDD_DIG_NOMINAL] = 266667000,
4165 [VDD_DIG_HIGH] = 320000000
Tianyi Gou41515e22011-09-01 19:37:43 -07004166};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004167
4168static struct rcg_clk vfe_clk = {
4169 .b = {
4170 .ctl_reg = VFE_CC_REG,
4171 .reset_reg = SW_RESET_CORE_REG,
4172 .reset_mask = BIT(15),
4173 .halt_reg = DBG_BUS_VEC_B_REG,
4174 .halt_bit = 6,
4175 .en_mask = BIT(0),
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08004176 .retain_reg = VFE_CC2_REG,
4177 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004178 },
4179 .ns_reg = VFE_NS_REG,
4180 .md_reg = VFE_MD_REG,
4181 .root_en_mask = BIT(2),
4182 .ns_mask = (BM(23, 16) | BM(11, 10) | BM(2, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08004183 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004184 .ctl_mask = BM(7, 6),
4185 .set_rate = set_rate_mnd,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004186 .freq_tbl = clk_tbl_vfe,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004187 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004188 .c = {
4189 .dbg_name = "vfe_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004190 .ops = &clk_ops_rcg_8960,
Tianyi Gou3022dfd2012-01-25 15:50:05 -08004191 VDD_DIG_FMAX_MAP3(LOW, 110000000, NOMINAL, 266667000,
4192 HIGH, 320000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004193 CLK_INIT(vfe_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07004194 .depends = &vfe_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004195 },
4196};
4197
Matt Wagantallc23eee92011-08-16 23:06:52 -07004198static struct branch_clk csi_vfe_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004199 .b = {
4200 .ctl_reg = VFE_CC_REG,
4201 .en_mask = BIT(12),
4202 .reset_reg = SW_RESET_CORE_REG,
4203 .reset_mask = BIT(24),
4204 .halt_reg = DBG_BUS_VEC_B_REG,
4205 .halt_bit = 8,
4206 },
4207 .parent = &vfe_clk.c,
4208 .c = {
Matt Wagantallc23eee92011-08-16 23:06:52 -07004209 .dbg_name = "csi_vfe_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004210 .ops = &clk_ops_branch,
Matt Wagantallc23eee92011-08-16 23:06:52 -07004211 CLK_INIT(csi_vfe_clk.c),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004212 },
4213};
4214
4215/*
4216 * Low Power Audio Clocks
4217 */
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004218#define F_AIF_OSR(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004219 { \
4220 .freq_hz = f, \
4221 .src_clk = &s##_clk.c, \
4222 .md_val = MD8(8, m, 0, n), \
4223 .ns_val = NS(31, 24, n, m, 5, 4, 3, d, 2, 0, s##_to_lpa_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004224 }
4225static struct clk_freq_tbl clk_tbl_aif_osr[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004226 F_AIF_OSR( 0, gnd, 1, 0, 0),
4227 F_AIF_OSR( 512000, pll4, 4, 1, 192),
4228 F_AIF_OSR( 768000, pll4, 4, 1, 128),
4229 F_AIF_OSR( 1024000, pll4, 4, 1, 96),
4230 F_AIF_OSR( 1536000, pll4, 4, 1, 64),
4231 F_AIF_OSR( 2048000, pll4, 4, 1, 48),
4232 F_AIF_OSR( 3072000, pll4, 4, 1, 32),
4233 F_AIF_OSR( 4096000, pll4, 4, 1, 24),
4234 F_AIF_OSR( 6144000, pll4, 4, 1, 16),
4235 F_AIF_OSR( 8192000, pll4, 4, 1, 12),
4236 F_AIF_OSR(12288000, pll4, 4, 1, 8),
4237 F_AIF_OSR(24576000, pll4, 4, 1, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004238 F_END
4239};
4240
4241#define CLK_AIF_OSR(i, ns, md, h_r) \
4242 struct rcg_clk i##_clk = { \
4243 .b = { \
4244 .ctl_reg = ns, \
4245 .en_mask = BIT(17), \
4246 .reset_reg = ns, \
4247 .reset_mask = BIT(19), \
4248 .halt_reg = h_r, \
4249 .halt_check = ENABLE, \
4250 .halt_bit = 1, \
4251 }, \
4252 .ns_reg = ns, \
4253 .md_reg = md, \
4254 .root_en_mask = BIT(9), \
4255 .ns_mask = (BM(31, 24) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08004256 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004257 .set_rate = set_rate_mnd, \
4258 .freq_tbl = clk_tbl_aif_osr, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004259 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004260 .c = { \
4261 .dbg_name = #i "_clk", \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004262 .ops = &clk_ops_rcg_8960, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004263 VDD_DIG_FMAX_MAP1(LOW, 24576000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004264 CLK_INIT(i##_clk.c), \
4265 }, \
4266 }
4267#define CLK_AIF_OSR_DIV(i, ns, md, h_r) \
4268 struct rcg_clk i##_clk = { \
4269 .b = { \
4270 .ctl_reg = ns, \
4271 .en_mask = BIT(21), \
4272 .reset_reg = ns, \
4273 .reset_mask = BIT(23), \
4274 .halt_reg = h_r, \
4275 .halt_check = ENABLE, \
4276 .halt_bit = 1, \
4277 }, \
4278 .ns_reg = ns, \
4279 .md_reg = md, \
4280 .root_en_mask = BIT(9), \
4281 .ns_mask = (BM(31, 24) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08004282 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004283 .set_rate = set_rate_mnd, \
4284 .freq_tbl = clk_tbl_aif_osr, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004285 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004286 .c = { \
4287 .dbg_name = #i "_clk", \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004288 .ops = &clk_ops_rcg_8960, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004289 VDD_DIG_FMAX_MAP1(LOW, 24576000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004290 CLK_INIT(i##_clk.c), \
4291 }, \
4292 }
4293
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004294#define CLK_AIF_BIT(i, ns, h_r) \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004295 struct cdiv_clk i##_clk = { \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004296 .b = { \
4297 .ctl_reg = ns, \
4298 .en_mask = BIT(15), \
4299 .halt_reg = h_r, \
4300 .halt_check = DELAY, \
4301 }, \
4302 .ns_reg = ns, \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004303 .ext_mask = BIT(14), \
4304 .div_offset = 10, \
4305 .max_div = 16, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004306 .c = { \
4307 .dbg_name = #i "_clk", \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004308 .ops = &clk_ops_cdiv, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004309 CLK_INIT(i##_clk.c), \
4310 }, \
4311 }
4312
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004313#define CLK_AIF_BIT_DIV(i, ns, h_r) \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004314 struct cdiv_clk i##_clk = { \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004315 .b = { \
4316 .ctl_reg = ns, \
4317 .en_mask = BIT(19), \
4318 .halt_reg = h_r, \
Stephen Boyd7bb9cf82012-01-25 18:09:01 -08004319 .halt_check = DELAY, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004320 }, \
4321 .ns_reg = ns, \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004322 .ext_mask = BIT(18), \
4323 .div_offset = 10, \
4324 .max_div = 256, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004325 .c = { \
4326 .dbg_name = #i "_clk", \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004327 .ops = &clk_ops_cdiv, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004328 CLK_INIT(i##_clk.c), \
4329 }, \
4330 }
4331
4332static CLK_AIF_OSR(mi2s_osr, LCC_MI2S_NS_REG, LCC_MI2S_MD_REG,
4333 LCC_MI2S_STATUS_REG);
4334static CLK_AIF_BIT(mi2s_bit, LCC_MI2S_NS_REG, LCC_MI2S_STATUS_REG);
4335
4336static CLK_AIF_OSR_DIV(codec_i2s_mic_osr, LCC_CODEC_I2S_MIC_NS_REG,
4337 LCC_CODEC_I2S_MIC_MD_REG, LCC_CODEC_I2S_MIC_STATUS_REG);
4338static CLK_AIF_BIT_DIV(codec_i2s_mic_bit, LCC_CODEC_I2S_MIC_NS_REG,
4339 LCC_CODEC_I2S_MIC_STATUS_REG);
4340
4341static CLK_AIF_OSR_DIV(spare_i2s_mic_osr, LCC_SPARE_I2S_MIC_NS_REG,
4342 LCC_SPARE_I2S_MIC_MD_REG, LCC_SPARE_I2S_MIC_STATUS_REG);
4343static CLK_AIF_BIT_DIV(spare_i2s_mic_bit, LCC_SPARE_I2S_MIC_NS_REG,
4344 LCC_SPARE_I2S_MIC_STATUS_REG);
4345
4346static CLK_AIF_OSR_DIV(codec_i2s_spkr_osr, LCC_CODEC_I2S_SPKR_NS_REG,
4347 LCC_CODEC_I2S_SPKR_MD_REG, LCC_CODEC_I2S_SPKR_STATUS_REG);
4348static CLK_AIF_BIT_DIV(codec_i2s_spkr_bit, LCC_CODEC_I2S_SPKR_NS_REG,
4349 LCC_CODEC_I2S_SPKR_STATUS_REG);
4350
4351static CLK_AIF_OSR_DIV(spare_i2s_spkr_osr, LCC_SPARE_I2S_SPKR_NS_REG,
4352 LCC_SPARE_I2S_SPKR_MD_REG, LCC_SPARE_I2S_SPKR_STATUS_REG);
4353static CLK_AIF_BIT_DIV(spare_i2s_spkr_bit, LCC_SPARE_I2S_SPKR_NS_REG,
4354 LCC_SPARE_I2S_SPKR_STATUS_REG);
4355
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004356#define F_PCM(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004357 { \
4358 .freq_hz = f, \
4359 .src_clk = &s##_clk.c, \
4360 .md_val = MD16(m, n), \
4361 .ns_val = NS(31, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_lpa_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004362 }
4363static struct clk_freq_tbl clk_tbl_pcm[] = {
Stephen Boyd630f3252012-01-31 00:10:08 -08004364 { .ns_val = BIT(10) /* external input */ },
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004365 F_PCM( 512000, pll4, 4, 1, 192),
4366 F_PCM( 768000, pll4, 4, 1, 128),
4367 F_PCM( 1024000, pll4, 4, 1, 96),
4368 F_PCM( 1536000, pll4, 4, 1, 64),
4369 F_PCM( 2048000, pll4, 4, 1, 48),
4370 F_PCM( 3072000, pll4, 4, 1, 32),
4371 F_PCM( 4096000, pll4, 4, 1, 24),
4372 F_PCM( 6144000, pll4, 4, 1, 16),
4373 F_PCM( 8192000, pll4, 4, 1, 12),
4374 F_PCM(12288000, pll4, 4, 1, 8),
4375 F_PCM(24576000, pll4, 4, 1, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004376 F_END
4377};
4378
4379static struct rcg_clk pcm_clk = {
4380 .b = {
4381 .ctl_reg = LCC_PCM_NS_REG,
4382 .en_mask = BIT(11),
4383 .reset_reg = LCC_PCM_NS_REG,
4384 .reset_mask = BIT(13),
4385 .halt_reg = LCC_PCM_STATUS_REG,
4386 .halt_check = ENABLE,
4387 .halt_bit = 0,
4388 },
4389 .ns_reg = LCC_PCM_NS_REG,
4390 .md_reg = LCC_PCM_MD_REG,
4391 .root_en_mask = BIT(9),
Stephen Boyd630f3252012-01-31 00:10:08 -08004392 .ns_mask = BM(31, 16) | BIT(10) | BM(6, 0),
Matt Wagantall07c45472012-02-10 23:27:24 -08004393 .mnd_en_mask = BIT(8),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004394 .set_rate = set_rate_mnd,
4395 .freq_tbl = clk_tbl_pcm,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004396 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004397 .c = {
4398 .dbg_name = "pcm_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004399 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004400 VDD_DIG_FMAX_MAP1(LOW, 24576000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004401 CLK_INIT(pcm_clk.c),
4402 },
4403};
4404
4405static struct rcg_clk audio_slimbus_clk = {
4406 .b = {
4407 .ctl_reg = LCC_SLIMBUS_NS_REG,
4408 .en_mask = BIT(10),
4409 .reset_reg = LCC_AHBEX_BRANCH_CTL_REG,
4410 .reset_mask = BIT(5),
4411 .halt_reg = LCC_SLIMBUS_STATUS_REG,
4412 .halt_check = ENABLE,
4413 .halt_bit = 0,
4414 },
4415 .ns_reg = LCC_SLIMBUS_NS_REG,
4416 .md_reg = LCC_SLIMBUS_MD_REG,
4417 .root_en_mask = BIT(9),
4418 .ns_mask = (BM(31, 24) | BM(6, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08004419 .mnd_en_mask = BIT(8),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004420 .set_rate = set_rate_mnd,
4421 .freq_tbl = clk_tbl_aif_osr,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004422 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004423 .c = {
4424 .dbg_name = "audio_slimbus_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004425 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004426 VDD_DIG_FMAX_MAP1(LOW, 24576000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004427 CLK_INIT(audio_slimbus_clk.c),
4428 },
4429};
4430
4431static struct branch_clk sps_slimbus_clk = {
4432 .b = {
4433 .ctl_reg = LCC_SLIMBUS_NS_REG,
4434 .en_mask = BIT(12),
4435 .halt_reg = LCC_SLIMBUS_STATUS_REG,
4436 .halt_check = ENABLE,
4437 .halt_bit = 1,
4438 },
4439 .parent = &audio_slimbus_clk.c,
4440 .c = {
4441 .dbg_name = "sps_slimbus_clk",
4442 .ops = &clk_ops_branch,
4443 CLK_INIT(sps_slimbus_clk.c),
4444 },
4445};
4446
4447static struct branch_clk slimbus_xo_src_clk = {
4448 .b = {
4449 .ctl_reg = SLIMBUS_XO_SRC_CLK_CTL_REG,
4450 .en_mask = BIT(2),
4451 .halt_reg = CLK_HALT_DFAB_STATE_REG,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004452 .halt_bit = 28,
4453 },
4454 .parent = &sps_slimbus_clk.c,
4455 .c = {
4456 .dbg_name = "slimbus_xo_src_clk",
4457 .ops = &clk_ops_branch,
4458 CLK_INIT(slimbus_xo_src_clk.c),
4459 },
4460};
4461
Matt Wagantall735f01a2011-08-12 12:40:28 -07004462DEFINE_CLK_RPM(afab_clk, afab_a_clk, APPS_FABRIC, NULL);
4463DEFINE_CLK_RPM(cfpb_clk, cfpb_a_clk, CFPB, NULL);
4464DEFINE_CLK_RPM(dfab_clk, dfab_a_clk, DAYTONA_FABRIC, NULL);
4465DEFINE_CLK_RPM(ebi1_clk, ebi1_a_clk, EBI1, NULL);
4466DEFINE_CLK_RPM(mmfab_clk, mmfab_a_clk, MM_FABRIC, NULL);
4467DEFINE_CLK_RPM(mmfpb_clk, mmfpb_a_clk, MMFPB, NULL);
4468DEFINE_CLK_RPM(sfab_clk, sfab_a_clk, SYSTEM_FABRIC, NULL);
4469DEFINE_CLK_RPM(sfpb_clk, sfpb_a_clk, SFPB, NULL);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004470
Matt Wagantall35e78fc2012-04-05 14:18:44 -07004471static DEFINE_CLK_VOTER(sfab_msmbus_a_clk, &sfab_a_clk.c, 0);
4472static DEFINE_CLK_VOTER(sfab_tmr_a_clk, &sfab_a_clk.c, 0);
Stephen Boydd7a143a2012-02-16 17:59:26 -08004473
Matt Wagantall35e78fc2012-04-05 14:18:44 -07004474static DEFINE_CLK_VOTER(dfab_dsps_clk, &dfab_clk.c, 0);
4475static DEFINE_CLK_VOTER(dfab_usb_hs_clk, &dfab_clk.c, 0);
4476static DEFINE_CLK_VOTER(dfab_usb_hs3_clk, &dfab_clk.c, 0);
4477static DEFINE_CLK_VOTER(dfab_usb_hs4_clk, &dfab_clk.c, 0);
4478static DEFINE_CLK_VOTER(dfab_sdc1_clk, &dfab_clk.c, 0);
4479static DEFINE_CLK_VOTER(dfab_sdc2_clk, &dfab_clk.c, 0);
4480static DEFINE_CLK_VOTER(dfab_sdc3_clk, &dfab_clk.c, 0);
4481static DEFINE_CLK_VOTER(dfab_sdc4_clk, &dfab_clk.c, 0);
4482static DEFINE_CLK_VOTER(dfab_sdc5_clk, &dfab_clk.c, 0);
4483static DEFINE_CLK_VOTER(dfab_sps_clk, &dfab_clk.c, 0);
4484static DEFINE_CLK_VOTER(dfab_bam_dmux_clk, &dfab_clk.c, 0);
4485static DEFINE_CLK_VOTER(dfab_scm_clk, &dfab_clk.c, 0);
4486static DEFINE_CLK_VOTER(dfab_qseecom_clk, &dfab_clk.c, 0);
4487static DEFINE_CLK_VOTER(dfab_tzcom_clk, &dfab_clk.c, 0);
4488static DEFINE_CLK_VOTER(dfab_msmbus_clk, &dfab_clk.c, 0);
4489static DEFINE_CLK_VOTER(dfab_msmbus_a_clk, &dfab_a_clk.c, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004490
Matt Wagantall42cd12a2012-03-30 18:02:40 -07004491static DEFINE_CLK_VOTER(ebi1_msmbus_clk, &ebi1_clk.c, LONG_MAX);
Matt Wagantall35e78fc2012-04-05 14:18:44 -07004492static DEFINE_CLK_VOTER(ebi1_adm_clk, &ebi1_clk.c, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004493
4494#ifdef CONFIG_DEBUG_FS
4495struct measure_sel {
4496 u32 test_vector;
4497 struct clk *clk;
4498};
4499
Matt Wagantall8b38f942011-08-02 18:23:18 -07004500static DEFINE_CLK_MEASURE(l2_m_clk);
4501static DEFINE_CLK_MEASURE(krait0_m_clk);
4502static DEFINE_CLK_MEASURE(krait1_m_clk);
Tianyi Gou455c13c2012-02-02 16:33:24 -08004503static DEFINE_CLK_MEASURE(krait2_m_clk);
4504static DEFINE_CLK_MEASURE(krait3_m_clk);
Stephen Boyd3939c8d2011-08-29 17:36:22 -07004505static DEFINE_CLK_MEASURE(q6sw_clk);
4506static DEFINE_CLK_MEASURE(q6fw_clk);
4507static DEFINE_CLK_MEASURE(q6_func_clk);
Matt Wagantall8b38f942011-08-02 18:23:18 -07004508
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004509static struct measure_sel measure_mux[] = {
4510 { TEST_PER_LS(0x08), &slimbus_xo_src_clk.c },
4511 { TEST_PER_LS(0x12), &sdc1_p_clk.c },
4512 { TEST_PER_LS(0x13), &sdc1_clk.c },
4513 { TEST_PER_LS(0x14), &sdc2_p_clk.c },
4514 { TEST_PER_LS(0x15), &sdc2_clk.c },
4515 { TEST_PER_LS(0x16), &sdc3_p_clk.c },
4516 { TEST_PER_LS(0x17), &sdc3_clk.c },
4517 { TEST_PER_LS(0x18), &sdc4_p_clk.c },
4518 { TEST_PER_LS(0x19), &sdc4_clk.c },
4519 { TEST_PER_LS(0x1A), &sdc5_p_clk.c },
4520 { TEST_PER_LS(0x1B), &sdc5_clk.c },
Matt Wagantall7625a4c2011-11-01 16:17:53 -07004521 { TEST_PER_LS(0x1F), &gp0_clk.c },
4522 { TEST_PER_LS(0x20), &gp1_clk.c },
4523 { TEST_PER_LS(0x21), &gp2_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004524 { TEST_PER_LS(0x25), &dfab_clk.c },
4525 { TEST_PER_LS(0x25), &dfab_a_clk.c },
4526 { TEST_PER_LS(0x26), &pmem_clk.c },
4527 { TEST_PER_LS(0x32), &dma_bam_p_clk.c },
4528 { TEST_PER_LS(0x33), &cfpb_clk.c },
4529 { TEST_PER_LS(0x33), &cfpb_a_clk.c },
4530 { TEST_PER_LS(0x3D), &gsbi1_p_clk.c },
4531 { TEST_PER_LS(0x3E), &gsbi1_uart_clk.c },
4532 { TEST_PER_LS(0x3F), &gsbi1_qup_clk.c },
4533 { TEST_PER_LS(0x41), &gsbi2_p_clk.c },
4534 { TEST_PER_LS(0x42), &gsbi2_uart_clk.c },
4535 { TEST_PER_LS(0x44), &gsbi2_qup_clk.c },
4536 { TEST_PER_LS(0x45), &gsbi3_p_clk.c },
4537 { TEST_PER_LS(0x46), &gsbi3_uart_clk.c },
4538 { TEST_PER_LS(0x48), &gsbi3_qup_clk.c },
4539 { TEST_PER_LS(0x49), &gsbi4_p_clk.c },
4540 { TEST_PER_LS(0x4A), &gsbi4_uart_clk.c },
4541 { TEST_PER_LS(0x4C), &gsbi4_qup_clk.c },
4542 { TEST_PER_LS(0x4D), &gsbi5_p_clk.c },
4543 { TEST_PER_LS(0x4E), &gsbi5_uart_clk.c },
4544 { TEST_PER_LS(0x50), &gsbi5_qup_clk.c },
4545 { TEST_PER_LS(0x51), &gsbi6_p_clk.c },
4546 { TEST_PER_LS(0x52), &gsbi6_uart_clk.c },
4547 { TEST_PER_LS(0x54), &gsbi6_qup_clk.c },
4548 { TEST_PER_LS(0x55), &gsbi7_p_clk.c },
4549 { TEST_PER_LS(0x56), &gsbi7_uart_clk.c },
4550 { TEST_PER_LS(0x58), &gsbi7_qup_clk.c },
4551 { TEST_PER_LS(0x59), &gsbi8_p_clk.c },
4552 { TEST_PER_LS(0x5A), &gsbi8_uart_clk.c },
4553 { TEST_PER_LS(0x5C), &gsbi8_qup_clk.c },
4554 { TEST_PER_LS(0x5D), &gsbi9_p_clk.c },
4555 { TEST_PER_LS(0x5E), &gsbi9_uart_clk.c },
4556 { TEST_PER_LS(0x60), &gsbi9_qup_clk.c },
4557 { TEST_PER_LS(0x61), &gsbi10_p_clk.c },
4558 { TEST_PER_LS(0x62), &gsbi10_uart_clk.c },
4559 { TEST_PER_LS(0x64), &gsbi10_qup_clk.c },
4560 { TEST_PER_LS(0x65), &gsbi11_p_clk.c },
4561 { TEST_PER_LS(0x66), &gsbi11_uart_clk.c },
4562 { TEST_PER_LS(0x68), &gsbi11_qup_clk.c },
4563 { TEST_PER_LS(0x69), &gsbi12_p_clk.c },
4564 { TEST_PER_LS(0x6A), &gsbi12_uart_clk.c },
4565 { TEST_PER_LS(0x6C), &gsbi12_qup_clk.c },
Tianyi Gou41515e22011-09-01 19:37:43 -07004566 { TEST_PER_LS(0x5E), &pcie_p_clk.c },
4567 { TEST_PER_LS(0x5F), &ce3_p_clk.c },
4568 { TEST_PER_LS(0x60), &ce3_core_clk.c },
4569 { TEST_PER_LS(0x63), &usb_hs3_p_clk.c },
4570 { TEST_PER_LS(0x64), &usb_hs3_xcvr_clk.c },
4571 { TEST_PER_LS(0x65), &usb_hs4_p_clk.c },
4572 { TEST_PER_LS(0x66), &usb_hs4_xcvr_clk.c },
4573 { TEST_PER_LS(0x6B), &sata_phy_ref_clk.c },
4574 { TEST_PER_LS(0x6C), &sata_phy_cfg_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004575 { TEST_PER_LS(0x78), &sfpb_clk.c },
4576 { TEST_PER_LS(0x78), &sfpb_a_clk.c },
4577 { TEST_PER_LS(0x7A), &pmic_ssbi2_clk.c },
4578 { TEST_PER_LS(0x7B), &pmic_arb0_p_clk.c },
4579 { TEST_PER_LS(0x7C), &pmic_arb1_p_clk.c },
4580 { TEST_PER_LS(0x7D), &prng_clk.c },
4581 { TEST_PER_LS(0x7F), &rpm_msg_ram_p_clk.c },
4582 { TEST_PER_LS(0x80), &adm0_p_clk.c },
4583 { TEST_PER_LS(0x84), &usb_hs1_p_clk.c },
4584 { TEST_PER_LS(0x85), &usb_hs1_xcvr_clk.c },
Stephen Boyd94625ef2011-07-12 17:06:01 -07004585 { TEST_PER_LS(0x86), &usb_hsic_p_clk.c },
4586 { TEST_PER_LS(0x87), &usb_hsic_system_clk.c },
4587 { TEST_PER_LS(0x88), &usb_hsic_xcvr_fs_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004588 { TEST_PER_LS(0x89), &usb_fs1_p_clk.c },
4589 { TEST_PER_LS(0x8A), &usb_fs1_sys_clk.c },
4590 { TEST_PER_LS(0x8B), &usb_fs1_xcvr_clk.c },
4591 { TEST_PER_LS(0x8C), &usb_fs2_p_clk.c },
4592 { TEST_PER_LS(0x8D), &usb_fs2_sys_clk.c },
4593 { TEST_PER_LS(0x8E), &usb_fs2_xcvr_clk.c },
4594 { TEST_PER_LS(0x8F), &tsif_p_clk.c },
4595 { TEST_PER_LS(0x91), &tsif_ref_clk.c },
4596 { TEST_PER_LS(0x92), &ce1_p_clk.c },
4597 { TEST_PER_LS(0x94), &tssc_clk.c },
Stephen Boyd94625ef2011-07-12 17:06:01 -07004598 { TEST_PER_LS(0x9D), &usb_hsic_hsio_cal_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004599 { TEST_PER_LS(0xA4), &ce1_core_clk.c },
4600
4601 { TEST_PER_HS(0x07), &afab_clk.c },
4602 { TEST_PER_HS(0x07), &afab_a_clk.c },
4603 { TEST_PER_HS(0x18), &sfab_clk.c },
4604 { TEST_PER_HS(0x18), &sfab_a_clk.c },
Stephen Boyd3939c8d2011-08-29 17:36:22 -07004605 { TEST_PER_HS(0x26), &q6sw_clk },
4606 { TEST_PER_HS(0x27), &q6fw_clk },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004607 { TEST_PER_HS(0x2A), &adm0_clk.c },
4608 { TEST_PER_HS(0x34), &ebi1_clk.c },
4609 { TEST_PER_HS(0x34), &ebi1_a_clk.c },
Stephen Boyd94625ef2011-07-12 17:06:01 -07004610 { TEST_PER_HS(0x50), &usb_hsic_hsic_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004611
4612 { TEST_MM_LS(0x00), &dsi1_byte_clk.c },
4613 { TEST_MM_LS(0x01), &dsi2_byte_clk.c },
4614 { TEST_MM_LS(0x02), &cam1_clk.c },
4615 { TEST_MM_LS(0x06), &amp_p_clk.c },
Matt Wagantallc23eee92011-08-16 23:06:52 -07004616 { TEST_MM_LS(0x07), &csi_p_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004617 { TEST_MM_LS(0x08), &dsi2_s_p_clk.c },
4618 { TEST_MM_LS(0x09), &dsi1_m_p_clk.c },
4619 { TEST_MM_LS(0x0A), &dsi1_s_p_clk.c },
4620 { TEST_MM_LS(0x0C), &gfx2d0_p_clk.c },
4621 { TEST_MM_LS(0x0D), &gfx2d1_p_clk.c },
4622 { TEST_MM_LS(0x0E), &gfx3d_p_clk.c },
4623 { TEST_MM_LS(0x0F), &hdmi_m_p_clk.c },
4624 { TEST_MM_LS(0x10), &hdmi_s_p_clk.c },
4625 { TEST_MM_LS(0x11), &ijpeg_p_clk.c },
4626 { TEST_MM_LS(0x12), &imem_p_clk.c },
4627 { TEST_MM_LS(0x13), &jpegd_p_clk.c },
4628 { TEST_MM_LS(0x14), &mdp_p_clk.c },
4629 { TEST_MM_LS(0x16), &rot_p_clk.c },
4630 { TEST_MM_LS(0x17), &dsi1_esc_clk.c },
4631 { TEST_MM_LS(0x18), &smmu_p_clk.c },
4632 { TEST_MM_LS(0x19), &tv_enc_p_clk.c },
4633 { TEST_MM_LS(0x1A), &vcodec_p_clk.c },
4634 { TEST_MM_LS(0x1B), &vfe_p_clk.c },
4635 { TEST_MM_LS(0x1C), &vpe_p_clk.c },
4636 { TEST_MM_LS(0x1D), &cam0_clk.c },
4637 { TEST_MM_LS(0x1F), &hdmi_app_clk.c },
4638 { TEST_MM_LS(0x20), &mdp_vsync_clk.c },
4639 { TEST_MM_LS(0x21), &tv_dac_clk.c },
4640 { TEST_MM_LS(0x22), &tv_enc_clk.c },
4641 { TEST_MM_LS(0x23), &dsi2_esc_clk.c },
4642 { TEST_MM_LS(0x25), &mmfpb_clk.c },
4643 { TEST_MM_LS(0x25), &mmfpb_a_clk.c },
4644 { TEST_MM_LS(0x26), &dsi2_m_p_clk.c },
Stephen Boyd94625ef2011-07-12 17:06:01 -07004645 { TEST_MM_LS(0x27), &cam2_clk.c },
Tianyi Gou41515e22011-09-01 19:37:43 -07004646 { TEST_MM_LS(0x28), &vcap_p_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004647
4648 { TEST_MM_HS(0x00), &csi0_clk.c },
4649 { TEST_MM_HS(0x01), &csi1_clk.c },
Matt Wagantallc23eee92011-08-16 23:06:52 -07004650 { TEST_MM_HS(0x04), &csi_vfe_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004651 { TEST_MM_HS(0x05), &ijpeg_clk.c },
4652 { TEST_MM_HS(0x06), &vfe_clk.c },
4653 { TEST_MM_HS(0x07), &gfx2d0_clk.c },
4654 { TEST_MM_HS(0x08), &gfx2d1_clk.c },
4655 { TEST_MM_HS(0x09), &gfx3d_clk.c },
4656 { TEST_MM_HS(0x0A), &jpegd_clk.c },
4657 { TEST_MM_HS(0x0B), &vcodec_clk.c },
4658 { TEST_MM_HS(0x0F), &mmfab_clk.c },
4659 { TEST_MM_HS(0x0F), &mmfab_a_clk.c },
4660 { TEST_MM_HS(0x11), &gmem_axi_clk.c },
4661 { TEST_MM_HS(0x12), &ijpeg_axi_clk.c },
4662 { TEST_MM_HS(0x13), &imem_axi_clk.c },
4663 { TEST_MM_HS(0x14), &jpegd_axi_clk.c },
4664 { TEST_MM_HS(0x15), &mdp_axi_clk.c },
4665 { TEST_MM_HS(0x16), &rot_axi_clk.c },
4666 { TEST_MM_HS(0x17), &vcodec_axi_clk.c },
4667 { TEST_MM_HS(0x18), &vfe_axi_clk.c },
4668 { TEST_MM_HS(0x19), &vpe_axi_clk.c },
4669 { TEST_MM_HS(0x1A), &mdp_clk.c },
4670 { TEST_MM_HS(0x1B), &rot_clk.c },
4671 { TEST_MM_HS(0x1C), &vpe_clk.c },
4672 { TEST_MM_HS(0x1E), &hdmi_tv_clk.c },
4673 { TEST_MM_HS(0x1F), &mdp_tv_clk.c },
4674 { TEST_MM_HS(0x24), &csi0_phy_clk.c },
4675 { TEST_MM_HS(0x25), &csi1_phy_clk.c },
4676 { TEST_MM_HS(0x26), &csi_pix_clk.c },
4677 { TEST_MM_HS(0x27), &csi_rdi_clk.c },
4678 { TEST_MM_HS(0x28), &lut_mdp_clk.c },
4679 { TEST_MM_HS(0x29), &vcodec_axi_a_clk.c },
4680 { TEST_MM_HS(0x2A), &vcodec_axi_b_clk.c },
4681 { TEST_MM_HS(0x2B), &csi1phy_timer_clk.c },
4682 { TEST_MM_HS(0x2C), &csi0phy_timer_clk.c },
Stephen Boyd94625ef2011-07-12 17:06:01 -07004683 { TEST_MM_HS(0x2D), &csi2_clk.c },
4684 { TEST_MM_HS(0x2E), &csi2_phy_clk.c },
4685 { TEST_MM_HS(0x2F), &csi2phy_timer_clk.c },
4686 { TEST_MM_HS(0x30), &csi_pix1_clk.c },
4687 { TEST_MM_HS(0x31), &csi_rdi1_clk.c },
4688 { TEST_MM_HS(0x32), &csi_rdi2_clk.c },
Tianyi Gou621f8742011-09-01 21:45:01 -07004689 { TEST_MM_HS(0x33), &vcap_clk.c },
4690 { TEST_MM_HS(0x34), &vcap_npl_clk.c },
Tianyi Goue3d4f542012-03-15 17:06:45 -07004691 { TEST_MM_HS(0x34), &gfx3d_axi_clk_8930.c },
Tianyi Gou7747a962012-02-03 15:03:55 -08004692 { TEST_MM_HS(0x35), &vcap_axi_clk.c },
Tianyi Gou51918802012-01-26 14:05:43 -08004693 { TEST_MM_HS(0x36), &rgb_tv_clk.c },
4694 { TEST_MM_HS(0x37), &npl_tv_clk.c },
Tianyi Goue3d4f542012-03-15 17:06:45 -07004695 { TEST_MM_HS(0x38), &gfx3d_axi_clk_8064.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004696
4697 { TEST_LPA(0x0F), &mi2s_bit_clk.c },
4698 { TEST_LPA(0x10), &codec_i2s_mic_bit_clk.c },
4699 { TEST_LPA(0x11), &codec_i2s_spkr_bit_clk.c },
4700 { TEST_LPA(0x12), &spare_i2s_mic_bit_clk.c },
4701 { TEST_LPA(0x13), &spare_i2s_spkr_bit_clk.c },
4702 { TEST_LPA(0x14), &pcm_clk.c },
4703 { TEST_LPA(0x1D), &audio_slimbus_clk.c },
Matt Wagantall8b38f942011-08-02 18:23:18 -07004704
Stephen Boyd3939c8d2011-08-29 17:36:22 -07004705 { TEST_LPA_HS(0x00), &q6_func_clk },
4706
Stephen Boyd46fdf0d2011-11-22 12:25:09 -08004707 { TEST_CPUL2(0x2), &l2_m_clk },
4708 { TEST_CPUL2(0x0), &krait0_m_clk },
4709 { TEST_CPUL2(0x1), &krait1_m_clk },
Tianyi Gou455c13c2012-02-02 16:33:24 -08004710 { TEST_CPUL2(0x4), &krait2_m_clk },
4711 { TEST_CPUL2(0x5), &krait3_m_clk },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004712};
4713
4714static struct measure_sel *find_measure_sel(struct clk *clk)
4715{
4716 int i;
4717
4718 for (i = 0; i < ARRAY_SIZE(measure_mux); i++)
4719 if (measure_mux[i].clk == clk)
4720 return &measure_mux[i];
4721 return NULL;
4722}
4723
Matt Wagantall8b38f942011-08-02 18:23:18 -07004724static int measure_clk_set_parent(struct clk *c, struct clk *parent)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004725{
4726 int ret = 0;
4727 u32 clk_sel;
4728 struct measure_sel *p;
Matt Wagantall8b38f942011-08-02 18:23:18 -07004729 struct measure_clk *clk = to_measure_clk(c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004730 unsigned long flags;
4731
4732 if (!parent)
4733 return -EINVAL;
4734
4735 p = find_measure_sel(parent);
4736 if (!p)
4737 return -EINVAL;
4738
4739 spin_lock_irqsave(&local_clock_reg_lock, flags);
4740
Matt Wagantall8b38f942011-08-02 18:23:18 -07004741 /*
4742 * Program the test vector, measurement period (sample_ticks)
4743 * and scaling multiplier.
4744 */
4745 clk->sample_ticks = 0x10000;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004746 clk_sel = p->test_vector & TEST_CLK_SEL_MASK;
Matt Wagantall8b38f942011-08-02 18:23:18 -07004747 clk->multiplier = 1;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004748 switch (p->test_vector >> TEST_TYPE_SHIFT) {
4749 case TEST_TYPE_PER_LS:
4750 writel_relaxed(0x4030D00|BVAL(7, 0, clk_sel), CLK_TEST_REG);
4751 break;
4752 case TEST_TYPE_PER_HS:
4753 writel_relaxed(0x4020000|BVAL(16, 10, clk_sel), CLK_TEST_REG);
4754 break;
4755 case TEST_TYPE_MM_LS:
4756 writel_relaxed(0x4030D97, CLK_TEST_REG);
4757 writel_relaxed(BVAL(6, 1, clk_sel)|BIT(0), DBG_CFG_REG_LS_REG);
4758 break;
4759 case TEST_TYPE_MM_HS:
4760 writel_relaxed(0x402B800, CLK_TEST_REG);
4761 writel_relaxed(BVAL(6, 1, clk_sel)|BIT(0), DBG_CFG_REG_HS_REG);
4762 break;
4763 case TEST_TYPE_LPA:
4764 writel_relaxed(0x4030D98, CLK_TEST_REG);
4765 writel_relaxed(BVAL(6, 1, clk_sel)|BIT(0),
4766 LCC_CLK_LS_DEBUG_CFG_REG);
4767 break;
Stephen Boyd3939c8d2011-08-29 17:36:22 -07004768 case TEST_TYPE_LPA_HS:
4769 writel_relaxed(0x402BC00, CLK_TEST_REG);
4770 writel_relaxed(BVAL(2, 1, clk_sel)|BIT(0),
4771 LCC_CLK_HS_DEBUG_CFG_REG);
4772 break;
Matt Wagantall8b38f942011-08-02 18:23:18 -07004773 case TEST_TYPE_CPUL2:
4774 writel_relaxed(0x4030400, CLK_TEST_REG);
4775 writel_relaxed(0x80|BVAL(5, 3, clk_sel), GCC_APCS_CLK_DIAG);
4776 clk->sample_ticks = 0x4000;
4777 clk->multiplier = 2;
4778 break;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004779 default:
4780 ret = -EPERM;
4781 }
4782 /* Make sure test vector is set before starting measurements. */
4783 mb();
4784
4785 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4786
4787 return ret;
4788}
4789
4790/* Sample clock for 'ticks' reference clock ticks. */
4791static u32 run_measurement(unsigned ticks)
4792{
4793 /* Stop counters and set the XO4 counter start value. */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004794 writel_relaxed(ticks, RINGOSC_TCXO_CTL_REG);
4795
4796 /* Wait for timer to become ready. */
4797 while ((readl_relaxed(RINGOSC_STATUS_REG) & BIT(25)) != 0)
4798 cpu_relax();
4799
4800 /* Run measurement and wait for completion. */
4801 writel_relaxed(BIT(20)|ticks, RINGOSC_TCXO_CTL_REG);
4802 while ((readl_relaxed(RINGOSC_STATUS_REG) & BIT(25)) == 0)
4803 cpu_relax();
4804
4805 /* Stop counters. */
4806 writel_relaxed(0x0, RINGOSC_TCXO_CTL_REG);
4807
4808 /* Return measured ticks. */
4809 return readl_relaxed(RINGOSC_STATUS_REG) & BM(24, 0);
4810}
4811
4812
4813/* Perform a hardware rate measurement for a given clock.
4814 FOR DEBUG USE ONLY: Measurements take ~15 ms! */
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07004815static unsigned long measure_clk_get_rate(struct clk *c)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004816{
4817 unsigned long flags;
4818 u32 pdm_reg_backup, ringosc_reg_backup;
4819 u64 raw_count_short, raw_count_full;
Matt Wagantall8b38f942011-08-02 18:23:18 -07004820 struct measure_clk *clk = to_measure_clk(c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004821 unsigned ret;
4822
Stephen Boyde334aeb2012-01-24 12:17:29 -08004823 ret = clk_prepare_enable(&cxo_clk.c);
Stephen Boyd3a35f0b2012-01-11 16:18:26 -08004824 if (ret) {
4825 pr_warning("CXO clock failed to enable. Can't measure\n");
4826 return 0;
4827 }
4828
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004829 spin_lock_irqsave(&local_clock_reg_lock, flags);
4830
4831 /* Enable CXO/4 and RINGOSC branch and root. */
4832 pdm_reg_backup = readl_relaxed(PDM_CLK_NS_REG);
4833 ringosc_reg_backup = readl_relaxed(RINGOSC_NS_REG);
4834 writel_relaxed(0x2898, PDM_CLK_NS_REG);
4835 writel_relaxed(0xA00, RINGOSC_NS_REG);
4836
4837 /*
4838 * The ring oscillator counter will not reset if the measured clock
4839 * is not running. To detect this, run a short measurement before
4840 * the full measurement. If the raw results of the two are the same
4841 * then the clock must be off.
4842 */
4843
4844 /* Run a short measurement. (~1 ms) */
4845 raw_count_short = run_measurement(0x1000);
4846 /* Run a full measurement. (~14 ms) */
Matt Wagantall8b38f942011-08-02 18:23:18 -07004847 raw_count_full = run_measurement(clk->sample_ticks);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004848
4849 writel_relaxed(ringosc_reg_backup, RINGOSC_NS_REG);
4850 writel_relaxed(pdm_reg_backup, PDM_CLK_NS_REG);
4851
4852 /* Return 0 if the clock is off. */
4853 if (raw_count_full == raw_count_short)
4854 ret = 0;
4855 else {
4856 /* Compute rate in Hz. */
4857 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
Matt Wagantall8b38f942011-08-02 18:23:18 -07004858 do_div(raw_count_full, ((clk->sample_ticks * 10) + 35));
4859 ret = (raw_count_full * clk->multiplier);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004860 }
4861
4862 /* Route dbg_hs_clk to PLLTEST. 300mV single-ended amplitude. */
Stephen Boyd69da8402011-07-14 17:45:31 -07004863 writel_relaxed(0x38F8, PLLTEST_PAD_CFG_REG);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004864 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4865
Stephen Boyde334aeb2012-01-24 12:17:29 -08004866 clk_disable_unprepare(&cxo_clk.c);
Stephen Boyd3a35f0b2012-01-11 16:18:26 -08004867
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004868 return ret;
4869}
4870#else /* !CONFIG_DEBUG_FS */
4871static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
4872{
4873 return -EINVAL;
4874}
4875
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07004876static unsigned long measure_clk_get_rate(struct clk *clk)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004877{
4878 return 0;
4879}
4880#endif /* CONFIG_DEBUG_FS */
4881
4882static struct clk_ops measure_clk_ops = {
4883 .set_parent = measure_clk_set_parent,
4884 .get_rate = measure_clk_get_rate,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004885};
4886
Matt Wagantall8b38f942011-08-02 18:23:18 -07004887static struct measure_clk measure_clk = {
4888 .c = {
4889 .dbg_name = "measure_clk",
4890 .ops = &measure_clk_ops,
4891 CLK_INIT(measure_clk.c),
4892 },
4893 .multiplier = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004894};
4895
Tianyi Goua8b3cce2011-11-08 14:37:26 -08004896static struct clk_lookup msm_clocks_8064[] = {
Stephen Boyd72a80352012-01-26 15:57:38 -08004897 CLK_LOOKUP("xo", cxo_a_clk.c, ""),
4898 CLK_LOOKUP("xo", pxo_a_clk.c, ""),
Stephen Boyded630b02012-01-26 15:26:47 -08004899 CLK_LOOKUP("cxo", cxo_clk.c, "wcnss_wlan.0"),
4900 CLK_LOOKUP("cxo", cxo_clk.c, "pil_riva"),
4901 CLK_LOOKUP("xo", pxo_clk.c, "pil_qdsp6v4.0"),
4902 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.1"),
4903 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.2"),
Matt Wagantall292aace2012-01-26 19:12:34 -08004904 CLK_LOOKUP("xo", cxo_clk.c, "pil_gss"),
Stephen Boyd69d35e32012-02-14 15:33:30 -08004905 CLK_LOOKUP("xo", cxo_clk.c, "BAM_RMNT"),
Stephen Boyd5a190a82012-03-01 14:45:15 -08004906 CLK_LOOKUP("xo", cxo_clk.c, "msm_xo"),
Stephen Boyded630b02012-01-26 15:26:47 -08004907 CLK_LOOKUP("pll2", pll2_clk.c, NULL),
4908 CLK_LOOKUP("pll8", pll8_clk.c, NULL),
4909 CLK_LOOKUP("pll4", pll4_clk.c, NULL),
4910 CLK_LOOKUP("measure", measure_clk.c, "debug"),
Tianyi Gou41515e22011-09-01 19:37:43 -07004911
Tianyi Gou21a0e802012-02-04 22:34:10 -08004912 CLK_LOOKUP("bus_clk", afab_clk.c, "msm_apps_fab"),
4913 CLK_LOOKUP("bus_a_clk", afab_a_clk.c, "msm_apps_fab"),
4914 CLK_LOOKUP("bus_clk", cfpb_clk.c, "msm_cpss_fpb"),
4915 CLK_LOOKUP("bus_a_clk", cfpb_a_clk.c, "msm_cpss_fpb"),
4916 CLK_LOOKUP("bus_clk", sfab_clk.c, "msm_sys_fab"),
Stephen Boydd7a143a2012-02-16 17:59:26 -08004917 CLK_LOOKUP("bus_a_clk", sfab_msmbus_a_clk.c, "msm_sys_fab"),
Tianyi Gou21a0e802012-02-04 22:34:10 -08004918 CLK_LOOKUP("bus_clk", sfpb_clk.c, "msm_sys_fpb"),
4919 CLK_LOOKUP("bus_a_clk", sfpb_a_clk.c, "msm_sys_fpb"),
4920 CLK_LOOKUP("bus_clk", mmfab_clk.c, "msm_mm_fab"),
4921 CLK_LOOKUP("bus_a_clk", mmfab_a_clk.c, "msm_mm_fab"),
4922 CLK_LOOKUP("mem_clk", ebi1_msmbus_clk.c, "msm_bus"),
4923 CLK_LOOKUP("mem_a_clk", ebi1_a_clk.c, "msm_bus"),
Gagan Macbc5f81d2012-04-04 15:03:12 -06004924 CLK_LOOKUP("dfab_clk", dfab_msmbus_clk.c, "msm_bus"),
4925 CLK_LOOKUP("dfab_a_clk", dfab_msmbus_a_clk.c, "msm_bus"),
Matt Wagantallb2710b82011-11-16 19:55:17 -08004926
Tianyi Gou21a0e802012-02-04 22:34:10 -08004927 CLK_LOOKUP("ebi1_clk", ebi1_clk.c, ""),
Tianyi Gou21a0e802012-02-04 22:34:10 -08004928 CLK_LOOKUP("mmfpb_clk", mmfpb_clk.c, ""),
4929 CLK_LOOKUP("mmfpb_a_clk", mmfpb_a_clk.c, "clock-8960"),
4930 CLK_LOOKUP("cfpb_a_clk", cfpb_a_clk.c, "clock-8960"),
Tianyi Gou41515e22011-09-01 19:37:43 -07004931
Matt Wagantallc00f95d2012-01-05 14:22:45 -08004932 CLK_LOOKUP("core_clk", gp0_clk.c, ""),
4933 CLK_LOOKUP("core_clk", gp1_clk.c, ""),
4934 CLK_LOOKUP("core_clk", gp2_clk.c, ""),
Jin Hong4bbbfba2012-02-02 21:48:07 -08004935 CLK_LOOKUP("core_clk", gsbi1_uart_clk.c, "msm_serial_hsl.1"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08004936 CLK_LOOKUP("core_clk", gsbi2_uart_clk.c, ""),
4937 CLK_LOOKUP("core_clk", gsbi3_uart_clk.c, ""),
4938 CLK_LOOKUP("core_clk", gsbi4_uart_clk.c, ""),
4939 CLK_LOOKUP("core_clk", gsbi5_uart_clk.c, ""),
4940 CLK_LOOKUP("core_clk", gsbi6_uart_clk.c, ""),
Jin Hong4bbbfba2012-02-02 21:48:07 -08004941 CLK_LOOKUP("core_clk", gsbi7_uart_clk.c, "msm_serial_hsl.0"),
David Keitel3c40fc52012-02-09 17:53:52 -08004942 CLK_LOOKUP("core_clk", gsbi1_qup_clk.c, "qup_i2c.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08004943 CLK_LOOKUP("core_clk", gsbi2_qup_clk.c, ""),
Jing Lin04601f92012-02-05 15:36:07 -08004944 CLK_LOOKUP("core_clk", gsbi3_qup_clk.c, "qup_i2c.3"),
Kevin Chand07220e2012-02-13 15:52:22 -08004945 CLK_LOOKUP("core_clk", gsbi4_qup_clk.c, "qup_i2c.4"),
Stepan Moskovchenko64999002012-01-31 15:52:59 -08004946 CLK_LOOKUP("core_clk", gsbi5_qup_clk.c, "spi_qsd.0"),
Joel King8f839b92012-04-01 14:37:46 -07004947 CLK_LOOKUP("core_clk", gsbi5_qup_clk.c, "qup_i2c.5"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08004948 CLK_LOOKUP("core_clk", gsbi6_qup_clk.c, ""),
4949 CLK_LOOKUP("core_clk", gsbi7_qup_clk.c, ""),
4950 CLK_LOOKUP("core_clk", pdm_clk.c, ""),
Tianyi Gou50f23812012-02-06 16:04:19 -08004951 CLK_LOOKUP("mem_clk", pmem_clk.c, "msm_sps"),
Tianyi Gou05e01102012-02-08 22:15:49 -08004952 CLK_LOOKUP("core_clk", prng_clk.c, "msm_rng.0"),
Tianyi Gou43208a02011-09-27 15:35:13 -07004953 CLK_LOOKUP("core_clk", sdc1_clk.c, "msm_sdcc.1"),
4954 CLK_LOOKUP("core_clk", sdc2_clk.c, "msm_sdcc.2"),
4955 CLK_LOOKUP("core_clk", sdc3_clk.c, "msm_sdcc.3"),
4956 CLK_LOOKUP("core_clk", sdc4_clk.c, "msm_sdcc.4"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08004957 CLK_LOOKUP("ref_clk", tsif_ref_clk.c, ""),
4958 CLK_LOOKUP("core_clk", tssc_clk.c, ""),
Manu Gautam5143b252012-01-05 19:25:23 -08004959 CLK_LOOKUP("alt_core_clk", usb_hs1_xcvr_clk.c, "msm_otg"),
4960 CLK_LOOKUP("alt_core_clk", usb_hs3_xcvr_clk.c, "msm_ehci_host.0"),
4961 CLK_LOOKUP("alt_core_clk", usb_hs4_xcvr_clk.c, "msm_ehci_host.1"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08004962 CLK_LOOKUP("src_clk", usb_fs1_src_clk.c, ""),
4963 CLK_LOOKUP("alt_core_clk", usb_fs1_xcvr_clk.c, ""),
4964 CLK_LOOKUP("sys_clk", usb_fs1_sys_clk.c, ""),
4965 CLK_LOOKUP("iface_clk", ce1_p_clk.c, ""),
4966 CLK_LOOKUP("core_clk", ce1_core_clk.c, ""),
4967 CLK_LOOKUP("ref_clk", sata_phy_ref_clk.c, ""),
4968 CLK_LOOKUP("cfg_clk", sata_phy_cfg_clk.c, ""),
Ramesh Masavarapu28311912011-10-27 11:04:12 -07004969 CLK_LOOKUP("iface_clk", ce3_p_clk.c, "qce.0"),
4970 CLK_LOOKUP("iface_clk", ce3_p_clk.c, "qcrypto.0"),
4971 CLK_LOOKUP("core_clk", ce3_core_clk.c, "qce.0"),
4972 CLK_LOOKUP("core_clk", ce3_core_clk.c, "qcrypto.0"),
4973 CLK_LOOKUP("ce3_core_src_clk", ce3_src_clk.c, "qce.0"),
4974 CLK_LOOKUP("ce3_core_src_clk", ce3_src_clk.c, "qcrypto.0"),
Tianyi Gou41515e22011-09-01 19:37:43 -07004975 CLK_LOOKUP("dma_bam_pclk", dma_bam_p_clk.c, NULL),
Jin Hong4bbbfba2012-02-02 21:48:07 -08004976 CLK_LOOKUP("iface_clk", gsbi1_p_clk.c, "msm_serial_hsl.1"),
David Keitel3c40fc52012-02-09 17:53:52 -08004977 CLK_LOOKUP("iface_clk", gsbi1_p_clk.c, "qup_i2c.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08004978 CLK_LOOKUP("iface_clk", gsbi2_p_clk.c, ""),
Jing Lin04601f92012-02-05 15:36:07 -08004979 CLK_LOOKUP("iface_clk", gsbi3_p_clk.c, "qup_i2c.3"),
Kevin Chand07220e2012-02-13 15:52:22 -08004980 CLK_LOOKUP("iface_clk", gsbi4_p_clk.c, "qup_i2c.4"),
Stepan Moskovchenko64999002012-01-31 15:52:59 -08004981 CLK_LOOKUP("iface_clk", gsbi5_p_clk.c, "spi_qsd.0"),
Joel King8f839b92012-04-01 14:37:46 -07004982 CLK_LOOKUP("iface_clk", gsbi5_p_clk.c, "qup_i2c.5"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08004983 CLK_LOOKUP("iface_clk", gsbi6_p_clk.c, ""),
Jin Hong4bbbfba2012-02-02 21:48:07 -08004984 CLK_LOOKUP("iface_clk", gsbi7_p_clk.c, "msm_serial_hsl.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08004985 CLK_LOOKUP("iface_clk", tsif_p_clk.c, ""),
4986 CLK_LOOKUP("iface_clk", usb_fs1_p_clk.c, ""),
Manu Gautam5143b252012-01-05 19:25:23 -08004987 CLK_LOOKUP("iface_clk", usb_hs1_p_clk.c, "msm_otg"),
Manu Gautam7483f172011-11-08 15:22:26 +05304988 CLK_LOOKUP("iface_clk", usb_hs3_p_clk.c, "msm_ehci_host.0"),
4989 CLK_LOOKUP("iface_clk", usb_hs4_p_clk.c, "msm_ehci_host.1"),
Tianyi Gou43208a02011-09-27 15:35:13 -07004990 CLK_LOOKUP("iface_clk", sdc1_p_clk.c, "msm_sdcc.1"),
4991 CLK_LOOKUP("iface_clk", sdc2_p_clk.c, "msm_sdcc.2"),
4992 CLK_LOOKUP("iface_clk", sdc3_p_clk.c, "msm_sdcc.3"),
4993 CLK_LOOKUP("iface_clk", sdc4_p_clk.c, "msm_sdcc.4"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08004994 CLK_LOOKUP("iface_clk", pcie_p_clk.c, ""),
Tianyi Gou41515e22011-09-01 19:37:43 -07004995 CLK_LOOKUP("core_clk", adm0_clk.c, "msm_dmov"),
4996 CLK_LOOKUP("iface_clk", adm0_p_clk.c, "msm_dmov"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08004997 CLK_LOOKUP("iface_clk", pmic_arb0_p_clk.c, ""),
4998 CLK_LOOKUP("iface_clk", pmic_arb1_p_clk.c, ""),
4999 CLK_LOOKUP("core_clk", pmic_ssbi2_clk.c, ""),
5000 CLK_LOOKUP("mem_clk", rpm_msg_ram_p_clk.c, ""),
Kevin Chand07220e2012-02-13 15:52:22 -08005001 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-001a"),
Sreesudhan Ramakrish Ramkumar3381da72012-01-27 08:08:32 -08005002 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0034"),
Sreesudhan Ramakrish Ramkumar8002a792012-04-09 17:42:58 -07005003 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0020"),
Sreesudhan Ramakrish Ramkumar6c6f57c2012-02-21 15:12:44 -08005004 CLK_LOOKUP("cam_clk", cam1_clk.c, "4-0048"),
Kevin Chand07220e2012-02-13 15:52:22 -08005005 CLK_LOOKUP("cam_clk", cam1_clk.c, "4-006c"),
5006 CLK_LOOKUP("csi_src_clk", csi0_src_clk.c, "msm_csid.0"),
5007 CLK_LOOKUP("csi_src_clk", csi1_src_clk.c, "msm_csid.1"),
5008 CLK_LOOKUP("csi_src_clk", csi2_src_clk.c, "msm_csid.2"),
5009 CLK_LOOKUP("csi_clk", csi0_clk.c, "msm_csid.0"),
5010 CLK_LOOKUP("csi_clk", csi1_clk.c, "msm_csid.1"),
5011 CLK_LOOKUP("csi_clk", csi2_clk.c, "msm_csid.2"),
5012 CLK_LOOKUP("csi_phy_clk", csi0_phy_clk.c, "msm_csid.0"),
5013 CLK_LOOKUP("csi_phy_clk", csi1_phy_clk.c, "msm_csid.1"),
5014 CLK_LOOKUP("csi_phy_clk", csi2_phy_clk.c, "msm_csid.2"),
5015 CLK_LOOKUP("csi_pix_clk", csi_pix_clk.c, "msm_ispif.0"),
5016 CLK_LOOKUP("csi_pix1_clk", csi_pix1_clk.c, "msm_ispif.0"),
5017 CLK_LOOKUP("csi_rdi_clk", csi_rdi_clk.c, "msm_ispif.0"),
5018 CLK_LOOKUP("csi_rdi1_clk", csi_rdi1_clk.c, "msm_ispif.0"),
5019 CLK_LOOKUP("csi_rdi2_clk", csi_rdi2_clk.c, "msm_ispif.0"),
5020 CLK_LOOKUP("csiphy_timer_src_clk",
5021 csiphy_timer_src_clk.c, "msm_csiphy.0"),
5022 CLK_LOOKUP("csiphy_timer_src_clk",
5023 csiphy_timer_src_clk.c, "msm_csiphy.1"),
5024 CLK_LOOKUP("csiphy_timer_src_clk",
5025 csiphy_timer_src_clk.c, "msm_csiphy.2"),
5026 CLK_LOOKUP("csiphy_timer_clk", csi0phy_timer_clk.c, "msm_csiphy.0"),
5027 CLK_LOOKUP("csiphy_timer_clk", csi1phy_timer_clk.c, "msm_csiphy.1"),
5028 CLK_LOOKUP("csiphy_timer_clk", csi2phy_timer_clk.c, "msm_csiphy.2"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005029 CLK_LOOKUP("byte_clk", dsi1_byte_clk.c, "mipi_dsi.1"),
5030 CLK_LOOKUP("byte_clk", dsi2_byte_clk.c, "mipi_dsi.2"),
5031 CLK_LOOKUP("esc_clk", dsi1_esc_clk.c, "mipi_dsi.1"),
5032 CLK_LOOKUP("esc_clk", dsi2_esc_clk.c, "mipi_dsi.2"),
Tianyi Gou51918802012-01-26 14:05:43 -08005033 CLK_LOOKUP("rgb_clk", rgb_tv_clk.c, ""),
5034 CLK_LOOKUP("npl_clk", npl_tv_clk.c, ""),
5035
Pu Chen86b4be92011-11-03 17:27:57 -07005036 CLK_LOOKUP("core_clk", gfx3d_clk.c, "kgsl-3d0.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005037 CLK_LOOKUP("core_clk", gfx3d_clk.c, "footswitch-8x60.2"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005038 CLK_LOOKUP("bus_clk",
5039 gfx3d_axi_clk_8064.c, "footswitch-8x60.2"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005040 CLK_LOOKUP("iface_clk", vcap_p_clk.c, ""),
Terence Hampson2e1705f2012-04-11 19:55:29 -04005041 CLK_LOOKUP("iface_clk", vcap_p_clk.c, "msm_vcap.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005042 CLK_LOOKUP("iface_clk", vcap_p_clk.c, "footswitch-8x60.10"),
5043 CLK_LOOKUP("bus_clk", vcap_axi_clk.c, "footswitch-8x60.10"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005044 CLK_LOOKUP("core_clk", vcap_clk.c, ""),
Terence Hampson2e1705f2012-04-11 19:55:29 -04005045 CLK_LOOKUP("core_clk", vcap_clk.c, "msm_vcap.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005046 CLK_LOOKUP("core_clk", vcap_clk.c, "footswitch-8x60.10"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005047 CLK_LOOKUP("vcap_npl_clk", vcap_npl_clk.c, ""),
Terence Hampson2e1705f2012-04-11 19:55:29 -04005048 CLK_LOOKUP("vcap_npl_clk", vcap_npl_clk.c, "msm_vcap.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005049 CLK_LOOKUP("bus_clk", ijpeg_axi_clk.c, "footswitch-8x60.3"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005050 CLK_LOOKUP("mem_clk", imem_axi_clk.c, ""),
5051 CLK_LOOKUP("ijpeg_clk", ijpeg_clk.c, ""),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005052 CLK_LOOKUP("core_clk", ijpeg_clk.c, "footswitch-8x60.3"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005053 CLK_LOOKUP("core_clk", jpegd_clk.c, ""),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005054 CLK_LOOKUP("core_clk", mdp_clk.c, "mdp.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005055 CLK_LOOKUP("core_clk", mdp_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005056 CLK_LOOKUP("vsync_clk", mdp_vsync_clk.c, "mdp.0"),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005057 CLK_LOOKUP("vsync_clk", mdp_vsync_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005058 CLK_LOOKUP("lut_clk", lut_mdp_clk.c, "mdp.0"),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005059 CLK_LOOKUP("lut_clk", lut_mdp_clk.c, "footswitch-8x60.4"),
Matt Wagantallbb90da92011-10-25 15:07:52 -07005060 CLK_LOOKUP("core_clk", rot_clk.c, "msm_rotator.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005061 CLK_LOOKUP("core_clk", rot_clk.c, "footswitch-8x60.6"),
Matt Wagantall61286312012-02-22 15:55:09 -08005062 CLK_LOOKUP("tv_src_clk", tv_src_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005063 CLK_LOOKUP("src_clk", tv_src_clk.c, "dtv.0"),
5064 CLK_LOOKUP("div_clk", tv_src_div_clk.c, ""),
Greg Griscofa47b532011-11-11 10:32:06 -08005065 CLK_LOOKUP("core_clk", vcodec_clk.c, "msm_vidc.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005066 CLK_LOOKUP("core_clk", vcodec_clk.c, "footswitch-8x60.7"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005067 CLK_LOOKUP("mdp_clk", mdp_tv_clk.c, "dtv.0"),
Tianyi Gou51918802012-01-26 14:05:43 -08005068 CLK_LOOKUP("tv_clk", mdp_tv_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005069 CLK_LOOKUP("hdmi_clk", hdmi_tv_clk.c, "dtv.0"),
Aravind Venkateswaran0507c8c2012-02-16 17:16:05 -08005070 CLK_LOOKUP("core_clk", hdmi_app_clk.c, "hdmi_msm.1"),
Ujwal Pateld041f982012-03-27 19:51:44 -07005071 CLK_LOOKUP("vpe_clk", vpe_clk.c, "msm_vpe.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005072 CLK_LOOKUP("core_clk", vpe_clk.c, "footswitch-8x60.9"),
Kevin Chand07220e2012-02-13 15:52:22 -08005073 CLK_LOOKUP("vfe_clk", vfe_clk.c, "msm_vfe.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005074 CLK_LOOKUP("core_clk", vfe_clk.c, "footswitch-8x60.8"),
Kevin Chand07220e2012-02-13 15:52:22 -08005075 CLK_LOOKUP("csi_vfe_clk", csi_vfe_clk.c, "msm_vfe.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005076 CLK_LOOKUP("bus_clk", vfe_axi_clk.c, "footswitch-8x60.8"),
5077 CLK_LOOKUP("bus_clk", mdp_axi_clk.c, "footswitch-8x60.4"),
5078 CLK_LOOKUP("bus_clk", rot_axi_clk.c, "footswitch-8x60.6"),
5079 CLK_LOOKUP("bus_clk", vcodec_axi_clk.c, "footswitch-8x60.7"),
5080 CLK_LOOKUP("bus_a_clk", vcodec_axi_a_clk.c, "footswitch-8x60.7"),
5081 CLK_LOOKUP("bus_b_clk", vcodec_axi_b_clk.c, "footswitch-8x60.7"),
5082 CLK_LOOKUP("bus_clk", vpe_axi_clk.c, "footswitch-8x60.9"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005083 CLK_LOOKUP("arb_clk", amp_p_clk.c, "mipi_dsi.1"),
5084 CLK_LOOKUP("arb_clk", amp_p_clk.c, "mipi_dsi.2"),
Kevin Chand07220e2012-02-13 15:52:22 -08005085 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.0"),
5086 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.1"),
5087 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.2"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005088 CLK_LOOKUP("master_iface_clk", dsi1_m_p_clk.c, "mipi_dsi.1"),
5089 CLK_LOOKUP("slave_iface_clk", dsi1_s_p_clk.c, "mipi_dsi.1"),
5090 CLK_LOOKUP("master_iface_clk", dsi2_m_p_clk.c, "mipi_dsi.2"),
5091 CLK_LOOKUP("slave_iface_clk", dsi2_s_p_clk.c, "mipi_dsi.2"),
Pu Chen86b4be92011-11-03 17:27:57 -07005092 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "kgsl-3d0.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005093 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "footswitch-8x60.2"),
Aravind Venkateswaran0507c8c2012-02-16 17:16:05 -08005094 CLK_LOOKUP("master_iface_clk", hdmi_m_p_clk.c, "hdmi_msm.1"),
5095 CLK_LOOKUP("slave_iface_clk", hdmi_s_p_clk.c, "hdmi_msm.1"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005096 CLK_LOOKUP("ijpeg_pclk", ijpeg_p_clk.c, ""),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005097 CLK_LOOKUP("iface_clk", ijpeg_p_clk.c, "footswitch-8x60.3"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005098 CLK_LOOKUP("iface_clk", jpegd_p_clk.c, ""),
Matt Wagantall5d44ef22012-01-23 11:01:05 -08005099 CLK_LOOKUP("mem_iface_clk", imem_p_clk.c, "kgsl-3d0.0"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005100 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "mdp.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005101 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "footswitch-8x60.4"),
Stepan Moskovchenko279b7852012-01-31 20:42:46 -08005102 CLK_LOOKUP("iface_clk", smmu_p_clk.c, "msm_iommu"),
Matt Wagantallbb90da92011-10-25 15:07:52 -07005103 CLK_LOOKUP("iface_clk", rot_p_clk.c, "msm_rotator.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005104 CLK_LOOKUP("iface_clk", rot_p_clk.c, "footswitch-8x60.6"),
Greg Griscofa47b532011-11-11 10:32:06 -08005105 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "msm_vidc.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005106 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "footswitch-8x60.7"),
Kevin Chand07220e2012-02-13 15:52:22 -08005107 CLK_LOOKUP("vfe_pclk", vfe_p_clk.c, "msm_vfe.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005108 CLK_LOOKUP("iface_clk", vfe_p_clk.c, "footswitch-8x60.8"),
Kevin Chanb20742b2012-02-27 15:47:35 -08005109 CLK_LOOKUP("vpe_pclk", vpe_p_clk.c, "msm_vpe.0"),
Matt Wagantall61286312012-02-22 15:55:09 -08005110 CLK_LOOKUP("iface_clk", vpe_p_clk.c, "footswitch-8x60.9"),
Tianyi Gou21a0e802012-02-04 22:34:10 -08005111
Kuirong Wanga9c3acc2012-02-09 17:00:45 -08005112 CLK_LOOKUP("bit_clk", mi2s_bit_clk.c, "msm-dai-q6.6"),
5113 CLK_LOOKUP("osr_clk", mi2s_osr_clk.c, "msm-dai-q6.6"),
5114 CLK_LOOKUP("bit_clk", codec_i2s_mic_bit_clk.c,
5115 "msm-dai-q6.1"),
5116 CLK_LOOKUP("osr_clk", codec_i2s_mic_osr_clk.c,
5117 "msm-dai-q6.1"),
5118 CLK_LOOKUP("bit_clk", spare_i2s_mic_bit_clk.c,
5119 "msm-dai-q6.5"),
5120 CLK_LOOKUP("osr_clk", spare_i2s_mic_osr_clk.c,
5121 "msm-dai-q6.5"),
5122 CLK_LOOKUP("bit_clk", codec_i2s_spkr_bit_clk.c,
5123 "msm-dai-q6.16384"),
5124 CLK_LOOKUP("osr_clk", codec_i2s_spkr_osr_clk.c,
5125 "msm-dai-q6.16384"),
5126 CLK_LOOKUP("bit_clk", spare_i2s_spkr_bit_clk.c,
5127 "msm-dai-q6.4"),
5128 CLK_LOOKUP("osr_clk", spare_i2s_spkr_osr_clk.c,
5129 "msm-dai-q6.4"),
5130 CLK_LOOKUP("pcm_clk", pcm_clk.c, "msm-dai-q6.2"),
Kiran Kandi5f4ab692012-02-23 11:23:56 -08005131 CLK_LOOKUP("pcm_clk", pcm_clk.c, "msm-dai-q6.3"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005132 CLK_LOOKUP("sps_slimbus_clk", sps_slimbus_clk.c, ""),
Tianyi Gou44a81b02012-02-06 17:49:07 -08005133 CLK_LOOKUP("core_clk", audio_slimbus_clk.c, "msm_slim_ctrl.1"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005134 CLK_LOOKUP("core_clk", jpegd_axi_clk.c, ""),
5135 CLK_LOOKUP("core_clk", vpe_axi_clk.c, ""),
5136 CLK_LOOKUP("core_clk", mdp_axi_clk.c, ""),
5137 CLK_LOOKUP("core_clk", vcap_axi_clk.c, ""),
5138 CLK_LOOKUP("core_clk", rot_axi_clk.c, ""),
5139 CLK_LOOKUP("core_clk", ijpeg_axi_clk.c, ""),
5140 CLK_LOOKUP("core_clk", vfe_axi_clk.c, ""),
5141 CLK_LOOKUP("core_clk", vcodec_axi_a_clk.c, ""),
5142 CLK_LOOKUP("core_clk", vcodec_axi_b_clk.c, ""),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005143 CLK_LOOKUP("core_clk", gfx3d_axi_clk_8064.c, ""),
Tianyi Gou21a0e802012-02-04 22:34:10 -08005144
5145 CLK_LOOKUP("dfab_dsps_clk", dfab_dsps_clk.c, NULL),
5146 CLK_LOOKUP("core_clk", dfab_usb_hs_clk.c, "msm_otg"),
5147 CLK_LOOKUP("core_clk", dfab_usb_hs3_clk.c, "msm_ehci_host.0"),
5148 CLK_LOOKUP("core_clk", dfab_usb_hs3_clk.c, "msm_ehci_host.1"),
5149 CLK_LOOKUP("bus_clk", dfab_sdc1_clk.c, "msm_sdcc.1"),
5150 CLK_LOOKUP("bus_clk", dfab_sdc2_clk.c, "msm_sdcc.2"),
5151 CLK_LOOKUP("bus_clk", dfab_sdc3_clk.c, "msm_sdcc.3"),
5152 CLK_LOOKUP("bus_clk", dfab_sdc4_clk.c, "msm_sdcc.4"),
5153 CLK_LOOKUP("dfab_clk", dfab_sps_clk.c, "msm_sps"),
5154 CLK_LOOKUP("bus_clk", dfab_bam_dmux_clk.c, "BAM_RMNT"),
5155 CLK_LOOKUP("bus_clk", dfab_scm_clk.c, "scm"),
Ramesh Masavarapua1bc0e42012-03-05 07:42:48 -08005156 CLK_LOOKUP("bus_clk", dfab_qseecom_clk.c, "qseecom"),
Ramesh Masavarapueb6e9342012-02-13 19:59:50 -08005157 CLK_LOOKUP("bus_clk", dfab_tzcom_clk.c, "tzcom"),
Tianyi Gou21a0e802012-02-04 22:34:10 -08005158
Manu Gautam5143b252012-01-05 19:25:23 -08005159 CLK_LOOKUP("alt_core_clk", usb_hsic_xcvr_fs_clk.c, "msm_hsic_host"),
5160 CLK_LOOKUP("phy_clk", usb_hsic_hsic_clk.c, "msm_hsic_host"),
5161 CLK_LOOKUP("cal_clk", usb_hsic_hsio_cal_clk.c, "msm_hsic_host"),
5162 CLK_LOOKUP("core_clk", usb_hsic_system_clk.c, "msm_hsic_host"),
5163 CLK_LOOKUP("iface_clk", usb_hsic_p_clk.c, "msm_hsic_host"),
Tianyi Gou41515e22011-09-01 19:37:43 -07005164
Stepan Moskovchenko279b7852012-01-31 20:42:46 -08005165 CLK_LOOKUP("core_clk", jpegd_axi_clk.c, "msm_iommu.0"),
5166 CLK_LOOKUP("core_clk", vpe_axi_clk.c, "msm_iommu.1"),
5167 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.2"),
5168 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.3"),
5169 CLK_LOOKUP("core_clk", rot_axi_clk.c, "msm_iommu.4"),
5170 CLK_LOOKUP("core_clk", ijpeg_axi_clk.c, "msm_iommu.5"),
5171 CLK_LOOKUP("core_clk", vfe_axi_clk.c, "msm_iommu.6"),
5172 CLK_LOOKUP("core_clk", vcodec_axi_a_clk.c, "msm_iommu.7"),
5173 CLK_LOOKUP("core_clk", vcodec_axi_b_clk.c, "msm_iommu.8"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005174 CLK_LOOKUP("core_clk", gfx3d_axi_clk_8064.c, "msm_iommu.9"),
5175 CLK_LOOKUP("core_clk", gfx3d_axi_clk_8064.c, "msm_iommu.10"),
Stepan Moskovchenko279b7852012-01-31 20:42:46 -08005176 CLK_LOOKUP("core_clk", vcap_axi_clk.c, "msm_iommu.11"),
5177
Stephen Boyd7b973de2012-03-09 12:26:16 -08005178 CLK_LOOKUP("core_clk", vcodec_axi_clk.c, "pil_vidc"),
5179 CLK_LOOKUP("smmu_iface_clk", smmu_p_clk.c, "pil_vidc"),
5180
Jeff Ohlstein8c116c72011-10-27 17:34:48 -07005181 CLK_LOOKUP("mem_clk", ebi1_adm_clk.c, "msm_dmov"),
Tianyi Gou41515e22011-09-01 19:37:43 -07005182
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005183 CLK_LOOKUP("l2_mclk", l2_m_clk, ""),
5184 CLK_LOOKUP("krait0_mclk", krait0_m_clk, ""),
5185 CLK_LOOKUP("krait1_mclk", krait1_m_clk, ""),
Tianyi Gou455c13c2012-02-02 16:33:24 -08005186 CLK_LOOKUP("krait2_mclk", krait2_m_clk, ""),
5187 CLK_LOOKUP("krait3_mclk", krait3_m_clk, ""),
Tianyi Gou41515e22011-09-01 19:37:43 -07005188};
5189
Tianyi Gou3022dfd2012-01-25 15:50:05 -08005190static struct clk_lookup msm_clocks_8960[] = {
Stephen Boyd72a80352012-01-26 15:57:38 -08005191 CLK_LOOKUP("xo", cxo_a_clk.c, ""),
5192 CLK_LOOKUP("xo", pxo_a_clk.c, ""),
Stephen Boyded630b02012-01-26 15:26:47 -08005193 CLK_LOOKUP("cxo", cxo_clk.c, "wcnss_wlan.0"),
5194 CLK_LOOKUP("cxo", cxo_clk.c, "pil_riva"),
5195 CLK_LOOKUP("xo", pxo_clk.c, "pil_qdsp6v4.0"),
5196 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.1"),
5197 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.2"),
Stephen Boyd69d35e32012-02-14 15:33:30 -08005198 CLK_LOOKUP("xo", cxo_clk.c, "BAM_RMNT"),
Stephen Boyd5a190a82012-03-01 14:45:15 -08005199 CLK_LOOKUP("xo", cxo_clk.c, "msm_xo"),
Stephen Boyded630b02012-01-26 15:26:47 -08005200 CLK_LOOKUP("pll2", pll2_clk.c, NULL),
5201 CLK_LOOKUP("pll8", pll8_clk.c, NULL),
5202 CLK_LOOKUP("pll4", pll4_clk.c, NULL),
5203 CLK_LOOKUP("measure", measure_clk.c, "debug"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005204
Matt Wagantallb2710b82011-11-16 19:55:17 -08005205 CLK_LOOKUP("bus_clk", afab_clk.c, "msm_apps_fab"),
5206 CLK_LOOKUP("bus_a_clk", afab_a_clk.c, "msm_apps_fab"),
5207 CLK_LOOKUP("bus_clk", cfpb_clk.c, "msm_cpss_fpb"),
5208 CLK_LOOKUP("bus_a_clk", cfpb_a_clk.c, "msm_cpss_fpb"),
5209 CLK_LOOKUP("bus_clk", sfab_clk.c, "msm_sys_fab"),
Stephen Boydd7a143a2012-02-16 17:59:26 -08005210 CLK_LOOKUP("bus_a_clk", sfab_msmbus_a_clk.c, "msm_sys_fab"),
Matt Wagantallb2710b82011-11-16 19:55:17 -08005211 CLK_LOOKUP("bus_clk", sfpb_clk.c, "msm_sys_fpb"),
5212 CLK_LOOKUP("bus_a_clk", sfpb_a_clk.c, "msm_sys_fpb"),
5213 CLK_LOOKUP("bus_clk", mmfab_clk.c, "msm_mm_fab"),
5214 CLK_LOOKUP("bus_a_clk", mmfab_a_clk.c, "msm_mm_fab"),
5215 CLK_LOOKUP("mem_clk", ebi1_msmbus_clk.c, "msm_bus"),
5216 CLK_LOOKUP("mem_a_clk", ebi1_a_clk.c, "msm_bus"),
Gagan Macbc5f81d2012-04-04 15:03:12 -06005217 CLK_LOOKUP("dfab_clk", dfab_msmbus_clk.c, "msm_bus"),
5218 CLK_LOOKUP("dfab_a_clk", dfab_msmbus_a_clk.c, "msm_bus"),
Matt Wagantallb2710b82011-11-16 19:55:17 -08005219
5220 CLK_LOOKUP("ebi1_clk", ebi1_clk.c, NULL),
Matt Wagantallb2710b82011-11-16 19:55:17 -08005221 CLK_LOOKUP("mmfpb_clk", mmfpb_clk.c, NULL),
5222 CLK_LOOKUP("mmfpb_a_clk", mmfpb_a_clk.c, "clock-8960"),
5223 CLK_LOOKUP("cfpb_a_clk", cfpb_a_clk.c, "clock-8960"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005224
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005225 CLK_LOOKUP("core_clk", gp0_clk.c, ""),
5226 CLK_LOOKUP("core_clk", gp1_clk.c, ""),
5227 CLK_LOOKUP("core_clk", gp2_clk.c, ""),
5228 CLK_LOOKUP("core_clk", gsbi1_uart_clk.c, ""),
5229 CLK_LOOKUP("core_clk", gsbi2_uart_clk.c, ""),
5230 CLK_LOOKUP("core_clk", gsbi3_uart_clk.c, ""),
5231 CLK_LOOKUP("core_clk", gsbi4_uart_clk.c, ""),
Matt Wagantalle2522372011-08-17 14:52:21 -07005232 CLK_LOOKUP("core_clk", gsbi5_uart_clk.c, "msm_serial_hsl.0"),
5233 CLK_LOOKUP("core_clk", gsbi6_uart_clk.c, "msm_serial_hs.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005234 CLK_LOOKUP("core_clk", gsbi7_uart_clk.c, ""),
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -07005235 CLK_LOOKUP("core_clk", gsbi8_uart_clk.c, "msm_serial_hsl.1"),
Mayank Ranae009c922012-03-22 03:02:06 +05305236 CLK_LOOKUP("core_clk", gsbi9_uart_clk.c, "msm_serial_hs.1"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005237 CLK_LOOKUP("core_clk", gsbi10_uart_clk.c, ""),
5238 CLK_LOOKUP("core_clk", gsbi11_uart_clk.c, ""),
5239 CLK_LOOKUP("core_clk", gsbi12_uart_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005240 CLK_LOOKUP("core_clk", gsbi1_qup_clk.c, "spi_qsd.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005241 CLK_LOOKUP("core_clk", gsbi2_qup_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005242 CLK_LOOKUP("core_clk", gsbi3_qup_clk.c, "qup_i2c.3"),
5243 CLK_LOOKUP("core_clk", gsbi4_qup_clk.c, "qup_i2c.4"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005244 CLK_LOOKUP("core_clk", gsbi5_qup_clk.c, ""),
5245 CLK_LOOKUP("core_clk", gsbi6_qup_clk.c, ""),
5246 CLK_LOOKUP("core_clk", gsbi7_qup_clk.c, ""),
5247 CLK_LOOKUP("core_clk", gsbi8_qup_clk.c, ""),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005248 CLK_LOOKUP("core_clk", gsbi9_qup_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005249 CLK_LOOKUP("core_clk", gsbi10_qup_clk.c, "qup_i2c.10"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005250 CLK_LOOKUP("core_clk", gsbi11_qup_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005251 CLK_LOOKUP("core_clk", gsbi12_qup_clk.c, "qup_i2c.12"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005252 CLK_LOOKUP("core_clk", pdm_clk.c, ""),
Vikram Mulukutladd0a2372011-09-19 15:58:21 -07005253 CLK_LOOKUP("mem_clk", pmem_clk.c, "msm_sps"),
Matt Wagantallc1205292011-08-11 17:19:31 -07005254 CLK_LOOKUP("core_clk", prng_clk.c, "msm_rng.0"),
Matt Wagantall37ce3842011-08-17 16:00:36 -07005255 CLK_LOOKUP("core_clk", sdc1_clk.c, "msm_sdcc.1"),
5256 CLK_LOOKUP("core_clk", sdc2_clk.c, "msm_sdcc.2"),
5257 CLK_LOOKUP("core_clk", sdc3_clk.c, "msm_sdcc.3"),
5258 CLK_LOOKUP("core_clk", sdc4_clk.c, "msm_sdcc.4"),
5259 CLK_LOOKUP("core_clk", sdc5_clk.c, "msm_sdcc.5"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005260 CLK_LOOKUP("slimbus_xo_src_clk", slimbus_xo_src_clk.c, NULL),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005261 CLK_LOOKUP("ref_clk", tsif_ref_clk.c, ""),
5262 CLK_LOOKUP("core_clk", tssc_clk.c, ""),
Manu Gautam5143b252012-01-05 19:25:23 -08005263 CLK_LOOKUP("alt_core_clk", usb_hs1_xcvr_clk.c, "msm_otg"),
5264 CLK_LOOKUP("phy_clk", usb_phy0_clk.c, "msm_otg"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005265 CLK_LOOKUP("alt_core_clk", usb_fs1_xcvr_clk.c, ""),
5266 CLK_LOOKUP("sys_clk", usb_fs1_sys_clk.c, ""),
5267 CLK_LOOKUP("src_clk", usb_fs1_src_clk.c, ""),
5268 CLK_LOOKUP("alt_core_clk", usb_fs2_xcvr_clk.c, ""),
5269 CLK_LOOKUP("sys_clk", usb_fs2_sys_clk.c, ""),
5270 CLK_LOOKUP("src_clk", usb_fs2_src_clk.c, ""),
Tianyi Gou3022dfd2012-01-25 15:50:05 -08005271 CLK_LOOKUP("alt_core_clk", usb_hsic_xcvr_fs_clk.c, "msm_hsic_host"),
5272 CLK_LOOKUP("phy_clk", usb_hsic_hsic_clk.c, "msm_hsic_host"),
5273 CLK_LOOKUP("cal_clk", usb_hsic_hsio_cal_clk.c, "msm_hsic_host"),
5274 CLK_LOOKUP("core_clk", usb_hsic_system_clk.c, "msm_hsic_host"),
5275 CLK_LOOKUP("iface_clk", usb_hsic_p_clk.c, "msm_hsic_host"),
Matt Wagantallc4b3a4d2011-08-17 16:58:39 -07005276 CLK_LOOKUP("iface_clk", ce1_p_clk.c, "qce.0"),
Matt Wagantalle0b11452011-09-13 17:25:33 -07005277 CLK_LOOKUP("iface_clk", ce1_p_clk.c, "qcrypto.0"),
Matt Wagantallc4b3a4d2011-08-17 16:58:39 -07005278 CLK_LOOKUP("core_clk", ce1_core_clk.c, "qce.0"),
Matt Wagantalle0b11452011-09-13 17:25:33 -07005279 CLK_LOOKUP("core_clk", ce1_core_clk.c, "qcrypto.0"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005280 CLK_LOOKUP("dma_bam_pclk", dma_bam_p_clk.c, NULL),
Matt Wagantallac294852011-08-17 15:44:58 -07005281 CLK_LOOKUP("iface_clk", gsbi1_p_clk.c, "spi_qsd.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005282 CLK_LOOKUP("iface_clk", gsbi2_p_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005283 CLK_LOOKUP("iface_clk", gsbi3_p_clk.c, "qup_i2c.3"),
5284 CLK_LOOKUP("iface_clk", gsbi4_p_clk.c, "qup_i2c.4"),
Matt Wagantalle2522372011-08-17 14:52:21 -07005285 CLK_LOOKUP("iface_clk", gsbi5_p_clk.c, "msm_serial_hsl.0"),
5286 CLK_LOOKUP("iface_clk", gsbi6_p_clk.c, "msm_serial_hs.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005287 CLK_LOOKUP("iface_clk", gsbi7_p_clk.c, ""),
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -07005288 CLK_LOOKUP("iface_clk", gsbi8_p_clk.c, "msm_serial_hsl.1"),
Mayank Ranae009c922012-03-22 03:02:06 +05305289 CLK_LOOKUP("iface_clk", gsbi9_p_clk.c, "msm_serial_hs.1"),
Matt Wagantallac294852011-08-17 15:44:58 -07005290 CLK_LOOKUP("iface_clk", gsbi10_p_clk.c, "qup_i2c.10"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005291 CLK_LOOKUP("iface_clk", gsbi11_p_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005292 CLK_LOOKUP("iface_clk", gsbi12_p_clk.c, "qup_i2c.12"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005293 CLK_LOOKUP("iface_clk", tsif_p_clk.c, ""),
5294 CLK_LOOKUP("iface_clk", usb_fs1_p_clk.c, ""),
5295 CLK_LOOKUP("iface_clk", usb_fs2_p_clk.c, ""),
Manu Gautam5143b252012-01-05 19:25:23 -08005296 CLK_LOOKUP("iface_clk", usb_hs1_p_clk.c, "msm_otg"),
Matt Wagantall37ce3842011-08-17 16:00:36 -07005297 CLK_LOOKUP("iface_clk", sdc1_p_clk.c, "msm_sdcc.1"),
5298 CLK_LOOKUP("iface_clk", sdc2_p_clk.c, "msm_sdcc.2"),
5299 CLK_LOOKUP("iface_clk", sdc3_p_clk.c, "msm_sdcc.3"),
5300 CLK_LOOKUP("iface_clk", sdc4_p_clk.c, "msm_sdcc.4"),
5301 CLK_LOOKUP("iface_clk", sdc5_p_clk.c, "msm_sdcc.5"),
Matt Wagantalle1a86062011-08-18 17:46:10 -07005302 CLK_LOOKUP("core_clk", adm0_clk.c, "msm_dmov"),
5303 CLK_LOOKUP("iface_clk", adm0_p_clk.c, "msm_dmov"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005304 CLK_LOOKUP("iface_clk", pmic_arb0_p_clk.c, ""),
5305 CLK_LOOKUP("iface_clk", pmic_arb1_p_clk.c, ""),
5306 CLK_LOOKUP("core_clk", pmic_ssbi2_clk.c, ""),
5307 CLK_LOOKUP("mem_clk", rpm_msg_ram_p_clk.c, ""),
Kevin Chan09f4e662011-12-16 08:17:02 -08005308 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-001a"),
5309 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-006c"),
5310 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0048"),
Tianyi Gou3022dfd2012-01-25 15:50:05 -08005311 CLK_LOOKUP("cam_clk", cam2_clk.c, NULL),
Sreesudhan Ramakrish Ramkumar8f11b8b2012-01-04 17:09:05 -08005312 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0020"),
Sreesudhan Ramakrish Ramkumar3381da72012-01-27 08:08:32 -08005313 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0034"),
Kevin Chanc8b52e82011-10-25 23:20:21 -07005314 CLK_LOOKUP("csi_src_clk", csi0_src_clk.c, "msm_csid.0"),
5315 CLK_LOOKUP("csi_src_clk", csi1_src_clk.c, "msm_csid.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005316 CLK_LOOKUP("csi_src_clk", csi2_src_clk.c, "msm_csid.2"),
Kevin Chanc8b52e82011-10-25 23:20:21 -07005317 CLK_LOOKUP("csi_clk", csi0_clk.c, "msm_csid.0"),
5318 CLK_LOOKUP("csi_clk", csi1_clk.c, "msm_csid.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005319 CLK_LOOKUP("csi_clk", csi2_clk.c, "msm_csid.2"),
Kevin Chanc8b52e82011-10-25 23:20:21 -07005320 CLK_LOOKUP("csi_phy_clk", csi0_phy_clk.c, "msm_csid.0"),
5321 CLK_LOOKUP("csi_phy_clk", csi1_phy_clk.c, "msm_csid.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005322 CLK_LOOKUP("csi_phy_clk", csi2_phy_clk.c, "msm_csid.2"),
Kevin Chane12c6672011-10-26 11:55:26 -07005323 CLK_LOOKUP("csi_pix_clk", csi_pix_clk.c, "msm_ispif.0"),
5324 CLK_LOOKUP("csi_rdi_clk", csi_rdi_clk.c, "msm_ispif.0"),
Tianyi Gou3022dfd2012-01-25 15:50:05 -08005325 CLK_LOOKUP("csi_src_clk", csi2_src_clk.c, NULL),
5326 CLK_LOOKUP("csi_clk", csi2_clk.c, NULL),
5327 CLK_LOOKUP("csi_pix1_clk", csi_pix1_clk.c, "msm_ispif.0"),
5328 CLK_LOOKUP("csi_rdi1_clk", csi_rdi1_clk.c, "msm_ispif.0"),
5329 CLK_LOOKUP("csi_rdi2_clk", csi_rdi2_clk.c, "msm_ispif.0"),
5330 CLK_LOOKUP("csi_phy_clk", csi2_phy_clk.c, NULL),
5331 CLK_LOOKUP("csi2phy_timer_clk", csi2phy_timer_clk.c, NULL),
Kevin Chanf6216f22011-10-25 18:40:11 -07005332 CLK_LOOKUP("csiphy_timer_src_clk",
5333 csiphy_timer_src_clk.c, "msm_csiphy.0"),
5334 CLK_LOOKUP("csiphy_timer_src_clk",
5335 csiphy_timer_src_clk.c, "msm_csiphy.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005336 CLK_LOOKUP("csiphy_timer_src_clk",
5337 csiphy_timer_src_clk.c, "msm_csiphy.2"),
Kevin Chanf6216f22011-10-25 18:40:11 -07005338 CLK_LOOKUP("csiphy_timer_clk", csi0phy_timer_clk.c, "msm_csiphy.0"),
5339 CLK_LOOKUP("csiphy_timer_clk", csi1phy_timer_clk.c, "msm_csiphy.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005340 CLK_LOOKUP("csiphy_timer_clk", csi2phy_timer_clk.c, "msm_csiphy.2"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005341 CLK_LOOKUP("byte_clk", dsi1_byte_clk.c, "mipi_dsi.1"),
5342 CLK_LOOKUP("byte_clk", dsi2_byte_clk.c, "mipi_dsi.2"),
5343 CLK_LOOKUP("esc_clk", dsi1_esc_clk.c, "mipi_dsi.1"),
5344 CLK_LOOKUP("esc_clk", dsi2_esc_clk.c, "mipi_dsi.2"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07005345 CLK_LOOKUP("core_clk", gfx2d0_clk.c, "kgsl-2d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005346 CLK_LOOKUP("core_clk", gfx2d0_clk.c, "footswitch-8x60.0"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07005347 CLK_LOOKUP("core_clk", gfx2d1_clk.c, "kgsl-2d1.1"),
Matt Wagantall49722712011-08-17 18:50:53 -07005348 CLK_LOOKUP("core_clk", gfx2d1_clk.c, "footswitch-8x60.1"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07005349 CLK_LOOKUP("core_clk", gfx3d_clk.c, "kgsl-3d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005350 CLK_LOOKUP("core_clk", gfx3d_clk.c, "footswitch-8x60.2"),
5351 CLK_LOOKUP("bus_clk", ijpeg_axi_clk.c, "footswitch-8x60.3"),
Jignesh Mehta95dd6e12011-11-18 17:21:16 -08005352 CLK_LOOKUP("imem_clk", imem_axi_clk.c, NULL),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005353 CLK_LOOKUP("ijpeg_clk", ijpeg_clk.c, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07005354 CLK_LOOKUP("core_clk", ijpeg_clk.c, "footswitch-8x60.3"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005355 CLK_LOOKUP("core_clk", jpegd_clk.c, ""),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005356 CLK_LOOKUP("core_clk", mdp_clk.c, "mdp.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005357 CLK_LOOKUP("core_clk", mdp_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005358 CLK_LOOKUP("vsync_clk", mdp_vsync_clk.c, "mdp.0"),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005359 CLK_LOOKUP("vsync_clk", mdp_vsync_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005360 CLK_LOOKUP("lut_clk", lut_mdp_clk.c, "mdp.0"),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005361 CLK_LOOKUP("lut_clk", lut_mdp_clk.c, "footswitch-8x60.4"),
Matt Wagantallbb90da92011-10-25 15:07:52 -07005362 CLK_LOOKUP("core_clk", rot_clk.c, "msm_rotator.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005363 CLK_LOOKUP("core_clk", rot_clk.c, "footswitch-8x60.6"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005364 CLK_LOOKUP("src_clk", tv_src_clk.c, "dtv.0"),
5365 CLK_LOOKUP("src_clk", tv_src_clk.c, "tvenc.0"),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005366 CLK_LOOKUP("tv_src_clk", tv_src_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005367 CLK_LOOKUP("enc_clk", tv_enc_clk.c, "tvenc.0"),
5368 CLK_LOOKUP("dac_clk", tv_dac_clk.c, "tvenc.0"),
Matt Wagantall3f7660b2011-08-17 21:25:13 -07005369 CLK_LOOKUP("core_clk", vcodec_clk.c, "msm_vidc.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005370 CLK_LOOKUP("core_clk", vcodec_clk.c, "footswitch-8x60.7"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005371 CLK_LOOKUP("mdp_clk", mdp_tv_clk.c, "dtv.0"),
5372 CLK_LOOKUP("mdp_clk", mdp_tv_clk.c, "tvenc.0"),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005373 CLK_LOOKUP("tv_clk", mdp_tv_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005374 CLK_LOOKUP("hdmi_clk", hdmi_tv_clk.c, "dtv.0"),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -07005375 CLK_LOOKUP("core_clk", hdmi_app_clk.c, "hdmi_msm.1"),
Kevin Chana0853122011-11-07 19:48:44 -08005376 CLK_LOOKUP("vpe_clk", vpe_clk.c, "msm_vpe.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005377 CLK_LOOKUP("core_clk", vpe_clk.c, "footswitch-8x60.9"),
Kevin Chan5827c552011-10-28 18:36:32 -07005378 CLK_LOOKUP("vfe_clk", vfe_clk.c, "msm_vfe.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005379 CLK_LOOKUP("core_clk", vfe_clk.c, "footswitch-8x60.8"),
Kevin Chan5827c552011-10-28 18:36:32 -07005380 CLK_LOOKUP("csi_vfe_clk", csi_vfe_clk.c, "msm_vfe.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005381 CLK_LOOKUP("bus_clk", vfe_axi_clk.c, "footswitch-8x60.8"),
5382 CLK_LOOKUP("bus_clk", mdp_axi_clk.c, "footswitch-8x60.4"),
5383 CLK_LOOKUP("bus_clk", rot_axi_clk.c, "footswitch-8x60.6"),
5384 CLK_LOOKUP("bus_clk", vcodec_axi_clk.c, "footswitch-8x60.7"),
5385 CLK_LOOKUP("bus_a_clk", vcodec_axi_a_clk.c, "footswitch-8x60.7"),
5386 CLK_LOOKUP("bus_b_clk", vcodec_axi_b_clk.c, "footswitch-8x60.7"),
5387 CLK_LOOKUP("bus_clk", vpe_axi_clk.c, "footswitch-8x60.9"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005388 CLK_LOOKUP("arb_clk", amp_p_clk.c, "mipi_dsi.1"),
5389 CLK_LOOKUP("arb_clk", amp_p_clk.c, "mipi_dsi.2"),
Kevin Chanc8b52e82011-10-25 23:20:21 -07005390 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.0"),
5391 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005392 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.2"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005393 CLK_LOOKUP("master_iface_clk", dsi1_m_p_clk.c, "mipi_dsi.1"),
5394 CLK_LOOKUP("slave_iface_clk", dsi1_s_p_clk.c, "mipi_dsi.1"),
5395 CLK_LOOKUP("master_iface_clk", dsi2_m_p_clk.c, "mipi_dsi.2"),
5396 CLK_LOOKUP("slave_iface_clk", dsi2_s_p_clk.c, "mipi_dsi.2"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07005397 CLK_LOOKUP("iface_clk", gfx2d0_p_clk.c, "kgsl-2d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005398 CLK_LOOKUP("iface_clk", gfx2d0_p_clk.c, "footswitch-8x60.0"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07005399 CLK_LOOKUP("iface_clk", gfx2d1_p_clk.c, "kgsl-2d1.1"),
Matt Wagantall49722712011-08-17 18:50:53 -07005400 CLK_LOOKUP("iface_clk", gfx2d1_p_clk.c, "footswitch-8x60.1"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07005401 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "kgsl-3d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005402 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "footswitch-8x60.2"),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -07005403 CLK_LOOKUP("master_iface_clk", hdmi_m_p_clk.c, "hdmi_msm.1"),
5404 CLK_LOOKUP("slave_iface_clk", hdmi_s_p_clk.c, "hdmi_msm.1"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005405 CLK_LOOKUP("ijpeg_pclk", ijpeg_p_clk.c, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07005406 CLK_LOOKUP("iface_clk", ijpeg_p_clk.c, "footswitch-8x60.3"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005407 CLK_LOOKUP("iface_clk", jpegd_p_clk.c, ""),
Matt Wagantall5d44ef22012-01-23 11:01:05 -08005408 CLK_LOOKUP("mem_iface_clk", imem_p_clk.c, "kgsl-3d0.0"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005409 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "mdp.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005410 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "footswitch-8x60.4"),
Matt Wagantalle604d712011-10-21 15:38:18 -07005411 CLK_LOOKUP("iface_clk", smmu_p_clk.c, "msm_iommu"),
Matt Wagantallbb90da92011-10-25 15:07:52 -07005412 CLK_LOOKUP("iface_clk", rot_p_clk.c, "msm_rotator.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005413 CLK_LOOKUP("iface_clk", rot_p_clk.c, "footswitch-8x60.6"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005414 CLK_LOOKUP("iface_clk", tv_enc_p_clk.c, "tvenc.0"),
Matt Wagantall3f7660b2011-08-17 21:25:13 -07005415 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "msm_vidc.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005416 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "footswitch-8x60.7"),
Kevin Chan5827c552011-10-28 18:36:32 -07005417 CLK_LOOKUP("vfe_pclk", vfe_p_clk.c, "msm_vfe.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005418 CLK_LOOKUP("iface_clk", vfe_p_clk.c, "footswitch-8x60.8"),
Kevin Chana0853122011-11-07 19:48:44 -08005419 CLK_LOOKUP("vpe_pclk", vpe_p_clk.c, "msm_vpe.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005420 CLK_LOOKUP("iface_clk", vpe_p_clk.c, "footswitch-8x60.9"),
Kuirong Wanga9c3acc2012-02-09 17:00:45 -08005421 CLK_LOOKUP("bit_clk", mi2s_bit_clk.c, "msm-dai-q6.6"),
5422 CLK_LOOKUP("osr_clk", mi2s_osr_clk.c, "msm-dai-q6.6"),
5423 CLK_LOOKUP("bit_clk", codec_i2s_mic_bit_clk.c,
5424 "msm-dai-q6.1"),
5425 CLK_LOOKUP("osr_clk", codec_i2s_mic_osr_clk.c,
5426 "msm-dai-q6.1"),
5427 CLK_LOOKUP("bit_clk", spare_i2s_mic_bit_clk.c,
5428 "msm-dai-q6.5"),
5429 CLK_LOOKUP("osr_clk", spare_i2s_mic_osr_clk.c,
5430 "msm-dai-q6.5"),
5431 CLK_LOOKUP("bit_clk", codec_i2s_spkr_bit_clk.c,
5432 "msm-dai-q6.16384"),
5433 CLK_LOOKUP("osr_clk", codec_i2s_spkr_osr_clk.c,
5434 "msm-dai-q6.16384"),
5435 CLK_LOOKUP("bit_clk", spare_i2s_spkr_bit_clk.c,
5436 "msm-dai-q6.4"),
5437 CLK_LOOKUP("osr_clk", spare_i2s_spkr_osr_clk.c,
5438 "msm-dai-q6.4"),
5439 CLK_LOOKUP("pcm_clk", pcm_clk.c, "msm-dai-q6.2"),
Kiran Kandi5f4ab692012-02-23 11:23:56 -08005440 CLK_LOOKUP("pcm_clk", pcm_clk.c, "msm-dai-q6.3"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005441 CLK_LOOKUP("sps_slimbus_clk", sps_slimbus_clk.c, NULL),
Tianyi Gou44a81b02012-02-06 17:49:07 -08005442 CLK_LOOKUP("core_clk", audio_slimbus_clk.c, "msm_slim_ctrl.1"),
Matt Wagantalle604d712011-10-21 15:38:18 -07005443 CLK_LOOKUP("core_clk", jpegd_axi_clk.c, "msm_iommu.0"),
5444 CLK_LOOKUP("core_clk", vpe_axi_clk.c, "msm_iommu.1"),
5445 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.2"),
5446 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.3"),
5447 CLK_LOOKUP("core_clk", rot_axi_clk.c, "msm_iommu.4"),
5448 CLK_LOOKUP("core_clk", ijpeg_axi_clk.c, "msm_iommu.5"),
5449 CLK_LOOKUP("core_clk", vfe_axi_clk.c, "msm_iommu.6"),
5450 CLK_LOOKUP("core_clk", vcodec_axi_a_clk.c, "msm_iommu.7"),
5451 CLK_LOOKUP("core_clk", vcodec_axi_b_clk.c, "msm_iommu.8"),
5452 CLK_LOOKUP("core_clk", gfx3d_clk.c, "msm_iommu.9"),
5453 CLK_LOOKUP("core_clk", gfx2d0_clk.c, "msm_iommu.10"),
5454 CLK_LOOKUP("core_clk", gfx2d1_clk.c, "msm_iommu.11"),
Gopikrishnaiah Anandan4d05ed32012-01-13 11:08:44 -08005455
5456 CLK_LOOKUP("mdp_iommu_clk", mdp_axi_clk.c, "msm_vidc.0"),
5457 CLK_LOOKUP("rot_iommu_clk", rot_axi_clk.c, "msm_vidc.0"),
5458 CLK_LOOKUP("vcodec_iommu0_clk", vcodec_axi_a_clk.c, "msm_vidc.0"),
5459 CLK_LOOKUP("vcodec_iommu1_clk", vcodec_axi_b_clk.c, "msm_vidc.0"),
5460 CLK_LOOKUP("smmu_iface_clk", smmu_p_clk.c, "msm_vidc.0"),
Stephen Boyd7b973de2012-03-09 12:26:16 -08005461 CLK_LOOKUP("core_clk", vcodec_axi_clk.c, "pil_vidc"),
5462 CLK_LOOKUP("smmu_iface_clk", smmu_p_clk.c, "pil_vidc"),
Gopikrishnaiah Anandan4d05ed32012-01-13 11:08:44 -08005463
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005464 CLK_LOOKUP("dfab_dsps_clk", dfab_dsps_clk.c, NULL),
Manu Gautam5143b252012-01-05 19:25:23 -08005465 CLK_LOOKUP("core_clk", dfab_usb_hs_clk.c, "msm_otg"),
Matt Wagantall37ce3842011-08-17 16:00:36 -07005466 CLK_LOOKUP("bus_clk", dfab_sdc1_clk.c, "msm_sdcc.1"),
5467 CLK_LOOKUP("bus_clk", dfab_sdc2_clk.c, "msm_sdcc.2"),
5468 CLK_LOOKUP("bus_clk", dfab_sdc3_clk.c, "msm_sdcc.3"),
5469 CLK_LOOKUP("bus_clk", dfab_sdc4_clk.c, "msm_sdcc.4"),
5470 CLK_LOOKUP("bus_clk", dfab_sdc5_clk.c, "msm_sdcc.5"),
Yan He160633e2011-06-30 12:18:56 -07005471 CLK_LOOKUP("dfab_clk", dfab_sps_clk.c, "msm_sps"),
Stephen Boyd1c51a492011-10-26 12:11:47 -07005472 CLK_LOOKUP("bus_clk", dfab_bam_dmux_clk.c, "BAM_RMNT"),
Stephen Boydef5d1c42011-12-15 20:47:14 -08005473 CLK_LOOKUP("bus_clk", dfab_scm_clk.c, "scm"),
Ramesh Masavarapua1bc0e42012-03-05 07:42:48 -08005474 CLK_LOOKUP("bus_clk", dfab_qseecom_clk.c, "qseecom"),
Ramesh Masavarapueb6e9342012-02-13 19:59:50 -08005475 CLK_LOOKUP("bus_clk", dfab_tzcom_clk.c, "tzcom"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005476
Matt Wagantalle1a86062011-08-18 17:46:10 -07005477 CLK_LOOKUP("mem_clk", ebi1_adm_clk.c, "msm_dmov"),
Matt Wagantall8b38f942011-08-02 18:23:18 -07005478
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005479 CLK_LOOKUP("l2_mclk", l2_m_clk, ""),
5480 CLK_LOOKUP("krait0_mclk", krait0_m_clk, ""),
5481 CLK_LOOKUP("krait1_mclk", krait1_m_clk, ""),
5482 CLK_LOOKUP("q6sw_clk", q6sw_clk, ""),
5483 CLK_LOOKUP("q6fw_clk", q6fw_clk, ""),
5484 CLK_LOOKUP("q6_func_clk", q6_func_clk, ""),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005485};
5486
Tianyi Goue3d4f542012-03-15 17:06:45 -07005487static struct clk_lookup msm_clocks_8930[] = {
Stephen Boydbe1a7392012-04-02 20:17:11 -07005488 CLK_LOOKUP("xo", cxo_clk.c, "msm_xo"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005489 CLK_LOOKUP("cxo", cxo_clk.c, "wcnss_wlan.0"),
5490 CLK_LOOKUP("cxo", cxo_clk.c, "pil_riva"),
5491 CLK_LOOKUP("xo", pxo_clk.c, "pil_qdsp6v4.0"),
5492 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.1"),
5493 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.2"),
5494 CLK_LOOKUP("xo", cxo_clk.c, "BAM_RMNT"),
5495 CLK_LOOKUP("pll2", pll2_clk.c, NULL),
5496 CLK_LOOKUP("pll8", pll8_clk.c, NULL),
5497 CLK_LOOKUP("pll4", pll4_clk.c, NULL),
5498 CLK_LOOKUP("measure", measure_clk.c, "debug"),
5499
5500 CLK_LOOKUP("bus_clk", afab_clk.c, "msm_apps_fab"),
5501 CLK_LOOKUP("bus_a_clk", afab_a_clk.c, "msm_apps_fab"),
5502 CLK_LOOKUP("bus_clk", cfpb_clk.c, "msm_cpss_fpb"),
5503 CLK_LOOKUP("bus_a_clk", cfpb_a_clk.c, "msm_cpss_fpb"),
5504 CLK_LOOKUP("bus_clk", sfab_clk.c, "msm_sys_fab"),
5505 CLK_LOOKUP("bus_a_clk", sfab_msmbus_a_clk.c, "msm_sys_fab"),
5506 CLK_LOOKUP("bus_clk", sfpb_clk.c, "msm_sys_fpb"),
5507 CLK_LOOKUP("bus_a_clk", sfpb_a_clk.c, "msm_sys_fpb"),
5508 CLK_LOOKUP("bus_clk", mmfab_clk.c, "msm_mm_fab"),
5509 CLK_LOOKUP("bus_a_clk", mmfab_a_clk.c, "msm_mm_fab"),
5510 CLK_LOOKUP("mem_clk", ebi1_msmbus_clk.c, "msm_bus"),
5511 CLK_LOOKUP("mem_a_clk", ebi1_a_clk.c, "msm_bus"),
Gagan Macbc5f81d2012-04-04 15:03:12 -06005512 CLK_LOOKUP("dfab_clk", dfab_msmbus_clk.c, "msm_bus"),
5513 CLK_LOOKUP("dfab_a_clk", dfab_msmbus_a_clk.c, "msm_bus"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005514
5515 CLK_LOOKUP("ebi1_clk", ebi1_clk.c, NULL),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005516 CLK_LOOKUP("mmfpb_clk", mmfpb_clk.c, NULL),
5517 CLK_LOOKUP("mmfpb_a_clk", mmfpb_a_clk.c, "clock-8960"),
5518 CLK_LOOKUP("cfpb_a_clk", cfpb_a_clk.c, "clock-8960"),
5519
5520 CLK_LOOKUP("core_clk", gp0_clk.c, ""),
5521 CLK_LOOKUP("core_clk", gp1_clk.c, ""),
5522 CLK_LOOKUP("core_clk", gp2_clk.c, ""),
5523 CLK_LOOKUP("core_clk", gsbi1_uart_clk.c, ""),
5524 CLK_LOOKUP("core_clk", gsbi2_uart_clk.c, ""),
5525 CLK_LOOKUP("core_clk", gsbi3_uart_clk.c, ""),
5526 CLK_LOOKUP("core_clk", gsbi4_uart_clk.c, ""),
5527 CLK_LOOKUP("core_clk", gsbi5_uart_clk.c, "msm_serial_hsl.0"),
5528 CLK_LOOKUP("core_clk", gsbi6_uart_clk.c, "msm_serial_hs.0"),
5529 CLK_LOOKUP("core_clk", gsbi7_uart_clk.c, ""),
5530 CLK_LOOKUP("core_clk", gsbi8_uart_clk.c, ""),
5531 CLK_LOOKUP("core_clk", gsbi9_uart_clk.c, ""),
5532 CLK_LOOKUP("core_clk", gsbi10_uart_clk.c, ""),
5533 CLK_LOOKUP("core_clk", gsbi11_uart_clk.c, ""),
5534 CLK_LOOKUP("core_clk", gsbi12_uart_clk.c, ""),
5535 CLK_LOOKUP("core_clk", gsbi1_qup_clk.c, "spi_qsd.0"),
5536 CLK_LOOKUP("core_clk", gsbi2_qup_clk.c, ""),
5537 CLK_LOOKUP("core_clk", gsbi3_qup_clk.c, "qup_i2c.3"),
5538 CLK_LOOKUP("core_clk", gsbi4_qup_clk.c, "qup_i2c.4"),
5539 CLK_LOOKUP("core_clk", gsbi5_qup_clk.c, ""),
5540 CLK_LOOKUP("core_clk", gsbi6_qup_clk.c, ""),
5541 CLK_LOOKUP("core_clk", gsbi7_qup_clk.c, ""),
5542 CLK_LOOKUP("core_clk", gsbi8_qup_clk.c, ""),
5543 CLK_LOOKUP("core_clk", gsbi9_qup_clk.c, "qup_i2c.0"),
5544 CLK_LOOKUP("core_clk", gsbi10_qup_clk.c, "qup_i2c.10"),
5545 CLK_LOOKUP("core_clk", gsbi11_qup_clk.c, ""),
5546 CLK_LOOKUP("core_clk", gsbi12_qup_clk.c, "qup_i2c.12"),
5547 CLK_LOOKUP("core_clk", pdm_clk.c, ""),
5548 CLK_LOOKUP("mem_clk", pmem_clk.c, "msm_sps"),
5549 CLK_LOOKUP("core_clk", prng_clk.c, "msm_rng.0"),
5550 CLK_LOOKUP("core_clk", sdc1_clk.c, "msm_sdcc.1"),
5551 CLK_LOOKUP("core_clk", sdc2_clk.c, "msm_sdcc.2"),
5552 CLK_LOOKUP("core_clk", sdc3_clk.c, "msm_sdcc.3"),
5553 CLK_LOOKUP("core_clk", sdc4_clk.c, "msm_sdcc.4"),
5554 CLK_LOOKUP("core_clk", sdc5_clk.c, "msm_sdcc.5"),
5555 CLK_LOOKUP("ref_clk", tsif_ref_clk.c, ""),
5556 CLK_LOOKUP("core_clk", tssc_clk.c, ""),
5557 CLK_LOOKUP("alt_core_clk", usb_hs1_xcvr_clk.c, "msm_otg"),
5558 CLK_LOOKUP("phy_clk", usb_phy0_clk.c, "msm_otg"),
5559 CLK_LOOKUP("alt_core_clk", usb_fs1_xcvr_clk.c, ""),
5560 CLK_LOOKUP("sys_clk", usb_fs1_sys_clk.c, ""),
5561 CLK_LOOKUP("src_clk", usb_fs1_src_clk.c, ""),
5562 CLK_LOOKUP("alt_core_clk", usb_fs2_xcvr_clk.c, ""),
5563 CLK_LOOKUP("sys_clk", usb_fs2_sys_clk.c, ""),
5564 CLK_LOOKUP("src_clk", usb_fs2_src_clk.c, ""),
5565 CLK_LOOKUP("alt_core_clk", usb_hsic_xcvr_fs_clk.c, "msm_hsic_host"),
5566 CLK_LOOKUP("phy_clk", usb_hsic_hsic_clk.c, "msm_hsic_host"),
5567 CLK_LOOKUP("cal_clk", usb_hsic_hsio_cal_clk.c, "msm_hsic_host"),
5568 CLK_LOOKUP("core_clk", usb_hsic_system_clk.c, "msm_hsic_host"),
5569 CLK_LOOKUP("iface_clk", usb_hsic_p_clk.c, "msm_hsic_host"),
5570 CLK_LOOKUP("iface_clk", ce1_p_clk.c, "qce.0"),
5571 CLK_LOOKUP("iface_clk", ce1_p_clk.c, "qcrypto.0"),
5572 CLK_LOOKUP("core_clk", ce1_core_clk.c, "qce.0"),
5573 CLK_LOOKUP("core_clk", ce1_core_clk.c, "qcrypto.0"),
5574 CLK_LOOKUP("dma_bam_pclk", dma_bam_p_clk.c, NULL),
5575 CLK_LOOKUP("iface_clk", gsbi1_p_clk.c, "spi_qsd.0"),
5576 CLK_LOOKUP("iface_clk", gsbi2_p_clk.c, ""),
5577 CLK_LOOKUP("iface_clk", gsbi3_p_clk.c, "qup_i2c.3"),
5578 CLK_LOOKUP("iface_clk", gsbi4_p_clk.c, "qup_i2c.4"),
5579 CLK_LOOKUP("iface_clk", gsbi5_p_clk.c, "msm_serial_hsl.0"),
5580 CLK_LOOKUP("iface_clk", gsbi6_p_clk.c, "msm_serial_hs.0"),
5581 CLK_LOOKUP("iface_clk", gsbi7_p_clk.c, ""),
5582 CLK_LOOKUP("iface_clk", gsbi8_p_clk.c, ""),
5583 CLK_LOOKUP("iface_clk", gsbi9_p_clk.c, "qup_i2c.0"),
5584 CLK_LOOKUP("iface_clk", gsbi10_p_clk.c, "qup_i2c.10"),
5585 CLK_LOOKUP("iface_clk", gsbi11_p_clk.c, ""),
5586 CLK_LOOKUP("iface_clk", gsbi12_p_clk.c, "qup_i2c.12"),
5587 CLK_LOOKUP("iface_clk", tsif_p_clk.c, ""),
5588 CLK_LOOKUP("iface_clk", usb_fs1_p_clk.c, ""),
5589 CLK_LOOKUP("iface_clk", usb_fs2_p_clk.c, ""),
5590 CLK_LOOKUP("iface_clk", usb_hs1_p_clk.c, "msm_otg"),
5591 CLK_LOOKUP("iface_clk", sdc1_p_clk.c, "msm_sdcc.1"),
5592 CLK_LOOKUP("iface_clk", sdc2_p_clk.c, "msm_sdcc.2"),
5593 CLK_LOOKUP("iface_clk", sdc3_p_clk.c, "msm_sdcc.3"),
5594 CLK_LOOKUP("iface_clk", sdc4_p_clk.c, "msm_sdcc.4"),
5595 CLK_LOOKUP("iface_clk", sdc5_p_clk.c, "msm_sdcc.5"),
5596 CLK_LOOKUP("core_clk", adm0_clk.c, "msm_dmov"),
5597 CLK_LOOKUP("iface_clk", adm0_p_clk.c, "msm_dmov"),
5598 CLK_LOOKUP("iface_clk", pmic_arb0_p_clk.c, ""),
5599 CLK_LOOKUP("iface_clk", pmic_arb1_p_clk.c, ""),
5600 CLK_LOOKUP("core_clk", pmic_ssbi2_clk.c, ""),
5601 CLK_LOOKUP("mem_clk", rpm_msg_ram_p_clk.c, ""),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005602 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-001a"),
5603 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-006c"),
5604 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0048"),
5605 CLK_LOOKUP("cam_clk", cam2_clk.c, NULL),
5606 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0020"),
5607 CLK_LOOKUP("csi_src_clk", csi0_src_clk.c, "msm_csid.0"),
5608 CLK_LOOKUP("csi_src_clk", csi1_src_clk.c, "msm_csid.1"),
5609 CLK_LOOKUP("csi_src_clk", csi2_src_clk.c, "msm_csid.2"),
5610 CLK_LOOKUP("csi_clk", csi0_clk.c, "msm_csid.0"),
5611 CLK_LOOKUP("csi_clk", csi1_clk.c, "msm_csid.1"),
5612 CLK_LOOKUP("csi_clk", csi2_clk.c, "msm_csid.2"),
5613 CLK_LOOKUP("csi_phy_clk", csi0_phy_clk.c, "msm_csid.0"),
5614 CLK_LOOKUP("csi_phy_clk", csi1_phy_clk.c, "msm_csid.1"),
5615 CLK_LOOKUP("csi_phy_clk", csi2_phy_clk.c, "msm_csid.2"),
5616 CLK_LOOKUP("csi_pix_clk", csi_pix_clk.c, "msm_ispif.0"),
5617 CLK_LOOKUP("csi_rdi_clk", csi_rdi_clk.c, "msm_ispif.0"),
5618 CLK_LOOKUP("csi_src_clk", csi2_src_clk.c, NULL),
5619 CLK_LOOKUP("csi_clk", csi2_clk.c, NULL),
5620 CLK_LOOKUP("csi_pix1_clk", csi_pix1_clk.c, "msm_ispif.0"),
5621 CLK_LOOKUP("csi_rdi1_clk", csi_rdi1_clk.c, "msm_ispif.0"),
5622 CLK_LOOKUP("csi_rdi2_clk", csi_rdi2_clk.c, "msm_ispif.0"),
5623 CLK_LOOKUP("csi_phy_clk", csi2_phy_clk.c, NULL),
5624 CLK_LOOKUP("csi2phy_timer_clk", csi2phy_timer_clk.c, NULL),
5625 CLK_LOOKUP("csiphy_timer_src_clk",
5626 csiphy_timer_src_clk.c, "msm_csiphy.0"),
5627 CLK_LOOKUP("csiphy_timer_src_clk",
5628 csiphy_timer_src_clk.c, "msm_csiphy.1"),
5629 CLK_LOOKUP("csiphy_timer_src_clk",
5630 csiphy_timer_src_clk.c, "msm_csiphy.2"),
5631 CLK_LOOKUP("csiphy_timer_clk", csi0phy_timer_clk.c, "msm_csiphy.0"),
5632 CLK_LOOKUP("csiphy_timer_clk", csi1phy_timer_clk.c, "msm_csiphy.1"),
5633 CLK_LOOKUP("csiphy_timer_clk", csi2phy_timer_clk.c, "msm_csiphy.2"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005634 CLK_LOOKUP("byte_clk", dsi1_byte_clk.c, "mipi_dsi.1"),
5635 CLK_LOOKUP("esc_clk", dsi1_esc_clk.c, "mipi_dsi.1"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005636 CLK_LOOKUP("core_clk", gfx3d_clk.c, "kgsl-3d0.0"),
5637 CLK_LOOKUP("core_clk", gfx3d_clk.c, "footswitch-8x60.2"),
5638 CLK_LOOKUP("bus_clk",
5639 gfx3d_axi_clk_8930.c, "footswitch-8x60.2"),
5640 CLK_LOOKUP("bus_clk", ijpeg_axi_clk.c, "footswitch-8x60.3"),
5641 CLK_LOOKUP("imem_clk", imem_axi_clk.c, NULL),
5642 CLK_LOOKUP("ijpeg_clk", ijpeg_clk.c, NULL),
5643 CLK_LOOKUP("core_clk", ijpeg_clk.c, "footswitch-8x60.3"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005644 CLK_LOOKUP("core_clk", mdp_clk.c, "mdp.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005645 CLK_LOOKUP("core_clk", mdp_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005646 CLK_LOOKUP("vsync_clk", mdp_vsync_clk.c, "mdp.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005647 CLK_LOOKUP("vsync_clk", mdp_vsync_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005648 CLK_LOOKUP("lut_clk", lut_mdp_clk.c, "mdp.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005649 CLK_LOOKUP("lut_clk", lut_mdp_clk.c, "footswitch-8x60.4"),
5650 CLK_LOOKUP("core_clk", rot_clk.c, "msm_rotator.0"),
5651 CLK_LOOKUP("core_clk", rot_clk.c, "footswitch-8x60.6"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005652 CLK_LOOKUP("src_clk", tv_src_clk.c, "dtv.0"),
5653 CLK_LOOKUP("src_clk", tv_src_clk.c, "tvenc.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005654 CLK_LOOKUP("tv_src_clk", tv_src_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005655 CLK_LOOKUP("dac_clk", tv_dac_clk.c, "tvenc.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005656 CLK_LOOKUP("core_clk", vcodec_clk.c, "msm_vidc.0"),
5657 CLK_LOOKUP("core_clk", vcodec_clk.c, "footswitch-8x60.7"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005658 CLK_LOOKUP("mdp_clk", mdp_tv_clk.c, "dtv.0"),
5659 CLK_LOOKUP("mdp_clk", mdp_tv_clk.c, "tvenc.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005660 CLK_LOOKUP("tv_clk", mdp_tv_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005661 CLK_LOOKUP("hdmi_clk", hdmi_tv_clk.c, "dtv.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005662 CLK_LOOKUP("core_clk", hdmi_app_clk.c, "hdmi_msm.1"),
5663 CLK_LOOKUP("vpe_clk", vpe_clk.c, "msm_vpe.0"),
5664 CLK_LOOKUP("core_clk", vpe_clk.c, "footswitch-8x60.9"),
5665 CLK_LOOKUP("vfe_clk", vfe_clk.c, "msm_vfe.0"),
5666 CLK_LOOKUP("core_clk", vfe_clk.c, "footswitch-8x60.8"),
5667 CLK_LOOKUP("csi_vfe_clk", csi_vfe_clk.c, "msm_vfe.0"),
5668 CLK_LOOKUP("bus_clk", vfe_axi_clk.c, "footswitch-8x60.8"),
5669 CLK_LOOKUP("bus_clk", mdp_axi_clk.c, "footswitch-8x60.4"),
5670 CLK_LOOKUP("bus_clk", rot_axi_clk.c, "footswitch-8x60.6"),
5671 CLK_LOOKUP("bus_clk", vcodec_axi_clk.c, "footswitch-8x60.7"),
5672 CLK_LOOKUP("bus_a_clk", vcodec_axi_a_clk.c, "footswitch-8x60.7"),
5673 CLK_LOOKUP("bus_b_clk", vcodec_axi_b_clk.c, "footswitch-8x60.7"),
5674 CLK_LOOKUP("bus_clk", vpe_axi_clk.c, "footswitch-8x60.9"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005675 CLK_LOOKUP("arb_clk", amp_p_clk.c, "mipi_dsi.1"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005676 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.0"),
5677 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.1"),
5678 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.2"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005679 CLK_LOOKUP("master_iface_clk", dsi1_m_p_clk.c, "mipi_dsi.1"),
5680 CLK_LOOKUP("slave_iface_clk", dsi1_s_p_clk.c, "mipi_dsi.1"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005681 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "kgsl-3d0.0"),
5682 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "footswitch-8x60.2"),
5683 CLK_LOOKUP("master_iface_clk", hdmi_m_p_clk.c, "hdmi_msm.1"),
5684 CLK_LOOKUP("slave_iface_clk", hdmi_s_p_clk.c, "hdmi_msm.1"),
5685 CLK_LOOKUP("ijpeg_pclk", ijpeg_p_clk.c, NULL),
5686 CLK_LOOKUP("iface_clk", ijpeg_p_clk.c, "footswitch-8x60.3"),
5687 CLK_LOOKUP("mem_iface_clk", imem_p_clk.c, "kgsl-3d0.0"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005688 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "mdp.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005689 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "footswitch-8x60.4"),
5690 CLK_LOOKUP("iface_clk", smmu_p_clk.c, "msm_iommu"),
5691 CLK_LOOKUP("iface_clk", rot_p_clk.c, "msm_rotator.0"),
5692 CLK_LOOKUP("iface_clk", rot_p_clk.c, "footswitch-8x60.6"),
5693 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "msm_vidc.0"),
5694 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "footswitch-8x60.7"),
5695 CLK_LOOKUP("vfe_pclk", vfe_p_clk.c, "msm_vfe.0"),
5696 CLK_LOOKUP("iface_clk", vfe_p_clk.c, "footswitch-8x60.8"),
5697 CLK_LOOKUP("vpe_pclk", vpe_p_clk.c, "msm_vpe.0"),
5698 CLK_LOOKUP("iface_clk", vpe_p_clk.c, "footswitch-8x60.9"),
5699 CLK_LOOKUP("bit_clk", mi2s_bit_clk.c, "msm-dai-q6.6"),
5700 CLK_LOOKUP("osr_clk", mi2s_osr_clk.c, "msm-dai-q6.6"),
5701 CLK_LOOKUP("bit_clk", codec_i2s_mic_bit_clk.c,
5702 "msm-dai-q6.1"),
5703 CLK_LOOKUP("osr_clk", codec_i2s_mic_osr_clk.c,
5704 "msm-dai-q6.1"),
5705 CLK_LOOKUP("bit_clk", spare_i2s_mic_bit_clk.c,
5706 "msm-dai-q6.5"),
5707 CLK_LOOKUP("osr_clk", spare_i2s_mic_osr_clk.c,
5708 "msm-dai-q6.5"),
5709 CLK_LOOKUP("bit_clk", codec_i2s_spkr_bit_clk.c,
5710 "msm-dai-q6.16384"),
5711 CLK_LOOKUP("osr_clk", codec_i2s_spkr_osr_clk.c,
5712 "msm-dai-q6.16384"),
5713 CLK_LOOKUP("bit_clk", spare_i2s_spkr_bit_clk.c,
5714 "msm-dai-q6.4"),
5715 CLK_LOOKUP("osr_clk", spare_i2s_spkr_osr_clk.c,
5716 "msm-dai-q6.4"),
5717 CLK_LOOKUP("pcm_clk", pcm_clk.c, "msm-dai-q6.2"),
5718 CLK_LOOKUP("sps_slimbus_clk", sps_slimbus_clk.c, NULL),
5719 CLK_LOOKUP("core_clk", audio_slimbus_clk.c, "msm_slim_ctrl.1"),
5720 CLK_LOOKUP("core_clk", vpe_axi_clk.c, "msm_iommu.1"),
5721 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.2"),
5722 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.3"),
5723 CLK_LOOKUP("core_clk", rot_axi_clk.c, "msm_iommu.4"),
5724 CLK_LOOKUP("core_clk", ijpeg_axi_clk.c, "msm_iommu.5"),
5725 CLK_LOOKUP("core_clk", vfe_axi_clk.c, "msm_iommu.6"),
5726 CLK_LOOKUP("core_clk", vcodec_axi_a_clk.c, "msm_iommu.7"),
5727 CLK_LOOKUP("core_clk", vcodec_axi_b_clk.c, "msm_iommu.8"),
5728 CLK_LOOKUP("core_clk", gfx3d_axi_clk_8930.c, "msm_iommu.9"),
5729 CLK_LOOKUP("core_clk", gfx3d_axi_clk_8930.c, "msm_iommu.10"),
5730
5731 CLK_LOOKUP("mdp_iommu_clk", mdp_axi_clk.c, "msm_vidc.0"),
5732 CLK_LOOKUP("rot_iommu_clk", rot_axi_clk.c, "msm_vidc.0"),
5733 CLK_LOOKUP("vcodec_iommu0_clk", vcodec_axi_a_clk.c, "msm_vidc.0"),
5734 CLK_LOOKUP("vcodec_iommu1_clk", vcodec_axi_b_clk.c, "msm_vidc.0"),
5735 CLK_LOOKUP("smmu_iface_clk", smmu_p_clk.c, "msm_vidc.0"),
Stephen Boyd7b973de2012-03-09 12:26:16 -08005736 CLK_LOOKUP("core_clk", vcodec_axi_clk.c, "pil_vidc"),
5737 CLK_LOOKUP("smmu_iface_clk", smmu_p_clk.c, "pil_vidc"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005738
5739 CLK_LOOKUP("dfab_dsps_clk", dfab_dsps_clk.c, NULL),
5740 CLK_LOOKUP("core_clk", dfab_usb_hs_clk.c, "msm_otg"),
5741 CLK_LOOKUP("bus_clk", dfab_sdc1_clk.c, "msm_sdcc.1"),
5742 CLK_LOOKUP("bus_clk", dfab_sdc2_clk.c, "msm_sdcc.2"),
5743 CLK_LOOKUP("bus_clk", dfab_sdc3_clk.c, "msm_sdcc.3"),
5744 CLK_LOOKUP("bus_clk", dfab_sdc4_clk.c, "msm_sdcc.4"),
5745 CLK_LOOKUP("bus_clk", dfab_sdc5_clk.c, "msm_sdcc.5"),
5746 CLK_LOOKUP("dfab_clk", dfab_sps_clk.c, "msm_sps"),
5747 CLK_LOOKUP("bus_clk", dfab_bam_dmux_clk.c, "BAM_RMNT"),
5748 CLK_LOOKUP("bus_clk", dfab_scm_clk.c, "scm"),
5749 CLK_LOOKUP("bus_clk", dfab_qseecom_clk.c, "qseecom"),
5750
5751 CLK_LOOKUP("mem_clk", ebi1_adm_clk.c, "msm_dmov"),
5752
5753 CLK_LOOKUP("l2_mclk", l2_m_clk, ""),
5754 CLK_LOOKUP("krait0_mclk", krait0_m_clk, ""),
5755 CLK_LOOKUP("krait1_mclk", krait1_m_clk, ""),
5756 CLK_LOOKUP("q6sw_clk", q6sw_clk, ""),
5757 CLK_LOOKUP("q6fw_clk", q6fw_clk, ""),
5758 CLK_LOOKUP("q6_func_clk", q6_func_clk, ""),
5759};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005760/*
5761 * Miscellaneous clock register initializations
5762 */
5763
5764/* Read, modify, then write-back a register. */
5765static void __init rmwreg(uint32_t val, void *reg, uint32_t mask)
5766{
5767 uint32_t regval = readl_relaxed(reg);
5768 regval &= ~mask;
5769 regval |= val;
5770 writel_relaxed(regval, reg);
5771}
5772
Tianyi Gou41515e22011-09-01 19:37:43 -07005773static void __init set_fsm_mode(void __iomem *mode_reg)
5774{
5775 u32 regval = readl_relaxed(mode_reg);
5776
5777 /*De-assert reset to FSM */
5778 regval &= ~BIT(21);
5779 writel_relaxed(regval, mode_reg);
5780
5781 /* Program bias count */
Tianyi Gou358c3862011-10-18 17:03:41 -07005782 regval &= ~BM(19, 14);
5783 regval |= BVAL(19, 14, 0x1);
5784 writel_relaxed(regval, mode_reg);
5785
5786 /* Program lock count */
Tianyi Gou41515e22011-09-01 19:37:43 -07005787 regval &= ~BM(13, 8);
5788 regval |= BVAL(13, 8, 0x8);
5789 writel_relaxed(regval, mode_reg);
5790
5791 /*Enable PLL FSM voting */
5792 regval |= BIT(20);
5793 writel_relaxed(regval, mode_reg);
5794}
5795
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005796static void __init reg_init(void)
5797{
Stephen Boydd471e7a2011-11-19 01:37:39 -08005798 void __iomem *imem_reg;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005799 /* Deassert MM SW_RESET_ALL signal. */
5800 writel_relaxed(0, SW_RESET_ALL_REG);
5801
Tianyi Gou8c1a1182011-10-10 14:47:11 -07005802 /*
Tianyi Goue3d4f542012-03-15 17:06:45 -07005803 * Some bits are only used on 8960 or 8064 or 8930 and are marked as
5804 * reserved bits on the other SoCs. Writing to these reserved bits
Tianyi Gou8c1a1182011-10-10 14:47:11 -07005805 * should have no effect.
5806 */
Stephen Boydd471e7a2011-11-19 01:37:39 -08005807 /*
5808 * Initialize MM AHB registers: Enable the FPB clock and disable HW
Tianyi Gou3022dfd2012-01-25 15:50:05 -08005809 * gating on non-8960 for all clocks. Also set VFE_AHB's
Stephen Boydd471e7a2011-11-19 01:37:39 -08005810 * FORCE_CORE_ON bit to prevent its memory from being collapsed when
5811 * the clock is halted. The sleep and wake-up delays are set to safe
5812 * values.
5813 */
Tianyi Gou3022dfd2012-01-25 15:50:05 -08005814 if (cpu_is_msm8960()) {
Stephen Boydd471e7a2011-11-19 01:37:39 -08005815 rmwreg(0x44000000, AHB_EN_REG, 0x6C000103);
5816 writel_relaxed(0x3C7097F9, AHB_EN2_REG);
5817 } else {
5818 rmwreg(0x00000003, AHB_EN_REG, 0x6C000103);
5819 writel_relaxed(0x000007F9, AHB_EN2_REG);
5820 }
Tianyi Gou8c1a1182011-10-10 14:47:11 -07005821 if (cpu_is_apq8064())
5822 rmwreg(0x00000000, AHB_EN3_REG, 0x00000001);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005823
5824 /* Deassert all locally-owned MM AHB resets. */
5825 rmwreg(0, SW_RESET_AHB_REG, 0xFFF7DFFF);
Tianyi Gou41515e22011-09-01 19:37:43 -07005826 rmwreg(0, SW_RESET_AHB2_REG, 0x0000000F);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005827
5828 /* Initialize MM AXI registers: Enable HW gating for all clocks that
5829 * support it. Also set FORCE_CORE_ON bits, and any sleep and wake-up
5830 * delays to safe values. */
Stephen Boydd471e7a2011-11-19 01:37:39 -08005831 if (cpu_is_msm8960() &&
5832 SOCINFO_VERSION_MAJOR(socinfo_get_version()) >= 3) {
5833 rmwreg(0x0003AFF9, MAXI_EN_REG, 0x0803FFFF);
5834 rmwreg(0x3A27FCFF, MAXI_EN2_REG, 0x3A3FFFFF);
Gopikrishnaiah Anandan83b6e852012-01-05 17:47:02 -08005835 rmwreg(0x0027FCFF, MAXI_EN4_REG, 0x017FFFFF);
Stephen Boydd471e7a2011-11-19 01:37:39 -08005836 } else {
5837 rmwreg(0x000007F9, MAXI_EN_REG, 0x0803FFFF);
5838 rmwreg(0x3027FCFF, MAXI_EN2_REG, 0x3A3FFFFF);
5839 rmwreg(0x0027FCFF, MAXI_EN4_REG, 0x017FFFFF);
5840 }
Matt Wagantall53d968f2011-07-19 13:22:53 -07005841 rmwreg(0x0027FCFF, MAXI_EN3_REG, 0x003FFFFF);
Tianyi Gou8c1a1182011-10-10 14:47:11 -07005842 if (cpu_is_apq8064())
5843 rmwreg(0x009FE4FF, MAXI_EN5_REG, 0x01FFEFFF);
Tianyi Goue3d4f542012-03-15 17:06:45 -07005844 if (cpu_is_msm8930())
5845 rmwreg(0x000004FF, MAXI_EN5_REG, 0x00000FFF);
Tianyi Gou3022dfd2012-01-25 15:50:05 -08005846 if (cpu_is_msm8960())
Stephen Boydd471e7a2011-11-19 01:37:39 -08005847 rmwreg(0x00003C38, SAXI_EN_REG, 0x00003FFF);
5848 else
5849 rmwreg(0x000003C7, SAXI_EN_REG, 0x00003FFF);
5850
5851 /* Enable IMEM's clk_on signal */
5852 imem_reg = ioremap(0x04b00040, 4);
5853 if (imem_reg) {
5854 writel_relaxed(0x3, imem_reg);
5855 iounmap(imem_reg);
5856 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005857
5858 /* Initialize MM CC registers: Set MM FORCE_CORE_ON bits so that core
5859 * memories retain state even when not clocked. Also, set sleep and
5860 * wake-up delays to safe values. */
Matt Wagantall53d968f2011-07-19 13:22:53 -07005861 rmwreg(0x00000000, CSI0_CC_REG, 0x00000410);
5862 rmwreg(0x00000000, CSI1_CC_REG, 0x00000410);
5863 rmwreg(0x80FF0000, DSI1_BYTE_CC_REG, 0xE0FF0010);
Matt Wagantall53d968f2011-07-19 13:22:53 -07005864 rmwreg(0x80FF0000, DSI_PIXEL_CC_REG, 0xE0FF0010);
Tarun Karra6fbc00a2011-12-13 09:23:47 -07005865 rmwreg(0xC0FF0000, GFX3D_CC_REG, 0xE0FF0010);
Matt Wagantall53d968f2011-07-19 13:22:53 -07005866 rmwreg(0x80FF0000, IJPEG_CC_REG, 0xE0FF0010);
Matt Wagantall53d968f2011-07-19 13:22:53 -07005867 rmwreg(0x80FF0000, MDP_CC_REG, 0xE1FF0010);
5868 rmwreg(0x80FF0000, MDP_LUT_CC_REG, 0xE0FF0010);
5869 rmwreg(0x80FF0000, ROT_CC_REG, 0xE0FF0010);
Matt Wagantall53d968f2011-07-19 13:22:53 -07005870 rmwreg(0x000004FF, TV_CC2_REG, 0x000007FF);
5871 rmwreg(0xC0FF0000, VCODEC_CC_REG, 0xE0FF0010);
5872 rmwreg(0x80FF0000, VFE_CC_REG, 0xE0FF4010);
Stephen Boyd94625ef2011-07-12 17:06:01 -07005873 rmwreg(0x800000FF, VFE_CC2_REG, 0xE00000FF);
Matt Wagantall53d968f2011-07-19 13:22:53 -07005874 rmwreg(0x80FF0000, VPE_CC_REG, 0xE0FF0010);
Tianyi Goue3d4f542012-03-15 17:06:45 -07005875 if (cpu_is_msm8960() || cpu_is_apq8064()) {
5876 rmwreg(0x80FF0000, DSI2_BYTE_CC_REG, 0xE0FF0010);
5877 rmwreg(0x80FF0000, DSI2_PIXEL_CC_REG, 0xE0FF0010);
5878 rmwreg(0x80FF0000, JPEGD_CC_REG, 0xE0FF0010);
5879 }
5880 if (cpu_is_msm8960() || cpu_is_msm8930())
5881 rmwreg(0x80FF0000, TV_CC_REG, 0xE1FFC010);
5882
5883 if (cpu_is_msm8960()) {
Tianyi Gou8c1a1182011-10-10 14:47:11 -07005884 rmwreg(0x80FF0000, GFX2D0_CC_REG, 0xE0FF0010);
5885 rmwreg(0x80FF0000, GFX2D1_CC_REG, 0xE0FF0010);
Tianyi Gou8c1a1182011-10-10 14:47:11 -07005886 }
5887 if (cpu_is_apq8064()) {
5888 rmwreg(0x00000000, TV_CC_REG, 0x00004010);
Tianyi Gou621f8742011-09-01 21:45:01 -07005889 rmwreg(0x80FF0000, VCAP_CC_REG, 0xE0FF1010);
Tianyi Gou8c1a1182011-10-10 14:47:11 -07005890 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005891
Tianyi Gou41515e22011-09-01 19:37:43 -07005892 /*
5893 * Initialize USB_HS_HCLK_FS registers: Set FORCE_C_ON bits so that
5894 * core remain active during halt state of the clk. Also, set sleep
5895 * and wake-up value to max.
5896 */
5897 rmwreg(0x0000004F, USB_HS1_HCLK_FS_REG, 0x0000007F);
Tianyi Gou8c1a1182011-10-10 14:47:11 -07005898 if (cpu_is_apq8064()) {
5899 rmwreg(0x0000004F, USB_HS3_HCLK_FS_REG, 0x0000007F);
5900 rmwreg(0x0000004F, USB_HS4_HCLK_FS_REG, 0x0000007F);
5901 }
Tianyi Gou41515e22011-09-01 19:37:43 -07005902
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005903 /* De-assert MM AXI resets to all hardware blocks. */
5904 writel_relaxed(0, SW_RESET_AXI_REG);
5905
5906 /* Deassert all MM core resets. */
5907 writel_relaxed(0, SW_RESET_CORE_REG);
Tianyi Gou41515e22011-09-01 19:37:43 -07005908 writel_relaxed(0, SW_RESET_CORE2_REG);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005909
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005910 /* Enable TSSC and PDM PXO sources. */
5911 writel_relaxed(BIT(11), TSSC_CLK_CTL_REG);
5912 writel_relaxed(BIT(15), PDM_CLK_NS_REG);
5913
5914 /* Source SLIMBus xo src from slimbus reference clock */
Tianyi Goue3d4f542012-03-15 17:06:45 -07005915 if (cpu_is_msm8960())
Tianyi Gou8c1a1182011-10-10 14:47:11 -07005916 writel_relaxed(0x3, SLIMBUS_XO_SRC_CLK_CTL_REG);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005917
5918 /* Source the dsi_byte_clks from the DSI PHY PLLs */
5919 rmwreg(0x1, DSI1_BYTE_NS_REG, 0x7);
Tianyi Goue3d4f542012-03-15 17:06:45 -07005920 if (cpu_is_msm8960() || cpu_is_apq8064())
5921 rmwreg(0x2, DSI2_BYTE_NS_REG, 0x7);
Tianyi Gou41515e22011-09-01 19:37:43 -07005922
5923 /* Source the sata_phy_ref_clk from PXO */
5924 if (cpu_is_apq8064())
5925 rmwreg(0, SATA_PHY_REF_CLK_CTL_REG, 0x1);
5926
5927 /*
Tianyi Gou05e01102012-02-08 22:15:49 -08005928 * TODO: Programming below PLLs and prng_clk is temporary and
5929 * needs to be removed after bootloaders program them.
Tianyi Gou41515e22011-09-01 19:37:43 -07005930 */
5931 if (cpu_is_apq8064()) {
Tianyi Gou317aa862012-02-06 14:31:07 -08005932 u32 is_pll_enabled;
Tianyi Gou41515e22011-09-01 19:37:43 -07005933
5934 /* Program pxo_src_clk to source from PXO */
5935 rmwreg(0x1, PXO_SRC_CLK_CTL_REG, 0x7);
5936
Tianyi Gou41515e22011-09-01 19:37:43 -07005937 /* Check if PLL14 is active */
5938 is_pll_enabled = readl_relaxed(BB_PLL14_STATUS_REG) & BIT(16);
5939 if (!is_pll_enabled) {
Tianyi Goudf71f2e2011-10-24 22:25:04 -07005940 /* Ref clk = 27MHz and program pll14 to 480MHz */
Tianyi Gou317aa862012-02-06 14:31:07 -08005941 writel_relaxed(0x00031011, BB_PLL14_L_VAL_REG);
Tianyi Goudf71f2e2011-10-24 22:25:04 -07005942 writel_relaxed(0x7, BB_PLL14_M_VAL_REG);
5943 writel_relaxed(0x9, BB_PLL14_N_VAL_REG);
Tianyi Gou41515e22011-09-01 19:37:43 -07005944
Tianyi Gou317aa862012-02-06 14:31:07 -08005945 /*
5946 * Enable the main output and the MN accumulator
5947 * Set pre-divider and post-divider values to 1 and 1
5948 */
5949 writel_relaxed(0x00C00000, BB_PLL14_CONFIG_REG);
Tianyi Gou41515e22011-09-01 19:37:43 -07005950
Tianyi Gou41515e22011-09-01 19:37:43 -07005951 set_fsm_mode(BB_PLL14_MODE_REG);
5952 }
Tianyi Gou621f8742011-09-01 21:45:01 -07005953
Tianyi Gou621f8742011-09-01 21:45:01 -07005954 /* Program PLL15 to 975MHz with ref clk = 27MHz */
Tianyi Gou317aa862012-02-06 14:31:07 -08005955 writel_relaxed(0x31024, MM_PLL3_L_VAL_REG);
5956 writel_relaxed(0x1, MM_PLL3_M_VAL_REG);
5957 writel_relaxed(0x9, MM_PLL3_N_VAL_REG);
Tianyi Gou621f8742011-09-01 21:45:01 -07005958
Tianyi Gou317aa862012-02-06 14:31:07 -08005959 writel_relaxed(0xC20000, MM_PLL3_CONFIG_REG);
Tianyi Gouc29c3242011-10-12 21:02:15 -07005960
5961 /* Check if PLL4 is active */
5962 is_pll_enabled = readl_relaxed(LCC_PLL0_STATUS_REG) & BIT(16);
5963 if (!is_pll_enabled) {
Tianyi Goudf71f2e2011-10-24 22:25:04 -07005964 /* Ref clk = 27MHz and program pll4 to 393.2160MHz */
5965 writel_relaxed(0xE, LCC_PLL0_L_VAL_REG);
5966 writel_relaxed(0x27A, LCC_PLL0_M_VAL_REG);
5967 writel_relaxed(0x465, LCC_PLL0_N_VAL_REG);
Tianyi Gouc29c3242011-10-12 21:02:15 -07005968
Tianyi Gou317aa862012-02-06 14:31:07 -08005969 writel_relaxed(0xC00000, LCC_PLL0_CONFIG_REG);
Tianyi Gouc29c3242011-10-12 21:02:15 -07005970
5971 set_fsm_mode(LCC_PLL0_MODE_REG);
5972 }
5973
5974 /* Enable PLL4 source on the LPASS Primary PLL Mux */
5975 writel_relaxed(0x1, LCC_PRI_PLL_CLK_CTL_REG);
Tianyi Gou05e01102012-02-08 22:15:49 -08005976
5977 /* Program prng_clk to 64MHz if it isn't configured */
5978 if (!readl_relaxed(PRNG_CLK_NS_REG))
5979 writel_relaxed(0x2B, PRNG_CLK_NS_REG);
Tianyi Gou41515e22011-09-01 19:37:43 -07005980 }
Tianyi Gou65c536a2012-03-20 23:20:29 -07005981
5982 /*
5983 * Program PLL15 to 900MHz with ref clk = 27MHz and
5984 * only enable PLL main output.
5985 */
5986 if (cpu_is_msm8930()) {
5987 writel_relaxed(0x30021, MM_PLL3_L_VAL_REG);
5988 writel_relaxed(0x1, MM_PLL3_M_VAL_REG);
5989 writel_relaxed(0x3, MM_PLL3_N_VAL_REG);
5990
5991 writel_relaxed(0xC20000, MM_PLL3_CONFIG_REG);
5992 writel_relaxed(0, MM_PLL3_TEST_CTL_REG);
5993 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005994}
5995
Matt Wagantallb64888f2012-04-02 21:35:07 -07005996static void __init msm8960_clock_pre_init(void)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005997{
Saravana Kannan298ec392012-02-08 19:21:47 -08005998 if (cpu_is_apq8064()) {
5999 vdd_sr2_pll.set_vdd = set_vdd_sr2_pll_8064;
Tianyi Goue1faaf22012-01-24 16:07:19 -08006000 } else if (cpu_is_msm8930() || cpu_is_msm8627()) {
Saravana Kannan298ec392012-02-08 19:21:47 -08006001 vdd_dig.set_vdd = set_vdd_dig_8930;
6002 vdd_sr2_pll.set_vdd = set_vdd_sr2_pll_8930;
Tianyi Goue1faaf22012-01-24 16:07:19 -08006003 }
Tianyi Goubf3d0b12012-01-23 14:37:28 -08006004
Tianyi Gou41515e22011-09-01 19:37:43 -07006005 /*
Matt Wagantalle18bbc82011-10-06 10:07:28 -07006006 * Change the freq tables for and voltage requirements for
6007 * clocks which differ between 8960 and 8064.
Tianyi Gou41515e22011-09-01 19:37:43 -07006008 */
6009 if (cpu_is_apq8064()) {
6010 gfx3d_clk.freq_tbl = clk_tbl_gfx3d_8064;
Matt Wagantalle18bbc82011-10-06 10:07:28 -07006011
6012 memcpy(gfx3d_clk.c.fmax, fmax_gfx3d_8064,
6013 sizeof(gfx3d_clk.c.fmax));
6014 memcpy(ijpeg_clk.c.fmax, fmax_ijpeg_8064,
6015 sizeof(ijpeg_clk.c.fmax));
6016 memcpy(mdp_clk.c.fmax, fmax_mdp_8064,
6017 sizeof(ijpeg_clk.c.fmax));
6018 memcpy(tv_src_clk.c.fmax, fmax_tv_src_8064,
6019 sizeof(tv_src_clk.c.fmax));
6020 memcpy(vfe_clk.c.fmax, fmax_vfe_8064,
6021 sizeof(vfe_clk.c.fmax));
6022
Tianyi Goue3d4f542012-03-15 17:06:45 -07006023 gmem_axi_clk.c.depends = &gfx3d_axi_clk_8064.c;
6024 }
6025
6026 /*
6027 * Change the freq tables and voltage requirements for
6028 * clocks which differ between 8960 and 8930.
6029 */
6030 if (cpu_is_msm8930()) {
6031 gfx3d_clk.freq_tbl = clk_tbl_gfx3d_8930;
6032
6033 memcpy(gfx3d_clk.c.fmax, fmax_gfx3d_8930,
6034 sizeof(gfx3d_clk.c.fmax));
6035
6036 pll15_clk.c.rate = 900000000;
6037 gmem_axi_clk.c.depends = &gfx3d_axi_clk_8930.c;
Tianyi Gou41515e22011-09-01 19:37:43 -07006038 }
Stephen Boyd94625ef2011-07-12 17:06:01 -07006039
Matt Wagantalle18bbc82011-10-06 10:07:28 -07006040 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006041
Vikram Mulukutla681d8682012-03-09 23:56:20 -08006042 clk_ops_local_pll.enable = sr_pll_clk_enable;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006043
6044 /* Initialize clock registers. */
6045 reg_init();
Matt Wagantallb64888f2012-04-02 21:35:07 -07006046}
6047
6048static void __init msm8960_clock_post_init(void)
6049{
6050 /* Keep PXO on whenever APPS cpu is active */
6051 clk_prepare_enable(&pxo_a_clk.c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006052
Matt Wagantalle655cd72012-04-09 10:15:03 -07006053 /* Reset 3D core while clocked to ensure it resets completely. */
6054 clk_set_rate(&gfx3d_clk.c, 27000000);
6055 clk_prepare_enable(&gfx3d_clk.c);
6056 clk_reset(&gfx3d_clk.c, CLK_RESET_ASSERT);
6057 udelay(5);
6058 clk_reset(&gfx3d_clk.c, CLK_RESET_DEASSERT);
6059 clk_disable_unprepare(&gfx3d_clk.c);
6060
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006061 /* Initialize rates for clocks that only support one. */
6062 clk_set_rate(&pdm_clk.c, 27000000);
6063 clk_set_rate(&prng_clk.c, 64000000);
6064 clk_set_rate(&mdp_vsync_clk.c, 27000000);
6065 clk_set_rate(&tsif_ref_clk.c, 105000);
6066 clk_set_rate(&tssc_clk.c, 27000000);
6067 clk_set_rate(&usb_hs1_xcvr_clk.c, 60000000);
Tianyi Gou41515e22011-09-01 19:37:43 -07006068 if (cpu_is_apq8064()) {
6069 clk_set_rate(&usb_hs3_xcvr_clk.c, 60000000);
6070 clk_set_rate(&usb_hs4_xcvr_clk.c, 60000000);
6071 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006072 clk_set_rate(&usb_fs1_src_clk.c, 60000000);
Stepan Moskovchenko2429f152011-10-25 14:42:35 -07006073 if (cpu_is_msm8960() || cpu_is_msm8930())
Tianyi Gou41515e22011-09-01 19:37:43 -07006074 clk_set_rate(&usb_fs2_src_clk.c, 60000000);
Stephen Boyd94625ef2011-07-12 17:06:01 -07006075 clk_set_rate(&usb_hsic_xcvr_fs_clk.c, 60000000);
6076 clk_set_rate(&usb_hsic_hsic_src_clk.c, 480000000);
6077 clk_set_rate(&usb_hsic_hsio_cal_clk.c, 9000000);
Lena Salman127823f2012-02-14 17:13:53 +02006078 clk_set_rate(&usb_hsic_system_clk.c, 60000000);
Stephen Boyd092fd182011-10-21 15:56:30 -07006079 /*
6080 * Set the CSI rates to a safe default to avoid warnings when
6081 * switching csi pix and rdi clocks.
6082 */
6083 clk_set_rate(&csi0_src_clk.c, 27000000);
6084 clk_set_rate(&csi1_src_clk.c, 27000000);
6085 clk_set_rate(&csi2_src_clk.c, 27000000);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006086
6087 /*
Stephen Boyd60496bb2011-10-17 13:51:37 -07006088 * The halt status bits for these clocks may be incorrect at boot.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006089 * Toggle these clocks on and off to refresh them.
6090 */
Matt Wagantall0625ea02011-07-13 18:51:56 -07006091 rcg_clk_enable(&pdm_clk.c);
6092 rcg_clk_disable(&pdm_clk.c);
6093 rcg_clk_enable(&tssc_clk.c);
6094 rcg_clk_disable(&tssc_clk.c);
Stephen Boyde334aeb2012-01-24 12:17:29 -08006095 clk_prepare_enable(&usb_hsic_hsic_clk.c);
6096 clk_disable_unprepare(&usb_hsic_hsic_clk.c);
Stephen Boydd7a143a2012-02-16 17:59:26 -08006097
6098 /*
6099 * Keep sfab floor @ 54MHz so that Krait AHB is at least 27MHz at all
6100 * times when Apps CPU is active. This ensures the timer's requirement
6101 * of Krait AHB running 4 times as fast as the timer itself.
6102 */
6103 clk_set_rate(&sfab_tmr_a_clk.c, 54000000);
Stephen Boyde334aeb2012-01-24 12:17:29 -08006104 clk_prepare_enable(&sfab_tmr_a_clk.c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006105}
6106
Stephen Boydbb600ae2011-08-02 20:11:40 -07006107static int __init msm8960_clock_late_init(void)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006108{
Stephen Boyda3787f32011-09-16 18:55:13 -07006109 int rc;
6110 struct clk *mmfpb_a_clk = clk_get_sys("clock-8960", "mmfpb_a_clk");
Stephen Boyd85436132011-09-16 18:55:13 -07006111 struct clk *cfpb_a_clk = clk_get_sys("clock-8960", "cfpb_a_clk");
Stephen Boyda3787f32011-09-16 18:55:13 -07006112
6113 /* Vote for MMFPB to be at least 76.8MHz when an Apps CPU is active. */
6114 if (WARN(IS_ERR(mmfpb_a_clk), "mmfpb_a_clk not found (%ld)\n",
6115 PTR_ERR(mmfpb_a_clk)))
6116 return PTR_ERR(mmfpb_a_clk);
Matt Wagantallde555f562011-11-08 14:18:07 -08006117 rc = clk_set_rate(mmfpb_a_clk, 76800000);
Stephen Boyda3787f32011-09-16 18:55:13 -07006118 if (WARN(rc, "mmfpb_a_clk rate was not set (%d)\n", rc))
6119 return rc;
Stephen Boyde334aeb2012-01-24 12:17:29 -08006120 rc = clk_prepare_enable(mmfpb_a_clk);
Stephen Boyda3787f32011-09-16 18:55:13 -07006121 if (WARN(rc, "mmfpb_a_clk not enabled (%d)\n", rc))
6122 return rc;
6123
Stephen Boyd85436132011-09-16 18:55:13 -07006124 /* Vote for CFPB to be at least 64MHz when an Apps CPU is active. */
6125 if (WARN(IS_ERR(cfpb_a_clk), "cfpb_a_clk not found (%ld)\n",
6126 PTR_ERR(cfpb_a_clk)))
6127 return PTR_ERR(cfpb_a_clk);
Matt Wagantallde555f562011-11-08 14:18:07 -08006128 rc = clk_set_rate(cfpb_a_clk, 64000000);
Stephen Boyd85436132011-09-16 18:55:13 -07006129 if (WARN(rc, "cfpb_a_clk rate was not set (%d)\n", rc))
6130 return rc;
Stephen Boyde334aeb2012-01-24 12:17:29 -08006131 rc = clk_prepare_enable(cfpb_a_clk);
Stephen Boyd85436132011-09-16 18:55:13 -07006132 if (WARN(rc, "cfpb_a_clk not enabled (%d)\n", rc))
6133 return rc;
Matt Wagantalle18bbc82011-10-06 10:07:28 -07006134
6135 return unvote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006136}
Stephen Boydbb600ae2011-08-02 20:11:40 -07006137
6138struct clock_init_data msm8960_clock_init_data __initdata = {
6139 .table = msm_clocks_8960,
6140 .size = ARRAY_SIZE(msm_clocks_8960),
Matt Wagantallb64888f2012-04-02 21:35:07 -07006141 .pre_init = msm8960_clock_pre_init,
6142 .post_init = msm8960_clock_post_init,
Stephen Boydbb600ae2011-08-02 20:11:40 -07006143 .late_init = msm8960_clock_late_init,
6144};
Tianyi Gou41515e22011-09-01 19:37:43 -07006145
6146struct clock_init_data apq8064_clock_init_data __initdata = {
6147 .table = msm_clocks_8064,
6148 .size = ARRAY_SIZE(msm_clocks_8064),
Matt Wagantallb64888f2012-04-02 21:35:07 -07006149 .pre_init = msm8960_clock_pre_init,
6150 .post_init = msm8960_clock_post_init,
Tianyi Gou41515e22011-09-01 19:37:43 -07006151 .late_init = msm8960_clock_late_init,
6152};
Tianyi Goue3d4f542012-03-15 17:06:45 -07006153
6154struct clock_init_data msm8930_clock_init_data __initdata = {
6155 .table = msm_clocks_8930,
6156 .size = ARRAY_SIZE(msm_clocks_8930),
Matt Wagantallb64888f2012-04-02 21:35:07 -07006157 .pre_init = msm8960_clock_pre_init,
6158 .post_init = msm8960_clock_post_init,
Tianyi Goue3d4f542012-03-15 17:06:45 -07006159 .late_init = msm8960_clock_late_init,
6160};