blob: 67179d876862c7dca1786081570cdd9dfbd02da8 [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001/* Copyright (c) 2011, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
18#include <linux/gpio.h>
19#include <asm/clkdev.h>
20#include <linux/msm_kgsl.h>
21#include <linux/android_pmem.h>
22#include <mach/irqs-8960.h>
Mayank Rana9f51f582011-08-04 18:35:59 +053023#include <mach/dma.h>
24#include <linux/dma-mapping.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070025#include <mach/board.h>
26#include <mach/msm_iomap.h>
27#include <mach/msm_hsusb.h>
28#include <mach/msm_sps.h>
29#include <mach/rpm.h>
30#include <mach/msm_bus_board.h>
31#include <mach/msm_memtypes.h>
32#include "clock.h"
33#include "devices.h"
34#include "devices-msm8x60.h"
35#include "footswitch.h"
36
37#ifdef CONFIG_MSM_MPM
38#include "mpm.h"
39#endif
40#ifdef CONFIG_MSM_DSPS
41#include <mach/msm_dsps.h>
42#endif
43
44
45/* Address of GSBI blocks */
46#define MSM_GSBI1_PHYS 0x16000000
47#define MSM_GSBI2_PHYS 0x16100000
48#define MSM_GSBI3_PHYS 0x16200000
49#define MSM_GSBI4_PHYS 0x16300000
50#define MSM_GSBI5_PHYS 0x16400000
51#define MSM_GSBI6_PHYS 0x16500000
52#define MSM_GSBI7_PHYS 0x16600000
53#define MSM_GSBI8_PHYS 0x1A000000
54#define MSM_GSBI9_PHYS 0x1A100000
55#define MSM_GSBI10_PHYS 0x1A200000
56#define MSM_GSBI11_PHYS 0x12440000
57#define MSM_GSBI12_PHYS 0x12480000
58
59#define MSM_UART2DM_PHYS (MSM_GSBI2_PHYS + 0x40000)
60#define MSM_UART5DM_PHYS (MSM_GSBI5_PHYS + 0x40000)
Mayank Rana9f51f582011-08-04 18:35:59 +053061#define MSM_UART6DM_PHYS (MSM_GSBI6_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070062
63/* GSBI QUP devices */
64#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x80000)
65#define MSM_GSBI2_QUP_PHYS (MSM_GSBI2_PHYS + 0x80000)
66#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
67#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
68#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
69#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
70#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
71#define MSM_GSBI8_QUP_PHYS (MSM_GSBI8_PHYS + 0x80000)
72#define MSM_GSBI9_QUP_PHYS (MSM_GSBI9_PHYS + 0x80000)
73#define MSM_GSBI10_QUP_PHYS (MSM_GSBI10_PHYS + 0x80000)
74#define MSM_GSBI11_QUP_PHYS (MSM_GSBI11_PHYS + 0x20000)
75#define MSM_GSBI12_QUP_PHYS (MSM_GSBI12_PHYS + 0x20000)
76#define MSM_QUP_SIZE SZ_4K
77
78#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
79#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
80#define MSM_PMIC_SSBI_SIZE SZ_4K
81
82static struct resource resources_otg[] = {
83 {
84 .start = MSM8960_HSUSB_PHYS,
85 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE,
86 .flags = IORESOURCE_MEM,
87 },
88 {
89 .start = USB1_HS_IRQ,
90 .end = USB1_HS_IRQ,
91 .flags = IORESOURCE_IRQ,
92 },
93};
94
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -070095struct platform_device msm8960_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070096 .name = "msm_otg",
97 .id = -1,
98 .num_resources = ARRAY_SIZE(resources_otg),
99 .resource = resources_otg,
100 .dev = {
101 .coherent_dma_mask = 0xffffffff,
102 },
103};
104
105static struct resource resources_hsusb[] = {
106 {
107 .start = MSM8960_HSUSB_PHYS,
108 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE,
109 .flags = IORESOURCE_MEM,
110 },
111 {
112 .start = USB1_HS_IRQ,
113 .end = USB1_HS_IRQ,
114 .flags = IORESOURCE_IRQ,
115 },
116};
117
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700118struct platform_device msm8960_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700119 .name = "msm_hsusb",
120 .id = -1,
121 .num_resources = ARRAY_SIZE(resources_hsusb),
122 .resource = resources_hsusb,
123 .dev = {
124 .coherent_dma_mask = 0xffffffff,
125 },
126};
127
128static struct resource resources_hsusb_host[] = {
129 {
130 .start = MSM8960_HSUSB_PHYS,
131 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE - 1,
132 .flags = IORESOURCE_MEM,
133 },
134 {
135 .start = USB1_HS_IRQ,
136 .end = USB1_HS_IRQ,
137 .flags = IORESOURCE_IRQ,
138 },
139};
140
141static u64 dma_mask = 0xffffffffULL;
142struct platform_device msm_device_hsusb_host = {
143 .name = "msm_hsusb_host",
144 .id = -1,
145 .num_resources = ARRAY_SIZE(resources_hsusb_host),
146 .resource = resources_hsusb_host,
147 .dev = {
148 .dma_mask = &dma_mask,
149 .coherent_dma_mask = 0xffffffff,
150 },
151};
152
153static struct resource resources_uart_gsbi2[] = {
154 {
155 .start = MSM8960_GSBI2_UARTDM_IRQ,
156 .end = MSM8960_GSBI2_UARTDM_IRQ,
157 .flags = IORESOURCE_IRQ,
158 },
159 {
160 .start = MSM_UART2DM_PHYS,
161 .end = MSM_UART2DM_PHYS + PAGE_SIZE - 1,
162 .name = "uartdm_resource",
163 .flags = IORESOURCE_MEM,
164 },
165 {
166 .start = MSM_GSBI2_PHYS,
167 .end = MSM_GSBI2_PHYS + PAGE_SIZE - 1,
168 .name = "gsbi_resource",
169 .flags = IORESOURCE_MEM,
170 },
171};
172
173struct platform_device msm8960_device_uart_gsbi2 = {
174 .name = "msm_serial_hsl",
175 .id = 0,
176 .num_resources = ARRAY_SIZE(resources_uart_gsbi2),
177 .resource = resources_uart_gsbi2,
178};
Mayank Rana9f51f582011-08-04 18:35:59 +0530179/* GSBI 6 used into UARTDM Mode */
180static struct resource msm_uart_dm6_resources[] = {
181 {
182 .start = MSM_UART6DM_PHYS,
183 .end = MSM_UART6DM_PHYS + PAGE_SIZE - 1,
184 .name = "uartdm_resource",
185 .flags = IORESOURCE_MEM,
186 },
187 {
188 .start = GSBI6_UARTDM_IRQ,
189 .end = GSBI6_UARTDM_IRQ,
190 .flags = IORESOURCE_IRQ,
191 },
192 {
193 .start = MSM_GSBI6_PHYS,
194 .end = MSM_GSBI6_PHYS + 4 - 1,
195 .name = "gsbi_resource",
196 .flags = IORESOURCE_MEM,
197 },
198 {
199 .start = DMOV_HSUART_GSBI6_TX_CHAN,
200 .end = DMOV_HSUART_GSBI6_RX_CHAN,
201 .name = "uartdm_channels",
202 .flags = IORESOURCE_DMA,
203 },
204 {
205 .start = DMOV_HSUART_GSBI6_TX_CRCI,
206 .end = DMOV_HSUART_GSBI6_RX_CRCI,
207 .name = "uartdm_crci",
208 .flags = IORESOURCE_DMA,
209 },
210};
211static u64 msm_uart_dm6_dma_mask = DMA_BIT_MASK(32);
212struct platform_device msm_device_uart_dm6 = {
213 .name = "msm_serial_hs",
214 .id = 0,
215 .num_resources = ARRAY_SIZE(msm_uart_dm6_resources),
216 .resource = msm_uart_dm6_resources,
217 .dev = {
218 .dma_mask = &msm_uart_dm6_dma_mask,
219 .coherent_dma_mask = DMA_BIT_MASK(32),
220 },
221};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700222
223static struct resource resources_uart_gsbi5[] = {
224 {
225 .start = GSBI5_UARTDM_IRQ,
226 .end = GSBI5_UARTDM_IRQ,
227 .flags = IORESOURCE_IRQ,
228 },
229 {
230 .start = MSM_UART5DM_PHYS,
231 .end = MSM_UART5DM_PHYS + PAGE_SIZE - 1,
232 .name = "uartdm_resource",
233 .flags = IORESOURCE_MEM,
234 },
235 {
236 .start = MSM_GSBI5_PHYS,
237 .end = MSM_GSBI5_PHYS + PAGE_SIZE - 1,
238 .name = "gsbi_resource",
239 .flags = IORESOURCE_MEM,
240 },
241};
242
243struct platform_device msm8960_device_uart_gsbi5 = {
244 .name = "msm_serial_hsl",
245 .id = 0,
246 .num_resources = ARRAY_SIZE(resources_uart_gsbi5),
247 .resource = resources_uart_gsbi5,
248};
249/* MSM Video core device */
250#ifdef CONFIG_MSM_BUS_SCALING
251static struct msm_bus_vectors vidc_init_vectors[] = {
252 {
253 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
254 .dst = MSM_BUS_SLAVE_EBI_CH0,
255 .ab = 0,
256 .ib = 0,
257 },
258 {
259 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
260 .dst = MSM_BUS_SLAVE_EBI_CH0,
261 .ab = 0,
262 .ib = 0,
263 },
264 {
265 .src = MSM_BUS_MASTER_AMPSS_M0,
266 .dst = MSM_BUS_SLAVE_EBI_CH0,
267 .ab = 0,
268 .ib = 0,
269 },
270 {
271 .src = MSM_BUS_MASTER_AMPSS_M0,
272 .dst = MSM_BUS_SLAVE_EBI_CH0,
273 .ab = 0,
274 .ib = 0,
275 },
276};
277static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
278 {
279 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
280 .dst = MSM_BUS_SLAVE_EBI_CH0,
281 .ab = 54525952,
282 .ib = 436207616,
283 },
284 {
285 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
286 .dst = MSM_BUS_SLAVE_EBI_CH0,
287 .ab = 72351744,
288 .ib = 289406976,
289 },
290 {
291 .src = MSM_BUS_MASTER_AMPSS_M0,
292 .dst = MSM_BUS_SLAVE_EBI_CH0,
293 .ab = 500000,
294 .ib = 1000000,
295 },
296 {
297 .src = MSM_BUS_MASTER_AMPSS_M0,
298 .dst = MSM_BUS_SLAVE_EBI_CH0,
299 .ab = 500000,
300 .ib = 1000000,
301 },
302};
303static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
304 {
305 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
306 .dst = MSM_BUS_SLAVE_EBI_CH0,
307 .ab = 40894464,
308 .ib = 327155712,
309 },
310 {
311 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
312 .dst = MSM_BUS_SLAVE_EBI_CH0,
313 .ab = 48234496,
314 .ib = 192937984,
315 },
316 {
317 .src = MSM_BUS_MASTER_AMPSS_M0,
318 .dst = MSM_BUS_SLAVE_EBI_CH0,
319 .ab = 500000,
320 .ib = 2000000,
321 },
322 {
323 .src = MSM_BUS_MASTER_AMPSS_M0,
324 .dst = MSM_BUS_SLAVE_EBI_CH0,
325 .ab = 500000,
326 .ib = 2000000,
327 },
328};
329static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
330 {
331 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
332 .dst = MSM_BUS_SLAVE_EBI_CH0,
333 .ab = 163577856,
334 .ib = 1308622848,
335 },
336 {
337 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
338 .dst = MSM_BUS_SLAVE_EBI_CH0,
339 .ab = 219152384,
340 .ib = 876609536,
341 },
342 {
343 .src = MSM_BUS_MASTER_AMPSS_M0,
344 .dst = MSM_BUS_SLAVE_EBI_CH0,
345 .ab = 1750000,
346 .ib = 3500000,
347 },
348 {
349 .src = MSM_BUS_MASTER_AMPSS_M0,
350 .dst = MSM_BUS_SLAVE_EBI_CH0,
351 .ab = 1750000,
352 .ib = 3500000,
353 },
354};
355static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
356 {
357 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
358 .dst = MSM_BUS_SLAVE_EBI_CH0,
359 .ab = 121634816,
360 .ib = 973078528,
361 },
362 {
363 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
364 .dst = MSM_BUS_SLAVE_EBI_CH0,
365 .ab = 155189248,
366 .ib = 620756992,
367 },
368 {
369 .src = MSM_BUS_MASTER_AMPSS_M0,
370 .dst = MSM_BUS_SLAVE_EBI_CH0,
371 .ab = 1750000,
372 .ib = 7000000,
373 },
374 {
375 .src = MSM_BUS_MASTER_AMPSS_M0,
376 .dst = MSM_BUS_SLAVE_EBI_CH0,
377 .ab = 1750000,
378 .ib = 7000000,
379 },
380};
381static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
382 {
383 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
384 .dst = MSM_BUS_SLAVE_EBI_CH0,
385 .ab = 372244480,
386 .ib = 1861222400,
387 },
388 {
389 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
390 .dst = MSM_BUS_SLAVE_EBI_CH0,
391 .ab = 501219328,
392 .ib = 2004877312,
393 },
394 {
395 .src = MSM_BUS_MASTER_AMPSS_M0,
396 .dst = MSM_BUS_SLAVE_EBI_CH0,
397 .ab = 2500000,
398 .ib = 5000000,
399 },
400 {
401 .src = MSM_BUS_MASTER_AMPSS_M0,
402 .dst = MSM_BUS_SLAVE_EBI_CH0,
403 .ab = 2500000,
404 .ib = 5000000,
405 },
406};
407static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
408 {
409 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
410 .dst = MSM_BUS_SLAVE_EBI_CH0,
411 .ab = 222298112,
412 .ib = 1778384896,
413 },
414 {
415 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
416 .dst = MSM_BUS_SLAVE_EBI_CH0,
417 .ab = 330301440,
418 .ib = 1321205760,
419 },
420 {
421 .src = MSM_BUS_MASTER_AMPSS_M0,
422 .dst = MSM_BUS_SLAVE_EBI_CH0,
423 .ab = 2500000,
424 .ib = 700000000,
425 },
426 {
427 .src = MSM_BUS_MASTER_AMPSS_M0,
428 .dst = MSM_BUS_SLAVE_EBI_CH0,
429 .ab = 2500000,
430 .ib = 10000000,
431 },
432};
433
434static struct msm_bus_paths vidc_bus_client_config[] = {
435 {
436 ARRAY_SIZE(vidc_init_vectors),
437 vidc_init_vectors,
438 },
439 {
440 ARRAY_SIZE(vidc_venc_vga_vectors),
441 vidc_venc_vga_vectors,
442 },
443 {
444 ARRAY_SIZE(vidc_vdec_vga_vectors),
445 vidc_vdec_vga_vectors,
446 },
447 {
448 ARRAY_SIZE(vidc_venc_720p_vectors),
449 vidc_venc_720p_vectors,
450 },
451 {
452 ARRAY_SIZE(vidc_vdec_720p_vectors),
453 vidc_vdec_720p_vectors,
454 },
455 {
456 ARRAY_SIZE(vidc_venc_1080p_vectors),
457 vidc_venc_1080p_vectors,
458 },
459 {
460 ARRAY_SIZE(vidc_vdec_1080p_vectors),
461 vidc_vdec_1080p_vectors,
462 },
463};
464
465static struct msm_bus_scale_pdata vidc_bus_client_data = {
466 vidc_bus_client_config,
467 ARRAY_SIZE(vidc_bus_client_config),
468 .name = "vidc",
469};
470#endif
471
Mona Hossain9c430e32011-07-27 11:04:47 -0700472#ifdef CONFIG_HW_RANDOM_MSM
473/* PRNG device */
474#define MSM_PRNG_PHYS 0x1A500000
475static struct resource rng_resources = {
476 .flags = IORESOURCE_MEM,
477 .start = MSM_PRNG_PHYS,
478 .end = MSM_PRNG_PHYS + SZ_512 - 1,
479};
480
481struct platform_device msm_device_rng = {
482 .name = "msm_rng",
483 .id = 0,
484 .num_resources = 1,
485 .resource = &rng_resources,
486};
487#endif
488
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700489#define MSM_VIDC_BASE_PHYS 0x04400000
490#define MSM_VIDC_BASE_SIZE 0x00100000
491
492static struct resource msm_device_vidc_resources[] = {
493 {
494 .start = MSM_VIDC_BASE_PHYS,
495 .end = MSM_VIDC_BASE_PHYS + MSM_VIDC_BASE_SIZE - 1,
496 .flags = IORESOURCE_MEM,
497 },
498 {
499 .start = VCODEC_IRQ,
500 .end = VCODEC_IRQ,
501 .flags = IORESOURCE_IRQ,
502 },
503};
504
505struct msm_vidc_platform_data vidc_platform_data = {
506#ifdef CONFIG_MSM_BUS_SCALING
507 .vidc_bus_client_pdata = &vidc_bus_client_data,
508#endif
509 .memtype = MEMTYPE_EBI1
510};
511
512struct platform_device msm_device_vidc = {
513 .name = "msm_vidc",
514 .id = 0,
515 .num_resources = ARRAY_SIZE(msm_device_vidc_resources),
516 .resource = msm_device_vidc_resources,
517 .dev = {
518 .platform_data = &vidc_platform_data,
519 },
520};
521
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700522#define MSM_SDC1_BASE 0x12400000
523#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
524#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
525#define MSM_SDC2_BASE 0x12140000
526#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
527#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
528#define MSM_SDC2_BASE 0x12140000
529#define MSM_SDC3_BASE 0x12180000
530#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
531#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
532#define MSM_SDC4_BASE 0x121C0000
533#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
534#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
535#define MSM_SDC5_BASE 0x12200000
536#define MSM_SDC5_DML_BASE (MSM_SDC5_BASE + 0x800)
537#define MSM_SDC5_BAM_BASE (MSM_SDC5_BASE + 0x2000)
538
539static struct resource resources_sdc1[] = {
540 {
541 .name = "core_mem",
542 .flags = IORESOURCE_MEM,
543 .start = MSM_SDC1_BASE,
544 .end = MSM_SDC1_DML_BASE - 1,
545 },
546 {
547 .name = "core_irq",
548 .flags = IORESOURCE_IRQ,
549 .start = SDC1_IRQ_0,
550 .end = SDC1_IRQ_0
551 },
552#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
553 {
554 .name = "sdcc_dml_addr",
555 .start = MSM_SDC1_DML_BASE,
556 .end = MSM_SDC1_BAM_BASE - 1,
557 .flags = IORESOURCE_MEM,
558 },
559 {
560 .name = "sdcc_bam_addr",
561 .start = MSM_SDC1_BAM_BASE,
562 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
563 .flags = IORESOURCE_MEM,
564 },
565 {
566 .name = "sdcc_bam_irq",
567 .start = SDC1_BAM_IRQ,
568 .end = SDC1_BAM_IRQ,
569 .flags = IORESOURCE_IRQ,
570 },
571#endif
572};
573
574static struct resource resources_sdc2[] = {
575 {
576 .name = "core_mem",
577 .flags = IORESOURCE_MEM,
578 .start = MSM_SDC2_BASE,
579 .end = MSM_SDC2_DML_BASE - 1,
580 },
581 {
582 .name = "core_irq",
583 .flags = IORESOURCE_IRQ,
584 .start = SDC2_IRQ_0,
585 .end = SDC2_IRQ_0
586 },
587#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
588 {
589 .name = "sdcc_dml_addr",
590 .start = MSM_SDC2_DML_BASE,
591 .end = MSM_SDC2_BAM_BASE - 1,
592 .flags = IORESOURCE_MEM,
593 },
594 {
595 .name = "sdcc_bam_addr",
596 .start = MSM_SDC2_BAM_BASE,
597 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
598 .flags = IORESOURCE_MEM,
599 },
600 {
601 .name = "sdcc_bam_irq",
602 .start = SDC2_BAM_IRQ,
603 .end = SDC2_BAM_IRQ,
604 .flags = IORESOURCE_IRQ,
605 },
606#endif
607};
608
609static struct resource resources_sdc3[] = {
610 {
611 .name = "core_mem",
612 .flags = IORESOURCE_MEM,
613 .start = MSM_SDC3_BASE,
614 .end = MSM_SDC3_DML_BASE - 1,
615 },
616 {
617 .name = "core_irq",
618 .flags = IORESOURCE_IRQ,
619 .start = SDC3_IRQ_0,
620 .end = SDC3_IRQ_0
621 },
622#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
623 {
624 .name = "sdcc_dml_addr",
625 .start = MSM_SDC3_DML_BASE,
626 .end = MSM_SDC3_BAM_BASE - 1,
627 .flags = IORESOURCE_MEM,
628 },
629 {
630 .name = "sdcc_bam_addr",
631 .start = MSM_SDC3_BAM_BASE,
632 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
633 .flags = IORESOURCE_MEM,
634 },
635 {
636 .name = "sdcc_bam_irq",
637 .start = SDC3_BAM_IRQ,
638 .end = SDC3_BAM_IRQ,
639 .flags = IORESOURCE_IRQ,
640 },
641#endif
642};
643
644static struct resource resources_sdc4[] = {
645 {
646 .name = "core_mem",
647 .flags = IORESOURCE_MEM,
648 .start = MSM_SDC4_BASE,
649 .end = MSM_SDC4_DML_BASE - 1,
650 },
651 {
652 .name = "core_irq",
653 .flags = IORESOURCE_IRQ,
654 .start = SDC4_IRQ_0,
655 .end = SDC4_IRQ_0
656 },
657#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
658 {
659 .name = "sdcc_dml_addr",
660 .start = MSM_SDC4_DML_BASE,
661 .end = MSM_SDC4_BAM_BASE - 1,
662 .flags = IORESOURCE_MEM,
663 },
664 {
665 .name = "sdcc_bam_addr",
666 .start = MSM_SDC4_BAM_BASE,
667 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
668 .flags = IORESOURCE_MEM,
669 },
670 {
671 .name = "sdcc_bam_irq",
672 .start = SDC4_BAM_IRQ,
673 .end = SDC4_BAM_IRQ,
674 .flags = IORESOURCE_IRQ,
675 },
676#endif
677};
678
679static struct resource resources_sdc5[] = {
680 {
681 .name = "core_mem",
682 .flags = IORESOURCE_MEM,
683 .start = MSM_SDC5_BASE,
684 .end = MSM_SDC5_DML_BASE - 1,
685 },
686 {
687 .name = "core_irq",
688 .flags = IORESOURCE_IRQ,
689 .start = SDC5_IRQ_0,
690 .end = SDC5_IRQ_0
691 },
692#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
693 {
694 .name = "sdcc_dml_addr",
695 .start = MSM_SDC5_DML_BASE,
696 .end = MSM_SDC5_BAM_BASE - 1,
697 .flags = IORESOURCE_MEM,
698 },
699 {
700 .name = "sdcc_bam_addr",
701 .start = MSM_SDC5_BAM_BASE,
702 .end = MSM_SDC5_BAM_BASE + (2 * SZ_4K) - 1,
703 .flags = IORESOURCE_MEM,
704 },
705 {
706 .name = "sdcc_bam_irq",
707 .start = SDC5_BAM_IRQ,
708 .end = SDC5_BAM_IRQ,
709 .flags = IORESOURCE_IRQ,
710 },
711#endif
712};
713
714struct platform_device msm_device_sdc1 = {
715 .name = "msm_sdcc",
716 .id = 1,
717 .num_resources = ARRAY_SIZE(resources_sdc1),
718 .resource = resources_sdc1,
719 .dev = {
720 .coherent_dma_mask = 0xffffffff,
721 },
722};
723
724struct platform_device msm_device_sdc2 = {
725 .name = "msm_sdcc",
726 .id = 2,
727 .num_resources = ARRAY_SIZE(resources_sdc2),
728 .resource = resources_sdc2,
729 .dev = {
730 .coherent_dma_mask = 0xffffffff,
731 },
732};
733
734struct platform_device msm_device_sdc3 = {
735 .name = "msm_sdcc",
736 .id = 3,
737 .num_resources = ARRAY_SIZE(resources_sdc3),
738 .resource = resources_sdc3,
739 .dev = {
740 .coherent_dma_mask = 0xffffffff,
741 },
742};
743
744struct platform_device msm_device_sdc4 = {
745 .name = "msm_sdcc",
746 .id = 4,
747 .num_resources = ARRAY_SIZE(resources_sdc4),
748 .resource = resources_sdc4,
749 .dev = {
750 .coherent_dma_mask = 0xffffffff,
751 },
752};
753
754struct platform_device msm_device_sdc5 = {
755 .name = "msm_sdcc",
756 .id = 5,
757 .num_resources = ARRAY_SIZE(resources_sdc5),
758 .resource = resources_sdc5,
759 .dev = {
760 .coherent_dma_mask = 0xffffffff,
761 },
762};
763
764struct platform_device msm_device_smd = {
765 .name = "msm_smd",
766 .id = -1,
767};
768
769struct platform_device msm_device_bam_dmux = {
770 .name = "BAM_RMNT",
771 .id = -1,
772};
773
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -0700774static struct resource msm_dmov_resource[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700775 {
776 .start = ADM_0_SCSS_1_IRQ,
777 .end = (resource_size_t)MSM_DMOV_BASE,
778 .flags = IORESOURCE_IRQ,
779 },
780};
781
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -0700782struct platform_device msm8960_device_dmov = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700783 .name = "msm_dmov",
784 .id = -1,
785 .resource = msm_dmov_resource,
786 .num_resources = ARRAY_SIZE(msm_dmov_resource),
787};
788
789static struct platform_device *msm_sdcc_devices[] __initdata = {
790 &msm_device_sdc1,
791 &msm_device_sdc2,
792 &msm_device_sdc3,
793 &msm_device_sdc4,
794 &msm_device_sdc5,
795};
796
797int __init msm_add_sdcc(unsigned int controller, struct mmc_platform_data *plat)
798{
799 struct platform_device *pdev;
800
801 if (controller < 1 || controller > 5)
802 return -EINVAL;
803
804 pdev = msm_sdcc_devices[controller-1];
805 pdev->dev.platform_data = plat;
806 return platform_device_register(pdev);
807}
808
809static struct resource resources_qup_i2c_gsbi4[] = {
810 {
811 .name = "gsbi_qup_i2c_addr",
812 .start = MSM_GSBI4_PHYS,
813 .end = MSM_GSBI4_PHYS + MSM_QUP_SIZE - 1,
814 .flags = IORESOURCE_MEM,
815 },
816 {
817 .name = "qup_phys_addr",
818 .start = MSM_GSBI4_QUP_PHYS,
819 .end = MSM_GSBI4_QUP_PHYS + 4 - 1,
820 .flags = IORESOURCE_MEM,
821 },
822 {
823 .name = "qup_err_intr",
824 .start = GSBI4_QUP_IRQ,
825 .end = GSBI4_QUP_IRQ,
826 .flags = IORESOURCE_IRQ,
827 },
828};
829
830struct platform_device msm8960_device_qup_i2c_gsbi4 = {
831 .name = "qup_i2c",
832 .id = 4,
833 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
834 .resource = resources_qup_i2c_gsbi4,
835};
836
837static struct resource resources_qup_i2c_gsbi3[] = {
838 {
839 .name = "gsbi_qup_i2c_addr",
840 .start = MSM_GSBI3_PHYS,
841 .end = MSM_GSBI3_PHYS + MSM_QUP_SIZE - 1,
842 .flags = IORESOURCE_MEM,
843 },
844 {
845 .name = "qup_phys_addr",
846 .start = MSM_GSBI3_QUP_PHYS,
847 .end = MSM_GSBI3_QUP_PHYS + 4 - 1,
848 .flags = IORESOURCE_MEM,
849 },
850 {
851 .name = "qup_err_intr",
852 .start = GSBI3_QUP_IRQ,
853 .end = GSBI3_QUP_IRQ,
854 .flags = IORESOURCE_IRQ,
855 },
856};
857
858struct platform_device msm8960_device_qup_i2c_gsbi3 = {
859 .name = "qup_i2c",
860 .id = 3,
861 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
862 .resource = resources_qup_i2c_gsbi3,
863};
864
865static struct resource resources_qup_i2c_gsbi10[] = {
866 {
867 .name = "gsbi_qup_i2c_addr",
868 .start = MSM_GSBI10_PHYS,
869 .end = MSM_GSBI10_PHYS + MSM_QUP_SIZE - 1,
870 .flags = IORESOURCE_MEM,
871 },
872 {
873 .name = "qup_phys_addr",
874 .start = MSM_GSBI10_QUP_PHYS,
875 .end = MSM_GSBI10_QUP_PHYS + 4 - 1,
876 .flags = IORESOURCE_MEM,
877 },
878 {
879 .name = "qup_err_intr",
880 .start = GSBI10_QUP_IRQ,
881 .end = GSBI10_QUP_IRQ,
882 .flags = IORESOURCE_IRQ,
883 },
884};
885
886struct platform_device msm8960_device_qup_i2c_gsbi10 = {
887 .name = "qup_i2c",
888 .id = 10,
889 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi10),
890 .resource = resources_qup_i2c_gsbi10,
891};
892
893static struct resource resources_qup_i2c_gsbi12[] = {
894 {
895 .name = "gsbi_qup_i2c_addr",
896 .start = MSM_GSBI12_PHYS,
897 .end = MSM_GSBI12_PHYS + MSM_QUP_SIZE - 1,
898 .flags = IORESOURCE_MEM,
899 },
900 {
901 .name = "qup_phys_addr",
902 .start = MSM_GSBI12_QUP_PHYS,
903 .end = MSM_GSBI12_QUP_PHYS + 4 - 1,
904 .flags = IORESOURCE_MEM,
905 },
906 {
907 .name = "qup_err_intr",
908 .start = GSBI12_QUP_IRQ,
909 .end = GSBI12_QUP_IRQ,
910 .flags = IORESOURCE_IRQ,
911 },
912};
913
914struct platform_device msm8960_device_qup_i2c_gsbi12 = {
915 .name = "qup_i2c",
916 .id = 12,
917 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi12),
918 .resource = resources_qup_i2c_gsbi12,
919};
920
921#ifdef CONFIG_MSM_CAMERA
922struct resource msm_camera_resources[] = {
923 {
924 .name = "vfe",
925 .start = 0x04500000,
926 .end = 0x04500000 + SZ_1M - 1,
927 .flags = IORESOURCE_MEM,
928 },
929 {
930 .name = "vfe",
931 .start = VFE_IRQ,
932 .end = VFE_IRQ,
933 .flags = IORESOURCE_IRQ,
934 },
935 {
936 .name = "vid_buf",
937 .flags = IORESOURCE_DMA,
938 },
939 {
940 .name = "ispif",
941 .start = 0x04800800,
942 .end = 0x04800800 + SZ_1K - 1,
943 .flags = IORESOURCE_MEM,
944 },
945 {
946 .name = "ispif",
947 .start = ISPIF_IRQ,
948 .end = ISPIF_IRQ,
949 .flags = IORESOURCE_IRQ,
950 },
951 {
952 .name = "csid0",
953 .start = 0x04800000,
954 .end = 0x04800000 + SZ_1K - 1,
955 .flags = IORESOURCE_MEM,
956 },
957 {
958 .name = "csid0",
959 .start = CSI_0_IRQ,
960 .end = CSI_0_IRQ,
961 .flags = IORESOURCE_IRQ,
962 },
963 {
964 .name = "csiphy0",
965 .start = 0x04800C00,
966 .end = 0x04800C00 + SZ_1K - 1,
967 .flags = IORESOURCE_MEM,
968 },
969 {
970 .name = "csiphy0",
971 .start = CSIPHY_4LN_IRQ,
972 .end = CSIPHY_4LN_IRQ,
973 .flags = IORESOURCE_IRQ,
974 },
975 {
976 .name = "csid1",
977 .start = 0x04800400,
978 .end = 0x04800400 + SZ_1K - 1,
979 .flags = IORESOURCE_MEM,
980 },
981 {
982 .name = "csid1",
983 .start = CSI_1_IRQ,
984 .end = CSI_1_IRQ,
985 .flags = IORESOURCE_IRQ,
986 },
987 {
988 .name = "csiphy1",
989 .start = 0x04801000,
990 .end = 0x04801000 + SZ_1K - 1,
991 .flags = IORESOURCE_MEM,
992 },
993 {
994 .name = "csiphy1",
995 .start = MSM8960_CSIPHY_2LN_IRQ,
996 .end = MSM8960_CSIPHY_2LN_IRQ,
997 .flags = IORESOURCE_IRQ,
998 },
999};
1000
1001int __init msm_get_cam_resources(struct msm_camera_sensor_info *s_info)
1002{
1003 s_info->resource = msm_camera_resources;
1004 s_info->num_resources = ARRAY_SIZE(msm_camera_resources);
1005 return 0;
1006}
1007#endif
1008
1009static struct resource resources_ssbi_pm8921[] = {
1010 {
1011 .start = MSM_PMIC1_SSBI_CMD_PHYS,
1012 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
1013 .flags = IORESOURCE_MEM,
1014 },
1015};
1016
1017struct platform_device msm8960_device_ssbi_pm8921 = {
1018 .name = "msm_ssbi",
1019 .id = 0,
1020 .resource = resources_ssbi_pm8921,
1021 .num_resources = ARRAY_SIZE(resources_ssbi_pm8921),
1022};
1023
1024static struct resource resources_qup_spi_gsbi1[] = {
1025 {
1026 .name = "spi_base",
1027 .start = MSM_GSBI1_QUP_PHYS,
1028 .end = MSM_GSBI1_QUP_PHYS + SZ_4K - 1,
1029 .flags = IORESOURCE_MEM,
1030 },
1031 {
1032 .name = "gsbi_base",
1033 .start = MSM_GSBI1_PHYS,
1034 .end = MSM_GSBI1_PHYS + 4 - 1,
1035 .flags = IORESOURCE_MEM,
1036 },
1037 {
1038 .name = "spi_irq_in",
1039 .start = MSM8960_GSBI1_QUP_IRQ,
1040 .end = MSM8960_GSBI1_QUP_IRQ,
1041 .flags = IORESOURCE_IRQ,
1042 },
Harini Jayaramanaac8e342011-08-09 19:25:23 -06001043 {
1044 .name = "spi_clk",
1045 .start = 9,
1046 .end = 9,
1047 .flags = IORESOURCE_IO,
1048 },
1049 {
1050 .name = "spi_cs",
1051 .start = 8,
1052 .end = 8,
1053 .flags = IORESOURCE_IO,
1054 },
1055 {
1056 .name = "spi_miso",
1057 .start = 7,
1058 .end = 7,
1059 .flags = IORESOURCE_IO,
1060 },
1061 {
1062 .name = "spi_mosi",
1063 .start = 6,
1064 .end = 6,
1065 .flags = IORESOURCE_IO,
1066 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001067};
1068
1069struct platform_device msm8960_device_qup_spi_gsbi1 = {
1070 .name = "spi_qsd",
1071 .id = 0,
1072 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi1),
1073 .resource = resources_qup_spi_gsbi1,
1074};
1075
1076struct platform_device msm_pcm = {
1077 .name = "msm-pcm-dsp",
1078 .id = -1,
1079};
1080
1081struct platform_device msm_pcm_routing = {
1082 .name = "msm-pcm-routing",
1083 .id = -1,
1084};
1085
1086struct platform_device msm_cpudai0 = {
1087 .name = "msm-dai-q6",
1088 .id = 0x4000,
1089};
1090
1091struct platform_device msm_cpudai1 = {
1092 .name = "msm-dai-q6",
1093 .id = 0x4001,
1094};
1095
1096struct platform_device msm_cpudai_hdmi_rx = {
1097 .name = "msm-dai-q6",
1098 .id = 8,
1099};
1100
1101struct platform_device msm_cpudai_bt_rx = {
1102 .name = "msm-dai-q6",
1103 .id = 0x3000,
1104};
1105
1106struct platform_device msm_cpudai_bt_tx = {
1107 .name = "msm-dai-q6",
1108 .id = 0x3001,
1109};
1110
1111struct platform_device msm_cpudai_fm_rx = {
1112 .name = "msm-dai-q6",
1113 .id = 0x3004,
1114};
1115
1116struct platform_device msm_cpudai_fm_tx = {
1117 .name = "msm-dai-q6",
1118 .id = 0x3005,
1119};
1120
1121struct platform_device msm_cpu_fe = {
1122 .name = "msm-dai-fe",
1123 .id = -1,
1124};
1125
1126struct platform_device msm_stub_codec = {
1127 .name = "msm-stub-codec",
1128 .id = 1,
1129};
1130
1131struct platform_device msm_voice = {
1132 .name = "msm-pcm-voice",
1133 .id = -1,
1134};
1135
1136struct platform_device msm_voip = {
1137 .name = "msm-voip-dsp",
1138 .id = -1,
1139};
1140
1141struct platform_device msm_lpa_pcm = {
1142 .name = "msm-pcm-lpa",
1143 .id = -1,
1144};
1145
1146struct platform_device msm_pcm_hostless = {
1147 .name = "msm-pcm-hostless",
1148 .id = -1,
1149};
1150
1151struct platform_device *msm_footswitch_devices[] = {
Nagamalleswararao Ganjifd7454a2011-08-09 10:56:40 -07001152 FS_8X60(FS_MDP, "fs_mdp"),
1153 FS_8X60(FS_ROT, "fs_rot"),
Shuzhen Wang4d28c092011-07-14 15:40:33 -07001154 FS_8X60(FS_IJPEG, "fs_ijpeg"),
1155 FS_8X60(FS_VFE, "fs_vfe"),
1156 FS_8X60(FS_VPE, "fs_vpe"),
Lucille Sylvestera610fb12011-07-22 17:22:20 -06001157 FS_8X60(FS_GFX3D, "fs_gfx3d"),
1158 FS_8X60(FS_GFX2D0, "fs_gfx2d0"),
1159 FS_8X60(FS_GFX2D1, "fs_gfx2d1"),
Gopikrishnaiah Anandan031eb942011-07-28 13:24:00 -07001160 FS_8X60(FS_VED, "fs_ved"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001161};
1162unsigned msm_num_footswitch_devices = ARRAY_SIZE(msm_footswitch_devices);
1163
1164#ifdef CONFIG_MSM_ROTATOR
1165#define ROTATOR_HW_BASE 0x04E00000
1166static struct resource resources_msm_rotator[] = {
1167 {
1168 .start = ROTATOR_HW_BASE,
1169 .end = ROTATOR_HW_BASE + 0x100000 - 1,
1170 .flags = IORESOURCE_MEM,
1171 },
1172 {
1173 .start = ROT_IRQ,
1174 .end = ROT_IRQ,
1175 .flags = IORESOURCE_IRQ,
1176 },
1177};
1178
1179static struct msm_rot_clocks rotator_clocks[] = {
1180 {
1181 .clk_name = "rot_clk",
1182 .clk_type = ROTATOR_CORE_CLK,
1183 .clk_rate = 160 * 1000 * 1000,
1184 },
1185 {
1186 .clk_name = "rotator_pclk",
1187 .clk_type = ROTATOR_PCLK,
1188 .clk_rate = 0,
1189 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001190};
1191
1192static struct msm_rotator_platform_data rotator_pdata = {
1193 .number_of_clocks = ARRAY_SIZE(rotator_clocks),
1194 .hardware_version_number = 0x01020309,
1195 .rotator_clks = rotator_clocks,
1196 .regulator_name = "fs_rot",
1197};
1198
1199struct platform_device msm_rotator_device = {
1200 .name = "msm_rotator",
1201 .id = 0,
1202 .num_resources = ARRAY_SIZE(resources_msm_rotator),
1203 .resource = resources_msm_rotator,
1204 .dev = {
1205 .platform_data = &rotator_pdata,
1206 },
1207};
1208#endif
1209
1210#define MIPI_DSI_HW_BASE 0x04700000
1211#define MDP_HW_BASE 0x05100000
1212
1213static struct resource msm_mipi_dsi1_resources[] = {
1214 {
1215 .name = "mipi_dsi",
1216 .start = MIPI_DSI_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07001217 .end = MIPI_DSI_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001218 .flags = IORESOURCE_MEM,
1219 },
1220 {
1221 .start = DSI1_IRQ,
1222 .end = DSI1_IRQ,
1223 .flags = IORESOURCE_IRQ,
1224 },
1225};
1226
1227struct platform_device msm_mipi_dsi1_device = {
1228 .name = "mipi_dsi",
1229 .id = 1,
1230 .num_resources = ARRAY_SIZE(msm_mipi_dsi1_resources),
1231 .resource = msm_mipi_dsi1_resources,
1232};
1233
1234static struct resource msm_mdp_resources[] = {
1235 {
1236 .name = "mdp",
1237 .start = MDP_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07001238 .end = MDP_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001239 .flags = IORESOURCE_MEM,
1240 },
1241 {
1242 .start = MDP_IRQ,
1243 .end = MDP_IRQ,
1244 .flags = IORESOURCE_IRQ,
1245 },
1246};
1247
1248static struct platform_device msm_mdp_device = {
1249 .name = "mdp",
1250 .id = 0,
1251 .num_resources = ARRAY_SIZE(msm_mdp_resources),
1252 .resource = msm_mdp_resources,
1253};
1254
1255static void __init msm_register_device(struct platform_device *pdev, void *data)
1256{
1257 int ret;
1258
1259 pdev->dev.platform_data = data;
1260 ret = platform_device_register(pdev);
1261 if (ret)
1262 dev_err(&pdev->dev,
1263 "%s: platform_device_register() failed = %d\n",
1264 __func__, ret);
1265}
1266
Ravishangar Kalyanam882930f2011-07-08 17:51:52 -07001267#ifdef CONFIG_MSM_BUS_SCALING
1268static struct platform_device msm_dtv_device = {
1269 .name = "dtv",
1270 .id = 0,
1271};
1272#endif
1273
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001274void __init msm_fb_register_device(char *name, void *data)
1275{
1276 if (!strncmp(name, "mdp", 3))
1277 msm_register_device(&msm_mdp_device, data);
1278 else if (!strncmp(name, "mipi_dsi", 8))
1279 msm_register_device(&msm_mipi_dsi1_device, data);
Ravishangar Kalyanam882930f2011-07-08 17:51:52 -07001280#ifdef CONFIG_MSM_BUS_SCALING
1281 else if (!strncmp(name, "dtv", 3))
1282 msm_register_device(&msm_dtv_device, data);
1283#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001284 else
1285 printk(KERN_ERR "%s: unknown device! %s\n", __func__, name);
1286}
1287
1288static struct resource resources_sps[] = {
1289 {
1290 .name = "pipe_mem",
1291 .start = 0x12800000,
1292 .end = 0x12800000 + 0x4000 - 1,
1293 .flags = IORESOURCE_MEM,
1294 },
1295 {
1296 .name = "bamdma_dma",
1297 .start = 0x12240000,
1298 .end = 0x12240000 + 0x1000 - 1,
1299 .flags = IORESOURCE_MEM,
1300 },
1301 {
1302 .name = "bamdma_bam",
1303 .start = 0x12244000,
1304 .end = 0x12244000 + 0x4000 - 1,
1305 .flags = IORESOURCE_MEM,
1306 },
1307 {
1308 .name = "bamdma_irq",
1309 .start = SPS_BAM_DMA_IRQ,
1310 .end = SPS_BAM_DMA_IRQ,
1311 .flags = IORESOURCE_IRQ,
1312 },
1313};
1314
1315struct msm_sps_platform_data msm_sps_pdata = {
1316 .bamdma_restricted_pipes = 0x06,
1317};
1318
1319struct platform_device msm_device_sps = {
1320 .name = "msm_sps",
1321 .id = -1,
1322 .num_resources = ARRAY_SIZE(resources_sps),
1323 .resource = resources_sps,
1324 .dev.platform_data = &msm_sps_pdata,
1325};
1326
1327#ifdef CONFIG_MSM_MPM
1328static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] = {
Praveen Chidambaramb3d857c2011-05-31 16:28:07 -06001329 [1] = MSM_GPIO_TO_INT(46),
1330 [2] = MSM_GPIO_TO_INT(150),
1331 [4] = MSM_GPIO_TO_INT(103),
1332 [5] = MSM_GPIO_TO_INT(104),
1333 [6] = MSM_GPIO_TO_INT(105),
1334 [7] = MSM_GPIO_TO_INT(106),
1335 [8] = MSM_GPIO_TO_INT(107),
1336 [9] = MSM_GPIO_TO_INT(7),
1337 [10] = MSM_GPIO_TO_INT(11),
1338 [11] = MSM_GPIO_TO_INT(15),
1339 [12] = MSM_GPIO_TO_INT(19),
1340 [13] = MSM_GPIO_TO_INT(23),
1341 [14] = MSM_GPIO_TO_INT(27),
1342 [15] = MSM_GPIO_TO_INT(31),
1343 [16] = MSM_GPIO_TO_INT(35),
1344 [19] = MSM_GPIO_TO_INT(90),
1345 [20] = MSM_GPIO_TO_INT(92),
1346 [23] = MSM_GPIO_TO_INT(85),
1347 [24] = MSM_GPIO_TO_INT(83),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001348 [25] = USB1_HS_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001349 [27] = HDMI_IRQ,
Praveen Chidambaramb3d857c2011-05-31 16:28:07 -06001350 [29] = MSM_GPIO_TO_INT(10),
1351 [30] = MSM_GPIO_TO_INT(102),
1352 [31] = MSM_GPIO_TO_INT(81),
1353 [32] = MSM_GPIO_TO_INT(78),
1354 [33] = MSM_GPIO_TO_INT(94),
1355 [34] = MSM_GPIO_TO_INT(72),
1356 [35] = MSM_GPIO_TO_INT(39),
1357 [36] = MSM_GPIO_TO_INT(43),
1358 [37] = MSM_GPIO_TO_INT(61),
1359 [38] = MSM_GPIO_TO_INT(50),
1360 [39] = MSM_GPIO_TO_INT(42),
1361 [41] = MSM_GPIO_TO_INT(62),
1362 [42] = MSM_GPIO_TO_INT(76),
1363 [43] = MSM_GPIO_TO_INT(75),
1364 [44] = MSM_GPIO_TO_INT(70),
1365 [45] = MSM_GPIO_TO_INT(69),
1366 [46] = MSM_GPIO_TO_INT(67),
1367 [47] = MSM_GPIO_TO_INT(65),
1368 [48] = MSM_GPIO_TO_INT(58),
1369 [49] = MSM_GPIO_TO_INT(54),
1370 [50] = MSM_GPIO_TO_INT(52),
1371 [51] = MSM_GPIO_TO_INT(49),
1372 [52] = MSM_GPIO_TO_INT(40),
1373 [53] = MSM_GPIO_TO_INT(37),
1374 [54] = MSM_GPIO_TO_INT(24),
1375 [55] = MSM_GPIO_TO_INT(14),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001376};
1377
1378static uint16_t msm_mpm_bypassed_apps_irqs[] = {
1379 TLMM_MSM_SUMMARY_IRQ,
1380 RPM_APCC_CPU0_GP_HIGH_IRQ,
1381 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
1382 RPM_APCC_CPU0_GP_LOW_IRQ,
1383 RPM_APCC_CPU0_WAKE_UP_IRQ,
1384 RPM_APCC_CPU1_GP_HIGH_IRQ,
1385 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
1386 RPM_APCC_CPU1_GP_LOW_IRQ,
1387 RPM_APCC_CPU1_WAKE_UP_IRQ,
1388 MSS_TO_APPS_IRQ_0,
1389 MSS_TO_APPS_IRQ_1,
1390 MSS_TO_APPS_IRQ_2,
1391 MSS_TO_APPS_IRQ_3,
1392 MSS_TO_APPS_IRQ_4,
1393 MSS_TO_APPS_IRQ_5,
1394 MSS_TO_APPS_IRQ_6,
1395 MSS_TO_APPS_IRQ_7,
1396 MSS_TO_APPS_IRQ_8,
1397 MSS_TO_APPS_IRQ_9,
1398 LPASS_SCSS_GP_LOW_IRQ,
1399 LPASS_SCSS_GP_MEDIUM_IRQ,
1400 LPASS_SCSS_GP_HIGH_IRQ,
1401 SPS_MTI_31,
1402};
1403
1404struct msm_mpm_device_data msm_mpm_dev_data = {
1405 .irqs_m2a = msm_mpm_irqs_m2a,
1406 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
1407 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
1408 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
1409 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
1410 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
1411 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
1412 .mpm_apps_ipc_val = BIT(1),
1413 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
1414
1415};
1416#endif
1417
Stephen Boydbb600ae2011-08-02 20:11:40 -07001418static struct clk_lookup msm_clocks_8960_dummy[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001419 CLK_DUMMY("pll2", PLL2, NULL, 0),
1420 CLK_DUMMY("pll8", PLL8, NULL, 0),
1421 CLK_DUMMY("pll4", PLL4, NULL, 0),
1422
1423 CLK_DUMMY("afab_clk", AFAB_CLK, NULL, 0),
1424 CLK_DUMMY("afab_a_clk", AFAB_A_CLK, NULL, 0),
1425 CLK_DUMMY("cfpb_clk", CFPB_CLK, NULL, 0),
1426 CLK_DUMMY("cfpb_a_clk", CFPB_A_CLK, NULL, 0),
1427 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
1428 CLK_DUMMY("dfab_a_clk", DFAB_A_CLK, NULL, 0),
1429 CLK_DUMMY("ebi1_clk", EBI1_CLK, NULL, 0),
1430 CLK_DUMMY("ebi1_a_clk", EBI1_A_CLK, NULL, 0),
1431 CLK_DUMMY("mmfab_clk", MMFAB_CLK, NULL, 0),
1432 CLK_DUMMY("mmfab_a_clk", MMFAB_A_CLK, NULL, 0),
1433 CLK_DUMMY("mmfpb_clk", MMFPB_CLK, NULL, 0),
1434 CLK_DUMMY("mmfpb_a_clk", MMFPB_A_CLK, NULL, 0),
1435 CLK_DUMMY("sfab_clk", SFAB_CLK, NULL, 0),
1436 CLK_DUMMY("sfab_a_clk", SFAB_A_CLK, NULL, 0),
1437 CLK_DUMMY("sfpb_clk", SFPB_CLK, NULL, 0),
1438 CLK_DUMMY("sfpb_a_clk", SFPB_A_CLK, NULL, 0),
1439
Matt Wagantalle2522372011-08-17 14:52:21 -07001440 CLK_DUMMY("core_clk", GSBI1_UART_CLK, NULL, OFF),
1441 CLK_DUMMY("core_clk", GSBI2_UART_CLK, "msm_serial_hsl.0", OFF),
1442 CLK_DUMMY("core_clk", GSBI3_UART_CLK, NULL, OFF),
1443 CLK_DUMMY("core_clk", GSBI4_UART_CLK, NULL, OFF),
1444 CLK_DUMMY("core_clk", GSBI5_UART_CLK, NULL, OFF),
1445 CLK_DUMMY("core_clk", GSBI6_UART_CLK, NULL, OFF),
1446 CLK_DUMMY("core_clk", GSBI7_UART_CLK, NULL, OFF),
1447 CLK_DUMMY("core_clk", GSBI8_UART_CLK, NULL, OFF),
1448 CLK_DUMMY("core_clk", GSBI9_UART_CLK, NULL, OFF),
1449 CLK_DUMMY("core_clk", GSBI10_UART_CLK, NULL, OFF),
1450 CLK_DUMMY("core_clk", GSBI11_UART_CLK, NULL, OFF),
1451 CLK_DUMMY("core_clk", GSBI12_UART_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001452 CLK_DUMMY("core_clk", GSBI1_QUP_CLK, "spi_qsd.0", OFF),
1453 CLK_DUMMY("core_clk", GSBI2_QUP_CLK, NULL, OFF),
1454 CLK_DUMMY("core_clk", GSBI3_QUP_CLK, NULL, OFF),
1455 CLK_DUMMY("core_clk", GSBI4_QUP_CLK, "qup_i2c.4", OFF),
1456 CLK_DUMMY("core_clk", GSBI5_QUP_CLK, NULL, OFF),
1457 CLK_DUMMY("core_clk", GSBI6_QUP_CLK, NULL, OFF),
1458 CLK_DUMMY("core_clk", GSBI7_QUP_CLK, NULL, OFF),
1459 CLK_DUMMY("core_clk", GSBI8_QUP_CLK, NULL, OFF),
1460 CLK_DUMMY("core_clk", GSBI9_QUP_CLK, NULL, OFF),
1461 CLK_DUMMY("core_clk", GSBI10_QUP_CLK, NULL, OFF),
1462 CLK_DUMMY("core_clk", GSBI11_QUP_CLK, NULL, OFF),
1463 CLK_DUMMY("core_clk", GSBI12_QUP_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001464 CLK_DUMMY("pdm_clk", PDM_CLK, NULL, OFF),
Matt Wagantalld86d6832011-08-17 14:06:55 -07001465 CLK_DUMMY("mem_clk", PMEM_CLK, NULL, OFF),
Matt Wagantallc1205292011-08-11 17:19:31 -07001466 CLK_DUMMY("core_clk", PRNG_CLK, NULL, OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001467 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
1468 CLK_DUMMY("core_clk", SDC2_CLK, NULL, OFF),
1469 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
1470 CLK_DUMMY("core_clk", SDC4_CLK, NULL, OFF),
1471 CLK_DUMMY("core_clk", SDC5_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001472 CLK_DUMMY("core_clk", TSIF_REF_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001473 CLK_DUMMY("tssc_clk", TSSC_CLK, NULL, OFF),
1474 CLK_DUMMY("usb_hs_clk", USB_HS1_XCVR_CLK, NULL, OFF),
1475 CLK_DUMMY("usb_phy_clk", USB_PHY0_CLK, NULL, OFF),
1476 CLK_DUMMY("usb_fs_src_clk", USB_FS1_SRC_CLK, NULL, OFF),
1477 CLK_DUMMY("usb_fs_clk", USB_FS1_XCVR_CLK, NULL, OFF),
1478 CLK_DUMMY("usb_fs_sys_clk", USB_FS1_SYS_CLK, NULL, OFF),
1479 CLK_DUMMY("usb_fs_src_clk", USB_FS2_SRC_CLK, NULL, OFF),
1480 CLK_DUMMY("usb_fs_clk", USB_FS2_XCVR_CLK, NULL, OFF),
1481 CLK_DUMMY("usb_fs_sys_clk", USB_FS2_SYS_CLK, NULL, OFF),
Matt Wagantallc4b3a4d2011-08-17 16:58:39 -07001482 CLK_DUMMY("iface_clk", CE2_CLK, "qce.0", OFF),
1483 CLK_DUMMY("core_clk", CE1_CORE_CLK, "qce.0", OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001484 CLK_DUMMY("iface_clk", GSBI1_P_CLK, "spi_qsd.0", OFF),
1485 CLK_DUMMY("iface_clk", GSBI2_P_CLK,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001486 "msm_serial_hsl.0", OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001487 CLK_DUMMY("iface_clk", GSBI3_P_CLK, NULL, OFF),
Matt Wagantallac294852011-08-17 15:44:58 -07001488 CLK_DUMMY("iface_clk", GSBI4_P_CLK, "qup_i2c.4", OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001489 CLK_DUMMY("iface_clk", GSBI5_P_CLK, NULL, OFF),
Matt Wagantalle2522372011-08-17 14:52:21 -07001490 CLK_DUMMY("iface_clk", GSBI6_P_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001491 CLK_DUMMY("iface_clk", GSBI7_P_CLK, NULL, OFF),
1492 CLK_DUMMY("iface_clk", GSBI8_P_CLK, NULL, OFF),
1493 CLK_DUMMY("iface_clk", GSBI9_P_CLK, NULL, OFF),
1494 CLK_DUMMY("iface_clk", GSBI10_P_CLK, NULL, OFF),
1495 CLK_DUMMY("iface_clk", GSBI11_P_CLK, NULL, OFF),
1496 CLK_DUMMY("iface_clk", GSBI12_P_CLK, NULL, OFF),
1497 CLK_DUMMY("iface_clk", GSBI12_P_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001498 CLK_DUMMY("iface_clk", TSIF_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001499 CLK_DUMMY("usb_fs_pclk", USB_FS1_P_CLK, NULL, OFF),
1500 CLK_DUMMY("usb_fs_pclk", USB_FS2_P_CLK, NULL, OFF),
1501 CLK_DUMMY("usb_hs_pclk", USB_HS1_P_CLK, NULL, OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001502 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
1503 CLK_DUMMY("iface_clk", SDC2_P_CLK, NULL, OFF),
1504 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
1505 CLK_DUMMY("iface_clk", SDC4_P_CLK, NULL, OFF),
1506 CLK_DUMMY("iface_clk", SDC5_P_CLK, NULL, OFF),
Matt Wagantalle1a86062011-08-18 17:46:10 -07001507 CLK_DUMMY("core_clk", ADM0_CLK, NULL, OFF),
1508 CLK_DUMMY("iface_clk", ADM0_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001509 CLK_DUMMY("pmic_arb_pclk", PMIC_ARB0_P_CLK, NULL, OFF),
1510 CLK_DUMMY("pmic_arb_pclk", PMIC_ARB1_P_CLK, NULL, OFF),
1511 CLK_DUMMY("pmic_ssbi2", PMIC_SSBI2_CLK, NULL, OFF),
1512 CLK_DUMMY("rpm_msg_ram_pclk", RPM_MSG_RAM_P_CLK, NULL, OFF),
1513 CLK_DUMMY("amp_clk", AMP_CLK, NULL, OFF),
1514 CLK_DUMMY("cam_clk", CAM0_CLK, NULL, OFF),
1515 CLK_DUMMY("cam_clk", CAM1_CLK, NULL, OFF),
1516 CLK_DUMMY("csi_src_clk", CSI0_SRC_CLK, NULL, OFF),
1517 CLK_DUMMY("csi_src_clk", CSI1_SRC_CLK, NULL, OFF),
1518 CLK_DUMMY("csi_clk", CSI0_CLK, NULL, OFF),
1519 CLK_DUMMY("csi_clk", CSI1_CLK, NULL, OFF),
1520 CLK_DUMMY("csi_pix_clk", CSI_PIX_CLK, NULL, OFF),
1521 CLK_DUMMY("csi_rdi_clk", CSI_RDI_CLK, NULL, OFF),
1522 CLK_DUMMY("csiphy_timer_src_clk", CSIPHY_TIMER_SRC_CLK, NULL, OFF),
1523 CLK_DUMMY("csi0phy_timer_clk", CSIPHY0_TIMER_CLK, NULL, OFF),
1524 CLK_DUMMY("csi1phy_timer_clk", CSIPHY1_TIMER_CLK, NULL, OFF),
1525 CLK_DUMMY("dsi_byte_div_clk", DSI1_BYTE_CLK, "mipi_dsi.1", OFF),
1526 CLK_DUMMY("dsi_byte_div_clk", DSI2_BYTE_CLK, "mipi_dsi.2", OFF),
1527 CLK_DUMMY("dsi_esc_clk", DSI1_ESC_CLK, "mipi_dsi.1", OFF),
1528 CLK_DUMMY("dsi_esc_clk", DSI2_ESC_CLK, "mipi_dsi.2", OFF),
1529 CLK_DUMMY("gfx2d0_clk", GFX2D0_CLK, NULL, OFF),
1530 CLK_DUMMY("gfx2d1_clk", GFX2D1_CLK, NULL, OFF),
1531 CLK_DUMMY("gfx3d_clk", GFX3D_CLK, NULL, OFF),
1532 CLK_DUMMY("ijpeg_clk", IJPEG_CLK, NULL, OFF),
1533 CLK_DUMMY("imem_clk", IMEM_CLK, NULL, OFF),
1534 CLK_DUMMY("jpegd_clk", JPEGD_CLK, NULL, OFF),
1535 CLK_DUMMY("mdp_clk", MDP_CLK, NULL, OFF),
1536 CLK_DUMMY("mdp_vsync_clk", MDP_VSYNC_CLK, NULL, OFF),
1537 CLK_DUMMY("lut_mdp", LUT_MDP_CLK, NULL, OFF),
1538 CLK_DUMMY("rot_clk", ROT_CLK, NULL, OFF),
1539 CLK_DUMMY("tv_src_clk", TV_SRC_CLK, NULL, OFF),
1540 CLK_DUMMY("tv_enc_clk", TV_ENC_CLK, NULL, OFF),
1541 CLK_DUMMY("tv_dac_clk", TV_DAC_CLK, NULL, OFF),
1542 CLK_DUMMY("vcodec_clk", VCODEC_CLK, NULL, OFF),
1543 CLK_DUMMY("mdp_tv_clk", MDP_TV_CLK, NULL, OFF),
1544 CLK_DUMMY("hdmi_clk", HDMI_TV_CLK, NULL, OFF),
1545 CLK_DUMMY("hdmi_app_clk", HDMI_APP_CLK, NULL, OFF),
1546 CLK_DUMMY("vpe_clk", VPE_CLK, NULL, OFF),
1547 CLK_DUMMY("vfe_clk", VFE_CLK, NULL, OFF),
1548 CLK_DUMMY("csi_vfe_clk", CSI0_VFE_CLK, NULL, OFF),
1549 CLK_DUMMY("vfe_axi_clk", VFE_AXI_CLK, NULL, OFF),
1550 CLK_DUMMY("ijpeg_axi_clk", IJPEG_AXI_CLK, NULL, OFF),
1551 CLK_DUMMY("mdp_axi_clk", MDP_AXI_CLK, NULL, OFF),
1552 CLK_DUMMY("rot_axi_clk", ROT_AXI_CLK, NULL, OFF),
1553 CLK_DUMMY("vcodec_axi_clk", VCODEC_AXI_CLK, NULL, OFF),
1554 CLK_DUMMY("vcodec_axi_a_clk", VCODEC_AXI_A_CLK, NULL, OFF),
1555 CLK_DUMMY("vcodec_axi_b_clk", VCODEC_AXI_B_CLK, NULL, OFF),
1556 CLK_DUMMY("vpe_axi_clk", VPE_AXI_CLK, NULL, OFF),
1557 CLK_DUMMY("amp_pclk", AMP_P_CLK, NULL, OFF),
1558 CLK_DUMMY("csi_pclk", CSI0_P_CLK, NULL, OFF),
1559 CLK_DUMMY("dsi_m_pclk", DSI1_M_P_CLK, "mipi_dsi.1", OFF),
1560 CLK_DUMMY("dsi_s_pclk", DSI1_S_P_CLK, "mipi_dsi.1", OFF),
1561 CLK_DUMMY("dsi_m_pclk", DSI2_M_P_CLK, "mipi_dsi.2", OFF),
1562 CLK_DUMMY("dsi_s_pclk", DSI2_S_P_CLK, "mipi_dsi.2", OFF),
1563 CLK_DUMMY("gfx2d0_pclk", GFX2D0_P_CLK, NULL, OFF),
1564 CLK_DUMMY("gfx2d1_pclk", GFX2D1_P_CLK, NULL, OFF),
1565 CLK_DUMMY("gfx3d_pclk", GFX3D_P_CLK, NULL, OFF),
1566 CLK_DUMMY("hdmi_m_pclk", HDMI_M_P_CLK, NULL, OFF),
1567 CLK_DUMMY("hdmi_s_pclk", HDMI_S_P_CLK, NULL, OFF),
1568 CLK_DUMMY("ijpeg_pclk", IJPEG_P_CLK, NULL, OFF),
1569 CLK_DUMMY("jpegd_pclk", JPEGD_P_CLK, NULL, OFF),
1570 CLK_DUMMY("imem_pclk", IMEM_P_CLK, NULL, OFF),
1571 CLK_DUMMY("mdp_pclk", MDP_P_CLK, NULL, OFF),
1572 CLK_DUMMY("smmu_pclk", SMMU_P_CLK, NULL, OFF),
1573 CLK_DUMMY("rotator_pclk", ROT_P_CLK, NULL, OFF),
1574 CLK_DUMMY("tv_enc_pclk", TV_ENC_P_CLK, NULL, OFF),
1575 CLK_DUMMY("vcodec_pclk", VCODEC_P_CLK, NULL, OFF),
1576 CLK_DUMMY("vfe_pclk", VFE_P_CLK, NULL, OFF),
1577 CLK_DUMMY("vpe_pclk", VPE_P_CLK, NULL, OFF),
1578 CLK_DUMMY("mi2s_osr_clk", MI2S_OSR_CLK, NULL, OFF),
1579 CLK_DUMMY("mi2s_bit_clk", MI2S_BIT_CLK, NULL, OFF),
1580 CLK_DUMMY("i2s_mic_osr_clk", CODEC_I2S_MIC_OSR_CLK, NULL, OFF),
1581 CLK_DUMMY("i2s_mic_bit_clk", CODEC_I2S_MIC_BIT_CLK, NULL, OFF),
1582 CLK_DUMMY("i2s_mic_osr_clk", SPARE_I2S_MIC_OSR_CLK, NULL, OFF),
1583 CLK_DUMMY("i2s_mic_bit_clk", SPARE_I2S_MIC_BIT_CLK, NULL, OFF),
1584 CLK_DUMMY("i2s_spkr_osr_clk", CODEC_I2S_SPKR_OSR_CLK, NULL, OFF),
1585 CLK_DUMMY("i2s_spkr_bit_clk", CODEC_I2S_SPKR_BIT_CLK, NULL, OFF),
1586 CLK_DUMMY("i2s_spkr_osr_clk", SPARE_I2S_SPKR_OSR_CLK, NULL, OFF),
1587 CLK_DUMMY("i2s_spkr_bit_clk", SPARE_I2S_SPKR_BIT_CLK, NULL, OFF),
1588 CLK_DUMMY("pcm_clk", PCM_CLK, NULL, OFF),
1589 CLK_DUMMY("iommu_clk", JPEGD_AXI_CLK, NULL, 0),
1590 CLK_DUMMY("iommu_clk", VFE_AXI_CLK, NULL, 0),
1591 CLK_DUMMY("iommu_clk", VCODEC_AXI_CLK, NULL, 0),
1592 CLK_DUMMY("iommu_clk", GFX3D_CLK, NULL, 0),
1593 CLK_DUMMY("iommu_clk", GFX2D0_CLK, NULL, 0),
1594 CLK_DUMMY("iommu_clk", GFX2D1_CLK, NULL, 0),
1595
1596 CLK_DUMMY("dfab_dsps_clk", DFAB_DSPS_CLK, NULL, 0),
1597 CLK_DUMMY("dfab_usb_hs_clk", DFAB_USB_HS_CLK, NULL, 0),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001598 CLK_DUMMY("bus_clk", DFAB_SDC1_CLK, "msm_sdcc.1", 0),
1599 CLK_DUMMY("bus_clk", DFAB_SDC2_CLK, "msm_sdcc.2", 0),
1600 CLK_DUMMY("bus_clk", DFAB_SDC3_CLK, "msm_sdcc.3", 0),
1601 CLK_DUMMY("bus_clk", DFAB_SDC4_CLK, "msm_sdcc.4", 0),
1602 CLK_DUMMY("bus_clk", DFAB_SDC5_CLK, "msm_sdcc.5", 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001603 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
1604 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
1605};
1606
Stephen Boydbb600ae2011-08-02 20:11:40 -07001607struct clock_init_data msm8960_dummy_clock_init_data __initdata = {
1608 .table = msm_clocks_8960_dummy,
1609 .size = ARRAY_SIZE(msm_clocks_8960_dummy),
1610};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001611
1612#define LPASS_SLIMBUS_PHYS 0x28080000
1613#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
1614/* Board info for the slimbus slave device */
1615static struct resource slimbus_res[] = {
1616 {
1617 .start = LPASS_SLIMBUS_PHYS,
1618 .end = LPASS_SLIMBUS_PHYS + 8191,
1619 .flags = IORESOURCE_MEM,
1620 .name = "slimbus_physical",
1621 },
1622 {
1623 .start = LPASS_SLIMBUS_BAM_PHYS,
1624 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
1625 .flags = IORESOURCE_MEM,
1626 .name = "slimbus_bam_physical",
1627 },
1628 {
1629 .start = SLIMBUS0_CORE_EE1_IRQ,
1630 .end = SLIMBUS0_CORE_EE1_IRQ,
1631 .flags = IORESOURCE_IRQ,
1632 .name = "slimbus_irq",
1633 },
1634 {
1635 .start = SLIMBUS0_BAM_EE1_IRQ,
1636 .end = SLIMBUS0_BAM_EE1_IRQ,
1637 .flags = IORESOURCE_IRQ,
1638 .name = "slimbus_bam_irq",
1639 },
1640};
1641
1642struct platform_device msm_slim_ctrl = {
1643 .name = "msm_slim_ctrl",
1644 .id = 1,
1645 .num_resources = ARRAY_SIZE(slimbus_res),
1646 .resource = slimbus_res,
1647 .dev = {
1648 .coherent_dma_mask = 0xffffffffULL,
1649 },
1650};
1651
1652#ifdef CONFIG_MSM_BUS_SCALING
1653static struct msm_bus_vectors grp3d_init_vectors[] = {
1654 {
1655 .src = MSM_BUS_MASTER_GRAPHICS_3D,
1656 .dst = MSM_BUS_SLAVE_EBI_CH0,
1657 .ab = 0,
1658 .ib = 0,
1659 },
1660};
1661
Lucille Sylvester34ec3692011-08-16 16:28:04 -06001662static struct msm_bus_vectors grp3d_low_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001663 {
1664 .src = MSM_BUS_MASTER_GRAPHICS_3D,
1665 .dst = MSM_BUS_SLAVE_EBI_CH0,
1666 .ab = 0,
Lucille Sylvester34ec3692011-08-16 16:28:04 -06001667 .ib = 1200000000U,
1668 },
1669};
1670
1671static struct msm_bus_vectors grp3d_nominal_low_vectors[] = {
1672 {
1673 .src = MSM_BUS_MASTER_GRAPHICS_3D,
1674 .dst = MSM_BUS_SLAVE_EBI_CH0,
1675 .ab = 0,
1676 .ib = 2048000000U,
1677 },
1678};
1679
1680static struct msm_bus_vectors grp3d_nominal_high_vectors[] = {
1681 {
1682 .src = MSM_BUS_MASTER_GRAPHICS_3D,
1683 .dst = MSM_BUS_SLAVE_EBI_CH0,
1684 .ab = 0,
1685 .ib = 2656000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001686 },
1687};
1688
1689static struct msm_bus_vectors grp3d_max_vectors[] = {
1690 {
1691 .src = MSM_BUS_MASTER_GRAPHICS_3D,
1692 .dst = MSM_BUS_SLAVE_EBI_CH0,
1693 .ab = 0,
Lucille Sylvester34ec3692011-08-16 16:28:04 -06001694 .ib = 3968000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001695 },
1696};
1697
1698static struct msm_bus_paths grp3d_bus_scale_usecases[] = {
1699 {
1700 ARRAY_SIZE(grp3d_init_vectors),
1701 grp3d_init_vectors,
1702 },
1703 {
Lucille Sylvester34ec3692011-08-16 16:28:04 -06001704 ARRAY_SIZE(grp3d_low_vectors),
1705 grp3d_low_vectors,
1706 },
1707 {
1708 ARRAY_SIZE(grp3d_nominal_low_vectors),
1709 grp3d_nominal_low_vectors,
1710 },
1711 {
1712 ARRAY_SIZE(grp3d_nominal_high_vectors),
1713 grp3d_nominal_high_vectors,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001714 },
1715 {
1716 ARRAY_SIZE(grp3d_max_vectors),
1717 grp3d_max_vectors,
1718 },
1719};
1720
1721static struct msm_bus_scale_pdata grp3d_bus_scale_pdata = {
1722 grp3d_bus_scale_usecases,
1723 ARRAY_SIZE(grp3d_bus_scale_usecases),
1724 .name = "grp3d",
1725};
1726
1727static struct msm_bus_vectors grp2d0_init_vectors[] = {
1728 {
1729 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
1730 .dst = MSM_BUS_SLAVE_EBI_CH0,
1731 .ab = 0,
1732 .ib = 0,
1733 },
1734};
1735
1736static struct msm_bus_vectors grp2d0_max_vectors[] = {
1737 {
1738 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
1739 .dst = MSM_BUS_SLAVE_EBI_CH0,
1740 .ab = 0,
Lucille Sylvester34ec3692011-08-16 16:28:04 -06001741 .ib = 204800000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001742 },
1743};
1744
1745static struct msm_bus_paths grp2d0_bus_scale_usecases[] = {
1746 {
1747 ARRAY_SIZE(grp2d0_init_vectors),
1748 grp2d0_init_vectors,
1749 },
1750 {
1751 ARRAY_SIZE(grp2d0_max_vectors),
1752 grp2d0_max_vectors,
1753 },
1754};
1755
1756struct msm_bus_scale_pdata grp2d0_bus_scale_pdata = {
1757 grp2d0_bus_scale_usecases,
1758 ARRAY_SIZE(grp2d0_bus_scale_usecases),
1759 .name = "grp2d0",
1760};
1761
1762static struct msm_bus_vectors grp2d1_init_vectors[] = {
1763 {
1764 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
1765 .dst = MSM_BUS_SLAVE_EBI_CH0,
1766 .ab = 0,
1767 .ib = 0,
1768 },
1769};
1770
1771static struct msm_bus_vectors grp2d1_max_vectors[] = {
1772 {
1773 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
1774 .dst = MSM_BUS_SLAVE_EBI_CH0,
1775 .ab = 0,
Lucille Sylvester34ec3692011-08-16 16:28:04 -06001776 .ib = 204800000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001777 },
1778};
1779
1780static struct msm_bus_paths grp2d1_bus_scale_usecases[] = {
1781 {
1782 ARRAY_SIZE(grp2d1_init_vectors),
1783 grp2d1_init_vectors,
1784 },
1785 {
1786 ARRAY_SIZE(grp2d1_max_vectors),
1787 grp2d1_max_vectors,
1788 },
1789};
1790
1791struct msm_bus_scale_pdata grp2d1_bus_scale_pdata = {
1792 grp2d1_bus_scale_usecases,
1793 ARRAY_SIZE(grp2d1_bus_scale_usecases),
1794 .name = "grp2d1",
1795};
1796#endif
1797
1798static struct resource kgsl_3d0_resources[] = {
1799 {
1800 .name = KGSL_3D0_REG_MEMORY,
1801 .start = 0x04300000, /* GFX3D address */
1802 .end = 0x0431ffff,
1803 .flags = IORESOURCE_MEM,
1804 },
1805 {
1806 .name = KGSL_3D0_IRQ,
1807 .start = GFX3D_IRQ,
1808 .end = GFX3D_IRQ,
1809 .flags = IORESOURCE_IRQ,
1810 },
1811};
1812
1813static struct kgsl_device_platform_data kgsl_3d0_pdata = {
1814 .pwr_data = {
1815 .pwrlevel = {
1816 {
Lucille Sylvester34ec3692011-08-16 16:28:04 -06001817 .gpu_freq = 400000000,
1818 .bus_freq = 4,
1819 },
1820 {
1821 .gpu_freq = 300000000,
1822 .bus_freq = 3,
1823 },
1824 {
1825 .gpu_freq = 200000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001826 .bus_freq = 2,
1827 },
1828 {
Lucille Sylvester34ec3692011-08-16 16:28:04 -06001829 .gpu_freq = 128000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001830 .bus_freq = 1,
1831 },
1832 {
Lucille Sylvester34ec3692011-08-16 16:28:04 -06001833 .gpu_freq = 27000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001834 .bus_freq = 0,
1835 },
1836 },
Lucille Sylvester34ec3692011-08-16 16:28:04 -06001837 .init_level = 1,
1838 .num_levels = 5,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001839 .set_grp_async = NULL,
1840 .idle_timeout = HZ/5,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001841 .nap_allowed = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001842 },
1843 .clk = {
1844 .name = {
1845 .clk = "gfx3d_clk",
1846 .pclk = "gfx3d_pclk",
1847 },
1848#ifdef CONFIG_MSM_BUS_SCALING
1849 .bus_scale_table = &grp3d_bus_scale_pdata,
1850#endif
1851 },
1852 .imem_clk_name = {
1853 .clk = NULL,
1854 .pclk = "imem_pclk",
1855 },
1856};
1857
1858struct platform_device msm_kgsl_3d0 = {
1859 .name = "kgsl-3d0",
1860 .id = 0,
1861 .num_resources = ARRAY_SIZE(kgsl_3d0_resources),
1862 .resource = kgsl_3d0_resources,
1863 .dev = {
1864 .platform_data = &kgsl_3d0_pdata,
1865 },
1866};
1867
1868static struct resource kgsl_2d0_resources[] = {
1869 {
1870 .name = KGSL_2D0_REG_MEMORY,
1871 .start = 0x04100000, /* Z180 base address */
1872 .end = 0x04100FFF,
1873 .flags = IORESOURCE_MEM,
1874 },
1875 {
1876 .name = KGSL_2D0_IRQ,
1877 .start = GFX2D0_IRQ,
1878 .end = GFX2D0_IRQ,
1879 .flags = IORESOURCE_IRQ,
1880 },
1881};
1882
1883static struct kgsl_device_platform_data kgsl_2d0_pdata = {
1884 .pwr_data = {
1885 .pwrlevel = {
1886 {
1887 .gpu_freq = 200000000,
1888 .bus_freq = 1,
1889 },
1890 {
1891 .gpu_freq = 200000000,
1892 .bus_freq = 0,
1893 },
1894 },
1895 .init_level = 0,
1896 .num_levels = 2,
1897 .set_grp_async = NULL,
1898 .idle_timeout = HZ/10,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001899 .nap_allowed = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001900 },
1901 .clk = {
1902 .name = {
1903 /* note: 2d clocks disabled on v1 */
1904 .clk = "gfx2d0_clk",
1905 .pclk = "gfx2d0_pclk",
1906 },
1907#ifdef CONFIG_MSM_BUS_SCALING
1908 .bus_scale_table = &grp2d0_bus_scale_pdata,
1909#endif
1910 },
1911};
1912
1913struct platform_device msm_kgsl_2d0 = {
1914 .name = "kgsl-2d0",
1915 .id = 0,
1916 .num_resources = ARRAY_SIZE(kgsl_2d0_resources),
1917 .resource = kgsl_2d0_resources,
1918 .dev = {
1919 .platform_data = &kgsl_2d0_pdata,
1920 },
1921};
1922
1923static struct resource kgsl_2d1_resources[] = {
1924 {
1925 .name = KGSL_2D1_REG_MEMORY,
1926 .start = 0x04200000, /* Z180 device 1 base address */
1927 .end = 0x04200FFF,
1928 .flags = IORESOURCE_MEM,
1929 },
1930 {
1931 .name = KGSL_2D1_IRQ,
1932 .start = GFX2D1_IRQ,
1933 .end = GFX2D1_IRQ,
1934 .flags = IORESOURCE_IRQ,
1935 },
1936};
1937
1938static struct kgsl_device_platform_data kgsl_2d1_pdata = {
1939 .pwr_data = {
1940 .pwrlevel = {
1941 {
1942 .gpu_freq = 200000000,
1943 .bus_freq = 1,
1944 },
1945 {
1946 .gpu_freq = 200000000,
1947 .bus_freq = 0,
1948 },
1949 },
1950 .init_level = 0,
1951 .num_levels = 2,
1952 .set_grp_async = NULL,
1953 .idle_timeout = HZ/10,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001954 .nap_allowed = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001955 },
1956 .clk = {
1957 .name = {
1958 .clk = "gfx2d1_clk",
1959 .pclk = "gfx2d1_pclk",
1960 },
1961#ifdef CONFIG_MSM_BUS_SCALING
1962 .bus_scale_table = &grp2d1_bus_scale_pdata,
1963#endif
1964 },
1965};
1966
1967struct platform_device msm_kgsl_2d1 = {
1968 .name = "kgsl-2d1",
1969 .id = 1,
1970 .num_resources = ARRAY_SIZE(kgsl_2d1_resources),
1971 .resource = kgsl_2d1_resources,
1972 .dev = {
1973 .platform_data = &kgsl_2d1_pdata,
1974 },
1975};
1976
1977#ifdef CONFIG_MSM_GEMINI
1978static struct resource msm_gemini_resources[] = {
1979 {
1980 .start = 0x04600000,
1981 .end = 0x04600000 + SZ_1M - 1,
1982 .flags = IORESOURCE_MEM,
1983 },
1984 {
1985 .start = JPEG_IRQ,
1986 .end = JPEG_IRQ,
1987 .flags = IORESOURCE_IRQ,
1988 },
1989};
1990
1991struct platform_device msm8960_gemini_device = {
1992 .name = "msm_gemini",
1993 .resource = msm_gemini_resources,
1994 .num_resources = ARRAY_SIZE(msm_gemini_resources),
1995};
1996#endif
1997
1998struct msm_rpm_map_data rpm_map_data[] __initdata = {
1999 MSM_RPM_MAP(TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
2000 MSM_RPM_MAP(TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
2001
2002 MSM_RPM_MAP(RPM_CTL, RPM_CTL, 1),
2003
2004 MSM_RPM_MAP(CXO_CLK, CXO_CLK, 1),
2005 MSM_RPM_MAP(PXO_CLK, PXO_CLK, 1),
2006 MSM_RPM_MAP(APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
2007 MSM_RPM_MAP(SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
2008 MSM_RPM_MAP(MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
2009 MSM_RPM_MAP(DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
2010 MSM_RPM_MAP(SFPB_CLK, SFPB_CLK, 1),
2011 MSM_RPM_MAP(CFPB_CLK, CFPB_CLK, 1),
2012 MSM_RPM_MAP(MMFPB_CLK, MMFPB_CLK, 1),
2013 MSM_RPM_MAP(EBI1_CLK, EBI1_CLK, 1),
2014
2015 MSM_RPM_MAP(APPS_FABRIC_CFG_HALT_0, APPS_FABRIC_CFG_HALT, 2),
2016 MSM_RPM_MAP(APPS_FABRIC_CFG_CLKMOD_0, APPS_FABRIC_CFG_CLKMOD, 3),
2017 MSM_RPM_MAP(APPS_FABRIC_CFG_IOCTL, APPS_FABRIC_CFG_IOCTL, 1),
2018 MSM_RPM_MAP(APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
2019
2020 MSM_RPM_MAP(SYS_FABRIC_CFG_HALT_0, SYS_FABRIC_CFG_HALT, 2),
2021 MSM_RPM_MAP(SYS_FABRIC_CFG_CLKMOD_0, SYS_FABRIC_CFG_CLKMOD, 3),
2022 MSM_RPM_MAP(SYS_FABRIC_CFG_IOCTL, SYS_FABRIC_CFG_IOCTL, 1),
Eugene Seahd9040ad2011-07-11 13:20:54 -06002023 MSM_RPM_MAP(SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 29),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002024
2025 MSM_RPM_MAP(MMSS_FABRIC_CFG_HALT_0, MMSS_FABRIC_CFG_HALT, 2),
2026 MSM_RPM_MAP(MMSS_FABRIC_CFG_CLKMOD_0, MMSS_FABRIC_CFG_CLKMOD, 3),
2027 MSM_RPM_MAP(MMSS_FABRIC_CFG_IOCTL, MMSS_FABRIC_CFG_IOCTL, 1),
2028 MSM_RPM_MAP(MM_FABRIC_ARB_0, MM_FABRIC_ARB, 23),
2029
2030 MSM_RPM_MAP(PM8921_S1_0, PM8921_S1, 2),
2031 MSM_RPM_MAP(PM8921_S2_0, PM8921_S2, 2),
2032 MSM_RPM_MAP(PM8921_S3_0, PM8921_S3, 2),
2033 MSM_RPM_MAP(PM8921_S4_0, PM8921_S4, 2),
2034 MSM_RPM_MAP(PM8921_S5_0, PM8921_S5, 2),
2035 MSM_RPM_MAP(PM8921_S6_0, PM8921_S6, 2),
2036 MSM_RPM_MAP(PM8921_S7_0, PM8921_S7, 2),
2037 MSM_RPM_MAP(PM8921_S8_0, PM8921_S8, 2),
2038 MSM_RPM_MAP(PM8921_L1_0, PM8921_L1, 2),
2039 MSM_RPM_MAP(PM8921_L2_0, PM8921_L2, 2),
2040 MSM_RPM_MAP(PM8921_L3_0, PM8921_L3, 2),
2041 MSM_RPM_MAP(PM8921_L4_0, PM8921_L4, 2),
2042 MSM_RPM_MAP(PM8921_L5_0, PM8921_L5, 2),
2043 MSM_RPM_MAP(PM8921_L6_0, PM8921_L6, 2),
2044 MSM_RPM_MAP(PM8921_L7_0, PM8921_L7, 2),
2045 MSM_RPM_MAP(PM8921_L8_0, PM8921_L8, 2),
2046 MSM_RPM_MAP(PM8921_L9_0, PM8921_L9, 2),
2047 MSM_RPM_MAP(PM8921_L10_0, PM8921_L10, 2),
2048 MSM_RPM_MAP(PM8921_L11_0, PM8921_L11, 2),
2049 MSM_RPM_MAP(PM8921_L12_0, PM8921_L12, 2),
2050 MSM_RPM_MAP(PM8921_L13_0, PM8921_L13, 2),
2051 MSM_RPM_MAP(PM8921_L14_0, PM8921_L14, 2),
2052 MSM_RPM_MAP(PM8921_L15_0, PM8921_L15, 2),
2053 MSM_RPM_MAP(PM8921_L16_0, PM8921_L16, 2),
2054 MSM_RPM_MAP(PM8921_L17_0, PM8921_L17, 2),
2055 MSM_RPM_MAP(PM8921_L18_0, PM8921_L18, 2),
2056 MSM_RPM_MAP(PM8921_L19_0, PM8921_L19, 2),
2057 MSM_RPM_MAP(PM8921_L20_0, PM8921_L20, 2),
2058 MSM_RPM_MAP(PM8921_L21_0, PM8921_L21, 2),
2059 MSM_RPM_MAP(PM8921_L22_0, PM8921_L22, 2),
2060 MSM_RPM_MAP(PM8921_L23_0, PM8921_L23, 2),
2061 MSM_RPM_MAP(PM8921_L24_0, PM8921_L24, 2),
2062 MSM_RPM_MAP(PM8921_L25_0, PM8921_L25, 2),
2063 MSM_RPM_MAP(PM8921_L26_0, PM8921_L26, 2),
2064 MSM_RPM_MAP(PM8921_L27_0, PM8921_L27, 2),
2065 MSM_RPM_MAP(PM8921_L28_0, PM8921_L28, 2),
2066 MSM_RPM_MAP(PM8921_L29_0, PM8921_L29, 2),
2067 MSM_RPM_MAP(PM8921_CLK1_0, PM8921_CLK1, 2),
2068 MSM_RPM_MAP(PM8921_CLK2_0, PM8921_CLK2, 2),
2069 MSM_RPM_MAP(PM8921_LVS1, PM8921_LVS1, 1),
2070 MSM_RPM_MAP(PM8921_LVS2, PM8921_LVS2, 1),
2071 MSM_RPM_MAP(PM8921_LVS3, PM8921_LVS3, 1),
2072 MSM_RPM_MAP(PM8921_LVS4, PM8921_LVS4, 1),
2073 MSM_RPM_MAP(PM8921_LVS5, PM8921_LVS5, 1),
2074 MSM_RPM_MAP(PM8921_LVS6, PM8921_LVS6, 1),
2075 MSM_RPM_MAP(PM8921_LVS7, PM8921_LVS7, 1),
2076 MSM_RPM_MAP(NCP_0, NCP, 2),
2077 MSM_RPM_MAP(CXO_BUFFERS, CXO_BUFFERS, 1),
2078 MSM_RPM_MAP(USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
2079 MSM_RPM_MAP(HDMI_SWITCH, HDMI_SWITCH, 1),
2080
2081};
2082unsigned int rpm_map_data_size = ARRAY_SIZE(rpm_map_data);
2083
2084struct platform_device msm_bus_sys_fabric = {
2085 .name = "msm_bus_fabric",
2086 .id = MSM_BUS_FAB_SYSTEM,
2087};
2088struct platform_device msm_bus_apps_fabric = {
2089 .name = "msm_bus_fabric",
2090 .id = MSM_BUS_FAB_APPSS,
2091};
2092struct platform_device msm_bus_mm_fabric = {
2093 .name = "msm_bus_fabric",
2094 .id = MSM_BUS_FAB_MMSS,
2095};
2096struct platform_device msm_bus_sys_fpb = {
2097 .name = "msm_bus_fabric",
2098 .id = MSM_BUS_FAB_SYSTEM_FPB,
2099};
2100struct platform_device msm_bus_cpss_fpb = {
2101 .name = "msm_bus_fabric",
2102 .id = MSM_BUS_FAB_CPSS_FPB,
2103};
2104
2105/* Sensors DSPS platform data */
2106#ifdef CONFIG_MSM_DSPS
2107
2108#define PPSS_REG_PHYS_BASE 0x12080000
2109
2110static struct dsps_clk_info dsps_clks[] = {};
2111static struct dsps_regulator_info dsps_regs[] = {};
2112
2113/*
2114 * Note: GPIOs field is intialized in run-time at the function
2115 * msm8960_init_dsps().
2116 */
2117
2118struct msm_dsps_platform_data msm_dsps_pdata = {
2119 .clks = dsps_clks,
2120 .clks_num = ARRAY_SIZE(dsps_clks),
2121 .gpios = NULL,
2122 .gpios_num = 0,
2123 .regs = dsps_regs,
2124 .regs_num = ARRAY_SIZE(dsps_regs),
2125 .dsps_pwr_ctl_en = 1,
2126 .signature = DSPS_SIGNATURE,
2127};
2128
2129static struct resource msm_dsps_resources[] = {
2130 {
2131 .start = PPSS_REG_PHYS_BASE,
2132 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
2133 .name = "ppss_reg",
2134 .flags = IORESOURCE_MEM,
2135 },
Wentao Xua55500b2011-08-16 18:15:04 -04002136
2137 {
2138 .start = PPSS_WDOG_TIMER_IRQ,
2139 .end = PPSS_WDOG_TIMER_IRQ,
2140 .name = "ppss_wdog",
2141 .flags = IORESOURCE_IRQ,
2142 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002143};
2144
2145struct platform_device msm_dsps_device = {
2146 .name = "msm_dsps",
2147 .id = 0,
2148 .num_resources = ARRAY_SIZE(msm_dsps_resources),
2149 .resource = msm_dsps_resources,
2150 .dev.platform_data = &msm_dsps_pdata,
2151};
2152
2153#endif /* CONFIG_MSM_DSPS */