| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
|  | 2 | * PCI Express PCI Hot Plug Driver | 
|  | 3 | * | 
|  | 4 | * Copyright (C) 1995,2001 Compaq Computer Corporation | 
|  | 5 | * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com) | 
|  | 6 | * Copyright (C) 2001 IBM Corp. | 
|  | 7 | * Copyright (C) 2003-2004 Intel Corporation | 
|  | 8 | * | 
|  | 9 | * All rights reserved. | 
|  | 10 | * | 
|  | 11 | * This program is free software; you can redistribute it and/or modify | 
|  | 12 | * it under the terms of the GNU General Public License as published by | 
|  | 13 | * the Free Software Foundation; either version 2 of the License, or (at | 
|  | 14 | * your option) any later version. | 
|  | 15 | * | 
|  | 16 | * This program is distributed in the hope that it will be useful, but | 
|  | 17 | * WITHOUT ANY WARRANTY; without even the implied warranty of | 
|  | 18 | * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or | 
|  | 19 | * NON INFRINGEMENT.  See the GNU General Public License for more | 
|  | 20 | * details. | 
|  | 21 | * | 
|  | 22 | * You should have received a copy of the GNU General Public License | 
|  | 23 | * along with this program; if not, write to the Free Software | 
|  | 24 | * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. | 
|  | 25 | * | 
| Kristen Accardi | 8cf4c19 | 2005-08-16 15:16:10 -0700 | [diff] [blame] | 26 | * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 27 | * | 
|  | 28 | */ | 
|  | 29 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 30 | #include <linux/kernel.h> | 
|  | 31 | #include <linux/module.h> | 
|  | 32 | #include <linux/types.h> | 
| Tim Schmielau | de25968 | 2006-01-08 01:02:05 -0800 | [diff] [blame] | 33 | #include <linux/signal.h> | 
|  | 34 | #include <linux/jiffies.h> | 
|  | 35 | #include <linux/timer.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 36 | #include <linux/pci.h> | 
| Andrew Morton | 5d1b8c9 | 2005-11-13 16:06:39 -0800 | [diff] [blame] | 37 | #include <linux/interrupt.h> | 
| Kristen Carlson Accardi | 34d0341 | 2007-01-09 13:02:36 -0800 | [diff] [blame] | 38 | #include <linux/time.h> | 
| Andrew Morton | 5d1b8c9 | 2005-11-13 16:06:39 -0800 | [diff] [blame] | 39 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 40 | #include "../pci.h" | 
|  | 41 | #include "pciehp.h" | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 42 |  | 
| Kenji Kaneshige | 5d386e1 | 2007-03-06 15:02:26 -0800 | [diff] [blame] | 43 | static atomic_t pciehp_num_controllers = ATOMIC_INIT(0); | 
|  | 44 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 45 | struct ctrl_reg { | 
|  | 46 | u8 cap_id; | 
|  | 47 | u8 nxt_ptr; | 
|  | 48 | u16 cap_reg; | 
|  | 49 | u32 dev_cap; | 
|  | 50 | u16 dev_ctrl; | 
|  | 51 | u16 dev_status; | 
|  | 52 | u32 lnk_cap; | 
|  | 53 | u16 lnk_ctrl; | 
|  | 54 | u16 lnk_status; | 
|  | 55 | u32 slot_cap; | 
|  | 56 | u16 slot_ctrl; | 
|  | 57 | u16 slot_status; | 
|  | 58 | u16 root_ctrl; | 
|  | 59 | u16 rsvp; | 
|  | 60 | u32 root_status; | 
|  | 61 | } __attribute__ ((packed)); | 
|  | 62 |  | 
|  | 63 | /* offsets to the controller registers based on the above structure layout */ | 
|  | 64 | enum ctrl_offsets { | 
|  | 65 | PCIECAPID	=	offsetof(struct ctrl_reg, cap_id), | 
|  | 66 | NXTCAPPTR	=	offsetof(struct ctrl_reg, nxt_ptr), | 
|  | 67 | CAPREG		=	offsetof(struct ctrl_reg, cap_reg), | 
|  | 68 | DEVCAP		=	offsetof(struct ctrl_reg, dev_cap), | 
|  | 69 | DEVCTRL		=	offsetof(struct ctrl_reg, dev_ctrl), | 
|  | 70 | DEVSTATUS	=	offsetof(struct ctrl_reg, dev_status), | 
|  | 71 | LNKCAP		=	offsetof(struct ctrl_reg, lnk_cap), | 
|  | 72 | LNKCTRL		=	offsetof(struct ctrl_reg, lnk_ctrl), | 
|  | 73 | LNKSTATUS	=	offsetof(struct ctrl_reg, lnk_status), | 
|  | 74 | SLOTCAP		=	offsetof(struct ctrl_reg, slot_cap), | 
|  | 75 | SLOTCTRL	=	offsetof(struct ctrl_reg, slot_ctrl), | 
|  | 76 | SLOTSTATUS	=	offsetof(struct ctrl_reg, slot_status), | 
|  | 77 | ROOTCTRL	=	offsetof(struct ctrl_reg, root_ctrl), | 
|  | 78 | ROOTSTATUS	=	offsetof(struct ctrl_reg, root_status), | 
|  | 79 | }; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 80 |  | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 81 | static inline int pciehp_readw(struct controller *ctrl, int reg, u16 *value) | 
|  | 82 | { | 
|  | 83 | struct pci_dev *dev = ctrl->pci_dev; | 
|  | 84 | return pci_read_config_word(dev, ctrl->cap_base + reg, value); | 
|  | 85 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 86 |  | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 87 | static inline int pciehp_readl(struct controller *ctrl, int reg, u32 *value) | 
|  | 88 | { | 
|  | 89 | struct pci_dev *dev = ctrl->pci_dev; | 
|  | 90 | return pci_read_config_dword(dev, ctrl->cap_base + reg, value); | 
|  | 91 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 92 |  | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 93 | static inline int pciehp_writew(struct controller *ctrl, int reg, u16 value) | 
|  | 94 | { | 
|  | 95 | struct pci_dev *dev = ctrl->pci_dev; | 
|  | 96 | return pci_write_config_word(dev, ctrl->cap_base + reg, value); | 
|  | 97 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 98 |  | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 99 | static inline int pciehp_writel(struct controller *ctrl, int reg, u32 value) | 
|  | 100 | { | 
|  | 101 | struct pci_dev *dev = ctrl->pci_dev; | 
|  | 102 | return pci_write_config_dword(dev, ctrl->cap_base + reg, value); | 
|  | 103 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 104 |  | 
|  | 105 | /* Field definitions in PCI Express Capabilities Register */ | 
|  | 106 | #define CAP_VER			0x000F | 
|  | 107 | #define DEV_PORT_TYPE		0x00F0 | 
|  | 108 | #define SLOT_IMPL		0x0100 | 
|  | 109 | #define MSG_NUM			0x3E00 | 
|  | 110 |  | 
|  | 111 | /* Device or Port Type */ | 
|  | 112 | #define NAT_ENDPT		0x00 | 
|  | 113 | #define LEG_ENDPT		0x01 | 
|  | 114 | #define ROOT_PORT		0x04 | 
|  | 115 | #define UP_STREAM		0x05 | 
|  | 116 | #define	DN_STREAM		0x06 | 
|  | 117 | #define PCIE_PCI_BRDG		0x07 | 
|  | 118 | #define PCI_PCIE_BRDG		0x10 | 
|  | 119 |  | 
|  | 120 | /* Field definitions in Device Capabilities Register */ | 
|  | 121 | #define DATTN_BUTTN_PRSN	0x1000 | 
|  | 122 | #define DATTN_LED_PRSN		0x2000 | 
|  | 123 | #define DPWR_LED_PRSN		0x4000 | 
|  | 124 |  | 
|  | 125 | /* Field definitions in Link Capabilities Register */ | 
|  | 126 | #define MAX_LNK_SPEED		0x000F | 
|  | 127 | #define MAX_LNK_WIDTH		0x03F0 | 
|  | 128 |  | 
|  | 129 | /* Link Width Encoding */ | 
|  | 130 | #define LNK_X1		0x01 | 
|  | 131 | #define LNK_X2		0x02 | 
| Kenji Kaneshige | 71ad556 | 2007-08-09 16:09:34 -0700 | [diff] [blame] | 132 | #define LNK_X4		0x04 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 133 | #define LNK_X8		0x08 | 
|  | 134 | #define LNK_X12		0x0C | 
| Kenji Kaneshige | 71ad556 | 2007-08-09 16:09:34 -0700 | [diff] [blame] | 135 | #define LNK_X16		0x10 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 136 | #define LNK_X32		0x20 | 
|  | 137 |  | 
|  | 138 | /*Field definitions of Link Status Register */ | 
|  | 139 | #define LNK_SPEED	0x000F | 
|  | 140 | #define NEG_LINK_WD	0x03F0 | 
|  | 141 | #define LNK_TRN_ERR	0x0400 | 
|  | 142 | #define	LNK_TRN		0x0800 | 
|  | 143 | #define SLOT_CLK_CONF	0x1000 | 
|  | 144 |  | 
|  | 145 | /* Field definitions in Slot Capabilities Register */ | 
|  | 146 | #define ATTN_BUTTN_PRSN	0x00000001 | 
|  | 147 | #define	PWR_CTRL_PRSN	0x00000002 | 
|  | 148 | #define MRL_SENS_PRSN	0x00000004 | 
|  | 149 | #define ATTN_LED_PRSN	0x00000008 | 
|  | 150 | #define PWR_LED_PRSN	0x00000010 | 
|  | 151 | #define HP_SUPR_RM_SUP	0x00000020 | 
|  | 152 | #define HP_CAP		0x00000040 | 
|  | 153 | #define SLOT_PWR_VALUE	0x000003F8 | 
|  | 154 | #define SLOT_PWR_LIMIT	0x00000C00 | 
|  | 155 | #define PSN		0xFFF80000	/* PSN: Physical Slot Number */ | 
|  | 156 |  | 
|  | 157 | /* Field definitions in Slot Control Register */ | 
|  | 158 | #define ATTN_BUTTN_ENABLE		0x0001 | 
|  | 159 | #define PWR_FAULT_DETECT_ENABLE		0x0002 | 
|  | 160 | #define MRL_DETECT_ENABLE		0x0004 | 
|  | 161 | #define PRSN_DETECT_ENABLE		0x0008 | 
|  | 162 | #define CMD_CMPL_INTR_ENABLE		0x0010 | 
|  | 163 | #define HP_INTR_ENABLE			0x0020 | 
|  | 164 | #define ATTN_LED_CTRL			0x00C0 | 
|  | 165 | #define PWR_LED_CTRL			0x0300 | 
|  | 166 | #define PWR_CTRL			0x0400 | 
| Kristen Carlson Accardi | 34d0341 | 2007-01-09 13:02:36 -0800 | [diff] [blame] | 167 | #define EMI_CTRL			0x0800 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 168 |  | 
|  | 169 | /* Attention indicator and Power indicator states */ | 
|  | 170 | #define LED_ON		0x01 | 
|  | 171 | #define LED_BLINK	0x10 | 
|  | 172 | #define LED_OFF		0x11 | 
|  | 173 |  | 
|  | 174 | /* Power Control Command */ | 
|  | 175 | #define POWER_ON	0 | 
|  | 176 | #define POWER_OFF	0x0400 | 
|  | 177 |  | 
| Kristen Carlson Accardi | 34d0341 | 2007-01-09 13:02:36 -0800 | [diff] [blame] | 178 | /* EMI Status defines */ | 
|  | 179 | #define EMI_DISENGAGED	0 | 
|  | 180 | #define EMI_ENGAGED	1 | 
|  | 181 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 182 | /* Field definitions in Slot Status Register */ | 
|  | 183 | #define ATTN_BUTTN_PRESSED	0x0001 | 
|  | 184 | #define PWR_FAULT_DETECTED	0x0002 | 
|  | 185 | #define MRL_SENS_CHANGED	0x0004 | 
|  | 186 | #define PRSN_DETECT_CHANGED	0x0008 | 
|  | 187 | #define CMD_COMPLETED		0x0010 | 
|  | 188 | #define MRL_STATE		0x0020 | 
|  | 189 | #define PRSN_STATE		0x0040 | 
| Kristen Carlson Accardi | 34d0341 | 2007-01-09 13:02:36 -0800 | [diff] [blame] | 190 | #define EMI_STATE		0x0080 | 
|  | 191 | #define EMI_STATUS_BIT		7 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 192 |  | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 193 | static irqreturn_t pcie_isr(int irq, void *dev_id); | 
|  | 194 | static void start_int_poll_timer(struct controller *ctrl, int sec); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 195 |  | 
|  | 196 | /* This is the interrupt polling timeout function. */ | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 197 | static void int_poll_timeout(unsigned long data) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 198 | { | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 199 | struct controller *ctrl = (struct controller *)data; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 200 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 201 | /* Poll for interrupt events.  regs == NULL => polling */ | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 202 | pcie_isr(0, ctrl); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 203 |  | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 204 | init_timer(&ctrl->poll_timer); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 205 | if (!pciehp_poll_time) | 
| Kenji Kaneshige | 40730d1 | 2007-08-09 16:09:38 -0700 | [diff] [blame] | 206 | pciehp_poll_time = 2; /* default polling interval is 2 sec */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 207 |  | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 208 | start_int_poll_timer(ctrl, pciehp_poll_time); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 209 | } | 
|  | 210 |  | 
|  | 211 | /* This function starts the interrupt polling timer. */ | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 212 | static void start_int_poll_timer(struct controller *ctrl, int sec) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 213 | { | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 214 | /* Clamp to sane value */ | 
|  | 215 | if ((sec <= 0) || (sec > 60)) | 
|  | 216 | sec = 2; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 217 |  | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 218 | ctrl->poll_timer.function = &int_poll_timeout; | 
|  | 219 | ctrl->poll_timer.data = (unsigned long)ctrl; | 
|  | 220 | ctrl->poll_timer.expires = jiffies + sec * HZ; | 
|  | 221 | add_timer(&ctrl->poll_timer); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 222 | } | 
|  | 223 |  | 
| Kenji Kaneshige | 44ef4ce | 2006-12-21 17:01:09 -0800 | [diff] [blame] | 224 | static inline int pcie_wait_cmd(struct controller *ctrl) | 
|  | 225 | { | 
| Kenji Kaneshige | 262303f | 2006-12-21 17:01:10 -0800 | [diff] [blame] | 226 | int retval = 0; | 
|  | 227 | unsigned int msecs = pciehp_poll_mode ? 2500 : 1000; | 
|  | 228 | unsigned long timeout = msecs_to_jiffies(msecs); | 
|  | 229 | int rc; | 
| Kenji Kaneshige | 44ef4ce | 2006-12-21 17:01:09 -0800 | [diff] [blame] | 230 |  | 
| Kenji Kaneshige | 262303f | 2006-12-21 17:01:10 -0800 | [diff] [blame] | 231 | rc = wait_event_interruptible_timeout(ctrl->queue, | 
|  | 232 | !ctrl->cmd_busy, timeout); | 
|  | 233 | if (!rc) | 
|  | 234 | dbg("Command not completed in 1000 msec\n"); | 
|  | 235 | else if (rc < 0) { | 
|  | 236 | retval = -EINTR; | 
|  | 237 | info("Command was interrupted by a signal\n"); | 
|  | 238 | } | 
| Kenji Kaneshige | 44ef4ce | 2006-12-21 17:01:09 -0800 | [diff] [blame] | 239 |  | 
| Kenji Kaneshige | 262303f | 2006-12-21 17:01:10 -0800 | [diff] [blame] | 240 | return retval; | 
| Kenji Kaneshige | 44ef4ce | 2006-12-21 17:01:09 -0800 | [diff] [blame] | 241 | } | 
|  | 242 |  | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 243 | /** | 
|  | 244 | * pcie_write_cmd - Issue controller command | 
|  | 245 | * @slot: slot to which the command is issued | 
|  | 246 | * @cmd:  command value written to slot control register | 
|  | 247 | * @mask: bitmask of slot control register to be modified | 
|  | 248 | */ | 
|  | 249 | static int pcie_write_cmd(struct slot *slot, u16 cmd, u16 mask) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 250 | { | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 251 | struct controller *ctrl = slot->ctrl; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 252 | int retval = 0; | 
|  | 253 | u16 slot_status; | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 254 | u16 slot_ctrl; | 
|  | 255 | unsigned long flags; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 256 |  | 
| Kenji Kaneshige | 44ef4ce | 2006-12-21 17:01:09 -0800 | [diff] [blame] | 257 | mutex_lock(&ctrl->ctrl_lock); | 
|  | 258 |  | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 259 | retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 260 | if (retval) { | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 261 | err("%s: Cannot read SLOTSTATUS register\n", __FUNCTION__); | 
| Kenji Kaneshige | 44ef4ce | 2006-12-21 17:01:09 -0800 | [diff] [blame] | 262 | goto out; | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 263 | } | 
|  | 264 |  | 
| Kenji Kaneshige | 71ad556 | 2007-08-09 16:09:34 -0700 | [diff] [blame] | 265 | if ((slot_status & CMD_COMPLETED) == CMD_COMPLETED ) { | 
| Kenji Kaneshige | 44ef4ce | 2006-12-21 17:01:09 -0800 | [diff] [blame] | 266 | /* After 1 sec and CMD_COMPLETED still not set, just | 
|  | 267 | proceed forward to issue the next command according | 
|  | 268 | to spec.  Just print out the error message */ | 
|  | 269 | dbg("%s: CMD_COMPLETED not clear after 1 sec.\n", | 
|  | 270 | __FUNCTION__); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 271 | } | 
|  | 272 |  | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 273 | spin_lock_irqsave(&ctrl->lock, flags); | 
|  | 274 | retval = pciehp_readw(ctrl, SLOTCTRL, &slot_ctrl); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 275 | if (retval) { | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 276 | err("%s: Cannot read SLOTCTRL register\n", __FUNCTION__); | 
|  | 277 | goto out_spin_unlock; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 278 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 279 |  | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 280 | slot_ctrl &= ~mask; | 
|  | 281 | slot_ctrl |= ((cmd & mask) | CMD_CMPL_INTR_ENABLE); | 
|  | 282 |  | 
|  | 283 | ctrl->cmd_busy = 1; | 
|  | 284 | retval = pciehp_writew(ctrl, SLOTCTRL, slot_ctrl); | 
|  | 285 | if (retval) | 
|  | 286 | err("%s: Cannot write to SLOTCTRL register\n", __FUNCTION__); | 
|  | 287 |  | 
|  | 288 | out_spin_unlock: | 
|  | 289 | spin_unlock_irqrestore(&ctrl->lock, flags); | 
|  | 290 |  | 
| Kenji Kaneshige | 44ef4ce | 2006-12-21 17:01:09 -0800 | [diff] [blame] | 291 | /* | 
|  | 292 | * Wait for command completion. | 
|  | 293 | */ | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 294 | if (!retval) | 
|  | 295 | retval = pcie_wait_cmd(ctrl); | 
| Kenji Kaneshige | 44ef4ce | 2006-12-21 17:01:09 -0800 | [diff] [blame] | 296 | out: | 
|  | 297 | mutex_unlock(&ctrl->ctrl_lock); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 298 | return retval; | 
|  | 299 | } | 
|  | 300 |  | 
|  | 301 | static int hpc_check_lnk_status(struct controller *ctrl) | 
|  | 302 | { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 303 | u16 lnk_status; | 
|  | 304 | int retval = 0; | 
|  | 305 |  | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 306 | retval = pciehp_readw(ctrl, LNKSTATUS, &lnk_status); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 307 | if (retval) { | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 308 | err("%s: Cannot read LNKSTATUS register\n", __FUNCTION__); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 309 | return retval; | 
|  | 310 | } | 
|  | 311 |  | 
|  | 312 | dbg("%s: lnk_status = %x\n", __FUNCTION__, lnk_status); | 
| Kenji Kaneshige | 71ad556 | 2007-08-09 16:09:34 -0700 | [diff] [blame] | 313 | if ( (lnk_status & LNK_TRN) || (lnk_status & LNK_TRN_ERR) || | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 314 | !(lnk_status & NEG_LINK_WD)) { | 
|  | 315 | err("%s : Link Training Error occurs \n", __FUNCTION__); | 
|  | 316 | retval = -1; | 
|  | 317 | return retval; | 
|  | 318 | } | 
|  | 319 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 320 | return retval; | 
|  | 321 | } | 
|  | 322 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 323 | static int hpc_get_attention_status(struct slot *slot, u8 *status) | 
|  | 324 | { | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 325 | struct controller *ctrl = slot->ctrl; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 326 | u16 slot_ctrl; | 
|  | 327 | u8 atten_led_state; | 
|  | 328 | int retval = 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 329 |  | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 330 | retval = pciehp_readw(ctrl, SLOTCTRL, &slot_ctrl); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 331 | if (retval) { | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 332 | err("%s: Cannot read SLOTCTRL register\n", __FUNCTION__); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 333 | return retval; | 
|  | 334 | } | 
|  | 335 |  | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 336 | dbg("%s: SLOTCTRL %x, value read %x\n", | 
|  | 337 | __FUNCTION__, ctrl->cap_base + SLOTCTRL, slot_ctrl); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 338 |  | 
|  | 339 | atten_led_state = (slot_ctrl & ATTN_LED_CTRL) >> 6; | 
|  | 340 |  | 
|  | 341 | switch (atten_led_state) { | 
|  | 342 | case 0: | 
|  | 343 | *status = 0xFF;	/* Reserved */ | 
|  | 344 | break; | 
|  | 345 | case 1: | 
|  | 346 | *status = 1;	/* On */ | 
|  | 347 | break; | 
|  | 348 | case 2: | 
|  | 349 | *status = 2;	/* Blink */ | 
|  | 350 | break; | 
|  | 351 | case 3: | 
|  | 352 | *status = 0;	/* Off */ | 
|  | 353 | break; | 
|  | 354 | default: | 
|  | 355 | *status = 0xFF; | 
|  | 356 | break; | 
|  | 357 | } | 
|  | 358 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 359 | return 0; | 
|  | 360 | } | 
|  | 361 |  | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 362 | static int hpc_get_power_status(struct slot *slot, u8 *status) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 363 | { | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 364 | struct controller *ctrl = slot->ctrl; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 365 | u16 slot_ctrl; | 
|  | 366 | u8 pwr_state; | 
|  | 367 | int	retval = 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 368 |  | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 369 | retval = pciehp_readw(ctrl, SLOTCTRL, &slot_ctrl); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 370 | if (retval) { | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 371 | err("%s: Cannot read SLOTCTRL register\n", __FUNCTION__); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 372 | return retval; | 
|  | 373 | } | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 374 | dbg("%s: SLOTCTRL %x value read %x\n", | 
|  | 375 | __FUNCTION__, ctrl->cap_base + SLOTCTRL, slot_ctrl); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 376 |  | 
|  | 377 | pwr_state = (slot_ctrl & PWR_CTRL) >> 10; | 
|  | 378 |  | 
|  | 379 | switch (pwr_state) { | 
|  | 380 | case 0: | 
|  | 381 | *status = 1; | 
|  | 382 | break; | 
|  | 383 | case 1: | 
| Kenji Kaneshige | 71ad556 | 2007-08-09 16:09:34 -0700 | [diff] [blame] | 384 | *status = 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 385 | break; | 
|  | 386 | default: | 
|  | 387 | *status = 0xFF; | 
|  | 388 | break; | 
|  | 389 | } | 
|  | 390 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 391 | return retval; | 
|  | 392 | } | 
|  | 393 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 394 | static int hpc_get_latch_status(struct slot *slot, u8 *status) | 
|  | 395 | { | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 396 | struct controller *ctrl = slot->ctrl; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 397 | u16 slot_status; | 
|  | 398 | int retval = 0; | 
|  | 399 |  | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 400 | retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 401 | if (retval) { | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 402 | err("%s: Cannot read SLOTSTATUS register\n", __FUNCTION__); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 403 | return retval; | 
|  | 404 | } | 
|  | 405 |  | 
| Kenji Kaneshige | 71ad556 | 2007-08-09 16:09:34 -0700 | [diff] [blame] | 406 | *status = (((slot_status & MRL_STATE) >> 5) == 0) ? 0 : 1; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 407 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 408 | return 0; | 
|  | 409 | } | 
|  | 410 |  | 
|  | 411 | static int hpc_get_adapter_status(struct slot *slot, u8 *status) | 
|  | 412 | { | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 413 | struct controller *ctrl = slot->ctrl; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 414 | u16 slot_status; | 
|  | 415 | u8 card_state; | 
|  | 416 | int retval = 0; | 
|  | 417 |  | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 418 | retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 419 | if (retval) { | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 420 | err("%s: Cannot read SLOTSTATUS register\n", __FUNCTION__); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 421 | return retval; | 
|  | 422 | } | 
|  | 423 | card_state = (u8)((slot_status & PRSN_STATE) >> 6); | 
|  | 424 | *status = (card_state == 1) ? 1 : 0; | 
|  | 425 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 426 | return 0; | 
|  | 427 | } | 
|  | 428 |  | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 429 | static int hpc_query_power_fault(struct slot *slot) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 430 | { | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 431 | struct controller *ctrl = slot->ctrl; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 432 | u16 slot_status; | 
|  | 433 | u8 pwr_fault; | 
|  | 434 | int retval = 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 435 |  | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 436 | retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 437 | if (retval) { | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 438 | err("%s: Cannot check for power fault\n", __FUNCTION__); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 439 | return retval; | 
|  | 440 | } | 
|  | 441 | pwr_fault = (u8)((slot_status & PWR_FAULT_DETECTED) >> 1); | 
| Kenji Kaneshige | 71ad556 | 2007-08-09 16:09:34 -0700 | [diff] [blame] | 442 |  | 
| rajesh.shah@intel.com | 8239def | 2005-10-31 16:20:13 -0800 | [diff] [blame] | 443 | return pwr_fault; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 444 | } | 
|  | 445 |  | 
| Kristen Carlson Accardi | 34d0341 | 2007-01-09 13:02:36 -0800 | [diff] [blame] | 446 | static int hpc_get_emi_status(struct slot *slot, u8 *status) | 
|  | 447 | { | 
|  | 448 | struct controller *ctrl = slot->ctrl; | 
|  | 449 | u16 slot_status; | 
|  | 450 | int retval = 0; | 
|  | 451 |  | 
| Kristen Carlson Accardi | 34d0341 | 2007-01-09 13:02:36 -0800 | [diff] [blame] | 452 | retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status); | 
|  | 453 | if (retval) { | 
|  | 454 | err("%s : Cannot check EMI status\n", __FUNCTION__); | 
|  | 455 | return retval; | 
|  | 456 | } | 
|  | 457 | *status = (slot_status & EMI_STATE) >> EMI_STATUS_BIT; | 
|  | 458 |  | 
| Kristen Carlson Accardi | 34d0341 | 2007-01-09 13:02:36 -0800 | [diff] [blame] | 459 | return retval; | 
|  | 460 | } | 
|  | 461 |  | 
|  | 462 | static int hpc_toggle_emi(struct slot *slot) | 
|  | 463 | { | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 464 | u16 slot_cmd; | 
|  | 465 | u16 cmd_mask; | 
|  | 466 | int rc; | 
| Kristen Carlson Accardi | 34d0341 | 2007-01-09 13:02:36 -0800 | [diff] [blame] | 467 |  | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 468 | slot_cmd = EMI_CTRL; | 
|  | 469 | cmd_mask = EMI_CTRL; | 
|  | 470 | if (!pciehp_poll_mode) { | 
|  | 471 | slot_cmd = slot_cmd | HP_INTR_ENABLE; | 
|  | 472 | cmd_mask = cmd_mask | HP_INTR_ENABLE; | 
| Kristen Carlson Accardi | 34d0341 | 2007-01-09 13:02:36 -0800 | [diff] [blame] | 473 | } | 
|  | 474 |  | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 475 | rc = pcie_write_cmd(slot, slot_cmd, cmd_mask); | 
| Kristen Carlson Accardi | 34d0341 | 2007-01-09 13:02:36 -0800 | [diff] [blame] | 476 | slot->last_emi_toggle = get_seconds(); | 
| Kenji Kaneshige | c842648 | 2007-08-09 16:09:33 -0700 | [diff] [blame] | 477 |  | 
| Kristen Carlson Accardi | 34d0341 | 2007-01-09 13:02:36 -0800 | [diff] [blame] | 478 | return rc; | 
|  | 479 | } | 
|  | 480 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 481 | static int hpc_set_attention_status(struct slot *slot, u8 value) | 
|  | 482 | { | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 483 | struct controller *ctrl = slot->ctrl; | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 484 | u16 slot_cmd; | 
|  | 485 | u16 cmd_mask; | 
|  | 486 | int rc; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 487 |  | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 488 | cmd_mask = ATTN_LED_CTRL; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 489 | switch (value) { | 
|  | 490 | case 0 :	/* turn off */ | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 491 | slot_cmd = 0x00C0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 492 | break; | 
|  | 493 | case 1:		/* turn on */ | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 494 | slot_cmd = 0x0040; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 495 | break; | 
|  | 496 | case 2:		/* turn blink */ | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 497 | slot_cmd = 0x0080; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 498 | break; | 
|  | 499 | default: | 
|  | 500 | return -1; | 
|  | 501 | } | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 502 | if (!pciehp_poll_mode) { | 
|  | 503 | slot_cmd = slot_cmd | HP_INTR_ENABLE; | 
|  | 504 | cmd_mask = cmd_mask | HP_INTR_ENABLE; | 
|  | 505 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 506 |  | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 507 | rc = pcie_write_cmd(slot, slot_cmd, cmd_mask); | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 508 | dbg("%s: SLOTCTRL %x write cmd %x\n", | 
|  | 509 | __FUNCTION__, ctrl->cap_base + SLOTCTRL, slot_cmd); | 
| Kenji Kaneshige | 71ad556 | 2007-08-09 16:09:34 -0700 | [diff] [blame] | 510 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 511 | return rc; | 
|  | 512 | } | 
|  | 513 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 514 | static void hpc_set_green_led_on(struct slot *slot) | 
|  | 515 | { | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 516 | struct controller *ctrl = slot->ctrl; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 517 | u16 slot_cmd; | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 518 | u16 cmd_mask; | 
| Kenji Kaneshige | 71ad556 | 2007-08-09 16:09:34 -0700 | [diff] [blame] | 519 |  | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 520 | slot_cmd = 0x0100; | 
|  | 521 | cmd_mask = PWR_LED_CTRL; | 
|  | 522 | if (!pciehp_poll_mode) { | 
|  | 523 | slot_cmd = slot_cmd | HP_INTR_ENABLE; | 
|  | 524 | cmd_mask = cmd_mask | HP_INTR_ENABLE; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 525 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 526 |  | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 527 | pcie_write_cmd(slot, slot_cmd, cmd_mask); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 528 |  | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 529 | dbg("%s: SLOTCTRL %x write cmd %x\n", | 
|  | 530 | __FUNCTION__, ctrl->cap_base + SLOTCTRL, slot_cmd); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 531 | } | 
|  | 532 |  | 
|  | 533 | static void hpc_set_green_led_off(struct slot *slot) | 
|  | 534 | { | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 535 | struct controller *ctrl = slot->ctrl; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 536 | u16 slot_cmd; | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 537 | u16 cmd_mask; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 538 |  | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 539 | slot_cmd = 0x0300; | 
|  | 540 | cmd_mask = PWR_LED_CTRL; | 
|  | 541 | if (!pciehp_poll_mode) { | 
|  | 542 | slot_cmd = slot_cmd | HP_INTR_ENABLE; | 
|  | 543 | cmd_mask = cmd_mask | HP_INTR_ENABLE; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 544 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 545 |  | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 546 | pcie_write_cmd(slot, slot_cmd, cmd_mask); | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 547 | dbg("%s: SLOTCTRL %x write cmd %x\n", | 
|  | 548 | __FUNCTION__, ctrl->cap_base + SLOTCTRL, slot_cmd); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 549 | } | 
|  | 550 |  | 
|  | 551 | static void hpc_set_green_led_blink(struct slot *slot) | 
|  | 552 | { | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 553 | struct controller *ctrl = slot->ctrl; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 554 | u16 slot_cmd; | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 555 | u16 cmd_mask; | 
| Kenji Kaneshige | 71ad556 | 2007-08-09 16:09:34 -0700 | [diff] [blame] | 556 |  | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 557 | slot_cmd = 0x0200; | 
|  | 558 | cmd_mask = PWR_LED_CTRL; | 
|  | 559 | if (!pciehp_poll_mode) { | 
|  | 560 | slot_cmd = slot_cmd | HP_INTR_ENABLE; | 
|  | 561 | cmd_mask = cmd_mask | HP_INTR_ENABLE; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 562 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 563 |  | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 564 | pcie_write_cmd(slot, slot_cmd, cmd_mask); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 565 |  | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 566 | dbg("%s: SLOTCTRL %x write cmd %x\n", | 
|  | 567 | __FUNCTION__, ctrl->cap_base + SLOTCTRL, slot_cmd); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 568 | } | 
|  | 569 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 570 | static void hpc_release_ctlr(struct controller *ctrl) | 
|  | 571 | { | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 572 | if (pciehp_poll_mode) | 
|  | 573 | del_timer(&ctrl->poll_timer); | 
|  | 574 | else | 
|  | 575 | free_irq(ctrl->pci_dev->irq, ctrl); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 576 |  | 
| Kenji Kaneshige | 5d386e1 | 2007-03-06 15:02:26 -0800 | [diff] [blame] | 577 | /* | 
|  | 578 | * If this is the last controller to be released, destroy the | 
|  | 579 | * pciehp work queue | 
|  | 580 | */ | 
|  | 581 | if (atomic_dec_and_test(&pciehp_num_controllers)) | 
|  | 582 | destroy_workqueue(pciehp_wq); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 583 | } | 
|  | 584 |  | 
|  | 585 | static int hpc_power_on_slot(struct slot * slot) | 
|  | 586 | { | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 587 | struct controller *ctrl = slot->ctrl; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 588 | u16 slot_cmd; | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 589 | u16 cmd_mask; | 
|  | 590 | u16 slot_status; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 591 | int retval = 0; | 
|  | 592 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 593 | dbg("%s: slot->hp_slot %x\n", __FUNCTION__, slot->hp_slot); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 594 |  | 
| Rajesh Shah | 5a49f20 | 2005-11-23 15:44:54 -0800 | [diff] [blame] | 595 | /* Clear sticky power-fault bit from previous power failures */ | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 596 | retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 597 | if (retval) { | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 598 | err("%s: Cannot read SLOTSTATUS register\n", __FUNCTION__); | 
|  | 599 | return retval; | 
|  | 600 | } | 
|  | 601 | slot_status &= PWR_FAULT_DETECTED; | 
|  | 602 | if (slot_status) { | 
|  | 603 | retval = pciehp_writew(ctrl, SLOTSTATUS, slot_status); | 
|  | 604 | if (retval) { | 
|  | 605 | err("%s: Cannot write to SLOTSTATUS register\n", | 
|  | 606 | __FUNCTION__); | 
|  | 607 | return retval; | 
|  | 608 | } | 
|  | 609 | } | 
|  | 610 |  | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 611 | slot_cmd = POWER_ON; | 
|  | 612 | cmd_mask = PWR_CTRL; | 
| Thomas Schaefer | c7ab337 | 2005-12-08 11:55:57 -0800 | [diff] [blame] | 613 | /* Enable detection that we turned off at slot power-off time */ | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 614 | if (!pciehp_poll_mode) { | 
| Thomas Schaefer | c7ab337 | 2005-12-08 11:55:57 -0800 | [diff] [blame] | 615 | slot_cmd = slot_cmd | | 
|  | 616 | PWR_FAULT_DETECT_ENABLE | | 
|  | 617 | MRL_DETECT_ENABLE | | 
|  | 618 | PRSN_DETECT_ENABLE | | 
|  | 619 | HP_INTR_ENABLE; | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 620 | cmd_mask = cmd_mask | | 
|  | 621 | PWR_FAULT_DETECT_ENABLE | | 
|  | 622 | MRL_DETECT_ENABLE | | 
|  | 623 | PRSN_DETECT_ENABLE | | 
|  | 624 | HP_INTR_ENABLE; | 
|  | 625 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 626 |  | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 627 | retval = pcie_write_cmd(slot, slot_cmd, cmd_mask); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 628 |  | 
|  | 629 | if (retval) { | 
|  | 630 | err("%s: Write %x command failed!\n", __FUNCTION__, slot_cmd); | 
|  | 631 | return -1; | 
|  | 632 | } | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 633 | dbg("%s: SLOTCTRL %x write cmd %x\n", | 
|  | 634 | __FUNCTION__, ctrl->cap_base + SLOTCTRL, slot_cmd); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 635 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 636 | return retval; | 
|  | 637 | } | 
|  | 638 |  | 
| Kenji Kaneshige | f1050a3 | 2007-12-20 19:45:09 +0900 | [diff] [blame] | 639 | static inline int pcie_mask_bad_dllp(struct controller *ctrl) | 
|  | 640 | { | 
|  | 641 | struct pci_dev *dev = ctrl->pci_dev; | 
|  | 642 | int pos; | 
|  | 643 | u32 reg; | 
|  | 644 |  | 
|  | 645 | pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR); | 
|  | 646 | if (!pos) | 
|  | 647 | return 0; | 
|  | 648 | pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, ®); | 
|  | 649 | if (reg & PCI_ERR_COR_BAD_DLLP) | 
|  | 650 | return 0; | 
|  | 651 | reg |= PCI_ERR_COR_BAD_DLLP; | 
|  | 652 | pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg); | 
|  | 653 | return 1; | 
|  | 654 | } | 
|  | 655 |  | 
|  | 656 | static inline void pcie_unmask_bad_dllp(struct controller *ctrl) | 
|  | 657 | { | 
|  | 658 | struct pci_dev *dev = ctrl->pci_dev; | 
|  | 659 | u32 reg; | 
|  | 660 | int pos; | 
|  | 661 |  | 
|  | 662 | pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR); | 
|  | 663 | if (!pos) | 
|  | 664 | return; | 
|  | 665 | pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, ®); | 
|  | 666 | if (!(reg & PCI_ERR_COR_BAD_DLLP)) | 
|  | 667 | return; | 
|  | 668 | reg &= ~PCI_ERR_COR_BAD_DLLP; | 
|  | 669 | pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg); | 
|  | 670 | } | 
|  | 671 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 672 | static int hpc_power_off_slot(struct slot * slot) | 
|  | 673 | { | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 674 | struct controller *ctrl = slot->ctrl; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 675 | u16 slot_cmd; | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 676 | u16 cmd_mask; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 677 | int retval = 0; | 
| Kenji Kaneshige | f1050a3 | 2007-12-20 19:45:09 +0900 | [diff] [blame] | 678 | int changed; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 679 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 680 | dbg("%s: slot->hp_slot %x\n", __FUNCTION__, slot->hp_slot); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 681 |  | 
| Kenji Kaneshige | f1050a3 | 2007-12-20 19:45:09 +0900 | [diff] [blame] | 682 | /* | 
|  | 683 | * Set Bad DLLP Mask bit in Correctable Error Mask | 
|  | 684 | * Register. This is the workaround against Bad DLLP error | 
|  | 685 | * that sometimes happens during turning power off the slot | 
|  | 686 | * which conforms to PCI Express 1.0a spec. | 
|  | 687 | */ | 
|  | 688 | changed = pcie_mask_bad_dllp(ctrl); | 
|  | 689 |  | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 690 | slot_cmd = POWER_OFF; | 
|  | 691 | cmd_mask = PWR_CTRL; | 
| Thomas Schaefer | c7ab337 | 2005-12-08 11:55:57 -0800 | [diff] [blame] | 692 | /* | 
|  | 693 | * If we get MRL or presence detect interrupts now, the isr | 
|  | 694 | * will notice the sticky power-fault bit too and issue power | 
|  | 695 | * indicator change commands. This will lead to an endless loop | 
|  | 696 | * of command completions, since the power-fault bit remains on | 
|  | 697 | * till the slot is powered on again. | 
|  | 698 | */ | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 699 | if (!pciehp_poll_mode) { | 
| Thomas Schaefer | c7ab337 | 2005-12-08 11:55:57 -0800 | [diff] [blame] | 700 | slot_cmd = (slot_cmd & | 
|  | 701 | ~PWR_FAULT_DETECT_ENABLE & | 
|  | 702 | ~MRL_DETECT_ENABLE & | 
|  | 703 | ~PRSN_DETECT_ENABLE) | HP_INTR_ENABLE; | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 704 | cmd_mask = cmd_mask | | 
|  | 705 | PWR_FAULT_DETECT_ENABLE | | 
|  | 706 | MRL_DETECT_ENABLE | | 
|  | 707 | PRSN_DETECT_ENABLE | | 
|  | 708 | HP_INTR_ENABLE; | 
|  | 709 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 710 |  | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 711 | retval = pcie_write_cmd(slot, slot_cmd, cmd_mask); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 712 | if (retval) { | 
|  | 713 | err("%s: Write command failed!\n", __FUNCTION__); | 
|  | 714 | return -1; | 
|  | 715 | } | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 716 | dbg("%s: SLOTCTRL %x write cmd %x\n", | 
|  | 717 | __FUNCTION__, ctrl->cap_base + SLOTCTRL, slot_cmd); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 718 |  | 
| Kenji Kaneshige | 8bb7c7a | 2007-12-20 19:43:56 +0900 | [diff] [blame] | 719 | /* | 
|  | 720 | * After turning power off, we must wait for at least 1 second | 
|  | 721 | * before taking any action that relies on power having been | 
|  | 722 | * removed from the slot/adapter. | 
|  | 723 | */ | 
|  | 724 | msleep(1000); | 
|  | 725 |  | 
| Kenji Kaneshige | f1050a3 | 2007-12-20 19:45:09 +0900 | [diff] [blame] | 726 | if (changed) | 
|  | 727 | pcie_unmask_bad_dllp(ctrl); | 
|  | 728 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 729 | return retval; | 
|  | 730 | } | 
|  | 731 |  | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 732 | static irqreturn_t pcie_isr(int irq, void *dev_id) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 733 | { | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 734 | struct controller *ctrl = (struct controller *)dev_id; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 735 | u16 slot_status, intr_detect, intr_loc; | 
|  | 736 | u16 temp_word; | 
|  | 737 | int hp_slot = 0;	/* only 1 slot per PCI Express port */ | 
|  | 738 | int rc = 0; | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 739 | unsigned long flags; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 740 |  | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 741 | rc = pciehp_readw(ctrl, SLOTSTATUS, &slot_status); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 742 | if (rc) { | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 743 | err("%s: Cannot read SLOTSTATUS register\n", __FUNCTION__); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 744 | return IRQ_NONE; | 
|  | 745 | } | 
|  | 746 |  | 
| Kenji Kaneshige | 40730d1 | 2007-08-09 16:09:38 -0700 | [diff] [blame] | 747 | intr_detect = (ATTN_BUTTN_PRESSED | PWR_FAULT_DETECTED | | 
|  | 748 | MRL_SENS_CHANGED | PRSN_DETECT_CHANGED | CMD_COMPLETED); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 749 |  | 
|  | 750 | intr_loc = slot_status & intr_detect; | 
|  | 751 |  | 
|  | 752 | /* Check to see if it was our interrupt */ | 
|  | 753 | if ( !intr_loc ) | 
|  | 754 | return IRQ_NONE; | 
|  | 755 |  | 
|  | 756 | dbg("%s: intr_loc %x\n", __FUNCTION__, intr_loc); | 
|  | 757 | /* Mask Hot-plug Interrupt Enable */ | 
|  | 758 | if (!pciehp_poll_mode) { | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 759 | spin_lock_irqsave(&ctrl->lock, flags); | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 760 | rc = pciehp_readw(ctrl, SLOTCTRL, &temp_word); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 761 | if (rc) { | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 762 | err("%s: Cannot read SLOT_CTRL register\n", | 
|  | 763 | __FUNCTION__); | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 764 | spin_unlock_irqrestore(&ctrl->lock, flags); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 765 | return IRQ_NONE; | 
|  | 766 | } | 
|  | 767 |  | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 768 | dbg("%s: pciehp_readw(SLOTCTRL) with value %x\n", | 
|  | 769 | __FUNCTION__, temp_word); | 
| Kenji Kaneshige | 40730d1 | 2007-08-09 16:09:38 -0700 | [diff] [blame] | 770 | temp_word = (temp_word & ~HP_INTR_ENABLE & | 
|  | 771 | ~CMD_CMPL_INTR_ENABLE) | 0x00; | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 772 | rc = pciehp_writew(ctrl, SLOTCTRL, temp_word); | 
|  | 773 | if (rc) { | 
|  | 774 | err("%s: Cannot write to SLOTCTRL register\n", | 
|  | 775 | __FUNCTION__); | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 776 | spin_unlock_irqrestore(&ctrl->lock, flags); | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 777 | return IRQ_NONE; | 
|  | 778 | } | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 779 | spin_unlock_irqrestore(&ctrl->lock, flags); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 780 |  | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 781 | rc = pciehp_readw(ctrl, SLOTSTATUS, &slot_status); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 782 | if (rc) { | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 783 | err("%s: Cannot read SLOT_STATUS register\n", | 
|  | 784 | __FUNCTION__); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 785 | return IRQ_NONE; | 
|  | 786 | } | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 787 | dbg("%s: pciehp_readw(SLOTSTATUS) with value %x\n", | 
|  | 788 | __FUNCTION__, slot_status); | 
| Kenji Kaneshige | 71ad556 | 2007-08-09 16:09:34 -0700 | [diff] [blame] | 789 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 790 | /* Clear command complete interrupt caused by this write */ | 
|  | 791 | temp_word = 0x1f; | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 792 | rc = pciehp_writew(ctrl, SLOTSTATUS, temp_word); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 793 | if (rc) { | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 794 | err("%s: Cannot write to SLOTSTATUS register\n", | 
|  | 795 | __FUNCTION__); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 796 | return IRQ_NONE; | 
|  | 797 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 798 | } | 
| Kenji Kaneshige | 71ad556 | 2007-08-09 16:09:34 -0700 | [diff] [blame] | 799 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 800 | if (intr_loc & CMD_COMPLETED) { | 
| Kenji Kaneshige | 71ad556 | 2007-08-09 16:09:34 -0700 | [diff] [blame] | 801 | /* | 
|  | 802 | * Command Complete Interrupt Pending | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 803 | */ | 
| Kenji Kaneshige | 262303f | 2006-12-21 17:01:10 -0800 | [diff] [blame] | 804 | ctrl->cmd_busy = 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 805 | wake_up_interruptible(&ctrl->queue); | 
|  | 806 | } | 
|  | 807 |  | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 808 | if (intr_loc & MRL_SENS_CHANGED) | 
|  | 809 | pciehp_handle_switch_change(hp_slot, ctrl); | 
|  | 810 |  | 
|  | 811 | if (intr_loc & ATTN_BUTTN_PRESSED) | 
|  | 812 | pciehp_handle_attention_button(hp_slot, ctrl); | 
|  | 813 |  | 
|  | 814 | if (intr_loc & PRSN_DETECT_CHANGED) | 
|  | 815 | pciehp_handle_presence_change(hp_slot, ctrl); | 
|  | 816 |  | 
|  | 817 | if (intr_loc & PWR_FAULT_DETECTED) | 
|  | 818 | pciehp_handle_power_fault(hp_slot, ctrl); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 819 |  | 
|  | 820 | /* Clear all events after serving them */ | 
|  | 821 | temp_word = 0x1F; | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 822 | rc = pciehp_writew(ctrl, SLOTSTATUS, temp_word); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 823 | if (rc) { | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 824 | err("%s: Cannot write to SLOTSTATUS register\n", __FUNCTION__); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 825 | return IRQ_NONE; | 
|  | 826 | } | 
|  | 827 | /* Unmask Hot-plug Interrupt Enable */ | 
|  | 828 | if (!pciehp_poll_mode) { | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 829 | spin_lock_irqsave(&ctrl->lock, flags); | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 830 | rc = pciehp_readw(ctrl, SLOTCTRL, &temp_word); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 831 | if (rc) { | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 832 | err("%s: Cannot read SLOTCTRL register\n", | 
|  | 833 | __FUNCTION__); | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 834 | spin_unlock_irqrestore(&ctrl->lock, flags); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 835 | return IRQ_NONE; | 
|  | 836 | } | 
|  | 837 |  | 
|  | 838 | dbg("%s: Unmask Hot-plug Interrupt Enable\n", __FUNCTION__); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 839 | temp_word = (temp_word & ~HP_INTR_ENABLE) | HP_INTR_ENABLE; | 
|  | 840 |  | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 841 | rc = pciehp_writew(ctrl, SLOTCTRL, temp_word); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 842 | if (rc) { | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 843 | err("%s: Cannot write to SLOTCTRL register\n", | 
|  | 844 | __FUNCTION__); | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 845 | spin_unlock_irqrestore(&ctrl->lock, flags); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 846 | return IRQ_NONE; | 
|  | 847 | } | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 848 | spin_unlock_irqrestore(&ctrl->lock, flags); | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 849 |  | 
|  | 850 | rc = pciehp_readw(ctrl, SLOTSTATUS, &slot_status); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 851 | if (rc) { | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 852 | err("%s: Cannot read SLOT_STATUS register\n", | 
|  | 853 | __FUNCTION__); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 854 | return IRQ_NONE; | 
|  | 855 | } | 
| Kenji Kaneshige | 71ad556 | 2007-08-09 16:09:34 -0700 | [diff] [blame] | 856 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 857 | /* Clear command complete interrupt caused by this write */ | 
|  | 858 | temp_word = 0x1F; | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 859 | rc = pciehp_writew(ctrl, SLOTSTATUS, temp_word); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 860 | if (rc) { | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 861 | err("%s: Cannot write to SLOTSTATUS failed\n", | 
|  | 862 | __FUNCTION__); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 863 | return IRQ_NONE; | 
|  | 864 | } | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 865 | dbg("%s: pciehp_writew(SLOTSTATUS) with value %x\n", | 
|  | 866 | __FUNCTION__, temp_word); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 867 | } | 
| Kenji Kaneshige | 71ad556 | 2007-08-09 16:09:34 -0700 | [diff] [blame] | 868 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 869 | return IRQ_HANDLED; | 
|  | 870 | } | 
|  | 871 |  | 
| Kenji Kaneshige | 40730d1 | 2007-08-09 16:09:38 -0700 | [diff] [blame] | 872 | static int hpc_get_max_lnk_speed(struct slot *slot, enum pci_bus_speed *value) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 873 | { | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 874 | struct controller *ctrl = slot->ctrl; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 875 | enum pcie_link_speed lnk_speed; | 
|  | 876 | u32	lnk_cap; | 
|  | 877 | int retval = 0; | 
|  | 878 |  | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 879 | retval = pciehp_readl(ctrl, LNKCAP, &lnk_cap); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 880 | if (retval) { | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 881 | err("%s: Cannot read LNKCAP register\n", __FUNCTION__); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 882 | return retval; | 
|  | 883 | } | 
|  | 884 |  | 
|  | 885 | switch (lnk_cap & 0x000F) { | 
|  | 886 | case 1: | 
|  | 887 | lnk_speed = PCIE_2PT5GB; | 
|  | 888 | break; | 
|  | 889 | default: | 
|  | 890 | lnk_speed = PCIE_LNK_SPEED_UNKNOWN; | 
|  | 891 | break; | 
|  | 892 | } | 
|  | 893 |  | 
|  | 894 | *value = lnk_speed; | 
|  | 895 | dbg("Max link speed = %d\n", lnk_speed); | 
| Kenji Kaneshige | c842648 | 2007-08-09 16:09:33 -0700 | [diff] [blame] | 896 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 897 | return retval; | 
|  | 898 | } | 
|  | 899 |  | 
| Kenji Kaneshige | 40730d1 | 2007-08-09 16:09:38 -0700 | [diff] [blame] | 900 | static int hpc_get_max_lnk_width(struct slot *slot, | 
|  | 901 | enum pcie_link_width *value) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 902 | { | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 903 | struct controller *ctrl = slot->ctrl; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 904 | enum pcie_link_width lnk_wdth; | 
|  | 905 | u32	lnk_cap; | 
|  | 906 | int retval = 0; | 
|  | 907 |  | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 908 | retval = pciehp_readl(ctrl, LNKCAP, &lnk_cap); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 909 | if (retval) { | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 910 | err("%s: Cannot read LNKCAP register\n", __FUNCTION__); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 911 | return retval; | 
|  | 912 | } | 
|  | 913 |  | 
|  | 914 | switch ((lnk_cap & 0x03F0) >> 4){ | 
|  | 915 | case 0: | 
|  | 916 | lnk_wdth = PCIE_LNK_WIDTH_RESRV; | 
|  | 917 | break; | 
|  | 918 | case 1: | 
|  | 919 | lnk_wdth = PCIE_LNK_X1; | 
|  | 920 | break; | 
|  | 921 | case 2: | 
|  | 922 | lnk_wdth = PCIE_LNK_X2; | 
|  | 923 | break; | 
|  | 924 | case 4: | 
|  | 925 | lnk_wdth = PCIE_LNK_X4; | 
|  | 926 | break; | 
|  | 927 | case 8: | 
|  | 928 | lnk_wdth = PCIE_LNK_X8; | 
|  | 929 | break; | 
|  | 930 | case 12: | 
|  | 931 | lnk_wdth = PCIE_LNK_X12; | 
|  | 932 | break; | 
|  | 933 | case 16: | 
|  | 934 | lnk_wdth = PCIE_LNK_X16; | 
|  | 935 | break; | 
|  | 936 | case 32: | 
|  | 937 | lnk_wdth = PCIE_LNK_X32; | 
|  | 938 | break; | 
|  | 939 | default: | 
|  | 940 | lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN; | 
|  | 941 | break; | 
|  | 942 | } | 
|  | 943 |  | 
|  | 944 | *value = lnk_wdth; | 
|  | 945 | dbg("Max link width = %d\n", lnk_wdth); | 
| Kenji Kaneshige | c842648 | 2007-08-09 16:09:33 -0700 | [diff] [blame] | 946 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 947 | return retval; | 
|  | 948 | } | 
|  | 949 |  | 
| Kenji Kaneshige | 40730d1 | 2007-08-09 16:09:38 -0700 | [diff] [blame] | 950 | static int hpc_get_cur_lnk_speed(struct slot *slot, enum pci_bus_speed *value) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 951 | { | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 952 | struct controller *ctrl = slot->ctrl; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 953 | enum pcie_link_speed lnk_speed = PCI_SPEED_UNKNOWN; | 
|  | 954 | int retval = 0; | 
|  | 955 | u16 lnk_status; | 
|  | 956 |  | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 957 | retval = pciehp_readw(ctrl, LNKSTATUS, &lnk_status); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 958 | if (retval) { | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 959 | err("%s: Cannot read LNKSTATUS register\n", __FUNCTION__); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 960 | return retval; | 
|  | 961 | } | 
|  | 962 |  | 
|  | 963 | switch (lnk_status & 0x0F) { | 
|  | 964 | case 1: | 
|  | 965 | lnk_speed = PCIE_2PT5GB; | 
|  | 966 | break; | 
|  | 967 | default: | 
|  | 968 | lnk_speed = PCIE_LNK_SPEED_UNKNOWN; | 
|  | 969 | break; | 
|  | 970 | } | 
|  | 971 |  | 
|  | 972 | *value = lnk_speed; | 
|  | 973 | dbg("Current link speed = %d\n", lnk_speed); | 
| Kenji Kaneshige | c842648 | 2007-08-09 16:09:33 -0700 | [diff] [blame] | 974 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 975 | return retval; | 
|  | 976 | } | 
|  | 977 |  | 
| Kenji Kaneshige | 40730d1 | 2007-08-09 16:09:38 -0700 | [diff] [blame] | 978 | static int hpc_get_cur_lnk_width(struct slot *slot, | 
|  | 979 | enum pcie_link_width *value) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 980 | { | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 981 | struct controller *ctrl = slot->ctrl; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 982 | enum pcie_link_width lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN; | 
|  | 983 | int retval = 0; | 
|  | 984 | u16 lnk_status; | 
|  | 985 |  | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 986 | retval = pciehp_readw(ctrl, LNKSTATUS, &lnk_status); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 987 | if (retval) { | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 988 | err("%s: Cannot read LNKSTATUS register\n", __FUNCTION__); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 989 | return retval; | 
|  | 990 | } | 
| Kenji Kaneshige | 71ad556 | 2007-08-09 16:09:34 -0700 | [diff] [blame] | 991 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 992 | switch ((lnk_status & 0x03F0) >> 4){ | 
|  | 993 | case 0: | 
|  | 994 | lnk_wdth = PCIE_LNK_WIDTH_RESRV; | 
|  | 995 | break; | 
|  | 996 | case 1: | 
|  | 997 | lnk_wdth = PCIE_LNK_X1; | 
|  | 998 | break; | 
|  | 999 | case 2: | 
|  | 1000 | lnk_wdth = PCIE_LNK_X2; | 
|  | 1001 | break; | 
|  | 1002 | case 4: | 
|  | 1003 | lnk_wdth = PCIE_LNK_X4; | 
|  | 1004 | break; | 
|  | 1005 | case 8: | 
|  | 1006 | lnk_wdth = PCIE_LNK_X8; | 
|  | 1007 | break; | 
|  | 1008 | case 12: | 
|  | 1009 | lnk_wdth = PCIE_LNK_X12; | 
|  | 1010 | break; | 
|  | 1011 | case 16: | 
|  | 1012 | lnk_wdth = PCIE_LNK_X16; | 
|  | 1013 | break; | 
|  | 1014 | case 32: | 
|  | 1015 | lnk_wdth = PCIE_LNK_X32; | 
|  | 1016 | break; | 
|  | 1017 | default: | 
|  | 1018 | lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN; | 
|  | 1019 | break; | 
|  | 1020 | } | 
|  | 1021 |  | 
|  | 1022 | *value = lnk_wdth; | 
|  | 1023 | dbg("Current link width = %d\n", lnk_wdth); | 
| Kenji Kaneshige | c842648 | 2007-08-09 16:09:33 -0700 | [diff] [blame] | 1024 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1025 | return retval; | 
|  | 1026 | } | 
|  | 1027 |  | 
|  | 1028 | static struct hpc_ops pciehp_hpc_ops = { | 
|  | 1029 | .power_on_slot			= hpc_power_on_slot, | 
|  | 1030 | .power_off_slot			= hpc_power_off_slot, | 
|  | 1031 | .set_attention_status		= hpc_set_attention_status, | 
|  | 1032 | .get_power_status		= hpc_get_power_status, | 
|  | 1033 | .get_attention_status		= hpc_get_attention_status, | 
|  | 1034 | .get_latch_status		= hpc_get_latch_status, | 
|  | 1035 | .get_adapter_status		= hpc_get_adapter_status, | 
| Kristen Carlson Accardi | 34d0341 | 2007-01-09 13:02:36 -0800 | [diff] [blame] | 1036 | .get_emi_status			= hpc_get_emi_status, | 
|  | 1037 | .toggle_emi			= hpc_toggle_emi, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1038 |  | 
|  | 1039 | .get_max_bus_speed		= hpc_get_max_lnk_speed, | 
|  | 1040 | .get_cur_bus_speed		= hpc_get_cur_lnk_speed, | 
|  | 1041 | .get_max_lnk_width		= hpc_get_max_lnk_width, | 
|  | 1042 | .get_cur_lnk_width		= hpc_get_cur_lnk_width, | 
| Kenji Kaneshige | 71ad556 | 2007-08-09 16:09:34 -0700 | [diff] [blame] | 1043 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1044 | .query_power_fault		= hpc_query_power_fault, | 
|  | 1045 | .green_led_on			= hpc_set_green_led_on, | 
|  | 1046 | .green_led_off			= hpc_set_green_led_off, | 
|  | 1047 | .green_led_blink		= hpc_set_green_led_blink, | 
| Kenji Kaneshige | 71ad556 | 2007-08-09 16:09:34 -0700 | [diff] [blame] | 1048 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1049 | .release_ctlr			= hpc_release_ctlr, | 
|  | 1050 | .check_lnk_status		= hpc_check_lnk_status, | 
|  | 1051 | }; | 
|  | 1052 |  | 
| Kristen Accardi | 783c49f | 2006-03-03 10:16:05 -0800 | [diff] [blame] | 1053 | #ifdef CONFIG_ACPI | 
|  | 1054 | int pciehp_acpi_get_hp_hw_control_from_firmware(struct pci_dev *dev) | 
|  | 1055 | { | 
|  | 1056 | acpi_status status; | 
|  | 1057 | acpi_handle chandle, handle = DEVICE_ACPI_HANDLE(&(dev->dev)); | 
|  | 1058 | struct pci_dev *pdev = dev; | 
|  | 1059 | struct pci_bus *parent; | 
| MUNEDA Takahiro | b2e6e3b | 2006-03-17 09:18:39 +0900 | [diff] [blame] | 1060 | struct acpi_buffer string = { ACPI_ALLOCATE_BUFFER, NULL }; | 
| Kristen Accardi | 783c49f | 2006-03-03 10:16:05 -0800 | [diff] [blame] | 1061 |  | 
|  | 1062 | /* | 
|  | 1063 | * Per PCI firmware specification, we should run the ACPI _OSC | 
|  | 1064 | * method to get control of hotplug hardware before using it. | 
|  | 1065 | * If an _OSC is missing, we look for an OSHP to do the same thing. | 
|  | 1066 | * To handle different BIOS behavior, we look for _OSC and OSHP | 
|  | 1067 | * within the scope of the hotplug controller and its parents, upto | 
|  | 1068 | * the host bridge under which this controller exists. | 
|  | 1069 | */ | 
|  | 1070 | while (!handle) { | 
|  | 1071 | /* | 
|  | 1072 | * This hotplug controller was not listed in the ACPI name | 
|  | 1073 | * space at all. Try to get acpi handle of parent pci bus. | 
|  | 1074 | */ | 
|  | 1075 | if (!pdev || !pdev->bus->parent) | 
|  | 1076 | break; | 
|  | 1077 | parent = pdev->bus->parent; | 
|  | 1078 | dbg("Could not find %s in acpi namespace, trying parent\n", | 
|  | 1079 | pci_name(pdev)); | 
|  | 1080 | if (!parent->self) | 
|  | 1081 | /* Parent must be a host bridge */ | 
|  | 1082 | handle = acpi_get_pci_rootbridge_handle( | 
|  | 1083 | pci_domain_nr(parent), | 
|  | 1084 | parent->number); | 
|  | 1085 | else | 
|  | 1086 | handle = DEVICE_ACPI_HANDLE( | 
|  | 1087 | &(parent->self->dev)); | 
|  | 1088 | pdev = parent->self; | 
|  | 1089 | } | 
|  | 1090 |  | 
|  | 1091 | while (handle) { | 
| MUNEDA Takahiro | b2e6e3b | 2006-03-17 09:18:39 +0900 | [diff] [blame] | 1092 | acpi_get_name(handle, ACPI_FULL_PATHNAME, &string); | 
|  | 1093 | dbg("Trying to get hotplug control for %s \n", | 
|  | 1094 | (char *)string.pointer); | 
| Kristen Accardi | 783c49f | 2006-03-03 10:16:05 -0800 | [diff] [blame] | 1095 | status = pci_osc_control_set(handle, | 
| Kristen Carlson Accardi | 57d90c0 | 2007-08-09 16:09:32 -0700 | [diff] [blame] | 1096 | OSC_PCI_EXPRESS_CAP_STRUCTURE_CONTROL | | 
| Kristen Accardi | 783c49f | 2006-03-03 10:16:05 -0800 | [diff] [blame] | 1097 | OSC_PCI_EXPRESS_NATIVE_HP_CONTROL); | 
|  | 1098 | if (status == AE_NOT_FOUND) | 
|  | 1099 | status = acpi_run_oshp(handle); | 
|  | 1100 | if (ACPI_SUCCESS(status)) { | 
|  | 1101 | dbg("Gained control for hotplug HW for pci %s (%s)\n", | 
| MUNEDA Takahiro | b2e6e3b | 2006-03-17 09:18:39 +0900 | [diff] [blame] | 1102 | pci_name(dev), (char *)string.pointer); | 
| Kristen Accardi | 81b26bc | 2006-04-18 14:36:43 -0700 | [diff] [blame] | 1103 | kfree(string.pointer); | 
| Kristen Accardi | 783c49f | 2006-03-03 10:16:05 -0800 | [diff] [blame] | 1104 | return 0; | 
|  | 1105 | } | 
|  | 1106 | if (acpi_root_bridge(handle)) | 
|  | 1107 | break; | 
|  | 1108 | chandle = handle; | 
|  | 1109 | status = acpi_get_parent(chandle, &handle); | 
|  | 1110 | if (ACPI_FAILURE(status)) | 
|  | 1111 | break; | 
|  | 1112 | } | 
|  | 1113 |  | 
|  | 1114 | err("Cannot get control of hotplug hardware for pci %s\n", | 
|  | 1115 | pci_name(dev)); | 
| MUNEDA Takahiro | b2e6e3b | 2006-03-17 09:18:39 +0900 | [diff] [blame] | 1116 |  | 
| Kristen Accardi | 81b26bc | 2006-04-18 14:36:43 -0700 | [diff] [blame] | 1117 | kfree(string.pointer); | 
| Kristen Accardi | 783c49f | 2006-03-03 10:16:05 -0800 | [diff] [blame] | 1118 | return -1; | 
|  | 1119 | } | 
|  | 1120 | #endif | 
|  | 1121 |  | 
| Mark Lord | ecdde93 | 2007-11-21 15:07:55 -0800 | [diff] [blame] | 1122 | static int pcie_init_hardware_part1(struct controller *ctrl, | 
|  | 1123 | struct pcie_device *dev) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1124 | { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1125 | int rc; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1126 | u16 temp_word; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1127 | u32 slot_cap; | 
| Mark Lord | 08e7a7d | 2007-11-28 15:11:46 -0800 | [diff] [blame] | 1128 | u16 slot_status; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1129 |  | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 1130 | rc = pciehp_readl(ctrl, SLOTCAP, &slot_cap); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1131 | if (rc) { | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 1132 | err("%s: Cannot read SLOTCAP register\n", __FUNCTION__); | 
| Mark Lord | ecdde93 | 2007-11-21 15:07:55 -0800 | [diff] [blame] | 1133 | return -1; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1134 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1135 |  | 
|  | 1136 | /* Mask Hot-plug Interrupt Enable */ | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 1137 | rc = pciehp_readw(ctrl, SLOTCTRL, &temp_word); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1138 | if (rc) { | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 1139 | err("%s: Cannot read SLOTCTRL register\n", __FUNCTION__); | 
| Mark Lord | ecdde93 | 2007-11-21 15:07:55 -0800 | [diff] [blame] | 1140 | return -1; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1141 | } | 
|  | 1142 |  | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 1143 | dbg("%s: SLOTCTRL %x value read %x\n", | 
|  | 1144 | __FUNCTION__, ctrl->cap_base + SLOTCTRL, temp_word); | 
| Kenji Kaneshige | 40730d1 | 2007-08-09 16:09:38 -0700 | [diff] [blame] | 1145 | temp_word = (temp_word & ~HP_INTR_ENABLE & ~CMD_CMPL_INTR_ENABLE) | | 
|  | 1146 | 0x00; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1147 |  | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 1148 | rc = pciehp_writew(ctrl, SLOTCTRL, temp_word); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1149 | if (rc) { | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 1150 | err("%s: Cannot write to SLOTCTRL register\n", __FUNCTION__); | 
| Mark Lord | ecdde93 | 2007-11-21 15:07:55 -0800 | [diff] [blame] | 1151 | return -1; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1152 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1153 |  | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 1154 | rc = pciehp_readw(ctrl, SLOTSTATUS, &slot_status); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1155 | if (rc) { | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 1156 | err("%s: Cannot read SLOTSTATUS register\n", __FUNCTION__); | 
| Mark Lord | ecdde93 | 2007-11-21 15:07:55 -0800 | [diff] [blame] | 1157 | return -1; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1158 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1159 |  | 
|  | 1160 | temp_word = 0x1F; /* Clear all events */ | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 1161 | rc = pciehp_writew(ctrl, SLOTSTATUS, temp_word); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1162 | if (rc) { | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 1163 | err("%s: Cannot write to SLOTSTATUS register\n", __FUNCTION__); | 
| Mark Lord | ecdde93 | 2007-11-21 15:07:55 -0800 | [diff] [blame] | 1164 | return -1; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1165 | } | 
| Mark Lord | ecdde93 | 2007-11-21 15:07:55 -0800 | [diff] [blame] | 1166 | return 0; | 
|  | 1167 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1168 |  | 
| Mark Lord | ecdde93 | 2007-11-21 15:07:55 -0800 | [diff] [blame] | 1169 | int pcie_init_hardware_part2(struct controller *ctrl, struct pcie_device *dev) | 
|  | 1170 | { | 
|  | 1171 | int rc; | 
|  | 1172 | u16 temp_word; | 
|  | 1173 | u16 intr_enable = 0; | 
|  | 1174 | u32 slot_cap; | 
|  | 1175 | u16 slot_status; | 
| Kenji Kaneshige | 5d386e1 | 2007-03-06 15:02:26 -0800 | [diff] [blame] | 1176 |  | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 1177 | rc = pciehp_readw(ctrl, SLOTCTRL, &temp_word); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1178 | if (rc) { | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 1179 | err("%s: Cannot read SLOTCTRL register\n", __FUNCTION__); | 
| Mark Lord | ecdde93 | 2007-11-21 15:07:55 -0800 | [diff] [blame] | 1180 | goto abort; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1181 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1182 |  | 
|  | 1183 | intr_enable = intr_enable | PRSN_DETECT_ENABLE; | 
|  | 1184 |  | 
| Mark Lord | ecdde93 | 2007-11-21 15:07:55 -0800 | [diff] [blame] | 1185 | rc = pciehp_readl(ctrl, SLOTCAP, &slot_cap); | 
|  | 1186 | if (rc) { | 
|  | 1187 | err("%s: Cannot read SLOTCAP register\n", __FUNCTION__); | 
|  | 1188 | goto abort; | 
|  | 1189 | } | 
|  | 1190 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1191 | if (ATTN_BUTTN(slot_cap)) | 
|  | 1192 | intr_enable = intr_enable | ATTN_BUTTN_ENABLE; | 
| Kenji Kaneshige | 71ad556 | 2007-08-09 16:09:34 -0700 | [diff] [blame] | 1193 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1194 | if (POWER_CTRL(slot_cap)) | 
|  | 1195 | intr_enable = intr_enable | PWR_FAULT_DETECT_ENABLE; | 
| Kenji Kaneshige | 71ad556 | 2007-08-09 16:09:34 -0700 | [diff] [blame] | 1196 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1197 | if (MRL_SENS(slot_cap)) | 
|  | 1198 | intr_enable = intr_enable | MRL_DETECT_ENABLE; | 
|  | 1199 |  | 
| Kenji Kaneshige | 71ad556 | 2007-08-09 16:09:34 -0700 | [diff] [blame] | 1200 | temp_word = (temp_word & ~intr_enable) | intr_enable; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1201 |  | 
|  | 1202 | if (pciehp_poll_mode) { | 
|  | 1203 | temp_word = (temp_word & ~HP_INTR_ENABLE) | 0x0; | 
|  | 1204 | } else { | 
|  | 1205 | temp_word = (temp_word & ~HP_INTR_ENABLE) | HP_INTR_ENABLE; | 
|  | 1206 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1207 |  | 
| Kenji Kaneshige | 40730d1 | 2007-08-09 16:09:38 -0700 | [diff] [blame] | 1208 | /* | 
|  | 1209 | * Unmask Hot-plug Interrupt Enable for the interrupt | 
|  | 1210 | * notification mechanism case. | 
|  | 1211 | */ | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 1212 | rc = pciehp_writew(ctrl, SLOTCTRL, temp_word); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1213 | if (rc) { | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 1214 | err("%s: Cannot write to SLOTCTRL register\n", __FUNCTION__); | 
| Mark Lord | ecdde93 | 2007-11-21 15:07:55 -0800 | [diff] [blame] | 1215 | goto abort; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1216 | } | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 1217 | rc = pciehp_readw(ctrl, SLOTSTATUS, &slot_status); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1218 | if (rc) { | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 1219 | err("%s: Cannot read SLOTSTATUS register\n", __FUNCTION__); | 
| Jan Beulich | 9c64f97 | 2006-05-09 00:50:31 -0700 | [diff] [blame] | 1220 | goto abort_disable_intr; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1221 | } | 
| Kenji Kaneshige | 71ad556 | 2007-08-09 16:09:34 -0700 | [diff] [blame] | 1222 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1223 | temp_word =  0x1F; /* Clear all events */ | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 1224 | rc = pciehp_writew(ctrl, SLOTSTATUS, temp_word); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1225 | if (rc) { | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 1226 | err("%s: Cannot write to SLOTSTATUS register\n", __FUNCTION__); | 
| Jan Beulich | 9c64f97 | 2006-05-09 00:50:31 -0700 | [diff] [blame] | 1227 | goto abort_disable_intr; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1228 | } | 
| Kenji Kaneshige | 71ad556 | 2007-08-09 16:09:34 -0700 | [diff] [blame] | 1229 |  | 
| rajesh.shah@intel.com | a3a45ec | 2005-10-31 16:20:12 -0800 | [diff] [blame] | 1230 | if (pciehp_force) { | 
|  | 1231 | dbg("Bypassing BIOS check for pciehp use on %s\n", | 
|  | 1232 | pci_name(ctrl->pci_dev)); | 
|  | 1233 | } else { | 
| Rajesh Shah | 6560aa5 | 2005-11-07 13:37:36 -0800 | [diff] [blame] | 1234 | rc = pciehp_get_hp_hw_control_from_firmware(ctrl->pci_dev); | 
| rajesh.shah@intel.com | a3a45ec | 2005-10-31 16:20:12 -0800 | [diff] [blame] | 1235 | if (rc) | 
| Jan Beulich | 9c64f97 | 2006-05-09 00:50:31 -0700 | [diff] [blame] | 1236 | goto abort_disable_intr; | 
| rajesh.shah@intel.com | a3a45ec | 2005-10-31 16:20:12 -0800 | [diff] [blame] | 1237 | } | 
| rajesh.shah@intel.com | a8a2be9 | 2005-10-31 16:20:07 -0800 | [diff] [blame] | 1238 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1239 | return 0; | 
|  | 1240 |  | 
| Kenji Kaneshige | 40730d1 | 2007-08-09 16:09:38 -0700 | [diff] [blame] | 1241 | /* We end up here for the many possible ways to fail this API. */ | 
| Jan Beulich | 9c64f97 | 2006-05-09 00:50:31 -0700 | [diff] [blame] | 1242 | abort_disable_intr: | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 1243 | rc = pciehp_readw(ctrl, SLOTCTRL, &temp_word); | 
| Jan Beulich | 9c64f97 | 2006-05-09 00:50:31 -0700 | [diff] [blame] | 1244 | if (!rc) { | 
|  | 1245 | temp_word &= ~(intr_enable | HP_INTR_ENABLE); | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 1246 | rc = pciehp_writew(ctrl, SLOTCTRL, temp_word); | 
| Jan Beulich | 9c64f97 | 2006-05-09 00:50:31 -0700 | [diff] [blame] | 1247 | } | 
|  | 1248 | if (rc) | 
|  | 1249 | err("%s : disabling interrupts failed\n", __FUNCTION__); | 
| Mark Lord | ecdde93 | 2007-11-21 15:07:55 -0800 | [diff] [blame] | 1250 | abort: | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1251 | return -1; | 
|  | 1252 | } | 
| Mark Lord | 08e7a7d | 2007-11-28 15:11:46 -0800 | [diff] [blame] | 1253 |  | 
|  | 1254 | int pcie_init(struct controller *ctrl, struct pcie_device *dev) | 
|  | 1255 | { | 
|  | 1256 | int rc; | 
|  | 1257 | u16 cap_reg; | 
|  | 1258 | u32 slot_cap; | 
|  | 1259 | int cap_base; | 
|  | 1260 | u16 slot_status, slot_ctrl; | 
|  | 1261 | struct pci_dev *pdev; | 
|  | 1262 |  | 
|  | 1263 | pdev = dev->port; | 
|  | 1264 | ctrl->pci_dev = pdev;	/* save pci_dev in context */ | 
|  | 1265 |  | 
|  | 1266 | dbg("%s: hotplug controller vendor id 0x%x device id 0x%x\n", | 
|  | 1267 | __FUNCTION__, pdev->vendor, pdev->device); | 
|  | 1268 |  | 
|  | 1269 | cap_base = pci_find_capability(pdev, PCI_CAP_ID_EXP); | 
|  | 1270 | if (cap_base == 0) { | 
|  | 1271 | dbg("%s: Can't find PCI_CAP_ID_EXP (0x10)\n", __FUNCTION__); | 
|  | 1272 | goto abort; | 
|  | 1273 | } | 
|  | 1274 |  | 
|  | 1275 | ctrl->cap_base = cap_base; | 
|  | 1276 |  | 
|  | 1277 | dbg("%s: pcie_cap_base %x\n", __FUNCTION__, cap_base); | 
|  | 1278 |  | 
|  | 1279 | rc = pciehp_readw(ctrl, CAPREG, &cap_reg); | 
|  | 1280 | if (rc) { | 
|  | 1281 | err("%s: Cannot read CAPREG register\n", __FUNCTION__); | 
|  | 1282 | goto abort; | 
|  | 1283 | } | 
|  | 1284 | dbg("%s: CAPREG offset %x cap_reg %x\n", | 
|  | 1285 | __FUNCTION__, ctrl->cap_base + CAPREG, cap_reg); | 
|  | 1286 |  | 
|  | 1287 | if (((cap_reg & SLOT_IMPL) == 0) || | 
|  | 1288 | (((cap_reg & DEV_PORT_TYPE) != 0x0040) | 
|  | 1289 | && ((cap_reg & DEV_PORT_TYPE) != 0x0060))) { | 
|  | 1290 | dbg("%s : This is not a root port or the port is not " | 
|  | 1291 | "connected to a slot\n", __FUNCTION__); | 
|  | 1292 | goto abort; | 
|  | 1293 | } | 
|  | 1294 |  | 
|  | 1295 | rc = pciehp_readl(ctrl, SLOTCAP, &slot_cap); | 
|  | 1296 | if (rc) { | 
|  | 1297 | err("%s: Cannot read SLOTCAP register\n", __FUNCTION__); | 
|  | 1298 | goto abort; | 
|  | 1299 | } | 
|  | 1300 | dbg("%s: SLOTCAP offset %x slot_cap %x\n", | 
|  | 1301 | __FUNCTION__, ctrl->cap_base + SLOTCAP, slot_cap); | 
|  | 1302 |  | 
|  | 1303 | if (!(slot_cap & HP_CAP)) { | 
|  | 1304 | dbg("%s : This slot is not hot-plug capable\n", __FUNCTION__); | 
|  | 1305 | goto abort; | 
|  | 1306 | } | 
|  | 1307 | /* For debugging purpose */ | 
|  | 1308 | rc = pciehp_readw(ctrl, SLOTSTATUS, &slot_status); | 
|  | 1309 | if (rc) { | 
|  | 1310 | err("%s: Cannot read SLOTSTATUS register\n", __FUNCTION__); | 
|  | 1311 | goto abort; | 
|  | 1312 | } | 
|  | 1313 | dbg("%s: SLOTSTATUS offset %x slot_status %x\n", | 
|  | 1314 | __FUNCTION__, ctrl->cap_base + SLOTSTATUS, slot_status); | 
|  | 1315 |  | 
|  | 1316 | rc = pciehp_readw(ctrl, SLOTCTRL, &slot_ctrl); | 
|  | 1317 | if (rc) { | 
|  | 1318 | err("%s: Cannot read SLOTCTRL register\n", __FUNCTION__); | 
|  | 1319 | goto abort; | 
|  | 1320 | } | 
|  | 1321 | dbg("%s: SLOTCTRL offset %x slot_ctrl %x\n", | 
|  | 1322 | __FUNCTION__, ctrl->cap_base + SLOTCTRL, slot_ctrl); | 
|  | 1323 |  | 
|  | 1324 | for (rc = 0; rc < DEVICE_COUNT_RESOURCE; rc++) | 
|  | 1325 | if (pci_resource_len(pdev, rc) > 0) | 
|  | 1326 | dbg("pci resource[%d] start=0x%llx(len=0x%llx)\n", rc, | 
|  | 1327 | (unsigned long long)pci_resource_start(pdev, rc), | 
|  | 1328 | (unsigned long long)pci_resource_len(pdev, rc)); | 
|  | 1329 |  | 
|  | 1330 | info("HPC vendor_id %x device_id %x ss_vid %x ss_did %x\n", | 
|  | 1331 | pdev->vendor, pdev->device, | 
|  | 1332 | pdev->subsystem_vendor, pdev->subsystem_device); | 
|  | 1333 |  | 
|  | 1334 | mutex_init(&ctrl->crit_sect); | 
|  | 1335 | mutex_init(&ctrl->ctrl_lock); | 
|  | 1336 | spin_lock_init(&ctrl->lock); | 
|  | 1337 |  | 
|  | 1338 | /* setup wait queue */ | 
|  | 1339 | init_waitqueue_head(&ctrl->queue); | 
|  | 1340 |  | 
|  | 1341 | /* return PCI Controller Info */ | 
|  | 1342 | ctrl->slot_device_offset = 0; | 
|  | 1343 | ctrl->num_slots = 1; | 
|  | 1344 | ctrl->first_slot = slot_cap >> 19; | 
|  | 1345 | ctrl->ctrlcap = slot_cap & 0x0000007f; | 
|  | 1346 |  | 
| Mark Lord | ecdde93 | 2007-11-21 15:07:55 -0800 | [diff] [blame] | 1347 | rc = pcie_init_hardware_part1(ctrl, dev); | 
|  | 1348 | if (rc) | 
|  | 1349 | goto abort; | 
|  | 1350 |  | 
|  | 1351 | if (pciehp_poll_mode) { | 
|  | 1352 | /* Install interrupt polling timer. Start with 10 sec delay */ | 
|  | 1353 | init_timer(&ctrl->poll_timer); | 
|  | 1354 | start_int_poll_timer(ctrl, 10); | 
|  | 1355 | } else { | 
|  | 1356 | /* Installs the interrupt handler */ | 
|  | 1357 | rc = request_irq(ctrl->pci_dev->irq, pcie_isr, IRQF_SHARED, | 
|  | 1358 | MY_NAME, (void *)ctrl); | 
|  | 1359 | dbg("%s: request_irq %d for hpc%d (returns %d)\n", | 
|  | 1360 | __FUNCTION__, ctrl->pci_dev->irq, | 
|  | 1361 | atomic_read(&pciehp_num_controllers), rc); | 
|  | 1362 | if (rc) { | 
|  | 1363 | err("Can't get irq %d for the hotplug controller\n", | 
|  | 1364 | ctrl->pci_dev->irq); | 
|  | 1365 | goto abort; | 
|  | 1366 | } | 
|  | 1367 | } | 
|  | 1368 | dbg("pciehp ctrl b:d:f:irq=0x%x:%x:%x:%x\n", pdev->bus->number, | 
|  | 1369 | PCI_SLOT(pdev->devfn), PCI_FUNC(pdev->devfn), dev->irq); | 
|  | 1370 |  | 
|  | 1371 | /* | 
|  | 1372 | * If this is the first controller to be initialized, | 
|  | 1373 | * initialize the pciehp work queue | 
|  | 1374 | */ | 
|  | 1375 | if (atomic_add_return(1, &pciehp_num_controllers) == 1) { | 
|  | 1376 | pciehp_wq = create_singlethread_workqueue("pciehpd"); | 
|  | 1377 | if (!pciehp_wq) { | 
|  | 1378 | rc = -ENOMEM; | 
|  | 1379 | goto abort_free_irq; | 
|  | 1380 | } | 
|  | 1381 | } | 
|  | 1382 |  | 
|  | 1383 | rc = pcie_init_hardware_part2(ctrl, dev); | 
| Mark Lord | 08e7a7d | 2007-11-28 15:11:46 -0800 | [diff] [blame] | 1384 | if (rc == 0) { | 
|  | 1385 | ctrl->hpc_ops = &pciehp_hpc_ops; | 
|  | 1386 | return 0; | 
|  | 1387 | } | 
| Mark Lord | ecdde93 | 2007-11-21 15:07:55 -0800 | [diff] [blame] | 1388 | abort_free_irq: | 
|  | 1389 | if (pciehp_poll_mode) | 
|  | 1390 | del_timer_sync(&ctrl->poll_timer); | 
|  | 1391 | else | 
|  | 1392 | free_irq(ctrl->pci_dev->irq, ctrl); | 
| Mark Lord | 08e7a7d | 2007-11-28 15:11:46 -0800 | [diff] [blame] | 1393 | abort: | 
|  | 1394 | return -1; | 
|  | 1395 | } |