blob: ecfafa880b320844fec2d9a5e47a60205a5d8afe [file] [log] [blame]
Rajeshwar Kurapatyc155c352011-12-17 06:35:32 +05301/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
Deepak Kotur12301a72011-11-09 18:30:29 -080018#include <linux/ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070019#include <linux/gpio.h>
Pratik Patel1746b8f2012-06-02 21:11:41 -070020#include <linux/coresight.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070021#include <asm/clkdev.h>
Jordan Crouse914de9b2012-07-09 13:49:46 -060022#include <mach/kgsl.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070023#include <linux/android_pmem.h>
24#include <mach/irqs-8960.h>
Mayank Rana9f51f582011-08-04 18:35:59 +053025#include <mach/dma.h>
26#include <linux/dma-mapping.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070027#include <mach/board.h>
28#include <mach/msm_iomap.h>
29#include <mach/msm_hsusb.h>
30#include <mach/msm_sps.h>
31#include <mach/rpm.h>
32#include <mach/msm_bus_board.h>
33#include <mach/msm_memtypes.h>
Eric Holmberg023d25c2012-03-01 12:27:55 -070034#include <mach/msm_smd.h>
Lucille Sylvester6e362412011-12-09 16:21:42 -070035#include <mach/msm_dcvs.h>
Laura Abbott532b2df2012-04-12 10:53:48 -070036#include <mach/msm_rtb.h>
Laura Abbott2ae8f362012-04-12 11:03:04 -070037#include <mach/msm_cache_dump.h>
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -070038#include <sound/msm-dai-q6.h>
39#include <sound/apr_audio.h>
Joel Nidera1261942011-09-12 16:30:09 +030040#include <mach/msm_tsif.h>
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -070041#include <mach/msm_serial_hs_lite.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070042#include "clock.h"
43#include "devices.h"
44#include "devices-msm8x60.h"
45#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070046#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060047#include "rpm_log.h"
Praveen Chidambaram7a712232011-10-28 13:39:45 -060048#include "rpm_stats.h"
Stephen Boydeb819882011-08-29 14:46:30 -070049#include "pil-q6v4.h"
50#include "scm-pas.h"
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -070051#include <mach/msm_dcvs.h>
Laura Abbott0577d7b2012-04-17 11:14:30 -070052#include <mach/iommu_domains.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070053
54#ifdef CONFIG_MSM_MPM
Subhash Jadavani909e04f2012-04-12 10:52:50 +053055#include <mach/mpm.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070056#endif
57#ifdef CONFIG_MSM_DSPS
58#include <mach/msm_dsps.h>
59#endif
60
61
62/* Address of GSBI blocks */
63#define MSM_GSBI1_PHYS 0x16000000
64#define MSM_GSBI2_PHYS 0x16100000
65#define MSM_GSBI3_PHYS 0x16200000
66#define MSM_GSBI4_PHYS 0x16300000
67#define MSM_GSBI5_PHYS 0x16400000
68#define MSM_GSBI6_PHYS 0x16500000
69#define MSM_GSBI7_PHYS 0x16600000
70#define MSM_GSBI8_PHYS 0x1A000000
71#define MSM_GSBI9_PHYS 0x1A100000
72#define MSM_GSBI10_PHYS 0x1A200000
73#define MSM_GSBI11_PHYS 0x12440000
74#define MSM_GSBI12_PHYS 0x12480000
75
76#define MSM_UART2DM_PHYS (MSM_GSBI2_PHYS + 0x40000)
77#define MSM_UART5DM_PHYS (MSM_GSBI5_PHYS + 0x40000)
Mayank Rana9f51f582011-08-04 18:35:59 +053078#define MSM_UART6DM_PHYS (MSM_GSBI6_PHYS + 0x40000)
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -070079#define MSM_UART8DM_PHYS (MSM_GSBI8_PHYS + 0x40000)
Mayank Ranae009c922012-03-22 03:02:06 +053080#define MSM_UART9DM_PHYS (MSM_GSBI9_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070081
82/* GSBI QUP devices */
83#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x80000)
84#define MSM_GSBI2_QUP_PHYS (MSM_GSBI2_PHYS + 0x80000)
85#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
86#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
87#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
88#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
89#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
90#define MSM_GSBI8_QUP_PHYS (MSM_GSBI8_PHYS + 0x80000)
91#define MSM_GSBI9_QUP_PHYS (MSM_GSBI9_PHYS + 0x80000)
92#define MSM_GSBI10_QUP_PHYS (MSM_GSBI10_PHYS + 0x80000)
93#define MSM_GSBI11_QUP_PHYS (MSM_GSBI11_PHYS + 0x20000)
94#define MSM_GSBI12_QUP_PHYS (MSM_GSBI12_PHYS + 0x20000)
95#define MSM_QUP_SIZE SZ_4K
96
97#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
98#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
99#define MSM_PMIC_SSBI_SIZE SZ_4K
100
Stepan Moskovchenkobe5b45a2011-10-17 19:33:34 -0700101#define MSM8960_HSUSB_PHYS 0x12500000
102#define MSM8960_HSUSB_SIZE SZ_4K
103
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700104static struct resource resources_otg[] = {
105 {
106 .start = MSM8960_HSUSB_PHYS,
107 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE,
108 .flags = IORESOURCE_MEM,
109 },
110 {
111 .start = USB1_HS_IRQ,
112 .end = USB1_HS_IRQ,
113 .flags = IORESOURCE_IRQ,
114 },
115};
116
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700117struct platform_device msm8960_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700118 .name = "msm_otg",
119 .id = -1,
120 .num_resources = ARRAY_SIZE(resources_otg),
121 .resource = resources_otg,
122 .dev = {
123 .coherent_dma_mask = 0xffffffff,
124 },
125};
126
127static struct resource resources_hsusb[] = {
128 {
129 .start = MSM8960_HSUSB_PHYS,
130 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE,
131 .flags = IORESOURCE_MEM,
132 },
133 {
134 .start = USB1_HS_IRQ,
135 .end = USB1_HS_IRQ,
136 .flags = IORESOURCE_IRQ,
137 },
138};
139
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700140struct platform_device msm8960_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700141 .name = "msm_hsusb",
142 .id = -1,
143 .num_resources = ARRAY_SIZE(resources_hsusb),
144 .resource = resources_hsusb,
145 .dev = {
146 .coherent_dma_mask = 0xffffffff,
147 },
148};
149
150static struct resource resources_hsusb_host[] = {
151 {
152 .start = MSM8960_HSUSB_PHYS,
153 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE - 1,
154 .flags = IORESOURCE_MEM,
155 },
156 {
157 .start = USB1_HS_IRQ,
158 .end = USB1_HS_IRQ,
159 .flags = IORESOURCE_IRQ,
160 },
161};
162
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530163static u64 dma_mask = DMA_BIT_MASK(32);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700164struct platform_device msm_device_hsusb_host = {
165 .name = "msm_hsusb_host",
166 .id = -1,
167 .num_resources = ARRAY_SIZE(resources_hsusb_host),
168 .resource = resources_hsusb_host,
169 .dev = {
170 .dma_mask = &dma_mask,
171 .coherent_dma_mask = 0xffffffff,
172 },
173};
174
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530175static struct resource resources_hsic_host[] = {
176 {
Stepan Moskovchenko8e06ae62011-10-17 18:01:29 -0700177 .start = 0x12520000,
178 .end = 0x12520000 + SZ_4K - 1,
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530179 .flags = IORESOURCE_MEM,
180 },
181 {
182 .start = USB_HSIC_IRQ,
183 .end = USB_HSIC_IRQ,
184 .flags = IORESOURCE_IRQ,
185 },
Vamsi Krishna34f01582011-12-14 19:54:42 -0800186 {
187 .start = MSM_GPIO_TO_INT(69),
188 .end = MSM_GPIO_TO_INT(69),
189 .name = "peripheral_status_irq",
190 .flags = IORESOURCE_IRQ,
191 },
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530192};
193
194struct platform_device msm_device_hsic_host = {
195 .name = "msm_hsic_host",
196 .id = -1,
197 .num_resources = ARRAY_SIZE(resources_hsic_host),
198 .resource = resources_hsic_host,
199 .dev = {
200 .dma_mask = &dma_mask,
201 .coherent_dma_mask = DMA_BIT_MASK(32),
202 },
203};
204
Matt Wagantallbf430eb2012-03-22 11:45:49 -0700205struct platform_device msm8960_device_acpuclk = {
206 .name = "acpuclk-8960",
207 .id = -1,
208};
209
Patrick Daly6578e0c2012-07-19 18:50:02 -0700210struct platform_device msm8960ab_device_acpuclk = {
211 .name = "acpuclk-8960ab",
212 .id = -1,
213};
214
Mona Hossain11c03ac2011-10-26 12:42:10 -0700215#define SHARED_IMEM_TZ_BASE 0x2a03f720
216static struct resource tzlog_resources[] = {
217 {
218 .start = SHARED_IMEM_TZ_BASE,
219 .end = SHARED_IMEM_TZ_BASE + SZ_4K - 1,
220 .flags = IORESOURCE_MEM,
221 },
222};
223
224struct platform_device msm_device_tz_log = {
225 .name = "tz_log",
226 .id = 0,
227 .num_resources = ARRAY_SIZE(tzlog_resources),
228 .resource = tzlog_resources,
229};
230
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700231static struct resource resources_uart_gsbi2[] = {
232 {
233 .start = MSM8960_GSBI2_UARTDM_IRQ,
234 .end = MSM8960_GSBI2_UARTDM_IRQ,
235 .flags = IORESOURCE_IRQ,
236 },
237 {
238 .start = MSM_UART2DM_PHYS,
239 .end = MSM_UART2DM_PHYS + PAGE_SIZE - 1,
240 .name = "uartdm_resource",
241 .flags = IORESOURCE_MEM,
242 },
243 {
244 .start = MSM_GSBI2_PHYS,
245 .end = MSM_GSBI2_PHYS + PAGE_SIZE - 1,
246 .name = "gsbi_resource",
247 .flags = IORESOURCE_MEM,
248 },
249};
250
251struct platform_device msm8960_device_uart_gsbi2 = {
252 .name = "msm_serial_hsl",
253 .id = 0,
254 .num_resources = ARRAY_SIZE(resources_uart_gsbi2),
255 .resource = resources_uart_gsbi2,
256};
Mayank Rana9f51f582011-08-04 18:35:59 +0530257/* GSBI 6 used into UARTDM Mode */
258static struct resource msm_uart_dm6_resources[] = {
259 {
260 .start = MSM_UART6DM_PHYS,
261 .end = MSM_UART6DM_PHYS + PAGE_SIZE - 1,
262 .name = "uartdm_resource",
263 .flags = IORESOURCE_MEM,
264 },
265 {
266 .start = GSBI6_UARTDM_IRQ,
267 .end = GSBI6_UARTDM_IRQ,
268 .flags = IORESOURCE_IRQ,
269 },
270 {
271 .start = MSM_GSBI6_PHYS,
272 .end = MSM_GSBI6_PHYS + 4 - 1,
273 .name = "gsbi_resource",
274 .flags = IORESOURCE_MEM,
275 },
276 {
277 .start = DMOV_HSUART_GSBI6_TX_CHAN,
278 .end = DMOV_HSUART_GSBI6_RX_CHAN,
279 .name = "uartdm_channels",
280 .flags = IORESOURCE_DMA,
281 },
282 {
283 .start = DMOV_HSUART_GSBI6_TX_CRCI,
284 .end = DMOV_HSUART_GSBI6_RX_CRCI,
285 .name = "uartdm_crci",
286 .flags = IORESOURCE_DMA,
287 },
288};
289static u64 msm_uart_dm6_dma_mask = DMA_BIT_MASK(32);
290struct platform_device msm_device_uart_dm6 = {
291 .name = "msm_serial_hs",
292 .id = 0,
293 .num_resources = ARRAY_SIZE(msm_uart_dm6_resources),
294 .resource = msm_uart_dm6_resources,
295 .dev = {
296 .dma_mask = &msm_uart_dm6_dma_mask,
297 .coherent_dma_mask = DMA_BIT_MASK(32),
298 },
299};
Mayank Rana1f02d952012-07-04 19:11:20 +0530300
301/* GSBI 8 used into UARTDM Mode */
302static struct resource msm_uart_dm8_resources[] = {
303 {
304 .start = MSM_UART8DM_PHYS,
305 .end = MSM_UART8DM_PHYS + PAGE_SIZE - 1,
306 .name = "uartdm_resource",
307 .flags = IORESOURCE_MEM,
308 },
309 {
310 .start = GSBI8_UARTDM_IRQ,
311 .end = GSBI8_UARTDM_IRQ,
312 .flags = IORESOURCE_IRQ,
313 },
314 {
315 .start = MSM_GSBI8_PHYS,
316 .end = MSM_GSBI8_PHYS + 4 - 1,
317 .name = "gsbi_resource",
318 .flags = IORESOURCE_MEM,
319 },
320 {
321 .start = DMOV_HSUART_GSBI8_TX_CHAN,
322 .end = DMOV_HSUART_GSBI8_RX_CHAN,
323 .name = "uartdm_channels",
324 .flags = IORESOURCE_DMA,
325 },
326 {
327 .start = DMOV_HSUART_GSBI8_TX_CRCI,
328 .end = DMOV_HSUART_GSBI8_RX_CRCI,
329 .name = "uartdm_crci",
330 .flags = IORESOURCE_DMA,
331 },
332};
333
334static u64 msm_uart_dm8_dma_mask = DMA_BIT_MASK(32);
335struct platform_device msm_device_uart_dm8 = {
336 .name = "msm_serial_hs",
337 .id = 2,
338 .num_resources = ARRAY_SIZE(msm_uart_dm8_resources),
339 .resource = msm_uart_dm8_resources,
340 .dev = {
341 .dma_mask = &msm_uart_dm8_dma_mask,
342 .coherent_dma_mask = DMA_BIT_MASK(32),
343 },
344};
345
Mayank Ranae009c922012-03-22 03:02:06 +0530346/*
347 * GSBI 9 used into UARTDM Mode
348 * For 8960 Fusion 2.2 Primary IPC
349 */
350static struct resource msm_uart_dm9_resources[] = {
351 {
352 .start = MSM_UART9DM_PHYS,
353 .end = MSM_UART9DM_PHYS + PAGE_SIZE - 1,
354 .name = "uartdm_resource",
355 .flags = IORESOURCE_MEM,
356 },
357 {
358 .start = GSBI9_UARTDM_IRQ,
359 .end = GSBI9_UARTDM_IRQ,
360 .flags = IORESOURCE_IRQ,
361 },
362 {
363 .start = MSM_GSBI9_PHYS,
364 .end = MSM_GSBI9_PHYS + 4 - 1,
365 .name = "gsbi_resource",
366 .flags = IORESOURCE_MEM,
367 },
368 {
369 .start = DMOV_HSUART_GSBI9_TX_CHAN,
370 .end = DMOV_HSUART_GSBI9_RX_CHAN,
371 .name = "uartdm_channels",
372 .flags = IORESOURCE_DMA,
373 },
374 {
375 .start = DMOV_HSUART_GSBI9_TX_CRCI,
376 .end = DMOV_HSUART_GSBI9_RX_CRCI,
377 .name = "uartdm_crci",
378 .flags = IORESOURCE_DMA,
379 },
380};
381static u64 msm_uart_dm9_dma_mask = DMA_BIT_MASK(32);
382struct platform_device msm_device_uart_dm9 = {
383 .name = "msm_serial_hs",
384 .id = 1,
385 .num_resources = ARRAY_SIZE(msm_uart_dm9_resources),
386 .resource = msm_uart_dm9_resources,
387 .dev = {
388 .dma_mask = &msm_uart_dm9_dma_mask,
389 .coherent_dma_mask = DMA_BIT_MASK(32),
390 },
391};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700392
393static struct resource resources_uart_gsbi5[] = {
394 {
395 .start = GSBI5_UARTDM_IRQ,
396 .end = GSBI5_UARTDM_IRQ,
397 .flags = IORESOURCE_IRQ,
398 },
399 {
400 .start = MSM_UART5DM_PHYS,
401 .end = MSM_UART5DM_PHYS + PAGE_SIZE - 1,
402 .name = "uartdm_resource",
403 .flags = IORESOURCE_MEM,
404 },
405 {
406 .start = MSM_GSBI5_PHYS,
407 .end = MSM_GSBI5_PHYS + PAGE_SIZE - 1,
408 .name = "gsbi_resource",
409 .flags = IORESOURCE_MEM,
410 },
411};
412
413struct platform_device msm8960_device_uart_gsbi5 = {
414 .name = "msm_serial_hsl",
415 .id = 0,
416 .num_resources = ARRAY_SIZE(resources_uart_gsbi5),
417 .resource = resources_uart_gsbi5,
418};
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -0700419
420static struct msm_serial_hslite_platform_data uart_gsbi8_pdata = {
421 .line = 0,
422};
423
424static struct resource resources_uart_gsbi8[] = {
425 {
426 .start = GSBI8_UARTDM_IRQ,
427 .end = GSBI8_UARTDM_IRQ,
428 .flags = IORESOURCE_IRQ,
429 },
430 {
431 .start = MSM_UART8DM_PHYS,
432 .end = MSM_UART8DM_PHYS + PAGE_SIZE - 1,
433 .name = "uartdm_resource",
434 .flags = IORESOURCE_MEM,
435 },
436 {
437 .start = MSM_GSBI8_PHYS,
438 .end = MSM_GSBI8_PHYS + PAGE_SIZE - 1,
439 .name = "gsbi_resource",
440 .flags = IORESOURCE_MEM,
441 },
442};
443
444struct platform_device msm8960_device_uart_gsbi8 = {
445 .name = "msm_serial_hsl",
446 .id = 1,
447 .num_resources = ARRAY_SIZE(resources_uart_gsbi8),
448 .resource = resources_uart_gsbi8,
449 .dev.platform_data = &uart_gsbi8_pdata,
450};
451
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700452/* MSM Video core device */
453#ifdef CONFIG_MSM_BUS_SCALING
454static struct msm_bus_vectors vidc_init_vectors[] = {
455 {
456 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
457 .dst = MSM_BUS_SLAVE_EBI_CH0,
458 .ab = 0,
459 .ib = 0,
460 },
461 {
462 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
463 .dst = MSM_BUS_SLAVE_EBI_CH0,
464 .ab = 0,
465 .ib = 0,
466 },
467 {
468 .src = MSM_BUS_MASTER_AMPSS_M0,
469 .dst = MSM_BUS_SLAVE_EBI_CH0,
470 .ab = 0,
471 .ib = 0,
472 },
473 {
474 .src = MSM_BUS_MASTER_AMPSS_M0,
475 .dst = MSM_BUS_SLAVE_EBI_CH0,
476 .ab = 0,
477 .ib = 0,
478 },
479};
480static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
481 {
482 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
483 .dst = MSM_BUS_SLAVE_EBI_CH0,
484 .ab = 54525952,
485 .ib = 436207616,
486 },
487 {
488 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
489 .dst = MSM_BUS_SLAVE_EBI_CH0,
490 .ab = 72351744,
491 .ib = 289406976,
492 },
493 {
494 .src = MSM_BUS_MASTER_AMPSS_M0,
495 .dst = MSM_BUS_SLAVE_EBI_CH0,
496 .ab = 500000,
497 .ib = 1000000,
498 },
499 {
500 .src = MSM_BUS_MASTER_AMPSS_M0,
501 .dst = MSM_BUS_SLAVE_EBI_CH0,
502 .ab = 500000,
503 .ib = 1000000,
504 },
505};
506static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
507 {
508 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
509 .dst = MSM_BUS_SLAVE_EBI_CH0,
510 .ab = 40894464,
511 .ib = 327155712,
512 },
513 {
514 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
515 .dst = MSM_BUS_SLAVE_EBI_CH0,
516 .ab = 48234496,
517 .ib = 192937984,
518 },
519 {
520 .src = MSM_BUS_MASTER_AMPSS_M0,
521 .dst = MSM_BUS_SLAVE_EBI_CH0,
522 .ab = 500000,
523 .ib = 2000000,
524 },
525 {
526 .src = MSM_BUS_MASTER_AMPSS_M0,
527 .dst = MSM_BUS_SLAVE_EBI_CH0,
528 .ab = 500000,
529 .ib = 2000000,
530 },
531};
532static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
533 {
534 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
535 .dst = MSM_BUS_SLAVE_EBI_CH0,
536 .ab = 163577856,
537 .ib = 1308622848,
538 },
539 {
540 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
541 .dst = MSM_BUS_SLAVE_EBI_CH0,
542 .ab = 219152384,
543 .ib = 876609536,
544 },
545 {
546 .src = MSM_BUS_MASTER_AMPSS_M0,
547 .dst = MSM_BUS_SLAVE_EBI_CH0,
548 .ab = 1750000,
549 .ib = 3500000,
550 },
551 {
552 .src = MSM_BUS_MASTER_AMPSS_M0,
553 .dst = MSM_BUS_SLAVE_EBI_CH0,
554 .ab = 1750000,
555 .ib = 3500000,
556 },
557};
558static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
559 {
560 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
561 .dst = MSM_BUS_SLAVE_EBI_CH0,
562 .ab = 121634816,
563 .ib = 973078528,
564 },
565 {
566 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
567 .dst = MSM_BUS_SLAVE_EBI_CH0,
568 .ab = 155189248,
569 .ib = 620756992,
570 },
571 {
572 .src = MSM_BUS_MASTER_AMPSS_M0,
573 .dst = MSM_BUS_SLAVE_EBI_CH0,
574 .ab = 1750000,
575 .ib = 7000000,
576 },
577 {
578 .src = MSM_BUS_MASTER_AMPSS_M0,
579 .dst = MSM_BUS_SLAVE_EBI_CH0,
580 .ab = 1750000,
581 .ib = 7000000,
582 },
583};
584static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
585 {
586 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
587 .dst = MSM_BUS_SLAVE_EBI_CH0,
588 .ab = 372244480,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700589 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700590 },
591 {
592 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
593 .dst = MSM_BUS_SLAVE_EBI_CH0,
594 .ab = 501219328,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700595 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700596 },
597 {
598 .src = MSM_BUS_MASTER_AMPSS_M0,
599 .dst = MSM_BUS_SLAVE_EBI_CH0,
600 .ab = 2500000,
601 .ib = 5000000,
602 },
603 {
604 .src = MSM_BUS_MASTER_AMPSS_M0,
605 .dst = MSM_BUS_SLAVE_EBI_CH0,
606 .ab = 2500000,
607 .ib = 5000000,
608 },
609};
610static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
611 {
612 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
613 .dst = MSM_BUS_SLAVE_EBI_CH0,
614 .ab = 222298112,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700615 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700616 },
617 {
618 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
619 .dst = MSM_BUS_SLAVE_EBI_CH0,
620 .ab = 330301440,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700621 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700622 },
623 {
624 .src = MSM_BUS_MASTER_AMPSS_M0,
625 .dst = MSM_BUS_SLAVE_EBI_CH0,
626 .ab = 2500000,
627 .ib = 700000000,
628 },
629 {
630 .src = MSM_BUS_MASTER_AMPSS_M0,
631 .dst = MSM_BUS_SLAVE_EBI_CH0,
632 .ab = 2500000,
633 .ib = 10000000,
634 },
635};
Deva Ramasubramanian837ae362012-05-12 23:26:53 -0700636static struct msm_bus_vectors vidc_venc_1080p_turbo_vectors[] = {
637 {
638 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
639 .dst = MSM_BUS_SLAVE_EBI_CH0,
640 .ab = 222298112,
641 .ib = 3522000000U,
642 },
643 {
644 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
645 .dst = MSM_BUS_SLAVE_EBI_CH0,
646 .ab = 330301440,
647 .ib = 3522000000U,
648 },
649 {
650 .src = MSM_BUS_MASTER_AMPSS_M0,
651 .dst = MSM_BUS_SLAVE_EBI_CH0,
652 .ab = 2500000,
653 .ib = 700000000,
654 },
655 {
656 .src = MSM_BUS_MASTER_AMPSS_M0,
657 .dst = MSM_BUS_SLAVE_EBI_CH0,
658 .ab = 2500000,
659 .ib = 10000000,
660 },
661};
662static struct msm_bus_vectors vidc_vdec_1080p_turbo_vectors[] = {
663 {
664 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
665 .dst = MSM_BUS_SLAVE_EBI_CH0,
666 .ab = 222298112,
667 .ib = 3522000000U,
668 },
669 {
670 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
671 .dst = MSM_BUS_SLAVE_EBI_CH0,
672 .ab = 330301440,
673 .ib = 3522000000U,
674 },
675 {
676 .src = MSM_BUS_MASTER_AMPSS_M0,
677 .dst = MSM_BUS_SLAVE_EBI_CH0,
678 .ab = 2500000,
679 .ib = 700000000,
680 },
681 {
682 .src = MSM_BUS_MASTER_AMPSS_M0,
683 .dst = MSM_BUS_SLAVE_EBI_CH0,
684 .ab = 2500000,
685 .ib = 10000000,
686 },
687};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700688
689static struct msm_bus_paths vidc_bus_client_config[] = {
690 {
691 ARRAY_SIZE(vidc_init_vectors),
692 vidc_init_vectors,
693 },
694 {
695 ARRAY_SIZE(vidc_venc_vga_vectors),
696 vidc_venc_vga_vectors,
697 },
698 {
699 ARRAY_SIZE(vidc_vdec_vga_vectors),
700 vidc_vdec_vga_vectors,
701 },
702 {
703 ARRAY_SIZE(vidc_venc_720p_vectors),
704 vidc_venc_720p_vectors,
705 },
706 {
707 ARRAY_SIZE(vidc_vdec_720p_vectors),
708 vidc_vdec_720p_vectors,
709 },
710 {
711 ARRAY_SIZE(vidc_venc_1080p_vectors),
712 vidc_venc_1080p_vectors,
713 },
714 {
715 ARRAY_SIZE(vidc_vdec_1080p_vectors),
716 vidc_vdec_1080p_vectors,
717 },
Deva Ramasubramanian837ae362012-05-12 23:26:53 -0700718 {
719 ARRAY_SIZE(vidc_venc_1080p_turbo_vectors),
720 vidc_vdec_1080p_turbo_vectors,
721 },
722 {
723 ARRAY_SIZE(vidc_vdec_1080p_turbo_vectors),
724 vidc_vdec_1080p_turbo_vectors,
725 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700726};
727
728static struct msm_bus_scale_pdata vidc_bus_client_data = {
729 vidc_bus_client_config,
730 ARRAY_SIZE(vidc_bus_client_config),
731 .name = "vidc",
732};
733#endif
734
Mona Hossain9c430e32011-07-27 11:04:47 -0700735#ifdef CONFIG_HW_RANDOM_MSM
736/* PRNG device */
737#define MSM_PRNG_PHYS 0x1A500000
738static struct resource rng_resources = {
739 .flags = IORESOURCE_MEM,
740 .start = MSM_PRNG_PHYS,
741 .end = MSM_PRNG_PHYS + SZ_512 - 1,
742};
743
744struct platform_device msm_device_rng = {
745 .name = "msm_rng",
746 .id = 0,
747 .num_resources = 1,
748 .resource = &rng_resources,
749};
750#endif
751
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700752#define MSM_VIDC_BASE_PHYS 0x04400000
753#define MSM_VIDC_BASE_SIZE 0x00100000
754
755static struct resource msm_device_vidc_resources[] = {
756 {
757 .start = MSM_VIDC_BASE_PHYS,
758 .end = MSM_VIDC_BASE_PHYS + MSM_VIDC_BASE_SIZE - 1,
759 .flags = IORESOURCE_MEM,
760 },
761 {
762 .start = VCODEC_IRQ,
763 .end = VCODEC_IRQ,
764 .flags = IORESOURCE_IRQ,
765 },
766};
767
768struct msm_vidc_platform_data vidc_platform_data = {
769#ifdef CONFIG_MSM_BUS_SCALING
770 .vidc_bus_client_pdata = &vidc_bus_client_data,
771#endif
Deepak Koturcb4f6722011-10-31 14:06:57 -0700772#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
Olav Hauganb5be7992011-11-18 14:29:02 -0800773 .memtype = ION_CP_MM_HEAP_ID,
Deepak Koturcb4f6722011-10-31 14:06:57 -0700774 .enable_ion = 1,
Deepak kotur5f10b272012-03-15 22:01:39 -0700775 .cp_enabled = 1,
Deepak Koturcb4f6722011-10-31 14:06:57 -0700776#else
Deepak Kotur12301a72011-11-09 18:30:29 -0800777 .memtype = MEMTYPE_EBI1,
Deepak Koturcb4f6722011-10-31 14:06:57 -0700778 .enable_ion = 0,
779#endif
Deepika Pepakayalabebc7622011-12-01 15:13:43 -0800780 .disable_dmx = 0,
Rajeshwar Kurapatyc155c352011-12-17 06:35:32 +0530781 .disable_fullhd = 0,
Mohan Kumar Gubbihalli Lachma Naiked9dc912012-03-01 19:11:14 -0800782 .cont_mode_dpb_count = 18,
Riaz Rahaman84f8c682012-05-30 13:32:10 +0530783 .fw_addr = 0x9fe00000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700784};
785
786struct platform_device msm_device_vidc = {
787 .name = "msm_vidc",
788 .id = 0,
789 .num_resources = ARRAY_SIZE(msm_device_vidc_resources),
790 .resource = msm_device_vidc_resources,
791 .dev = {
792 .platform_data = &vidc_platform_data,
793 },
794};
795
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700796#define MSM_SDC1_BASE 0x12400000
797#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
798#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
799#define MSM_SDC2_BASE 0x12140000
800#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
801#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700802#define MSM_SDC3_BASE 0x12180000
803#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
804#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
805#define MSM_SDC4_BASE 0x121C0000
806#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
807#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
808#define MSM_SDC5_BASE 0x12200000
809#define MSM_SDC5_DML_BASE (MSM_SDC5_BASE + 0x800)
810#define MSM_SDC5_BAM_BASE (MSM_SDC5_BASE + 0x2000)
811
812static struct resource resources_sdc1[] = {
813 {
814 .name = "core_mem",
815 .flags = IORESOURCE_MEM,
816 .start = MSM_SDC1_BASE,
817 .end = MSM_SDC1_DML_BASE - 1,
818 },
819 {
820 .name = "core_irq",
821 .flags = IORESOURCE_IRQ,
822 .start = SDC1_IRQ_0,
823 .end = SDC1_IRQ_0
824 },
825#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
826 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +0530827 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700828 .start = MSM_SDC1_DML_BASE,
829 .end = MSM_SDC1_BAM_BASE - 1,
830 .flags = IORESOURCE_MEM,
831 },
832 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +0530833 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700834 .start = MSM_SDC1_BAM_BASE,
835 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
836 .flags = IORESOURCE_MEM,
837 },
838 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +0530839 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700840 .start = SDC1_BAM_IRQ,
841 .end = SDC1_BAM_IRQ,
842 .flags = IORESOURCE_IRQ,
843 },
844#endif
845};
846
847static struct resource resources_sdc2[] = {
848 {
849 .name = "core_mem",
850 .flags = IORESOURCE_MEM,
851 .start = MSM_SDC2_BASE,
852 .end = MSM_SDC2_DML_BASE - 1,
853 },
854 {
855 .name = "core_irq",
856 .flags = IORESOURCE_IRQ,
857 .start = SDC2_IRQ_0,
858 .end = SDC2_IRQ_0
859 },
860#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
861 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +0530862 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700863 .start = MSM_SDC2_DML_BASE,
864 .end = MSM_SDC2_BAM_BASE - 1,
865 .flags = IORESOURCE_MEM,
866 },
867 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +0530868 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700869 .start = MSM_SDC2_BAM_BASE,
870 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
871 .flags = IORESOURCE_MEM,
872 },
873 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +0530874 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700875 .start = SDC2_BAM_IRQ,
876 .end = SDC2_BAM_IRQ,
877 .flags = IORESOURCE_IRQ,
878 },
879#endif
880};
881
882static struct resource resources_sdc3[] = {
883 {
884 .name = "core_mem",
885 .flags = IORESOURCE_MEM,
886 .start = MSM_SDC3_BASE,
887 .end = MSM_SDC3_DML_BASE - 1,
888 },
889 {
890 .name = "core_irq",
891 .flags = IORESOURCE_IRQ,
892 .start = SDC3_IRQ_0,
893 .end = SDC3_IRQ_0
894 },
895#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
896 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +0530897 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700898 .start = MSM_SDC3_DML_BASE,
899 .end = MSM_SDC3_BAM_BASE - 1,
900 .flags = IORESOURCE_MEM,
901 },
902 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +0530903 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700904 .start = MSM_SDC3_BAM_BASE,
905 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
906 .flags = IORESOURCE_MEM,
907 },
908 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +0530909 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700910 .start = SDC3_BAM_IRQ,
911 .end = SDC3_BAM_IRQ,
912 .flags = IORESOURCE_IRQ,
913 },
914#endif
915};
916
917static struct resource resources_sdc4[] = {
918 {
919 .name = "core_mem",
920 .flags = IORESOURCE_MEM,
921 .start = MSM_SDC4_BASE,
922 .end = MSM_SDC4_DML_BASE - 1,
923 },
924 {
925 .name = "core_irq",
926 .flags = IORESOURCE_IRQ,
927 .start = SDC4_IRQ_0,
928 .end = SDC4_IRQ_0
929 },
930#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
931 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +0530932 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700933 .start = MSM_SDC4_DML_BASE,
934 .end = MSM_SDC4_BAM_BASE - 1,
935 .flags = IORESOURCE_MEM,
936 },
937 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +0530938 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700939 .start = MSM_SDC4_BAM_BASE,
940 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
941 .flags = IORESOURCE_MEM,
942 },
943 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +0530944 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700945 .start = SDC4_BAM_IRQ,
946 .end = SDC4_BAM_IRQ,
947 .flags = IORESOURCE_IRQ,
948 },
949#endif
950};
951
952static struct resource resources_sdc5[] = {
953 {
954 .name = "core_mem",
955 .flags = IORESOURCE_MEM,
956 .start = MSM_SDC5_BASE,
957 .end = MSM_SDC5_DML_BASE - 1,
958 },
959 {
960 .name = "core_irq",
961 .flags = IORESOURCE_IRQ,
962 .start = SDC5_IRQ_0,
963 .end = SDC5_IRQ_0
964 },
965#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
966 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +0530967 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700968 .start = MSM_SDC5_DML_BASE,
969 .end = MSM_SDC5_BAM_BASE - 1,
970 .flags = IORESOURCE_MEM,
971 },
972 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +0530973 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700974 .start = MSM_SDC5_BAM_BASE,
975 .end = MSM_SDC5_BAM_BASE + (2 * SZ_4K) - 1,
976 .flags = IORESOURCE_MEM,
977 },
978 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +0530979 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700980 .start = SDC5_BAM_IRQ,
981 .end = SDC5_BAM_IRQ,
982 .flags = IORESOURCE_IRQ,
983 },
984#endif
985};
986
987struct platform_device msm_device_sdc1 = {
988 .name = "msm_sdcc",
989 .id = 1,
990 .num_resources = ARRAY_SIZE(resources_sdc1),
991 .resource = resources_sdc1,
992 .dev = {
993 .coherent_dma_mask = 0xffffffff,
994 },
995};
996
997struct platform_device msm_device_sdc2 = {
998 .name = "msm_sdcc",
999 .id = 2,
1000 .num_resources = ARRAY_SIZE(resources_sdc2),
1001 .resource = resources_sdc2,
1002 .dev = {
1003 .coherent_dma_mask = 0xffffffff,
1004 },
1005};
1006
1007struct platform_device msm_device_sdc3 = {
1008 .name = "msm_sdcc",
1009 .id = 3,
1010 .num_resources = ARRAY_SIZE(resources_sdc3),
1011 .resource = resources_sdc3,
1012 .dev = {
1013 .coherent_dma_mask = 0xffffffff,
1014 },
1015};
1016
1017struct platform_device msm_device_sdc4 = {
1018 .name = "msm_sdcc",
1019 .id = 4,
1020 .num_resources = ARRAY_SIZE(resources_sdc4),
1021 .resource = resources_sdc4,
1022 .dev = {
1023 .coherent_dma_mask = 0xffffffff,
1024 },
1025};
1026
1027struct platform_device msm_device_sdc5 = {
1028 .name = "msm_sdcc",
1029 .id = 5,
1030 .num_resources = ARRAY_SIZE(resources_sdc5),
1031 .resource = resources_sdc5,
1032 .dev = {
1033 .coherent_dma_mask = 0xffffffff,
1034 },
1035};
1036
Stephen Boydeb819882011-08-29 14:46:30 -07001037#define MSM_LPASS_QDSP6SS_PHYS 0x28800000
1038#define SFAB_LPASS_Q6_ACLK_CTL (MSM_CLK_CTL_BASE + 0x23A0)
1039
1040static struct resource msm_8960_q6_lpass_resources[] = {
1041 {
1042 .start = MSM_LPASS_QDSP6SS_PHYS,
1043 .end = MSM_LPASS_QDSP6SS_PHYS + SZ_256 - 1,
1044 .flags = IORESOURCE_MEM,
1045 },
1046};
1047
1048static struct pil_q6v4_pdata msm_8960_q6_lpass_data = {
1049 .strap_tcm_base = 0x01460000,
1050 .strap_ahb_upper = 0x00290000,
1051 .strap_ahb_lower = 0x00000280,
1052 .aclk_reg = SFAB_LPASS_Q6_ACLK_CTL,
1053 .name = "q6",
1054 .pas_id = PAS_Q6,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -07001055 .bus_port = MSM_BUS_MASTER_LPASS_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -07001056};
1057
1058struct platform_device msm_8960_q6_lpass = {
1059 .name = "pil_qdsp6v4",
1060 .id = 0,
1061 .num_resources = ARRAY_SIZE(msm_8960_q6_lpass_resources),
1062 .resource = msm_8960_q6_lpass_resources,
1063 .dev.platform_data = &msm_8960_q6_lpass_data,
1064};
1065
1066#define MSM_MSS_ENABLE_PHYS 0x08B00000
1067#define MSM_FW_QDSP6SS_PHYS 0x08800000
1068#define MSS_Q6FW_JTAG_CLK_CTL (MSM_CLK_CTL_BASE + 0x2C6C)
1069#define SFAB_MSS_Q6_FW_ACLK_CTL (MSM_CLK_CTL_BASE + 0x2044)
1070
1071static struct resource msm_8960_q6_mss_fw_resources[] = {
1072 {
1073 .start = MSM_FW_QDSP6SS_PHYS,
1074 .end = MSM_FW_QDSP6SS_PHYS + SZ_256 - 1,
1075 .flags = IORESOURCE_MEM,
1076 },
1077 {
1078 .start = MSM_MSS_ENABLE_PHYS,
1079 .end = MSM_MSS_ENABLE_PHYS + 4 - 1,
1080 .flags = IORESOURCE_MEM,
1081 },
1082};
1083
1084static struct pil_q6v4_pdata msm_8960_q6_mss_fw_data = {
1085 .strap_tcm_base = 0x00400000,
1086 .strap_ahb_upper = 0x00090000,
1087 .strap_ahb_lower = 0x00000080,
1088 .aclk_reg = SFAB_MSS_Q6_FW_ACLK_CTL,
1089 .jtag_clk_reg = MSS_Q6FW_JTAG_CLK_CTL,
1090 .name = "modem_fw",
1091 .depends = "q6",
1092 .pas_id = PAS_MODEM_FW,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -07001093 .bus_port = MSM_BUS_MASTER_MSS_FW_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -07001094};
1095
1096struct platform_device msm_8960_q6_mss_fw = {
1097 .name = "pil_qdsp6v4",
1098 .id = 1,
1099 .num_resources = ARRAY_SIZE(msm_8960_q6_mss_fw_resources),
1100 .resource = msm_8960_q6_mss_fw_resources,
1101 .dev.platform_data = &msm_8960_q6_mss_fw_data,
1102};
1103
1104#define MSM_SW_QDSP6SS_PHYS 0x08900000
1105#define SFAB_MSS_Q6_SW_ACLK_CTL (MSM_CLK_CTL_BASE + 0x2040)
1106#define MSS_Q6SW_JTAG_CLK_CTL (MSM_CLK_CTL_BASE + 0x2C68)
1107
1108static struct resource msm_8960_q6_mss_sw_resources[] = {
1109 {
1110 .start = MSM_SW_QDSP6SS_PHYS,
1111 .end = MSM_SW_QDSP6SS_PHYS + SZ_256 - 1,
1112 .flags = IORESOURCE_MEM,
1113 },
1114 {
1115 .start = MSM_MSS_ENABLE_PHYS,
1116 .end = MSM_MSS_ENABLE_PHYS + 4 - 1,
1117 .flags = IORESOURCE_MEM,
1118 },
1119};
1120
1121static struct pil_q6v4_pdata msm_8960_q6_mss_sw_data = {
1122 .strap_tcm_base = 0x00420000,
1123 .strap_ahb_upper = 0x00090000,
1124 .strap_ahb_lower = 0x00000080,
1125 .aclk_reg = SFAB_MSS_Q6_SW_ACLK_CTL,
1126 .jtag_clk_reg = MSS_Q6SW_JTAG_CLK_CTL,
1127 .name = "modem",
1128 .depends = "modem_fw",
1129 .pas_id = PAS_MODEM_SW,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -07001130 .bus_port = MSM_BUS_MASTER_MSS_SW_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -07001131};
1132
1133struct platform_device msm_8960_q6_mss_sw = {
1134 .name = "pil_qdsp6v4",
1135 .id = 2,
1136 .num_resources = ARRAY_SIZE(msm_8960_q6_mss_sw_resources),
1137 .resource = msm_8960_q6_mss_sw_resources,
1138 .dev.platform_data = &msm_8960_q6_mss_sw_data,
1139};
1140
Stephen Boyd322a9922011-09-20 01:05:54 -07001141static struct resource msm_8960_riva_resources[] = {
1142 {
1143 .start = 0x03204000,
1144 .end = 0x03204000 + SZ_256 - 1,
1145 .flags = IORESOURCE_MEM,
1146 },
1147};
1148
1149struct platform_device msm_8960_riva = {
1150 .name = "pil_riva",
1151 .id = -1,
1152 .num_resources = ARRAY_SIZE(msm_8960_riva_resources),
1153 .resource = msm_8960_riva_resources,
1154};
1155
Stephen Boydd89eebe2011-09-28 23:28:11 -07001156struct platform_device msm_pil_tzapps = {
1157 .name = "pil_tzapps",
1158 .id = -1,
1159};
1160
Stephen Boyd25c4a0b2011-09-20 00:12:36 -07001161struct platform_device msm_pil_dsps = {
1162 .name = "pil_dsps",
1163 .id = -1,
1164 .dev.platform_data = "dsps",
1165};
1166
Stephen Boyd7b973de2012-03-09 12:26:16 -08001167struct platform_device msm_pil_vidc = {
1168 .name = "pil_vidc",
1169 .id = -1,
1170};
1171
Eric Holmberg023d25c2012-03-01 12:27:55 -07001172static struct resource smd_resource[] = {
1173 {
1174 .name = "a9_m2a_0",
1175 .start = INT_A9_M2A_0,
1176 .flags = IORESOURCE_IRQ,
1177 },
1178 {
1179 .name = "a9_m2a_5",
1180 .start = INT_A9_M2A_5,
1181 .flags = IORESOURCE_IRQ,
1182 },
1183 {
1184 .name = "adsp_a11",
1185 .start = INT_ADSP_A11,
1186 .flags = IORESOURCE_IRQ,
1187 },
1188 {
1189 .name = "adsp_a11_smsm",
1190 .start = INT_ADSP_A11_SMSM,
1191 .flags = IORESOURCE_IRQ,
1192 },
1193 {
1194 .name = "dsps_a11",
1195 .start = INT_DSPS_A11,
1196 .flags = IORESOURCE_IRQ,
1197 },
1198 {
1199 .name = "dsps_a11_smsm",
1200 .start = INT_DSPS_A11_SMSM,
1201 .flags = IORESOURCE_IRQ,
1202 },
1203 {
1204 .name = "wcnss_a11",
1205 .start = INT_WCNSS_A11,
1206 .flags = IORESOURCE_IRQ,
1207 },
1208 {
1209 .name = "wcnss_a11_smsm",
1210 .start = INT_WCNSS_A11_SMSM,
1211 .flags = IORESOURCE_IRQ,
1212 },
1213};
1214
1215static struct smd_subsystem_config smd_config_list[] = {
1216 {
1217 .irq_config_id = SMD_MODEM,
1218 .subsys_name = "modem",
1219 .edge = SMD_APPS_MODEM,
1220
1221 .smd_int.irq_name = "a9_m2a_0",
1222 .smd_int.flags = IRQF_TRIGGER_RISING,
1223 .smd_int.irq_id = -1,
1224 .smd_int.device_name = "smd_dev",
1225 .smd_int.dev_id = 0,
1226 .smd_int.out_bit_pos = 1 << 3,
1227 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1228 .smd_int.out_offset = 0x8,
1229
1230 .smsm_int.irq_name = "a9_m2a_5",
1231 .smsm_int.flags = IRQF_TRIGGER_RISING,
1232 .smsm_int.irq_id = -1,
1233 .smsm_int.device_name = "smd_smsm",
1234 .smsm_int.dev_id = 0,
1235 .smsm_int.out_bit_pos = 1 << 4,
1236 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1237 .smsm_int.out_offset = 0x8,
1238 },
1239 {
1240 .irq_config_id = SMD_Q6,
1241 .subsys_name = "q6",
1242 .edge = SMD_APPS_QDSP,
1243
1244 .smd_int.irq_name = "adsp_a11",
1245 .smd_int.flags = IRQF_TRIGGER_RISING,
1246 .smd_int.irq_id = -1,
1247 .smd_int.device_name = "smd_dev",
1248 .smd_int.dev_id = 0,
1249 .smd_int.out_bit_pos = 1 << 15,
1250 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1251 .smd_int.out_offset = 0x8,
1252
1253 .smsm_int.irq_name = "adsp_a11_smsm",
1254 .smsm_int.flags = IRQF_TRIGGER_RISING,
1255 .smsm_int.irq_id = -1,
1256 .smsm_int.device_name = "smd_smsm",
1257 .smsm_int.dev_id = 0,
1258 .smsm_int.out_bit_pos = 1 << 14,
1259 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1260 .smsm_int.out_offset = 0x8,
1261 },
1262 {
1263 .irq_config_id = SMD_DSPS,
1264 .subsys_name = "dsps",
1265 .edge = SMD_APPS_DSPS,
1266
1267 .smd_int.irq_name = "dsps_a11",
1268 .smd_int.flags = IRQF_TRIGGER_RISING,
1269 .smd_int.irq_id = -1,
1270 .smd_int.device_name = "smd_dev",
1271 .smd_int.dev_id = 0,
1272 .smd_int.out_bit_pos = 1,
1273 .smd_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1274 .smd_int.out_offset = 0x4080,
1275
1276 .smsm_int.irq_name = "dsps_a11_smsm",
1277 .smsm_int.flags = IRQF_TRIGGER_RISING,
1278 .smsm_int.irq_id = -1,
1279 .smsm_int.device_name = "smd_smsm",
1280 .smsm_int.dev_id = 0,
1281 .smsm_int.out_bit_pos = 1,
1282 .smsm_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1283 .smsm_int.out_offset = 0x4094,
1284 },
1285 {
1286 .irq_config_id = SMD_WCNSS,
1287 .subsys_name = "wcnss",
1288 .edge = SMD_APPS_WCNSS,
1289
1290 .smd_int.irq_name = "wcnss_a11",
1291 .smd_int.flags = IRQF_TRIGGER_RISING,
1292 .smd_int.irq_id = -1,
1293 .smd_int.device_name = "smd_dev",
1294 .smd_int.dev_id = 0,
1295 .smd_int.out_bit_pos = 1 << 25,
1296 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1297 .smd_int.out_offset = 0x8,
1298
1299 .smsm_int.irq_name = "wcnss_a11_smsm",
1300 .smsm_int.flags = IRQF_TRIGGER_RISING,
1301 .smsm_int.irq_id = -1,
1302 .smsm_int.device_name = "smd_smsm",
1303 .smsm_int.dev_id = 0,
1304 .smsm_int.out_bit_pos = 1 << 23,
1305 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1306 .smsm_int.out_offset = 0x8,
1307 },
1308};
1309
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001310static struct smd_subsystem_restart_config smd_ssr_config = {
1311 .disable_smsm_reset_handshake = 1,
1312};
1313
Eric Holmberg023d25c2012-03-01 12:27:55 -07001314static struct smd_platform smd_platform_data = {
1315 .num_ss_configs = ARRAY_SIZE(smd_config_list),
1316 .smd_ss_configs = smd_config_list,
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001317 .smd_ssr_config = &smd_ssr_config,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001318};
1319
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001320struct platform_device msm_device_smd = {
1321 .name = "msm_smd",
1322 .id = -1,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001323 .resource = smd_resource,
1324 .num_resources = ARRAY_SIZE(smd_resource),
1325 .dev = {
1326 .platform_data = &smd_platform_data,
1327 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001328};
1329
1330struct platform_device msm_device_bam_dmux = {
1331 .name = "BAM_RMNT",
1332 .id = -1,
1333};
1334
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001335static struct msm_watchdog_pdata msm_watchdog_pdata = {
1336 .pet_time = 10000,
1337 .bark_time = 11000,
1338 .has_secure = true,
Rohit Vaswanic77e4a62012-08-09 18:10:28 -07001339 .base = MSM_TMR0_BASE + WDT0_OFFSET,
1340};
1341
1342static struct resource msm_watchdog_resources[] = {
1343 {
1344 .start = WDT0_ACCSCSSNBARK_INT,
1345 .end = WDT0_ACCSCSSNBARK_INT,
1346 .flags = IORESOURCE_IRQ,
1347 },
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001348};
1349
1350struct platform_device msm8960_device_watchdog = {
1351 .name = "msm_watchdog",
1352 .id = -1,
1353 .dev = {
1354 .platform_data = &msm_watchdog_pdata,
1355 },
Rohit Vaswanic77e4a62012-08-09 18:10:28 -07001356 .num_resources = ARRAY_SIZE(msm_watchdog_resources),
1357 .resource = msm_watchdog_resources,
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001358};
1359
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -07001360static struct resource msm_dmov_resource[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001361 {
1362 .start = ADM_0_SCSS_1_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001363 .flags = IORESOURCE_IRQ,
1364 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001365 {
1366 .start = 0x18320000,
1367 .end = 0x18320000 + SZ_1M - 1,
1368 .flags = IORESOURCE_MEM,
1369 },
1370};
1371
1372static struct msm_dmov_pdata msm_dmov_pdata = {
1373 .sd = 1,
1374 .sd_size = 0x800,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001375};
1376
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -07001377struct platform_device msm8960_device_dmov = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001378 .name = "msm_dmov",
1379 .id = -1,
1380 .resource = msm_dmov_resource,
1381 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001382 .dev = {
1383 .platform_data = &msm_dmov_pdata,
1384 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001385};
1386
1387static struct platform_device *msm_sdcc_devices[] __initdata = {
1388 &msm_device_sdc1,
1389 &msm_device_sdc2,
1390 &msm_device_sdc3,
1391 &msm_device_sdc4,
1392 &msm_device_sdc5,
1393};
1394
1395int __init msm_add_sdcc(unsigned int controller, struct mmc_platform_data *plat)
1396{
1397 struct platform_device *pdev;
1398
1399 if (controller < 1 || controller > 5)
1400 return -EINVAL;
1401
1402 pdev = msm_sdcc_devices[controller-1];
1403 pdev->dev.platform_data = plat;
1404 return platform_device_register(pdev);
1405}
1406
1407static struct resource resources_qup_i2c_gsbi4[] = {
1408 {
1409 .name = "gsbi_qup_i2c_addr",
1410 .start = MSM_GSBI4_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001411 .end = MSM_GSBI4_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001412 .flags = IORESOURCE_MEM,
1413 },
1414 {
1415 .name = "qup_phys_addr",
1416 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001417 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001418 .flags = IORESOURCE_MEM,
1419 },
1420 {
1421 .name = "qup_err_intr",
1422 .start = GSBI4_QUP_IRQ,
1423 .end = GSBI4_QUP_IRQ,
1424 .flags = IORESOURCE_IRQ,
1425 },
1426};
1427
1428struct platform_device msm8960_device_qup_i2c_gsbi4 = {
1429 .name = "qup_i2c",
1430 .id = 4,
1431 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
1432 .resource = resources_qup_i2c_gsbi4,
1433};
1434
1435static struct resource resources_qup_i2c_gsbi3[] = {
1436 {
1437 .name = "gsbi_qup_i2c_addr",
1438 .start = MSM_GSBI3_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001439 .end = MSM_GSBI3_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001440 .flags = IORESOURCE_MEM,
1441 },
1442 {
1443 .name = "qup_phys_addr",
1444 .start = MSM_GSBI3_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001445 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001446 .flags = IORESOURCE_MEM,
1447 },
1448 {
1449 .name = "qup_err_intr",
1450 .start = GSBI3_QUP_IRQ,
1451 .end = GSBI3_QUP_IRQ,
1452 .flags = IORESOURCE_IRQ,
1453 },
1454};
1455
1456struct platform_device msm8960_device_qup_i2c_gsbi3 = {
1457 .name = "qup_i2c",
1458 .id = 3,
1459 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
1460 .resource = resources_qup_i2c_gsbi3,
1461};
1462
Harini Jayaramanfe6ff4162012-03-14 11:25:40 -06001463static struct resource resources_qup_i2c_gsbi9[] = {
1464 {
1465 .name = "gsbi_qup_i2c_addr",
1466 .start = MSM_GSBI9_PHYS,
1467 .end = MSM_GSBI9_PHYS + 4 - 1,
1468 .flags = IORESOURCE_MEM,
1469 },
1470 {
1471 .name = "qup_phys_addr",
1472 .start = MSM_GSBI9_QUP_PHYS,
1473 .end = MSM_GSBI9_QUP_PHYS + MSM_QUP_SIZE - 1,
1474 .flags = IORESOURCE_MEM,
1475 },
1476 {
1477 .name = "qup_err_intr",
1478 .start = GSBI9_QUP_IRQ,
1479 .end = GSBI9_QUP_IRQ,
1480 .flags = IORESOURCE_IRQ,
1481 },
1482};
1483
1484struct platform_device msm8960_device_qup_i2c_gsbi9 = {
1485 .name = "qup_i2c",
1486 .id = 0,
1487 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi9),
1488 .resource = resources_qup_i2c_gsbi9,
1489};
1490
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001491static struct resource resources_qup_i2c_gsbi10[] = {
1492 {
1493 .name = "gsbi_qup_i2c_addr",
1494 .start = MSM_GSBI10_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001495 .end = MSM_GSBI10_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001496 .flags = IORESOURCE_MEM,
1497 },
1498 {
1499 .name = "qup_phys_addr",
1500 .start = MSM_GSBI10_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001501 .end = MSM_GSBI10_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001502 .flags = IORESOURCE_MEM,
1503 },
1504 {
1505 .name = "qup_err_intr",
1506 .start = GSBI10_QUP_IRQ,
1507 .end = GSBI10_QUP_IRQ,
1508 .flags = IORESOURCE_IRQ,
1509 },
1510};
1511
1512struct platform_device msm8960_device_qup_i2c_gsbi10 = {
1513 .name = "qup_i2c",
1514 .id = 10,
1515 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi10),
1516 .resource = resources_qup_i2c_gsbi10,
1517};
1518
1519static struct resource resources_qup_i2c_gsbi12[] = {
1520 {
1521 .name = "gsbi_qup_i2c_addr",
1522 .start = MSM_GSBI12_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001523 .end = MSM_GSBI12_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001524 .flags = IORESOURCE_MEM,
1525 },
1526 {
1527 .name = "qup_phys_addr",
1528 .start = MSM_GSBI12_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001529 .end = MSM_GSBI12_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001530 .flags = IORESOURCE_MEM,
1531 },
1532 {
1533 .name = "qup_err_intr",
1534 .start = GSBI12_QUP_IRQ,
1535 .end = GSBI12_QUP_IRQ,
1536 .flags = IORESOURCE_IRQ,
1537 },
1538};
1539
1540struct platform_device msm8960_device_qup_i2c_gsbi12 = {
1541 .name = "qup_i2c",
1542 .id = 12,
1543 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi12),
1544 .resource = resources_qup_i2c_gsbi12,
1545};
1546
1547#ifdef CONFIG_MSM_CAMERA
Kevin Chanbb8ef862012-02-14 13:03:04 -08001548static struct resource msm_cam_gsbi4_i2c_mux_resources[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001549 {
Kevin Chanbb8ef862012-02-14 13:03:04 -08001550 .name = "i2c_mux_rw",
Nishant Pandit24153d82011-08-27 16:05:13 +05301551 .start = 0x008003E0,
Kevin Chanbb8ef862012-02-14 13:03:04 -08001552 .end = 0x008003E0 + SZ_8 - 1,
Nishant Pandit24153d82011-08-27 16:05:13 +05301553 .flags = IORESOURCE_MEM,
1554 },
1555 {
Kevin Chanbb8ef862012-02-14 13:03:04 -08001556 .name = "i2c_mux_ctl",
Nishant Pandit24153d82011-08-27 16:05:13 +05301557 .start = 0x008020B8,
Kevin Chanbb8ef862012-02-14 13:03:04 -08001558 .end = 0x008020B8 + SZ_4 - 1,
Nishant Pandit24153d82011-08-27 16:05:13 +05301559 .flags = IORESOURCE_MEM,
1560 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001561};
1562
Kevin Chanbb8ef862012-02-14 13:03:04 -08001563struct platform_device msm8960_device_i2c_mux_gsbi4 = {
1564 .name = "msm_cam_i2c_mux",
1565 .id = 0,
1566 .resource = msm_cam_gsbi4_i2c_mux_resources,
1567 .num_resources = ARRAY_SIZE(msm_cam_gsbi4_i2c_mux_resources),
1568};
Kevin Chanf6216f22011-10-25 18:40:11 -07001569
1570static struct resource msm_csiphy0_resources[] = {
1571 {
1572 .name = "csiphy",
1573 .start = 0x04800C00,
1574 .end = 0x04800C00 + SZ_1K - 1,
1575 .flags = IORESOURCE_MEM,
1576 },
1577 {
1578 .name = "csiphy",
1579 .start = CSIPHY_4LN_IRQ,
1580 .end = CSIPHY_4LN_IRQ,
1581 .flags = IORESOURCE_IRQ,
1582 },
1583};
1584
1585static struct resource msm_csiphy1_resources[] = {
1586 {
1587 .name = "csiphy",
1588 .start = 0x04801000,
1589 .end = 0x04801000 + SZ_1K - 1,
1590 .flags = IORESOURCE_MEM,
1591 },
1592 {
1593 .name = "csiphy",
1594 .start = MSM8960_CSIPHY_2LN_IRQ,
1595 .end = MSM8960_CSIPHY_2LN_IRQ,
1596 .flags = IORESOURCE_IRQ,
1597 },
1598};
1599
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001600static struct resource msm_csiphy2_resources[] = {
1601 {
1602 .name = "csiphy",
1603 .start = 0x04801400,
1604 .end = 0x04801400 + SZ_1K - 1,
1605 .flags = IORESOURCE_MEM,
1606 },
1607 {
1608 .name = "csiphy",
1609 .start = MSM8960_CSIPHY_2_2LN_IRQ,
1610 .end = MSM8960_CSIPHY_2_2LN_IRQ,
1611 .flags = IORESOURCE_IRQ,
1612 },
1613};
1614
Kevin Chanf6216f22011-10-25 18:40:11 -07001615struct platform_device msm8960_device_csiphy0 = {
1616 .name = "msm_csiphy",
1617 .id = 0,
1618 .resource = msm_csiphy0_resources,
1619 .num_resources = ARRAY_SIZE(msm_csiphy0_resources),
1620};
1621
1622struct platform_device msm8960_device_csiphy1 = {
1623 .name = "msm_csiphy",
1624 .id = 1,
1625 .resource = msm_csiphy1_resources,
1626 .num_resources = ARRAY_SIZE(msm_csiphy1_resources),
1627};
Kevin Chanc8b52e82011-10-25 23:20:21 -07001628
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001629struct platform_device msm8960_device_csiphy2 = {
1630 .name = "msm_csiphy",
1631 .id = 2,
1632 .resource = msm_csiphy2_resources,
1633 .num_resources = ARRAY_SIZE(msm_csiphy2_resources),
1634};
1635
Kevin Chanc8b52e82011-10-25 23:20:21 -07001636static struct resource msm_csid0_resources[] = {
1637 {
1638 .name = "csid",
1639 .start = 0x04800000,
1640 .end = 0x04800000 + SZ_1K - 1,
1641 .flags = IORESOURCE_MEM,
1642 },
1643 {
1644 .name = "csid",
1645 .start = CSI_0_IRQ,
1646 .end = CSI_0_IRQ,
1647 .flags = IORESOURCE_IRQ,
1648 },
1649};
1650
1651static struct resource msm_csid1_resources[] = {
1652 {
1653 .name = "csid",
1654 .start = 0x04800400,
1655 .end = 0x04800400 + SZ_1K - 1,
1656 .flags = IORESOURCE_MEM,
1657 },
1658 {
1659 .name = "csid",
1660 .start = CSI_1_IRQ,
1661 .end = CSI_1_IRQ,
1662 .flags = IORESOURCE_IRQ,
1663 },
1664};
1665
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001666static struct resource msm_csid2_resources[] = {
1667 {
1668 .name = "csid",
1669 .start = 0x04801800,
1670 .end = 0x04801800 + SZ_1K - 1,
1671 .flags = IORESOURCE_MEM,
1672 },
1673 {
1674 .name = "csid",
1675 .start = CSI_2_IRQ,
1676 .end = CSI_2_IRQ,
1677 .flags = IORESOURCE_IRQ,
1678 },
1679};
1680
Kevin Chanc8b52e82011-10-25 23:20:21 -07001681struct platform_device msm8960_device_csid0 = {
1682 .name = "msm_csid",
1683 .id = 0,
1684 .resource = msm_csid0_resources,
1685 .num_resources = ARRAY_SIZE(msm_csid0_resources),
1686};
1687
1688struct platform_device msm8960_device_csid1 = {
1689 .name = "msm_csid",
1690 .id = 1,
1691 .resource = msm_csid1_resources,
1692 .num_resources = ARRAY_SIZE(msm_csid1_resources),
1693};
Kevin Chane12c6672011-10-26 11:55:26 -07001694
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001695struct platform_device msm8960_device_csid2 = {
1696 .name = "msm_csid",
1697 .id = 2,
1698 .resource = msm_csid2_resources,
1699 .num_resources = ARRAY_SIZE(msm_csid2_resources),
1700};
1701
Kevin Chane12c6672011-10-26 11:55:26 -07001702struct resource msm_ispif_resources[] = {
1703 {
1704 .name = "ispif",
1705 .start = 0x04800800,
1706 .end = 0x04800800 + SZ_1K - 1,
1707 .flags = IORESOURCE_MEM,
1708 },
1709 {
1710 .name = "ispif",
1711 .start = ISPIF_IRQ,
1712 .end = ISPIF_IRQ,
1713 .flags = IORESOURCE_IRQ,
1714 },
1715};
1716
1717struct platform_device msm8960_device_ispif = {
1718 .name = "msm_ispif",
1719 .id = 0,
1720 .resource = msm_ispif_resources,
1721 .num_resources = ARRAY_SIZE(msm_ispif_resources),
1722};
Kevin Chan5827c552011-10-28 18:36:32 -07001723
1724static struct resource msm_vfe_resources[] = {
1725 {
1726 .name = "vfe32",
1727 .start = 0x04500000,
1728 .end = 0x04500000 + SZ_1M - 1,
1729 .flags = IORESOURCE_MEM,
1730 },
1731 {
1732 .name = "vfe32",
1733 .start = VFE_IRQ,
1734 .end = VFE_IRQ,
1735 .flags = IORESOURCE_IRQ,
1736 },
1737};
1738
1739struct platform_device msm8960_device_vfe = {
1740 .name = "msm_vfe",
1741 .id = 0,
1742 .resource = msm_vfe_resources,
1743 .num_resources = ARRAY_SIZE(msm_vfe_resources),
1744};
Kevin Chana0853122011-11-07 19:48:44 -08001745
1746static struct resource msm_vpe_resources[] = {
1747 {
1748 .name = "vpe",
1749 .start = 0x05300000,
1750 .end = 0x05300000 + SZ_1M - 1,
1751 .flags = IORESOURCE_MEM,
1752 },
1753 {
1754 .name = "vpe",
1755 .start = VPE_IRQ,
1756 .end = VPE_IRQ,
1757 .flags = IORESOURCE_IRQ,
1758 },
1759};
1760
1761struct platform_device msm8960_device_vpe = {
1762 .name = "msm_vpe",
1763 .id = 0,
1764 .resource = msm_vpe_resources,
1765 .num_resources = ARRAY_SIZE(msm_vpe_resources),
1766};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001767#endif
1768
Joel Nidera1261942011-09-12 16:30:09 +03001769#define MSM_TSIF0_PHYS (0x18200000)
1770#define MSM_TSIF1_PHYS (0x18201000)
1771#define MSM_TSIF_SIZE (0x200)
1772
1773#define TSIF_0_CLK GPIO_CFG(75, 1, GPIO_CFG_INPUT, \
1774 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1775#define TSIF_0_EN GPIO_CFG(76, 1, GPIO_CFG_INPUT, \
1776 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1777#define TSIF_0_DATA GPIO_CFG(77, 1, GPIO_CFG_INPUT, \
1778 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1779#define TSIF_0_SYNC GPIO_CFG(82, 1, GPIO_CFG_INPUT, \
1780 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1781#define TSIF_1_CLK GPIO_CFG(79, 1, GPIO_CFG_INPUT, \
1782 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1783#define TSIF_1_EN GPIO_CFG(80, 1, GPIO_CFG_INPUT, \
1784 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1785#define TSIF_1_DATA GPIO_CFG(81, 1, GPIO_CFG_INPUT, \
1786 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1787#define TSIF_1_SYNC GPIO_CFG(78, 1, GPIO_CFG_INPUT, \
1788 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1789
1790static const struct msm_gpio tsif0_gpios[] = {
1791 { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
1792 { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
1793 { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
1794 { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
1795};
1796
1797static const struct msm_gpio tsif1_gpios[] = {
1798 { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
1799 { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
1800 { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
1801 { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
1802};
1803
1804struct msm_tsif_platform_data tsif1_platform_data = {
1805 .num_gpios = ARRAY_SIZE(tsif1_gpios),
1806 .gpios = tsif1_gpios,
Joel Niderdfb793b2012-06-27 12:00:22 +03001807 .tsif_pclk = "iface_clk",
1808 .tsif_ref_clk = "ref_clk",
Joel Nidera1261942011-09-12 16:30:09 +03001809};
1810
1811struct resource tsif1_resources[] = {
1812 [0] = {
1813 .flags = IORESOURCE_IRQ,
1814 .start = TSIF2_IRQ,
1815 .end = TSIF2_IRQ,
1816 },
1817 [1] = {
1818 .flags = IORESOURCE_MEM,
1819 .start = MSM_TSIF1_PHYS,
1820 .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
1821 },
1822 [2] = {
1823 .flags = IORESOURCE_DMA,
1824 .start = DMOV_TSIF_CHAN,
1825 .end = DMOV_TSIF_CRCI,
1826 },
1827};
1828
1829struct msm_tsif_platform_data tsif0_platform_data = {
1830 .num_gpios = ARRAY_SIZE(tsif0_gpios),
1831 .gpios = tsif0_gpios,
Joel Niderdfb793b2012-06-27 12:00:22 +03001832 .tsif_pclk = "iface_clk",
1833 .tsif_ref_clk = "ref_clk",
Joel Nidera1261942011-09-12 16:30:09 +03001834};
1835struct resource tsif0_resources[] = {
1836 [0] = {
1837 .flags = IORESOURCE_IRQ,
1838 .start = TSIF1_IRQ,
1839 .end = TSIF1_IRQ,
1840 },
1841 [1] = {
1842 .flags = IORESOURCE_MEM,
1843 .start = MSM_TSIF0_PHYS,
1844 .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
1845 },
1846 [2] = {
1847 .flags = IORESOURCE_DMA,
1848 .start = DMOV_TSIF_CHAN,
1849 .end = DMOV_TSIF_CRCI,
1850 },
1851};
1852
1853struct platform_device msm_device_tsif[2] = {
1854 {
1855 .name = "msm_tsif",
1856 .id = 0,
1857 .num_resources = ARRAY_SIZE(tsif0_resources),
1858 .resource = tsif0_resources,
1859 .dev = {
1860 .platform_data = &tsif0_platform_data
1861 },
1862 },
1863 {
1864 .name = "msm_tsif",
1865 .id = 1,
1866 .num_resources = ARRAY_SIZE(tsif1_resources),
1867 .resource = tsif1_resources,
1868 .dev = {
1869 .platform_data = &tsif1_platform_data
1870 },
1871 }
1872};
1873
Jay Chokshi33c044a2011-12-07 13:05:40 -08001874static struct resource resources_ssbi_pmic[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001875 {
1876 .start = MSM_PMIC1_SSBI_CMD_PHYS,
1877 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
1878 .flags = IORESOURCE_MEM,
1879 },
1880};
1881
Jay Chokshi33c044a2011-12-07 13:05:40 -08001882struct platform_device msm8960_device_ssbi_pmic = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001883 .name = "msm_ssbi",
1884 .id = 0,
Jay Chokshi33c044a2011-12-07 13:05:40 -08001885 .resource = resources_ssbi_pmic,
1886 .num_resources = ARRAY_SIZE(resources_ssbi_pmic),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001887};
1888
1889static struct resource resources_qup_spi_gsbi1[] = {
1890 {
1891 .name = "spi_base",
1892 .start = MSM_GSBI1_QUP_PHYS,
1893 .end = MSM_GSBI1_QUP_PHYS + SZ_4K - 1,
1894 .flags = IORESOURCE_MEM,
1895 },
1896 {
1897 .name = "gsbi_base",
1898 .start = MSM_GSBI1_PHYS,
1899 .end = MSM_GSBI1_PHYS + 4 - 1,
1900 .flags = IORESOURCE_MEM,
1901 },
1902 {
1903 .name = "spi_irq_in",
1904 .start = MSM8960_GSBI1_QUP_IRQ,
1905 .end = MSM8960_GSBI1_QUP_IRQ,
1906 .flags = IORESOURCE_IRQ,
1907 },
Harini Jayaramanaac8e342011-08-09 19:25:23 -06001908 {
1909 .name = "spi_clk",
1910 .start = 9,
1911 .end = 9,
1912 .flags = IORESOURCE_IO,
1913 },
1914 {
Harini Jayaramanaac8e342011-08-09 19:25:23 -06001915 .name = "spi_miso",
1916 .start = 7,
1917 .end = 7,
1918 .flags = IORESOURCE_IO,
1919 },
1920 {
1921 .name = "spi_mosi",
1922 .start = 6,
1923 .end = 6,
1924 .flags = IORESOURCE_IO,
1925 },
Harini Jayaraman8392e432011-11-29 18:26:17 -07001926 {
1927 .name = "spi_cs",
1928 .start = 8,
1929 .end = 8,
1930 .flags = IORESOURCE_IO,
1931 },
1932 {
1933 .name = "spi_cs1",
1934 .start = 14,
1935 .end = 14,
1936 .flags = IORESOURCE_IO,
1937 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001938};
1939
1940struct platform_device msm8960_device_qup_spi_gsbi1 = {
1941 .name = "spi_qsd",
1942 .id = 0,
1943 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi1),
1944 .resource = resources_qup_spi_gsbi1,
1945};
1946
1947struct platform_device msm_pcm = {
1948 .name = "msm-pcm-dsp",
1949 .id = -1,
1950};
1951
Kiran Kandi5e809b02012-01-31 00:24:33 -08001952struct platform_device msm_multi_ch_pcm = {
1953 .name = "msm-multi-ch-pcm-dsp",
1954 .id = -1,
1955};
1956
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001957struct platform_device msm_pcm_routing = {
1958 .name = "msm-pcm-routing",
1959 .id = -1,
1960};
1961
1962struct platform_device msm_cpudai0 = {
1963 .name = "msm-dai-q6",
1964 .id = 0x4000,
1965};
1966
1967struct platform_device msm_cpudai1 = {
1968 .name = "msm-dai-q6",
1969 .id = 0x4001,
1970};
1971
Kiran Kandi97fe19d2012-05-20 22:34:04 -07001972struct platform_device msm8960_cpudai_slimbus_2_rx = {
1973 .name = "msm-dai-q6",
1974 .id = 0x4004,
1975};
1976
Kiran Kandi1e6371d2012-03-29 11:48:57 -07001977struct platform_device msm8960_cpudai_slimbus_2_tx = {
1978 .name = "msm-dai-q6",
1979 .id = 0x4005,
1980};
1981
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001982struct platform_device msm_cpudai_hdmi_rx = {
Kiran Kandi5e809b02012-01-31 00:24:33 -08001983 .name = "msm-dai-q6-hdmi",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001984 .id = 8,
1985};
1986
1987struct platform_device msm_cpudai_bt_rx = {
1988 .name = "msm-dai-q6",
1989 .id = 0x3000,
1990};
1991
1992struct platform_device msm_cpudai_bt_tx = {
1993 .name = "msm-dai-q6",
1994 .id = 0x3001,
1995};
1996
1997struct platform_device msm_cpudai_fm_rx = {
1998 .name = "msm-dai-q6",
1999 .id = 0x3004,
2000};
2001
2002struct platform_device msm_cpudai_fm_tx = {
2003 .name = "msm-dai-q6",
2004 .id = 0x3005,
2005};
2006
Helen Zeng0705a5f2011-10-14 15:29:52 -07002007struct platform_device msm_cpudai_incall_music_rx = {
2008 .name = "msm-dai-q6",
2009 .id = 0x8005,
2010};
2011
Helen Zenge3d716a2011-10-14 16:32:16 -07002012struct platform_device msm_cpudai_incall_record_rx = {
2013 .name = "msm-dai-q6",
2014 .id = 0x8004,
2015};
2016
2017struct platform_device msm_cpudai_incall_record_tx = {
2018 .name = "msm-dai-q6",
2019 .id = 0x8003,
2020};
2021
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002022/*
2023 * Machine specific data for AUX PCM Interface
2024 * which the driver will be unware of.
2025 */
Kiran Kandi5f4ab692012-02-23 11:23:56 -08002026struct msm_dai_auxpcm_pdata auxpcm_pdata = {
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002027 .clk = "pcm_clk",
Kuirong Wang547a9982012-05-04 18:29:11 -07002028 .mode_8k = {
2029 .mode = AFE_PCM_CFG_MODE_PCM,
2030 .sync = AFE_PCM_CFG_SYNC_INT,
2031 .frame = AFE_PCM_CFG_FRM_256BPF,
2032 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
2033 .slot = 0,
2034 .data = AFE_PCM_CFG_CDATAOE_MASTER,
2035 .pcm_clk_rate = 2048000,
2036 },
2037 .mode_16k = {
2038 .mode = AFE_PCM_CFG_MODE_PCM,
2039 .sync = AFE_PCM_CFG_SYNC_INT,
2040 .frame = AFE_PCM_CFG_FRM_256BPF,
2041 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
2042 .slot = 0,
2043 .data = AFE_PCM_CFG_CDATAOE_MASTER,
2044 .pcm_clk_rate = 4096000,
2045 }
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002046};
2047
2048struct platform_device msm_cpudai_auxpcm_rx = {
2049 .name = "msm-dai-q6",
2050 .id = 2,
2051 .dev = {
Kiran Kandi5f4ab692012-02-23 11:23:56 -08002052 .platform_data = &auxpcm_pdata,
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002053 },
2054};
2055
2056struct platform_device msm_cpudai_auxpcm_tx = {
2057 .name = "msm-dai-q6",
2058 .id = 3,
Kiran Kandi5f4ab692012-02-23 11:23:56 -08002059 .dev = {
2060 .platform_data = &auxpcm_pdata,
2061 },
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002062};
2063
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002064struct platform_device msm_cpu_fe = {
2065 .name = "msm-dai-fe",
2066 .id = -1,
2067};
2068
2069struct platform_device msm_stub_codec = {
2070 .name = "msm-stub-codec",
2071 .id = 1,
2072};
2073
2074struct platform_device msm_voice = {
2075 .name = "msm-pcm-voice",
2076 .id = -1,
2077};
2078
2079struct platform_device msm_voip = {
2080 .name = "msm-voip-dsp",
2081 .id = -1,
2082};
2083
2084struct platform_device msm_lpa_pcm = {
2085 .name = "msm-pcm-lpa",
2086 .id = -1,
2087};
2088
Asish Bhattacharya96bb6f42011-11-01 20:36:09 +05302089struct platform_device msm_compr_dsp = {
2090 .name = "msm-compr-dsp",
2091 .id = -1,
2092};
2093
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002094struct platform_device msm_pcm_hostless = {
2095 .name = "msm-pcm-hostless",
2096 .id = -1,
2097};
2098
Laxminath Kasamcee1d602011-08-01 19:26:57 +05302099struct platform_device msm_cpudai_afe_01_rx = {
2100 .name = "msm-dai-q6",
2101 .id = 0xE0,
2102};
2103
2104struct platform_device msm_cpudai_afe_01_tx = {
2105 .name = "msm-dai-q6",
2106 .id = 0xF0,
2107};
2108
2109struct platform_device msm_cpudai_afe_02_rx = {
2110 .name = "msm-dai-q6",
2111 .id = 0xF1,
2112};
2113
2114struct platform_device msm_cpudai_afe_02_tx = {
2115 .name = "msm-dai-q6",
2116 .id = 0xE1,
2117};
2118
2119struct platform_device msm_pcm_afe = {
2120 .name = "msm-pcm-afe",
2121 .id = -1,
2122};
2123
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002124static struct fs_driver_data gfx2d0_fs_data = {
2125 .clks = (struct fs_clk_data[]){
2126 { .name = "core_clk" },
2127 { .name = "iface_clk" },
2128 { 0 }
2129 },
2130 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002131};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002132
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002133static struct fs_driver_data gfx2d1_fs_data = {
2134 .clks = (struct fs_clk_data[]){
2135 { .name = "core_clk" },
2136 { .name = "iface_clk" },
2137 { 0 }
2138 },
2139 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2140};
2141
2142static struct fs_driver_data gfx3d_fs_data = {
2143 .clks = (struct fs_clk_data[]){
2144 { .name = "core_clk", .reset_rate = 27000000 },
2145 { .name = "iface_clk" },
2146 { 0 }
2147 },
2148 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_3D,
2149};
2150
2151static struct fs_driver_data ijpeg_fs_data = {
2152 .clks = (struct fs_clk_data[]){
2153 { .name = "core_clk" },
2154 { .name = "iface_clk" },
2155 { .name = "bus_clk" },
2156 { 0 }
2157 },
2158 .bus_port0 = MSM_BUS_MASTER_JPEG_ENC,
2159};
2160
2161static struct fs_driver_data mdp_fs_data = {
2162 .clks = (struct fs_clk_data[]){
2163 { .name = "core_clk" },
2164 { .name = "iface_clk" },
2165 { .name = "bus_clk" },
2166 { .name = "vsync_clk" },
2167 { .name = "lut_clk" },
2168 { .name = "tv_src_clk" },
2169 { .name = "tv_clk" },
Matt Wagantallc33c1ed2012-07-23 17:19:08 -07002170 { .name = "reset1_clk" },
2171 { .name = "reset2_clk" },
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002172 { 0 }
2173 },
2174 .bus_port0 = MSM_BUS_MASTER_MDP_PORT0,
2175 .bus_port1 = MSM_BUS_MASTER_MDP_PORT1,
2176};
2177
2178static struct fs_driver_data rot_fs_data = {
2179 .clks = (struct fs_clk_data[]){
2180 { .name = "core_clk" },
2181 { .name = "iface_clk" },
2182 { .name = "bus_clk" },
2183 { 0 }
2184 },
2185 .bus_port0 = MSM_BUS_MASTER_ROTATOR,
2186};
2187
2188static struct fs_driver_data ved_fs_data = {
2189 .clks = (struct fs_clk_data[]){
2190 { .name = "core_clk" },
2191 { .name = "iface_clk" },
2192 { .name = "bus_clk" },
2193 { 0 }
2194 },
2195 .bus_port0 = MSM_BUS_MASTER_HD_CODEC_PORT0,
2196 .bus_port1 = MSM_BUS_MASTER_HD_CODEC_PORT1,
2197};
2198
2199static struct fs_driver_data vfe_fs_data = {
2200 .clks = (struct fs_clk_data[]){
2201 { .name = "core_clk" },
2202 { .name = "iface_clk" },
2203 { .name = "bus_clk" },
2204 { 0 }
2205 },
2206 .bus_port0 = MSM_BUS_MASTER_VFE,
2207};
2208
2209static struct fs_driver_data vpe_fs_data = {
2210 .clks = (struct fs_clk_data[]){
2211 { .name = "core_clk" },
2212 { .name = "iface_clk" },
2213 { .name = "bus_clk" },
2214 { 0 }
2215 },
2216 .bus_port0 = MSM_BUS_MASTER_VPE,
2217};
2218
2219struct platform_device *msm8960_footswitch[] __initdata = {
Matt Wagantalld4aab1e2012-05-03 20:26:56 -07002220 FS_8X60(FS_MDP, "vdd", "mdp.0", &mdp_fs_data),
Matt Wagantall316f2fc2012-05-03 20:41:42 -07002221 FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
Matt Wagantalle4454b82012-05-03 20:48:01 -07002222 FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
Kiran Kumar H Nfa18a032012-06-25 14:34:18 -07002223 FS_8X60(FS_VFE, "vdd", "msm_vfe.0", &vfe_fs_data),
2224 FS_8X60(FS_VPE, "vdd", "msm_vpe.0", &vpe_fs_data),
Matt Wagantalld6fbf232012-05-03 20:09:28 -07002225 FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data),
2226 FS_8X60(FS_GFX2D0, "vdd", "kgsl-2d0.0", &gfx2d0_fs_data),
2227 FS_8X60(FS_GFX2D1, "vdd", "kgsl-2d1.1", &gfx2d1_fs_data),
Matt Wagantall5e46aac2012-05-03 20:20:18 -07002228 FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data),
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002229};
2230unsigned msm8960_num_footswitch __initdata = ARRAY_SIZE(msm8960_footswitch);
Ravishangar Kalyanam319a83c2012-03-21 18:38:05 -07002231
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002232#ifdef CONFIG_MSM_ROTATOR
Ravishangar Kalyanam319a83c2012-03-21 18:38:05 -07002233static struct msm_bus_vectors rotator_init_vectors[] = {
2234 {
2235 .src = MSM_BUS_MASTER_ROTATOR,
2236 .dst = MSM_BUS_SLAVE_EBI_CH0,
2237 .ab = 0,
2238 .ib = 0,
2239 },
2240};
2241
2242static struct msm_bus_vectors rotator_ui_vectors[] = {
2243 {
2244 .src = MSM_BUS_MASTER_ROTATOR,
2245 .dst = MSM_BUS_SLAVE_EBI_CH0,
2246 .ab = (1024 * 600 * 4 * 2 * 60),
2247 .ib = (1024 * 600 * 4 * 2 * 60 * 1.5),
2248 },
2249};
2250
2251static struct msm_bus_vectors rotator_vga_vectors[] = {
2252 {
2253 .src = MSM_BUS_MASTER_ROTATOR,
2254 .dst = MSM_BUS_SLAVE_EBI_CH0,
2255 .ab = (640 * 480 * 2 * 2 * 30),
2256 .ib = (640 * 480 * 2 * 2 * 30 * 1.5),
2257 },
2258};
2259static struct msm_bus_vectors rotator_720p_vectors[] = {
2260 {
2261 .src = MSM_BUS_MASTER_ROTATOR,
2262 .dst = MSM_BUS_SLAVE_EBI_CH0,
2263 .ab = (1280 * 736 * 2 * 2 * 30),
2264 .ib = (1280 * 736 * 2 * 2 * 30 * 1.5),
2265 },
2266};
2267
2268static struct msm_bus_vectors rotator_1080p_vectors[] = {
2269 {
2270 .src = MSM_BUS_MASTER_ROTATOR,
2271 .dst = MSM_BUS_SLAVE_EBI_CH0,
2272 .ab = (1920 * 1088 * 2 * 2 * 30),
2273 .ib = (1920 * 1088 * 2 * 2 * 30 * 1.5),
2274 },
2275};
2276
2277static struct msm_bus_paths rotator_bus_scale_usecases[] = {
2278 {
2279 ARRAY_SIZE(rotator_init_vectors),
2280 rotator_init_vectors,
2281 },
2282 {
2283 ARRAY_SIZE(rotator_ui_vectors),
2284 rotator_ui_vectors,
2285 },
2286 {
2287 ARRAY_SIZE(rotator_vga_vectors),
2288 rotator_vga_vectors,
2289 },
2290 {
2291 ARRAY_SIZE(rotator_720p_vectors),
2292 rotator_720p_vectors,
2293 },
2294 {
2295 ARRAY_SIZE(rotator_1080p_vectors),
2296 rotator_1080p_vectors,
2297 },
2298};
2299
2300struct msm_bus_scale_pdata rotator_bus_scale_pdata = {
2301 rotator_bus_scale_usecases,
2302 ARRAY_SIZE(rotator_bus_scale_usecases),
2303 .name = "rotator",
2304};
2305
2306void __init msm_rotator_update_bus_vectors(unsigned int xres,
2307 unsigned int yres)
2308{
2309 rotator_ui_vectors[0].ab = xres * yres * 4 * 2 * 60;
2310 rotator_ui_vectors[0].ib = xres * yres * 4 * 2 * 60 * 3 / 2;
2311}
2312
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002313#define ROTATOR_HW_BASE 0x04E00000
2314static struct resource resources_msm_rotator[] = {
2315 {
2316 .start = ROTATOR_HW_BASE,
2317 .end = ROTATOR_HW_BASE + 0x100000 - 1,
2318 .flags = IORESOURCE_MEM,
2319 },
2320 {
2321 .start = ROT_IRQ,
2322 .end = ROT_IRQ,
2323 .flags = IORESOURCE_IRQ,
2324 },
2325};
2326
2327static struct msm_rot_clocks rotator_clocks[] = {
2328 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07002329 .clk_name = "core_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002330 .clk_type = ROTATOR_CORE_CLK,
Nagamalleswararao Ganji0bb107342011-10-10 20:55:32 -07002331 .clk_rate = 200 * 1000 * 1000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002332 },
2333 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07002334 .clk_name = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002335 .clk_type = ROTATOR_PCLK,
2336 .clk_rate = 0,
2337 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002338};
2339
2340static struct msm_rotator_platform_data rotator_pdata = {
2341 .number_of_clocks = ARRAY_SIZE(rotator_clocks),
2342 .hardware_version_number = 0x01020309,
2343 .rotator_clks = rotator_clocks,
Nagamalleswararao Ganji5fabbd62011-11-06 23:10:43 -08002344#ifdef CONFIG_MSM_BUS_SCALING
2345 .bus_scale_table = &rotator_bus_scale_pdata,
2346#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002347};
2348
2349struct platform_device msm_rotator_device = {
2350 .name = "msm_rotator",
2351 .id = 0,
2352 .num_resources = ARRAY_SIZE(resources_msm_rotator),
2353 .resource = resources_msm_rotator,
2354 .dev = {
2355 .platform_data = &rotator_pdata,
2356 },
2357};
Olav Hauganef95ae32012-05-15 09:50:30 -07002358
2359void __init msm_rotator_set_split_iommu_domain(void)
2360{
2361 rotator_pdata.rot_iommu_split_domain = 1;
2362}
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002363#endif
2364
2365#define MIPI_DSI_HW_BASE 0x04700000
2366#define MDP_HW_BASE 0x05100000
2367
2368static struct resource msm_mipi_dsi1_resources[] = {
2369 {
2370 .name = "mipi_dsi",
2371 .start = MIPI_DSI_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07002372 .end = MIPI_DSI_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002373 .flags = IORESOURCE_MEM,
2374 },
2375 {
2376 .start = DSI1_IRQ,
2377 .end = DSI1_IRQ,
2378 .flags = IORESOURCE_IRQ,
2379 },
2380};
2381
2382struct platform_device msm_mipi_dsi1_device = {
2383 .name = "mipi_dsi",
2384 .id = 1,
2385 .num_resources = ARRAY_SIZE(msm_mipi_dsi1_resources),
2386 .resource = msm_mipi_dsi1_resources,
2387};
2388
2389static struct resource msm_mdp_resources[] = {
2390 {
2391 .name = "mdp",
2392 .start = MDP_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07002393 .end = MDP_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002394 .flags = IORESOURCE_MEM,
2395 },
2396 {
2397 .start = MDP_IRQ,
2398 .end = MDP_IRQ,
2399 .flags = IORESOURCE_IRQ,
2400 },
2401};
2402
2403static struct platform_device msm_mdp_device = {
2404 .name = "mdp",
2405 .id = 0,
2406 .num_resources = ARRAY_SIZE(msm_mdp_resources),
2407 .resource = msm_mdp_resources,
2408};
2409
2410static void __init msm_register_device(struct platform_device *pdev, void *data)
2411{
2412 int ret;
2413
2414 pdev->dev.platform_data = data;
2415 ret = platform_device_register(pdev);
2416 if (ret)
2417 dev_err(&pdev->dev,
2418 "%s: platform_device_register() failed = %d\n",
2419 __func__, ret);
2420}
2421
Ravishangar Kalyanam882930f2011-07-08 17:51:52 -07002422#ifdef CONFIG_MSM_BUS_SCALING
2423static struct platform_device msm_dtv_device = {
2424 .name = "dtv",
2425 .id = 0,
2426};
2427#endif
2428
Ravishangar Kalyanamc2fee312012-02-09 19:11:22 -08002429struct platform_device msm_lvds_device = {
Huaibin Yang4a084e32011-12-15 15:25:52 -08002430 .name = "lvds",
2431 .id = 0,
2432};
2433
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002434void __init msm_fb_register_device(char *name, void *data)
2435{
2436 if (!strncmp(name, "mdp", 3))
2437 msm_register_device(&msm_mdp_device, data);
2438 else if (!strncmp(name, "mipi_dsi", 8))
2439 msm_register_device(&msm_mipi_dsi1_device, data);
Huaibin Yang4a084e32011-12-15 15:25:52 -08002440 else if (!strncmp(name, "lvds", 4))
2441 msm_register_device(&msm_lvds_device, data);
Ravishangar Kalyanam882930f2011-07-08 17:51:52 -07002442#ifdef CONFIG_MSM_BUS_SCALING
2443 else if (!strncmp(name, "dtv", 3))
2444 msm_register_device(&msm_dtv_device, data);
2445#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002446 else
2447 printk(KERN_ERR "%s: unknown device! %s\n", __func__, name);
2448}
2449
2450static struct resource resources_sps[] = {
2451 {
2452 .name = "pipe_mem",
2453 .start = 0x12800000,
2454 .end = 0x12800000 + 0x4000 - 1,
2455 .flags = IORESOURCE_MEM,
2456 },
2457 {
2458 .name = "bamdma_dma",
2459 .start = 0x12240000,
2460 .end = 0x12240000 + 0x1000 - 1,
2461 .flags = IORESOURCE_MEM,
2462 },
2463 {
2464 .name = "bamdma_bam",
2465 .start = 0x12244000,
2466 .end = 0x12244000 + 0x4000 - 1,
2467 .flags = IORESOURCE_MEM,
2468 },
2469 {
2470 .name = "bamdma_irq",
2471 .start = SPS_BAM_DMA_IRQ,
2472 .end = SPS_BAM_DMA_IRQ,
2473 .flags = IORESOURCE_IRQ,
2474 },
2475};
2476
2477struct msm_sps_platform_data msm_sps_pdata = {
2478 .bamdma_restricted_pipes = 0x06,
2479};
2480
2481struct platform_device msm_device_sps = {
2482 .name = "msm_sps",
2483 .id = -1,
2484 .num_resources = ARRAY_SIZE(resources_sps),
2485 .resource = resources_sps,
2486 .dev.platform_data = &msm_sps_pdata,
2487};
2488
2489#ifdef CONFIG_MSM_MPM
Praveen Chidambaram78499012011-11-01 17:15:17 -06002490static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
Praveen Chidambaramb3d857c2011-05-31 16:28:07 -06002491 [1] = MSM_GPIO_TO_INT(46),
2492 [2] = MSM_GPIO_TO_INT(150),
2493 [4] = MSM_GPIO_TO_INT(103),
2494 [5] = MSM_GPIO_TO_INT(104),
2495 [6] = MSM_GPIO_TO_INT(105),
2496 [7] = MSM_GPIO_TO_INT(106),
2497 [8] = MSM_GPIO_TO_INT(107),
2498 [9] = MSM_GPIO_TO_INT(7),
2499 [10] = MSM_GPIO_TO_INT(11),
2500 [11] = MSM_GPIO_TO_INT(15),
2501 [12] = MSM_GPIO_TO_INT(19),
2502 [13] = MSM_GPIO_TO_INT(23),
2503 [14] = MSM_GPIO_TO_INT(27),
2504 [15] = MSM_GPIO_TO_INT(31),
2505 [16] = MSM_GPIO_TO_INT(35),
2506 [19] = MSM_GPIO_TO_INT(90),
2507 [20] = MSM_GPIO_TO_INT(92),
2508 [23] = MSM_GPIO_TO_INT(85),
2509 [24] = MSM_GPIO_TO_INT(83),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002510 [25] = USB1_HS_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002511 [27] = HDMI_IRQ,
Praveen Chidambaramb3d857c2011-05-31 16:28:07 -06002512 [29] = MSM_GPIO_TO_INT(10),
2513 [30] = MSM_GPIO_TO_INT(102),
2514 [31] = MSM_GPIO_TO_INT(81),
2515 [32] = MSM_GPIO_TO_INT(78),
2516 [33] = MSM_GPIO_TO_INT(94),
2517 [34] = MSM_GPIO_TO_INT(72),
2518 [35] = MSM_GPIO_TO_INT(39),
2519 [36] = MSM_GPIO_TO_INT(43),
2520 [37] = MSM_GPIO_TO_INT(61),
2521 [38] = MSM_GPIO_TO_INT(50),
2522 [39] = MSM_GPIO_TO_INT(42),
2523 [41] = MSM_GPIO_TO_INT(62),
2524 [42] = MSM_GPIO_TO_INT(76),
2525 [43] = MSM_GPIO_TO_INT(75),
2526 [44] = MSM_GPIO_TO_INT(70),
2527 [45] = MSM_GPIO_TO_INT(69),
2528 [46] = MSM_GPIO_TO_INT(67),
2529 [47] = MSM_GPIO_TO_INT(65),
2530 [48] = MSM_GPIO_TO_INT(58),
2531 [49] = MSM_GPIO_TO_INT(54),
2532 [50] = MSM_GPIO_TO_INT(52),
2533 [51] = MSM_GPIO_TO_INT(49),
2534 [52] = MSM_GPIO_TO_INT(40),
2535 [53] = MSM_GPIO_TO_INT(37),
2536 [54] = MSM_GPIO_TO_INT(24),
2537 [55] = MSM_GPIO_TO_INT(14),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002538};
2539
Praveen Chidambaram78499012011-11-01 17:15:17 -06002540static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002541 TLMM_MSM_SUMMARY_IRQ,
2542 RPM_APCC_CPU0_GP_HIGH_IRQ,
2543 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2544 RPM_APCC_CPU0_GP_LOW_IRQ,
2545 RPM_APCC_CPU0_WAKE_UP_IRQ,
2546 RPM_APCC_CPU1_GP_HIGH_IRQ,
2547 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
2548 RPM_APCC_CPU1_GP_LOW_IRQ,
2549 RPM_APCC_CPU1_WAKE_UP_IRQ,
2550 MSS_TO_APPS_IRQ_0,
2551 MSS_TO_APPS_IRQ_1,
2552 MSS_TO_APPS_IRQ_2,
2553 MSS_TO_APPS_IRQ_3,
2554 MSS_TO_APPS_IRQ_4,
2555 MSS_TO_APPS_IRQ_5,
2556 MSS_TO_APPS_IRQ_6,
2557 MSS_TO_APPS_IRQ_7,
2558 MSS_TO_APPS_IRQ_8,
2559 MSS_TO_APPS_IRQ_9,
2560 LPASS_SCSS_GP_LOW_IRQ,
2561 LPASS_SCSS_GP_MEDIUM_IRQ,
2562 LPASS_SCSS_GP_HIGH_IRQ,
David Collins5e2b2fd2011-09-08 15:23:30 -07002563 SPS_MTI_30,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002564 SPS_MTI_31,
David Collins5e2b2fd2011-09-08 15:23:30 -07002565 RIVA_APSS_SPARE_IRQ,
David Collins84ecd0a2011-09-27 21:11:11 -07002566 RIVA_APPS_WLAN_SMSM_IRQ,
2567 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
2568 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002569};
2570
Praveen Chidambaram78499012011-11-01 17:15:17 -06002571struct msm_mpm_device_data msm8960_mpm_dev_data __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002572 .irqs_m2a = msm_mpm_irqs_m2a,
2573 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2574 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2575 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2576 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2577 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2578 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
2579 .mpm_apps_ipc_val = BIT(1),
2580 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2581
2582};
2583#endif
2584
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002585#define LPASS_SLIMBUS_PHYS 0x28080000
2586#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Sagar Dhariacc969452011-09-19 10:34:30 -06002587#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002588/* Board info for the slimbus slave device */
2589static struct resource slimbus_res[] = {
2590 {
2591 .start = LPASS_SLIMBUS_PHYS,
2592 .end = LPASS_SLIMBUS_PHYS + 8191,
2593 .flags = IORESOURCE_MEM,
2594 .name = "slimbus_physical",
2595 },
2596 {
2597 .start = LPASS_SLIMBUS_BAM_PHYS,
2598 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
2599 .flags = IORESOURCE_MEM,
2600 .name = "slimbus_bam_physical",
2601 },
2602 {
Sagar Dhariacc969452011-09-19 10:34:30 -06002603 .start = LPASS_SLIMBUS_SLEW,
2604 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
2605 .flags = IORESOURCE_MEM,
2606 .name = "slimbus_slew_reg",
2607 },
2608 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002609 .start = SLIMBUS0_CORE_EE1_IRQ,
2610 .end = SLIMBUS0_CORE_EE1_IRQ,
2611 .flags = IORESOURCE_IRQ,
2612 .name = "slimbus_irq",
2613 },
2614 {
2615 .start = SLIMBUS0_BAM_EE1_IRQ,
2616 .end = SLIMBUS0_BAM_EE1_IRQ,
2617 .flags = IORESOURCE_IRQ,
2618 .name = "slimbus_bam_irq",
2619 },
2620};
2621
2622struct platform_device msm_slim_ctrl = {
2623 .name = "msm_slim_ctrl",
2624 .id = 1,
2625 .num_resources = ARRAY_SIZE(slimbus_res),
2626 .resource = slimbus_res,
2627 .dev = {
2628 .coherent_dma_mask = 0xffffffffULL,
2629 },
2630};
2631
Lucille Sylvester6e362412011-12-09 16:21:42 -07002632static struct msm_dcvs_freq_entry grp3d_freq[] = {
2633 {0, 0, 333932},
2634 {0, 0, 497532},
2635 {0, 0, 707610},
2636 {0, 0, 844545},
2637};
2638
2639static struct msm_dcvs_freq_entry grp2d_freq[] = {
2640 {0, 0, 86000},
2641 {0, 0, 200000},
2642};
2643
2644static struct msm_dcvs_core_info grp3d_core_info = {
2645 .freq_tbl = &grp3d_freq[0],
2646 .core_param = {
2647 .max_time_us = 100000,
2648 .num_freq = ARRAY_SIZE(grp3d_freq),
2649 },
2650 .algo_param = {
2651 .slack_time_us = 39000,
2652 .disable_pc_threshold = 86000,
2653 .ss_window_size = 1000000,
2654 .ss_util_pct = 95,
2655 .em_max_util_pct = 97,
2656 .ss_iobusy_conv = 100,
2657 },
2658};
2659
2660static struct msm_dcvs_core_info grp2d_core_info = {
2661 .freq_tbl = &grp2d_freq[0],
2662 .core_param = {
2663 .max_time_us = 100000,
2664 .num_freq = ARRAY_SIZE(grp2d_freq),
2665 },
2666 .algo_param = {
2667 .slack_time_us = 39000,
2668 .disable_pc_threshold = 90000,
2669 .ss_window_size = 1000000,
2670 .ss_util_pct = 90,
2671 .em_max_util_pct = 95,
2672 },
2673};
2674
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002675#ifdef CONFIG_MSM_BUS_SCALING
2676static struct msm_bus_vectors grp3d_init_vectors[] = {
2677 {
2678 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2679 .dst = MSM_BUS_SLAVE_EBI_CH0,
2680 .ab = 0,
2681 .ib = 0,
2682 },
2683};
2684
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002685static struct msm_bus_vectors grp3d_low_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002686 {
2687 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2688 .dst = MSM_BUS_SLAVE_EBI_CH0,
2689 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07002690 .ib = KGSL_CONVERT_TO_MBPS(1000),
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002691 },
2692};
2693
2694static struct msm_bus_vectors grp3d_nominal_low_vectors[] = {
2695 {
2696 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2697 .dst = MSM_BUS_SLAVE_EBI_CH0,
2698 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07002699 .ib = KGSL_CONVERT_TO_MBPS(2048),
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002700 },
2701};
2702
2703static struct msm_bus_vectors grp3d_nominal_high_vectors[] = {
2704 {
2705 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2706 .dst = MSM_BUS_SLAVE_EBI_CH0,
2707 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07002708 .ib = KGSL_CONVERT_TO_MBPS(2656),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002709 },
2710};
2711
2712static struct msm_bus_vectors grp3d_max_vectors[] = {
2713 {
2714 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2715 .dst = MSM_BUS_SLAVE_EBI_CH0,
2716 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07002717 .ib = KGSL_CONVERT_TO_MBPS(3968),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002718 },
2719};
2720
2721static struct msm_bus_paths grp3d_bus_scale_usecases[] = {
2722 {
2723 ARRAY_SIZE(grp3d_init_vectors),
2724 grp3d_init_vectors,
2725 },
2726 {
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002727 ARRAY_SIZE(grp3d_low_vectors),
2728 grp3d_low_vectors,
2729 },
2730 {
2731 ARRAY_SIZE(grp3d_nominal_low_vectors),
2732 grp3d_nominal_low_vectors,
2733 },
2734 {
2735 ARRAY_SIZE(grp3d_nominal_high_vectors),
2736 grp3d_nominal_high_vectors,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002737 },
2738 {
2739 ARRAY_SIZE(grp3d_max_vectors),
2740 grp3d_max_vectors,
2741 },
2742};
2743
2744static struct msm_bus_scale_pdata grp3d_bus_scale_pdata = {
2745 grp3d_bus_scale_usecases,
2746 ARRAY_SIZE(grp3d_bus_scale_usecases),
2747 .name = "grp3d",
2748};
2749
2750static struct msm_bus_vectors grp2d0_init_vectors[] = {
2751 {
2752 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
2753 .dst = MSM_BUS_SLAVE_EBI_CH0,
2754 .ab = 0,
2755 .ib = 0,
2756 },
2757};
2758
Lucille Sylvester808eca22011-11-03 10:26:29 -07002759static struct msm_bus_vectors grp2d0_nominal_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002760 {
2761 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
2762 .dst = MSM_BUS_SLAVE_EBI_CH0,
2763 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07002764 .ib = KGSL_CONVERT_TO_MBPS(1000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002765 },
2766};
2767
Lucille Sylvester808eca22011-11-03 10:26:29 -07002768static struct msm_bus_vectors grp2d0_max_vectors[] = {
2769 {
2770 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
2771 .dst = MSM_BUS_SLAVE_EBI_CH0,
2772 .ab = 0,
2773 .ib = KGSL_CONVERT_TO_MBPS(2048),
2774 },
2775};
2776
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002777static struct msm_bus_paths grp2d0_bus_scale_usecases[] = {
2778 {
2779 ARRAY_SIZE(grp2d0_init_vectors),
2780 grp2d0_init_vectors,
2781 },
2782 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07002783 ARRAY_SIZE(grp2d0_nominal_vectors),
2784 grp2d0_nominal_vectors,
2785 },
2786 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002787 ARRAY_SIZE(grp2d0_max_vectors),
2788 grp2d0_max_vectors,
2789 },
2790};
2791
2792struct msm_bus_scale_pdata grp2d0_bus_scale_pdata = {
2793 grp2d0_bus_scale_usecases,
2794 ARRAY_SIZE(grp2d0_bus_scale_usecases),
2795 .name = "grp2d0",
2796};
2797
2798static struct msm_bus_vectors grp2d1_init_vectors[] = {
2799 {
2800 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2801 .dst = MSM_BUS_SLAVE_EBI_CH0,
2802 .ab = 0,
2803 .ib = 0,
2804 },
2805};
2806
Lucille Sylvester808eca22011-11-03 10:26:29 -07002807static struct msm_bus_vectors grp2d1_nominal_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002808 {
2809 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2810 .dst = MSM_BUS_SLAVE_EBI_CH0,
2811 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07002812 .ib = KGSL_CONVERT_TO_MBPS(1000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002813 },
2814};
2815
Lucille Sylvester808eca22011-11-03 10:26:29 -07002816static struct msm_bus_vectors grp2d1_max_vectors[] = {
2817 {
2818 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2819 .dst = MSM_BUS_SLAVE_EBI_CH0,
2820 .ab = 0,
2821 .ib = KGSL_CONVERT_TO_MBPS(2048),
2822 },
2823};
2824
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002825static struct msm_bus_paths grp2d1_bus_scale_usecases[] = {
2826 {
2827 ARRAY_SIZE(grp2d1_init_vectors),
2828 grp2d1_init_vectors,
2829 },
2830 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07002831 ARRAY_SIZE(grp2d1_nominal_vectors),
2832 grp2d1_nominal_vectors,
2833 },
2834 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002835 ARRAY_SIZE(grp2d1_max_vectors),
2836 grp2d1_max_vectors,
2837 },
2838};
2839
2840struct msm_bus_scale_pdata grp2d1_bus_scale_pdata = {
2841 grp2d1_bus_scale_usecases,
2842 ARRAY_SIZE(grp2d1_bus_scale_usecases),
2843 .name = "grp2d1",
2844};
2845#endif
2846
2847static struct resource kgsl_3d0_resources[] = {
2848 {
2849 .name = KGSL_3D0_REG_MEMORY,
2850 .start = 0x04300000, /* GFX3D address */
2851 .end = 0x0431ffff,
2852 .flags = IORESOURCE_MEM,
2853 },
2854 {
2855 .name = KGSL_3D0_IRQ,
2856 .start = GFX3D_IRQ,
2857 .end = GFX3D_IRQ,
2858 .flags = IORESOURCE_IRQ,
2859 },
2860};
2861
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06002862static const struct kgsl_iommu_ctx kgsl_3d0_iommu_ctxs[] = {
2863 { "gfx3d_user", 0 },
2864 { "gfx3d_priv", 1 },
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002865};
2866
2867static struct kgsl_device_iommu_data kgsl_3d0_iommu_data[] = {
2868 {
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06002869 .iommu_ctxs = kgsl_3d0_iommu_ctxs,
2870 .iommu_ctx_count = ARRAY_SIZE(kgsl_3d0_iommu_ctxs),
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002871 .physstart = 0x07C00000,
2872 .physend = 0x07C00000 + SZ_1M - 1,
2873 },
2874};
2875
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002876static struct kgsl_device_platform_data kgsl_3d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002877 .pwrlevel = {
2878 {
2879 .gpu_freq = 400000000,
2880 .bus_freq = 4,
2881 .io_fraction = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002882 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002883 {
2884 .gpu_freq = 300000000,
2885 .bus_freq = 3,
2886 .io_fraction = 33,
2887 },
2888 {
2889 .gpu_freq = 200000000,
2890 .bus_freq = 2,
2891 .io_fraction = 100,
2892 },
2893 {
2894 .gpu_freq = 128000000,
2895 .bus_freq = 1,
2896 .io_fraction = 100,
2897 },
2898 {
2899 .gpu_freq = 27000000,
2900 .bus_freq = 0,
2901 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002902 },
Lucille Sylvester67b4c532012-02-08 11:24:31 -08002903 .init_level = 1,
Lucille Sylvester6e362412011-12-09 16:21:42 -07002904 .num_levels = ARRAY_SIZE(grp3d_freq) + 1,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002905 .set_grp_async = NULL,
Lucille Sylvester5dc67512012-03-27 15:07:58 -06002906 .idle_timeout = HZ/12,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002907 .nap_allowed = true,
2908 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE | KGSL_CLK_MEM_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002909#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002910 .bus_scale_table = &grp3d_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002911#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002912 .iommu_data = kgsl_3d0_iommu_data,
2913 .iommu_count = ARRAY_SIZE(kgsl_3d0_iommu_data),
Lucille Sylvester6e362412011-12-09 16:21:42 -07002914 .core_info = &grp3d_core_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002915};
2916
2917struct platform_device msm_kgsl_3d0 = {
2918 .name = "kgsl-3d0",
2919 .id = 0,
2920 .num_resources = ARRAY_SIZE(kgsl_3d0_resources),
2921 .resource = kgsl_3d0_resources,
2922 .dev = {
2923 .platform_data = &kgsl_3d0_pdata,
2924 },
2925};
2926
2927static struct resource kgsl_2d0_resources[] = {
2928 {
2929 .name = KGSL_2D0_REG_MEMORY,
2930 .start = 0x04100000, /* Z180 base address */
2931 .end = 0x04100FFF,
2932 .flags = IORESOURCE_MEM,
2933 },
2934 {
2935 .name = KGSL_2D0_IRQ,
2936 .start = GFX2D0_IRQ,
2937 .end = GFX2D0_IRQ,
2938 .flags = IORESOURCE_IRQ,
2939 },
2940};
2941
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06002942static const struct kgsl_iommu_ctx kgsl_2d0_iommu_ctxs[] = {
2943 { "gfx2d0_2d0", 0 },
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002944};
2945
2946static struct kgsl_device_iommu_data kgsl_2d0_iommu_data[] = {
2947 {
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06002948 .iommu_ctxs = kgsl_2d0_iommu_ctxs,
2949 .iommu_ctx_count = ARRAY_SIZE(kgsl_2d0_iommu_ctxs),
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002950 .physstart = 0x07D00000,
2951 .physend = 0x07D00000 + SZ_1M - 1,
2952 },
2953};
2954
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002955static struct kgsl_device_platform_data kgsl_2d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002956 .pwrlevel = {
2957 {
2958 .gpu_freq = 200000000,
Lucille Sylvester808eca22011-11-03 10:26:29 -07002959 .bus_freq = 2,
2960 },
2961 {
2962 .gpu_freq = 96000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002963 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002964 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002965 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07002966 .gpu_freq = 27000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002967 .bus_freq = 0,
2968 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002969 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002970 .init_level = 0,
Lucille Sylvester6e362412011-12-09 16:21:42 -07002971 .num_levels = ARRAY_SIZE(grp2d_freq) + 1,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002972 .set_grp_async = NULL,
Lucille Sylvester808eca22011-11-03 10:26:29 -07002973 .idle_timeout = HZ/5,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002974 .nap_allowed = true,
2975 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002976#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002977 .bus_scale_table = &grp2d0_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002978#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002979 .iommu_data = kgsl_2d0_iommu_data,
2980 .iommu_count = ARRAY_SIZE(kgsl_2d0_iommu_data),
Lucille Sylvester6e362412011-12-09 16:21:42 -07002981 .core_info = &grp2d_core_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002982};
2983
2984struct platform_device msm_kgsl_2d0 = {
2985 .name = "kgsl-2d0",
2986 .id = 0,
2987 .num_resources = ARRAY_SIZE(kgsl_2d0_resources),
2988 .resource = kgsl_2d0_resources,
2989 .dev = {
2990 .platform_data = &kgsl_2d0_pdata,
2991 },
2992};
2993
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06002994static const struct kgsl_iommu_ctx kgsl_2d1_iommu_ctxs[] = {
2995 { "gfx2d1_2d1", 0 },
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002996};
2997
2998static struct kgsl_device_iommu_data kgsl_2d1_iommu_data[] = {
2999 {
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06003000 .iommu_ctxs = kgsl_2d1_iommu_ctxs,
3001 .iommu_ctx_count = ARRAY_SIZE(kgsl_2d1_iommu_ctxs),
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003002 .physstart = 0x07E00000,
3003 .physend = 0x07E00000 + SZ_1M - 1,
3004 },
3005};
3006
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003007static struct resource kgsl_2d1_resources[] = {
3008 {
3009 .name = KGSL_2D1_REG_MEMORY,
3010 .start = 0x04200000, /* Z180 device 1 base address */
3011 .end = 0x04200FFF,
3012 .flags = IORESOURCE_MEM,
3013 },
3014 {
3015 .name = KGSL_2D1_IRQ,
3016 .start = GFX2D1_IRQ,
3017 .end = GFX2D1_IRQ,
3018 .flags = IORESOURCE_IRQ,
3019 },
3020};
3021
3022static struct kgsl_device_platform_data kgsl_2d1_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003023 .pwrlevel = {
3024 {
3025 .gpu_freq = 200000000,
Lucille Sylvester808eca22011-11-03 10:26:29 -07003026 .bus_freq = 2,
3027 },
3028 {
3029 .gpu_freq = 96000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003030 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003031 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003032 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07003033 .gpu_freq = 27000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003034 .bus_freq = 0,
3035 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003036 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003037 .init_level = 0,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003038 .num_levels = ARRAY_SIZE(grp2d_freq) + 1,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003039 .set_grp_async = NULL,
Lucille Sylvester808eca22011-11-03 10:26:29 -07003040 .idle_timeout = HZ/5,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003041 .nap_allowed = true,
3042 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003043#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003044 .bus_scale_table = &grp2d1_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003045#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003046 .iommu_data = kgsl_2d1_iommu_data,
3047 .iommu_count = ARRAY_SIZE(kgsl_2d1_iommu_data),
Lucille Sylvester6e362412011-12-09 16:21:42 -07003048 .core_info = &grp2d_core_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003049};
3050
3051struct platform_device msm_kgsl_2d1 = {
3052 .name = "kgsl-2d1",
3053 .id = 1,
3054 .num_resources = ARRAY_SIZE(kgsl_2d1_resources),
3055 .resource = kgsl_2d1_resources,
3056 .dev = {
3057 .platform_data = &kgsl_2d1_pdata,
3058 },
3059};
3060
3061#ifdef CONFIG_MSM_GEMINI
3062static struct resource msm_gemini_resources[] = {
3063 {
3064 .start = 0x04600000,
3065 .end = 0x04600000 + SZ_1M - 1,
3066 .flags = IORESOURCE_MEM,
3067 },
3068 {
3069 .start = JPEG_IRQ,
3070 .end = JPEG_IRQ,
3071 .flags = IORESOURCE_IRQ,
3072 },
3073};
3074
3075struct platform_device msm8960_gemini_device = {
3076 .name = "msm_gemini",
3077 .resource = msm_gemini_resources,
3078 .num_resources = ARRAY_SIZE(msm_gemini_resources),
3079};
3080#endif
3081
Kalyani Oruganti465d1e12012-05-15 10:23:05 -07003082#ifdef CONFIG_MSM_MERCURY
3083static struct resource msm_mercury_resources[] = {
3084 {
3085 .start = 0x05000000,
3086 .end = 0x05000000 + SZ_1M - 1,
3087 .name = "mercury_resource_base",
3088 .flags = IORESOURCE_MEM,
3089 },
3090 {
3091 .start = JPEGD_IRQ,
3092 .end = JPEGD_IRQ,
3093 .flags = IORESOURCE_IRQ,
3094 },
3095};
3096struct platform_device msm8960_mercury_device = {
3097 .name = "msm_mercury",
3098 .resource = msm_mercury_resources,
3099 .num_resources = ARRAY_SIZE(msm_mercury_resources),
3100};
3101#endif
3102
Praveen Chidambaram78499012011-11-01 17:15:17 -06003103struct msm_rpm_platform_data msm8960_rpm_data __initdata = {
3104 .reg_base_addrs = {
3105 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
3106 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
3107 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
3108 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
3109 },
3110 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -08003111 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambarame396ce62012-03-30 11:15:57 -06003112 .irq_wakeup = RPM_APCC_CPU0_WAKE_UP_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -06003113 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
3114 .ipc_rpm_val = 4,
3115 .target_id = {
3116 MSM_RPM_MAP(8960, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
3117 MSM_RPM_MAP(8960, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
3118 MSM_RPM_MAP(8960, INVALIDATE_0, INVALIDATE, 8),
3119 MSM_RPM_MAP(8960, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
3120 MSM_RPM_MAP(8960, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
3121 MSM_RPM_MAP(8960, RPM_CTL, RPM_CTL, 1),
3122 MSM_RPM_MAP(8960, CXO_CLK, CXO_CLK, 1),
3123 MSM_RPM_MAP(8960, PXO_CLK, PXO_CLK, 1),
3124 MSM_RPM_MAP(8960, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
3125 MSM_RPM_MAP(8960, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
3126 MSM_RPM_MAP(8960, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
3127 MSM_RPM_MAP(8960, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
3128 MSM_RPM_MAP(8960, SFPB_CLK, SFPB_CLK, 1),
3129 MSM_RPM_MAP(8960, CFPB_CLK, CFPB_CLK, 1),
3130 MSM_RPM_MAP(8960, MMFPB_CLK, MMFPB_CLK, 1),
3131 MSM_RPM_MAP(8960, EBI1_CLK, EBI1_CLK, 1),
3132 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_HALT_0,
3133 APPS_FABRIC_CFG_HALT, 2),
3134 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_CLKMOD_0,
3135 APPS_FABRIC_CFG_CLKMOD, 3),
3136 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_IOCTL,
3137 APPS_FABRIC_CFG_IOCTL, 1),
3138 MSM_RPM_MAP(8960, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
3139 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_HALT_0,
3140 SYS_FABRIC_CFG_HALT, 2),
3141 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_CLKMOD_0,
3142 SYS_FABRIC_CFG_CLKMOD, 3),
3143 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_IOCTL,
3144 SYS_FABRIC_CFG_IOCTL, 1),
3145 MSM_RPM_MAP(8960, SYSTEM_FABRIC_ARB_0,
3146 SYSTEM_FABRIC_ARB, 29),
3147 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_HALT_0,
3148 MMSS_FABRIC_CFG_HALT, 2),
3149 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_CLKMOD_0,
3150 MMSS_FABRIC_CFG_CLKMOD, 3),
3151 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_IOCTL,
3152 MMSS_FABRIC_CFG_IOCTL, 1),
3153 MSM_RPM_MAP(8960, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 23),
3154 MSM_RPM_MAP(8960, PM8921_S1_0, PM8921_S1, 2),
3155 MSM_RPM_MAP(8960, PM8921_S2_0, PM8921_S2, 2),
3156 MSM_RPM_MAP(8960, PM8921_S3_0, PM8921_S3, 2),
3157 MSM_RPM_MAP(8960, PM8921_S4_0, PM8921_S4, 2),
3158 MSM_RPM_MAP(8960, PM8921_S5_0, PM8921_S5, 2),
3159 MSM_RPM_MAP(8960, PM8921_S6_0, PM8921_S6, 2),
3160 MSM_RPM_MAP(8960, PM8921_S7_0, PM8921_S7, 2),
3161 MSM_RPM_MAP(8960, PM8921_S8_0, PM8921_S8, 2),
3162 MSM_RPM_MAP(8960, PM8921_L1_0, PM8921_L1, 2),
3163 MSM_RPM_MAP(8960, PM8921_L2_0, PM8921_L2, 2),
3164 MSM_RPM_MAP(8960, PM8921_L3_0, PM8921_L3, 2),
3165 MSM_RPM_MAP(8960, PM8921_L4_0, PM8921_L4, 2),
3166 MSM_RPM_MAP(8960, PM8921_L5_0, PM8921_L5, 2),
3167 MSM_RPM_MAP(8960, PM8921_L6_0, PM8921_L6, 2),
3168 MSM_RPM_MAP(8960, PM8921_L7_0, PM8921_L7, 2),
3169 MSM_RPM_MAP(8960, PM8921_L8_0, PM8921_L8, 2),
3170 MSM_RPM_MAP(8960, PM8921_L9_0, PM8921_L9, 2),
3171 MSM_RPM_MAP(8960, PM8921_L10_0, PM8921_L10, 2),
3172 MSM_RPM_MAP(8960, PM8921_L11_0, PM8921_L11, 2),
3173 MSM_RPM_MAP(8960, PM8921_L12_0, PM8921_L12, 2),
3174 MSM_RPM_MAP(8960, PM8921_L13_0, PM8921_L13, 2),
3175 MSM_RPM_MAP(8960, PM8921_L14_0, PM8921_L14, 2),
3176 MSM_RPM_MAP(8960, PM8921_L15_0, PM8921_L15, 2),
3177 MSM_RPM_MAP(8960, PM8921_L16_0, PM8921_L16, 2),
3178 MSM_RPM_MAP(8960, PM8921_L17_0, PM8921_L17, 2),
3179 MSM_RPM_MAP(8960, PM8921_L18_0, PM8921_L18, 2),
3180 MSM_RPM_MAP(8960, PM8921_L19_0, PM8921_L19, 2),
3181 MSM_RPM_MAP(8960, PM8921_L20_0, PM8921_L20, 2),
3182 MSM_RPM_MAP(8960, PM8921_L21_0, PM8921_L21, 2),
3183 MSM_RPM_MAP(8960, PM8921_L22_0, PM8921_L22, 2),
3184 MSM_RPM_MAP(8960, PM8921_L23_0, PM8921_L23, 2),
3185 MSM_RPM_MAP(8960, PM8921_L24_0, PM8921_L24, 2),
3186 MSM_RPM_MAP(8960, PM8921_L25_0, PM8921_L25, 2),
3187 MSM_RPM_MAP(8960, PM8921_L26_0, PM8921_L26, 2),
3188 MSM_RPM_MAP(8960, PM8921_L27_0, PM8921_L27, 2),
3189 MSM_RPM_MAP(8960, PM8921_L28_0, PM8921_L28, 2),
3190 MSM_RPM_MAP(8960, PM8921_L29_0, PM8921_L29, 2),
3191 MSM_RPM_MAP(8960, PM8921_CLK1_0, PM8921_CLK1, 2),
3192 MSM_RPM_MAP(8960, PM8921_CLK2_0, PM8921_CLK2, 2),
3193 MSM_RPM_MAP(8960, PM8921_LVS1, PM8921_LVS1, 1),
3194 MSM_RPM_MAP(8960, PM8921_LVS2, PM8921_LVS2, 1),
3195 MSM_RPM_MAP(8960, PM8921_LVS3, PM8921_LVS3, 1),
3196 MSM_RPM_MAP(8960, PM8921_LVS4, PM8921_LVS4, 1),
3197 MSM_RPM_MAP(8960, PM8921_LVS5, PM8921_LVS5, 1),
3198 MSM_RPM_MAP(8960, PM8921_LVS6, PM8921_LVS6, 1),
3199 MSM_RPM_MAP(8960, PM8921_LVS7, PM8921_LVS7, 1),
3200 MSM_RPM_MAP(8960, NCP_0, NCP, 2),
3201 MSM_RPM_MAP(8960, CXO_BUFFERS, CXO_BUFFERS, 1),
3202 MSM_RPM_MAP(8960, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
3203 MSM_RPM_MAP(8960, HDMI_SWITCH, HDMI_SWITCH, 1),
3204 MSM_RPM_MAP(8960, DDR_DMM_0, DDR_DMM, 2),
3205 MSM_RPM_MAP(8960, QDSS_CLK, QDSS_CLK, 1),
3206 },
3207 .target_status = {
3208 MSM_RPM_STATUS_ID_MAP(8960, VERSION_MAJOR),
3209 MSM_RPM_STATUS_ID_MAP(8960, VERSION_MINOR),
3210 MSM_RPM_STATUS_ID_MAP(8960, VERSION_BUILD),
3211 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_0),
3212 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_1),
3213 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_2),
3214 MSM_RPM_STATUS_ID_MAP(8960, RESERVED_SUPPORTED_RESOURCES_0),
3215 MSM_RPM_STATUS_ID_MAP(8960, SEQUENCE),
3216 MSM_RPM_STATUS_ID_MAP(8960, RPM_CTL),
3217 MSM_RPM_STATUS_ID_MAP(8960, CXO_CLK),
3218 MSM_RPM_STATUS_ID_MAP(8960, PXO_CLK),
3219 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CLK),
3220 MSM_RPM_STATUS_ID_MAP(8960, SYSTEM_FABRIC_CLK),
3221 MSM_RPM_STATUS_ID_MAP(8960, MM_FABRIC_CLK),
3222 MSM_RPM_STATUS_ID_MAP(8960, DAYTONA_FABRIC_CLK),
3223 MSM_RPM_STATUS_ID_MAP(8960, SFPB_CLK),
3224 MSM_RPM_STATUS_ID_MAP(8960, CFPB_CLK),
3225 MSM_RPM_STATUS_ID_MAP(8960, MMFPB_CLK),
3226 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CLK),
3227 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_HALT),
3228 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_CLKMOD),
3229 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_IOCTL),
3230 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_ARB),
3231 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_HALT),
3232 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_CLKMOD),
3233 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_IOCTL),
3234 MSM_RPM_STATUS_ID_MAP(8960, SYSTEM_FABRIC_ARB),
3235 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_HALT),
3236 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_CLKMOD),
3237 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_IOCTL),
3238 MSM_RPM_STATUS_ID_MAP(8960, MM_FABRIC_ARB),
3239 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S1_0),
3240 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S1_1),
3241 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S2_0),
3242 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S2_1),
3243 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S3_0),
3244 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S3_1),
3245 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S4_0),
3246 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S4_1),
3247 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S5_0),
3248 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S5_1),
3249 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S6_0),
3250 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S6_1),
3251 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S7_0),
3252 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S7_1),
3253 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S8_0),
3254 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S8_1),
3255 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L1_0),
3256 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L1_1),
3257 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L2_0),
3258 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L2_1),
3259 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L3_0),
3260 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L3_1),
3261 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L4_0),
3262 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L4_1),
3263 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L5_0),
3264 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L5_1),
3265 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L6_0),
3266 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L6_1),
3267 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L7_0),
3268 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L7_1),
3269 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L8_0),
3270 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L8_1),
3271 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L9_0),
3272 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L9_1),
3273 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L10_0),
3274 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L10_1),
3275 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L11_0),
3276 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L11_1),
3277 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L12_0),
3278 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L12_1),
3279 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L13_0),
3280 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L13_1),
3281 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L14_0),
3282 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L14_1),
3283 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L15_0),
3284 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L15_1),
3285 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L16_0),
3286 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L16_1),
3287 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L17_0),
3288 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L17_1),
3289 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L18_0),
3290 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L18_1),
3291 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L19_0),
3292 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L19_1),
3293 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L20_0),
3294 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L20_1),
3295 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L21_0),
3296 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L21_1),
3297 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L22_0),
3298 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L22_1),
3299 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L23_0),
3300 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L23_1),
3301 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L24_0),
3302 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L24_1),
3303 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L25_0),
3304 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L25_1),
3305 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L26_0),
3306 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L26_1),
3307 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L27_0),
3308 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L27_1),
3309 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L28_0),
3310 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L28_1),
3311 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L29_0),
3312 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L29_1),
3313 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK1_0),
3314 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK1_1),
3315 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK2_0),
3316 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK2_1),
3317 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS1),
3318 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS2),
3319 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS3),
3320 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS4),
3321 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS5),
3322 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS6),
3323 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS7),
3324 MSM_RPM_STATUS_ID_MAP(8960, NCP_0),
3325 MSM_RPM_STATUS_ID_MAP(8960, NCP_1),
3326 MSM_RPM_STATUS_ID_MAP(8960, CXO_BUFFERS),
3327 MSM_RPM_STATUS_ID_MAP(8960, USB_OTG_SWITCH),
3328 MSM_RPM_STATUS_ID_MAP(8960, HDMI_SWITCH),
3329 MSM_RPM_STATUS_ID_MAP(8960, DDR_DMM_0),
3330 MSM_RPM_STATUS_ID_MAP(8960, DDR_DMM_1),
3331 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CH0_RANGE),
3332 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CH1_RANGE),
3333 },
3334 .target_ctrl_id = {
3335 MSM_RPM_CTRL_MAP(8960, VERSION_MAJOR),
3336 MSM_RPM_CTRL_MAP(8960, VERSION_MINOR),
3337 MSM_RPM_CTRL_MAP(8960, VERSION_BUILD),
3338 MSM_RPM_CTRL_MAP(8960, REQ_CTX_0),
3339 MSM_RPM_CTRL_MAP(8960, REQ_SEL_0),
3340 MSM_RPM_CTRL_MAP(8960, ACK_CTX_0),
3341 MSM_RPM_CTRL_MAP(8960, ACK_SEL_0),
3342 },
3343 .sel_invalidate = MSM_RPM_8960_SEL_INVALIDATE,
3344 .sel_notification = MSM_RPM_8960_SEL_NOTIFICATION,
3345 .sel_last = MSM_RPM_8960_SEL_LAST,
3346 .ver = {3, 0, 0},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003347};
Praveen Chidambaram8985b012011-12-16 13:38:59 -07003348
Praveen Chidambaram78499012011-11-01 17:15:17 -06003349struct platform_device msm8960_rpm_device = {
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06003350 .name = "msm_rpm",
3351 .id = -1,
3352};
3353
Praveen Chidambaram78499012011-11-01 17:15:17 -06003354static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
3355 .phys_addr_base = 0x0010C000,
3356 .reg_offsets = {
3357 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
3358 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
3359 },
3360 .phys_size = SZ_8K,
3361 .log_len = 4096, /* log's buffer length in bytes */
3362 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
3363};
3364
3365struct platform_device msm8960_rpm_log_device = {
3366 .name = "msm_rpm_log",
3367 .id = -1,
3368 .dev = {
3369 .platform_data = &msm_rpm_log_pdata,
3370 },
3371};
3372
Praveen Chidambaram7a712232011-10-28 13:39:45 -06003373static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
3374 .phys_addr_base = 0x0010D204,
3375 .phys_size = SZ_8K,
3376};
3377
Praveen Chidambaram78499012011-11-01 17:15:17 -06003378struct platform_device msm8960_rpm_stat_device = {
Praveen Chidambaram7a712232011-10-28 13:39:45 -06003379 .name = "msm_rpm_stat",
3380 .id = -1,
3381 .dev = {
3382 .platform_data = &msm_rpm_stat_pdata,
3383 },
3384};
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06003385
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003386struct platform_device msm_bus_sys_fabric = {
3387 .name = "msm_bus_fabric",
3388 .id = MSM_BUS_FAB_SYSTEM,
3389};
3390struct platform_device msm_bus_apps_fabric = {
3391 .name = "msm_bus_fabric",
3392 .id = MSM_BUS_FAB_APPSS,
3393};
3394struct platform_device msm_bus_mm_fabric = {
3395 .name = "msm_bus_fabric",
3396 .id = MSM_BUS_FAB_MMSS,
3397};
3398struct platform_device msm_bus_sys_fpb = {
3399 .name = "msm_bus_fabric",
3400 .id = MSM_BUS_FAB_SYSTEM_FPB,
3401};
3402struct platform_device msm_bus_cpss_fpb = {
3403 .name = "msm_bus_fabric",
3404 .id = MSM_BUS_FAB_CPSS_FPB,
3405};
3406
3407/* Sensors DSPS platform data */
3408#ifdef CONFIG_MSM_DSPS
3409
karthik karuppasamy1a1c6b02012-05-29 15:16:32 -07003410#define PPSS_DSPS_TCM_CODE_BASE 0x12000000
3411#define PPSS_DSPS_TCM_CODE_SIZE 0x28000
3412#define PPSS_DSPS_TCM_BUF_BASE 0x12040000
3413#define PPSS_DSPS_TCM_BUF_SIZE 0x4000
3414#define PPSS_DSPS_PIPE_BASE 0x12800000
3415#define PPSS_DSPS_PIPE_SIZE 0x4000
3416#define PPSS_DSPS_DDR_BASE 0x8fe00000
3417#define PPSS_DSPS_DDR_SIZE 0x100000
3418#define PPSS_SMEM_BASE 0x80000000
3419#define PPSS_SMEM_SIZE 0x200000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003420#define PPSS_REG_PHYS_BASE 0x12080000
3421
3422static struct dsps_clk_info dsps_clks[] = {};
3423static struct dsps_regulator_info dsps_regs[] = {};
3424
3425/*
3426 * Note: GPIOs field is intialized in run-time at the function
3427 * msm8960_init_dsps().
3428 */
3429
3430struct msm_dsps_platform_data msm_dsps_pdata = {
3431 .clks = dsps_clks,
3432 .clks_num = ARRAY_SIZE(dsps_clks),
3433 .gpios = NULL,
3434 .gpios_num = 0,
3435 .regs = dsps_regs,
3436 .regs_num = ARRAY_SIZE(dsps_regs),
3437 .dsps_pwr_ctl_en = 1,
karthik karuppasamy1a1c6b02012-05-29 15:16:32 -07003438 .tcm_code_start = PPSS_DSPS_TCM_CODE_BASE,
3439 .tcm_code_size = PPSS_DSPS_TCM_CODE_SIZE,
3440 .tcm_buf_start = PPSS_DSPS_TCM_BUF_BASE,
3441 .tcm_buf_size = PPSS_DSPS_TCM_BUF_SIZE,
3442 .pipe_start = PPSS_DSPS_PIPE_BASE,
3443 .pipe_size = PPSS_DSPS_PIPE_SIZE,
3444 .ddr_start = PPSS_DSPS_DDR_BASE,
3445 .ddr_size = PPSS_DSPS_DDR_SIZE,
3446 .smem_start = PPSS_SMEM_BASE,
3447 .smem_size = PPSS_SMEM_SIZE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003448 .signature = DSPS_SIGNATURE,
3449};
3450
3451static struct resource msm_dsps_resources[] = {
3452 {
3453 .start = PPSS_REG_PHYS_BASE,
3454 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
3455 .name = "ppss_reg",
3456 .flags = IORESOURCE_MEM,
3457 },
Wentao Xua55500b2011-08-16 18:15:04 -04003458 {
3459 .start = PPSS_WDOG_TIMER_IRQ,
3460 .end = PPSS_WDOG_TIMER_IRQ,
3461 .name = "ppss_wdog",
3462 .flags = IORESOURCE_IRQ,
3463 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003464};
3465
3466struct platform_device msm_dsps_device = {
3467 .name = "msm_dsps",
3468 .id = 0,
3469 .num_resources = ARRAY_SIZE(msm_dsps_resources),
3470 .resource = msm_dsps_resources,
3471 .dev.platform_data = &msm_dsps_pdata,
3472};
3473
3474#endif /* CONFIG_MSM_DSPS */
Pratik Patel7831c082011-06-08 21:44:37 -07003475
Pratik Patel3b0ca882012-06-01 16:54:14 -07003476#define CORESIGHT_PHYS_BASE 0x01A00000
3477#define CORESIGHT_TPIU_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x3000)
3478#define CORESIGHT_ETB_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x1000)
3479#define CORESIGHT_FUNNEL_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x4000)
3480#define CORESIGHT_STM_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x6000)
3481#define CORESIGHT_ETM0_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x1C000)
3482#define CORESIGHT_ETM1_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x1D000)
Pratik Patel7831c082011-06-08 21:44:37 -07003483
Pratik Patel3b0ca882012-06-01 16:54:14 -07003484#define CORESIGHT_STM_CHANNEL_PHYS_BASE (0x14000000 + 0x280000)
Pratik Patel7831c082011-06-08 21:44:37 -07003485
Pratik Patel3b0ca882012-06-01 16:54:14 -07003486static struct resource coresight_tpiu_resources[] = {
Pratik Patel7831c082011-06-08 21:44:37 -07003487 {
Pratik Patel3b0ca882012-06-01 16:54:14 -07003488 .start = CORESIGHT_TPIU_PHYS_BASE,
3489 .end = CORESIGHT_TPIU_PHYS_BASE + SZ_4K - 1,
Pratik Patel7831c082011-06-08 21:44:37 -07003490 .flags = IORESOURCE_MEM,
3491 },
3492};
3493
Pratik Patel3b0ca882012-06-01 16:54:14 -07003494static struct coresight_platform_data coresight_tpiu_pdata = {
3495 .id = 0,
3496 .name = "coresight-tpiu",
3497 .nr_inports = 1,
3498 .nr_outports = 0,
Pratik Patel7831c082011-06-08 21:44:37 -07003499};
3500
Pratik Patel3b0ca882012-06-01 16:54:14 -07003501struct platform_device coresight_tpiu_device = {
3502 .name = "coresight-tpiu",
3503 .id = 0,
3504 .num_resources = ARRAY_SIZE(coresight_tpiu_resources),
3505 .resource = coresight_tpiu_resources,
3506 .dev = {
3507 .platform_data = &coresight_tpiu_pdata,
3508 },
3509};
3510
3511static struct resource coresight_etb_resources[] = {
Pratik Patel7831c082011-06-08 21:44:37 -07003512 {
Pratik Patel3b0ca882012-06-01 16:54:14 -07003513 .start = CORESIGHT_ETB_PHYS_BASE,
3514 .end = CORESIGHT_ETB_PHYS_BASE + SZ_4K - 1,
Pratik Patel7831c082011-06-08 21:44:37 -07003515 .flags = IORESOURCE_MEM,
3516 },
3517};
3518
Pratik Patel3b0ca882012-06-01 16:54:14 -07003519static struct coresight_platform_data coresight_etb_pdata = {
3520 .id = 1,
3521 .name = "coresight-etb",
3522 .nr_inports = 1,
3523 .nr_outports = 0,
3524 .default_sink = true,
Pratik Patel7831c082011-06-08 21:44:37 -07003525};
3526
Pratik Patel3b0ca882012-06-01 16:54:14 -07003527struct platform_device coresight_etb_device = {
3528 .name = "coresight-etb",
3529 .id = 0,
3530 .num_resources = ARRAY_SIZE(coresight_etb_resources),
3531 .resource = coresight_etb_resources,
3532 .dev = {
3533 .platform_data = &coresight_etb_pdata,
3534 },
3535};
3536
3537static struct resource coresight_funnel_resources[] = {
Pratik Patel7831c082011-06-08 21:44:37 -07003538 {
Pratik Patel3b0ca882012-06-01 16:54:14 -07003539 .start = CORESIGHT_FUNNEL_PHYS_BASE,
3540 .end = CORESIGHT_FUNNEL_PHYS_BASE + SZ_4K - 1,
Pratik Patel7831c082011-06-08 21:44:37 -07003541 .flags = IORESOURCE_MEM,
3542 },
3543};
3544
Pratik Patel3b0ca882012-06-01 16:54:14 -07003545static const int coresight_funnel_outports[] = { 0, 1 };
3546static const int coresight_funnel_child_ids[] = { 0, 1 };
3547static const int coresight_funnel_child_ports[] = { 0, 0 };
3548
3549static struct coresight_platform_data coresight_funnel_pdata = {
3550 .id = 2,
3551 .name = "coresight-funnel",
3552 .nr_inports = 4,
3553 .outports = coresight_funnel_outports,
3554 .child_ids = coresight_funnel_child_ids,
3555 .child_ports = coresight_funnel_child_ports,
3556 .nr_outports = ARRAY_SIZE(coresight_funnel_outports),
Pratik Patel7831c082011-06-08 21:44:37 -07003557};
3558
Pratik Patel3b0ca882012-06-01 16:54:14 -07003559struct platform_device coresight_funnel_device = {
3560 .name = "coresight-funnel",
3561 .id = 0,
3562 .num_resources = ARRAY_SIZE(coresight_funnel_resources),
3563 .resource = coresight_funnel_resources,
3564 .dev = {
3565 .platform_data = &coresight_funnel_pdata,
3566 },
3567};
3568
3569static struct resource coresight_stm_resources[] = {
Pratik Patel7831c082011-06-08 21:44:37 -07003570 {
Pratik Patel3b0ca882012-06-01 16:54:14 -07003571 .start = CORESIGHT_STM_PHYS_BASE,
3572 .end = CORESIGHT_STM_PHYS_BASE + SZ_4K - 1,
3573 .flags = IORESOURCE_MEM,
3574 },
3575 {
3576 .start = CORESIGHT_STM_CHANNEL_PHYS_BASE,
3577 .end = CORESIGHT_STM_CHANNEL_PHYS_BASE + SZ_1M + SZ_512K - 1,
Pratik Patel7831c082011-06-08 21:44:37 -07003578 .flags = IORESOURCE_MEM,
3579 },
3580};
3581
Pratik Patel3b0ca882012-06-01 16:54:14 -07003582static const int coresight_stm_outports[] = { 0 };
3583static const int coresight_stm_child_ids[] = { 2 };
3584static const int coresight_stm_child_ports[] = { 2 };
3585
3586static struct coresight_platform_data coresight_stm_pdata = {
3587 .id = 3,
3588 .name = "coresight-stm",
3589 .nr_inports = 0,
3590 .outports = coresight_stm_outports,
3591 .child_ids = coresight_stm_child_ids,
3592 .child_ports = coresight_stm_child_ports,
3593 .nr_outports = ARRAY_SIZE(coresight_stm_outports),
Pratik Patel7831c082011-06-08 21:44:37 -07003594};
3595
Pratik Patel3b0ca882012-06-01 16:54:14 -07003596struct platform_device coresight_stm_device = {
3597 .name = "coresight-stm",
3598 .id = 0,
3599 .num_resources = ARRAY_SIZE(coresight_stm_resources),
3600 .resource = coresight_stm_resources,
3601 .dev = {
3602 .platform_data = &coresight_stm_pdata,
3603 },
3604};
3605
3606static struct resource coresight_etm0_resources[] = {
3607 {
3608 .start = CORESIGHT_ETM0_PHYS_BASE,
3609 .end = CORESIGHT_ETM0_PHYS_BASE + SZ_4K - 1,
3610 .flags = IORESOURCE_MEM,
3611 },
3612};
3613
3614static const int coresight_etm0_outports[] = { 0 };
3615static const int coresight_etm0_child_ids[] = { 2 };
3616static const int coresight_etm0_child_ports[] = { 0 };
3617
3618static struct coresight_platform_data coresight_etm0_pdata = {
3619 .id = 4,
3620 .name = "coresight-etm0",
3621 .nr_inports = 0,
3622 .outports = coresight_etm0_outports,
3623 .child_ids = coresight_etm0_child_ids,
3624 .child_ports = coresight_etm0_child_ports,
3625 .nr_outports = ARRAY_SIZE(coresight_etm0_outports),
3626};
3627
3628struct platform_device coresight_etm0_device = {
3629 .name = "coresight-etm",
3630 .id = 0,
3631 .num_resources = ARRAY_SIZE(coresight_etm0_resources),
3632 .resource = coresight_etm0_resources,
3633 .dev = {
3634 .platform_data = &coresight_etm0_pdata,
3635 },
3636};
3637
3638static struct resource coresight_etm1_resources[] = {
3639 {
3640 .start = CORESIGHT_ETM1_PHYS_BASE,
3641 .end = CORESIGHT_ETM1_PHYS_BASE + SZ_4K - 1,
3642 .flags = IORESOURCE_MEM,
3643 },
3644};
3645
3646static const int coresight_etm1_outports[] = { 0 };
3647static const int coresight_etm1_child_ids[] = { 2 };
3648static const int coresight_etm1_child_ports[] = { 1 };
3649
3650static struct coresight_platform_data coresight_etm1_pdata = {
3651 .id = 5,
3652 .name = "coresight-etm1",
3653 .nr_inports = 0,
3654 .outports = coresight_etm1_outports,
3655 .child_ids = coresight_etm1_child_ids,
3656 .child_ports = coresight_etm1_child_ports,
3657 .nr_outports = ARRAY_SIZE(coresight_etm1_outports),
3658};
3659
3660struct platform_device coresight_etm1_device = {
3661 .name = "coresight-etm",
3662 .id = 1,
3663 .num_resources = ARRAY_SIZE(coresight_etm1_resources),
3664 .resource = coresight_etm1_resources,
3665 .dev = {
3666 .platform_data = &coresight_etm1_pdata,
3667 },
3668};
Praveen Chidambaram8ea3dcd2011-12-07 14:46:31 -07003669
Stepan Moskovchenkoc0557252012-06-07 17:39:14 -07003670static struct resource msm_ebi1_ch0_erp_resources[] = {
3671 {
3672 .start = HSDDRX_EBI1CH0_IRQ,
3673 .flags = IORESOURCE_IRQ,
3674 },
3675 {
3676 .start = 0x00A40000,
3677 .end = 0x00A40000 + SZ_4K - 1,
3678 .flags = IORESOURCE_MEM,
3679 },
3680};
3681
3682struct platform_device msm8960_device_ebi1_ch0_erp = {
3683 .name = "msm_ebi_erp",
3684 .id = 0,
3685 .num_resources = ARRAY_SIZE(msm_ebi1_ch0_erp_resources),
3686 .resource = msm_ebi1_ch0_erp_resources,
3687};
3688
3689static struct resource msm_ebi1_ch1_erp_resources[] = {
3690 {
3691 .start = HSDDRX_EBI1CH1_IRQ,
3692 .flags = IORESOURCE_IRQ,
3693 },
3694 {
3695 .start = 0x00D40000,
3696 .end = 0x00D40000 + SZ_4K - 1,
3697 .flags = IORESOURCE_MEM,
3698 },
3699};
3700
3701struct platform_device msm8960_device_ebi1_ch1_erp = {
3702 .name = "msm_ebi_erp",
3703 .id = 1,
3704 .num_resources = ARRAY_SIZE(msm_ebi1_ch1_erp_resources),
3705 .resource = msm_ebi1_ch1_erp_resources,
3706};
3707
Praveen Chidambaram8ea3dcd2011-12-07 14:46:31 -07003708static int msm8960_LPM_latency = 1000; /* >100 usec for WFI */
3709
3710struct platform_device msm8960_cpu_idle_device = {
3711 .name = "msm_cpu_idle",
3712 .id = -1,
3713 .dev = {
3714 .platform_data = &msm8960_LPM_latency,
3715 },
3716};
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07003717
3718static struct msm_dcvs_freq_entry msm8960_freq[] = {
3719 { 384000, 166981, 345600},
3720 { 702000, 213049, 632502},
3721 {1026000, 285712, 925613},
3722 {1242000, 383945, 1176550},
3723 {1458000, 419729, 1465478},
3724 {1512000, 434116, 1546674},
3725
3726};
3727
3728static struct msm_dcvs_core_info msm8960_core_info = {
3729 .freq_tbl = &msm8960_freq[0],
3730 .core_param = {
3731 .max_time_us = 100000,
3732 .num_freq = ARRAY_SIZE(msm8960_freq),
3733 },
3734 .algo_param = {
3735 .slack_time_us = 58000,
3736 .scale_slack_time = 0,
3737 .scale_slack_time_pct = 0,
3738 .disable_pc_threshold = 1458000,
3739 .em_window_size = 100000,
3740 .em_max_util_pct = 97,
3741 .ss_window_size = 1000000,
3742 .ss_util_pct = 95,
3743 .ss_iobusy_conv = 100,
3744 },
3745};
3746
3747struct platform_device msm8960_msm_gov_device = {
3748 .name = "msm_dcvs_gov",
3749 .id = -1,
3750 .dev = {
3751 .platform_data = &msm8960_core_info,
3752 },
3753};
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08003754
3755static struct resource msm_cache_erp_resources[] = {
3756 {
3757 .name = "l1_irq",
3758 .start = SC_SICCPUXEXTFAULTIRPTREQ,
3759 .flags = IORESOURCE_IRQ,
3760 },
3761 {
3762 .name = "l2_irq",
3763 .start = APCC_QGICL2IRPTREQ,
3764 .flags = IORESOURCE_IRQ,
3765 }
3766};
3767
3768struct platform_device msm8960_device_cache_erp = {
3769 .name = "msm_cache_erp",
3770 .id = -1,
3771 .num_resources = ARRAY_SIZE(msm_cache_erp_resources),
3772 .resource = msm_cache_erp_resources,
3773};
Laura Abbott0577d7b2012-04-17 11:14:30 -07003774
3775struct msm_iommu_domain_name msm8960_iommu_ctx_names[] = {
3776 /* Camera */
3777 {
3778 .name = "vpe_src",
3779 .domain = CAMERA_DOMAIN,
3780 },
3781 /* Camera */
3782 {
3783 .name = "vpe_dst",
3784 .domain = CAMERA_DOMAIN,
3785 },
3786 /* Camera */
3787 {
3788 .name = "vfe_imgwr",
3789 .domain = CAMERA_DOMAIN,
3790 },
3791 /* Camera */
3792 {
3793 .name = "vfe_misc",
3794 .domain = CAMERA_DOMAIN,
3795 },
3796 /* Camera */
3797 {
3798 .name = "ijpeg_src",
3799 .domain = CAMERA_DOMAIN,
3800 },
3801 /* Camera */
3802 {
3803 .name = "ijpeg_dst",
3804 .domain = CAMERA_DOMAIN,
3805 },
3806 /* Camera */
3807 {
3808 .name = "jpegd_src",
3809 .domain = CAMERA_DOMAIN,
3810 },
3811 /* Camera */
3812 {
3813 .name = "jpegd_dst",
3814 .domain = CAMERA_DOMAIN,
3815 },
Mayank Chopra9c4743f2012-06-27 15:31:43 +05303816 /* Rotator */
Laura Abbott0577d7b2012-04-17 11:14:30 -07003817 {
3818 .name = "rot_src",
Olav Hauganef95ae32012-05-15 09:50:30 -07003819 .domain = ROTATOR_SRC_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07003820 },
Mayank Chopra9c4743f2012-06-27 15:31:43 +05303821 /* Rotator */
Laura Abbott0577d7b2012-04-17 11:14:30 -07003822 {
3823 .name = "rot_dst",
Olav Hauganef95ae32012-05-15 09:50:30 -07003824 .domain = ROTATOR_SRC_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07003825 },
3826 /* Video */
3827 {
3828 .name = "vcodec_a_mm1",
3829 .domain = VIDEO_DOMAIN,
3830 },
3831 /* Video */
3832 {
3833 .name = "vcodec_b_mm2",
3834 .domain = VIDEO_DOMAIN,
3835 },
3836 /* Video */
3837 {
3838 .name = "vcodec_a_stream",
3839 .domain = VIDEO_DOMAIN,
3840 },
3841};
3842
3843static struct mem_pool msm8960_video_pools[] = {
3844 /*
3845 * Video hardware has the following requirements:
3846 * 1. All video addresses used by the video hardware must be at a higher
3847 * address than video firmware address.
3848 * 2. Video hardware can only access a range of 256MB from the base of
3849 * the video firmware.
3850 */
3851 [VIDEO_FIRMWARE_POOL] =
3852 /* Low addresses, intended for video firmware */
3853 {
3854 .paddr = SZ_128K,
3855 .size = SZ_16M - SZ_128K,
3856 },
3857 [VIDEO_MAIN_POOL] =
3858 /* Main video pool */
3859 {
3860 .paddr = SZ_16M,
3861 .size = SZ_256M - SZ_16M,
3862 },
3863 [GEN_POOL] =
3864 /* Remaining address space up to 2G */
3865 {
3866 .paddr = SZ_256M,
3867 .size = SZ_2G - SZ_256M,
3868 },
3869};
3870
3871static struct mem_pool msm8960_camera_pools[] = {
3872 [GEN_POOL] =
3873 /* One address space for camera */
3874 {
3875 .paddr = SZ_128K,
3876 .size = SZ_2G - SZ_128K,
3877 },
3878};
3879
Olav Hauganef95ae32012-05-15 09:50:30 -07003880static struct mem_pool msm8960_display_read_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07003881 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07003882 /* One address space for display reads */
Laura Abbott0577d7b2012-04-17 11:14:30 -07003883 {
3884 .paddr = SZ_128K,
3885 .size = SZ_2G - SZ_128K,
3886 },
3887};
3888
Olav Hauganef95ae32012-05-15 09:50:30 -07003889static struct mem_pool msm8960_rotator_src_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07003890 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07003891 /* One address space for rotator src */
Laura Abbott0577d7b2012-04-17 11:14:30 -07003892 {
3893 .paddr = SZ_128K,
3894 .size = SZ_2G - SZ_128K,
3895 },
3896};
3897
3898static struct msm_iommu_domain msm8960_iommu_domains[] = {
3899 [VIDEO_DOMAIN] = {
3900 .iova_pools = msm8960_video_pools,
3901 .npools = ARRAY_SIZE(msm8960_video_pools),
3902 },
3903 [CAMERA_DOMAIN] = {
3904 .iova_pools = msm8960_camera_pools,
3905 .npools = ARRAY_SIZE(msm8960_camera_pools),
3906 },
Olav Hauganef95ae32012-05-15 09:50:30 -07003907 [DISPLAY_READ_DOMAIN] = {
3908 .iova_pools = msm8960_display_read_pools,
3909 .npools = ARRAY_SIZE(msm8960_display_read_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07003910 },
Olav Hauganef95ae32012-05-15 09:50:30 -07003911 [ROTATOR_SRC_DOMAIN] = {
3912 .iova_pools = msm8960_rotator_src_pools,
3913 .npools = ARRAY_SIZE(msm8960_rotator_src_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07003914 },
3915};
3916
3917struct iommu_domains_pdata msm8960_iommu_domain_pdata = {
3918 .domains = msm8960_iommu_domains,
3919 .ndomains = ARRAY_SIZE(msm8960_iommu_domains),
3920 .domain_names = msm8960_iommu_ctx_names,
3921 .nnames = ARRAY_SIZE(msm8960_iommu_ctx_names),
3922 .domain_alloc_flags = 0,
3923};
3924
3925struct platform_device msm8960_iommu_domain_device = {
3926 .name = "iommu_domains",
3927 .id = -1,
3928 .dev = {
3929 .platform_data = &msm8960_iommu_domain_pdata,
Laura Abbott532b2df2012-04-12 10:53:48 -07003930 }
3931};
3932
3933struct msm_rtb_platform_data msm8960_rtb_pdata = {
3934 .size = SZ_1M,
3935};
3936
3937static int __init msm_rtb_set_buffer_size(char *p)
3938{
3939 int s;
3940
3941 s = memparse(p, NULL);
3942 msm8960_rtb_pdata.size = ALIGN(s, SZ_4K);
3943 return 0;
3944}
3945early_param("msm_rtb_size", msm_rtb_set_buffer_size);
3946
3947
3948struct platform_device msm8960_rtb_device = {
3949 .name = "msm_rtb",
3950 .id = -1,
3951 .dev = {
3952 .platform_data = &msm8960_rtb_pdata,
Laura Abbott0577d7b2012-04-17 11:14:30 -07003953 },
3954};
Laura Abbott2ae8f362012-04-12 11:03:04 -07003955
Laura Abbott0a103cf2012-05-25 09:00:23 -07003956#define MSM_8960_L1_SIZE SZ_1M
3957/*
3958 * The actual L2 size is smaller but we need a larger buffer
3959 * size to store other dump information
3960 */
3961#define MSM_8960_L2_SIZE SZ_4M
3962
Laura Abbott2ae8f362012-04-12 11:03:04 -07003963struct msm_cache_dump_platform_data msm8960_cache_dump_pdata = {
Laura Abbott0a103cf2012-05-25 09:00:23 -07003964 .l2_size = MSM_8960_L2_SIZE,
3965 .l1_size = MSM_8960_L1_SIZE,
Laura Abbott2ae8f362012-04-12 11:03:04 -07003966};
3967
3968struct platform_device msm8960_cache_dump_device = {
3969 .name = "msm_cache_dump",
3970 .id = -1,
3971 .dev = {
3972 .platform_data = &msm8960_cache_dump_pdata,
3973 },
3974};
Joel King0cbf5d82012-05-24 15:21:38 -07003975
3976#define MDM2AP_ERRFATAL 40
3977#define AP2MDM_ERRFATAL 80
3978#define MDM2AP_STATUS 24
3979#define AP2MDM_STATUS 77
3980#define AP2MDM_PMIC_PWR_EN 22
3981#define AP2MDM_KPDPWR_N 79
3982#define AP2MDM_SOFT_RESET 78
Ameya Thakur43248fd2012-07-10 18:50:52 -07003983#define USB_SW 25
Joel King0cbf5d82012-05-24 15:21:38 -07003984
3985static struct resource sglte_resources[] = {
3986 {
3987 .start = MDM2AP_ERRFATAL,
3988 .end = MDM2AP_ERRFATAL,
3989 .name = "MDM2AP_ERRFATAL",
3990 .flags = IORESOURCE_IO,
3991 },
3992 {
3993 .start = AP2MDM_ERRFATAL,
3994 .end = AP2MDM_ERRFATAL,
3995 .name = "AP2MDM_ERRFATAL",
3996 .flags = IORESOURCE_IO,
3997 },
3998 {
3999 .start = MDM2AP_STATUS,
4000 .end = MDM2AP_STATUS,
4001 .name = "MDM2AP_STATUS",
4002 .flags = IORESOURCE_IO,
4003 },
4004 {
4005 .start = AP2MDM_STATUS,
4006 .end = AP2MDM_STATUS,
4007 .name = "AP2MDM_STATUS",
4008 .flags = IORESOURCE_IO,
4009 },
4010 {
4011 .start = AP2MDM_PMIC_PWR_EN,
4012 .end = AP2MDM_PMIC_PWR_EN,
4013 .name = "AP2MDM_PMIC_PWR_EN",
4014 .flags = IORESOURCE_IO,
4015 },
4016 {
4017 .start = AP2MDM_KPDPWR_N,
4018 .end = AP2MDM_KPDPWR_N,
4019 .name = "AP2MDM_KPDPWR_N",
4020 .flags = IORESOURCE_IO,
4021 },
4022 {
4023 .start = AP2MDM_SOFT_RESET,
4024 .end = AP2MDM_SOFT_RESET,
4025 .name = "AP2MDM_SOFT_RESET",
4026 .flags = IORESOURCE_IO,
4027 },
Ameya Thakur43248fd2012-07-10 18:50:52 -07004028 {
4029 .start = USB_SW,
4030 .end = USB_SW,
4031 .name = "USB_SW",
4032 .flags = IORESOURCE_IO,
4033 },
Joel King0cbf5d82012-05-24 15:21:38 -07004034};
4035
Rohit Vaswanib1cc4932012-07-23 21:30:11 -07004036struct platform_device msm_gpio_device = {
4037 .name = "msmgpio",
4038 .id = -1,
4039};
4040
Joel King0cbf5d82012-05-24 15:21:38 -07004041struct platform_device mdm_sglte_device = {
4042 .name = "mdm2_modem",
4043 .id = -1,
4044 .num_resources = ARRAY_SIZE(sglte_resources),
4045 .resource = sglte_resources,
4046};