blob: 09dc37fc4299b1d81b7d95880cdd1fa8f68cd6c2 [file] [log] [blame]
Erik Gillingc5f80062010-01-21 16:53:02 -08001/*
Peter De Schrijverc37c07d2011-12-14 17:03:17 +02002 * arch/arm/mach-tegra/common.c
Erik Gillingc5f80062010-01-21 16:53:02 -08003 *
4 * Copyright (C) 2010 Google, Inc.
5 *
6 * Author:
7 * Colin Cross <ccross@android.com>
8 *
9 * This software is licensed under the terms of the GNU General Public
10 * License version 2, as published by the Free Software Foundation, and
11 * may be copied, distributed, and modified under those terms.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 */
19
20#include <linux/init.h>
21#include <linux/io.h>
Colin Cross4de3a8f2010-04-05 13:16:42 -070022#include <linux/clk.h>
23#include <linux/delay.h>
Peter De Schrijverc37c07d2011-12-14 17:03:17 +020024#include <linux/of_irq.h>
Erik Gillingc5f80062010-01-21 16:53:02 -080025
26#include <asm/hardware/cache-l2x0.h>
Peter De Schrijverc37c07d2011-12-14 17:03:17 +020027#include <asm/hardware/gic.h>
Erik Gillingc5f80062010-01-21 16:53:02 -080028
29#include <mach/iomap.h>
Colin Cross699fe142010-08-23 18:37:25 -070030#include <mach/system.h>
Peter De Schrijver65fe31d2012-02-10 01:47:49 +020031#include <mach/powergate.h>
Erik Gillingc5f80062010-01-21 16:53:02 -080032
33#include "board.h"
Colin Crossd8611962010-01-28 16:40:29 -080034#include "clock.h"
Colin Cross73625e32010-06-23 15:49:17 -070035#include "fuse.h"
Stephen Warrend3b8bdd2012-01-25 14:43:28 -070036#include "pmc.h"
Colin Crossd8611962010-01-28 16:40:29 -080037
Stephen Warren6d7d7b32012-01-06 10:43:22 +000038/*
39 * Storage for debug-macro.S's state.
40 *
41 * This must be in .data not .bss so that it gets initialized each time the
42 * kernel is loaded. The data is declared here rather than debug-macro.S so
43 * that multiple inclusions of debug-macro.S point at the same data.
44 */
45#define TEGRA_DEBUG_UART_OFFSET (TEGRA_DEBUG_UART_BASE & 0xFFFF)
46u32 tegra_uart_config[3] = {
47 /* Debug UART initialization required */
48 1,
49 /* Debug UART physical address */
50 (u32)(IO_APB_PHYS + TEGRA_DEBUG_UART_OFFSET),
51 /* Debug UART virtual address */
52 (u32)(IO_APB_VIRT + TEGRA_DEBUG_UART_OFFSET),
53};
Colin Crossd8611962010-01-28 16:40:29 -080054
Stephen Warren6cc04a42011-12-19 12:24:05 -070055#ifdef CONFIG_OF
Peter De Schrijverc37c07d2011-12-14 17:03:17 +020056static const struct of_device_id tegra_dt_irq_match[] __initconst = {
57 { .compatible = "arm,cortex-a9-gic", .data = gic_of_init },
58 { }
59};
60
61void __init tegra_dt_init_irq(void)
62{
63 tegra_init_irq();
64 of_irq_init(tegra_dt_irq_match);
65}
Stephen Warren6cc04a42011-12-19 12:24:05 -070066#endif
Peter De Schrijverc37c07d2011-12-14 17:03:17 +020067
Colin Cross699fe142010-08-23 18:37:25 -070068void tegra_assert_system_reset(char mode, const char *cmd)
69{
Peter De Schrijver9bfc3f02011-12-14 17:03:19 +020070 void __iomem *reset = IO_ADDRESS(TEGRA_PMC_BASE + 0);
Colin Cross699fe142010-08-23 18:37:25 -070071 u32 reg;
72
Simon Glass375b19c2011-02-17 08:13:57 -080073 reg = readl_relaxed(reset);
Peter De Schrijver9bfc3f02011-12-14 17:03:19 +020074 reg |= 0x10;
Simon Glass375b19c2011-02-17 08:13:57 -080075 writel_relaxed(reg, reset);
Colin Cross699fe142010-08-23 18:37:25 -070076}
77
Peter De Schrijverc37c07d2011-12-14 17:03:17 +020078#ifdef CONFIG_ARCH_TEGRA_2x_SOC
79static __initdata struct tegra_clk_init_table tegra20_clk_init_table[] = {
Colin Crossd8611962010-01-28 16:40:29 -080080 /* name parent rate enabled */
81 { "clk_m", NULL, 0, true },
82 { "pll_p", "clk_m", 216000000, true },
83 { "pll_p_out1", "pll_p", 28800000, true },
84 { "pll_p_out2", "pll_p", 48000000, true },
85 { "pll_p_out3", "pll_p", 72000000, true },
86 { "pll_p_out4", "pll_p", 108000000, true },
Colin Cross8486bdd2010-06-24 18:57:00 -070087 { "sclk", "pll_p_out4", 108000000, true },
88 { "hclk", "sclk", 108000000, true },
Colin Crossd8611962010-01-28 16:40:29 -080089 { "pclk", "hclk", 54000000, true },
Colin Crosscd51d0e2011-02-21 17:05:36 -080090 { "csite", NULL, 0, true },
91 { "emc", NULL, 0, true },
92 { "cpu", NULL, 0, true },
Colin Crossd8611962010-01-28 16:40:29 -080093 { NULL, NULL, 0, 0},
94};
Peter De Schrijverc37c07d2011-12-14 17:03:17 +020095#endif
Erik Gillingc5f80062010-01-21 16:53:02 -080096
Peter De Schrijver01548672011-12-14 17:03:20 +020097static void __init tegra_init_cache(u32 tag_latency, u32 data_latency)
Erik Gillingc5f80062010-01-21 16:53:02 -080098{
99#ifdef CONFIG_CACHE_L2X0
100 void __iomem *p = IO_ADDRESS(TEGRA_ARM_PERIF_BASE) + 0x3000;
Peter De Schrijver01548672011-12-14 17:03:20 +0200101 u32 aux_ctrl, cache_type;
Erik Gillingc5f80062010-01-21 16:53:02 -0800102
Peter De Schrijver01548672011-12-14 17:03:20 +0200103 writel_relaxed(tag_latency, p + L2X0_TAG_LATENCY_CTRL);
104 writel_relaxed(data_latency, p + L2X0_DATA_LATENCY_CTRL);
Erik Gillingc5f80062010-01-21 16:53:02 -0800105
Peter De Schrijver01548672011-12-14 17:03:20 +0200106 cache_type = readl(p + L2X0_CACHE_TYPE);
107 aux_ctrl = (cache_type & 0x700) << (17-8);
108 aux_ctrl |= 0x6C000001;
109
110 l2x0_init(p, aux_ctrl, 0x8200c3fe);
Erik Gillingc5f80062010-01-21 16:53:02 -0800111#endif
Colin Cross4de3a8f2010-04-05 13:16:42 -0700112
Erik Gillingc5f80062010-01-21 16:53:02 -0800113}
114
Peter De Schrijverc37c07d2011-12-14 17:03:17 +0200115#ifdef CONFIG_ARCH_TEGRA_2x_SOC
116void __init tegra20_init_early(void)
Erik Gillingc5f80062010-01-21 16:53:02 -0800117{
Colin Cross73625e32010-06-23 15:49:17 -0700118 tegra_init_fuse();
Peter De Schrijverc37c07d2011-12-14 17:03:17 +0200119 tegra2_init_clocks();
120 tegra_clk_init_from_table(tegra20_clk_init_table);
Peter De Schrijver01548672011-12-14 17:03:20 +0200121 tegra_init_cache(0x331, 0x441);
Stephen Warrend3b8bdd2012-01-25 14:43:28 -0700122 tegra_pmc_init();
Peter De Schrijver65fe31d2012-02-10 01:47:49 +0200123 tegra_powergate_init();
Erik Gillingc5f80062010-01-21 16:53:02 -0800124}
Peter De Schrijverc37c07d2011-12-14 17:03:17 +0200125#endif
Peter De Schrijver44107d82011-12-14 17:03:25 +0200126#ifdef CONFIG_ARCH_TEGRA_3x_SOC
127void __init tegra30_init_early(void)
128{
Peter De Schrijvercec60062012-02-10 01:47:43 +0200129 tegra_init_fuse();
Peter De Schrijver7ff43ee2012-01-09 05:35:13 +0000130 tegra30_init_clocks();
Peter De Schrijver44107d82011-12-14 17:03:25 +0200131 tegra_init_cache(0x441, 0x551);
Stephen Warrend3b8bdd2012-01-25 14:43:28 -0700132 tegra_pmc_init();
Peter De Schrijver65fe31d2012-02-10 01:47:49 +0200133 tegra_powergate_init();
Peter De Schrijver44107d82011-12-14 17:03:25 +0200134}
135#endif