blob: 8e1b32f2cd5e0efa89d79b30ec8e11eb9573e0cb [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/******************************************************************************
2 * x86_emulate.c
3 *
4 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
5 *
6 * Copyright (c) 2005 Keir Fraser
7 *
8 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
Rusty Russelldcc07662007-07-17 23:16:56 +10009 * privileged instructions:
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Copyright (C) 2006 Qumranet
12 *
13 * Avi Kivity <avi@qumranet.com>
14 * Yaniv Kamay <yaniv@qumranet.com>
15 *
16 * This work is licensed under the terms of the GNU GPL, version 2. See
17 * the COPYING file in the top-level directory.
18 *
19 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
20 */
21
22#ifndef __KERNEL__
23#include <stdio.h>
24#include <stdint.h>
25#include <public/xen.h>
Mike Dayd77c26f2007-10-08 09:02:08 -040026#define DPRINTF(_f, _a ...) printf(_f , ## _a)
Avi Kivity6aa8b732006-12-10 02:21:36 -080027#else
Avi Kivityedf88412007-12-16 11:02:48 +020028#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080029#define DPRINTF(x...) do {} while (0)
30#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -080031#include <linux/module.h>
Avi Kivityedf88412007-12-16 11:02:48 +020032#include <asm/kvm_x86_emulate.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080033
34/*
35 * Opcode effective-address decode tables.
36 * Note that we only emulate instructions that have at least one memory
37 * operand (excluding implicit stack references). We assume that stack
38 * references and instruction fetches will never occur in special memory
39 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
40 * not be handled.
41 */
42
43/* Operand sizes: 8-bit operands or specified/overridden size. */
44#define ByteOp (1<<0) /* 8-bit operands. */
45/* Destination operand type. */
46#define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
47#define DstReg (2<<1) /* Register operand. */
48#define DstMem (3<<1) /* Memory operand. */
49#define DstMask (3<<1)
50/* Source operand type. */
51#define SrcNone (0<<3) /* No source operand. */
52#define SrcImplicit (0<<3) /* Source operand is implicit in the opcode. */
53#define SrcReg (1<<3) /* Register operand. */
54#define SrcMem (2<<3) /* Memory operand. */
55#define SrcMem16 (3<<3) /* Memory operand (16-bit). */
56#define SrcMem32 (4<<3) /* Memory operand (32-bit). */
57#define SrcImm (5<<3) /* Immediate operand. */
58#define SrcImmByte (6<<3) /* 8-bit sign-extended immediate operand. */
59#define SrcMask (7<<3)
60/* Generic ModRM decode. */
61#define ModRM (1<<6)
62/* Destination is only written; never read. */
63#define Mov (1<<7)
Avi Kivity038e51d2007-01-22 20:40:40 -080064#define BitOp (1<<8)
Avi Kivityc7e75a32007-10-28 16:34:25 +020065#define MemAbs (1<<9) /* Memory operand is absolute displacement */
Avi Kivityb9fa9d62007-11-27 19:05:37 +020066#define String (1<<10) /* String instruction (rep capable) */
Avi Kivity6e3d5df2007-12-06 18:14:14 +020067#define Stack (1<<11) /* Stack instruction (push/pop) */
Avi Kivitye09d0822008-01-18 12:38:59 +020068#define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
69#define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
70#define GroupMask 0xff /* Group number stored in bits 0:7 */
Avi Kivity6aa8b732006-12-10 02:21:36 -080071
Avi Kivity43bb19c2008-01-18 12:46:50 +020072enum {
Avi Kivity1d6ad202008-01-23 22:26:09 +020073 Group1_80, Group1_81, Group1_82, Group1_83,
Avi Kivityd95058a2008-01-18 13:36:50 +020074 Group1A, Group3_Byte, Group3, Group4, Group5, Group7,
Avi Kivity43bb19c2008-01-18 12:46:50 +020075};
76
Avi Kivityc7e75a32007-10-28 16:34:25 +020077static u16 opcode_table[256] = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080078 /* 0x00 - 0x07 */
79 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
80 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
81 0, 0, 0, 0,
82 /* 0x08 - 0x0F */
83 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
84 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
85 0, 0, 0, 0,
86 /* 0x10 - 0x17 */
87 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
88 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
89 0, 0, 0, 0,
90 /* 0x18 - 0x1F */
91 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
92 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
93 0, 0, 0, 0,
94 /* 0x20 - 0x27 */
95 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
96 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Nitin A Kamble19eb9382007-08-17 15:17:41 +030097 SrcImmByte, SrcImm, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080098 /* 0x28 - 0x2F */
99 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
100 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
101 0, 0, 0, 0,
102 /* 0x30 - 0x37 */
103 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
104 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
105 0, 0, 0, 0,
106 /* 0x38 - 0x3F */
107 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
108 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
109 0, 0, 0, 0,
Nitin A Kambled77a2502007-10-12 17:40:33 -0700110 /* 0x40 - 0x47 */
Avi Kivity33615aa2007-10-31 11:15:56 +0200111 DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
Nitin A Kambled77a2502007-10-12 17:40:33 -0700112 /* 0x48 - 0x4F */
Avi Kivity33615aa2007-10-31 11:15:56 +0200113 DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
Nitin A Kamble7f0aaee2007-06-19 11:16:04 +0300114 /* 0x50 - 0x57 */
Avi Kivity6e3d5df2007-12-06 18:14:14 +0200115 SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
116 SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
Nitin A Kamble7f0aaee2007-06-19 11:16:04 +0300117 /* 0x58 - 0x5F */
Avi Kivity6e3d5df2007-12-06 18:14:14 +0200118 DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
119 DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
Nitin A Kamble7d316912007-08-28 17:58:52 -0700120 /* 0x60 - 0x67 */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800121 0, 0, 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
Nitin A Kamble7d316912007-08-28 17:58:52 -0700122 0, 0, 0, 0,
123 /* 0x68 - 0x6F */
Avi Kivity6e3d5df2007-12-06 18:14:14 +0200124 0, 0, ImplicitOps | Mov | Stack, 0,
Laurent Viviere70669a2007-08-05 10:36:40 +0300125 SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* insb, insw/insd */
126 SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* outsb, outsw/outsd */
Nitin A Kamble55bebde2007-09-15 10:25:41 +0300127 /* 0x70 - 0x77 */
128 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
129 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
130 /* 0x78 - 0x7F */
131 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
132 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800133 /* 0x80 - 0x87 */
Avi Kivity1d6ad202008-01-23 22:26:09 +0200134 Group | Group1_80, Group | Group1_81,
135 Group | Group1_82, Group | Group1_83,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800136 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
137 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
138 /* 0x88 - 0x8F */
139 ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
140 ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
Avi Kivity43bb19c2008-01-18 12:46:50 +0200141 0, ModRM | DstReg, 0, Group | Group1A,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800142 /* 0x90 - 0x9F */
Avi Kivity6e3d5df2007-12-06 18:14:14 +0200143 0, 0, 0, 0, 0, 0, 0, 0,
144 0, 0, 0, 0, ImplicitOps | Stack, ImplicitOps | Stack, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800145 /* 0xA0 - 0xA7 */
Avi Kivityc7e75a32007-10-28 16:34:25 +0200146 ByteOp | DstReg | SrcMem | Mov | MemAbs, DstReg | SrcMem | Mov | MemAbs,
147 ByteOp | DstMem | SrcReg | Mov | MemAbs, DstMem | SrcReg | Mov | MemAbs,
Avi Kivityb9fa9d62007-11-27 19:05:37 +0200148 ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
149 ByteOp | ImplicitOps | String, ImplicitOps | String,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800150 /* 0xA8 - 0xAF */
Avi Kivityb9fa9d62007-11-27 19:05:37 +0200151 0, 0, ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
152 ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
153 ByteOp | ImplicitOps | String, ImplicitOps | String,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800154 /* 0xB0 - 0xBF */
155 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
156 /* 0xC0 - 0xC7 */
Nitin A Kambled9413cd2007-06-19 11:21:15 +0300157 ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
Avi Kivity6e3d5df2007-12-06 18:14:14 +0200158 0, ImplicitOps | Stack, 0, 0,
Nitin A Kambled9413cd2007-06-19 11:21:15 +0300159 ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800160 /* 0xC8 - 0xCF */
161 0, 0, 0, 0, 0, 0, 0, 0,
162 /* 0xD0 - 0xD7 */
163 ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
164 ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
165 0, 0, 0, 0,
166 /* 0xD8 - 0xDF */
167 0, 0, 0, 0, 0, 0, 0, 0,
Nitin A Kamble098c9372007-08-19 11:00:36 +0300168 /* 0xE0 - 0xE7 */
169 0, 0, 0, 0, 0, 0, 0, 0,
170 /* 0xE8 - 0xEF */
Avi Kivity6e3d5df2007-12-06 18:14:14 +0200171 ImplicitOps | Stack, SrcImm|ImplicitOps, 0, SrcImmByte|ImplicitOps,
172 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800173 /* 0xF0 - 0xF7 */
174 0, 0, 0, 0,
Avi Kivity7d858a12008-01-18 12:58:04 +0200175 ImplicitOps, ImplicitOps, Group | Group3_Byte, Group | Group3,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800176 /* 0xF8 - 0xFF */
Nitin A Kambleb284be52007-10-16 18:23:27 -0700177 ImplicitOps, 0, ImplicitOps, ImplicitOps,
Avi Kivityfd607542008-01-18 13:12:26 +0200178 0, 0, Group | Group4, Group | Group5,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800179};
180
Avi Kivity038e51d2007-01-22 20:40:40 -0800181static u16 twobyte_table[256] = {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800182 /* 0x00 - 0x0F */
Avi Kivityd95058a2008-01-18 13:36:50 +0200183 0, Group | GroupDual | Group7, 0, 0, 0, 0, ImplicitOps, 0,
Avi Kivity651a3e22007-10-28 16:09:18 +0200184 ImplicitOps, ImplicitOps, 0, 0, 0, ImplicitOps | ModRM, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800185 /* 0x10 - 0x1F */
186 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
187 /* 0x20 - 0x2F */
188 ModRM | ImplicitOps, ModRM, ModRM | ImplicitOps, ModRM, 0, 0, 0, 0,
189 0, 0, 0, 0, 0, 0, 0, 0,
190 /* 0x30 - 0x3F */
Avi Kivity35f3f282007-07-17 14:20:30 +0300191 ImplicitOps, 0, ImplicitOps, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800192 /* 0x40 - 0x47 */
193 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
194 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
195 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
196 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
197 /* 0x48 - 0x4F */
198 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
199 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
200 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
201 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
202 /* 0x50 - 0x5F */
203 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
204 /* 0x60 - 0x6F */
205 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
206 /* 0x70 - 0x7F */
207 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
208 /* 0x80 - 0x8F */
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +0300209 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
210 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
211 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
212 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800213 /* 0x90 - 0x9F */
214 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
215 /* 0xA0 - 0xA7 */
Avi Kivity038e51d2007-01-22 20:40:40 -0800216 0, 0, 0, DstMem | SrcReg | ModRM | BitOp, 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800217 /* 0xA8 - 0xAF */
Avi Kivity038e51d2007-01-22 20:40:40 -0800218 0, 0, 0, DstMem | SrcReg | ModRM | BitOp, 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800219 /* 0xB0 - 0xB7 */
220 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM, 0,
Avi Kivity038e51d2007-01-22 20:40:40 -0800221 DstMem | SrcReg | ModRM | BitOp,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800222 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
223 DstReg | SrcMem16 | ModRM | Mov,
224 /* 0xB8 - 0xBF */
Avi Kivity038e51d2007-01-22 20:40:40 -0800225 0, 0, DstMem | SrcImmByte | ModRM, DstMem | SrcReg | ModRM | BitOp,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800226 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
227 DstReg | SrcMem16 | ModRM | Mov,
228 /* 0xC0 - 0xCF */
Sheng Yanga012e652007-10-15 14:24:20 +0800229 0, 0, 0, DstMem | SrcReg | ModRM | Mov, 0, 0, 0, ImplicitOps | ModRM,
230 0, 0, 0, 0, 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800231 /* 0xD0 - 0xDF */
232 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
233 /* 0xE0 - 0xEF */
234 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
235 /* 0xF0 - 0xFF */
236 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
237};
238
Avi Kivitye09d0822008-01-18 12:38:59 +0200239static u16 group_table[] = {
Avi Kivity1d6ad202008-01-23 22:26:09 +0200240 [Group1_80*8] =
241 ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
242 ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
243 ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
244 ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
245 [Group1_81*8] =
246 DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
247 DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
248 DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
249 DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
250 [Group1_82*8] =
251 ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
252 ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
253 ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
254 ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
255 [Group1_83*8] =
256 DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
257 DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
258 DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
259 DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
Avi Kivity43bb19c2008-01-18 12:46:50 +0200260 [Group1A*8] =
261 DstMem | SrcNone | ModRM | Mov | Stack, 0, 0, 0, 0, 0, 0, 0,
Avi Kivity7d858a12008-01-18 12:58:04 +0200262 [Group3_Byte*8] =
263 ByteOp | SrcImm | DstMem | ModRM, 0,
264 ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
265 0, 0, 0, 0,
266 [Group3*8] =
267 DstMem | SrcImm | ModRM | SrcImm, 0,
268 DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
269 0, 0, 0, 0,
Avi Kivityfd607542008-01-18 13:12:26 +0200270 [Group4*8] =
271 ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
272 0, 0, 0, 0, 0, 0,
273 [Group5*8] =
274 DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM, 0, 0,
275 SrcMem | ModRM, 0, SrcMem | ModRM | Stack, 0,
Avi Kivityd95058a2008-01-18 13:36:50 +0200276 [Group7*8] =
277 0, 0, ModRM | SrcMem, ModRM | SrcMem,
278 SrcNone | ModRM | DstMem, 0, SrcMem | ModRM, SrcMem | ModRM | ByteOp,
Avi Kivitye09d0822008-01-18 12:38:59 +0200279};
280
281static u16 group2_table[] = {
Avi Kivityd95058a2008-01-18 13:36:50 +0200282 [Group7*8] =
283 SrcNone | ModRM, 0, 0, 0, SrcNone | ModRM | DstMem, 0, SrcMem | ModRM, 0,
Avi Kivitye09d0822008-01-18 12:38:59 +0200284};
285
Avi Kivity6aa8b732006-12-10 02:21:36 -0800286/* EFLAGS bit definitions. */
287#define EFLG_OF (1<<11)
288#define EFLG_DF (1<<10)
289#define EFLG_SF (1<<7)
290#define EFLG_ZF (1<<6)
291#define EFLG_AF (1<<4)
292#define EFLG_PF (1<<2)
293#define EFLG_CF (1<<0)
294
295/*
296 * Instruction emulation:
297 * Most instructions are emulated directly via a fragment of inline assembly
298 * code. This allows us to save/restore EFLAGS and thus very easily pick up
299 * any modified flags.
300 */
301
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800302#if defined(CONFIG_X86_64)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800303#define _LO32 "k" /* force 32-bit operand */
304#define _STK "%%rsp" /* stack pointer */
305#elif defined(__i386__)
306#define _LO32 "" /* force 32-bit operand */
307#define _STK "%%esp" /* stack pointer */
308#endif
309
310/*
311 * These EFLAGS bits are restored from saved value during emulation, and
312 * any changes are written back to the saved value after emulation.
313 */
314#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
315
316/* Before executing instruction: restore necessary bits in EFLAGS. */
Avi Kivitye934c9c2007-12-06 16:15:02 +0200317#define _PRE_EFLAGS(_sav, _msk, _tmp) \
318 /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
319 "movl %"_sav",%"_LO32 _tmp"; " \
320 "push %"_tmp"; " \
321 "push %"_tmp"; " \
322 "movl %"_msk",%"_LO32 _tmp"; " \
323 "andl %"_LO32 _tmp",("_STK"); " \
324 "pushf; " \
325 "notl %"_LO32 _tmp"; " \
326 "andl %"_LO32 _tmp",("_STK"); " \
327 "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
328 "pop %"_tmp"; " \
329 "orl %"_LO32 _tmp",("_STK"); " \
330 "popf; " \
331 "pop %"_sav"; "
Avi Kivity6aa8b732006-12-10 02:21:36 -0800332
333/* After executing instruction: write-back necessary bits in EFLAGS. */
334#define _POST_EFLAGS(_sav, _msk, _tmp) \
335 /* _sav |= EFLAGS & _msk; */ \
336 "pushf; " \
337 "pop %"_tmp"; " \
338 "andl %"_msk",%"_LO32 _tmp"; " \
339 "orl %"_LO32 _tmp",%"_sav"; "
340
341/* Raw emulation: instruction has two explicit operands. */
342#define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
343 do { \
344 unsigned long _tmp; \
345 \
346 switch ((_dst).bytes) { \
347 case 2: \
348 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400349 _PRE_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800350 _op"w %"_wx"3,%1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400351 _POST_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800352 : "=m" (_eflags), "=m" ((_dst).val), \
353 "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400354 : _wy ((_src).val), "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800355 break; \
356 case 4: \
357 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400358 _PRE_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800359 _op"l %"_lx"3,%1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400360 _POST_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800361 : "=m" (_eflags), "=m" ((_dst).val), \
362 "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400363 : _ly ((_src).val), "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800364 break; \
365 case 8: \
366 __emulate_2op_8byte(_op, _src, _dst, \
367 _eflags, _qx, _qy); \
368 break; \
369 } \
370 } while (0)
371
372#define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
373 do { \
Harvey Harrison77cd3372008-02-19 10:43:11 -0800374 unsigned long __tmp; \
Mike Dayd77c26f2007-10-08 09:02:08 -0400375 switch ((_dst).bytes) { \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800376 case 1: \
377 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400378 _PRE_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800379 _op"b %"_bx"3,%1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400380 _POST_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800381 : "=m" (_eflags), "=m" ((_dst).val), \
Harvey Harrison77cd3372008-02-19 10:43:11 -0800382 "=&r" (__tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400383 : _by ((_src).val), "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800384 break; \
385 default: \
386 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
387 _wx, _wy, _lx, _ly, _qx, _qy); \
388 break; \
389 } \
390 } while (0)
391
392/* Source operand is byte-sized and may be restricted to just %cl. */
393#define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
394 __emulate_2op(_op, _src, _dst, _eflags, \
395 "b", "c", "b", "c", "b", "c", "b", "c")
396
397/* Source operand is byte, word, long or quad sized. */
398#define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
399 __emulate_2op(_op, _src, _dst, _eflags, \
400 "b", "q", "w", "r", _LO32, "r", "", "r")
401
402/* Source operand is word, long or quad sized. */
403#define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
404 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
405 "w", "r", _LO32, "r", "", "r")
406
407/* Instruction has only one explicit operand (no source operand). */
408#define emulate_1op(_op, _dst, _eflags) \
409 do { \
410 unsigned long _tmp; \
411 \
Mike Dayd77c26f2007-10-08 09:02:08 -0400412 switch ((_dst).bytes) { \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800413 case 1: \
414 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400415 _PRE_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800416 _op"b %1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400417 _POST_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800418 : "=m" (_eflags), "=m" ((_dst).val), \
419 "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400420 : "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800421 break; \
422 case 2: \
423 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400424 _PRE_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800425 _op"w %1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400426 _POST_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800427 : "=m" (_eflags), "=m" ((_dst).val), \
428 "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400429 : "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800430 break; \
431 case 4: \
432 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400433 _PRE_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800434 _op"l %1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400435 _POST_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800436 : "=m" (_eflags), "=m" ((_dst).val), \
437 "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400438 : "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800439 break; \
440 case 8: \
441 __emulate_1op_8byte(_op, _dst, _eflags); \
442 break; \
443 } \
444 } while (0)
445
446/* Emulate an instruction with quadword operands (x86/64 only). */
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800447#if defined(CONFIG_X86_64)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800448#define __emulate_2op_8byte(_op, _src, _dst, _eflags, _qx, _qy) \
449 do { \
450 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400451 _PRE_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800452 _op"q %"_qx"3,%1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400453 _POST_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800454 : "=m" (_eflags), "=m" ((_dst).val), "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400455 : _qy ((_src).val), "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800456 } while (0)
457
458#define __emulate_1op_8byte(_op, _dst, _eflags) \
459 do { \
460 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400461 _PRE_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800462 _op"q %1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400463 _POST_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800464 : "=m" (_eflags), "=m" ((_dst).val), "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400465 : "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800466 } while (0)
467
468#elif defined(__i386__)
469#define __emulate_2op_8byte(_op, _src, _dst, _eflags, _qx, _qy)
470#define __emulate_1op_8byte(_op, _dst, _eflags)
471#endif /* __i386__ */
472
473/* Fetch next part of the instruction being emulated. */
474#define insn_fetch(_type, _size, _eip) \
475({ unsigned long _x; \
Avi Kivity62266862007-11-20 13:15:52 +0200476 rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
Mike Dayd77c26f2007-10-08 09:02:08 -0400477 if (rc != 0) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800478 goto done; \
479 (_eip) += (_size); \
480 (_type)_x; \
481})
482
Harvey Harrisonddcb2882008-02-18 11:12:48 -0800483static inline unsigned long ad_mask(struct decode_cache *c)
484{
485 return (1UL << (c->ad_bytes << 3)) - 1;
486}
487
Avi Kivity6aa8b732006-12-10 02:21:36 -0800488/* Access/update address held in a register, based on addressing mode. */
Harvey Harrisone4706772008-02-19 07:40:38 -0800489static inline unsigned long
490address_mask(struct decode_cache *c, unsigned long reg)
491{
492 if (c->ad_bytes == sizeof(unsigned long))
493 return reg;
494 else
495 return reg & ad_mask(c);
496}
497
498static inline unsigned long
499register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
500{
501 return base + address_mask(c, reg);
502}
503
Harvey Harrison7a9572752008-02-19 07:40:41 -0800504static inline void
505register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
506{
507 if (c->ad_bytes == sizeof(unsigned long))
508 *reg += inc;
509 else
510 *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
511}
Avi Kivity6aa8b732006-12-10 02:21:36 -0800512
Harvey Harrison7a9572752008-02-19 07:40:41 -0800513static inline void jmp_rel(struct decode_cache *c, int rel)
514{
515 register_address_increment(c, &c->eip, rel);
516}
Nitin A Kamble098c9372007-08-19 11:00:36 +0300517
Avi Kivity62266862007-11-20 13:15:52 +0200518static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
519 struct x86_emulate_ops *ops,
520 unsigned long linear, u8 *dest)
521{
522 struct fetch_cache *fc = &ctxt->decode.fetch;
523 int rc;
524 int size;
525
526 if (linear < fc->start || linear >= fc->end) {
527 size = min(15UL, PAGE_SIZE - offset_in_page(linear));
528 rc = ops->read_std(linear, fc->data, size, ctxt->vcpu);
529 if (rc)
530 return rc;
531 fc->start = linear;
532 fc->end = linear + size;
533 }
534 *dest = fc->data[linear - fc->start];
535 return 0;
536}
537
538static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
539 struct x86_emulate_ops *ops,
540 unsigned long eip, void *dest, unsigned size)
541{
542 int rc = 0;
543
544 eip += ctxt->cs_base;
545 while (size--) {
546 rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
547 if (rc)
548 return rc;
549 }
550 return 0;
551}
552
Rusty Russell1e3c5cb2007-07-17 23:16:11 +1000553/*
554 * Given the 'reg' portion of a ModRM byte, and a register block, return a
555 * pointer into the block that addresses the relevant register.
556 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
557 */
558static void *decode_register(u8 modrm_reg, unsigned long *regs,
559 int highbyte_regs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800560{
561 void *p;
562
563 p = &regs[modrm_reg];
564 if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
565 p = (unsigned char *)&regs[modrm_reg & 3] + 1;
566 return p;
567}
568
569static int read_descriptor(struct x86_emulate_ctxt *ctxt,
570 struct x86_emulate_ops *ops,
571 void *ptr,
572 u16 *size, unsigned long *address, int op_bytes)
573{
574 int rc;
575
576 if (op_bytes == 2)
577 op_bytes = 3;
578 *address = 0;
Laurent Viviercebff022007-07-30 13:35:24 +0300579 rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
580 ctxt->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800581 if (rc)
582 return rc;
Laurent Viviercebff022007-07-30 13:35:24 +0300583 rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
584 ctxt->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800585 return rc;
586}
587
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +0300588static int test_cc(unsigned int condition, unsigned int flags)
589{
590 int rc = 0;
591
592 switch ((condition & 15) >> 1) {
593 case 0: /* o */
594 rc |= (flags & EFLG_OF);
595 break;
596 case 1: /* b/c/nae */
597 rc |= (flags & EFLG_CF);
598 break;
599 case 2: /* z/e */
600 rc |= (flags & EFLG_ZF);
601 break;
602 case 3: /* be/na */
603 rc |= (flags & (EFLG_CF|EFLG_ZF));
604 break;
605 case 4: /* s */
606 rc |= (flags & EFLG_SF);
607 break;
608 case 5: /* p/pe */
609 rc |= (flags & EFLG_PF);
610 break;
611 case 7: /* le/ng */
612 rc |= (flags & EFLG_ZF);
613 /* fall through */
614 case 6: /* l/nge */
615 rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
616 break;
617 }
618
619 /* Odd condition identifiers (lsb == 1) have inverted sense. */
620 return (!!rc ^ (condition & 1));
621}
622
Avi Kivity3c118e22007-10-31 10:27:04 +0200623static void decode_register_operand(struct operand *op,
624 struct decode_cache *c,
Avi Kivity3c118e22007-10-31 10:27:04 +0200625 int inhibit_bytereg)
626{
Avi Kivity33615aa2007-10-31 11:15:56 +0200627 unsigned reg = c->modrm_reg;
Avi Kivity9f1ef3f2007-10-31 11:21:06 +0200628 int highbyte_regs = c->rex_prefix == 0;
Avi Kivity33615aa2007-10-31 11:15:56 +0200629
630 if (!(c->d & ModRM))
631 reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
Avi Kivity3c118e22007-10-31 10:27:04 +0200632 op->type = OP_REG;
633 if ((c->d & ByteOp) && !inhibit_bytereg) {
Avi Kivity33615aa2007-10-31 11:15:56 +0200634 op->ptr = decode_register(reg, c->regs, highbyte_regs);
Avi Kivity3c118e22007-10-31 10:27:04 +0200635 op->val = *(u8 *)op->ptr;
636 op->bytes = 1;
637 } else {
Avi Kivity33615aa2007-10-31 11:15:56 +0200638 op->ptr = decode_register(reg, c->regs, 0);
Avi Kivity3c118e22007-10-31 10:27:04 +0200639 op->bytes = c->op_bytes;
640 switch (op->bytes) {
641 case 2:
642 op->val = *(u16 *)op->ptr;
643 break;
644 case 4:
645 op->val = *(u32 *)op->ptr;
646 break;
647 case 8:
648 op->val = *(u64 *) op->ptr;
649 break;
650 }
651 }
652 op->orig_val = op->val;
653}
654
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200655static int decode_modrm(struct x86_emulate_ctxt *ctxt,
656 struct x86_emulate_ops *ops)
657{
658 struct decode_cache *c = &ctxt->decode;
659 u8 sib;
660 int index_reg = 0, base_reg = 0, scale, rip_relative = 0;
661 int rc = 0;
662
663 if (c->rex_prefix) {
664 c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
665 index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
666 c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
667 }
668
669 c->modrm = insn_fetch(u8, 1, c->eip);
670 c->modrm_mod |= (c->modrm & 0xc0) >> 6;
671 c->modrm_reg |= (c->modrm & 0x38) >> 3;
672 c->modrm_rm |= (c->modrm & 0x07);
673 c->modrm_ea = 0;
674 c->use_modrm_ea = 1;
675
676 if (c->modrm_mod == 3) {
677 c->modrm_val = *(unsigned long *)
678 decode_register(c->modrm_rm, c->regs, c->d & ByteOp);
679 return rc;
680 }
681
682 if (c->ad_bytes == 2) {
683 unsigned bx = c->regs[VCPU_REGS_RBX];
684 unsigned bp = c->regs[VCPU_REGS_RBP];
685 unsigned si = c->regs[VCPU_REGS_RSI];
686 unsigned di = c->regs[VCPU_REGS_RDI];
687
688 /* 16-bit ModR/M decode. */
689 switch (c->modrm_mod) {
690 case 0:
691 if (c->modrm_rm == 6)
692 c->modrm_ea += insn_fetch(u16, 2, c->eip);
693 break;
694 case 1:
695 c->modrm_ea += insn_fetch(s8, 1, c->eip);
696 break;
697 case 2:
698 c->modrm_ea += insn_fetch(u16, 2, c->eip);
699 break;
700 }
701 switch (c->modrm_rm) {
702 case 0:
703 c->modrm_ea += bx + si;
704 break;
705 case 1:
706 c->modrm_ea += bx + di;
707 break;
708 case 2:
709 c->modrm_ea += bp + si;
710 break;
711 case 3:
712 c->modrm_ea += bp + di;
713 break;
714 case 4:
715 c->modrm_ea += si;
716 break;
717 case 5:
718 c->modrm_ea += di;
719 break;
720 case 6:
721 if (c->modrm_mod != 0)
722 c->modrm_ea += bp;
723 break;
724 case 7:
725 c->modrm_ea += bx;
726 break;
727 }
728 if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
729 (c->modrm_rm == 6 && c->modrm_mod != 0))
730 if (!c->override_base)
731 c->override_base = &ctxt->ss_base;
732 c->modrm_ea = (u16)c->modrm_ea;
733 } else {
734 /* 32/64-bit ModR/M decode. */
735 switch (c->modrm_rm) {
736 case 4:
737 case 12:
738 sib = insn_fetch(u8, 1, c->eip);
739 index_reg |= (sib >> 3) & 7;
740 base_reg |= sib & 7;
741 scale = sib >> 6;
742
743 switch (base_reg) {
744 case 5:
745 if (c->modrm_mod != 0)
746 c->modrm_ea += c->regs[base_reg];
747 else
748 c->modrm_ea +=
749 insn_fetch(s32, 4, c->eip);
750 break;
751 default:
752 c->modrm_ea += c->regs[base_reg];
753 }
754 switch (index_reg) {
755 case 4:
756 break;
757 default:
758 c->modrm_ea += c->regs[index_reg] << scale;
759 }
760 break;
761 case 5:
762 if (c->modrm_mod != 0)
763 c->modrm_ea += c->regs[c->modrm_rm];
764 else if (ctxt->mode == X86EMUL_MODE_PROT64)
765 rip_relative = 1;
766 break;
767 default:
768 c->modrm_ea += c->regs[c->modrm_rm];
769 break;
770 }
771 switch (c->modrm_mod) {
772 case 0:
773 if (c->modrm_rm == 5)
774 c->modrm_ea += insn_fetch(s32, 4, c->eip);
775 break;
776 case 1:
777 c->modrm_ea += insn_fetch(s8, 1, c->eip);
778 break;
779 case 2:
780 c->modrm_ea += insn_fetch(s32, 4, c->eip);
781 break;
782 }
783 }
784 if (rip_relative) {
785 c->modrm_ea += c->eip;
786 switch (c->d & SrcMask) {
787 case SrcImmByte:
788 c->modrm_ea += 1;
789 break;
790 case SrcImm:
791 if (c->d & ByteOp)
792 c->modrm_ea += 1;
793 else
794 if (c->op_bytes == 8)
795 c->modrm_ea += 4;
796 else
797 c->modrm_ea += c->op_bytes;
798 }
799 }
800done:
801 return rc;
802}
803
804static int decode_abs(struct x86_emulate_ctxt *ctxt,
805 struct x86_emulate_ops *ops)
806{
807 struct decode_cache *c = &ctxt->decode;
808 int rc = 0;
809
810 switch (c->ad_bytes) {
811 case 2:
812 c->modrm_ea = insn_fetch(u16, 2, c->eip);
813 break;
814 case 4:
815 c->modrm_ea = insn_fetch(u32, 4, c->eip);
816 break;
817 case 8:
818 c->modrm_ea = insn_fetch(u64, 8, c->eip);
819 break;
820 }
821done:
822 return rc;
823}
824
Avi Kivity6aa8b732006-12-10 02:21:36 -0800825int
Laurent Vivier8b4caf62007-09-18 11:27:19 +0200826x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800827{
Laurent Viviere4e03de2007-09-18 11:52:50 +0200828 struct decode_cache *c = &ctxt->decode;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800829 int rc = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800830 int mode = ctxt->mode;
Avi Kivitye09d0822008-01-18 12:38:59 +0200831 int def_op_bytes, def_ad_bytes, group;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800832
833 /* Shadow copy of register state. Committed on successful emulation. */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800834
Laurent Viviere4e03de2007-09-18 11:52:50 +0200835 memset(c, 0, sizeof(struct decode_cache));
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800836 c->eip = ctxt->vcpu->arch.rip;
837 memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800838
839 switch (mode) {
840 case X86EMUL_MODE_REAL:
841 case X86EMUL_MODE_PROT16:
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200842 def_op_bytes = def_ad_bytes = 2;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800843 break;
844 case X86EMUL_MODE_PROT32:
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200845 def_op_bytes = def_ad_bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800846 break;
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800847#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -0800848 case X86EMUL_MODE_PROT64:
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200849 def_op_bytes = 4;
850 def_ad_bytes = 8;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800851 break;
852#endif
853 default:
854 return -1;
855 }
856
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200857 c->op_bytes = def_op_bytes;
858 c->ad_bytes = def_ad_bytes;
859
Avi Kivity6aa8b732006-12-10 02:21:36 -0800860 /* Legacy prefixes. */
Laurent Vivierb4c6abf2007-09-25 13:36:40 +0200861 for (;;) {
Laurent Viviere4e03de2007-09-18 11:52:50 +0200862 switch (c->b = insn_fetch(u8, 1, c->eip)) {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800863 case 0x66: /* operand-size override */
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200864 /* switch between 2/4 bytes */
865 c->op_bytes = def_op_bytes ^ 6;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800866 break;
867 case 0x67: /* address-size override */
868 if (mode == X86EMUL_MODE_PROT64)
Laurent Viviere4e03de2007-09-18 11:52:50 +0200869 /* switch between 4/8 bytes */
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200870 c->ad_bytes = def_ad_bytes ^ 12;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800871 else
Laurent Viviere4e03de2007-09-18 11:52:50 +0200872 /* switch between 2/4 bytes */
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200873 c->ad_bytes = def_ad_bytes ^ 6;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800874 break;
875 case 0x2e: /* CS override */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200876 c->override_base = &ctxt->cs_base;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800877 break;
878 case 0x3e: /* DS override */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200879 c->override_base = &ctxt->ds_base;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800880 break;
881 case 0x26: /* ES override */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200882 c->override_base = &ctxt->es_base;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800883 break;
884 case 0x64: /* FS override */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200885 c->override_base = &ctxt->fs_base;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800886 break;
887 case 0x65: /* GS override */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200888 c->override_base = &ctxt->gs_base;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800889 break;
890 case 0x36: /* SS override */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200891 c->override_base = &ctxt->ss_base;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800892 break;
Laurent Vivierb4c6abf2007-09-25 13:36:40 +0200893 case 0x40 ... 0x4f: /* REX */
894 if (mode != X86EMUL_MODE_PROT64)
895 goto done_prefixes;
Avi Kivity33615aa2007-10-31 11:15:56 +0200896 c->rex_prefix = c->b;
Laurent Vivierb4c6abf2007-09-25 13:36:40 +0200897 continue;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800898 case 0xf0: /* LOCK */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200899 c->lock_prefix = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800900 break;
Laurent Vivierae6200b2007-09-20 11:17:24 +0200901 case 0xf2: /* REPNE/REPNZ */
Guillaume Thouvenin90e0a282007-11-22 11:32:09 +0100902 c->rep_prefix = REPNE_PREFIX;
903 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800904 case 0xf3: /* REP/REPE/REPZ */
Guillaume Thouvenin90e0a282007-11-22 11:32:09 +0100905 c->rep_prefix = REPE_PREFIX;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800906 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800907 default:
908 goto done_prefixes;
909 }
Laurent Vivierb4c6abf2007-09-25 13:36:40 +0200910
911 /* Any legacy prefix after a REX prefix nullifies its effect. */
912
Avi Kivity33615aa2007-10-31 11:15:56 +0200913 c->rex_prefix = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800914 }
915
916done_prefixes:
917
918 /* REX prefix. */
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200919 if (c->rex_prefix)
Avi Kivity33615aa2007-10-31 11:15:56 +0200920 if (c->rex_prefix & 8)
Laurent Viviere4e03de2007-09-18 11:52:50 +0200921 c->op_bytes = 8; /* REX.W */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800922
923 /* Opcode byte(s). */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200924 c->d = opcode_table[c->b];
925 if (c->d == 0) {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800926 /* Two-byte opcode? */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200927 if (c->b == 0x0f) {
928 c->twobyte = 1;
929 c->b = insn_fetch(u8, 1, c->eip);
930 c->d = twobyte_table[c->b];
Avi Kivity6aa8b732006-12-10 02:21:36 -0800931 }
Avi Kivitye09d0822008-01-18 12:38:59 +0200932 }
Avi Kivity6aa8b732006-12-10 02:21:36 -0800933
Avi Kivitye09d0822008-01-18 12:38:59 +0200934 if (c->d & Group) {
935 group = c->d & GroupMask;
936 c->modrm = insn_fetch(u8, 1, c->eip);
937 --c->eip;
938
939 group = (group << 3) + ((c->modrm >> 3) & 7);
940 if ((c->d & GroupDual) && (c->modrm >> 6) == 3)
941 c->d = group2_table[group];
942 else
943 c->d = group_table[group];
944 }
945
946 /* Unrecognised? */
947 if (c->d == 0) {
948 DPRINTF("Cannot emulate %02x\n", c->b);
949 return -1;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800950 }
951
Avi Kivity6e3d5df2007-12-06 18:14:14 +0200952 if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
953 c->op_bytes = 8;
954
Avi Kivity6aa8b732006-12-10 02:21:36 -0800955 /* ModRM and SIB bytes. */
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200956 if (c->d & ModRM)
957 rc = decode_modrm(ctxt, ops);
958 else if (c->d & MemAbs)
959 rc = decode_abs(ctxt, ops);
960 if (rc)
961 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800962
Avi Kivityc7e75a32007-10-28 16:34:25 +0200963 if (!c->override_base)
964 c->override_base = &ctxt->ds_base;
965 if (mode == X86EMUL_MODE_PROT64 &&
966 c->override_base != &ctxt->fs_base &&
967 c->override_base != &ctxt->gs_base)
968 c->override_base = NULL;
969
970 if (c->override_base)
971 c->modrm_ea += *c->override_base;
972
973 if (c->ad_bytes != 8)
974 c->modrm_ea = (u32)c->modrm_ea;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800975 /*
976 * Decode and fetch the source operand: register, memory
977 * or immediate.
978 */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200979 switch (c->d & SrcMask) {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800980 case SrcNone:
981 break;
982 case SrcReg:
Avi Kivity9f1ef3f2007-10-31 11:21:06 +0200983 decode_register_operand(&c->src, c, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800984 break;
985 case SrcMem16:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200986 c->src.bytes = 2;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800987 goto srcmem_common;
988 case SrcMem32:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200989 c->src.bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800990 goto srcmem_common;
991 case SrcMem:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200992 c->src.bytes = (c->d & ByteOp) ? 1 :
993 c->op_bytes;
Rusty Russellb85b9ee92007-09-09 14:12:54 +0300994 /* Don't fetch the address for invlpg: it could be unmapped. */
Mike Dayd77c26f2007-10-08 09:02:08 -0400995 if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
Rusty Russellb85b9ee92007-09-09 14:12:54 +0300996 break;
Mike Dayd77c26f2007-10-08 09:02:08 -0400997 srcmem_common:
Aurelien Jarno4e624172007-10-17 19:30:41 +0200998 /*
999 * For instructions with a ModR/M byte, switch to register
1000 * access if Mod = 3.
1001 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001002 if ((c->d & ModRM) && c->modrm_mod == 3) {
1003 c->src.type = OP_REG;
Avi Kivity66b85502008-04-14 23:27:07 +03001004 c->src.val = c->modrm_val;
Aurelien Jarno4e624172007-10-17 19:30:41 +02001005 break;
1006 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02001007 c->src.type = OP_MEM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001008 break;
1009 case SrcImm:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001010 c->src.type = OP_IMM;
1011 c->src.ptr = (unsigned long *)c->eip;
1012 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1013 if (c->src.bytes == 8)
1014 c->src.bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001015 /* NB. Immediates are sign-extended as necessary. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001016 switch (c->src.bytes) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001017 case 1:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001018 c->src.val = insn_fetch(s8, 1, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001019 break;
1020 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001021 c->src.val = insn_fetch(s16, 2, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001022 break;
1023 case 4:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001024 c->src.val = insn_fetch(s32, 4, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001025 break;
1026 }
1027 break;
1028 case SrcImmByte:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001029 c->src.type = OP_IMM;
1030 c->src.ptr = (unsigned long *)c->eip;
1031 c->src.bytes = 1;
1032 c->src.val = insn_fetch(s8, 1, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001033 break;
1034 }
1035
Avi Kivity038e51d2007-01-22 20:40:40 -08001036 /* Decode and fetch the destination operand: register or memory. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001037 switch (c->d & DstMask) {
Avi Kivity038e51d2007-01-22 20:40:40 -08001038 case ImplicitOps:
1039 /* Special instructions do their own operand decoding. */
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001040 return 0;
Avi Kivity038e51d2007-01-22 20:40:40 -08001041 case DstReg:
Avi Kivity9f1ef3f2007-10-31 11:21:06 +02001042 decode_register_operand(&c->dst, c,
Avi Kivity3c118e22007-10-31 10:27:04 +02001043 c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
Avi Kivity038e51d2007-01-22 20:40:40 -08001044 break;
1045 case DstMem:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001046 if ((c->d & ModRM) && c->modrm_mod == 3) {
1047 c->dst.type = OP_REG;
Avi Kivity66b85502008-04-14 23:27:07 +03001048 c->dst.val = c->dst.orig_val = c->modrm_val;
Aurelien Jarno4e624172007-10-17 19:30:41 +02001049 break;
1050 }
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001051 c->dst.type = OP_MEM;
1052 break;
1053 }
1054
1055done:
1056 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
1057}
1058
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001059static inline void emulate_push(struct x86_emulate_ctxt *ctxt)
1060{
1061 struct decode_cache *c = &ctxt->decode;
1062
1063 c->dst.type = OP_MEM;
1064 c->dst.bytes = c->op_bytes;
1065 c->dst.val = c->src.val;
Harvey Harrison7a9572752008-02-19 07:40:41 -08001066 register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
Harvey Harrisone4706772008-02-19 07:40:38 -08001067 c->dst.ptr = (void *) register_address(c, ctxt->ss_base,
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001068 c->regs[VCPU_REGS_RSP]);
1069}
1070
1071static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
1072 struct x86_emulate_ops *ops)
1073{
1074 struct decode_cache *c = &ctxt->decode;
1075 int rc;
1076
Harvey Harrisone4706772008-02-19 07:40:38 -08001077 rc = ops->read_std(register_address(c, ctxt->ss_base,
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001078 c->regs[VCPU_REGS_RSP]),
1079 &c->dst.val, c->dst.bytes, ctxt->vcpu);
1080 if (rc != 0)
1081 return rc;
1082
Harvey Harrison7a9572752008-02-19 07:40:41 -08001083 register_address_increment(c, &c->regs[VCPU_REGS_RSP], c->dst.bytes);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001084
1085 return 0;
1086}
1087
Laurent Vivier05f086f2007-09-24 11:10:55 +02001088static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001089{
Laurent Vivier05f086f2007-09-24 11:10:55 +02001090 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001091 switch (c->modrm_reg) {
1092 case 0: /* rol */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001093 emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001094 break;
1095 case 1: /* ror */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001096 emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001097 break;
1098 case 2: /* rcl */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001099 emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001100 break;
1101 case 3: /* rcr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001102 emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001103 break;
1104 case 4: /* sal/shl */
1105 case 6: /* sal/shl */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001106 emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001107 break;
1108 case 5: /* shr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001109 emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001110 break;
1111 case 7: /* sar */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001112 emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001113 break;
1114 }
1115}
1116
1117static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
Laurent Vivier05f086f2007-09-24 11:10:55 +02001118 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001119{
1120 struct decode_cache *c = &ctxt->decode;
1121 int rc = 0;
1122
1123 switch (c->modrm_reg) {
1124 case 0 ... 1: /* test */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001125 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001126 break;
1127 case 2: /* not */
1128 c->dst.val = ~c->dst.val;
1129 break;
1130 case 3: /* neg */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001131 emulate_1op("neg", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001132 break;
1133 default:
1134 DPRINTF("Cannot emulate %02x\n", c->b);
1135 rc = X86EMUL_UNHANDLEABLE;
1136 break;
1137 }
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001138 return rc;
1139}
1140
1141static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
Laurent Viviera01af5e2007-09-24 11:10:56 +02001142 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001143{
1144 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001145
1146 switch (c->modrm_reg) {
1147 case 0: /* inc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001148 emulate_1op("inc", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001149 break;
1150 case 1: /* dec */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001151 emulate_1op("dec", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001152 break;
1153 case 4: /* jmp abs */
Avi Kivityfd607542008-01-18 13:12:26 +02001154 c->eip = c->src.val;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001155 break;
1156 case 6: /* push */
Avi Kivityfd607542008-01-18 13:12:26 +02001157 emulate_push(ctxt);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001158 break;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001159 }
1160 return 0;
1161}
1162
1163static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
1164 struct x86_emulate_ops *ops,
Sheng Yange8d8d7f2007-11-16 16:29:15 +08001165 unsigned long memop)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001166{
1167 struct decode_cache *c = &ctxt->decode;
1168 u64 old, new;
1169 int rc;
1170
Sheng Yange8d8d7f2007-11-16 16:29:15 +08001171 rc = ops->read_emulated(memop, &old, 8, ctxt->vcpu);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001172 if (rc != 0)
1173 return rc;
1174
1175 if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
1176 ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
1177
1178 c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
1179 c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
Laurent Vivier05f086f2007-09-24 11:10:55 +02001180 ctxt->eflags &= ~EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001181
1182 } else {
1183 new = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
1184 (u32) c->regs[VCPU_REGS_RBX];
1185
Sheng Yange8d8d7f2007-11-16 16:29:15 +08001186 rc = ops->cmpxchg_emulated(memop, &old, &new, 8, ctxt->vcpu);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001187 if (rc != 0)
1188 return rc;
Laurent Vivier05f086f2007-09-24 11:10:55 +02001189 ctxt->eflags |= EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001190 }
1191 return 0;
1192}
1193
1194static inline int writeback(struct x86_emulate_ctxt *ctxt,
1195 struct x86_emulate_ops *ops)
1196{
1197 int rc;
1198 struct decode_cache *c = &ctxt->decode;
1199
1200 switch (c->dst.type) {
1201 case OP_REG:
1202 /* The 4-byte case *is* correct:
1203 * in 64-bit mode we zero-extend.
1204 */
1205 switch (c->dst.bytes) {
1206 case 1:
1207 *(u8 *)c->dst.ptr = (u8)c->dst.val;
1208 break;
1209 case 2:
1210 *(u16 *)c->dst.ptr = (u16)c->dst.val;
1211 break;
1212 case 4:
1213 *c->dst.ptr = (u32)c->dst.val;
1214 break; /* 64b: zero-ext */
1215 case 8:
1216 *c->dst.ptr = c->dst.val;
1217 break;
1218 }
1219 break;
1220 case OP_MEM:
1221 if (c->lock_prefix)
1222 rc = ops->cmpxchg_emulated(
1223 (unsigned long)c->dst.ptr,
1224 &c->dst.orig_val,
1225 &c->dst.val,
1226 c->dst.bytes,
1227 ctxt->vcpu);
1228 else
1229 rc = ops->write_emulated(
1230 (unsigned long)c->dst.ptr,
1231 &c->dst.val,
1232 c->dst.bytes,
1233 ctxt->vcpu);
1234 if (rc != 0)
1235 return rc;
Laurent Viviera01af5e2007-09-24 11:10:56 +02001236 break;
1237 case OP_NONE:
1238 /* no writeback */
1239 break;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001240 default:
1241 break;
1242 }
1243 return 0;
1244}
1245
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001246int
Laurent Vivier1be3aa42007-09-18 11:27:27 +02001247x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001248{
Sheng Yange8d8d7f2007-11-16 16:29:15 +08001249 unsigned long memop = 0;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001250 u64 msr_data;
Laurent Vivier34273182007-09-18 11:27:37 +02001251 unsigned long saved_eip = 0;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001252 struct decode_cache *c = &ctxt->decode;
Laurent Vivier1be3aa42007-09-18 11:27:27 +02001253 int rc = 0;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001254
Laurent Vivier34273182007-09-18 11:27:37 +02001255 /* Shadow copy of register state. Committed on successful emulation.
1256 * NOTE: we can copy them from vcpu as x86_decode_insn() doesn't
1257 * modify them.
1258 */
1259
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001260 memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
Laurent Vivier34273182007-09-18 11:27:37 +02001261 saved_eip = c->eip;
1262
Avi Kivityc7e75a32007-10-28 16:34:25 +02001263 if (((c->d & ModRM) && (c->modrm_mod != 3)) || (c->d & MemAbs))
Sheng Yange8d8d7f2007-11-16 16:29:15 +08001264 memop = c->modrm_ea;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001265
Avi Kivityb9fa9d62007-11-27 19:05:37 +02001266 if (c->rep_prefix && (c->d & String)) {
1267 /* All REP prefixes have the same first termination condition */
1268 if (c->regs[VCPU_REGS_RCX] == 0) {
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001269 ctxt->vcpu->arch.rip = c->eip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02001270 goto done;
1271 }
1272 /* The second termination condition only applies for REPE
1273 * and REPNE. Test if the repeat string operation prefix is
1274 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
1275 * corresponding termination condition according to:
1276 * - if REPE/REPZ and ZF = 0 then done
1277 * - if REPNE/REPNZ and ZF = 1 then done
1278 */
1279 if ((c->b == 0xa6) || (c->b == 0xa7) ||
1280 (c->b == 0xae) || (c->b == 0xaf)) {
1281 if ((c->rep_prefix == REPE_PREFIX) &&
1282 ((ctxt->eflags & EFLG_ZF) == 0)) {
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001283 ctxt->vcpu->arch.rip = c->eip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02001284 goto done;
1285 }
1286 if ((c->rep_prefix == REPNE_PREFIX) &&
1287 ((ctxt->eflags & EFLG_ZF) == EFLG_ZF)) {
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001288 ctxt->vcpu->arch.rip = c->eip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02001289 goto done;
1290 }
1291 }
1292 c->regs[VCPU_REGS_RCX]--;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001293 c->eip = ctxt->vcpu->arch.rip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02001294 }
1295
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001296 if (c->src.type == OP_MEM) {
Sheng Yange8d8d7f2007-11-16 16:29:15 +08001297 c->src.ptr = (unsigned long *)memop;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001298 c->src.val = 0;
Mike Dayd77c26f2007-10-08 09:02:08 -04001299 rc = ops->read_emulated((unsigned long)c->src.ptr,
1300 &c->src.val,
1301 c->src.bytes,
1302 ctxt->vcpu);
1303 if (rc != 0)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001304 goto done;
1305 c->src.orig_val = c->src.val;
1306 }
1307
1308 if ((c->d & DstMask) == ImplicitOps)
1309 goto special_insn;
1310
1311
1312 if (c->dst.type == OP_MEM) {
Sheng Yange8d8d7f2007-11-16 16:29:15 +08001313 c->dst.ptr = (unsigned long *)memop;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001314 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1315 c->dst.val = 0;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001316 if (c->d & BitOp) {
1317 unsigned long mask = ~(c->dst.bytes * 8 - 1);
Avi Kivitydf513e22007-03-28 20:04:16 +02001318
Laurent Viviere4e03de2007-09-18 11:52:50 +02001319 c->dst.ptr = (void *)c->dst.ptr +
1320 (c->src.val & mask) / 8;
Avi Kivity038e51d2007-01-22 20:40:40 -08001321 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02001322 if (!(c->d & Mov) &&
1323 /* optimisation - avoid slow emulated read */
1324 ((rc = ops->read_emulated((unsigned long)c->dst.ptr,
1325 &c->dst.val,
1326 c->dst.bytes, ctxt->vcpu)) != 0))
Avi Kivity038e51d2007-01-22 20:40:40 -08001327 goto done;
Avi Kivity038e51d2007-01-22 20:40:40 -08001328 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02001329 c->dst.orig_val = c->dst.val;
Avi Kivity038e51d2007-01-22 20:40:40 -08001330
Avi Kivity018a98d2007-11-27 19:30:56 +02001331special_insn:
1332
Laurent Viviere4e03de2007-09-18 11:52:50 +02001333 if (c->twobyte)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001334 goto twobyte_insn;
1335
Laurent Viviere4e03de2007-09-18 11:52:50 +02001336 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001337 case 0x00 ... 0x05:
1338 add: /* add */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001339 emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001340 break;
1341 case 0x08 ... 0x0d:
1342 or: /* or */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001343 emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001344 break;
1345 case 0x10 ... 0x15:
1346 adc: /* adc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001347 emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001348 break;
1349 case 0x18 ... 0x1d:
1350 sbb: /* sbb */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001351 emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001352 break;
Nitin A Kamble19eb9382007-08-17 15:17:41 +03001353 case 0x20 ... 0x23:
Avi Kivity6aa8b732006-12-10 02:21:36 -08001354 and: /* and */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001355 emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001356 break;
Nitin A Kamble19eb9382007-08-17 15:17:41 +03001357 case 0x24: /* and al imm8 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001358 c->dst.type = OP_REG;
1359 c->dst.ptr = &c->regs[VCPU_REGS_RAX];
1360 c->dst.val = *(u8 *)c->dst.ptr;
1361 c->dst.bytes = 1;
1362 c->dst.orig_val = c->dst.val;
Nitin A Kamble19eb9382007-08-17 15:17:41 +03001363 goto and;
1364 case 0x25: /* and ax imm16, or eax imm32 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001365 c->dst.type = OP_REG;
1366 c->dst.bytes = c->op_bytes;
1367 c->dst.ptr = &c->regs[VCPU_REGS_RAX];
1368 if (c->op_bytes == 2)
1369 c->dst.val = *(u16 *)c->dst.ptr;
Nitin A Kamble19eb9382007-08-17 15:17:41 +03001370 else
Laurent Viviere4e03de2007-09-18 11:52:50 +02001371 c->dst.val = *(u32 *)c->dst.ptr;
1372 c->dst.orig_val = c->dst.val;
Nitin A Kamble19eb9382007-08-17 15:17:41 +03001373 goto and;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001374 case 0x28 ... 0x2d:
1375 sub: /* sub */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001376 emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001377 break;
1378 case 0x30 ... 0x35:
1379 xor: /* xor */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001380 emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001381 break;
1382 case 0x38 ... 0x3d:
1383 cmp: /* cmp */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001384 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001385 break;
Avi Kivity33615aa2007-10-31 11:15:56 +02001386 case 0x40 ... 0x47: /* inc r16/r32 */
1387 emulate_1op("inc", c->dst, ctxt->eflags);
1388 break;
1389 case 0x48 ... 0x4f: /* dec r16/r32 */
1390 emulate_1op("dec", c->dst, ctxt->eflags);
1391 break;
1392 case 0x50 ... 0x57: /* push reg */
1393 c->dst.type = OP_MEM;
1394 c->dst.bytes = c->op_bytes;
1395 c->dst.val = c->src.val;
Harvey Harrison7a9572752008-02-19 07:40:41 -08001396 register_address_increment(c, &c->regs[VCPU_REGS_RSP],
Avi Kivity33615aa2007-10-31 11:15:56 +02001397 -c->op_bytes);
1398 c->dst.ptr = (void *) register_address(
Harvey Harrisone4706772008-02-19 07:40:38 -08001399 c, ctxt->ss_base, c->regs[VCPU_REGS_RSP]);
Avi Kivity33615aa2007-10-31 11:15:56 +02001400 break;
1401 case 0x58 ... 0x5f: /* pop reg */
1402 pop_instruction:
Harvey Harrisone4706772008-02-19 07:40:38 -08001403 if ((rc = ops->read_std(register_address(c, ctxt->ss_base,
Avi Kivity33615aa2007-10-31 11:15:56 +02001404 c->regs[VCPU_REGS_RSP]), c->dst.ptr,
1405 c->op_bytes, ctxt->vcpu)) != 0)
1406 goto done;
1407
Harvey Harrison7a9572752008-02-19 07:40:41 -08001408 register_address_increment(c, &c->regs[VCPU_REGS_RSP],
Avi Kivity33615aa2007-10-31 11:15:56 +02001409 c->op_bytes);
1410 c->dst.type = OP_NONE; /* Disable writeback. */
1411 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001412 case 0x63: /* movsxd */
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001413 if (ctxt->mode != X86EMUL_MODE_PROT64)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001414 goto cannot_emulate;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001415 c->dst.val = (s32) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001416 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02001417 case 0x6a: /* push imm8 */
1418 c->src.val = 0L;
1419 c->src.val = insn_fetch(s8, 1, c->eip);
1420 emulate_push(ctxt);
1421 break;
1422 case 0x6c: /* insb */
1423 case 0x6d: /* insw/insd */
1424 if (kvm_emulate_pio_string(ctxt->vcpu, NULL,
1425 1,
1426 (c->d & ByteOp) ? 1 : c->op_bytes,
1427 c->rep_prefix ?
Harvey Harrisone4706772008-02-19 07:40:38 -08001428 address_mask(c, c->regs[VCPU_REGS_RCX]) : 1,
Avi Kivity018a98d2007-11-27 19:30:56 +02001429 (ctxt->eflags & EFLG_DF),
Harvey Harrisone4706772008-02-19 07:40:38 -08001430 register_address(c, ctxt->es_base,
Avi Kivity018a98d2007-11-27 19:30:56 +02001431 c->regs[VCPU_REGS_RDI]),
1432 c->rep_prefix,
1433 c->regs[VCPU_REGS_RDX]) == 0) {
1434 c->eip = saved_eip;
1435 return -1;
1436 }
1437 return 0;
1438 case 0x6e: /* outsb */
1439 case 0x6f: /* outsw/outsd */
1440 if (kvm_emulate_pio_string(ctxt->vcpu, NULL,
1441 0,
1442 (c->d & ByteOp) ? 1 : c->op_bytes,
1443 c->rep_prefix ?
Harvey Harrisone4706772008-02-19 07:40:38 -08001444 address_mask(c, c->regs[VCPU_REGS_RCX]) : 1,
Avi Kivity018a98d2007-11-27 19:30:56 +02001445 (ctxt->eflags & EFLG_DF),
Harvey Harrisone4706772008-02-19 07:40:38 -08001446 register_address(c, c->override_base ?
Avi Kivity018a98d2007-11-27 19:30:56 +02001447 *c->override_base :
1448 ctxt->ds_base,
1449 c->regs[VCPU_REGS_RSI]),
1450 c->rep_prefix,
1451 c->regs[VCPU_REGS_RDX]) == 0) {
1452 c->eip = saved_eip;
1453 return -1;
1454 }
1455 return 0;
1456 case 0x70 ... 0x7f: /* jcc (short) */ {
1457 int rel = insn_fetch(s8, 1, c->eip);
1458
1459 if (test_cc(c->b, ctxt->eflags))
Harvey Harrison7a9572752008-02-19 07:40:41 -08001460 jmp_rel(c, rel);
Avi Kivity018a98d2007-11-27 19:30:56 +02001461 break;
1462 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001463 case 0x80 ... 0x83: /* Grp1 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001464 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001465 case 0:
1466 goto add;
1467 case 1:
1468 goto or;
1469 case 2:
1470 goto adc;
1471 case 3:
1472 goto sbb;
1473 case 4:
1474 goto and;
1475 case 5:
1476 goto sub;
1477 case 6:
1478 goto xor;
1479 case 7:
1480 goto cmp;
1481 }
1482 break;
1483 case 0x84 ... 0x85:
Laurent Vivier05f086f2007-09-24 11:10:55 +02001484 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001485 break;
1486 case 0x86 ... 0x87: /* xchg */
1487 /* Write back the register source. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001488 switch (c->dst.bytes) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001489 case 1:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001490 *(u8 *) c->src.ptr = (u8) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001491 break;
1492 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001493 *(u16 *) c->src.ptr = (u16) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001494 break;
1495 case 4:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001496 *c->src.ptr = (u32) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001497 break; /* 64b reg: zero-extend */
1498 case 8:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001499 *c->src.ptr = c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001500 break;
1501 }
1502 /*
1503 * Write back the memory destination with implicit LOCK
1504 * prefix.
1505 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001506 c->dst.val = c->src.val;
1507 c->lock_prefix = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001508 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001509 case 0x88 ... 0x8b: /* mov */
Nitin A Kamble7de75242007-09-15 10:13:07 +03001510 goto mov;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03001511 case 0x8d: /* lea r16/r32, m */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001512 c->dst.val = c->modrm_val;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03001513 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001514 case 0x8f: /* pop (sole member of Grp1a) */
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001515 rc = emulate_grp1a(ctxt, ops);
1516 if (rc != 0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001517 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001518 break;
Nitin A Kamblefd2a7602007-08-28 18:22:47 -07001519 case 0x9c: /* pushf */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001520 c->src.val = (unsigned long) ctxt->eflags;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001521 emulate_push(ctxt);
1522 break;
Nitin A Kamble535eabc2007-09-15 10:45:05 +03001523 case 0x9d: /* popf */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001524 c->dst.ptr = (unsigned long *) &ctxt->eflags;
Nitin A Kamble535eabc2007-09-15 10:45:05 +03001525 goto pop_instruction;
Avi Kivity018a98d2007-11-27 19:30:56 +02001526 case 0xa0 ... 0xa1: /* mov */
1527 c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
1528 c->dst.val = c->src.val;
1529 break;
1530 case 0xa2 ... 0xa3: /* mov */
1531 c->dst.val = (unsigned long)c->regs[VCPU_REGS_RAX];
1532 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001533 case 0xa4 ... 0xa5: /* movs */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001534 c->dst.type = OP_MEM;
1535 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Harvey Harrisone4706772008-02-19 07:40:38 -08001536 c->dst.ptr = (unsigned long *)register_address(c,
Laurent Viviere4e03de2007-09-18 11:52:50 +02001537 ctxt->es_base,
1538 c->regs[VCPU_REGS_RDI]);
Harvey Harrisone4706772008-02-19 07:40:38 -08001539 if ((rc = ops->read_emulated(register_address(c,
Laurent Viviere4e03de2007-09-18 11:52:50 +02001540 c->override_base ? *c->override_base :
1541 ctxt->ds_base,
1542 c->regs[VCPU_REGS_RSI]),
1543 &c->dst.val,
1544 c->dst.bytes, ctxt->vcpu)) != 0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001545 goto done;
Harvey Harrison7a9572752008-02-19 07:40:41 -08001546 register_address_increment(c, &c->regs[VCPU_REGS_RSI],
Laurent Vivier05f086f2007-09-24 11:10:55 +02001547 (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
Laurent Viviere4e03de2007-09-18 11:52:50 +02001548 : c->dst.bytes);
Harvey Harrison7a9572752008-02-19 07:40:41 -08001549 register_address_increment(c, &c->regs[VCPU_REGS_RDI],
Laurent Vivier05f086f2007-09-24 11:10:55 +02001550 (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
Laurent Viviere4e03de2007-09-18 11:52:50 +02001551 : c->dst.bytes);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001552 break;
1553 case 0xa6 ... 0xa7: /* cmps */
Guillaume Thouvenind7e51172007-11-26 13:49:09 +01001554 c->src.type = OP_NONE; /* Disable writeback. */
1555 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Harvey Harrisone4706772008-02-19 07:40:38 -08001556 c->src.ptr = (unsigned long *)register_address(c,
Guillaume Thouvenind7e51172007-11-26 13:49:09 +01001557 c->override_base ? *c->override_base :
1558 ctxt->ds_base,
1559 c->regs[VCPU_REGS_RSI]);
1560 if ((rc = ops->read_emulated((unsigned long)c->src.ptr,
1561 &c->src.val,
1562 c->src.bytes,
1563 ctxt->vcpu)) != 0)
1564 goto done;
1565
1566 c->dst.type = OP_NONE; /* Disable writeback. */
1567 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Harvey Harrisone4706772008-02-19 07:40:38 -08001568 c->dst.ptr = (unsigned long *)register_address(c,
Guillaume Thouvenind7e51172007-11-26 13:49:09 +01001569 ctxt->es_base,
1570 c->regs[VCPU_REGS_RDI]);
1571 if ((rc = ops->read_emulated((unsigned long)c->dst.ptr,
1572 &c->dst.val,
1573 c->dst.bytes,
1574 ctxt->vcpu)) != 0)
1575 goto done;
1576
1577 DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
1578
1579 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
1580
Harvey Harrison7a9572752008-02-19 07:40:41 -08001581 register_address_increment(c, &c->regs[VCPU_REGS_RSI],
Guillaume Thouvenind7e51172007-11-26 13:49:09 +01001582 (ctxt->eflags & EFLG_DF) ? -c->src.bytes
1583 : c->src.bytes);
Harvey Harrison7a9572752008-02-19 07:40:41 -08001584 register_address_increment(c, &c->regs[VCPU_REGS_RDI],
Guillaume Thouvenind7e51172007-11-26 13:49:09 +01001585 (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
1586 : c->dst.bytes);
1587
1588 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001589 case 0xaa ... 0xab: /* stos */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001590 c->dst.type = OP_MEM;
1591 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Harvey Harrisone4706772008-02-19 07:40:38 -08001592 c->dst.ptr = (unsigned long *)register_address(c,
Sheng Yanga7e6c882007-11-15 14:52:28 +08001593 ctxt->es_base,
1594 c->regs[VCPU_REGS_RDI]);
Laurent Viviere4e03de2007-09-18 11:52:50 +02001595 c->dst.val = c->regs[VCPU_REGS_RAX];
Harvey Harrison7a9572752008-02-19 07:40:41 -08001596 register_address_increment(c, &c->regs[VCPU_REGS_RDI],
Laurent Vivier05f086f2007-09-24 11:10:55 +02001597 (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
Laurent Viviere4e03de2007-09-18 11:52:50 +02001598 : c->dst.bytes);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001599 break;
1600 case 0xac ... 0xad: /* lods */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001601 c->dst.type = OP_REG;
1602 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1603 c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
Harvey Harrisone4706772008-02-19 07:40:38 -08001604 if ((rc = ops->read_emulated(register_address(c,
Sheng Yanga7e6c882007-11-15 14:52:28 +08001605 c->override_base ? *c->override_base :
1606 ctxt->ds_base,
1607 c->regs[VCPU_REGS_RSI]),
1608 &c->dst.val,
1609 c->dst.bytes,
1610 ctxt->vcpu)) != 0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001611 goto done;
Harvey Harrison7a9572752008-02-19 07:40:41 -08001612 register_address_increment(c, &c->regs[VCPU_REGS_RSI],
Laurent Vivier05f086f2007-09-24 11:10:55 +02001613 (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
Laurent Viviere4e03de2007-09-18 11:52:50 +02001614 : c->dst.bytes);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001615 break;
1616 case 0xae ... 0xaf: /* scas */
1617 DPRINTF("Urk! I don't handle SCAS.\n");
1618 goto cannot_emulate;
Avi Kivity018a98d2007-11-27 19:30:56 +02001619 case 0xc0 ... 0xc1:
1620 emulate_grp2(ctxt);
1621 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02001622 case 0xc3: /* ret */
1623 c->dst.ptr = &c->eip;
1624 goto pop_instruction;
Avi Kivity018a98d2007-11-27 19:30:56 +02001625 case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
1626 mov:
1627 c->dst.val = c->src.val;
1628 break;
1629 case 0xd0 ... 0xd1: /* Grp2 */
1630 c->src.val = 1;
1631 emulate_grp2(ctxt);
1632 break;
1633 case 0xd2 ... 0xd3: /* Grp2 */
1634 c->src.val = c->regs[VCPU_REGS_RCX];
1635 emulate_grp2(ctxt);
1636 break;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001637 case 0xe8: /* call (near) */ {
1638 long int rel;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001639 switch (c->op_bytes) {
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001640 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001641 rel = insn_fetch(s16, 2, c->eip);
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001642 break;
1643 case 4:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001644 rel = insn_fetch(s32, 4, c->eip);
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001645 break;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001646 default:
1647 DPRINTF("Call: Invalid op_bytes\n");
1648 goto cannot_emulate;
1649 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02001650 c->src.val = (unsigned long) c->eip;
Harvey Harrison7a9572752008-02-19 07:40:41 -08001651 jmp_rel(c, rel);
Laurent Viviere4e03de2007-09-18 11:52:50 +02001652 c->op_bytes = c->ad_bytes;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001653 emulate_push(ctxt);
1654 break;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001655 }
1656 case 0xe9: /* jmp rel */
1657 case 0xeb: /* jmp rel short */
Harvey Harrison7a9572752008-02-19 07:40:41 -08001658 jmp_rel(c, c->src.val);
Laurent Viviera01af5e2007-09-24 11:10:56 +02001659 c->dst.type = OP_NONE; /* Disable writeback. */
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001660 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02001661 case 0xf4: /* hlt */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001662 ctxt->vcpu->arch.halt_request = 1;
Avi Kivity111de5d2007-11-27 19:14:21 +02001663 goto done;
1664 case 0xf5: /* cmc */
1665 /* complement carry flag from eflags reg */
1666 ctxt->eflags ^= EFLG_CF;
1667 c->dst.type = OP_NONE; /* Disable writeback. */
1668 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02001669 case 0xf6 ... 0xf7: /* Grp3 */
1670 rc = emulate_grp3(ctxt, ops);
1671 if (rc != 0)
1672 goto done;
1673 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02001674 case 0xf8: /* clc */
1675 ctxt->eflags &= ~EFLG_CF;
1676 c->dst.type = OP_NONE; /* Disable writeback. */
1677 break;
1678 case 0xfa: /* cli */
1679 ctxt->eflags &= ~X86_EFLAGS_IF;
1680 c->dst.type = OP_NONE; /* Disable writeback. */
1681 break;
1682 case 0xfb: /* sti */
1683 ctxt->eflags |= X86_EFLAGS_IF;
1684 c->dst.type = OP_NONE; /* Disable writeback. */
1685 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02001686 case 0xfe ... 0xff: /* Grp4/Grp5 */
1687 rc = emulate_grp45(ctxt, ops);
1688 if (rc != 0)
1689 goto done;
1690 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001691 }
Avi Kivity018a98d2007-11-27 19:30:56 +02001692
1693writeback:
1694 rc = writeback(ctxt, ops);
1695 if (rc != 0)
1696 goto done;
1697
1698 /* Commit shadow register state. */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001699 memcpy(ctxt->vcpu->arch.regs, c->regs, sizeof c->regs);
1700 ctxt->vcpu->arch.rip = c->eip;
Avi Kivity018a98d2007-11-27 19:30:56 +02001701
1702done:
1703 if (rc == X86EMUL_UNHANDLEABLE) {
1704 c->eip = saved_eip;
1705 return -1;
1706 }
1707 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001708
1709twobyte_insn:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001710 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001711 case 0x01: /* lgdt, lidt, lmsw */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001712 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001713 u16 size;
1714 unsigned long address;
1715
Anthony Liguoriaca7f962007-09-17 14:57:49 -05001716 case 0: /* vmcall */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001717 if (c->modrm_mod != 3 || c->modrm_rm != 1)
Anthony Liguoriaca7f962007-09-17 14:57:49 -05001718 goto cannot_emulate;
1719
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001720 rc = kvm_fix_hypercall(ctxt->vcpu);
1721 if (rc)
1722 goto done;
1723
1724 kvm_emulate_hypercall(ctxt->vcpu);
Anthony Liguoriaca7f962007-09-17 14:57:49 -05001725 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001726 case 2: /* lgdt */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001727 rc = read_descriptor(ctxt, ops, c->src.ptr,
1728 &size, &address, c->op_bytes);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001729 if (rc)
1730 goto done;
1731 realmode_lgdt(ctxt->vcpu, size, address);
1732 break;
Anthony Liguoriaca7f962007-09-17 14:57:49 -05001733 case 3: /* lidt/vmmcall */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001734 if (c->modrm_mod == 3 && c->modrm_rm == 1) {
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001735 rc = kvm_fix_hypercall(ctxt->vcpu);
1736 if (rc)
1737 goto done;
1738 kvm_emulate_hypercall(ctxt->vcpu);
Anthony Liguoriaca7f962007-09-17 14:57:49 -05001739 } else {
Laurent Viviere4e03de2007-09-18 11:52:50 +02001740 rc = read_descriptor(ctxt, ops, c->src.ptr,
Anthony Liguoriaca7f962007-09-17 14:57:49 -05001741 &size, &address,
Laurent Viviere4e03de2007-09-18 11:52:50 +02001742 c->op_bytes);
Anthony Liguoriaca7f962007-09-17 14:57:49 -05001743 if (rc)
1744 goto done;
1745 realmode_lidt(ctxt->vcpu, size, address);
1746 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001747 break;
1748 case 4: /* smsw */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001749 if (c->modrm_mod != 3)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001750 goto cannot_emulate;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001751 *(u16 *)&c->regs[c->modrm_rm]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001752 = realmode_get_cr(ctxt->vcpu, 0);
1753 break;
1754 case 6: /* lmsw */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001755 if (c->modrm_mod != 3)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001756 goto cannot_emulate;
Laurent Vivier05f086f2007-09-24 11:10:55 +02001757 realmode_lmsw(ctxt->vcpu, (u16)c->modrm_val,
1758 &ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001759 break;
1760 case 7: /* invlpg*/
Sheng Yange8d8d7f2007-11-16 16:29:15 +08001761 emulate_invlpg(ctxt->vcpu, memop);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001762 break;
1763 default:
1764 goto cannot_emulate;
1765 }
Laurent Viviera01af5e2007-09-24 11:10:56 +02001766 /* Disable writeback. */
1767 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001768 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02001769 case 0x06:
1770 emulate_clts(ctxt->vcpu);
1771 c->dst.type = OP_NONE;
1772 break;
1773 case 0x08: /* invd */
1774 case 0x09: /* wbinvd */
1775 case 0x0d: /* GrpP (prefetch) */
1776 case 0x18: /* Grp16 (prefetch/nop) */
1777 c->dst.type = OP_NONE;
1778 break;
1779 case 0x20: /* mov cr, reg */
1780 if (c->modrm_mod != 3)
1781 goto cannot_emulate;
1782 c->regs[c->modrm_rm] =
1783 realmode_get_cr(ctxt->vcpu, c->modrm_reg);
1784 c->dst.type = OP_NONE; /* no writeback */
1785 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001786 case 0x21: /* mov from dr to reg */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001787 if (c->modrm_mod != 3)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001788 goto cannot_emulate;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001789 rc = emulator_get_dr(ctxt, c->modrm_reg, &c->regs[c->modrm_rm]);
Laurent Viviera01af5e2007-09-24 11:10:56 +02001790 if (rc)
1791 goto cannot_emulate;
1792 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001793 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02001794 case 0x22: /* mov reg, cr */
1795 if (c->modrm_mod != 3)
1796 goto cannot_emulate;
1797 realmode_set_cr(ctxt->vcpu,
1798 c->modrm_reg, c->modrm_val, &ctxt->eflags);
1799 c->dst.type = OP_NONE;
1800 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001801 case 0x23: /* mov from reg to dr */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001802 if (c->modrm_mod != 3)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001803 goto cannot_emulate;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001804 rc = emulator_set_dr(ctxt, c->modrm_reg,
1805 c->regs[c->modrm_rm]);
Laurent Viviera01af5e2007-09-24 11:10:56 +02001806 if (rc)
1807 goto cannot_emulate;
1808 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001809 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02001810 case 0x30:
1811 /* wrmsr */
1812 msr_data = (u32)c->regs[VCPU_REGS_RAX]
1813 | ((u64)c->regs[VCPU_REGS_RDX] << 32);
1814 rc = kvm_set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data);
1815 if (rc) {
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02001816 kvm_inject_gp(ctxt->vcpu, 0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001817 c->eip = ctxt->vcpu->arch.rip;
Avi Kivity018a98d2007-11-27 19:30:56 +02001818 }
1819 rc = X86EMUL_CONTINUE;
1820 c->dst.type = OP_NONE;
1821 break;
1822 case 0x32:
1823 /* rdmsr */
1824 rc = kvm_get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data);
1825 if (rc) {
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02001826 kvm_inject_gp(ctxt->vcpu, 0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001827 c->eip = ctxt->vcpu->arch.rip;
Avi Kivity018a98d2007-11-27 19:30:56 +02001828 } else {
1829 c->regs[VCPU_REGS_RAX] = (u32)msr_data;
1830 c->regs[VCPU_REGS_RDX] = msr_data >> 32;
1831 }
1832 rc = X86EMUL_CONTINUE;
1833 c->dst.type = OP_NONE;
1834 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001835 case 0x40 ... 0x4f: /* cmov */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001836 c->dst.val = c->dst.orig_val = c->src.val;
Laurent Viviera01af5e2007-09-24 11:10:56 +02001837 if (!test_cc(c->b, ctxt->eflags))
1838 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001839 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02001840 case 0x80 ... 0x8f: /* jnz rel, etc*/ {
1841 long int rel;
1842
1843 switch (c->op_bytes) {
1844 case 2:
1845 rel = insn_fetch(s16, 2, c->eip);
1846 break;
1847 case 4:
1848 rel = insn_fetch(s32, 4, c->eip);
1849 break;
1850 case 8:
1851 rel = insn_fetch(s64, 8, c->eip);
1852 break;
1853 default:
1854 DPRINTF("jnz: Invalid op_bytes\n");
1855 goto cannot_emulate;
1856 }
1857 if (test_cc(c->b, ctxt->eflags))
Harvey Harrison7a9572752008-02-19 07:40:41 -08001858 jmp_rel(c, rel);
Avi Kivity018a98d2007-11-27 19:30:56 +02001859 c->dst.type = OP_NONE;
1860 break;
1861 }
Nitin A Kamble7de75242007-09-15 10:13:07 +03001862 case 0xa3:
1863 bt: /* bt */
Qing Hee4f8e032007-09-24 17:22:13 +08001864 c->dst.type = OP_NONE;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001865 /* only subword offset */
1866 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02001867 emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03001868 break;
1869 case 0xab:
1870 bts: /* bts */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001871 /* only subword offset */
1872 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02001873 emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03001874 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001875 case 0xb0 ... 0xb1: /* cmpxchg */
1876 /*
1877 * Save real source value, then compare EAX against
1878 * destination.
1879 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001880 c->src.orig_val = c->src.val;
1881 c->src.val = c->regs[VCPU_REGS_RAX];
Laurent Vivier05f086f2007-09-24 11:10:55 +02001882 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
1883 if (ctxt->eflags & EFLG_ZF) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001884 /* Success: write back to memory. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001885 c->dst.val = c->src.orig_val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001886 } else {
1887 /* Failure: write the value we saw to EAX. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001888 c->dst.type = OP_REG;
1889 c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08001890 }
1891 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001892 case 0xb3:
1893 btr: /* btr */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001894 /* only subword offset */
1895 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02001896 emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001897 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001898 case 0xb6 ... 0xb7: /* movzx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001899 c->dst.bytes = c->op_bytes;
1900 c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
1901 : (u16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001902 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001903 case 0xba: /* Grp8 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001904 switch (c->modrm_reg & 3) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001905 case 0:
1906 goto bt;
1907 case 1:
1908 goto bts;
1909 case 2:
1910 goto btr;
1911 case 3:
1912 goto btc;
1913 }
1914 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03001915 case 0xbb:
1916 btc: /* btc */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001917 /* only subword offset */
1918 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02001919 emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03001920 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001921 case 0xbe ... 0xbf: /* movsx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001922 c->dst.bytes = c->op_bytes;
1923 c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
1924 (s16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001925 break;
Sheng Yanga012e652007-10-15 14:24:20 +08001926 case 0xc3: /* movnti */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001927 c->dst.bytes = c->op_bytes;
1928 c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
1929 (u64) c->src.val;
Sheng Yanga012e652007-10-15 14:24:20 +08001930 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001931 case 0xc7: /* Grp9 (cmpxchg8b) */
Sheng Yange8d8d7f2007-11-16 16:29:15 +08001932 rc = emulate_grp9(ctxt, ops, memop);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001933 if (rc != 0)
1934 goto done;
Avi Kivity018a98d2007-11-27 19:30:56 +02001935 c->dst.type = OP_NONE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001936 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001937 }
1938 goto writeback;
1939
1940cannot_emulate:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001941 DPRINTF("Cannot emulate %02x\n", c->b);
Laurent Vivier34273182007-09-18 11:27:37 +02001942 c->eip = saved_eip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001943 return -1;
1944}