blob: 8a41a7c2ab4a7dca9ae490f08d1868166a232347 [file] [log] [blame]
Manu Gautam5143b252012-01-05 19:25:23 -08001/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
18#include <linux/clkdev.h>
Hemant Kumard86c4882012-01-24 19:39:37 -080019#include <linux/dma-mapping.h>
Pratik Patel1746b8f2012-06-02 21:11:41 -070020#include <linux/coresight.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070021#include <mach/irqs-8064.h>
22#include <mach/board.h>
23#include <mach/msm_iomap.h>
Yan He06913ce2011-08-26 16:33:46 -070024#include <mach/usbdiag.h>
25#include <mach/msm_sps.h>
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070026#include <mach/dma.h>
Jin Hongd3024e62012-02-09 16:13:32 -080027#include <mach/msm_dsps.h>
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -080028#include <sound/msm-dai-q6.h>
29#include <sound/apr_audio.h>
Gagan Mac8a7a5d32011-11-11 16:43:06 -070030#include <mach/msm_bus_board.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060031#include <mach/rpm.h>
Joel Kingdacbc822012-01-25 13:30:57 -080032#include <mach/mdm2.h>
Eric Holmberg023d25c2012-03-01 12:27:55 -070033#include <mach/msm_smd.h>
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -070034#include <mach/msm_dcvs.h>
Laura Abbott532b2df2012-04-12 10:53:48 -070035#include <mach/msm_rtb.h>
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -080036#include <linux/ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070037#include "clock.h"
38#include "devices.h"
Matt Wagantall1875d322012-02-22 16:11:33 -080039#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070040#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060041#include "rpm_stats.h"
42#include "rpm_log.h"
Subhash Jadavani909e04f2012-04-12 10:52:50 +053043#include <mach/mpm.h>
Laura Abbott0577d7b2012-04-17 11:14:30 -070044#include <mach/iommu_domains.h>
Laura Abbott93a4a352012-05-25 09:26:35 -070045#include <mach/msm_cache_dump.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070046
47/* Address of GSBI blocks */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070048#define MSM_GSBI1_PHYS 0x12440000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070049#define MSM_GSBI3_PHYS 0x16200000
Harini Jayaramanc4c58692011-07-19 14:50:10 -060050#define MSM_GSBI4_PHYS 0x16300000
51#define MSM_GSBI5_PHYS 0x1A200000
52#define MSM_GSBI6_PHYS 0x16500000
53#define MSM_GSBI7_PHYS 0x16600000
54
Kenneth Heitke748593a2011-07-15 15:45:11 -060055/* GSBI UART devices */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070056#define MSM_UART1DM_PHYS (MSM_GSBI1_PHYS + 0x10000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070057#define MSM_UART3DM_PHYS (MSM_GSBI3_PHYS + 0x40000)
Jin Hong4bbbfba2012-02-02 21:48:07 -080058#define MSM_UART7DM_PHYS (MSM_GSBI7_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070059
Harini Jayaramanc4c58692011-07-19 14:50:10 -060060/* GSBI QUP devices */
David Keitel3c40fc52012-02-09 17:53:52 -080061#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x20000)
Harini Jayaramanc4c58692011-07-19 14:50:10 -060062#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
63#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
64#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
65#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
66#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
67#define MSM_QUP_SIZE SZ_4K
68
Kenneth Heitke36920d32011-07-20 16:44:30 -060069/* Address of SSBI CMD */
70#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
71#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
72#define MSM_PMIC_SSBI_SIZE SZ_4K
Harini Jayaramanc4c58692011-07-19 14:50:10 -060073
Hemant Kumarcaa09092011-07-30 00:26:33 -070074/* Address of HS USBOTG1 */
Hemant Kumard86c4882012-01-24 19:39:37 -080075#define MSM_HSUSB1_PHYS 0x12500000
76#define MSM_HSUSB1_SIZE SZ_4K
Hemant Kumarcaa09092011-07-30 00:26:33 -070077
Manu Gautam91223e02011-11-08 15:27:22 +053078/* Address of HS USB3 */
79#define MSM_HSUSB3_PHYS 0x12520000
80#define MSM_HSUSB3_SIZE SZ_4K
81
Hemant Kumar1d66e1c2012-02-13 15:24:59 -080082/* Address of HS USB4 */
83#define MSM_HSUSB4_PHYS 0x12530000
84#define MSM_HSUSB4_SIZE SZ_4K
85
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -060086/* Address of PCIE20 PARF */
87#define PCIE20_PARF_PHYS 0x1b600000
88#define PCIE20_PARF_SIZE SZ_128
89
90/* Address of PCIE20 ELBI */
91#define PCIE20_ELBI_PHYS 0x1b502000
92#define PCIE20_ELBI_SIZE SZ_256
93
94/* Address of PCIE20 */
95#define PCIE20_PHYS 0x1b500000
96#define PCIE20_SIZE SZ_4K
97
Jeff Ohlstein7e668552011-10-06 16:17:25 -070098static struct msm_watchdog_pdata msm_watchdog_pdata = {
99 .pet_time = 10000,
100 .bark_time = 11000,
101 .has_secure = true,
Joel Kinge7ca6f72012-02-09 20:51:25 -0800102 .needs_expired_enable = true,
Jeff Ohlstein7e668552011-10-06 16:17:25 -0700103};
104
105struct platform_device msm8064_device_watchdog = {
106 .name = "msm_watchdog",
107 .id = -1,
108 .dev = {
109 .platform_data = &msm_watchdog_pdata,
110 },
111};
112
Joel King0581896d2011-07-19 16:43:28 -0700113static struct resource msm_dmov_resource[] = {
114 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800115 .start = ADM_0_SCSS_1_IRQ,
Joel King0581896d2011-07-19 16:43:28 -0700116 .flags = IORESOURCE_IRQ,
117 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700118 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800119 .start = 0x18320000,
120 .end = 0x18320000 + SZ_1M - 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700121 .flags = IORESOURCE_MEM,
122 },
123};
124
125static struct msm_dmov_pdata msm_dmov_pdata = {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800126 .sd = 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700127 .sd_size = 0x800,
Joel King0581896d2011-07-19 16:43:28 -0700128};
129
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -0700130struct platform_device apq8064_device_dmov = {
Joel King0581896d2011-07-19 16:43:28 -0700131 .name = "msm_dmov",
132 .id = -1,
133 .resource = msm_dmov_resource,
134 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700135 .dev = {
136 .platform_data = &msm_dmov_pdata,
137 },
Joel King0581896d2011-07-19 16:43:28 -0700138};
139
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700140static struct resource resources_uart_gsbi1[] = {
141 {
142 .start = APQ8064_GSBI1_UARTDM_IRQ,
143 .end = APQ8064_GSBI1_UARTDM_IRQ,
144 .flags = IORESOURCE_IRQ,
145 },
146 {
147 .start = MSM_UART1DM_PHYS,
148 .end = MSM_UART1DM_PHYS + PAGE_SIZE - 1,
149 .name = "uartdm_resource",
150 .flags = IORESOURCE_MEM,
151 },
152 {
153 .start = MSM_GSBI1_PHYS,
154 .end = MSM_GSBI1_PHYS + PAGE_SIZE - 1,
155 .name = "gsbi_resource",
156 .flags = IORESOURCE_MEM,
157 },
158};
159
160struct platform_device apq8064_device_uart_gsbi1 = {
161 .name = "msm_serial_hsl",
Jin Hong4bbbfba2012-02-02 21:48:07 -0800162 .id = 1,
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700163 .num_resources = ARRAY_SIZE(resources_uart_gsbi1),
164 .resource = resources_uart_gsbi1,
165};
166
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700167static struct resource resources_uart_gsbi3[] = {
168 {
169 .start = GSBI3_UARTDM_IRQ,
170 .end = GSBI3_UARTDM_IRQ,
171 .flags = IORESOURCE_IRQ,
172 },
173 {
174 .start = MSM_UART3DM_PHYS,
175 .end = MSM_UART3DM_PHYS + PAGE_SIZE - 1,
176 .name = "uartdm_resource",
177 .flags = IORESOURCE_MEM,
178 },
179 {
180 .start = MSM_GSBI3_PHYS,
181 .end = MSM_GSBI3_PHYS + PAGE_SIZE - 1,
182 .name = "gsbi_resource",
183 .flags = IORESOURCE_MEM,
184 },
185};
186
187struct platform_device apq8064_device_uart_gsbi3 = {
188 .name = "msm_serial_hsl",
189 .id = 0,
190 .num_resources = ARRAY_SIZE(resources_uart_gsbi3),
191 .resource = resources_uart_gsbi3,
192};
193
Jing Lin04601f92012-02-05 15:36:07 -0800194static struct resource resources_qup_i2c_gsbi3[] = {
195 {
196 .name = "gsbi_qup_i2c_addr",
197 .start = MSM_GSBI3_PHYS,
198 .end = MSM_GSBI3_PHYS + 4 - 1,
199 .flags = IORESOURCE_MEM,
200 },
201 {
202 .name = "qup_phys_addr",
203 .start = MSM_GSBI3_QUP_PHYS,
204 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
205 .flags = IORESOURCE_MEM,
206 },
207 {
208 .name = "qup_err_intr",
209 .start = GSBI3_QUP_IRQ,
210 .end = GSBI3_QUP_IRQ,
211 .flags = IORESOURCE_IRQ,
212 },
213 {
214 .name = "i2c_clk",
215 .start = 9,
216 .end = 9,
217 .flags = IORESOURCE_IO,
218 },
219 {
220 .name = "i2c_sda",
221 .start = 8,
222 .end = 8,
223 .flags = IORESOURCE_IO,
224 },
225};
226
David Keitel3c40fc52012-02-09 17:53:52 -0800227static struct resource resources_qup_i2c_gsbi1[] = {
228 {
229 .name = "gsbi_qup_i2c_addr",
230 .start = MSM_GSBI1_PHYS,
231 .end = MSM_GSBI1_PHYS + 4 - 1,
232 .flags = IORESOURCE_MEM,
233 },
234 {
235 .name = "qup_phys_addr",
236 .start = MSM_GSBI1_QUP_PHYS,
237 .end = MSM_GSBI1_QUP_PHYS + MSM_QUP_SIZE - 1,
238 .flags = IORESOURCE_MEM,
239 },
240 {
241 .name = "qup_err_intr",
242 .start = APQ8064_GSBI1_QUP_IRQ,
243 .end = APQ8064_GSBI1_QUP_IRQ,
244 .flags = IORESOURCE_IRQ,
245 },
246 {
247 .name = "i2c_clk",
248 .start = 21,
249 .end = 21,
250 .flags = IORESOURCE_IO,
251 },
252 {
253 .name = "i2c_sda",
254 .start = 20,
255 .end = 20,
256 .flags = IORESOURCE_IO,
257 },
258};
259
260struct platform_device apq8064_device_qup_i2c_gsbi1 = {
261 .name = "qup_i2c",
262 .id = 0,
263 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi1),
264 .resource = resources_qup_i2c_gsbi1,
265};
266
Jing Lin04601f92012-02-05 15:36:07 -0800267struct platform_device apq8064_device_qup_i2c_gsbi3 = {
268 .name = "qup_i2c",
269 .id = 3,
270 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
271 .resource = resources_qup_i2c_gsbi3,
272};
273
Kenneth Heitke748593a2011-07-15 15:45:11 -0600274static struct resource resources_qup_i2c_gsbi4[] = {
275 {
276 .name = "gsbi_qup_i2c_addr",
277 .start = MSM_GSBI4_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600278 .end = MSM_GSBI4_PHYS + 4 - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600279 .flags = IORESOURCE_MEM,
280 },
281 {
282 .name = "qup_phys_addr",
283 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600284 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600285 .flags = IORESOURCE_MEM,
286 },
287 {
288 .name = "qup_err_intr",
289 .start = GSBI4_QUP_IRQ,
290 .end = GSBI4_QUP_IRQ,
291 .flags = IORESOURCE_IRQ,
292 },
Kevin Chand07220e2012-02-13 15:52:22 -0800293 {
294 .name = "i2c_clk",
295 .start = 11,
296 .end = 11,
297 .flags = IORESOURCE_IO,
298 },
299 {
300 .name = "i2c_sda",
301 .start = 10,
302 .end = 10,
303 .flags = IORESOURCE_IO,
304 },
Kenneth Heitke748593a2011-07-15 15:45:11 -0600305};
306
307struct platform_device apq8064_device_qup_i2c_gsbi4 = {
308 .name = "qup_i2c",
309 .id = 4,
310 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
311 .resource = resources_qup_i2c_gsbi4,
312};
313
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700314static struct resource resources_qup_spi_gsbi5[] = {
315 {
316 .name = "spi_base",
317 .start = MSM_GSBI5_QUP_PHYS,
318 .end = MSM_GSBI5_QUP_PHYS + SZ_4K - 1,
319 .flags = IORESOURCE_MEM,
320 },
321 {
322 .name = "gsbi_base",
323 .start = MSM_GSBI5_PHYS,
324 .end = MSM_GSBI5_PHYS + 4 - 1,
325 .flags = IORESOURCE_MEM,
326 },
327 {
328 .name = "spi_irq_in",
329 .start = GSBI5_QUP_IRQ,
330 .end = GSBI5_QUP_IRQ,
331 .flags = IORESOURCE_IRQ,
332 },
333};
334
335struct platform_device apq8064_device_qup_spi_gsbi5 = {
336 .name = "spi_qsd",
337 .id = 0,
338 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi5),
339 .resource = resources_qup_spi_gsbi5,
340};
341
Joel King8f839b92012-04-01 14:37:46 -0700342static struct resource resources_qup_i2c_gsbi5[] = {
343 {
344 .name = "gsbi_qup_i2c_addr",
345 .start = MSM_GSBI5_PHYS,
346 .end = MSM_GSBI5_PHYS + 4 - 1,
347 .flags = IORESOURCE_MEM,
348 },
349 {
350 .name = "qup_phys_addr",
351 .start = MSM_GSBI5_QUP_PHYS,
352 .end = MSM_GSBI5_QUP_PHYS + MSM_QUP_SIZE - 1,
353 .flags = IORESOURCE_MEM,
354 },
355 {
356 .name = "qup_err_intr",
357 .start = GSBI5_QUP_IRQ,
358 .end = GSBI5_QUP_IRQ,
359 .flags = IORESOURCE_IRQ,
360 },
361 {
362 .name = "i2c_clk",
363 .start = 54,
364 .end = 54,
365 .flags = IORESOURCE_IO,
366 },
367 {
368 .name = "i2c_sda",
369 .start = 53,
370 .end = 53,
371 .flags = IORESOURCE_IO,
372 },
373};
374
375struct platform_device mpq8064_device_qup_i2c_gsbi5 = {
376 .name = "qup_i2c",
377 .id = 5,
378 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi5),
379 .resource = resources_qup_i2c_gsbi5,
380};
381
Jin Hong4bbbfba2012-02-02 21:48:07 -0800382static struct resource resources_uart_gsbi7[] = {
383 {
384 .start = GSBI7_UARTDM_IRQ,
385 .end = GSBI7_UARTDM_IRQ,
386 .flags = IORESOURCE_IRQ,
387 },
388 {
389 .start = MSM_UART7DM_PHYS,
390 .end = MSM_UART7DM_PHYS + PAGE_SIZE - 1,
391 .name = "uartdm_resource",
392 .flags = IORESOURCE_MEM,
393 },
394 {
395 .start = MSM_GSBI7_PHYS,
396 .end = MSM_GSBI7_PHYS + PAGE_SIZE - 1,
397 .name = "gsbi_resource",
398 .flags = IORESOURCE_MEM,
399 },
400};
401
402struct platform_device apq8064_device_uart_gsbi7 = {
403 .name = "msm_serial_hsl",
404 .id = 0,
405 .num_resources = ARRAY_SIZE(resources_uart_gsbi7),
406 .resource = resources_uart_gsbi7,
407};
408
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800409struct platform_device apq_pcm = {
410 .name = "msm-pcm-dsp",
411 .id = -1,
412};
413
414struct platform_device apq_pcm_routing = {
415 .name = "msm-pcm-routing",
416 .id = -1,
417};
418
419struct platform_device apq_cpudai0 = {
420 .name = "msm-dai-q6",
421 .id = 0x4000,
422};
423
424struct platform_device apq_cpudai1 = {
425 .name = "msm-dai-q6",
426 .id = 0x4001,
427};
Santosh Mardieff9a742012-04-09 23:23:39 +0530428struct platform_device mpq_cpudai_sec_i2s_rx = {
429 .name = "msm-dai-q6",
430 .id = 4,
431};
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800432struct platform_device apq_cpudai_hdmi_rx = {
Swaminathan Sathappanfd9dbad2012-02-15 16:56:44 -0800433 .name = "msm-dai-q6-hdmi",
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800434 .id = 8,
435};
436
437struct platform_device apq_cpudai_bt_rx = {
438 .name = "msm-dai-q6",
439 .id = 0x3000,
440};
441
442struct platform_device apq_cpudai_bt_tx = {
443 .name = "msm-dai-q6",
444 .id = 0x3001,
445};
446
447struct platform_device apq_cpudai_fm_rx = {
448 .name = "msm-dai-q6",
449 .id = 0x3004,
450};
451
452struct platform_device apq_cpudai_fm_tx = {
453 .name = "msm-dai-q6",
454 .id = 0x3005,
455};
456
Helen Zeng8f925502012-03-05 16:50:17 -0800457struct platform_device apq_cpudai_slim_4_rx = {
458 .name = "msm-dai-q6",
459 .id = 0x4008,
460};
461
462struct platform_device apq_cpudai_slim_4_tx = {
463 .name = "msm-dai-q6",
464 .id = 0x4009,
465};
466
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800467/*
468 * Machine specific data for AUX PCM Interface
469 * which the driver will be unware of.
470 */
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800471struct msm_dai_auxpcm_pdata apq_auxpcm_pdata = {
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800472 .clk = "pcm_clk",
Kuirong Wang547a9982012-05-04 18:29:11 -0700473 .mode_8k = {
474 .mode = AFE_PCM_CFG_MODE_PCM,
475 .sync = AFE_PCM_CFG_SYNC_INT,
476 .frame = AFE_PCM_CFG_FRM_256BPF,
477 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
478 .slot = 0,
479 .data = AFE_PCM_CFG_CDATAOE_MASTER,
480 .pcm_clk_rate = 2048000,
481 },
482 .mode_16k = {
483 .mode = AFE_PCM_CFG_MODE_PCM,
484 .sync = AFE_PCM_CFG_SYNC_INT,
485 .frame = AFE_PCM_CFG_FRM_256BPF,
486 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
487 .slot = 0,
488 .data = AFE_PCM_CFG_CDATAOE_MASTER,
489 .pcm_clk_rate = 4096000,
490 }
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800491};
492
493struct platform_device apq_cpudai_auxpcm_rx = {
494 .name = "msm-dai-q6",
495 .id = 2,
496 .dev = {
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800497 .platform_data = &apq_auxpcm_pdata,
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800498 },
499};
500
501struct platform_device apq_cpudai_auxpcm_tx = {
502 .name = "msm-dai-q6",
503 .id = 3,
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800504 .dev = {
505 .platform_data = &apq_auxpcm_pdata,
506 },
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800507};
508
Patrick Lai04baee942012-05-01 14:38:47 -0700509struct msm_mi2s_pdata mpq_mi2s_tx_data = {
510 .rx_sd_lines = 0,
511 .tx_sd_lines = MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2 |
512 MSM_MI2S_SD3,
Kuirong Wangf23f8c52012-03-31 12:34:51 -0700513};
514
515struct platform_device mpq_cpudai_mi2s_tx = {
Patrick Lai04baee942012-05-01 14:38:47 -0700516 .name = "msm-dai-q6-mi2s",
517 .id = -1, /*MI2S_TX */
Kuirong Wangf23f8c52012-03-31 12:34:51 -0700518 .dev = {
519 .platform_data = &mpq_mi2s_tx_data,
520 },
521};
522
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800523struct platform_device apq_cpu_fe = {
524 .name = "msm-dai-fe",
525 .id = -1,
526};
527
528struct platform_device apq_stub_codec = {
529 .name = "msm-stub-codec",
530 .id = 1,
531};
532
533struct platform_device apq_voice = {
534 .name = "msm-pcm-voice",
535 .id = -1,
536};
537
538struct platform_device apq_voip = {
539 .name = "msm-voip-dsp",
540 .id = -1,
541};
542
543struct platform_device apq_lpa_pcm = {
544 .name = "msm-pcm-lpa",
545 .id = -1,
546};
547
Krishnankutty Kolathappilly4374e332012-03-18 22:27:30 -0700548struct platform_device apq_compr_dsp = {
549 .name = "msm-compr-dsp",
550 .id = -1,
551};
552
553struct platform_device apq_multi_ch_pcm = {
554 .name = "msm-multi-ch-pcm-dsp",
555 .id = -1,
556};
557
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800558struct platform_device apq_pcm_hostless = {
559 .name = "msm-pcm-hostless",
560 .id = -1,
561};
562
563struct platform_device apq_cpudai_afe_01_rx = {
564 .name = "msm-dai-q6",
565 .id = 0xE0,
566};
567
568struct platform_device apq_cpudai_afe_01_tx = {
569 .name = "msm-dai-q6",
570 .id = 0xF0,
571};
572
573struct platform_device apq_cpudai_afe_02_rx = {
574 .name = "msm-dai-q6",
575 .id = 0xF1,
576};
577
578struct platform_device apq_cpudai_afe_02_tx = {
579 .name = "msm-dai-q6",
580 .id = 0xE1,
581};
582
583struct platform_device apq_pcm_afe = {
584 .name = "msm-pcm-afe",
585 .id = -1,
586};
587
Neema Shetty8427c262012-02-16 11:23:43 -0800588struct platform_device apq_cpudai_stub = {
589 .name = "msm-dai-stub",
590 .id = -1,
591};
592
Neema Shetty3c9d2862012-03-11 01:25:32 -0800593struct platform_device apq_cpudai_slimbus_1_rx = {
594 .name = "msm-dai-q6",
595 .id = 0x4002,
596};
597
598struct platform_device apq_cpudai_slimbus_1_tx = {
599 .name = "msm-dai-q6",
600 .id = 0x4003,
601};
602
Kiran Kandi97fe19d2012-05-20 22:34:04 -0700603struct platform_device apq_cpudai_slimbus_2_rx = {
604 .name = "msm-dai-q6",
605 .id = 0x4004,
606};
607
Kiran Kandi1e6371d2012-03-29 11:48:57 -0700608struct platform_device apq_cpudai_slimbus_2_tx = {
609 .name = "msm-dai-q6",
610 .id = 0x4005,
611};
612
Neema Shettyc9d86c32012-05-09 12:01:39 -0700613struct platform_device apq_cpudai_slimbus_3_rx = {
614 .name = "msm-dai-q6",
615 .id = 0x4006,
616};
617
Helen Zeng38c3c962012-05-17 14:56:20 -0700618struct platform_device apq_cpudai_slimbus_3_tx = {
619 .name = "msm-dai-q6",
620 .id = 0x4007,
621};
622
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700623static struct resource resources_ssbi_pmic1[] = {
624 {
625 .start = MSM_PMIC1_SSBI_CMD_PHYS,
626 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
627 .flags = IORESOURCE_MEM,
628 },
629};
630
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600631#define LPASS_SLIMBUS_PHYS 0x28080000
632#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800633#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600634/* Board info for the slimbus slave device */
635static struct resource slimbus_res[] = {
636 {
637 .start = LPASS_SLIMBUS_PHYS,
638 .end = LPASS_SLIMBUS_PHYS + 8191,
639 .flags = IORESOURCE_MEM,
640 .name = "slimbus_physical",
641 },
642 {
643 .start = LPASS_SLIMBUS_BAM_PHYS,
644 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
645 .flags = IORESOURCE_MEM,
646 .name = "slimbus_bam_physical",
647 },
648 {
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800649 .start = LPASS_SLIMBUS_SLEW,
650 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
651 .flags = IORESOURCE_MEM,
652 .name = "slimbus_slew_reg",
653 },
654 {
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600655 .start = SLIMBUS0_CORE_EE1_IRQ,
656 .end = SLIMBUS0_CORE_EE1_IRQ,
657 .flags = IORESOURCE_IRQ,
658 .name = "slimbus_irq",
659 },
660 {
661 .start = SLIMBUS0_BAM_EE1_IRQ,
662 .end = SLIMBUS0_BAM_EE1_IRQ,
663 .flags = IORESOURCE_IRQ,
664 .name = "slimbus_bam_irq",
665 },
666};
667
668struct platform_device apq8064_slim_ctrl = {
669 .name = "msm_slim_ctrl",
670 .id = 1,
671 .num_resources = ARRAY_SIZE(slimbus_res),
672 .resource = slimbus_res,
673 .dev = {
674 .coherent_dma_mask = 0xffffffffULL,
675 },
676};
677
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700678struct platform_device apq8064_device_ssbi_pmic1 = {
679 .name = "msm_ssbi",
680 .id = 0,
681 .resource = resources_ssbi_pmic1,
682 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1),
683};
684
685static struct resource resources_ssbi_pmic2[] = {
686 {
687 .start = MSM_PMIC2_SSBI_CMD_PHYS,
688 .end = MSM_PMIC2_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
689 .flags = IORESOURCE_MEM,
690 },
691};
692
693struct platform_device apq8064_device_ssbi_pmic2 = {
694 .name = "msm_ssbi",
695 .id = 1,
696 .resource = resources_ssbi_pmic2,
697 .num_resources = ARRAY_SIZE(resources_ssbi_pmic2),
698};
699
700static struct resource resources_otg[] = {
701 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800702 .start = MSM_HSUSB1_PHYS,
703 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700704 .flags = IORESOURCE_MEM,
705 },
706 {
707 .start = USB1_HS_IRQ,
708 .end = USB1_HS_IRQ,
709 .flags = IORESOURCE_IRQ,
710 },
711};
712
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700713struct platform_device apq8064_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700714 .name = "msm_otg",
715 .id = -1,
716 .num_resources = ARRAY_SIZE(resources_otg),
717 .resource = resources_otg,
718 .dev = {
719 .coherent_dma_mask = 0xffffffff,
720 },
721};
722
723static struct resource resources_hsusb[] = {
724 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800725 .start = MSM_HSUSB1_PHYS,
726 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700727 .flags = IORESOURCE_MEM,
728 },
729 {
730 .start = USB1_HS_IRQ,
731 .end = USB1_HS_IRQ,
732 .flags = IORESOURCE_IRQ,
733 },
734};
735
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700736struct platform_device apq8064_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700737 .name = "msm_hsusb",
738 .id = -1,
739 .num_resources = ARRAY_SIZE(resources_hsusb),
740 .resource = resources_hsusb,
741 .dev = {
742 .coherent_dma_mask = 0xffffffff,
743 },
744};
745
Hemant Kumard86c4882012-01-24 19:39:37 -0800746static struct resource resources_hsusb_host[] = {
747 {
748 .start = MSM_HSUSB1_PHYS,
749 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
750 .flags = IORESOURCE_MEM,
751 },
752 {
753 .start = USB1_HS_IRQ,
754 .end = USB1_HS_IRQ,
755 .flags = IORESOURCE_IRQ,
756 },
757};
758
Hemant Kumara945b472012-01-25 15:08:06 -0800759static struct resource resources_hsic_host[] = {
760 {
761 .start = 0x12510000,
762 .end = 0x12510000 + SZ_4K - 1,
763 .flags = IORESOURCE_MEM,
764 },
765 {
766 .start = USB2_HSIC_IRQ,
767 .end = USB2_HSIC_IRQ,
768 .flags = IORESOURCE_IRQ,
769 },
770 {
771 .start = MSM_GPIO_TO_INT(49),
772 .end = MSM_GPIO_TO_INT(49),
773 .name = "peripheral_status_irq",
774 .flags = IORESOURCE_IRQ,
775 },
Vamsi Krishna6921cbe2012-02-21 18:34:43 -0800776 {
Hemant Kumar6fd65032012-05-23 13:02:24 -0700777 .start = 47,
778 .end = 47,
779 .name = "wakeup",
780 .flags = IORESOURCE_IO,
Vamsi Krishna6921cbe2012-02-21 18:34:43 -0800781 },
Hemant Kumara945b472012-01-25 15:08:06 -0800782};
783
Hemant Kumard86c4882012-01-24 19:39:37 -0800784static u64 dma_mask = DMA_BIT_MASK(32);
785struct platform_device apq8064_device_hsusb_host = {
786 .name = "msm_hsusb_host",
787 .id = -1,
788 .num_resources = ARRAY_SIZE(resources_hsusb_host),
789 .resource = resources_hsusb_host,
790 .dev = {
791 .dma_mask = &dma_mask,
792 .coherent_dma_mask = 0xffffffff,
793 },
794};
795
Hemant Kumara945b472012-01-25 15:08:06 -0800796struct platform_device apq8064_device_hsic_host = {
797 .name = "msm_hsic_host",
798 .id = -1,
799 .num_resources = ARRAY_SIZE(resources_hsic_host),
800 .resource = resources_hsic_host,
801 .dev = {
802 .dma_mask = &dma_mask,
803 .coherent_dma_mask = DMA_BIT_MASK(32),
804 },
805};
806
Manu Gautam91223e02011-11-08 15:27:22 +0530807static struct resource resources_ehci_host3[] = {
808{
809 .start = MSM_HSUSB3_PHYS,
810 .end = MSM_HSUSB3_PHYS + MSM_HSUSB3_SIZE - 1,
811 .flags = IORESOURCE_MEM,
812 },
813 {
814 .start = USB3_HS_IRQ,
815 .end = USB3_HS_IRQ,
816 .flags = IORESOURCE_IRQ,
817 },
818};
819
820struct platform_device apq8064_device_ehci_host3 = {
821 .name = "msm_ehci_host",
822 .id = 0,
823 .num_resources = ARRAY_SIZE(resources_ehci_host3),
824 .resource = resources_ehci_host3,
825 .dev = {
826 .dma_mask = &dma_mask,
827 .coherent_dma_mask = 0xffffffff,
828 },
829};
830
Hemant Kumar1d66e1c2012-02-13 15:24:59 -0800831static struct resource resources_ehci_host4[] = {
832{
833 .start = MSM_HSUSB4_PHYS,
834 .end = MSM_HSUSB4_PHYS + MSM_HSUSB4_SIZE - 1,
835 .flags = IORESOURCE_MEM,
836 },
837 {
838 .start = USB4_HS_IRQ,
839 .end = USB4_HS_IRQ,
840 .flags = IORESOURCE_IRQ,
841 },
842};
843
844struct platform_device apq8064_device_ehci_host4 = {
845 .name = "msm_ehci_host",
846 .id = 1,
847 .num_resources = ARRAY_SIZE(resources_ehci_host4),
848 .resource = resources_ehci_host4,
849 .dev = {
850 .dma_mask = &dma_mask,
851 .coherent_dma_mask = 0xffffffff,
852 },
853};
854
Ramesh Masavarapuf31ff242012-05-10 18:55:21 -0700855#define SHARED_IMEM_TZ_BASE 0x2a03f720
856static struct resource tzlog_resources[] = {
857 {
858 .start = SHARED_IMEM_TZ_BASE,
859 .end = SHARED_IMEM_TZ_BASE + SZ_4K - 1,
860 .flags = IORESOURCE_MEM,
861 },
862};
863
864struct platform_device apq_device_tz_log = {
865 .name = "tz_log",
866 .id = 0,
867 .num_resources = ARRAY_SIZE(tzlog_resources),
868 .resource = tzlog_resources,
869};
870
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -0800871/* MSM Video core device */
872#ifdef CONFIG_MSM_BUS_SCALING
873static struct msm_bus_vectors vidc_init_vectors[] = {
874 {
875 .src = MSM_BUS_MASTER_VIDEO_ENC,
876 .dst = MSM_BUS_SLAVE_EBI_CH0,
877 .ab = 0,
878 .ib = 0,
879 },
880 {
881 .src = MSM_BUS_MASTER_VIDEO_DEC,
882 .dst = MSM_BUS_SLAVE_EBI_CH0,
883 .ab = 0,
884 .ib = 0,
885 },
886 {
887 .src = MSM_BUS_MASTER_AMPSS_M0,
888 .dst = MSM_BUS_SLAVE_EBI_CH0,
889 .ab = 0,
890 .ib = 0,
891 },
892 {
893 .src = MSM_BUS_MASTER_AMPSS_M0,
894 .dst = MSM_BUS_SLAVE_EBI_CH0,
895 .ab = 0,
896 .ib = 0,
897 },
898};
899static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
900 {
901 .src = MSM_BUS_MASTER_VIDEO_ENC,
902 .dst = MSM_BUS_SLAVE_EBI_CH0,
903 .ab = 54525952,
904 .ib = 436207616,
905 },
906 {
907 .src = MSM_BUS_MASTER_VIDEO_DEC,
908 .dst = MSM_BUS_SLAVE_EBI_CH0,
909 .ab = 72351744,
910 .ib = 289406976,
911 },
912 {
913 .src = MSM_BUS_MASTER_AMPSS_M0,
914 .dst = MSM_BUS_SLAVE_EBI_CH0,
915 .ab = 500000,
916 .ib = 1000000,
917 },
918 {
919 .src = MSM_BUS_MASTER_AMPSS_M0,
920 .dst = MSM_BUS_SLAVE_EBI_CH0,
921 .ab = 500000,
922 .ib = 1000000,
923 },
924};
925static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
926 {
927 .src = MSM_BUS_MASTER_VIDEO_ENC,
928 .dst = MSM_BUS_SLAVE_EBI_CH0,
929 .ab = 40894464,
930 .ib = 327155712,
931 },
932 {
933 .src = MSM_BUS_MASTER_VIDEO_DEC,
934 .dst = MSM_BUS_SLAVE_EBI_CH0,
935 .ab = 48234496,
936 .ib = 192937984,
937 },
938 {
939 .src = MSM_BUS_MASTER_AMPSS_M0,
940 .dst = MSM_BUS_SLAVE_EBI_CH0,
941 .ab = 500000,
942 .ib = 2000000,
943 },
944 {
945 .src = MSM_BUS_MASTER_AMPSS_M0,
946 .dst = MSM_BUS_SLAVE_EBI_CH0,
947 .ab = 500000,
948 .ib = 2000000,
949 },
950};
951static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
952 {
953 .src = MSM_BUS_MASTER_VIDEO_ENC,
954 .dst = MSM_BUS_SLAVE_EBI_CH0,
955 .ab = 163577856,
956 .ib = 1308622848,
957 },
958 {
959 .src = MSM_BUS_MASTER_VIDEO_DEC,
960 .dst = MSM_BUS_SLAVE_EBI_CH0,
961 .ab = 219152384,
962 .ib = 876609536,
963 },
964 {
965 .src = MSM_BUS_MASTER_AMPSS_M0,
966 .dst = MSM_BUS_SLAVE_EBI_CH0,
967 .ab = 1750000,
968 .ib = 3500000,
969 },
970 {
971 .src = MSM_BUS_MASTER_AMPSS_M0,
972 .dst = MSM_BUS_SLAVE_EBI_CH0,
973 .ab = 1750000,
974 .ib = 3500000,
975 },
976};
977static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
978 {
979 .src = MSM_BUS_MASTER_VIDEO_ENC,
980 .dst = MSM_BUS_SLAVE_EBI_CH0,
981 .ab = 121634816,
982 .ib = 973078528,
983 },
984 {
985 .src = MSM_BUS_MASTER_VIDEO_DEC,
986 .dst = MSM_BUS_SLAVE_EBI_CH0,
987 .ab = 155189248,
988 .ib = 620756992,
989 },
990 {
991 .src = MSM_BUS_MASTER_AMPSS_M0,
992 .dst = MSM_BUS_SLAVE_EBI_CH0,
993 .ab = 1750000,
994 .ib = 7000000,
995 },
996 {
997 .src = MSM_BUS_MASTER_AMPSS_M0,
998 .dst = MSM_BUS_SLAVE_EBI_CH0,
999 .ab = 1750000,
1000 .ib = 7000000,
1001 },
1002};
1003static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
1004 {
1005 .src = MSM_BUS_MASTER_VIDEO_ENC,
1006 .dst = MSM_BUS_SLAVE_EBI_CH0,
1007 .ab = 372244480,
1008 .ib = 2560000000U,
1009 },
1010 {
1011 .src = MSM_BUS_MASTER_VIDEO_DEC,
1012 .dst = MSM_BUS_SLAVE_EBI_CH0,
1013 .ab = 501219328,
1014 .ib = 2560000000U,
1015 },
1016 {
1017 .src = MSM_BUS_MASTER_AMPSS_M0,
1018 .dst = MSM_BUS_SLAVE_EBI_CH0,
1019 .ab = 2500000,
1020 .ib = 5000000,
1021 },
1022 {
1023 .src = MSM_BUS_MASTER_AMPSS_M0,
1024 .dst = MSM_BUS_SLAVE_EBI_CH0,
1025 .ab = 2500000,
1026 .ib = 5000000,
1027 },
1028};
1029static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
1030 {
1031 .src = MSM_BUS_MASTER_VIDEO_ENC,
1032 .dst = MSM_BUS_SLAVE_EBI_CH0,
1033 .ab = 222298112,
1034 .ib = 2560000000U,
1035 },
1036 {
1037 .src = MSM_BUS_MASTER_VIDEO_DEC,
1038 .dst = MSM_BUS_SLAVE_EBI_CH0,
1039 .ab = 330301440,
1040 .ib = 2560000000U,
1041 },
1042 {
1043 .src = MSM_BUS_MASTER_AMPSS_M0,
1044 .dst = MSM_BUS_SLAVE_EBI_CH0,
1045 .ab = 2500000,
1046 .ib = 700000000,
1047 },
1048 {
1049 .src = MSM_BUS_MASTER_AMPSS_M0,
1050 .dst = MSM_BUS_SLAVE_EBI_CH0,
1051 .ab = 2500000,
1052 .ib = 10000000,
1053 },
1054};
1055
Arun Menon152c3c72012-06-20 11:50:08 -07001056static struct msm_bus_vectors vidc_venc_1080p_turbo_vectors[] = {
1057 {
1058 .src = MSM_BUS_MASTER_VIDEO_ENC,
1059 .dst = MSM_BUS_SLAVE_EBI_CH0,
1060 .ab = 222298112,
1061 .ib = 3522000000U,
1062 },
1063 {
1064 .src = MSM_BUS_MASTER_VIDEO_DEC,
1065 .dst = MSM_BUS_SLAVE_EBI_CH0,
1066 .ab = 330301440,
1067 .ib = 3522000000U,
1068 },
1069 {
1070 .src = MSM_BUS_MASTER_AMPSS_M0,
1071 .dst = MSM_BUS_SLAVE_EBI_CH0,
1072 .ab = 2500000,
1073 .ib = 700000000,
1074 },
1075 {
1076 .src = MSM_BUS_MASTER_AMPSS_M0,
1077 .dst = MSM_BUS_SLAVE_EBI_CH0,
1078 .ab = 2500000,
1079 .ib = 10000000,
1080 },
1081};
1082static struct msm_bus_vectors vidc_vdec_1080p_turbo_vectors[] = {
1083 {
1084 .src = MSM_BUS_MASTER_VIDEO_ENC,
1085 .dst = MSM_BUS_SLAVE_EBI_CH0,
1086 .ab = 222298112,
1087 .ib = 3522000000U,
1088 },
1089 {
1090 .src = MSM_BUS_MASTER_VIDEO_DEC,
1091 .dst = MSM_BUS_SLAVE_EBI_CH0,
1092 .ab = 330301440,
1093 .ib = 3522000000U,
1094 },
1095 {
1096 .src = MSM_BUS_MASTER_AMPSS_M0,
1097 .dst = MSM_BUS_SLAVE_EBI_CH0,
1098 .ab = 2500000,
1099 .ib = 700000000,
1100 },
1101 {
1102 .src = MSM_BUS_MASTER_AMPSS_M0,
1103 .dst = MSM_BUS_SLAVE_EBI_CH0,
1104 .ab = 2500000,
1105 .ib = 10000000,
1106 },
1107};
1108
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001109static struct msm_bus_paths vidc_bus_client_config[] = {
1110 {
1111 ARRAY_SIZE(vidc_init_vectors),
1112 vidc_init_vectors,
1113 },
1114 {
1115 ARRAY_SIZE(vidc_venc_vga_vectors),
1116 vidc_venc_vga_vectors,
1117 },
1118 {
1119 ARRAY_SIZE(vidc_vdec_vga_vectors),
1120 vidc_vdec_vga_vectors,
1121 },
1122 {
1123 ARRAY_SIZE(vidc_venc_720p_vectors),
1124 vidc_venc_720p_vectors,
1125 },
1126 {
1127 ARRAY_SIZE(vidc_vdec_720p_vectors),
1128 vidc_vdec_720p_vectors,
1129 },
1130 {
1131 ARRAY_SIZE(vidc_venc_1080p_vectors),
1132 vidc_venc_1080p_vectors,
1133 },
1134 {
1135 ARRAY_SIZE(vidc_vdec_1080p_vectors),
1136 vidc_vdec_1080p_vectors,
1137 },
Arun Menon152c3c72012-06-20 11:50:08 -07001138 {
1139 ARRAY_SIZE(vidc_venc_1080p_turbo_vectors),
1140 vidc_venc_1080p_turbo_vectors,
1141 },
1142 {
1143 ARRAY_SIZE(vidc_vdec_1080p_turbo_vectors),
1144 vidc_vdec_1080p_turbo_vectors,
1145 },
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001146};
1147
1148static struct msm_bus_scale_pdata vidc_bus_client_data = {
1149 vidc_bus_client_config,
1150 ARRAY_SIZE(vidc_bus_client_config),
1151 .name = "vidc",
1152};
1153#endif
1154
1155
1156#define APQ8064_VIDC_BASE_PHYS 0x04400000
1157#define APQ8064_VIDC_BASE_SIZE 0x00100000
1158
1159static struct resource apq8064_device_vidc_resources[] = {
1160 {
1161 .start = APQ8064_VIDC_BASE_PHYS,
1162 .end = APQ8064_VIDC_BASE_PHYS + APQ8064_VIDC_BASE_SIZE - 1,
1163 .flags = IORESOURCE_MEM,
1164 },
1165 {
1166 .start = VCODEC_IRQ,
1167 .end = VCODEC_IRQ,
1168 .flags = IORESOURCE_IRQ,
1169 },
1170};
1171
1172struct msm_vidc_platform_data apq8064_vidc_platform_data = {
1173#ifdef CONFIG_MSM_BUS_SCALING
1174 .vidc_bus_client_pdata = &vidc_bus_client_data,
1175#endif
1176#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
1177 .memtype = ION_CP_MM_HEAP_ID,
1178 .enable_ion = 1,
Deepak kotureda295a2012-05-10 19:49:46 -07001179 .cp_enabled = 1,
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001180#else
1181 .memtype = MEMTYPE_EBI1,
1182 .enable_ion = 0,
1183#endif
1184 .disable_dmx = 0,
1185 .disable_fullhd = 0,
Mohan Kumar Gubbihalli Lachma Naiked9dc912012-03-01 19:11:14 -08001186 .cont_mode_dpb_count = 18,
Riaz Rahaman84f8c682012-05-30 13:32:10 +05301187 .fw_addr = 0x9fe00000,
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001188};
1189
1190struct platform_device apq8064_msm_device_vidc = {
1191 .name = "msm_vidc",
1192 .id = 0,
1193 .num_resources = ARRAY_SIZE(apq8064_device_vidc_resources),
1194 .resource = apq8064_device_vidc_resources,
1195 .dev = {
1196 .platform_data = &apq8064_vidc_platform_data,
1197 },
1198};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001199#define MSM_SDC1_BASE 0x12400000
1200#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
1201#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
1202#define MSM_SDC2_BASE 0x12140000
1203#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
1204#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
1205#define MSM_SDC3_BASE 0x12180000
1206#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
1207#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
1208#define MSM_SDC4_BASE 0x121C0000
1209#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
1210#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
1211
1212static struct resource resources_sdc1[] = {
1213 {
1214 .name = "core_mem",
1215 .flags = IORESOURCE_MEM,
1216 .start = MSM_SDC1_BASE,
1217 .end = MSM_SDC1_DML_BASE - 1,
1218 },
1219 {
1220 .name = "core_irq",
1221 .flags = IORESOURCE_IRQ,
1222 .start = SDC1_IRQ_0,
1223 .end = SDC1_IRQ_0
1224 },
1225#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1226 {
1227 .name = "sdcc_dml_addr",
1228 .start = MSM_SDC1_DML_BASE,
1229 .end = MSM_SDC1_BAM_BASE - 1,
1230 .flags = IORESOURCE_MEM,
1231 },
1232 {
1233 .name = "sdcc_bam_addr",
1234 .start = MSM_SDC1_BAM_BASE,
1235 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
1236 .flags = IORESOURCE_MEM,
1237 },
1238 {
1239 .name = "sdcc_bam_irq",
1240 .start = SDC1_BAM_IRQ,
1241 .end = SDC1_BAM_IRQ,
1242 .flags = IORESOURCE_IRQ,
1243 },
1244#endif
1245};
1246
1247static struct resource resources_sdc2[] = {
1248 {
1249 .name = "core_mem",
1250 .flags = IORESOURCE_MEM,
1251 .start = MSM_SDC2_BASE,
1252 .end = MSM_SDC2_DML_BASE - 1,
1253 },
1254 {
1255 .name = "core_irq",
1256 .flags = IORESOURCE_IRQ,
1257 .start = SDC2_IRQ_0,
1258 .end = SDC2_IRQ_0
1259 },
1260#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1261 {
1262 .name = "sdcc_dml_addr",
1263 .start = MSM_SDC2_DML_BASE,
1264 .end = MSM_SDC2_BAM_BASE - 1,
1265 .flags = IORESOURCE_MEM,
1266 },
1267 {
1268 .name = "sdcc_bam_addr",
1269 .start = MSM_SDC2_BAM_BASE,
1270 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
1271 .flags = IORESOURCE_MEM,
1272 },
1273 {
1274 .name = "sdcc_bam_irq",
1275 .start = SDC2_BAM_IRQ,
1276 .end = SDC2_BAM_IRQ,
1277 .flags = IORESOURCE_IRQ,
1278 },
1279#endif
1280};
1281
1282static struct resource resources_sdc3[] = {
1283 {
1284 .name = "core_mem",
1285 .flags = IORESOURCE_MEM,
1286 .start = MSM_SDC3_BASE,
1287 .end = MSM_SDC3_DML_BASE - 1,
1288 },
1289 {
1290 .name = "core_irq",
1291 .flags = IORESOURCE_IRQ,
1292 .start = SDC3_IRQ_0,
1293 .end = SDC3_IRQ_0
1294 },
1295#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1296 {
1297 .name = "sdcc_dml_addr",
1298 .start = MSM_SDC3_DML_BASE,
1299 .end = MSM_SDC3_BAM_BASE - 1,
1300 .flags = IORESOURCE_MEM,
1301 },
1302 {
1303 .name = "sdcc_bam_addr",
1304 .start = MSM_SDC3_BAM_BASE,
1305 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
1306 .flags = IORESOURCE_MEM,
1307 },
1308 {
1309 .name = "sdcc_bam_irq",
1310 .start = SDC3_BAM_IRQ,
1311 .end = SDC3_BAM_IRQ,
1312 .flags = IORESOURCE_IRQ,
1313 },
1314#endif
1315};
1316
1317static struct resource resources_sdc4[] = {
1318 {
1319 .name = "core_mem",
1320 .flags = IORESOURCE_MEM,
1321 .start = MSM_SDC4_BASE,
1322 .end = MSM_SDC4_DML_BASE - 1,
1323 },
1324 {
1325 .name = "core_irq",
1326 .flags = IORESOURCE_IRQ,
1327 .start = SDC4_IRQ_0,
1328 .end = SDC4_IRQ_0
1329 },
1330#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1331 {
1332 .name = "sdcc_dml_addr",
1333 .start = MSM_SDC4_DML_BASE,
1334 .end = MSM_SDC4_BAM_BASE - 1,
1335 .flags = IORESOURCE_MEM,
1336 },
1337 {
1338 .name = "sdcc_bam_addr",
1339 .start = MSM_SDC4_BAM_BASE,
1340 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
1341 .flags = IORESOURCE_MEM,
1342 },
1343 {
1344 .name = "sdcc_bam_irq",
1345 .start = SDC4_BAM_IRQ,
1346 .end = SDC4_BAM_IRQ,
1347 .flags = IORESOURCE_IRQ,
1348 },
1349#endif
1350};
1351
1352struct platform_device apq8064_device_sdc1 = {
1353 .name = "msm_sdcc",
1354 .id = 1,
1355 .num_resources = ARRAY_SIZE(resources_sdc1),
1356 .resource = resources_sdc1,
1357 .dev = {
1358 .coherent_dma_mask = 0xffffffff,
1359 },
1360};
1361
1362struct platform_device apq8064_device_sdc2 = {
1363 .name = "msm_sdcc",
1364 .id = 2,
1365 .num_resources = ARRAY_SIZE(resources_sdc2),
1366 .resource = resources_sdc2,
1367 .dev = {
1368 .coherent_dma_mask = 0xffffffff,
1369 },
1370};
1371
1372struct platform_device apq8064_device_sdc3 = {
1373 .name = "msm_sdcc",
1374 .id = 3,
1375 .num_resources = ARRAY_SIZE(resources_sdc3),
1376 .resource = resources_sdc3,
1377 .dev = {
1378 .coherent_dma_mask = 0xffffffff,
1379 },
1380};
1381
1382struct platform_device apq8064_device_sdc4 = {
1383 .name = "msm_sdcc",
1384 .id = 4,
1385 .num_resources = ARRAY_SIZE(resources_sdc4),
1386 .resource = resources_sdc4,
1387 .dev = {
1388 .coherent_dma_mask = 0xffffffff,
1389 },
1390};
1391
1392static struct platform_device *apq8064_sdcc_devices[] __initdata = {
1393 &apq8064_device_sdc1,
1394 &apq8064_device_sdc2,
1395 &apq8064_device_sdc3,
1396 &apq8064_device_sdc4,
1397};
1398
1399int __init apq8064_add_sdcc(unsigned int controller,
1400 struct mmc_platform_data *plat)
1401{
1402 struct platform_device *pdev;
1403
1404 if (!plat)
1405 return 0;
1406 if (controller < 1 || controller > 4)
1407 return -EINVAL;
1408
1409 pdev = apq8064_sdcc_devices[controller-1];
1410 pdev->dev.platform_data = plat;
1411 return platform_device_register(pdev);
1412}
1413
Yan He06913ce2011-08-26 16:33:46 -07001414static struct resource resources_sps[] = {
1415 {
1416 .name = "pipe_mem",
1417 .start = 0x12800000,
1418 .end = 0x12800000 + 0x4000 - 1,
1419 .flags = IORESOURCE_MEM,
1420 },
1421 {
1422 .name = "bamdma_dma",
1423 .start = 0x12240000,
1424 .end = 0x12240000 + 0x1000 - 1,
1425 .flags = IORESOURCE_MEM,
1426 },
1427 {
1428 .name = "bamdma_bam",
1429 .start = 0x12244000,
1430 .end = 0x12244000 + 0x4000 - 1,
1431 .flags = IORESOURCE_MEM,
1432 },
1433 {
1434 .name = "bamdma_irq",
1435 .start = SPS_BAM_DMA_IRQ,
1436 .end = SPS_BAM_DMA_IRQ,
1437 .flags = IORESOURCE_IRQ,
1438 },
1439};
1440
Gagan Mac8a7a5d32011-11-11 16:43:06 -07001441struct platform_device msm_bus_8064_sys_fabric = {
1442 .name = "msm_bus_fabric",
1443 .id = MSM_BUS_FAB_SYSTEM,
1444};
1445struct platform_device msm_bus_8064_apps_fabric = {
1446 .name = "msm_bus_fabric",
1447 .id = MSM_BUS_FAB_APPSS,
1448};
1449struct platform_device msm_bus_8064_mm_fabric = {
1450 .name = "msm_bus_fabric",
1451 .id = MSM_BUS_FAB_MMSS,
1452};
1453struct platform_device msm_bus_8064_sys_fpb = {
1454 .name = "msm_bus_fabric",
1455 .id = MSM_BUS_FAB_SYSTEM_FPB,
1456};
1457struct platform_device msm_bus_8064_cpss_fpb = {
1458 .name = "msm_bus_fabric",
1459 .id = MSM_BUS_FAB_CPSS_FPB,
1460};
1461
Yan He06913ce2011-08-26 16:33:46 -07001462static struct msm_sps_platform_data msm_sps_pdata = {
1463 .bamdma_restricted_pipes = 0x06,
1464};
1465
1466struct platform_device msm_device_sps_apq8064 = {
1467 .name = "msm_sps",
1468 .id = -1,
1469 .num_resources = ARRAY_SIZE(resources_sps),
1470 .resource = resources_sps,
1471 .dev.platform_data = &msm_sps_pdata,
1472};
1473
Eric Holmberg023d25c2012-03-01 12:27:55 -07001474static struct resource smd_resource[] = {
1475 {
1476 .name = "a9_m2a_0",
1477 .start = INT_A9_M2A_0,
1478 .flags = IORESOURCE_IRQ,
1479 },
1480 {
1481 .name = "a9_m2a_5",
1482 .start = INT_A9_M2A_5,
1483 .flags = IORESOURCE_IRQ,
1484 },
1485 {
1486 .name = "adsp_a11",
1487 .start = INT_ADSP_A11,
1488 .flags = IORESOURCE_IRQ,
1489 },
1490 {
1491 .name = "adsp_a11_smsm",
1492 .start = INT_ADSP_A11_SMSM,
1493 .flags = IORESOURCE_IRQ,
1494 },
1495 {
1496 .name = "dsps_a11",
1497 .start = INT_DSPS_A11,
1498 .flags = IORESOURCE_IRQ,
1499 },
1500 {
1501 .name = "dsps_a11_smsm",
1502 .start = INT_DSPS_A11_SMSM,
1503 .flags = IORESOURCE_IRQ,
1504 },
1505 {
1506 .name = "wcnss_a11",
1507 .start = INT_WCNSS_A11,
1508 .flags = IORESOURCE_IRQ,
1509 },
1510 {
1511 .name = "wcnss_a11_smsm",
1512 .start = INT_WCNSS_A11_SMSM,
1513 .flags = IORESOURCE_IRQ,
1514 },
1515};
1516
1517static struct smd_subsystem_config smd_config_list[] = {
1518 {
1519 .irq_config_id = SMD_MODEM,
1520 .subsys_name = "gss",
1521 .edge = SMD_APPS_MODEM,
1522
1523 .smd_int.irq_name = "a9_m2a_0",
1524 .smd_int.flags = IRQF_TRIGGER_RISING,
1525 .smd_int.irq_id = -1,
1526 .smd_int.device_name = "smd_dev",
1527 .smd_int.dev_id = 0,
1528 .smd_int.out_bit_pos = 1 << 3,
1529 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1530 .smd_int.out_offset = 0x8,
1531
1532 .smsm_int.irq_name = "a9_m2a_5",
1533 .smsm_int.flags = IRQF_TRIGGER_RISING,
1534 .smsm_int.irq_id = -1,
1535 .smsm_int.device_name = "smd_smsm",
1536 .smsm_int.dev_id = 0,
1537 .smsm_int.out_bit_pos = 1 << 4,
1538 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1539 .smsm_int.out_offset = 0x8,
1540 },
1541 {
1542 .irq_config_id = SMD_Q6,
1543 .subsys_name = "q6",
1544 .edge = SMD_APPS_QDSP,
1545
1546 .smd_int.irq_name = "adsp_a11",
1547 .smd_int.flags = IRQF_TRIGGER_RISING,
1548 .smd_int.irq_id = -1,
1549 .smd_int.device_name = "smd_dev",
1550 .smd_int.dev_id = 0,
1551 .smd_int.out_bit_pos = 1 << 15,
1552 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1553 .smd_int.out_offset = 0x8,
1554
1555 .smsm_int.irq_name = "adsp_a11_smsm",
1556 .smsm_int.flags = IRQF_TRIGGER_RISING,
1557 .smsm_int.irq_id = -1,
1558 .smsm_int.device_name = "smd_smsm",
1559 .smsm_int.dev_id = 0,
1560 .smsm_int.out_bit_pos = 1 << 14,
1561 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1562 .smsm_int.out_offset = 0x8,
1563 },
1564 {
1565 .irq_config_id = SMD_DSPS,
1566 .subsys_name = "dsps",
1567 .edge = SMD_APPS_DSPS,
1568
1569 .smd_int.irq_name = "dsps_a11",
1570 .smd_int.flags = IRQF_TRIGGER_RISING,
1571 .smd_int.irq_id = -1,
1572 .smd_int.device_name = "smd_dev",
1573 .smd_int.dev_id = 0,
1574 .smd_int.out_bit_pos = 1,
1575 .smd_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1576 .smd_int.out_offset = 0x4080,
1577
1578 .smsm_int.irq_name = "dsps_a11_smsm",
1579 .smsm_int.flags = IRQF_TRIGGER_RISING,
1580 .smsm_int.irq_id = -1,
1581 .smsm_int.device_name = "smd_smsm",
1582 .smsm_int.dev_id = 0,
1583 .smsm_int.out_bit_pos = 1,
1584 .smsm_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1585 .smsm_int.out_offset = 0x4094,
1586 },
1587 {
1588 .irq_config_id = SMD_WCNSS,
1589 .subsys_name = "wcnss",
1590 .edge = SMD_APPS_WCNSS,
1591
1592 .smd_int.irq_name = "wcnss_a11",
1593 .smd_int.flags = IRQF_TRIGGER_RISING,
1594 .smd_int.irq_id = -1,
1595 .smd_int.device_name = "smd_dev",
1596 .smd_int.dev_id = 0,
1597 .smd_int.out_bit_pos = 1 << 25,
1598 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1599 .smd_int.out_offset = 0x8,
1600
1601 .smsm_int.irq_name = "wcnss_a11_smsm",
1602 .smsm_int.flags = IRQF_TRIGGER_RISING,
1603 .smsm_int.irq_id = -1,
1604 .smsm_int.device_name = "smd_smsm",
1605 .smsm_int.dev_id = 0,
1606 .smsm_int.out_bit_pos = 1 << 23,
1607 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1608 .smsm_int.out_offset = 0x8,
1609 },
1610};
1611
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001612static struct smd_subsystem_restart_config smd_ssr_config = {
1613 .disable_smsm_reset_handshake = 1,
1614};
1615
Eric Holmberg023d25c2012-03-01 12:27:55 -07001616static struct smd_platform smd_platform_data = {
1617 .num_ss_configs = ARRAY_SIZE(smd_config_list),
1618 .smd_ss_configs = smd_config_list,
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001619 .smd_ssr_config = &smd_ssr_config,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001620};
1621
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001622struct platform_device msm_device_smd_apq8064 = {
1623 .name = "msm_smd",
1624 .id = -1,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001625 .resource = smd_resource,
1626 .num_resources = ARRAY_SIZE(smd_resource),
1627 .dev = {
1628 .platform_data = &smd_platform_data,
1629 },
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001630};
1631
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06001632static struct resource resources_msm_pcie[] = {
1633 {
Niranjana Vishwanathapura68210ff2012-06-24 18:03:49 -06001634 .name = "pcie_parf",
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06001635 .start = PCIE20_PARF_PHYS,
1636 .end = PCIE20_PARF_PHYS + PCIE20_PARF_SIZE - 1,
1637 .flags = IORESOURCE_MEM,
1638 },
1639 {
Niranjana Vishwanathapura68210ff2012-06-24 18:03:49 -06001640 .name = "pcie_elbi",
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06001641 .start = PCIE20_ELBI_PHYS,
1642 .end = PCIE20_ELBI_PHYS + PCIE20_ELBI_SIZE - 1,
1643 .flags = IORESOURCE_MEM,
1644 },
1645 {
1646 .name = "pcie20",
1647 .start = PCIE20_PHYS,
1648 .end = PCIE20_PHYS + PCIE20_SIZE - 1,
1649 .flags = IORESOURCE_MEM,
1650 },
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06001651};
1652
1653struct platform_device msm_device_pcie = {
1654 .name = "msm_pcie",
1655 .id = -1,
1656 .num_resources = ARRAY_SIZE(resources_msm_pcie),
1657 .resource = resources_msm_pcie,
1658};
1659
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -07001660#ifdef CONFIG_HW_RANDOM_MSM
1661/* PRNG device */
1662#define MSM_PRNG_PHYS 0x1A500000
1663static struct resource rng_resources = {
1664 .flags = IORESOURCE_MEM,
1665 .start = MSM_PRNG_PHYS,
1666 .end = MSM_PRNG_PHYS + SZ_512 - 1,
1667};
1668
1669struct platform_device apq8064_device_rng = {
1670 .name = "msm_rng",
1671 .id = 0,
1672 .num_resources = 1,
1673 .resource = &rng_resources,
1674};
1675#endif
1676
Matt Wagantall292aace2012-01-26 19:12:34 -08001677static struct resource msm_gss_resources[] = {
1678 {
1679 .start = 0x10000000,
1680 .end = 0x10000000 + SZ_256 - 1,
1681 .flags = IORESOURCE_MEM,
1682 },
Matt Wagantall19ac4fd2012-02-03 20:18:23 -08001683 {
1684 .start = 0x10008000,
1685 .end = 0x10008000 + SZ_256 - 1,
1686 .flags = IORESOURCE_MEM,
1687 },
Matt Wagantall292aace2012-01-26 19:12:34 -08001688};
1689
1690struct platform_device msm_gss = {
1691 .name = "pil_gss",
1692 .id = -1,
1693 .num_resources = ARRAY_SIZE(msm_gss_resources),
1694 .resource = msm_gss_resources,
1695};
1696
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07001697static struct fs_driver_data gfx3d_fs_data = {
1698 .clks = (struct fs_clk_data[]){
1699 { .name = "core_clk", .reset_rate = 27000000 },
1700 { .name = "iface_clk" },
1701 { .name = "bus_clk" },
1702 { 0 }
1703 },
1704 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_3D,
1705 .bus_port1 = MSM_BUS_MASTER_GRAPHICS_3D_PORT1,
Matt Wagantall1875d322012-02-22 16:11:33 -08001706};
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07001707
1708static struct fs_driver_data ijpeg_fs_data = {
1709 .clks = (struct fs_clk_data[]){
1710 { .name = "core_clk" },
1711 { .name = "iface_clk" },
1712 { .name = "bus_clk" },
1713 { 0 }
1714 },
1715 .bus_port0 = MSM_BUS_MASTER_JPEG_ENC,
1716};
1717
Nagamalleswararao Ganji6db8c512012-05-24 20:26:23 -07001718static struct fs_driver_data mdp_fs_data = {
1719 .clks = (struct fs_clk_data[]){
1720 { .name = "core_clk" },
1721 { .name = "iface_clk" },
1722 { .name = "bus_clk" },
1723 { .name = "vsync_clk" },
1724 { .name = "lut_clk" },
1725 { .name = "tv_src_clk" },
1726 { .name = "tv_clk" },
1727 { 0 }
1728 },
1729 .bus_port0 = MSM_BUS_MASTER_MDP_PORT0,
1730 .bus_port1 = MSM_BUS_MASTER_MDP_PORT1,
1731};
1732
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07001733static struct fs_driver_data rot_fs_data = {
1734 .clks = (struct fs_clk_data[]){
1735 { .name = "core_clk" },
1736 { .name = "iface_clk" },
1737 { .name = "bus_clk" },
1738 { 0 }
1739 },
1740 .bus_port0 = MSM_BUS_MASTER_ROTATOR,
1741};
1742
1743static struct fs_driver_data ved_fs_data = {
1744 .clks = (struct fs_clk_data[]){
1745 { .name = "core_clk" },
1746 { .name = "iface_clk" },
1747 { .name = "bus_clk" },
1748 { 0 }
1749 },
1750 .bus_port0 = MSM_BUS_MASTER_VIDEO_ENC,
1751 .bus_port1 = MSM_BUS_MASTER_VIDEO_DEC,
1752};
1753
1754static struct fs_driver_data vfe_fs_data = {
1755 .clks = (struct fs_clk_data[]){
1756 { .name = "core_clk" },
1757 { .name = "iface_clk" },
1758 { .name = "bus_clk" },
1759 { 0 }
1760 },
1761 .bus_port0 = MSM_BUS_MASTER_VFE,
1762};
1763
1764static struct fs_driver_data vpe_fs_data = {
1765 .clks = (struct fs_clk_data[]){
1766 { .name = "core_clk" },
1767 { .name = "iface_clk" },
1768 { .name = "bus_clk" },
1769 { 0 }
1770 },
1771 .bus_port0 = MSM_BUS_MASTER_VPE,
1772};
1773
1774static struct fs_driver_data vcap_fs_data = {
1775 .clks = (struct fs_clk_data[]){
1776 { .name = "core_clk" },
1777 { .name = "iface_clk" },
1778 { .name = "bus_clk" },
1779 { 0 },
1780 },
1781 .bus_port0 = MSM_BUS_MASTER_VIDEO_CAP,
1782};
1783
1784struct platform_device *apq8064_footswitch[] __initdata = {
Nagamalleswararao Ganji6db8c512012-05-24 20:26:23 -07001785 FS_8X60(FS_MDP, "vdd", "mdp.0", &mdp_fs_data),
Matt Wagantall316f2fc2012-05-03 20:41:42 -07001786 FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
Matt Wagantalle4454b82012-05-03 20:48:01 -07001787 FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
Kiran Kumar H Nfa18a032012-06-25 14:34:18 -07001788 FS_8X60(FS_VFE, "vdd", "msm_vfe.0", &vfe_fs_data),
1789 FS_8X60(FS_VPE, "vdd", "msm_vpe.0", &vpe_fs_data),
Matt Wagantalld6fbf232012-05-03 20:09:28 -07001790 FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data),
Matt Wagantall5e46aac2012-05-03 20:20:18 -07001791 FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data),
Matt Wagantall3cd5b3d2012-05-03 20:35:20 -07001792 FS_8X60(FS_VCAP, "vdd", "msm_vcap.0", &vcap_fs_data),
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07001793};
1794unsigned apq8064_num_footswitch __initdata = ARRAY_SIZE(apq8064_footswitch);
Matt Wagantall1875d322012-02-22 16:11:33 -08001795
Praveen Chidambaram78499012011-11-01 17:15:17 -06001796struct msm_rpm_platform_data apq8064_rpm_data __initdata = {
1797 .reg_base_addrs = {
1798 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
1799 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
1800 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
1801 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
1802 },
1803 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -08001804 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambarame396ce62012-03-30 11:15:57 -06001805 .irq_wakeup = RPM_APCC_CPU0_WAKE_UP_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001806 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
1807 .ipc_rpm_val = 4,
1808 .target_id = {
1809 MSM_RPM_MAP(8064, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
1810 MSM_RPM_MAP(8064, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
1811 MSM_RPM_MAP(8064, INVALIDATE_0, INVALIDATE, 8),
1812 MSM_RPM_MAP(8064, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
1813 MSM_RPM_MAP(8064, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
1814 MSM_RPM_MAP(8064, RPM_CTL, RPM_CTL, 1),
1815 MSM_RPM_MAP(8064, CXO_CLK, CXO_CLK, 1),
1816 MSM_RPM_MAP(8064, PXO_CLK, PXO_CLK, 1),
1817 MSM_RPM_MAP(8064, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
1818 MSM_RPM_MAP(8064, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
1819 MSM_RPM_MAP(8064, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
1820 MSM_RPM_MAP(8064, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
1821 MSM_RPM_MAP(8064, SFPB_CLK, SFPB_CLK, 1),
1822 MSM_RPM_MAP(8064, CFPB_CLK, CFPB_CLK, 1),
1823 MSM_RPM_MAP(8064, MMFPB_CLK, MMFPB_CLK, 1),
1824 MSM_RPM_MAP(8064, EBI1_CLK, EBI1_CLK, 1),
1825 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_HALT_0,
1826 APPS_FABRIC_CFG_HALT, 2),
1827 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_CLKMOD_0,
1828 APPS_FABRIC_CFG_CLKMOD, 3),
1829 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_IOCTL,
1830 APPS_FABRIC_CFG_IOCTL, 1),
1831 MSM_RPM_MAP(8064, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
1832 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_HALT_0,
1833 SYS_FABRIC_CFG_HALT, 2),
1834 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_CLKMOD_0,
1835 SYS_FABRIC_CFG_CLKMOD, 3),
1836 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_IOCTL,
1837 SYS_FABRIC_CFG_IOCTL, 1),
1838 MSM_RPM_MAP(8064, SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 30),
1839 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_HALT_0,
1840 MMSS_FABRIC_CFG_HALT, 2),
1841 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_CLKMOD_0,
1842 MMSS_FABRIC_CFG_CLKMOD, 3),
1843 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_IOCTL,
1844 MMSS_FABRIC_CFG_IOCTL, 1),
1845 MSM_RPM_MAP(8064, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 21),
1846 MSM_RPM_MAP(8064, PM8921_S1_0, PM8921_S1, 2),
1847 MSM_RPM_MAP(8064, PM8921_S2_0, PM8921_S2, 2),
1848 MSM_RPM_MAP(8064, PM8921_S3_0, PM8921_S3, 2),
1849 MSM_RPM_MAP(8064, PM8921_S4_0, PM8921_S4, 2),
1850 MSM_RPM_MAP(8064, PM8921_S5_0, PM8921_S5, 2),
1851 MSM_RPM_MAP(8064, PM8921_S6_0, PM8921_S6, 2),
1852 MSM_RPM_MAP(8064, PM8921_S7_0, PM8921_S7, 2),
1853 MSM_RPM_MAP(8064, PM8921_S8_0, PM8921_S8, 2),
1854 MSM_RPM_MAP(8064, PM8921_L1_0, PM8921_L1, 2),
1855 MSM_RPM_MAP(8064, PM8921_L2_0, PM8921_L2, 2),
1856 MSM_RPM_MAP(8064, PM8921_L3_0, PM8921_L3, 2),
1857 MSM_RPM_MAP(8064, PM8921_L4_0, PM8921_L4, 2),
1858 MSM_RPM_MAP(8064, PM8921_L5_0, PM8921_L5, 2),
1859 MSM_RPM_MAP(8064, PM8921_L6_0, PM8921_L6, 2),
1860 MSM_RPM_MAP(8064, PM8921_L7_0, PM8921_L7, 2),
1861 MSM_RPM_MAP(8064, PM8921_L8_0, PM8921_L8, 2),
1862 MSM_RPM_MAP(8064, PM8921_L9_0, PM8921_L9, 2),
1863 MSM_RPM_MAP(8064, PM8921_L10_0, PM8921_L10, 2),
1864 MSM_RPM_MAP(8064, PM8921_L11_0, PM8921_L11, 2),
1865 MSM_RPM_MAP(8064, PM8921_L12_0, PM8921_L12, 2),
1866 MSM_RPM_MAP(8064, PM8921_L13_0, PM8921_L13, 2),
1867 MSM_RPM_MAP(8064, PM8921_L14_0, PM8921_L14, 2),
1868 MSM_RPM_MAP(8064, PM8921_L15_0, PM8921_L15, 2),
1869 MSM_RPM_MAP(8064, PM8921_L16_0, PM8921_L16, 2),
1870 MSM_RPM_MAP(8064, PM8921_L17_0, PM8921_L17, 2),
1871 MSM_RPM_MAP(8064, PM8921_L18_0, PM8921_L18, 2),
1872 MSM_RPM_MAP(8064, PM8921_L19_0, PM8921_L19, 2),
1873 MSM_RPM_MAP(8064, PM8921_L20_0, PM8921_L20, 2),
1874 MSM_RPM_MAP(8064, PM8921_L21_0, PM8921_L21, 2),
1875 MSM_RPM_MAP(8064, PM8921_L22_0, PM8921_L22, 2),
1876 MSM_RPM_MAP(8064, PM8921_L23_0, PM8921_L23, 2),
1877 MSM_RPM_MAP(8064, PM8921_L24_0, PM8921_L24, 2),
1878 MSM_RPM_MAP(8064, PM8921_L25_0, PM8921_L25, 2),
1879 MSM_RPM_MAP(8064, PM8921_L26_0, PM8921_L26, 2),
1880 MSM_RPM_MAP(8064, PM8921_L27_0, PM8921_L27, 2),
1881 MSM_RPM_MAP(8064, PM8921_L28_0, PM8921_L28, 2),
1882 MSM_RPM_MAP(8064, PM8921_L29_0, PM8921_L29, 2),
1883 MSM_RPM_MAP(8064, PM8921_CLK1_0, PM8921_CLK1, 2),
1884 MSM_RPM_MAP(8064, PM8921_CLK2_0, PM8921_CLK2, 2),
1885 MSM_RPM_MAP(8064, PM8921_LVS1, PM8921_LVS1, 1),
1886 MSM_RPM_MAP(8064, PM8921_LVS2, PM8921_LVS2, 1),
1887 MSM_RPM_MAP(8064, PM8921_LVS3, PM8921_LVS3, 1),
1888 MSM_RPM_MAP(8064, PM8921_LVS4, PM8921_LVS4, 1),
1889 MSM_RPM_MAP(8064, PM8921_LVS5, PM8921_LVS5, 1),
1890 MSM_RPM_MAP(8064, PM8921_LVS6, PM8921_LVS6, 1),
1891 MSM_RPM_MAP(8064, PM8921_LVS7, PM8921_LVS7, 1),
1892 MSM_RPM_MAP(8064, PM8821_S1_0, PM8821_S1, 2),
1893 MSM_RPM_MAP(8064, PM8821_S2_0, PM8821_S2, 2),
1894 MSM_RPM_MAP(8064, PM8821_L1_0, PM8821_L1, 2),
1895 MSM_RPM_MAP(8064, NCP_0, NCP, 2),
1896 MSM_RPM_MAP(8064, CXO_BUFFERS, CXO_BUFFERS, 1),
1897 MSM_RPM_MAP(8064, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
1898 MSM_RPM_MAP(8064, HDMI_SWITCH, HDMI_SWITCH, 1),
1899 MSM_RPM_MAP(8064, DDR_DMM_0, DDR_DMM, 2),
1900 MSM_RPM_MAP(8064, QDSS_CLK, QDSS_CLK, 1),
Joel Kingef390842012-05-23 16:42:48 -07001901 MSM_RPM_MAP(8064, VDDMIN_GPIO, VDDMIN_GPIO, 1),
Praveen Chidambaram78499012011-11-01 17:15:17 -06001902 },
1903 .target_status = {
1904 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MAJOR),
1905 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MINOR),
1906 MSM_RPM_STATUS_ID_MAP(8064, VERSION_BUILD),
1907 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_0),
1908 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_1),
1909 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_2),
1910 MSM_RPM_STATUS_ID_MAP(8064, RESERVED_SUPPORTED_RESOURCES_0),
1911 MSM_RPM_STATUS_ID_MAP(8064, SEQUENCE),
1912 MSM_RPM_STATUS_ID_MAP(8064, RPM_CTL),
1913 MSM_RPM_STATUS_ID_MAP(8064, CXO_CLK),
1914 MSM_RPM_STATUS_ID_MAP(8064, PXO_CLK),
1915 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CLK),
1916 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_CLK),
1917 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_CLK),
1918 MSM_RPM_STATUS_ID_MAP(8064, DAYTONA_FABRIC_CLK),
1919 MSM_RPM_STATUS_ID_MAP(8064, SFPB_CLK),
1920 MSM_RPM_STATUS_ID_MAP(8064, CFPB_CLK),
1921 MSM_RPM_STATUS_ID_MAP(8064, MMFPB_CLK),
1922 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CLK),
1923 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_HALT),
1924 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_CLKMOD),
1925 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_IOCTL),
1926 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_ARB),
1927 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_HALT),
1928 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_CLKMOD),
1929 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_IOCTL),
1930 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_ARB),
1931 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_HALT),
1932 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_CLKMOD),
1933 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_IOCTL),
1934 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_ARB),
1935 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_0),
1936 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_1),
1937 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_0),
1938 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_1),
1939 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_0),
1940 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_1),
1941 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_0),
1942 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_1),
1943 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_0),
1944 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_1),
1945 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_0),
1946 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_1),
1947 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_0),
1948 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_1),
1949 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_0),
1950 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_1),
1951 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_0),
1952 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_1),
1953 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_0),
1954 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_1),
1955 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_0),
1956 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_1),
1957 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_0),
1958 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_1),
1959 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_0),
1960 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_1),
1961 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_0),
1962 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_1),
1963 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_0),
1964 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_1),
1965 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_0),
1966 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_1),
1967 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_0),
1968 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_1),
1969 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_0),
1970 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_1),
1971 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_0),
1972 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_1),
1973 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_0),
1974 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_1),
1975 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_0),
1976 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_1),
1977 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_0),
1978 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_1),
1979 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_0),
1980 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_1),
1981 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_0),
1982 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_1),
1983 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_0),
1984 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_1),
1985 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_0),
1986 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_1),
1987 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_0),
1988 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_1),
1989 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_0),
1990 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_1),
1991 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_0),
1992 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_1),
1993 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_0),
1994 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_1),
1995 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_0),
1996 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_1),
1997 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_0),
1998 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_1),
1999 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_0),
2000 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_1),
2001 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_0),
2002 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_1),
2003 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_0),
2004 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_1),
2005 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_0),
2006 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_1),
2007 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_0),
2008 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_1),
2009 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_0),
2010 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_1),
2011 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_0),
2012 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_1),
2013 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS1),
2014 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS2),
2015 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS3),
2016 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS4),
2017 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS5),
2018 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS6),
2019 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS7),
2020 MSM_RPM_STATUS_ID_MAP(8064, NCP_0),
2021 MSM_RPM_STATUS_ID_MAP(8064, NCP_1),
2022 MSM_RPM_STATUS_ID_MAP(8064, CXO_BUFFERS),
2023 MSM_RPM_STATUS_ID_MAP(8064, USB_OTG_SWITCH),
2024 MSM_RPM_STATUS_ID_MAP(8064, HDMI_SWITCH),
2025 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_0),
2026 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_1),
2027 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH0_RANGE),
2028 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH1_RANGE),
2029 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_0),
2030 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_1),
2031 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_0),
2032 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_1),
2033 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_0),
2034 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_1),
Joel Kingef390842012-05-23 16:42:48 -07002035 MSM_RPM_STATUS_ID_MAP(8064, VDDMIN_GPIO),
Praveen Chidambaram78499012011-11-01 17:15:17 -06002036 },
2037 .target_ctrl_id = {
2038 MSM_RPM_CTRL_MAP(8064, VERSION_MAJOR),
2039 MSM_RPM_CTRL_MAP(8064, VERSION_MINOR),
2040 MSM_RPM_CTRL_MAP(8064, VERSION_BUILD),
2041 MSM_RPM_CTRL_MAP(8064, REQ_CTX_0),
2042 MSM_RPM_CTRL_MAP(8064, REQ_SEL_0),
2043 MSM_RPM_CTRL_MAP(8064, ACK_CTX_0),
2044 MSM_RPM_CTRL_MAP(8064, ACK_SEL_0),
2045 },
2046 .sel_invalidate = MSM_RPM_8064_SEL_INVALIDATE,
2047 .sel_notification = MSM_RPM_8064_SEL_NOTIFICATION,
2048 .sel_last = MSM_RPM_8064_SEL_LAST,
2049 .ver = {3, 0, 0},
2050};
2051
2052struct platform_device apq8064_rpm_device = {
2053 .name = "msm_rpm",
2054 .id = -1,
2055};
2056
2057static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
2058 .phys_addr_base = 0x0010D204,
2059 .phys_size = SZ_8K,
2060};
2061
2062struct platform_device apq8064_rpm_stat_device = {
2063 .name = "msm_rpm_stat",
2064 .id = -1,
2065 .dev = {
2066 .platform_data = &msm_rpm_stat_pdata,
2067 },
2068};
2069
2070static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
2071 .phys_addr_base = 0x0010C000,
2072 .reg_offsets = {
2073 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
2074 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
2075 },
2076 .phys_size = SZ_8K,
2077 .log_len = 4096, /* log's buffer length in bytes */
2078 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
2079};
2080
2081struct platform_device apq8064_rpm_log_device = {
2082 .name = "msm_rpm_log",
2083 .id = -1,
2084 .dev = {
2085 .platform_data = &msm_rpm_log_pdata,
2086 },
2087};
2088
Jin Hongd3024e62012-02-09 16:13:32 -08002089/* Sensors DSPS platform data */
2090
karthik karuppasamy1a1c6b02012-05-29 15:16:32 -07002091#define PPSS_DSPS_TCM_CODE_BASE 0x12000000
2092#define PPSS_DSPS_TCM_CODE_SIZE 0x28000
2093#define PPSS_DSPS_TCM_BUF_BASE 0x12040000
2094#define PPSS_DSPS_TCM_BUF_SIZE 0x4000
2095#define PPSS_DSPS_PIPE_BASE 0x12800000
2096#define PPSS_DSPS_PIPE_SIZE 0x4000
2097#define PPSS_DSPS_DDR_BASE 0x8fe00000
2098#define PPSS_DSPS_DDR_SIZE 0x100000
2099#define PPSS_SMEM_BASE 0x80000000
2100#define PPSS_SMEM_SIZE 0x200000
Jin Hongd3024e62012-02-09 16:13:32 -08002101#define PPSS_REG_PHYS_BASE 0x12080000
2102
2103static struct dsps_clk_info dsps_clks[] = {};
2104static struct dsps_regulator_info dsps_regs[] = {};
2105
2106/*
2107 * Note: GPIOs field is intialized in run-time at the function
2108 * apq8064_init_dsps().
2109 */
2110
2111struct msm_dsps_platform_data msm_dsps_pdata_8064 = {
2112 .clks = dsps_clks,
2113 .clks_num = ARRAY_SIZE(dsps_clks),
2114 .gpios = NULL,
2115 .gpios_num = 0,
2116 .regs = dsps_regs,
2117 .regs_num = ARRAY_SIZE(dsps_regs),
2118 .dsps_pwr_ctl_en = 1,
karthik karuppasamy1a1c6b02012-05-29 15:16:32 -07002119 .tcm_code_start = PPSS_DSPS_TCM_CODE_BASE,
2120 .tcm_code_size = PPSS_DSPS_TCM_CODE_SIZE,
2121 .tcm_buf_start = PPSS_DSPS_TCM_BUF_BASE,
2122 .tcm_buf_size = PPSS_DSPS_TCM_BUF_SIZE,
2123 .pipe_start = PPSS_DSPS_PIPE_BASE,
2124 .pipe_size = PPSS_DSPS_PIPE_SIZE,
2125 .ddr_start = PPSS_DSPS_DDR_BASE,
2126 .ddr_size = PPSS_DSPS_DDR_SIZE,
2127 .smem_start = PPSS_SMEM_BASE,
2128 .smem_size = PPSS_SMEM_SIZE,
Jin Hongd3024e62012-02-09 16:13:32 -08002129 .signature = DSPS_SIGNATURE,
2130};
2131
2132static struct resource msm_dsps_resources[] = {
2133 {
2134 .start = PPSS_REG_PHYS_BASE,
2135 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
2136 .name = "ppss_reg",
2137 .flags = IORESOURCE_MEM,
2138 },
2139
2140 {
2141 .start = PPSS_WDOG_TIMER_IRQ,
2142 .end = PPSS_WDOG_TIMER_IRQ,
2143 .name = "ppss_wdog",
2144 .flags = IORESOURCE_IRQ,
2145 },
2146};
2147
2148struct platform_device msm_dsps_device_8064 = {
2149 .name = "msm_dsps",
2150 .id = 0,
2151 .num_resources = ARRAY_SIZE(msm_dsps_resources),
2152 .resource = msm_dsps_resources,
2153 .dev.platform_data = &msm_dsps_pdata_8064,
2154};
2155
Praveen Chidambaram78499012011-11-01 17:15:17 -06002156#ifdef CONFIG_MSM_MPM
2157static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
2158 [1] = MSM_GPIO_TO_INT(26),
2159 [2] = MSM_GPIO_TO_INT(88),
2160 [4] = MSM_GPIO_TO_INT(73),
2161 [5] = MSM_GPIO_TO_INT(74),
2162 [6] = MSM_GPIO_TO_INT(75),
2163 [7] = MSM_GPIO_TO_INT(76),
2164 [8] = MSM_GPIO_TO_INT(77),
2165 [9] = MSM_GPIO_TO_INT(36),
2166 [10] = MSM_GPIO_TO_INT(84),
2167 [11] = MSM_GPIO_TO_INT(7),
2168 [12] = MSM_GPIO_TO_INT(11),
2169 [13] = MSM_GPIO_TO_INT(52),
2170 [14] = MSM_GPIO_TO_INT(15),
2171 [15] = MSM_GPIO_TO_INT(83),
2172 [16] = USB3_HS_IRQ,
2173 [19] = MSM_GPIO_TO_INT(61),
2174 [20] = MSM_GPIO_TO_INT(58),
2175 [23] = MSM_GPIO_TO_INT(65),
2176 [24] = MSM_GPIO_TO_INT(63),
2177 [25] = USB1_HS_IRQ,
2178 [27] = HDMI_IRQ,
2179 [29] = MSM_GPIO_TO_INT(22),
2180 [30] = MSM_GPIO_TO_INT(72),
2181 [31] = USB4_HS_IRQ,
2182 [33] = MSM_GPIO_TO_INT(44),
2183 [34] = MSM_GPIO_TO_INT(39),
2184 [35] = MSM_GPIO_TO_INT(19),
2185 [36] = MSM_GPIO_TO_INT(23),
2186 [37] = MSM_GPIO_TO_INT(41),
2187 [38] = MSM_GPIO_TO_INT(30),
2188 [41] = MSM_GPIO_TO_INT(42),
2189 [42] = MSM_GPIO_TO_INT(56),
2190 [43] = MSM_GPIO_TO_INT(55),
2191 [44] = MSM_GPIO_TO_INT(50),
2192 [45] = MSM_GPIO_TO_INT(49),
2193 [46] = MSM_GPIO_TO_INT(47),
2194 [47] = MSM_GPIO_TO_INT(45),
2195 [48] = MSM_GPIO_TO_INT(38),
2196 [49] = MSM_GPIO_TO_INT(34),
2197 [50] = MSM_GPIO_TO_INT(32),
2198 [51] = MSM_GPIO_TO_INT(29),
2199 [52] = MSM_GPIO_TO_INT(18),
2200 [53] = MSM_GPIO_TO_INT(10),
2201 [54] = MSM_GPIO_TO_INT(81),
2202 [55] = MSM_GPIO_TO_INT(6),
2203};
2204
2205static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
2206 TLMM_MSM_SUMMARY_IRQ,
2207 RPM_APCC_CPU0_GP_HIGH_IRQ,
2208 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2209 RPM_APCC_CPU0_GP_LOW_IRQ,
2210 RPM_APCC_CPU0_WAKE_UP_IRQ,
2211 RPM_APCC_CPU1_GP_HIGH_IRQ,
2212 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
2213 RPM_APCC_CPU1_GP_LOW_IRQ,
2214 RPM_APCC_CPU1_WAKE_UP_IRQ,
2215 MSS_TO_APPS_IRQ_0,
2216 MSS_TO_APPS_IRQ_1,
2217 MSS_TO_APPS_IRQ_2,
2218 MSS_TO_APPS_IRQ_3,
2219 MSS_TO_APPS_IRQ_4,
2220 MSS_TO_APPS_IRQ_5,
2221 MSS_TO_APPS_IRQ_6,
2222 MSS_TO_APPS_IRQ_7,
2223 MSS_TO_APPS_IRQ_8,
2224 MSS_TO_APPS_IRQ_9,
2225 LPASS_SCSS_GP_LOW_IRQ,
2226 LPASS_SCSS_GP_MEDIUM_IRQ,
2227 LPASS_SCSS_GP_HIGH_IRQ,
2228 SPS_MTI_30,
2229 SPS_MTI_31,
2230 RIVA_APSS_SPARE_IRQ,
2231 RIVA_APPS_WLAN_SMSM_IRQ,
2232 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
2233 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
2234};
2235
2236struct msm_mpm_device_data apq8064_mpm_dev_data __initdata = {
2237 .irqs_m2a = msm_mpm_irqs_m2a,
2238 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2239 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2240 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2241 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2242 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2243 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
2244 .mpm_apps_ipc_val = BIT(1),
2245 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2246
2247};
2248#endif
Joel Kingdacbc822012-01-25 13:30:57 -08002249
Joel King14fe7fa2012-05-27 14:26:11 -07002250/* AP2MDM_SOFT_RESET is implemented by the PON_RESET_N gpio */
Joel Kingdacbc822012-01-25 13:30:57 -08002251#define MDM2AP_ERRFATAL 19
2252#define AP2MDM_ERRFATAL 18
2253#define MDM2AP_STATUS 49
2254#define AP2MDM_STATUS 48
Joel King14fe7fa2012-05-27 14:26:11 -07002255#define AP2MDM_SOFT_RESET 27
Vamsi Krishna9e307cd2012-04-11 13:15:36 -07002256#define AP2MDM_WAKEUP 35
Vamsi Krishnac6dcd5e2012-05-09 15:38:01 -07002257#define MDM2AP_PBLRDY 46
Joel Kingdacbc822012-01-25 13:30:57 -08002258
2259static struct resource mdm_resources[] = {
2260 {
2261 .start = MDM2AP_ERRFATAL,
2262 .end = MDM2AP_ERRFATAL,
2263 .name = "MDM2AP_ERRFATAL",
2264 .flags = IORESOURCE_IO,
2265 },
2266 {
2267 .start = AP2MDM_ERRFATAL,
2268 .end = AP2MDM_ERRFATAL,
2269 .name = "AP2MDM_ERRFATAL",
2270 .flags = IORESOURCE_IO,
2271 },
2272 {
2273 .start = MDM2AP_STATUS,
2274 .end = MDM2AP_STATUS,
2275 .name = "MDM2AP_STATUS",
2276 .flags = IORESOURCE_IO,
2277 },
2278 {
2279 .start = AP2MDM_STATUS,
2280 .end = AP2MDM_STATUS,
2281 .name = "AP2MDM_STATUS",
2282 .flags = IORESOURCE_IO,
2283 },
2284 {
Joel King14fe7fa2012-05-27 14:26:11 -07002285 .start = AP2MDM_SOFT_RESET,
2286 .end = AP2MDM_SOFT_RESET,
2287 .name = "AP2MDM_SOFT_RESET",
Joel Kingdacbc822012-01-25 13:30:57 -08002288 .flags = IORESOURCE_IO,
2289 },
Vamsi Krishna9e307cd2012-04-11 13:15:36 -07002290 {
2291 .start = AP2MDM_WAKEUP,
2292 .end = AP2MDM_WAKEUP,
2293 .name = "AP2MDM_WAKEUP",
2294 .flags = IORESOURCE_IO,
2295 },
Vamsi Krishnac6dcd5e2012-05-09 15:38:01 -07002296 {
2297 .start = MDM2AP_PBLRDY,
2298 .end = MDM2AP_PBLRDY,
2299 .name = "MDM2AP_PBLRDY",
2300 .flags = IORESOURCE_IO,
2301 },
Joel Kingdacbc822012-01-25 13:30:57 -08002302};
2303
2304struct platform_device mdm_8064_device = {
2305 .name = "mdm2_modem",
2306 .id = -1,
2307 .num_resources = ARRAY_SIZE(mdm_resources),
2308 .resource = mdm_resources,
2309};
Praveen Chidambaram8ea3dcd2011-12-07 14:46:31 -07002310
2311static int apq8064_LPM_latency = 1000; /* >100 usec for WFI */
2312
2313struct platform_device apq8064_cpu_idle_device = {
2314 .name = "msm_cpu_idle",
2315 .id = -1,
2316 .dev = {
2317 .platform_data = &apq8064_LPM_latency,
2318 },
2319};
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002320
2321static struct msm_dcvs_freq_entry apq8064_freq[] = {
2322 { 384000, 166981, 345600},
2323 { 702000, 213049, 632502},
2324 {1026000, 285712, 925613},
2325 {1242000, 383945, 1176550},
2326 {1458000, 419729, 1465478},
2327 {1512000, 434116, 1546674},
2328
2329};
2330
2331static struct msm_dcvs_core_info apq8064_core_info = {
2332 .freq_tbl = &apq8064_freq[0],
2333 .core_param = {
2334 .max_time_us = 100000,
2335 .num_freq = ARRAY_SIZE(apq8064_freq),
2336 },
2337 .algo_param = {
2338 .slack_time_us = 58000,
2339 .scale_slack_time = 0,
2340 .scale_slack_time_pct = 0,
2341 .disable_pc_threshold = 1458000,
2342 .em_window_size = 100000,
2343 .em_max_util_pct = 97,
2344 .ss_window_size = 1000000,
2345 .ss_util_pct = 95,
2346 .ss_iobusy_conv = 100,
2347 },
2348};
2349
2350struct platform_device apq8064_msm_gov_device = {
2351 .name = "msm_dcvs_gov",
2352 .id = -1,
2353 .dev = {
2354 .platform_data = &apq8064_core_info,
2355 },
2356};
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08002357
Terence Hampson2e1705f2012-04-11 19:55:29 -04002358#ifdef CONFIG_MSM_VCAP
2359#define VCAP_HW_BASE 0x05900000
2360
2361static struct msm_bus_vectors vcap_init_vectors[] = {
2362 {
2363 .src = MSM_BUS_MASTER_VIDEO_CAP,
2364 .dst = MSM_BUS_SLAVE_EBI_CH0,
2365 .ab = 0,
2366 .ib = 0,
2367 },
2368};
2369
Terence Hampson2e1705f2012-04-11 19:55:29 -04002370static struct msm_bus_vectors vcap_480_vectors[] = {
2371 {
2372 .src = MSM_BUS_MASTER_VIDEO_CAP,
2373 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampson779dc762012-06-07 15:59:27 -04002374 .ab = 480 * 720 * 3 * 60,
2375 .ib = 480 * 720 * 3 * 60 * 1.5,
2376 },
2377};
2378
2379static struct msm_bus_vectors vcap_576_vectors[] = {
2380 {
2381 .src = MSM_BUS_MASTER_VIDEO_CAP,
2382 .dst = MSM_BUS_SLAVE_EBI_CH0,
2383 .ab = 576 * 720 * 3 * 60,
2384 .ib = 576 * 720 * 3 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04002385 },
2386};
2387
2388static struct msm_bus_vectors vcap_720_vectors[] = {
2389 {
2390 .src = MSM_BUS_MASTER_VIDEO_CAP,
2391 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampson35a1ff02012-04-25 17:07:18 -04002392 .ab = 1280 * 720 * 3 * 60,
2393 .ib = 1280 * 720 * 3 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04002394 },
2395};
2396
2397static struct msm_bus_vectors vcap_1080_vectors[] = {
2398 {
2399 .src = MSM_BUS_MASTER_VIDEO_CAP,
2400 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampson35a1ff02012-04-25 17:07:18 -04002401 .ab = 1920 * 1080 * 3 * 60,
2402 .ib = 1920 * 1080 * 3 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04002403 },
2404};
2405
2406static struct msm_bus_paths vcap_bus_usecases[] = {
2407 {
2408 ARRAY_SIZE(vcap_init_vectors),
2409 vcap_init_vectors,
2410 },
2411 {
2412 ARRAY_SIZE(vcap_480_vectors),
2413 vcap_480_vectors,
2414 },
2415 {
Terence Hampson779dc762012-06-07 15:59:27 -04002416 ARRAY_SIZE(vcap_576_vectors),
2417 vcap_576_vectors,
2418 },
2419 {
Terence Hampson2e1705f2012-04-11 19:55:29 -04002420 ARRAY_SIZE(vcap_720_vectors),
2421 vcap_720_vectors,
2422 },
2423 {
2424 ARRAY_SIZE(vcap_1080_vectors),
2425 vcap_1080_vectors,
2426 },
2427};
2428
2429static struct msm_bus_scale_pdata vcap_axi_client_pdata = {
2430 vcap_bus_usecases,
2431 ARRAY_SIZE(vcap_bus_usecases),
2432};
2433
2434static struct resource msm_vcap_resources[] = {
2435 {
2436 .name = "vcap",
2437 .start = VCAP_HW_BASE,
2438 .end = VCAP_HW_BASE + SZ_1M - 1,
2439 .flags = IORESOURCE_MEM,
2440 },
2441 {
Terence Hampsonaeb793e2012-05-11 11:41:16 -04002442 .name = "vc_irq",
Terence Hampson2e1705f2012-04-11 19:55:29 -04002443 .start = VCAP_VC,
2444 .end = VCAP_VC,
2445 .flags = IORESOURCE_IRQ,
2446 },
Terence Hampsonaeb793e2012-05-11 11:41:16 -04002447 {
2448 .name = "vp_irq",
2449 .start = VCAP_VP,
2450 .end = VCAP_VP,
2451 .flags = IORESOURCE_IRQ,
2452 },
Terence Hampson2e1705f2012-04-11 19:55:29 -04002453};
2454
2455static unsigned vcap_gpios[] = {
2456 2, 3, 4, 5, 6, 7, 8, 9, 10,
2457 11, 12, 13, 18, 19, 20, 21,
2458 22, 23, 24, 25, 26, 80, 82,
2459 83, 84, 85, 86, 87,
2460};
2461
2462static struct vcap_platform_data vcap_pdata = {
2463 .gpios = vcap_gpios,
2464 .num_gpios = ARRAY_SIZE(vcap_gpios),
2465 .bus_client_pdata = &vcap_axi_client_pdata
2466};
2467
2468struct platform_device msm8064_device_vcap = {
2469 .name = "msm_vcap",
2470 .id = 0,
2471 .resource = msm_vcap_resources,
2472 .num_resources = ARRAY_SIZE(msm_vcap_resources),
2473 .dev = {
2474 .platform_data = &vcap_pdata,
2475 },
2476};
2477#endif
2478
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08002479static struct resource msm_cache_erp_resources[] = {
2480 {
2481 .name = "l1_irq",
2482 .start = SC_SICCPUXEXTFAULTIRPTREQ,
2483 .flags = IORESOURCE_IRQ,
2484 },
2485 {
2486 .name = "l2_irq",
2487 .start = APCC_QGICL2IRPTREQ,
2488 .flags = IORESOURCE_IRQ,
2489 }
2490};
2491
2492struct platform_device apq8064_device_cache_erp = {
2493 .name = "msm_cache_erp",
2494 .id = -1,
2495 .num_resources = ARRAY_SIZE(msm_cache_erp_resources),
2496 .resource = msm_cache_erp_resources,
2497};
Pratik Patel212ab362012-03-16 12:30:07 -07002498
2499#define MSM_QDSS_PHYS_BASE 0x01A00000
2500#define MSM_ETM_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x1C000)
2501
2502#define QDSS_SOURCE(src_name, fpm) { .name = src_name, .fport_mask = fpm, }
2503
2504static struct qdss_source msm_qdss_sources[] = {
2505 QDSS_SOURCE("msm_etm", 0x33),
2506 QDSS_SOURCE("msm_oxili", 0x80),
2507};
2508
2509static struct msm_qdss_platform_data qdss_pdata = {
2510 .src_table = msm_qdss_sources,
2511 .size = ARRAY_SIZE(msm_qdss_sources),
2512 .afamily = 1,
2513};
2514
2515struct platform_device apq8064_qdss_device = {
2516 .name = "msm_qdss",
2517 .id = -1,
2518 .dev = {
2519 .platform_data = &qdss_pdata,
2520 },
2521};
2522
2523static struct resource msm_etm_resources[] = {
2524 {
2525 .start = MSM_ETM_PHYS_BASE,
2526 .end = MSM_ETM_PHYS_BASE + (SZ_4K * 4) - 1,
2527 .flags = IORESOURCE_MEM,
2528 },
2529};
2530
2531struct platform_device apq8064_etm_device = {
2532 .name = "msm_etm",
2533 .id = 0,
2534 .num_resources = ARRAY_SIZE(msm_etm_resources),
2535 .resource = msm_etm_resources,
2536};
Laura Abbott0577d7b2012-04-17 11:14:30 -07002537
2538struct msm_iommu_domain_name apq8064_iommu_ctx_names[] = {
2539 /* Camera */
2540 {
2541 .name = "vpe_src",
2542 .domain = CAMERA_DOMAIN,
2543 },
2544 /* Camera */
2545 {
2546 .name = "vpe_dst",
2547 .domain = CAMERA_DOMAIN,
2548 },
2549 /* Camera */
2550 {
2551 .name = "vfe_imgwr",
2552 .domain = CAMERA_DOMAIN,
2553 },
2554 /* Camera */
2555 {
2556 .name = "vfe_misc",
2557 .domain = CAMERA_DOMAIN,
2558 },
2559 /* Camera */
2560 {
2561 .name = "ijpeg_src",
2562 .domain = CAMERA_DOMAIN,
2563 },
2564 /* Camera */
2565 {
2566 .name = "ijpeg_dst",
2567 .domain = CAMERA_DOMAIN,
2568 },
2569 /* Camera */
2570 {
2571 .name = "jpegd_src",
2572 .domain = CAMERA_DOMAIN,
2573 },
2574 /* Camera */
2575 {
2576 .name = "jpegd_dst",
2577 .domain = CAMERA_DOMAIN,
2578 },
Olav Hauganef95ae32012-05-15 09:50:30 -07002579 /* Rotator src*/
Laura Abbott0577d7b2012-04-17 11:14:30 -07002580 {
2581 .name = "rot_src",
Olav Hauganef95ae32012-05-15 09:50:30 -07002582 .domain = ROTATOR_SRC_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07002583 },
Olav Hauganef95ae32012-05-15 09:50:30 -07002584 /* Rotator dst */
Laura Abbott0577d7b2012-04-17 11:14:30 -07002585 {
2586 .name = "rot_dst",
Olav Hauganef95ae32012-05-15 09:50:30 -07002587 .domain = ROTATOR_DST_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07002588 },
2589 /* Video */
2590 {
2591 .name = "vcodec_a_mm1",
2592 .domain = VIDEO_DOMAIN,
2593 },
2594 /* Video */
2595 {
2596 .name = "vcodec_b_mm2",
2597 .domain = VIDEO_DOMAIN,
2598 },
2599 /* Video */
2600 {
2601 .name = "vcodec_a_stream",
2602 .domain = VIDEO_DOMAIN,
2603 },
2604};
2605
2606static struct mem_pool apq8064_video_pools[] = {
2607 /*
2608 * Video hardware has the following requirements:
2609 * 1. All video addresses used by the video hardware must be at a higher
2610 * address than video firmware address.
2611 * 2. Video hardware can only access a range of 256MB from the base of
2612 * the video firmware.
2613 */
2614 [VIDEO_FIRMWARE_POOL] =
2615 /* Low addresses, intended for video firmware */
2616 {
2617 .paddr = SZ_128K,
2618 .size = SZ_16M - SZ_128K,
2619 },
2620 [VIDEO_MAIN_POOL] =
2621 /* Main video pool */
2622 {
2623 .paddr = SZ_16M,
2624 .size = SZ_256M - SZ_16M,
2625 },
2626 [GEN_POOL] =
2627 /* Remaining address space up to 2G */
2628 {
2629 .paddr = SZ_256M,
2630 .size = SZ_2G - SZ_256M,
2631 },
2632};
2633
2634static struct mem_pool apq8064_camera_pools[] = {
2635 [GEN_POOL] =
2636 /* One address space for camera */
2637 {
2638 .paddr = SZ_128K,
2639 .size = SZ_2G - SZ_128K,
2640 },
2641};
2642
Olav Hauganef95ae32012-05-15 09:50:30 -07002643static struct mem_pool apq8064_display_read_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07002644 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07002645 /* One address space for display reads */
Laura Abbott0577d7b2012-04-17 11:14:30 -07002646 {
2647 .paddr = SZ_128K,
2648 .size = SZ_2G - SZ_128K,
2649 },
2650};
2651
Olav Hauganef95ae32012-05-15 09:50:30 -07002652static struct mem_pool apq8064_display_write_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07002653 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07002654 /* One address space for display writes */
2655 {
2656 .paddr = SZ_128K,
2657 .size = SZ_2G - SZ_128K,
2658 },
2659};
2660
2661static struct mem_pool apq8064_rotator_src_pools[] = {
2662 [GEN_POOL] =
2663 /* One address space for rotator src */
2664 {
2665 .paddr = SZ_128K,
2666 .size = SZ_2G - SZ_128K,
2667 },
2668};
2669
2670static struct mem_pool apq8064_rotator_dst_pools[] = {
2671 [GEN_POOL] =
2672 /* One address space for rotator dst */
Laura Abbott0577d7b2012-04-17 11:14:30 -07002673 {
2674 .paddr = SZ_128K,
2675 .size = SZ_2G - SZ_128K,
2676 },
2677};
2678
2679static struct msm_iommu_domain apq8064_iommu_domains[] = {
2680 [VIDEO_DOMAIN] = {
2681 .iova_pools = apq8064_video_pools,
2682 .npools = ARRAY_SIZE(apq8064_video_pools),
2683 },
2684 [CAMERA_DOMAIN] = {
2685 .iova_pools = apq8064_camera_pools,
2686 .npools = ARRAY_SIZE(apq8064_camera_pools),
2687 },
Olav Hauganef95ae32012-05-15 09:50:30 -07002688 [DISPLAY_READ_DOMAIN] = {
2689 .iova_pools = apq8064_display_read_pools,
2690 .npools = ARRAY_SIZE(apq8064_display_read_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07002691 },
Olav Hauganef95ae32012-05-15 09:50:30 -07002692 [DISPLAY_WRITE_DOMAIN] = {
2693 .iova_pools = apq8064_display_write_pools,
2694 .npools = ARRAY_SIZE(apq8064_display_write_pools),
2695 },
2696 [ROTATOR_SRC_DOMAIN] = {
2697 .iova_pools = apq8064_rotator_src_pools,
2698 .npools = ARRAY_SIZE(apq8064_rotator_src_pools),
2699 },
2700 [ROTATOR_DST_DOMAIN] = {
2701 .iova_pools = apq8064_rotator_dst_pools,
2702 .npools = ARRAY_SIZE(apq8064_rotator_dst_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07002703 },
2704};
2705
2706struct iommu_domains_pdata apq8064_iommu_domain_pdata = {
2707 .domains = apq8064_iommu_domains,
2708 .ndomains = ARRAY_SIZE(apq8064_iommu_domains),
2709 .domain_names = apq8064_iommu_ctx_names,
2710 .nnames = ARRAY_SIZE(apq8064_iommu_ctx_names),
2711 .domain_alloc_flags = 0,
2712};
2713
2714struct platform_device apq8064_iommu_domain_device = {
2715 .name = "iommu_domains",
2716 .id = -1,
2717 .dev = {
2718 .platform_data = &apq8064_iommu_domain_pdata,
Laura Abbott532b2df2012-04-12 10:53:48 -07002719 }
2720};
2721
2722struct msm_rtb_platform_data apq8064_rtb_pdata = {
2723 .size = SZ_1M,
2724};
2725
2726static int __init msm_rtb_set_buffer_size(char *p)
2727{
2728 int s;
2729
2730 s = memparse(p, NULL);
2731 apq8064_rtb_pdata.size = ALIGN(s, SZ_4K);
2732 return 0;
2733}
2734early_param("msm_rtb_size", msm_rtb_set_buffer_size);
2735
2736struct platform_device apq8064_rtb_device = {
2737 .name = "msm_rtb",
2738 .id = -1,
2739 .dev = {
2740 .platform_data = &apq8064_rtb_pdata,
Laura Abbott0577d7b2012-04-17 11:14:30 -07002741 },
2742};
Laura Abbott93a4a352012-05-25 09:26:35 -07002743
2744#define APQ8064_L1_SIZE SZ_1M
2745/*
2746 * The actual L2 size is smaller but we need a larger buffer
2747 * size to store other dump information
2748 */
2749#define APQ8064_L2_SIZE SZ_8M
2750
2751struct msm_cache_dump_platform_data apq8064_cache_dump_pdata = {
2752 .l2_size = APQ8064_L2_SIZE,
2753 .l1_size = APQ8064_L1_SIZE,
2754};
2755
2756struct platform_device apq8064_cache_dump_device = {
2757 .name = "msm_cache_dump",
2758 .id = -1,
2759 .dev = {
2760 .platform_data = &apq8064_cache_dump_pdata,
2761 },
2762};