blob: 9e757a3a1a6f6360ccde86c5989d40dc1576b412 [file] [log] [blame]
Abhijeet Dharmapurikarde91d2c2012-08-23 14:36:59 -07001/* Copyright (c) 2011-2012, The Linux Foundation. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13#include <linux/kernel.h>
Niranjana Vishwanathapurac1edd402012-06-28 15:32:50 -060014#include <linux/bitops.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070015#include <linux/platform_device.h>
Steve Mucklef132c6c2012-06-06 18:30:57 -070016#include <linux/gpio.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070017#include <linux/io.h>
18#include <linux/irq.h>
Kenneth Heitke748593a2011-07-15 15:45:11 -060019#include <linux/i2c.h>
David Keitel2f613d92012-02-15 11:29:16 -080020#include <linux/i2c/smb349.h>
Siddartha Mohanadossb9df4942012-02-08 09:58:21 -080021#include <linux/i2c/sx150x.h>
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -060022#include <linux/slimbus/slimbus.h>
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +053023#include <linux/mfd/wcd9xxx/core.h>
24#include <linux/mfd/wcd9xxx/pdata.h>
Amy Maloche70090f992012-02-16 16:35:26 -080025#include <linux/mfd/pm8xxx/misc.h>
Kenneth Heitke36920d32011-07-20 16:44:30 -060026#include <linux/msm_ssbi.h>
Stepan Moskovchenkoeed82a52011-09-02 13:19:23 -070027#include <linux/spi/spi.h>
Laura Abbott0ae40a02012-08-10 10:49:33 -070028#include <linux/dma-contiguous.h>
Ramesh Masavarapu28311912011-10-27 11:04:12 -070029#include <linux/dma-mapping.h>
30#include <linux/platform_data/qcom_crypto_device.h>
Mitchel Humpherys6ff930c2012-09-06 11:32:54 -070031#include <linux/msm_ion.h>
Jack Cheung46bfffa2012-01-19 15:26:24 -080032#include <linux/memory.h>
Larry Bassel67b921d2012-04-06 10:23:27 -070033#include <linux/memblock.h>
Praveen Chidambaram877d7a42012-06-05 14:33:20 -060034#include <linux/msm_thermal.h>
Jing Lin21ed4de2012-02-05 15:53:28 -080035#include <linux/i2c/atmel_mxt_ts.h>
Steve Mucklef132c6c2012-06-06 18:30:57 -070036#include <linux/cyttsp-qc.h>
Amy Maloche70090f992012-02-16 16:35:26 -080037#include <linux/i2c/isa1200.h>
Mohan Pallaka474b94b2012-01-25 12:59:58 +053038#include <linux/gpio_keys.h>
Siddartha Mohanadossb9df4942012-02-08 09:58:21 -080039#include <linux/epm_adc.h>
Jay Chokshie7d8d4f2012-04-04 14:47:57 -070040#include <linux/i2c/sx150x.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070041#include <asm/mach-types.h>
42#include <asm/mach/arch.h>
43#include <asm/hardware/gic.h>
Sahitya Tummala3586ed92011-08-03 09:13:23 +053044#include <asm/mach/mmc.h>
Ankit Verma6b7e2ba2012-01-26 15:48:54 -080045#include <linux/platform_data/qcom_wcnss_device.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070046
47#include <mach/board.h>
48#include <mach/msm_iomap.h>
Olav Haugan7c6aa742012-01-16 16:47:37 -080049#include <mach/ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070050#include <linux/usb/msm_hsusb.h>
51#include <linux/usb/android.h>
52#include <mach/socinfo.h>
Harini Jayaramanc4c58692011-07-19 14:50:10 -060053#include <mach/msm_spi.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070054#include "timer.h"
55#include "devices.h"
Joel King4ebccc62011-07-22 09:43:22 -070056#include <mach/gpiomux.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060057#include <mach/rpm.h>
Olav Haugan7c6aa742012-01-16 16:47:37 -080058#ifdef CONFIG_ANDROID_PMEM
Kevin Chan13be4e22011-10-20 11:30:32 -070059#include <linux/android_pmem.h>
Olav Haugan7c6aa742012-01-16 16:47:37 -080060#endif
Kevin Chan13be4e22011-10-20 11:30:32 -070061#include <mach/msm_memtypes.h>
62#include <linux/bootmem.h>
63#include <asm/setup.h>
Ramesh Masavarapu28311912011-10-27 11:04:12 -070064#include <mach/dma.h>
Jin Hongd3024e62012-02-09 16:13:32 -080065#include <mach/msm_dsps.h>
Gagan Mac8a7a5d32011-11-11 16:43:06 -070066#include <mach/msm_bus_board.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060067#include <mach/cpuidle.h>
Joel Kingdacbc822012-01-25 13:30:57 -080068#include <mach/mdm2.h>
Siddartha Mohanadosscaeaa922012-02-07 16:41:38 -080069#include <linux/msm_tsens.h>
Stephen Boyd4d0d2582012-02-10 14:49:40 -080070#include <mach/msm_xo.h>
Laura Abbott350c8362012-02-28 14:46:52 -080071#include <mach/msm_rtb.h>
Santosh Mardieff9a742012-04-09 23:23:39 +053072#include <sound/cs8427.h>
Ravi Kumar V05931a22012-04-04 17:09:37 +053073#include <media/gpio-ir-recv.h>
Larry Bassel67b921d2012-04-06 10:23:27 -070074#include <linux/fmem.h>
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -060075#include <mach/msm_pcie.h>
Jeff Ohlsteindd0dd9b2012-05-29 17:47:21 -070076#include <mach/restart.h>
Niranjana Vishwanathapurac1edd402012-06-28 15:32:50 -060077#include <mach/msm_iomap.h>
Joel King4ebccc62011-07-22 09:43:22 -070078
Jeff Ohlstein7e668552011-10-06 16:17:25 -070079#include "msm_watchdog.h"
Stepan Moskovchenko5a83dba2011-12-05 17:30:17 -080080#include "board-8064.h"
Matt Wagantalld55b90f2012-02-23 23:27:44 -080081#include "clock.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060082#include "spm.h"
Subhash Jadavani909e04f2012-04-12 10:52:50 +053083#include <mach/mpm.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060084#include "rpm_resources.h"
Matt Wagantall7cca4642012-02-01 16:43:24 -080085#include "pm.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060086#include "pm-boot.h"
Rajesh Sastrulaaee8af32012-01-20 11:46:31 -080087#include "devices-msm8x60.h"
Hanumant Singh50440d42012-04-23 19:27:16 -070088#include "smd_private.h"
Jay Chokshiea67c622011-07-29 17:12:26 -070089
Olav Haugan7c6aa742012-01-16 16:47:37 -080090#define MSM_PMEM_ADSP_SIZE 0x7800000
Bharath Ramachandramurthy2fd017a2012-03-13 10:21:09 -070091#define MSM_PMEM_AUDIO_SIZE 0x4CF000
Olav Haugan7c6aa742012-01-16 16:47:37 -080092#ifdef CONFIG_FB_MSM_HDMI_AS_PRIMARY
93#define MSM_PMEM_SIZE 0x4000000 /* 64 Mbytes */
94#else
Chetan Kalyan72aac4f2012-02-23 14:56:54 -080095#define MSM_PMEM_SIZE 0x4000000 /* 64 Mbytes */
Olav Haugan7c6aa742012-01-16 16:47:37 -080096#endif
Kevin Chan13be4e22011-10-20 11:30:32 -070097
Olav Haugan7c6aa742012-01-16 16:47:37 -080098#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
Hanumant Singheadb7502012-05-15 18:14:04 -070099#define HOLE_SIZE 0x20000
Mitchel Humpherys05e58812012-08-13 14:24:13 -0700100#define MSM_CONTIG_MEM_SIZE 0x65000
Olav Haugan129992c2012-03-22 09:54:01 -0700101#ifdef CONFIG_MSM_IOMMU
102#define MSM_ION_MM_SIZE 0x3800000
103#define MSM_ION_SF_SIZE 0
Olav Haugan39477bb2012-05-14 16:05:36 -0700104#define MSM_ION_QSECOM_SIZE 0x780000 /* (7.5MB) */
Olav Haugan129992c2012-03-22 09:54:01 -0700105#define MSM_ION_HEAP_NUM 7
106#else
Olav Haugan7c6aa742012-01-16 16:47:37 -0800107#define MSM_ION_MM_SIZE MSM_PMEM_ADSP_SIZE
Olav Haugan129992c2012-03-22 09:54:01 -0700108#define MSM_ION_SF_SIZE MSM_PMEM_SIZE
Olav Haugan39477bb2012-05-14 16:05:36 -0700109#define MSM_ION_QSECOM_SIZE 0x600000 /* (6MB) */
Olav Haugan129992c2012-03-22 09:54:01 -0700110#define MSM_ION_HEAP_NUM 8
111#endif
Hanumant Singheadb7502012-05-15 18:14:04 -0700112#define MSM_ION_MM_FW_SIZE (0x200000 - HOLE_SIZE) /* (2MB - 128KB) */
Olav Haugan7c6aa742012-01-16 16:47:37 -0800113#define MSM_ION_MFC_SIZE SZ_8K
Olav Haugan2c43fac2012-01-19 11:06:37 -0800114#define MSM_ION_AUDIO_SIZE MSM_PMEM_AUDIO_SIZE
Olav Haugan7c6aa742012-01-16 16:47:37 -0800115#else
Mitchel Humpherys05e58812012-08-13 14:24:13 -0700116#define MSM_CONTIG_MEM_SIZE 0x110C000
Olav Haugan7c6aa742012-01-16 16:47:37 -0800117#define MSM_ION_HEAP_NUM 1
118#endif
Kevin Chan13be4e22011-10-20 11:30:32 -0700119
Hanumant Singheadb7502012-05-15 18:14:04 -0700120#define APQ8064_FIXED_AREA_START (0xa0000000 - (MSM_ION_MM_FW_SIZE + \
121 HOLE_SIZE))
Larry Bassel67b921d2012-04-06 10:23:27 -0700122#define MAX_FIXED_AREA_SIZE 0x10000000
Hanumant Singheadb7502012-05-15 18:14:04 -0700123#define MSM_MM_FW_SIZE (0x200000 - HOLE_SIZE)
124#define APQ8064_FW_START APQ8064_FIXED_AREA_START
Larry Bassel67b921d2012-04-06 10:23:27 -0700125
Niranjana Vishwanathapurac1edd402012-06-28 15:32:50 -0600126#define QFPROM_RAW_FEAT_CONFIG_ROW0_MSB (MSM_QFPROM_BASE + 0x23c)
127#define QFPROM_RAW_OEM_CONFIG_ROW0_LSB (MSM_QFPROM_BASE + 0x220)
128
Niranjana Vishwanathapura68210ff2012-06-24 18:03:49 -0600129/* PCIE AXI address space */
130#define PCIE_AXI_BAR_PHYS 0x08000000
131#define PCIE_AXI_BAR_SIZE SZ_128M
132
Niranjana Vishwanathapura459a27d2012-07-20 12:23:55 -0600133/* PCIe pmic gpios */
134#define PCIE_WAKE_N_PMIC_GPIO 12
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -0600135#define PCIE_PWR_EN_PMIC_GPIO 13
136#define PCIE_RST_N_PMIC_MPP 1
137
Mitchel Humpherys05e58812012-08-13 14:24:13 -0700138#ifdef CONFIG_KERNEL_MSM_CONTIG_MEM_REGION
139static unsigned msm_contig_mem_size = MSM_CONTIG_MEM_SIZE;
140static int __init msm_contig_mem_size_setup(char *p)
Kevin Chan13be4e22011-10-20 11:30:32 -0700141{
Mitchel Humpherys05e58812012-08-13 14:24:13 -0700142 msm_contig_mem_size = memparse(p, NULL);
Olav Haugan7c6aa742012-01-16 16:47:37 -0800143 return 0;
Kevin Chan13be4e22011-10-20 11:30:32 -0700144}
Mitchel Humpherys05e58812012-08-13 14:24:13 -0700145early_param("msm_contig_mem_size", msm_contig_mem_size_setup);
Olav Haugan7c6aa742012-01-16 16:47:37 -0800146#endif
Kevin Chan13be4e22011-10-20 11:30:32 -0700147
Olav Haugan7c6aa742012-01-16 16:47:37 -0800148#ifdef CONFIG_ANDROID_PMEM
Kevin Chan13be4e22011-10-20 11:30:32 -0700149static unsigned pmem_size = MSM_PMEM_SIZE;
150static int __init pmem_size_setup(char *p)
151{
152 pmem_size = memparse(p, NULL);
153 return 0;
154}
155early_param("pmem_size", pmem_size_setup);
156
157static unsigned pmem_adsp_size = MSM_PMEM_ADSP_SIZE;
158
159static int __init pmem_adsp_size_setup(char *p)
160{
161 pmem_adsp_size = memparse(p, NULL);
162 return 0;
163}
164early_param("pmem_adsp_size", pmem_adsp_size_setup);
165
166static unsigned pmem_audio_size = MSM_PMEM_AUDIO_SIZE;
167
168static int __init pmem_audio_size_setup(char *p)
169{
170 pmem_audio_size = memparse(p, NULL);
171 return 0;
172}
173early_param("pmem_audio_size", pmem_audio_size_setup);
Olav Haugan7c6aa742012-01-16 16:47:37 -0800174#endif
Kevin Chan13be4e22011-10-20 11:30:32 -0700175
Olav Haugan7c6aa742012-01-16 16:47:37 -0800176#ifdef CONFIG_ANDROID_PMEM
177#ifndef CONFIG_MSM_MULTIMEDIA_USE_ION
Kevin Chan13be4e22011-10-20 11:30:32 -0700178static struct android_pmem_platform_data android_pmem_pdata = {
179 .name = "pmem",
180 .allocator_type = PMEM_ALLOCATORTYPE_ALLORNOTHING,
181 .cached = 1,
182 .memory_type = MEMTYPE_EBI1,
183};
184
Laura Abbottb93525f2012-04-12 09:57:19 -0700185static struct platform_device apq8064_android_pmem_device = {
Kevin Chan13be4e22011-10-20 11:30:32 -0700186 .name = "android_pmem",
187 .id = 0,
188 .dev = {.platform_data = &android_pmem_pdata},
189};
190
191static struct android_pmem_platform_data android_pmem_adsp_pdata = {
192 .name = "pmem_adsp",
193 .allocator_type = PMEM_ALLOCATORTYPE_BITMAP,
194 .cached = 0,
195 .memory_type = MEMTYPE_EBI1,
196};
Laura Abbottb93525f2012-04-12 09:57:19 -0700197static struct platform_device apq8064_android_pmem_adsp_device = {
Kevin Chan13be4e22011-10-20 11:30:32 -0700198 .name = "android_pmem",
199 .id = 2,
200 .dev = { .platform_data = &android_pmem_adsp_pdata },
201};
202
203static struct android_pmem_platform_data android_pmem_audio_pdata = {
204 .name = "pmem_audio",
205 .allocator_type = PMEM_ALLOCATORTYPE_BITMAP,
206 .cached = 0,
207 .memory_type = MEMTYPE_EBI1,
208};
209
Laura Abbottb93525f2012-04-12 09:57:19 -0700210static struct platform_device apq8064_android_pmem_audio_device = {
Kevin Chan13be4e22011-10-20 11:30:32 -0700211 .name = "android_pmem",
212 .id = 4,
213 .dev = { .platform_data = &android_pmem_audio_pdata },
214};
Bharath Ramachandramurthy4a3fa912012-03-13 19:16:24 -0700215#endif /* CONFIG_MSM_MULTIMEDIA_USE_ION */
216#endif /* CONFIG_ANDROID_PMEM */
Olav Haugan7c6aa742012-01-16 16:47:37 -0800217
Larry Bassel67b921d2012-04-06 10:23:27 -0700218struct fmem_platform_data apq8064_fmem_pdata = {
219};
220
Olav Haugan7c6aa742012-01-16 16:47:37 -0800221static struct memtype_reserve apq8064_reserve_table[] __initdata = {
222 [MEMTYPE_SMI] = {
223 },
224 [MEMTYPE_EBI0] = {
225 .flags = MEMTYPE_FLAGS_1M_ALIGN,
226 },
227 [MEMTYPE_EBI1] = {
228 .flags = MEMTYPE_FLAGS_1M_ALIGN,
229 },
230};
Kevin Chan13be4e22011-10-20 11:30:32 -0700231
Laura Abbott350c8362012-02-28 14:46:52 -0800232static void __init reserve_rtb_memory(void)
233{
234#if defined(CONFIG_MSM_RTB)
Laura Abbottb93525f2012-04-12 09:57:19 -0700235 apq8064_reserve_table[MEMTYPE_EBI1].size += apq8064_rtb_pdata.size;
Laura Abbott350c8362012-02-28 14:46:52 -0800236#endif
237}
238
239
Kevin Chan13be4e22011-10-20 11:30:32 -0700240static void __init size_pmem_devices(void)
241{
Olav Haugan7c6aa742012-01-16 16:47:37 -0800242#ifdef CONFIG_ANDROID_PMEM
243#ifndef CONFIG_MSM_MULTIMEDIA_USE_ION
Kevin Chan13be4e22011-10-20 11:30:32 -0700244 android_pmem_adsp_pdata.size = pmem_adsp_size;
245 android_pmem_pdata.size = pmem_size;
246 android_pmem_audio_pdata.size = MSM_PMEM_AUDIO_SIZE;
Bharath Ramachandramurthy4a3fa912012-03-13 19:16:24 -0700247#endif /*CONFIG_MSM_MULTIMEDIA_USE_ION*/
248#endif /*CONFIG_ANDROID_PMEM*/
Kevin Chan13be4e22011-10-20 11:30:32 -0700249}
250
Bharath Ramachandramurthy4a3fa912012-03-13 19:16:24 -0700251#ifdef CONFIG_ANDROID_PMEM
252#ifndef CONFIG_MSM_MULTIMEDIA_USE_ION
Kevin Chan13be4e22011-10-20 11:30:32 -0700253static void __init reserve_memory_for(struct android_pmem_platform_data *p)
254{
255 apq8064_reserve_table[p->memory_type].size += p->size;
256}
Bharath Ramachandramurthy4a3fa912012-03-13 19:16:24 -0700257#endif /*CONFIG_MSM_MULTIMEDIA_USE_ION*/
258#endif /*CONFIG_ANDROID_PMEM*/
Kevin Chan13be4e22011-10-20 11:30:32 -0700259
Kevin Chan13be4e22011-10-20 11:30:32 -0700260static void __init reserve_pmem_memory(void)
261{
Olav Haugan7c6aa742012-01-16 16:47:37 -0800262#ifdef CONFIG_ANDROID_PMEM
263#ifndef CONFIG_MSM_MULTIMEDIA_USE_ION
Kevin Chan13be4e22011-10-20 11:30:32 -0700264 reserve_memory_for(&android_pmem_adsp_pdata);
265 reserve_memory_for(&android_pmem_pdata);
266 reserve_memory_for(&android_pmem_audio_pdata);
Bharath Ramachandramurthy4a3fa912012-03-13 19:16:24 -0700267#endif /*CONFIG_MSM_MULTIMEDIA_USE_ION*/
Mitchel Humpherys05e58812012-08-13 14:24:13 -0700268 apq8064_reserve_table[MEMTYPE_EBI1].size += msm_contig_mem_size;
Bharath Ramachandramurthy4a3fa912012-03-13 19:16:24 -0700269#endif /*CONFIG_ANDROID_PMEM*/
Olav Haugan7c6aa742012-01-16 16:47:37 -0800270}
271
272static int apq8064_paddr_to_memtype(unsigned int paddr)
273{
274 return MEMTYPE_EBI1;
275}
276
Steve Mucklef132c6c2012-06-06 18:30:57 -0700277#define FMEM_ENABLED 0
Larry Bassel67b921d2012-04-06 10:23:27 -0700278
Olav Haugan7c6aa742012-01-16 16:47:37 -0800279#ifdef CONFIG_ION_MSM
280#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
Laura Abbottb93525f2012-04-12 09:57:19 -0700281static struct ion_cp_heap_pdata cp_mm_apq8064_ion_pdata = {
Olav Haugan7c6aa742012-01-16 16:47:37 -0800282 .permission_type = IPT_TYPE_MM_CARVEOUT,
Olav Haugand3d29682012-01-19 10:57:07 -0800283 .align = PAGE_SIZE,
Larry Bassel67b921d2012-04-06 10:23:27 -0700284 .reusable = FMEM_ENABLED,
285 .mem_is_fmem = FMEM_ENABLED,
286 .fixed_position = FIXED_MIDDLE,
Laura Abbottadec9c72012-12-05 11:49:59 -0800287 .is_cma = 1,
Laura Abbott5249a052012-12-11 15:09:03 -0800288 .no_nonsecure_alloc = 1,
Olav Haugan7c6aa742012-01-16 16:47:37 -0800289};
290
Laura Abbottb93525f2012-04-12 09:57:19 -0700291static struct ion_cp_heap_pdata cp_mfc_apq8064_ion_pdata = {
Olav Haugan7c6aa742012-01-16 16:47:37 -0800292 .permission_type = IPT_TYPE_MFC_SHAREDMEM,
Olav Haugand3d29682012-01-19 10:57:07 -0800293 .align = PAGE_SIZE,
Larry Bassel67b921d2012-04-06 10:23:27 -0700294 .reusable = 0,
295 .mem_is_fmem = FMEM_ENABLED,
296 .fixed_position = FIXED_HIGH,
Laura Abbott5249a052012-12-11 15:09:03 -0800297 .no_nonsecure_alloc = 1,
Olav Haugan7c6aa742012-01-16 16:47:37 -0800298};
299
Laura Abbottb93525f2012-04-12 09:57:19 -0700300static struct ion_co_heap_pdata co_apq8064_ion_pdata = {
Olav Haugand3d29682012-01-19 10:57:07 -0800301 .adjacent_mem_id = INVALID_HEAP_ID,
302 .align = PAGE_SIZE,
Larry Bassel67b921d2012-04-06 10:23:27 -0700303 .mem_is_fmem = 0,
Olav Haugand3d29682012-01-19 10:57:07 -0800304};
305
Laura Abbottb93525f2012-04-12 09:57:19 -0700306static struct ion_co_heap_pdata fw_co_apq8064_ion_pdata = {
Olav Haugand3d29682012-01-19 10:57:07 -0800307 .adjacent_mem_id = ION_CP_MM_HEAP_ID,
308 .align = SZ_128K,
Larry Bassel67b921d2012-04-06 10:23:27 -0700309 .mem_is_fmem = FMEM_ENABLED,
310 .fixed_position = FIXED_LOW,
Olav Haugan7c6aa742012-01-16 16:47:37 -0800311};
312#endif
Olav Haugan9cdfc2f2012-02-15 09:52:57 -0800313
Laura Abbott0ae40a02012-08-10 10:49:33 -0700314static u64 msm_dmamask = DMA_BIT_MASK(32);
315
316static struct platform_device ion_mm_heap_device = {
317 .name = "ion-mm-heap-device",
318 .id = -1,
319 .dev = {
320 .dma_mask = &msm_dmamask,
321 .coherent_dma_mask = DMA_BIT_MASK(32),
322 }
323};
324
Olav Haugan9cdfc2f2012-02-15 09:52:57 -0800325/**
326 * These heaps are listed in the order they will be allocated. Due to
327 * video hardware restrictions and content protection the FW heap has to
328 * be allocated adjacent (below) the MM heap and the MFC heap has to be
329 * allocated after the MM heap to ensure MFC heap is not more than 256MB
330 * away from the base address of the FW heap.
331 * However, the order of FW heap and MM heap doesn't matter since these
332 * two heaps are taken care of by separate code to ensure they are adjacent
333 * to each other.
334 * Don't swap the order unless you know what you are doing!
335 */
Benjamin Gaignardb2d367c2012-06-25 15:27:30 -0700336struct ion_platform_heap apq8064_heaps[] = {
Olav Haugan7c6aa742012-01-16 16:47:37 -0800337 {
338 .id = ION_SYSTEM_HEAP_ID,
339 .type = ION_HEAP_TYPE_SYSTEM,
340 .name = ION_VMALLOC_HEAP_NAME,
341 },
342#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
343 {
Olav Haugan7c6aa742012-01-16 16:47:37 -0800344 .id = ION_CP_MM_HEAP_ID,
345 .type = ION_HEAP_TYPE_CP,
346 .name = ION_MM_HEAP_NAME,
347 .size = MSM_ION_MM_SIZE,
348 .memory_type = ION_EBI_TYPE,
Laura Abbottb93525f2012-04-12 09:57:19 -0700349 .extra_data = (void *) &cp_mm_apq8064_ion_pdata,
Laura Abbott0ae40a02012-08-10 10:49:33 -0700350 .priv = &ion_mm_heap_device.dev
Olav Haugan7c6aa742012-01-16 16:47:37 -0800351 },
352 {
Olav Haugand3d29682012-01-19 10:57:07 -0800353 .id = ION_MM_FIRMWARE_HEAP_ID,
354 .type = ION_HEAP_TYPE_CARVEOUT,
355 .name = ION_MM_FIRMWARE_HEAP_NAME,
356 .size = MSM_ION_MM_FW_SIZE,
357 .memory_type = ION_EBI_TYPE,
Laura Abbottb93525f2012-04-12 09:57:19 -0700358 .extra_data = (void *) &fw_co_apq8064_ion_pdata,
Olav Haugand3d29682012-01-19 10:57:07 -0800359 },
360 {
Olav Haugan7c6aa742012-01-16 16:47:37 -0800361 .id = ION_CP_MFC_HEAP_ID,
362 .type = ION_HEAP_TYPE_CP,
363 .name = ION_MFC_HEAP_NAME,
364 .size = MSM_ION_MFC_SIZE,
365 .memory_type = ION_EBI_TYPE,
Laura Abbottb93525f2012-04-12 09:57:19 -0700366 .extra_data = (void *) &cp_mfc_apq8064_ion_pdata,
Olav Haugan7c6aa742012-01-16 16:47:37 -0800367 },
Olav Haugan129992c2012-03-22 09:54:01 -0700368#ifndef CONFIG_MSM_IOMMU
Olav Haugan7c6aa742012-01-16 16:47:37 -0800369 {
Olav Haugan9cdfc2f2012-02-15 09:52:57 -0800370 .id = ION_SF_HEAP_ID,
371 .type = ION_HEAP_TYPE_CARVEOUT,
372 .name = ION_SF_HEAP_NAME,
373 .size = MSM_ION_SF_SIZE,
374 .memory_type = ION_EBI_TYPE,
Laura Abbottb93525f2012-04-12 09:57:19 -0700375 .extra_data = (void *) &co_apq8064_ion_pdata,
Olav Haugan9cdfc2f2012-02-15 09:52:57 -0800376 },
Olav Haugan129992c2012-03-22 09:54:01 -0700377#endif
Olav Haugan9cdfc2f2012-02-15 09:52:57 -0800378 {
Olav Haugan7c6aa742012-01-16 16:47:37 -0800379 .id = ION_IOMMU_HEAP_ID,
380 .type = ION_HEAP_TYPE_IOMMU,
381 .name = ION_IOMMU_HEAP_NAME,
382 },
Olav Hauganf45e2142012-01-19 11:01:01 -0800383 {
384 .id = ION_QSECOM_HEAP_ID,
385 .type = ION_HEAP_TYPE_CARVEOUT,
386 .name = ION_QSECOM_HEAP_NAME,
387 .size = MSM_ION_QSECOM_SIZE,
388 .memory_type = ION_EBI_TYPE,
Laura Abbottb93525f2012-04-12 09:57:19 -0700389 .extra_data = (void *) &co_apq8064_ion_pdata,
Olav Hauganf45e2142012-01-19 11:01:01 -0800390 },
Olav Haugan2c43fac2012-01-19 11:06:37 -0800391 {
392 .id = ION_AUDIO_HEAP_ID,
393 .type = ION_HEAP_TYPE_CARVEOUT,
394 .name = ION_AUDIO_HEAP_NAME,
395 .size = MSM_ION_AUDIO_SIZE,
396 .memory_type = ION_EBI_TYPE,
Laura Abbottb93525f2012-04-12 09:57:19 -0700397 .extra_data = (void *) &co_apq8064_ion_pdata,
Olav Haugan2c43fac2012-01-19 11:06:37 -0800398 },
Olav Haugan7c6aa742012-01-16 16:47:37 -0800399#endif
Benjamin Gaignardb2d367c2012-06-25 15:27:30 -0700400};
401
402static struct ion_platform_data apq8064_ion_pdata = {
403 .nr = MSM_ION_HEAP_NUM,
404 .heaps = apq8064_heaps,
Olav Haugan7c6aa742012-01-16 16:47:37 -0800405};
406
Laura Abbottb93525f2012-04-12 09:57:19 -0700407static struct platform_device apq8064_ion_dev = {
Olav Haugan7c6aa742012-01-16 16:47:37 -0800408 .name = "ion-msm",
409 .id = 1,
Laura Abbottb93525f2012-04-12 09:57:19 -0700410 .dev = { .platform_data = &apq8064_ion_pdata },
Olav Haugan7c6aa742012-01-16 16:47:37 -0800411};
412#endif
413
Larry Bassel67b921d2012-04-06 10:23:27 -0700414static struct platform_device apq8064_fmem_device = {
415 .name = "fmem",
416 .id = 1,
417 .dev = { .platform_data = &apq8064_fmem_pdata },
418};
419
420static void __init reserve_mem_for_ion(enum ion_memory_types mem_type,
421 unsigned long size)
422{
423 apq8064_reserve_table[mem_type].size += size;
424}
425
426static void __init apq8064_reserve_fixed_area(unsigned long fixed_area_size)
427{
428#if defined(CONFIG_ION_MSM) && defined(CONFIG_MSM_MULTIMEDIA_USE_ION)
429 int ret;
430
431 if (fixed_area_size > MAX_FIXED_AREA_SIZE)
432 panic("fixed area size is larger than %dM\n",
433 MAX_FIXED_AREA_SIZE >> 20);
434
435 reserve_info->fixed_area_size = fixed_area_size;
436 reserve_info->fixed_area_start = APQ8064_FW_START;
437
438 ret = memblock_remove(reserve_info->fixed_area_start,
439 reserve_info->fixed_area_size);
440 BUG_ON(ret);
441#endif
442}
443
444/**
445 * Reserve memory for ION and calculate amount of reusable memory for fmem.
446 * We only reserve memory for heaps that are not reusable. However, we only
447 * support one reusable heap at the moment so we ignore the reusable flag for
448 * other than the first heap with reusable flag set. Also handle special case
449 * for video heaps (MM,FW, and MFC). Video requires heaps MM and MFC to be
450 * at a higher address than FW in addition to not more than 256MB away from the
451 * base address of the firmware. This means that if MM is reusable the other
452 * two heaps must be allocated in the same region as FW. This is handled by the
453 * mem_is_fmem flag in the platform data. In addition the MM heap must be
454 * adjacent to the FW heap for content protection purposes.
455 */
Stephen Boyd668d7652012-04-25 11:31:01 -0700456static void __init reserve_ion_memory(void)
Olav Haugan7c6aa742012-01-16 16:47:37 -0800457{
458#if defined(CONFIG_ION_MSM) && defined(CONFIG_MSM_MULTIMEDIA_USE_ION)
Larry Bassel67b921d2012-04-06 10:23:27 -0700459 unsigned int i;
Laura Abbott0ae40a02012-08-10 10:49:33 -0700460 unsigned int ret;
Larry Bassel67b921d2012-04-06 10:23:27 -0700461 unsigned int fixed_size = 0;
462 unsigned int fixed_low_size, fixed_middle_size, fixed_high_size;
463 unsigned long fixed_low_start, fixed_middle_start, fixed_high_start;
Laura Abbott0ae40a02012-08-10 10:49:33 -0700464 unsigned long cma_alignment;
465 unsigned int low_use_cma = 0;
466 unsigned int middle_use_cma = 0;
467 unsigned int high_use_cma = 0;
468
Larry Bassel67b921d2012-04-06 10:23:27 -0700469
Larry Bassel67b921d2012-04-06 10:23:27 -0700470 fixed_low_size = 0;
471 fixed_middle_size = 0;
472 fixed_high_size = 0;
473
Laura Abbott0ae40a02012-08-10 10:49:33 -0700474 cma_alignment = PAGE_SIZE << max(MAX_ORDER, pageblock_order);
475
Larry Bassel67b921d2012-04-06 10:23:27 -0700476 for (i = 0; i < apq8064_ion_pdata.nr; ++i) {
Laura Abbott0ae40a02012-08-10 10:49:33 -0700477 struct ion_platform_heap *heap =
Larry Bassel67b921d2012-04-06 10:23:27 -0700478 &(apq8064_ion_pdata.heaps[i]);
Laura Abbott0ae40a02012-08-10 10:49:33 -0700479 int use_cma = 0;
480
Larry Bassel67b921d2012-04-06 10:23:27 -0700481
482 if (heap->extra_data) {
483 int fixed_position = NOT_FIXED;
Larry Bassel67b921d2012-04-06 10:23:27 -0700484
Mitchel Humpherysdc4d01d2012-09-13 10:53:22 -0700485 switch ((int)heap->type) {
Larry Bassel67b921d2012-04-06 10:23:27 -0700486 case ION_HEAP_TYPE_CP:
Laura Abbott0ae40a02012-08-10 10:49:33 -0700487 if (((struct ion_cp_heap_pdata *)
488 heap->extra_data)->is_cma) {
489 heap->size = ALIGN(heap->size,
490 cma_alignment);
491 use_cma = 1;
492 }
Larry Bassel67b921d2012-04-06 10:23:27 -0700493 fixed_position = ((struct ion_cp_heap_pdata *)
494 heap->extra_data)->fixed_position;
495 break;
Laura Abbott0ae40a02012-08-10 10:49:33 -0700496 case ION_HEAP_TYPE_DMA:
497 use_cma = 1;
498 /* Purposely fall through here */
Larry Bassel67b921d2012-04-06 10:23:27 -0700499 case ION_HEAP_TYPE_CARVEOUT:
Larry Bassel67b921d2012-04-06 10:23:27 -0700500 fixed_position = ((struct ion_co_heap_pdata *)
501 heap->extra_data)->fixed_position;
502 break;
503 default:
504 break;
505 }
506
507 if (fixed_position != NOT_FIXED)
508 fixed_size += heap->size;
509 else
510 reserve_mem_for_ion(MEMTYPE_EBI1, heap->size);
511
Laura Abbott0ae40a02012-08-10 10:49:33 -0700512 if (fixed_position == FIXED_LOW) {
Larry Bassel67b921d2012-04-06 10:23:27 -0700513 fixed_low_size += heap->size;
Laura Abbott0ae40a02012-08-10 10:49:33 -0700514 low_use_cma = use_cma;
515 } else if (fixed_position == FIXED_MIDDLE) {
Larry Bassel67b921d2012-04-06 10:23:27 -0700516 fixed_middle_size += heap->size;
Laura Abbott0ae40a02012-08-10 10:49:33 -0700517 middle_use_cma = use_cma;
518 } else if (fixed_position == FIXED_HIGH) {
Larry Bassel67b921d2012-04-06 10:23:27 -0700519 fixed_high_size += heap->size;
Laura Abbott0ae40a02012-08-10 10:49:33 -0700520 high_use_cma = use_cma;
521 } else if (use_cma) {
522 /*
523 * Heaps that use CMA but are not part of the
524 * fixed set. Create wherever.
525 */
526 dma_declare_contiguous(
527 heap->priv,
528 heap->size,
529 0,
530 0xb0000000);
531
532 }
Larry Bassel67b921d2012-04-06 10:23:27 -0700533 }
534 }
535
536 if (!fixed_size)
537 return;
538
Laura Abbott0ae40a02012-08-10 10:49:33 -0700539 /*
540 * Given the setup for the fixed area, we can't round up all sizes.
541 * Some sizes must be set up exactly and aligned correctly. Incorrect
542 * alignments are considered a configuration issue
Larry Bassel67b921d2012-04-06 10:23:27 -0700543 */
Larry Bassel67b921d2012-04-06 10:23:27 -0700544
545 fixed_low_start = APQ8064_FIXED_AREA_START;
Laura Abbott0ae40a02012-08-10 10:49:33 -0700546 if (low_use_cma) {
547 BUG_ON(!IS_ALIGNED(fixed_low_size + HOLE_SIZE, cma_alignment));
548 BUG_ON(!IS_ALIGNED(fixed_low_start, cma_alignment));
549 } else {
550 BUG_ON(!IS_ALIGNED(fixed_low_size + HOLE_SIZE, SECTION_SIZE));
551 ret = memblock_remove(fixed_low_start,
552 fixed_low_size + HOLE_SIZE);
553 BUG_ON(ret);
554 }
555
Hanumant Singheadb7502012-05-15 18:14:04 -0700556 fixed_middle_start = fixed_low_start + fixed_low_size + HOLE_SIZE;
Laura Abbott0ae40a02012-08-10 10:49:33 -0700557 if (middle_use_cma) {
558 BUG_ON(!IS_ALIGNED(fixed_middle_start, cma_alignment));
559 BUG_ON(!IS_ALIGNED(fixed_middle_size, cma_alignment));
560 } else {
561 BUG_ON(!IS_ALIGNED(fixed_middle_size, SECTION_SIZE));
562 ret = memblock_remove(fixed_middle_start, fixed_middle_size);
563 BUG_ON(ret);
564 }
565
Larry Bassel67b921d2012-04-06 10:23:27 -0700566 fixed_high_start = fixed_middle_start + fixed_middle_size;
Laura Abbott0ae40a02012-08-10 10:49:33 -0700567 if (high_use_cma) {
568 fixed_high_size = ALIGN(fixed_high_size, cma_alignment);
569 BUG_ON(!IS_ALIGNED(fixed_high_start, cma_alignment));
570 } else {
571 /* This is the end of the fixed area so it's okay to round up */
572 fixed_high_size = ALIGN(fixed_high_size, SECTION_SIZE);
573 ret = memblock_remove(fixed_high_start, fixed_high_size);
574 BUG_ON(ret);
575 }
Larry Bassel67b921d2012-04-06 10:23:27 -0700576
577 for (i = 0; i < apq8064_ion_pdata.nr; ++i) {
578 struct ion_platform_heap *heap = &(apq8064_ion_pdata.heaps[i]);
579
580 if (heap->extra_data) {
581 int fixed_position = NOT_FIXED;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700582 struct ion_cp_heap_pdata *pdata = NULL;
Larry Bassel67b921d2012-04-06 10:23:27 -0700583
Mitchel Humpherysdc4d01d2012-09-13 10:53:22 -0700584 switch ((int) heap->type) {
Larry Bassel67b921d2012-04-06 10:23:27 -0700585 case ION_HEAP_TYPE_CP:
Hanumant Singheadb7502012-05-15 18:14:04 -0700586 pdata =
587 (struct ion_cp_heap_pdata *)heap->extra_data;
588 fixed_position = pdata->fixed_position;
Larry Bassel67b921d2012-04-06 10:23:27 -0700589 break;
590 case ION_HEAP_TYPE_CARVEOUT:
Laura Abbott0ae40a02012-08-10 10:49:33 -0700591 case ION_HEAP_TYPE_DMA:
Larry Bassel67b921d2012-04-06 10:23:27 -0700592 fixed_position = ((struct ion_co_heap_pdata *)
593 heap->extra_data)->fixed_position;
594 break;
595 default:
596 break;
597 }
598
599 switch (fixed_position) {
600 case FIXED_LOW:
601 heap->base = fixed_low_start;
602 break;
603 case FIXED_MIDDLE:
604 heap->base = fixed_middle_start;
Laura Abbott0ae40a02012-08-10 10:49:33 -0700605 if (middle_use_cma) {
606 ret = dma_declare_contiguous(
607 heap->priv,
608 heap->size,
609 fixed_middle_start,
610 0xa0000000);
611 WARN_ON(ret);
612 }
Hanumant Singheadb7502012-05-15 18:14:04 -0700613 pdata->secure_base = fixed_middle_start
614 - HOLE_SIZE;
615 pdata->secure_size = HOLE_SIZE + heap->size;
Larry Bassel67b921d2012-04-06 10:23:27 -0700616 break;
617 case FIXED_HIGH:
618 heap->base = fixed_high_start;
619 break;
620 default:
621 break;
622 }
623 }
624 }
Olav Haugan7c6aa742012-01-16 16:47:37 -0800625#endif
Kevin Chan13be4e22011-10-20 11:30:32 -0700626}
627
Huaibin Yang4a084e32011-12-15 15:25:52 -0800628static void __init reserve_mdp_memory(void)
629{
630 apq8064_mdp_writeback(apq8064_reserve_table);
631}
632
Laura Abbott93a4a352012-05-25 09:26:35 -0700633static void __init reserve_cache_dump_memory(void)
634{
635#ifdef CONFIG_MSM_CACHE_DUMP
636 unsigned int total;
637
638 total = apq8064_cache_dump_pdata.l1_size +
639 apq8064_cache_dump_pdata.l2_size;
640 apq8064_reserve_table[MEMTYPE_EBI1].size += total;
641#endif
642}
643
Abhijeet Dharmapurikar3edb5de2012-09-13 11:02:03 -0700644static void __init reserve_mpdcvs_memory(void)
645{
646 apq8064_reserve_table[MEMTYPE_EBI1].size += SZ_32K;
647}
648
Kevin Chan13be4e22011-10-20 11:30:32 -0700649static void __init apq8064_calculate_reserve_sizes(void)
650{
651 size_pmem_devices();
652 reserve_pmem_memory();
Olav Haugan7c6aa742012-01-16 16:47:37 -0800653 reserve_ion_memory();
Huaibin Yang4a084e32011-12-15 15:25:52 -0800654 reserve_mdp_memory();
Laura Abbott350c8362012-02-28 14:46:52 -0800655 reserve_rtb_memory();
Laura Abbott93a4a352012-05-25 09:26:35 -0700656 reserve_cache_dump_memory();
Abhijeet Dharmapurikar3edb5de2012-09-13 11:02:03 -0700657 reserve_mpdcvs_memory();
Kevin Chan13be4e22011-10-20 11:30:32 -0700658}
659
660static struct reserve_info apq8064_reserve_info __initdata = {
661 .memtype_reserve_table = apq8064_reserve_table,
662 .calculate_reserve_sizes = apq8064_calculate_reserve_sizes,
Larry Bassel67b921d2012-04-06 10:23:27 -0700663 .reserve_fixed_area = apq8064_reserve_fixed_area,
Kevin Chan13be4e22011-10-20 11:30:32 -0700664 .paddr_to_memtype = apq8064_paddr_to_memtype,
665};
666
667static int apq8064_memory_bank_size(void)
668{
669 return 1<<29;
670}
671
672static void __init locate_unstable_memory(void)
673{
674 struct membank *mb = &meminfo.bank[meminfo.nr_banks - 1];
675 unsigned long bank_size;
676 unsigned long low, high;
677
678 bank_size = apq8064_memory_bank_size();
679 low = meminfo.bank[0].start;
680 high = mb->start + mb->size;
Olav Haugand76e3a82012-01-16 16:55:07 -0800681
682 /* Check if 32 bit overflow occured */
683 if (high < mb->start)
Larry Bassel67b921d2012-04-06 10:23:27 -0700684 high = -PAGE_SIZE;
Olav Haugand76e3a82012-01-16 16:55:07 -0800685
Kevin Chan13be4e22011-10-20 11:30:32 -0700686 low &= ~(bank_size - 1);
687
688 if (high - low <= bank_size)
Larry Bassel67b921d2012-04-06 10:23:27 -0700689 goto no_dmm;
690
691#ifdef CONFIG_ENABLE_DMM
Jack Cheung46bfffa2012-01-19 15:26:24 -0800692 apq8064_reserve_info.low_unstable_address = mb->start -
693 MIN_MEMORY_BLOCK_SIZE + mb->size;
694 apq8064_reserve_info.max_unstable_size = MIN_MEMORY_BLOCK_SIZE;
695
Kevin Chan13be4e22011-10-20 11:30:32 -0700696 apq8064_reserve_info.bank_size = bank_size;
697 pr_info("low unstable address %lx max size %lx bank size %lx\n",
698 apq8064_reserve_info.low_unstable_address,
699 apq8064_reserve_info.max_unstable_size,
700 apq8064_reserve_info.bank_size);
Larry Bassel67b921d2012-04-06 10:23:27 -0700701 return;
702#endif
703no_dmm:
704 apq8064_reserve_info.low_unstable_address = high;
705 apq8064_reserve_info.max_unstable_size = 0;
Kevin Chan13be4e22011-10-20 11:30:32 -0700706}
707
Hanumant Singh50440d42012-04-23 19:27:16 -0700708static int apq8064_change_memory_power(u64 start, u64 size,
709 int change_type)
710{
711 return soc_change_memory_power(start, size, change_type);
712}
713
Aravind Venkateswaran8ac7f412012-03-16 17:57:30 -0700714static char prim_panel_name[PANEL_NAME_MAX_LEN];
715static char ext_panel_name[PANEL_NAME_MAX_LEN];
Ajay Singh Parmar6b82d2b2012-07-19 17:23:26 +0530716
717static int ext_resolution;
718
Aravind Venkateswaran8ac7f412012-03-16 17:57:30 -0700719static int __init prim_display_setup(char *param)
720{
721 if (strnlen(param, PANEL_NAME_MAX_LEN))
722 strlcpy(prim_panel_name, param, PANEL_NAME_MAX_LEN);
723 return 0;
724}
725early_param("prim_display", prim_display_setup);
726
727static int __init ext_display_setup(char *param)
728{
729 if (strnlen(param, PANEL_NAME_MAX_LEN))
730 strlcpy(ext_panel_name, param, PANEL_NAME_MAX_LEN);
731 return 0;
732}
733early_param("ext_display", ext_display_setup);
734
Ajay Singh Parmar6b82d2b2012-07-19 17:23:26 +0530735static int __init hdmi_resulution_setup(char *param)
736{
737 int ret;
738 ret = kstrtoint(param, 10, &ext_resolution);
739 return ret;
740}
741early_param("ext_resolution", hdmi_resulution_setup);
742
Kevin Chan13be4e22011-10-20 11:30:32 -0700743static void __init apq8064_reserve(void)
744{
Ajay Singh Parmar6b82d2b2012-07-19 17:23:26 +0530745 apq8064_set_display_params(prim_panel_name, ext_panel_name,
746 ext_resolution);
Kevin Chan13be4e22011-10-20 11:30:32 -0700747 msm_reserve();
748}
749
Laura Abbott6988cef2012-03-15 14:27:13 -0700750static void __init place_movable_zone(void)
751{
Larry Bassel67b921d2012-04-06 10:23:27 -0700752#ifdef CONFIG_ENABLE_DMM
Laura Abbott6988cef2012-03-15 14:27:13 -0700753 movable_reserved_start = apq8064_reserve_info.low_unstable_address;
754 movable_reserved_size = apq8064_reserve_info.max_unstable_size;
755 pr_info("movable zone start %lx size %lx\n",
756 movable_reserved_start, movable_reserved_size);
Larry Bassel67b921d2012-04-06 10:23:27 -0700757#endif
Laura Abbott6988cef2012-03-15 14:27:13 -0700758}
759
760static void __init apq8064_early_reserve(void)
761{
762 reserve_info = &apq8064_reserve_info;
763 locate_unstable_memory();
764 place_movable_zone();
765
766}
Hemant Kumara945b472012-01-25 15:08:06 -0800767#ifdef CONFIG_USB_EHCI_MSM_HSIC
Hemant Kumare6275972012-02-29 20:06:21 -0800768/* Bandwidth requests (zero) if no vote placed */
769static struct msm_bus_vectors hsic_init_vectors[] = {
770 {
771 .src = MSM_BUS_MASTER_SPS,
Hemant Kumare6275972012-02-29 20:06:21 -0800772 .dst = MSM_BUS_SLAVE_SPS,
773 .ab = 0,
774 .ib = 0,
775 },
776};
777
778/* Bus bandwidth requests in Bytes/sec */
779static struct msm_bus_vectors hsic_max_vectors[] = {
780 {
781 .src = MSM_BUS_MASTER_SPS,
Hemant Kumare6275972012-02-29 20:06:21 -0800782 .dst = MSM_BUS_SLAVE_SPS,
783 .ab = 0,
Hemant Kumar266d9d52012-10-17 13:48:10 -0700784 .ib = 256000000, /*vote for 32Mhz dfab clk rate*/
Hemant Kumare6275972012-02-29 20:06:21 -0800785 },
786};
787
788static struct msm_bus_paths hsic_bus_scale_usecases[] = {
789 {
790 ARRAY_SIZE(hsic_init_vectors),
791 hsic_init_vectors,
792 },
793 {
794 ARRAY_SIZE(hsic_max_vectors),
795 hsic_max_vectors,
796 },
797};
798
799static struct msm_bus_scale_pdata hsic_bus_scale_pdata = {
800 hsic_bus_scale_usecases,
801 ARRAY_SIZE(hsic_bus_scale_usecases),
802 .name = "hsic",
803};
804
Hemant Kumara945b472012-01-25 15:08:06 -0800805static struct msm_hsic_host_platform_data msm_hsic_pdata = {
Hemant Kumare6275972012-02-29 20:06:21 -0800806 .strobe = 88,
807 .data = 89,
808 .bus_scale_table = &hsic_bus_scale_pdata,
Hemant Kumara945b472012-01-25 15:08:06 -0800809};
810#else
811static struct msm_hsic_host_platform_data msm_hsic_pdata;
812#endif
813
Hemant Kumarcb7d8a12012-01-25 12:25:55 -0800814#define PID_MAGIC_ID 0x71432909
815#define SERIAL_NUM_MAGIC_ID 0x61945374
816#define SERIAL_NUMBER_LENGTH 127
817#define DLOAD_USB_BASE_ADD 0x2A03F0C8
818
819struct magic_num_struct {
820 uint32_t pid;
821 uint32_t serial_num;
822};
823
824struct dload_struct {
825 uint32_t reserved1;
826 uint32_t reserved2;
827 uint32_t reserved3;
828 uint16_t reserved4;
829 uint16_t pid;
830 char serial_number[SERIAL_NUMBER_LENGTH];
831 uint16_t reserved5;
832 struct magic_num_struct magic_struct;
833};
834
835static int usb_diag_update_pid_and_serial_num(uint32_t pid, const char *snum)
836{
837 struct dload_struct __iomem *dload = 0;
838
839 dload = ioremap(DLOAD_USB_BASE_ADD, sizeof(*dload));
840 if (!dload) {
841 pr_err("%s: cannot remap I/O memory region: %08x\n",
842 __func__, DLOAD_USB_BASE_ADD);
843 return -ENXIO;
844 }
845
846 pr_debug("%s: dload:%p pid:%x serial_num:%s\n",
847 __func__, dload, pid, snum);
848 /* update pid */
849 dload->magic_struct.pid = PID_MAGIC_ID;
850 dload->pid = pid;
851
852 /* update serial number */
853 dload->magic_struct.serial_num = 0;
854 if (!snum) {
855 memset(dload->serial_number, 0, SERIAL_NUMBER_LENGTH);
856 goto out;
857 }
858
859 dload->magic_struct.serial_num = SERIAL_NUM_MAGIC_ID;
860 strlcpy(dload->serial_number, snum, SERIAL_NUMBER_LENGTH);
861out:
862 iounmap(dload);
863 return 0;
864}
865
866static struct android_usb_platform_data android_usb_pdata = {
867 .update_pid_and_serial_num = usb_diag_update_pid_and_serial_num,
868};
869
Hemant Kumar4933b072011-10-17 23:43:11 -0700870static struct platform_device android_usb_device = {
Hemant Kumarcb7d8a12012-01-25 12:25:55 -0800871 .name = "android_usb",
872 .id = -1,
873 .dev = {
874 .platform_data = &android_usb_pdata,
875 },
Hemant Kumar4933b072011-10-17 23:43:11 -0700876};
877
Hemant Kumar7620eed2012-02-26 09:08:43 -0800878/* Bandwidth requests (zero) if no vote placed */
879static struct msm_bus_vectors usb_init_vectors[] = {
880 {
881 .src = MSM_BUS_MASTER_SPS,
882 .dst = MSM_BUS_SLAVE_EBI_CH0,
883 .ab = 0,
884 .ib = 0,
885 },
886};
887
888/* Bus bandwidth requests in Bytes/sec */
889static struct msm_bus_vectors usb_max_vectors[] = {
890 {
891 .src = MSM_BUS_MASTER_SPS,
892 .dst = MSM_BUS_SLAVE_EBI_CH0,
893 .ab = 60000000, /* At least 480Mbps on bus. */
894 .ib = 960000000, /* MAX bursts rate */
895 },
896};
897
898static struct msm_bus_paths usb_bus_scale_usecases[] = {
899 {
900 ARRAY_SIZE(usb_init_vectors),
901 usb_init_vectors,
902 },
903 {
904 ARRAY_SIZE(usb_max_vectors),
905 usb_max_vectors,
906 },
907};
908
909static struct msm_bus_scale_pdata usb_bus_scale_pdata = {
910 usb_bus_scale_usecases,
911 ARRAY_SIZE(usb_bus_scale_usecases),
912 .name = "usb",
913};
914
Vamsi Krishna1f8704c2012-03-29 18:24:24 -0700915static int phy_init_seq[] = {
916 0x38, 0x81, /* update DC voltage level */
917 0x24, 0x82, /* set pre-emphasis and rise/fall time */
918 -1
919};
920
Vijayavardhan Vennapusa4fa13692012-08-02 14:35:03 +0530921#define PMIC_GPIO_DP 27 /* PMIC GPIO for D+ change */
922#define PMIC_GPIO_DP_IRQ PM8921_GPIO_IRQ(PM8921_IRQ_BASE, PMIC_GPIO_DP)
Jack Pham87f202f2012-08-06 00:24:22 -0700923#define MSM_MPM_PIN_USB1_OTGSESSVLD 40
924
Hemant Kumar4933b072011-10-17 23:43:11 -0700925static struct msm_otg_platform_data msm_otg_pdata = {
Hemant Kumard86c4882012-01-24 19:39:37 -0800926 .mode = USB_OTG,
927 .otg_control = OTG_PMIC_CONTROL,
Hemant Kumar4933b072011-10-17 23:43:11 -0700928 .phy_type = SNPS_28NM_INTEGRATED_PHY,
Hemant Kumard86c4882012-01-24 19:39:37 -0800929 .pmic_id_irq = PM8921_USB_ID_IN_IRQ(PM8921_IRQ_BASE),
930 .power_budget = 750,
Hemant Kumar7620eed2012-02-26 09:08:43 -0800931 .bus_scale_table = &usb_bus_scale_pdata,
Vamsi Krishna1f8704c2012-03-29 18:24:24 -0700932 .phy_init_seq = phy_init_seq,
Jack Pham87f202f2012-08-06 00:24:22 -0700933 .mpm_otgsessvld_int = MSM_MPM_PIN_USB1_OTGSESSVLD,
Hemant Kumar4933b072011-10-17 23:43:11 -0700934};
935
Hemant Kumar1d66e1c2012-02-13 15:24:59 -0800936static struct msm_usb_host_platform_data msm_ehci_host_pdata3 = {
Manu Gautam91223e02011-11-08 15:27:22 +0530937 .power_budget = 500,
938};
939
Hemant Kumar1d66e1c2012-02-13 15:24:59 -0800940#ifdef CONFIG_USB_EHCI_MSM_HOST4
941static struct msm_usb_host_platform_data msm_ehci_host_pdata4;
942#endif
943
Manu Gautam91223e02011-11-08 15:27:22 +0530944static void __init apq8064_ehci_host_init(void)
945{
Chiranjeevi Velempatib822fa32012-05-23 22:05:59 +0530946 if (machine_is_apq8064_liquid() || machine_is_mpq8064_cdp() ||
947 machine_is_mpq8064_hrd() || machine_is_mpq8064_dtv()) {
948 if (machine_is_apq8064_liquid())
949 msm_ehci_host_pdata3.dock_connect_irq =
950 PM8921_MPP_IRQ(PM8921_IRQ_BASE, 9);
Vijayavardhan Vennapusa4fa13692012-08-02 14:35:03 +0530951 else
952 msm_ehci_host_pdata3.pmic_gpio_dp_irq =
953 PMIC_GPIO_DP_IRQ;
Hemant Kumar56925352012-02-13 16:59:52 -0800954
Manu Gautam91223e02011-11-08 15:27:22 +0530955 apq8064_device_ehci_host3.dev.platform_data =
Hemant Kumar1d66e1c2012-02-13 15:24:59 -0800956 &msm_ehci_host_pdata3;
Manu Gautam91223e02011-11-08 15:27:22 +0530957 platform_device_register(&apq8064_device_ehci_host3);
Hemant Kumar1d66e1c2012-02-13 15:24:59 -0800958
959#ifdef CONFIG_USB_EHCI_MSM_HOST4
960 apq8064_device_ehci_host4.dev.platform_data =
961 &msm_ehci_host_pdata4;
962 platform_device_register(&apq8064_device_ehci_host4);
963#endif
Manu Gautam91223e02011-11-08 15:27:22 +0530964 }
965}
966
David Keitel2f613d92012-02-15 11:29:16 -0800967static struct smb349_platform_data smb349_data __initdata = {
968 .en_n_gpio = PM8921_GPIO_PM_TO_SYS(37),
969 .chg_susp_gpio = PM8921_GPIO_PM_TO_SYS(30),
970 .chg_current_ma = 2200,
971};
972
973static struct i2c_board_info smb349_charger_i2c_info[] __initdata = {
974 {
975 I2C_BOARD_INFO(SMB349_NAME, 0x1B),
976 .platform_data = &smb349_data,
977 },
978};
979
Siddartha Mohanadossb9df4942012-02-08 09:58:21 -0800980struct sx150x_platform_data apq8064_sx150x_data[] = {
981 [SX150X_EPM] = {
982 .gpio_base = GPIO_EPM_EXPANDER_BASE,
983 .oscio_is_gpo = false,
984 .io_pullup_ena = 0x0,
985 .io_pulldn_ena = 0x0,
986 .io_open_drain_ena = 0x0,
987 .io_polarity = 0,
988 .irq_summary = -1,
989 },
990};
991
992static struct epm_chan_properties ads_adc_channel_data[] = {
Yan Hec942e402012-08-31 11:14:58 -0700993 {10, 100}, {1000, 1}, {10, 100}, {1000, 1},
994 {10, 100}, {1000, 1}, {10, 100}, {1000, 1},
995 {10, 100}, {20, 100}, {500, 100}, {5, 100},
996 {1000, 1}, {200, 100}, {50, 100}, {10, 100},
997 {510, 100}, {50, 100}, {20, 100}, {100, 100},
998 {510, 100}, {20, 100}, {50, 100}, {200, 100},
999 {10, 100}, {20, 100}, {1000, 1}, {10, 100},
1000 {200, 100}, {510, 100}, {1000, 100}, {200, 100},
Siddartha Mohanadossb9df4942012-02-08 09:58:21 -08001001};
1002
1003static struct epm_adc_platform_data epm_adc_pdata = {
1004 .channel = ads_adc_channel_data,
1005 .bus_id = 0x0,
1006 .epm_i2c_board_info = {
1007 .type = "sx1509q",
1008 .addr = 0x3e,
1009 .platform_data = &apq8064_sx150x_data[SX150X_EPM],
1010 },
1011 .gpio_expander_base_addr = GPIO_EPM_EXPANDER_BASE,
1012};
1013
1014static struct platform_device epm_adc_device = {
1015 .name = "epm_adc",
1016 .id = -1,
1017 .dev = {
1018 .platform_data = &epm_adc_pdata,
1019 },
1020};
1021
1022static void __init apq8064_epm_adc_init(void)
1023{
1024 epm_adc_pdata.num_channels = 32;
1025 epm_adc_pdata.num_adc = 2;
1026 epm_adc_pdata.chan_per_adc = 16;
1027 epm_adc_pdata.chan_per_mux = 8;
1028};
1029
Swaminathan Sathappan2f51a752011-12-05 12:51:19 -08001030/* Micbias setting is based on 8660 CDP/MTP/FLUID requirement
1031 * 4 micbiases are used to power various analog and digital
1032 * microphones operating at 1800 mV. Technically, all micbiases
1033 * can source from single cfilter since all microphones operate
1034 * at the same voltage level. The arrangement below is to make
1035 * sure all cfilters are exercised. LDO_H regulator ouput level
1036 * does not need to be as high as 2.85V. It is choosen for
1037 * microphone sensitivity purpose.
1038 */
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05301039static struct wcd9xxx_pdata apq8064_tabla_platform_data = {
Swaminathan Sathappan2f51a752011-12-05 12:51:19 -08001040 .slimbus_slave_device = {
1041 .name = "tabla-slave",
1042 .e_addr = {0, 0, 0x10, 0, 0x17, 2},
1043 },
Swaminathan Sathappancef966d2011-12-15 17:27:04 -08001044 .irq = MSM_GPIO_TO_INT(42),
Swaminathan Sathappan2f51a752011-12-05 12:51:19 -08001045 .irq_base = TABLA_INTERRUPT_BASE,
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05301046 .num_irqs = NR_WCD9XXX_IRQS,
Swaminathan Sathappan2f51a752011-12-05 12:51:19 -08001047 .reset_gpio = PM8921_GPIO_PM_TO_SYS(34),
1048 .micbias = {
1049 .ldoh_v = TABLA_LDOH_2P85_V,
1050 .cfilt1_mv = 1800,
Bhalchandra Gajare975c53a2012-08-10 12:16:49 -07001051 .cfilt2_mv = 2700,
Swaminathan Sathappan2f51a752011-12-05 12:51:19 -08001052 .cfilt3_mv = 1800,
1053 .bias1_cfilt_sel = TABLA_CFILT1_SEL,
1054 .bias2_cfilt_sel = TABLA_CFILT2_SEL,
1055 .bias3_cfilt_sel = TABLA_CFILT3_SEL,
1056 .bias4_cfilt_sel = TABLA_CFILT3_SEL,
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05301057 },
1058 .regulator = {
1059 {
1060 .name = "CDC_VDD_CP",
1061 .min_uV = 1800000,
1062 .max_uV = 1800000,
1063 .optimum_uA = WCD9XXX_CDC_VDDA_CP_CUR_MAX,
1064 },
1065 {
1066 .name = "CDC_VDDA_RX",
1067 .min_uV = 1800000,
1068 .max_uV = 1800000,
1069 .optimum_uA = WCD9XXX_CDC_VDDA_RX_CUR_MAX,
1070 },
1071 {
1072 .name = "CDC_VDDA_TX",
1073 .min_uV = 1800000,
1074 .max_uV = 1800000,
1075 .optimum_uA = WCD9XXX_CDC_VDDA_TX_CUR_MAX,
1076 },
1077 {
1078 .name = "VDDIO_CDC",
1079 .min_uV = 1800000,
1080 .max_uV = 1800000,
1081 .optimum_uA = WCD9XXX_VDDIO_CDC_CUR_MAX,
1082 },
1083 {
1084 .name = "VDDD_CDC_D",
1085 .min_uV = 1225000,
David Collins62debe82012-06-06 17:01:03 -07001086 .max_uV = 1250000,
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05301087 .optimum_uA = WCD9XXX_VDDD_CDC_D_CUR_MAX,
1088 },
1089 {
1090 .name = "CDC_VDDA_A_1P2V",
1091 .min_uV = 1225000,
David Collins62debe82012-06-06 17:01:03 -07001092 .max_uV = 1250000,
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05301093 .optimum_uA = WCD9XXX_VDDD_CDC_A_CUR_MAX,
1094 },
1095 },
Swaminathan Sathappan2f51a752011-12-05 12:51:19 -08001096};
1097
1098static struct slim_device apq8064_slim_tabla = {
1099 .name = "tabla-slim",
1100 .e_addr = {0, 1, 0x10, 0, 0x17, 2},
1101 .dev = {
1102 .platform_data = &apq8064_tabla_platform_data,
1103 },
1104};
1105
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05301106static struct wcd9xxx_pdata apq8064_tabla20_platform_data = {
Swaminathan Sathappancef966d2011-12-15 17:27:04 -08001107 .slimbus_slave_device = {
1108 .name = "tabla-slave",
1109 .e_addr = {0, 0, 0x60, 0, 0x17, 2},
1110 },
1111 .irq = MSM_GPIO_TO_INT(42),
1112 .irq_base = TABLA_INTERRUPT_BASE,
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05301113 .num_irqs = NR_WCD9XXX_IRQS,
Swaminathan Sathappancef966d2011-12-15 17:27:04 -08001114 .reset_gpio = PM8921_GPIO_PM_TO_SYS(34),
1115 .micbias = {
1116 .ldoh_v = TABLA_LDOH_2P85_V,
1117 .cfilt1_mv = 1800,
Bhalchandra Gajare975c53a2012-08-10 12:16:49 -07001118 .cfilt2_mv = 2700,
Swaminathan Sathappancef966d2011-12-15 17:27:04 -08001119 .cfilt3_mv = 1800,
1120 .bias1_cfilt_sel = TABLA_CFILT1_SEL,
1121 .bias2_cfilt_sel = TABLA_CFILT2_SEL,
1122 .bias3_cfilt_sel = TABLA_CFILT3_SEL,
1123 .bias4_cfilt_sel = TABLA_CFILT3_SEL,
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05301124 },
1125 .regulator = {
1126 {
1127 .name = "CDC_VDD_CP",
1128 .min_uV = 1800000,
1129 .max_uV = 1800000,
1130 .optimum_uA = WCD9XXX_CDC_VDDA_CP_CUR_MAX,
1131 },
1132 {
1133 .name = "CDC_VDDA_RX",
1134 .min_uV = 1800000,
1135 .max_uV = 1800000,
1136 .optimum_uA = WCD9XXX_CDC_VDDA_RX_CUR_MAX,
1137 },
1138 {
1139 .name = "CDC_VDDA_TX",
1140 .min_uV = 1800000,
1141 .max_uV = 1800000,
1142 .optimum_uA = WCD9XXX_CDC_VDDA_TX_CUR_MAX,
1143 },
1144 {
1145 .name = "VDDIO_CDC",
1146 .min_uV = 1800000,
1147 .max_uV = 1800000,
1148 .optimum_uA = WCD9XXX_VDDIO_CDC_CUR_MAX,
1149 },
1150 {
1151 .name = "VDDD_CDC_D",
1152 .min_uV = 1225000,
David Collins62debe82012-06-06 17:01:03 -07001153 .max_uV = 1250000,
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05301154 .optimum_uA = WCD9XXX_VDDD_CDC_D_CUR_MAX,
1155 },
1156 {
1157 .name = "CDC_VDDA_A_1P2V",
1158 .min_uV = 1225000,
David Collins62debe82012-06-06 17:01:03 -07001159 .max_uV = 1250000,
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05301160 .optimum_uA = WCD9XXX_VDDD_CDC_A_CUR_MAX,
1161 },
1162 },
Swaminathan Sathappancef966d2011-12-15 17:27:04 -08001163};
1164
1165static struct slim_device apq8064_slim_tabla20 = {
1166 .name = "tabla2x-slim",
1167 .e_addr = {0, 1, 0x60, 0, 0x17, 2},
1168 .dev = {
1169 .platform_data = &apq8064_tabla20_platform_data,
1170 },
1171};
1172
Santosh Mardi695be0d2012-04-10 23:21:12 +05301173/* enable the level shifter for cs8427 to make sure the I2C
1174 * clock is running at 100KHz and voltage levels are at 3.3
1175 * and 5 volts
1176 */
1177static int enable_100KHz_ls(int enable)
1178{
1179 int ret = 0;
1180 if (enable) {
1181 ret = gpio_request(SX150X_GPIO(1, 10),
1182 "cs8427_100KHZ_ENABLE");
1183 if (ret) {
1184 pr_err("%s: Failed to request gpio %d\n", __func__,
1185 SX150X_GPIO(1, 10));
1186 return ret;
1187 }
1188 gpio_direction_output(SX150X_GPIO(1, 10), 1);
Santosh Mardid706fcf2012-08-31 19:26:54 +05301189 } else {
1190 gpio_direction_output(SX150X_GPIO(1, 10), 0);
Santosh Mardi695be0d2012-04-10 23:21:12 +05301191 gpio_free(SX150X_GPIO(1, 10));
Santosh Mardid706fcf2012-08-31 19:26:54 +05301192 }
Santosh Mardi695be0d2012-04-10 23:21:12 +05301193 return ret;
1194}
1195
Santosh Mardieff9a742012-04-09 23:23:39 +05301196static struct cs8427_platform_data cs8427_i2c_platform_data = {
1197 .irq = SX150X_GPIO(1, 4),
1198 .reset_gpio = SX150X_GPIO(1, 6),
Santosh Mardi695be0d2012-04-10 23:21:12 +05301199 .enable = enable_100KHz_ls,
Santosh Mardieff9a742012-04-09 23:23:39 +05301200};
1201
1202static struct i2c_board_info cs8427_device_info[] __initdata = {
1203 {
1204 I2C_BOARD_INFO("cs8427", CS8427_ADDR4),
1205 .platform_data = &cs8427_i2c_platform_data,
1206 },
1207};
1208
Amy Maloche70090f992012-02-16 16:35:26 -08001209#define HAP_SHIFT_LVL_OE_GPIO PM8921_MPP_PM_TO_SYS(8)
1210#define ISA1200_HAP_EN_GPIO PM8921_GPIO_PM_TO_SYS(33)
1211#define ISA1200_HAP_LEN_GPIO PM8921_GPIO_PM_TO_SYS(20)
David Collins6f7c3472012-08-22 13:18:06 -07001212#define ISA1200_HAP_CLK_PM8921 PM8921_GPIO_PM_TO_SYS(44)
1213#define ISA1200_HAP_CLK_PM8917 PM8921_GPIO_PM_TO_SYS(38)
Amy Maloche70090f992012-02-16 16:35:26 -08001214
Mohan Pallaka2d877602012-05-11 13:07:30 +05301215static int isa1200_clk_enable(bool on)
Amy Maloche70090f992012-02-16 16:35:26 -08001216{
David Collins6f7c3472012-08-22 13:18:06 -07001217 unsigned int gpio = ISA1200_HAP_CLK_PM8921;
Amy Maloche8f973892012-03-26 14:53:13 -07001218 int rc = 0;
1219
David Collins6f7c3472012-08-22 13:18:06 -07001220 if (socinfo_get_pmic_model() == PMIC_MODEL_PM8917)
1221 gpio = ISA1200_HAP_CLK_PM8917;
1222
1223 gpio_set_value_cansleep(gpio, on);
Amy Maloche70090f992012-02-16 16:35:26 -08001224
Mohan Pallaka2d877602012-05-11 13:07:30 +05301225 if (on) {
Amy Maloche8f973892012-03-26 14:53:13 -07001226 rc = pm8xxx_aux_clk_control(CLK_MP3_2, XO_DIV_1, true);
Mohan Pallaka2d877602012-05-11 13:07:30 +05301227 if (rc) {
1228 pr_err("%s: unable to write aux clock register(%d)\n",
1229 __func__, rc);
1230 goto err_gpio_dis;
1231 }
1232 } else {
Amy Maloche8f973892012-03-26 14:53:13 -07001233 rc = pm8xxx_aux_clk_control(CLK_MP3_2, XO_DIV_NONE, true);
Mohan Pallaka2d877602012-05-11 13:07:30 +05301234 if (rc)
1235 pr_err("%s: unable to write aux clock register(%d)\n",
1236 __func__, rc);
Amy Maloche8f973892012-03-26 14:53:13 -07001237 }
1238
1239 return rc;
Mohan Pallaka2d877602012-05-11 13:07:30 +05301240
1241err_gpio_dis:
David Collins6f7c3472012-08-22 13:18:06 -07001242 gpio_set_value_cansleep(gpio, !on);
Mohan Pallaka2d877602012-05-11 13:07:30 +05301243 return rc;
Amy Maloche70090f992012-02-16 16:35:26 -08001244}
1245
1246static int isa1200_dev_setup(bool enable)
1247{
David Collins6f7c3472012-08-22 13:18:06 -07001248 unsigned int gpio = ISA1200_HAP_CLK_PM8921;
Amy Maloche70090f992012-02-16 16:35:26 -08001249 int rc = 0;
1250
David Collins6f7c3472012-08-22 13:18:06 -07001251 if (socinfo_get_pmic_model() == PMIC_MODEL_PM8917)
1252 gpio = ISA1200_HAP_CLK_PM8917;
1253
Amy Maloche70090f992012-02-16 16:35:26 -08001254 if (!enable)
1255 goto free_gpio;
1256
David Collins6f7c3472012-08-22 13:18:06 -07001257 rc = gpio_request(gpio, "haptics_clk");
Amy Maloche70090f992012-02-16 16:35:26 -08001258 if (rc) {
1259 pr_err("%s: unable to request gpio %d config(%d)\n",
David Collins6f7c3472012-08-22 13:18:06 -07001260 __func__, gpio, rc);
Amy Maloche70090f992012-02-16 16:35:26 -08001261 return rc;
1262 }
1263
David Collins6f7c3472012-08-22 13:18:06 -07001264 rc = gpio_direction_output(gpio, 0);
Amy Maloche70090f992012-02-16 16:35:26 -08001265 if (rc) {
1266 pr_err("%s: unable to set direction\n", __func__);
1267 goto free_gpio;
1268 }
1269
1270 return 0;
1271
1272free_gpio:
David Collins6f7c3472012-08-22 13:18:06 -07001273 gpio_free(gpio);
Amy Maloche70090f992012-02-16 16:35:26 -08001274 return rc;
1275}
1276
1277static struct isa1200_regulator isa1200_reg_data[] = {
1278 {
1279 .name = "vddp",
1280 .min_uV = ISA_I2C_VTG_MIN_UV,
1281 .max_uV = ISA_I2C_VTG_MAX_UV,
1282 .load_uA = ISA_I2C_CURR_UA,
1283 },
1284};
1285
1286static struct isa1200_platform_data isa1200_1_pdata = {
1287 .name = "vibrator",
1288 .dev_setup = isa1200_dev_setup,
Mohan Pallaka2d877602012-05-11 13:07:30 +05301289 .clk_enable = isa1200_clk_enable,
Mohan Pallaka32f20a72012-06-14 14:41:11 +05301290 .need_pwm_clk = true,
Amy Maloche70090f992012-02-16 16:35:26 -08001291 .hap_en_gpio = ISA1200_HAP_EN_GPIO,
1292 .hap_len_gpio = ISA1200_HAP_LEN_GPIO,
1293 .max_timeout = 15000,
1294 .mode_ctrl = PWM_GEN_MODE,
1295 .pwm_fd = {
1296 .pwm_div = 256,
1297 },
1298 .is_erm = false,
1299 .smart_en = true,
1300 .ext_clk_en = true,
1301 .chip_en = 1,
1302 .regulator_info = isa1200_reg_data,
1303 .num_regulators = ARRAY_SIZE(isa1200_reg_data),
1304};
1305
1306static struct i2c_board_info isa1200_board_info[] __initdata = {
1307 {
1308 I2C_BOARD_INFO("isa1200_1", 0x90>>1),
1309 .platform_data = &isa1200_1_pdata,
1310 },
1311};
Jing Lin21ed4de2012-02-05 15:53:28 -08001312/* configuration data for mxt1386e using V2.1 firmware */
1313static const u8 mxt1386e_config_data_v2_1[] = {
1314 /* T6 Object */
1315 0, 0, 0, 0, 0, 0,
1316 /* T38 Object */
Jing Line4c47042012-08-31 10:54:44 -07001317 14, 3, 0, 5, 7, 12, 0, 0, 0, 0,
Jing Lin21ed4de2012-02-05 15:53:28 -08001318 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1319 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1320 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1321 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1322 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1323 0, 0, 0, 0,
1324 /* T7 Object */
Jing Line4c47042012-08-31 10:54:44 -07001325 32, 10, 50,
Jing Lin21ed4de2012-02-05 15:53:28 -08001326 /* T8 Object */
Jing Linf1208fd2012-02-23 11:15:42 -08001327 25, 0, 20, 20, 0, 0, 0, 0, 0, 0,
Jing Lin21ed4de2012-02-05 15:53:28 -08001328 /* T9 Object */
Jing Lin943fcec2012-05-25 13:58:57 -07001329 139, 0, 0, 26, 42, 0, 32, 80, 2, 5,
Jing Line4c47042012-08-31 10:54:44 -07001330 0, 5, 5, 79, 10, 30, 10, 10, 255, 2,
Jing Linf1208fd2012-02-23 11:15:42 -08001331 85, 5, 0, 5, 9, 5, 12, 35, 70, 40,
1332 20, 5, 0, 0, 0,
Jing Lin21ed4de2012-02-05 15:53:28 -08001333 /* T18 Object */
1334 0, 0,
1335 /* T24 Object */
1336 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1337 0, 0, 0, 0, 0, 0, 0, 0, 0,
1338 /* T25 Object */
Jing Lin943fcec2012-05-25 13:58:57 -07001339 1, 0, 60, 115, 156, 99,
Jing Lin21ed4de2012-02-05 15:53:28 -08001340 /* T27 Object */
1341 0, 0, 0, 0, 0, 0, 0,
1342 /* T40 Object */
1343 0, 0, 0, 0, 0,
1344 /* T42 Object */
Jing Lin943fcec2012-05-25 13:58:57 -07001345 0, 0, 255, 0, 255, 0, 0, 0, 0, 0,
Jing Lin21ed4de2012-02-05 15:53:28 -08001346 /* T43 Object */
1347 0, 0, 0, 0, 0, 0, 0, 64, 0, 8,
1348 16,
1349 /* T46 Object */
Jing Linf1208fd2012-02-23 11:15:42 -08001350 68, 0, 16, 16, 0, 0, 0, 0, 0,
Jing Lin21ed4de2012-02-05 15:53:28 -08001351 /* T47 Object */
1352 0, 0, 0, 0, 0, 0, 3, 64, 66, 0,
1353 /* T48 Object */
Jing Lin943fcec2012-05-25 13:58:57 -07001354 1, 64, 64, 0, 0, 0, 0, 0, 0, 0,
Jing Linf1208fd2012-02-23 11:15:42 -08001355 32, 40, 0, 10, 10, 0, 0, 100, 10, 90,
1356 0, 0, 0, 0, 0, 0, 0, 10, 1, 10,
1357 52, 10, 12, 0, 33, 0, 1, 0, 0, 0,
Jing Lin21ed4de2012-02-05 15:53:28 -08001358 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1359 0, 0, 0, 0,
1360 /* T56 Object */
1361 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1362 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1363 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1364 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
Jing Linf1208fd2012-02-23 11:15:42 -08001365 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1366 0,
Jing Lin21ed4de2012-02-05 15:53:28 -08001367};
1368
1369#define MXT_TS_GPIO_IRQ 6
1370#define MXT_TS_PWR_EN_GPIO PM8921_GPIO_PM_TO_SYS(23)
1371#define MXT_TS_RESET_GPIO 33
1372
1373static struct mxt_config_info mxt_config_array[] = {
1374 {
1375 .config = mxt1386e_config_data_v2_1,
1376 .config_length = ARRAY_SIZE(mxt1386e_config_data_v2_1),
1377 .family_id = 0xA0,
1378 .variant_id = 0x7,
1379 .version = 0x21,
1380 .build = 0xAA,
Jing Linef4aa9b2012-03-26 12:01:41 -07001381 .bootldr_id = MXT_BOOTLOADER_ID_1386E,
1382 .fw_name = "atmel_8064_liquid_v2_2_AA.hex",
1383 },
1384 {
1385 /* The config data for V2.2.AA is the same as for V2.1.AA */
1386 .config = mxt1386e_config_data_v2_1,
1387 .config_length = ARRAY_SIZE(mxt1386e_config_data_v2_1),
1388 .family_id = 0xA0,
1389 .variant_id = 0x7,
1390 .version = 0x22,
1391 .build = 0xAA,
1392 .bootldr_id = MXT_BOOTLOADER_ID_1386E,
Jing Lin21ed4de2012-02-05 15:53:28 -08001393 },
1394};
1395
1396static struct mxt_platform_data mxt_platform_data = {
1397 .config_array = mxt_config_array,
1398 .config_array_size = ARRAY_SIZE(mxt_config_array),
Mohan Pallaka56a1a5d2012-02-23 12:05:13 -08001399 .panel_minx = 0,
1400 .panel_maxx = 1365,
1401 .panel_miny = 0,
1402 .panel_maxy = 767,
1403 .disp_minx = 0,
1404 .disp_maxx = 1365,
1405 .disp_miny = 0,
1406 .disp_maxy = 767,
Anirudh Ghayal39dbe3f2012-04-13 15:43:16 +05301407 .irqflags = IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
Jing Lin21ed4de2012-02-05 15:53:28 -08001408 .i2c_pull_up = true,
1409 .reset_gpio = MXT_TS_RESET_GPIO,
1410 .irq_gpio = MXT_TS_GPIO_IRQ,
1411};
1412
1413static struct i2c_board_info mxt_device_info[] __initdata = {
1414 {
1415 I2C_BOARD_INFO("atmel_mxt_ts", 0x5b),
1416 .platform_data = &mxt_platform_data,
1417 .irq = MSM_GPIO_TO_INT(MXT_TS_GPIO_IRQ),
1418 },
1419};
Anirudh Ghayal2917a5a2012-02-05 19:51:07 -08001420#define CYTTSP_TS_GPIO_IRQ 6
Anirudh Ghayal2917a5a2012-02-05 19:51:07 -08001421#define CYTTSP_TS_GPIO_SLEEP 33
Amy Maloche609bb5e2012-08-03 09:41:42 -07001422#define CYTTSP_TS_GPIO_SLEEP_ALT 12
Anirudh Ghayal2917a5a2012-02-05 19:51:07 -08001423
1424static ssize_t tma340_vkeys_show(struct kobject *kobj,
1425 struct kobj_attribute *attr, char *buf)
1426{
1427 return snprintf(buf, 200,
1428 __stringify(EV_KEY) ":" __stringify(KEY_BACK) ":73:1120:97:97"
1429 ":" __stringify(EV_KEY) ":" __stringify(KEY_MENU) ":230:1120:97:97"
1430 ":" __stringify(EV_KEY) ":" __stringify(KEY_HOME) ":389:1120:97:97"
1431 ":" __stringify(EV_KEY) ":" __stringify(KEY_SEARCH) ":544:1120:97:97"
1432 "\n");
1433}
1434
1435static struct kobj_attribute tma340_vkeys_attr = {
1436 .attr = {
1437 .mode = S_IRUGO,
1438 },
1439 .show = &tma340_vkeys_show,
1440};
1441
1442static struct attribute *tma340_properties_attrs[] = {
1443 &tma340_vkeys_attr.attr,
1444 NULL
1445};
1446
1447static struct attribute_group tma340_properties_attr_group = {
1448 .attrs = tma340_properties_attrs,
1449};
1450
1451static int cyttsp_platform_init(struct i2c_client *client)
1452{
1453 int rc = 0;
1454 static struct kobject *tma340_properties_kobj;
1455
1456 tma340_vkeys_attr.attr.name = "virtualkeys.cyttsp-i2c";
1457 tma340_properties_kobj = kobject_create_and_add("board_properties",
1458 NULL);
1459 if (tma340_properties_kobj)
1460 rc = sysfs_create_group(tma340_properties_kobj,
1461 &tma340_properties_attr_group);
1462 if (!tma340_properties_kobj || rc)
1463 pr_err("%s: failed to create board_properties\n",
1464 __func__);
1465
1466 return 0;
1467}
1468
1469static struct cyttsp_regulator cyttsp_regulator_data[] = {
1470 {
1471 .name = "vdd",
1472 .min_uV = CY_TMA300_VTG_MIN_UV,
1473 .max_uV = CY_TMA300_VTG_MAX_UV,
1474 .hpm_load_uA = CY_TMA300_CURR_24HZ_UA,
1475 .lpm_load_uA = CY_TMA300_CURR_24HZ_UA,
1476 },
1477 {
1478 .name = "vcc_i2c",
1479 .min_uV = CY_I2C_VTG_MIN_UV,
1480 .max_uV = CY_I2C_VTG_MAX_UV,
1481 .hpm_load_uA = CY_I2C_CURR_UA,
1482 .lpm_load_uA = CY_I2C_CURR_UA,
1483 },
1484};
1485
1486static struct cyttsp_platform_data cyttsp_pdata = {
1487 .panel_maxx = 634,
1488 .panel_maxy = 1166,
Amy Maloche684fcda2012-12-05 14:28:53 -08001489 .disp_minx = 18,
1490 .disp_maxx = 617,
1491 .disp_miny = 18,
1492 .disp_maxy = 1041,
Anirudh Ghayal2917a5a2012-02-05 19:51:07 -08001493 .flags = 0x01,
1494 .gen = CY_GEN3,
1495 .use_st = CY_USE_ST,
1496 .use_mt = CY_USE_MT,
1497 .use_hndshk = CY_SEND_HNDSHK,
1498 .use_trk_id = CY_USE_TRACKING_ID,
1499 .use_sleep = CY_USE_DEEP_SLEEP_SEL,
1500 .use_gestures = CY_USE_GESTURES,
1501 .fw_fname = "cyttsp_8064_mtp.hex",
1502 /* change act_intrvl to customize the Active power state
1503 * scanning/processing refresh interval for Operating mode
1504 */
1505 .act_intrvl = CY_ACT_INTRVL_DFLT,
1506 /* change tch_tmout to customize the touch timeout for the
1507 * Active power state for Operating mode
1508 */
1509 .tch_tmout = CY_TCH_TMOUT_DFLT,
1510 /* change lp_intrvl to customize the Low Power power state
1511 * scanning/processing refresh interval for Operating mode
1512 */
1513 .lp_intrvl = CY_LP_INTRVL_DFLT,
1514 .sleep_gpio = CYTTSP_TS_GPIO_SLEEP,
Amy Maloche9ba3ffe2012-04-26 10:31:20 -07001515 .resout_gpio = -1,
Anirudh Ghayal2917a5a2012-02-05 19:51:07 -08001516 .irq_gpio = CYTTSP_TS_GPIO_IRQ,
1517 .regulator_info = cyttsp_regulator_data,
1518 .num_regulators = ARRAY_SIZE(cyttsp_regulator_data),
1519 .init = cyttsp_platform_init,
1520 .correct_fw_ver = 17,
1521};
1522
1523static struct i2c_board_info cyttsp_info[] __initdata = {
1524 {
1525 I2C_BOARD_INFO(CY_I2C_NAME, 0x24),
1526 .platform_data = &cyttsp_pdata,
1527 .irq = MSM_GPIO_TO_INT(CYTTSP_TS_GPIO_IRQ),
1528 },
1529};
Jing Lin21ed4de2012-02-05 15:53:28 -08001530
Ankit Verma6b7e2ba2012-01-26 15:48:54 -08001531#define MSM_WCNSS_PHYS 0x03000000
1532#define MSM_WCNSS_SIZE 0x280000
1533
1534static struct resource resources_wcnss_wlan[] = {
1535 {
1536 .start = RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
1537 .end = RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
1538 .name = "wcnss_wlanrx_irq",
1539 .flags = IORESOURCE_IRQ,
1540 },
1541 {
1542 .start = RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
1543 .end = RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
1544 .name = "wcnss_wlantx_irq",
1545 .flags = IORESOURCE_IRQ,
1546 },
1547 {
1548 .start = MSM_WCNSS_PHYS,
1549 .end = MSM_WCNSS_PHYS + MSM_WCNSS_SIZE - 1,
1550 .name = "wcnss_mmio",
1551 .flags = IORESOURCE_MEM,
1552 },
1553 {
1554 .start = 64,
1555 .end = 68,
1556 .name = "wcnss_gpios_5wire",
1557 .flags = IORESOURCE_IO,
1558 },
1559};
1560
1561static struct qcom_wcnss_opts qcom_wcnss_pdata = {
1562 .has_48mhz_xo = 1,
1563};
1564
1565static struct platform_device msm_device_wcnss_wlan = {
1566 .name = "wcnss_wlan",
1567 .id = 0,
1568 .num_resources = ARRAY_SIZE(resources_wcnss_wlan),
1569 .resource = resources_wcnss_wlan,
1570 .dev = {.platform_data = &qcom_wcnss_pdata},
1571};
1572
Ankit Vermab7c26e62012-02-28 15:04:15 -08001573static struct platform_device msm_device_iris_fm __devinitdata = {
1574 .name = "iris_fm",
1575 .id = -1,
1576};
1577
Ramesh Masavarapua26cce72012-04-09 12:32:25 -07001578#ifdef CONFIG_QSEECOM
1579/* qseecom bus scaling */
1580static struct msm_bus_vectors qseecom_clks_init_vectors[] = {
1581 {
Ramesh Masavarapu037942d2012-09-04 11:52:57 -07001582 .src = MSM_BUS_MASTER_ADM_PORT0,
Ramesh Masavarapua26cce72012-04-09 12:32:25 -07001583 .dst = MSM_BUS_SLAVE_EBI_CH0,
Ramesh Masavarapua26cce72012-04-09 12:32:25 -07001584 .ab = 0,
Ramesh Masavarapu037942d2012-09-04 11:52:57 -07001585 .ib = 0,
1586 },
1587 {
1588 .src = MSM_BUS_MASTER_ADM_PORT1,
1589 .dst = MSM_BUS_SLAVE_GSBI1_UART,
1590 .ab = 0,
1591 .ib = 0,
Ramesh Masavarapua26cce72012-04-09 12:32:25 -07001592 },
1593 {
1594 .src = MSM_BUS_MASTER_SPDM,
1595 .dst = MSM_BUS_SLAVE_SPDM,
1596 .ib = 0,
1597 .ab = 0,
1598 },
1599};
1600
1601static struct msm_bus_vectors qseecom_enable_dfab_vectors[] = {
1602 {
Ramesh Masavarapu037942d2012-09-04 11:52:57 -07001603 .src = MSM_BUS_MASTER_ADM_PORT0,
Ramesh Masavarapua26cce72012-04-09 12:32:25 -07001604 .dst = MSM_BUS_SLAVE_EBI_CH0,
Ramesh Masavarapu037942d2012-09-04 11:52:57 -07001605 .ab = 70000000UL,
1606 .ib = 70000000UL,
1607 },
1608 {
1609 .src = MSM_BUS_MASTER_ADM_PORT1,
1610 .dst = MSM_BUS_SLAVE_GSBI1_UART,
1611 .ab = 2480000000UL,
1612 .ib = 2480000000UL,
Ramesh Masavarapua26cce72012-04-09 12:32:25 -07001613 },
1614 {
1615 .src = MSM_BUS_MASTER_SPDM,
1616 .dst = MSM_BUS_SLAVE_SPDM,
1617 .ib = 0,
1618 .ab = 0,
1619 },
1620};
1621
1622static struct msm_bus_vectors qseecom_enable_sfpb_vectors[] = {
1623 {
Ramesh Masavarapu037942d2012-09-04 11:52:57 -07001624 .src = MSM_BUS_MASTER_ADM_PORT0,
Ramesh Masavarapua26cce72012-04-09 12:32:25 -07001625 .dst = MSM_BUS_SLAVE_EBI_CH0,
Ramesh Masavarapua26cce72012-04-09 12:32:25 -07001626 .ab = 0,
Ramesh Masavarapu037942d2012-09-04 11:52:57 -07001627 .ib = 0,
1628 },
1629 {
1630 .src = MSM_BUS_MASTER_ADM_PORT1,
1631 .dst = MSM_BUS_SLAVE_GSBI1_UART,
1632 .ab = 0,
1633 .ib = 0,
Ramesh Masavarapua26cce72012-04-09 12:32:25 -07001634 },
1635 {
1636 .src = MSM_BUS_MASTER_SPDM,
1637 .dst = MSM_BUS_SLAVE_SPDM,
1638 .ib = (64 * 8) * 1000000UL,
1639 .ab = (64 * 8) * 100000UL,
1640 },
1641};
1642
1643static struct msm_bus_paths qseecom_hw_bus_scale_usecases[] = {
1644 {
1645 ARRAY_SIZE(qseecom_clks_init_vectors),
1646 qseecom_clks_init_vectors,
1647 },
1648 {
1649 ARRAY_SIZE(qseecom_enable_dfab_vectors),
Ramesh Masavarapu037942d2012-09-04 11:52:57 -07001650 qseecom_enable_dfab_vectors,
Ramesh Masavarapua26cce72012-04-09 12:32:25 -07001651 },
1652 {
1653 ARRAY_SIZE(qseecom_enable_sfpb_vectors),
1654 qseecom_enable_sfpb_vectors,
1655 },
1656};
1657
1658static struct msm_bus_scale_pdata qseecom_bus_pdata = {
1659 qseecom_hw_bus_scale_usecases,
1660 ARRAY_SIZE(qseecom_hw_bus_scale_usecases),
1661 .name = "qsee",
1662};
1663
1664static struct platform_device qseecom_device = {
1665 .name = "qseecom",
1666 .id = 0,
1667 .dev = {
1668 .platform_data = &qseecom_bus_pdata,
1669 },
1670};
1671#endif
1672
Ramesh Masavarapu28311912011-10-27 11:04:12 -07001673#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
1674 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE) || \
1675 defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
1676 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
1677
1678#define QCE_SIZE 0x10000
1679#define QCE_0_BASE 0x11000000
1680
1681#define QCE_HW_KEY_SUPPORT 0
1682#define QCE_SHA_HMAC_SUPPORT 1
1683#define QCE_SHARE_CE_RESOURCE 3
1684#define QCE_CE_SHARED 0
1685
1686static struct resource qcrypto_resources[] = {
1687 [0] = {
1688 .start = QCE_0_BASE,
1689 .end = QCE_0_BASE + QCE_SIZE - 1,
1690 .flags = IORESOURCE_MEM,
1691 },
1692 [1] = {
1693 .name = "crypto_channels",
1694 .start = DMOV8064_CE_IN_CHAN,
1695 .end = DMOV8064_CE_OUT_CHAN,
1696 .flags = IORESOURCE_DMA,
1697 },
1698 [2] = {
1699 .name = "crypto_crci_in",
1700 .start = DMOV8064_CE_IN_CRCI,
1701 .end = DMOV8064_CE_IN_CRCI,
1702 .flags = IORESOURCE_DMA,
1703 },
1704 [3] = {
1705 .name = "crypto_crci_out",
1706 .start = DMOV8064_CE_OUT_CRCI,
1707 .end = DMOV8064_CE_OUT_CRCI,
1708 .flags = IORESOURCE_DMA,
1709 },
1710};
1711
1712static struct resource qcedev_resources[] = {
1713 [0] = {
1714 .start = QCE_0_BASE,
1715 .end = QCE_0_BASE + QCE_SIZE - 1,
1716 .flags = IORESOURCE_MEM,
1717 },
1718 [1] = {
1719 .name = "crypto_channels",
1720 .start = DMOV8064_CE_IN_CHAN,
1721 .end = DMOV8064_CE_OUT_CHAN,
1722 .flags = IORESOURCE_DMA,
1723 },
1724 [2] = {
1725 .name = "crypto_crci_in",
1726 .start = DMOV8064_CE_IN_CRCI,
1727 .end = DMOV8064_CE_IN_CRCI,
1728 .flags = IORESOURCE_DMA,
1729 },
1730 [3] = {
1731 .name = "crypto_crci_out",
1732 .start = DMOV8064_CE_OUT_CRCI,
1733 .end = DMOV8064_CE_OUT_CRCI,
1734 .flags = IORESOURCE_DMA,
1735 },
1736};
1737
1738#endif
1739
1740#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
1741 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE)
1742
1743static struct msm_ce_hw_support qcrypto_ce_hw_suppport = {
1744 .ce_shared = QCE_CE_SHARED,
1745 .shared_ce_resource = QCE_SHARE_CE_RESOURCE,
1746 .hw_key_support = QCE_HW_KEY_SUPPORT,
1747 .sha_hmac = QCE_SHA_HMAC_SUPPORT,
Ramesh Masavarapu49259682011-12-02 14:00:18 -08001748 .bus_scale_table = NULL,
Ramesh Masavarapu28311912011-10-27 11:04:12 -07001749};
1750
1751static struct platform_device qcrypto_device = {
1752 .name = "qcrypto",
1753 .id = 0,
1754 .num_resources = ARRAY_SIZE(qcrypto_resources),
1755 .resource = qcrypto_resources,
1756 .dev = {
1757 .coherent_dma_mask = DMA_BIT_MASK(32),
1758 .platform_data = &qcrypto_ce_hw_suppport,
1759 },
1760};
1761#endif
1762
1763#if defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
1764 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
1765
1766static struct msm_ce_hw_support qcedev_ce_hw_suppport = {
1767 .ce_shared = QCE_CE_SHARED,
1768 .shared_ce_resource = QCE_SHARE_CE_RESOURCE,
1769 .hw_key_support = QCE_HW_KEY_SUPPORT,
1770 .sha_hmac = QCE_SHA_HMAC_SUPPORT,
Ramesh Masavarapu49259682011-12-02 14:00:18 -08001771 .bus_scale_table = NULL,
Ramesh Masavarapu28311912011-10-27 11:04:12 -07001772};
1773
1774static struct platform_device qcedev_device = {
1775 .name = "qce",
1776 .id = 0,
1777 .num_resources = ARRAY_SIZE(qcedev_resources),
1778 .resource = qcedev_resources,
1779 .dev = {
1780 .coherent_dma_mask = DMA_BIT_MASK(32),
1781 .platform_data = &qcedev_ce_hw_suppport,
1782 },
1783};
1784#endif
1785
Joel Kingef390842012-05-23 16:42:48 -07001786static struct mdm_vddmin_resource mdm_vddmin_rscs = {
1787 .rpm_id = MSM_RPM_ID_VDDMIN_GPIO,
1788 .ap2mdm_vddmin_gpio = 30,
1789 .modes = 0x03,
1790 .drive_strength = 8,
1791 .mdm2ap_vddmin_gpio = 80,
1792};
1793
Joel King269aa602012-07-23 08:07:35 -07001794static struct gpiomux_setting mdm2ap_status_gpio_run_cfg = {
1795 .func = GPIOMUX_FUNC_GPIO,
1796 .drv = GPIOMUX_DRV_8MA,
1797 .pull = GPIOMUX_PULL_NONE,
1798};
1799
Joel Kingdacbc822012-01-25 13:30:57 -08001800static struct mdm_platform_data mdm_platform_data = {
1801 .mdm_version = "3.0",
1802 .ramdump_delay_ms = 2000,
Joel King14fe7fa2012-05-27 14:26:11 -07001803 .early_power_on = 1,
1804 .sfr_query = 1,
Joel Kingef390842012-05-23 16:42:48 -07001805 .vddmin_resource = &mdm_vddmin_rscs,
Hemant Kumara945b472012-01-25 15:08:06 -08001806 .peripheral_platform_device = &apq8064_device_hsic_host,
Ameya Thakurc9a7a842012-06-24 22:47:52 -07001807 .ramdump_timeout_ms = 120000,
Joel King269aa602012-07-23 08:07:35 -07001808 .mdm2ap_status_gpio_run_cfg = &mdm2ap_status_gpio_run_cfg,
Joel Kingdacbc822012-01-25 13:30:57 -08001809};
Ramesh Masavarapu28311912011-10-27 11:04:12 -07001810
Siddartha Mohanadosscaeaa922012-02-07 16:41:38 -08001811static struct tsens_platform_data apq_tsens_pdata = {
1812 .tsens_factor = 1000,
1813 .hw_type = APQ_8064,
1814 .tsens_num_sensor = 11,
1815 .slope = {1176, 1176, 1154, 1176, 1111,
1816 1132, 1132, 1199, 1132, 1199, 1132},
1817};
1818
Siddartha Mohanadoss48cad912012-04-05 21:29:54 -07001819static struct platform_device msm_tsens_device = {
1820 .name = "tsens8960-tm",
1821 .id = -1,
1822};
1823
Praveen Chidambaram877d7a42012-06-05 14:33:20 -06001824static struct msm_thermal_data msm_thermal_pdata = {
1825 .sensor_id = 7,
Eugene Seah2ee4a5d2012-06-25 18:16:41 -06001826 .poll_ms = 250,
1827 .limit_temp_degC = 60,
1828 .temp_hysteresis_degC = 10,
1829 .freq_step = 2,
Praveen Chidambaram877d7a42012-06-05 14:33:20 -06001830};
1831
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001832#define MSM_SHARED_RAM_PHYS 0x80000000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001833static void __init apq8064_map_io(void)
1834{
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001835 msm_shared_ram_phys = MSM_SHARED_RAM_PHYS;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001836 msm_map_apq8064_io();
Jeff Ohlstein3a77f9f2011-09-06 14:50:20 -07001837 if (socinfo_init() < 0)
1838 pr_err("socinfo_init() failed!\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001839}
1840
1841static void __init apq8064_init_irq(void)
1842{
Praveen Chidambaram78499012011-11-01 17:15:17 -06001843 struct msm_mpm_device_data *data = NULL;
1844
1845#ifdef CONFIG_MSM_MPM
1846 data = &apq8064_mpm_dev_data;
1847#endif
1848
1849 msm_mpm_irq_extn_init(data);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001850 gic_init(0, GIC_PPI_START, MSM_QGIC_DIST_BASE,
1851 (void *)MSM_QGIC_CPU_BASE);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001852}
1853
Jay Chokshi7805b5a2011-11-07 15:55:30 -08001854static struct platform_device msm8064_device_saw_regulator_core0 = {
1855 .name = "saw-regulator",
1856 .id = 0,
1857 .dev = {
1858 .platform_data = &msm8064_saw_regulator_pdata_8921_s5,
1859 },
1860};
1861
1862static struct platform_device msm8064_device_saw_regulator_core1 = {
1863 .name = "saw-regulator",
1864 .id = 1,
1865 .dev = {
1866 .platform_data = &msm8064_saw_regulator_pdata_8921_s6,
1867 },
1868};
1869
1870static struct platform_device msm8064_device_saw_regulator_core2 = {
1871 .name = "saw-regulator",
1872 .id = 2,
1873 .dev = {
1874 .platform_data = &msm8064_saw_regulator_pdata_8821_s0,
1875 },
1876};
1877
1878static struct platform_device msm8064_device_saw_regulator_core3 = {
1879 .name = "saw-regulator",
1880 .id = 3,
1881 .dev = {
1882 .platform_data = &msm8064_saw_regulator_pdata_8821_s1,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001883
1884 },
1885};
1886
Oluwafemi Adeyemif5a31422012-03-08 16:58:45 -08001887static struct msm_rpmrs_level msm_rpmrs_levels[] = {
Praveen Chidambaram78499012011-11-01 17:15:17 -06001888 {
1889 MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT,
1890 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
1891 true,
Girish Mahadevan9bf71562012-04-13 14:41:44 -06001892 1, 784, 180000, 100,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001893 },
1894
1895 {
1896 MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE,
1897 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
1898 true,
Girish Mahadevan9bf71562012-04-13 14:41:44 -06001899 1300, 228, 1200000, 2000,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001900 },
1901
1902 {
1903 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1904 MSM_RPMRS_LIMITS(ON, GDHS, MAX, ACTIVE),
1905 false,
Girish Mahadevan9bf71562012-04-13 14:41:44 -06001906 2000, 138, 1208400, 3200,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001907 },
1908
1909 {
1910 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
Praveen Chidambarame3380672012-02-08 10:32:27 -07001911 MSM_RPMRS_LIMITS(ON, HSFS_OPEN, ACTIVE, RET_HIGH),
1912 false,
Girish Mahadevan9bf71562012-04-13 14:41:44 -06001913 6000, 119, 1850300, 9000,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001914 },
1915
1916 {
1917 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1918 MSM_RPMRS_LIMITS(OFF, GDHS, MAX, ACTIVE),
1919 false,
Girish Mahadevan9bf71562012-04-13 14:41:44 -06001920 9200, 68, 2839200, 16400,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001921 },
1922
1923 {
1924 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1925 MSM_RPMRS_LIMITS(OFF, HSFS_OPEN, MAX, ACTIVE),
1926 false,
Girish Mahadevan9bf71562012-04-13 14:41:44 -06001927 10300, 63, 3128000, 18200,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001928 },
1929
1930 {
1931 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1932 MSM_RPMRS_LIMITS(OFF, HSFS_OPEN, ACTIVE, RET_HIGH),
1933 false,
Girish Mahadevan9bf71562012-04-13 14:41:44 -06001934 18000, 10, 4602600, 27000,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001935 },
1936
1937 {
1938 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1939 MSM_RPMRS_LIMITS(OFF, HSFS_OPEN, RET_HIGH, RET_LOW),
1940 false,
Girish Mahadevan9bf71562012-04-13 14:41:44 -06001941 20000, 2, 5752000, 32000,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001942 },
1943};
1944
1945static struct msm_pm_boot_platform_data msm_pm_boot_pdata __initdata = {
1946 .mode = MSM_PM_BOOT_CONFIG_TZ,
1947};
1948
1949static struct msm_rpmrs_platform_data msm_rpmrs_data __initdata = {
1950 .levels = &msm_rpmrs_levels[0],
1951 .num_levels = ARRAY_SIZE(msm_rpmrs_levels),
1952 .vdd_mem_levels = {
1953 [MSM_RPMRS_VDD_MEM_RET_LOW] = 750000,
1954 [MSM_RPMRS_VDD_MEM_RET_HIGH] = 750000,
1955 [MSM_RPMRS_VDD_MEM_ACTIVE] = 1050000,
1956 [MSM_RPMRS_VDD_MEM_MAX] = 1150000,
1957 },
1958 .vdd_dig_levels = {
1959 [MSM_RPMRS_VDD_DIG_RET_LOW] = 500000,
1960 [MSM_RPMRS_VDD_DIG_RET_HIGH] = 750000,
1961 [MSM_RPMRS_VDD_DIG_ACTIVE] = 950000,
1962 [MSM_RPMRS_VDD_DIG_MAX] = 1150000,
1963 },
1964 .vdd_mask = 0x7FFFFF,
1965 .rpmrs_target_id = {
1966 [MSM_RPMRS_ID_PXO_CLK] = MSM_RPM_ID_PXO_CLK,
1967 [MSM_RPMRS_ID_L2_CACHE_CTL] = MSM_RPM_ID_LAST,
1968 [MSM_RPMRS_ID_VDD_DIG_0] = MSM_RPM_ID_PM8921_S3_0,
1969 [MSM_RPMRS_ID_VDD_DIG_1] = MSM_RPM_ID_PM8921_S3_1,
1970 [MSM_RPMRS_ID_VDD_MEM_0] = MSM_RPM_ID_PM8921_L24_0,
1971 [MSM_RPMRS_ID_VDD_MEM_1] = MSM_RPM_ID_PM8921_L24_1,
1972 [MSM_RPMRS_ID_RPM_CTL] = MSM_RPM_ID_RPM_CTL,
1973 },
1974};
1975
Praveen Chidambaram78499012011-11-01 17:15:17 -06001976static uint8_t spm_wfi_cmd_sequence[] __initdata = {
1977 0x03, 0x0f,
1978};
1979
1980static uint8_t spm_power_collapse_without_rpm[] __initdata = {
1981 0x00, 0x24, 0x54, 0x10,
1982 0x09, 0x03, 0x01,
1983 0x10, 0x54, 0x30, 0x0C,
1984 0x24, 0x30, 0x0f,
1985};
1986
1987static uint8_t spm_power_collapse_with_rpm[] __initdata = {
1988 0x00, 0x24, 0x54, 0x10,
1989 0x09, 0x07, 0x01, 0x0B,
1990 0x10, 0x54, 0x30, 0x0C,
1991 0x24, 0x30, 0x0f,
1992};
1993
1994static struct msm_spm_seq_entry msm_spm_seq_list[] __initdata = {
1995 [0] = {
1996 .mode = MSM_SPM_MODE_CLOCK_GATING,
1997 .notify_rpm = false,
1998 .cmd = spm_wfi_cmd_sequence,
1999 },
2000 [1] = {
2001 .mode = MSM_SPM_MODE_POWER_COLLAPSE,
2002 .notify_rpm = false,
2003 .cmd = spm_power_collapse_without_rpm,
2004 },
2005 [2] = {
2006 .mode = MSM_SPM_MODE_POWER_COLLAPSE,
2007 .notify_rpm = true,
2008 .cmd = spm_power_collapse_with_rpm,
2009 },
2010};
2011
2012static uint8_t l2_spm_wfi_cmd_sequence[] __initdata = {
2013 0x00, 0x20, 0x03, 0x20,
2014 0x00, 0x0f,
2015};
2016
2017static uint8_t l2_spm_gdhs_cmd_sequence[] __initdata = {
2018 0x00, 0x20, 0x34, 0x64,
2019 0x48, 0x07, 0x48, 0x20,
2020 0x50, 0x64, 0x04, 0x34,
2021 0x50, 0x0f,
2022};
2023static uint8_t l2_spm_power_off_cmd_sequence[] __initdata = {
2024 0x00, 0x10, 0x34, 0x64,
2025 0x48, 0x07, 0x48, 0x10,
2026 0x50, 0x64, 0x04, 0x34,
2027 0x50, 0x0F,
2028};
2029
2030static struct msm_spm_seq_entry msm_spm_l2_seq_list[] __initdata = {
2031 [0] = {
2032 .mode = MSM_SPM_L2_MODE_RETENTION,
2033 .notify_rpm = false,
2034 .cmd = l2_spm_wfi_cmd_sequence,
2035 },
2036 [1] = {
2037 .mode = MSM_SPM_L2_MODE_GDHS,
2038 .notify_rpm = true,
2039 .cmd = l2_spm_gdhs_cmd_sequence,
2040 },
2041 [2] = {
2042 .mode = MSM_SPM_L2_MODE_POWER_COLLAPSE,
2043 .notify_rpm = true,
2044 .cmd = l2_spm_power_off_cmd_sequence,
2045 },
2046};
2047
2048
2049static struct msm_spm_platform_data msm_spm_l2_data[] __initdata = {
2050 [0] = {
2051 .reg_base_addr = MSM_SAW_L2_BASE,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002052 .reg_init_values[MSM_SPM_REG_SAW2_SPM_CTL] = 0x00,
Praveen Chidambarame4b9eb12012-02-28 19:39:58 -07002053 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DLY] = 0x02020204,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002054 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_0] = 0x00A000AE,
2055 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_1] = 0x00A00020,
2056 .modes = msm_spm_l2_seq_list,
2057 .num_modes = ARRAY_SIZE(msm_spm_l2_seq_list),
2058 },
2059};
2060
2061static struct msm_spm_platform_data msm_spm_data[] __initdata = {
2062 [0] = {
2063 .reg_base_addr = MSM_SAW0_BASE,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002064 .reg_init_values[MSM_SPM_REG_SAW2_CFG] = 0x1F,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002065#if defined(CONFIG_MSM_AVS_HW)
2066 .reg_init_values[MSM_SPM_REG_SAW2_AVS_CTL] = 0x00,
2067 .reg_init_values[MSM_SPM_REG_SAW2_AVS_HYSTERESIS] = 0x00,
2068#endif
2069 .reg_init_values[MSM_SPM_REG_SAW2_SPM_CTL] = 0x01,
Praveen Chidambarame4b9eb12012-02-28 19:39:58 -07002070 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DLY] = 0x02020204,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002071 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_0] = 0x0060009C,
2072 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_1] = 0x0000001C,
2073 .vctl_timeout_us = 50,
2074 .num_modes = ARRAY_SIZE(msm_spm_seq_list),
2075 .modes = msm_spm_seq_list,
2076 },
2077 [1] = {
2078 .reg_base_addr = MSM_SAW1_BASE,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002079 .reg_init_values[MSM_SPM_REG_SAW2_CFG] = 0x1F,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002080#if defined(CONFIG_MSM_AVS_HW)
2081 .reg_init_values[MSM_SPM_REG_SAW2_AVS_CTL] = 0x00,
2082 .reg_init_values[MSM_SPM_REG_SAW2_AVS_HYSTERESIS] = 0x00,
2083#endif
2084 .reg_init_values[MSM_SPM_REG_SAW2_SPM_CTL] = 0x01,
Praveen Chidambarame4b9eb12012-02-28 19:39:58 -07002085 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DLY] = 0x02020204,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002086 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_0] = 0x0060009C,
2087 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_1] = 0x0000001C,
2088 .vctl_timeout_us = 50,
2089 .num_modes = ARRAY_SIZE(msm_spm_seq_list),
2090 .modes = msm_spm_seq_list,
2091 },
2092 [2] = {
2093 .reg_base_addr = MSM_SAW2_BASE,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002094 .reg_init_values[MSM_SPM_REG_SAW2_CFG] = 0x1F,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002095#if defined(CONFIG_MSM_AVS_HW)
2096 .reg_init_values[MSM_SPM_REG_SAW2_AVS_CTL] = 0x00,
2097 .reg_init_values[MSM_SPM_REG_SAW2_AVS_HYSTERESIS] = 0x00,
2098#endif
2099 .reg_init_values[MSM_SPM_REG_SAW2_SPM_CTL] = 0x01,
Praveen Chidambarame4b9eb12012-02-28 19:39:58 -07002100 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DLY] = 0x02020204,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002101 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_0] = 0x0060009C,
2102 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_1] = 0x0000001C,
2103 .vctl_timeout_us = 50,
2104 .num_modes = ARRAY_SIZE(msm_spm_seq_list),
2105 .modes = msm_spm_seq_list,
2106 },
2107 [3] = {
2108 .reg_base_addr = MSM_SAW3_BASE,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002109 .reg_init_values[MSM_SPM_REG_SAW2_CFG] = 0x1F,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002110#if defined(CONFIG_MSM_AVS_HW)
2111 .reg_init_values[MSM_SPM_REG_SAW2_AVS_CTL] = 0x00,
2112 .reg_init_values[MSM_SPM_REG_SAW2_AVS_HYSTERESIS] = 0x00,
2113#endif
2114 .reg_init_values[MSM_SPM_REG_SAW2_SPM_CTL] = 0x01,
Praveen Chidambarame4b9eb12012-02-28 19:39:58 -07002115 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DLY] = 0x02020204,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002116 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_0] = 0x0060009C,
2117 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_1] = 0x0000001C,
2118 .vctl_timeout_us = 50,
2119 .num_modes = ARRAY_SIZE(msm_spm_seq_list),
2120 .modes = msm_spm_seq_list,
Jay Chokshi7805b5a2011-11-07 15:55:30 -08002121 },
2122};
2123
Gagan Mac8a7a5d32011-11-11 16:43:06 -07002124static void __init apq8064_init_buses(void)
2125{
2126 msm_bus_rpm_set_mt_mask();
2127 msm_bus_8064_apps_fabric_pdata.rpm_enabled = 1;
2128 msm_bus_8064_sys_fabric_pdata.rpm_enabled = 1;
2129 msm_bus_8064_mm_fabric_pdata.rpm_enabled = 1;
2130 msm_bus_8064_apps_fabric.dev.platform_data =
2131 &msm_bus_8064_apps_fabric_pdata;
2132 msm_bus_8064_sys_fabric.dev.platform_data =
2133 &msm_bus_8064_sys_fabric_pdata;
2134 msm_bus_8064_mm_fabric.dev.platform_data =
2135 &msm_bus_8064_mm_fabric_pdata;
2136 msm_bus_8064_sys_fpb.dev.platform_data = &msm_bus_8064_sys_fpb_pdata;
2137 msm_bus_8064_cpss_fpb.dev.platform_data = &msm_bus_8064_cpss_fpb_pdata;
2138}
2139
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06002140/* PCIe gpios */
2141static struct msm_pcie_gpio_info_t msm_pcie_gpio_info[MSM_PCIE_MAX_GPIO] = {
2142 {"rst_n", PM8921_MPP_PM_TO_SYS(PCIE_RST_N_PMIC_MPP), 0},
2143 {"pwr_en", PM8921_GPIO_PM_TO_SYS(PCIE_PWR_EN_PMIC_GPIO), 1},
2144};
2145
2146static struct msm_pcie_platform msm_pcie_platform_data = {
2147 .gpio = msm_pcie_gpio_info,
Niranjana Vishwanathapura68210ff2012-06-24 18:03:49 -06002148 .axi_addr = PCIE_AXI_BAR_PHYS,
2149 .axi_size = PCIE_AXI_BAR_SIZE,
Niranjana Vishwanathapura459a27d2012-07-20 12:23:55 -06002150 .wake_n = PM8921_GPIO_IRQ(PM8921_IRQ_BASE, PCIE_WAKE_N_PMIC_GPIO),
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06002151};
2152
Niranjana Vishwanathapurac1edd402012-06-28 15:32:50 -06002153static int __init mpq8064_pcie_enabled(void)
2154{
2155 return !((readl_relaxed(QFPROM_RAW_FEAT_CONFIG_ROW0_MSB) & BIT(21)) ||
2156 (readl_relaxed(QFPROM_RAW_OEM_CONFIG_ROW0_LSB) & BIT(4)));
2157}
2158
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06002159static void __init mpq8064_pcie_init(void)
2160{
Niranjana Vishwanathapurac1edd402012-06-28 15:32:50 -06002161 if (mpq8064_pcie_enabled()) {
2162 msm_device_pcie.dev.platform_data = &msm_pcie_platform_data;
2163 platform_device_register(&msm_device_pcie);
2164 }
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06002165}
2166
David Collinsf0d00732012-01-25 15:46:50 -08002167static struct platform_device apq8064_device_ext_5v_vreg __devinitdata = {
2168 .name = GPIO_REGULATOR_DEV_NAME,
2169 .id = PM8921_MPP_PM_TO_SYS(7),
2170 .dev = {
2171 .platform_data
2172 = &apq8064_gpio_regulator_pdata[GPIO_VREG_ID_EXT_5V],
2173 },
2174};
2175
Jay Chokshi1de4f9d2012-02-07 16:11:31 -08002176static struct platform_device apq8064_device_ext_mpp8_vreg __devinitdata = {
2177 .name = GPIO_REGULATOR_DEV_NAME,
2178 .id = PM8921_MPP_PM_TO_SYS(8),
2179 .dev = {
2180 .platform_data
2181 = &apq8064_gpio_regulator_pdata[GPIO_VREG_ID_EXT_MPP8],
2182 },
2183};
2184
David Collinsf0d00732012-01-25 15:46:50 -08002185static struct platform_device apq8064_device_ext_3p3v_vreg __devinitdata = {
2186 .name = GPIO_REGULATOR_DEV_NAME,
2187 .id = APQ8064_EXT_3P3V_REG_EN_GPIO,
2188 .dev = {
2189 .platform_data =
2190 &apq8064_gpio_regulator_pdata[GPIO_VREG_ID_EXT_3P3V],
2191 },
2192};
2193
David Collins390fc332012-02-07 14:38:16 -08002194static struct platform_device apq8064_device_ext_ts_sw_vreg __devinitdata = {
2195 .name = GPIO_REGULATOR_DEV_NAME,
2196 .id = PM8921_GPIO_PM_TO_SYS(23),
2197 .dev = {
2198 .platform_data
2199 = &apq8064_gpio_regulator_pdata[GPIO_VREG_ID_EXT_TS_SW],
2200 },
2201};
2202
David Collins2782b5c2012-02-06 10:02:42 -08002203static struct platform_device apq8064_device_rpm_regulator __devinitdata = {
2204 .name = "rpm-regulator",
David Collins36199252012-08-21 15:43:02 -07002205 .id = 0,
David Collins2782b5c2012-02-06 10:02:42 -08002206 .dev = {
2207 .platform_data = &apq8064_rpm_regulator_pdata,
2208 },
2209};
2210
David Collins36199252012-08-21 15:43:02 -07002211static struct platform_device
2212apq8064_pm8921_device_rpm_regulator __devinitdata = {
2213 .name = "rpm-regulator",
2214 .id = 1,
2215 .dev = {
2216 .platform_data = &apq8064_rpm_regulator_pm8921_pdata,
2217 },
2218};
2219
Ravi Kumar V05931a22012-04-04 17:09:37 +05302220static struct gpio_ir_recv_platform_data gpio_ir_recv_pdata = {
2221 .gpio_nr = 88,
2222 .active_low = 1,
2223};
2224
2225static struct platform_device gpio_ir_recv_pdev = {
2226 .name = "gpio-rc-recv",
2227 .dev = {
2228 .platform_data = &gpio_ir_recv_pdata,
2229 },
2230};
2231
Terence Hampson36b70722012-05-10 13:18:16 -04002232static struct platform_device *common_not_mpq_devices[] __initdata = {
David Keitel3c40fc52012-02-09 17:53:52 -08002233 &apq8064_device_qup_i2c_gsbi1,
Jing Lin04601f92012-02-05 15:36:07 -08002234 &apq8064_device_qup_i2c_gsbi3,
Kenneth Heitke748593a2011-07-15 15:45:11 -06002235 &apq8064_device_qup_i2c_gsbi4,
Terence Hampson36b70722012-05-10 13:18:16 -04002236};
2237
David Collins36199252012-08-21 15:43:02 -07002238static struct platform_device *early_common_devices[] __initdata = {
Matt Wagantallf5cc3892012-06-07 19:47:02 -07002239 &apq8064_device_acpuclk,
Terence Hampson36b70722012-05-10 13:18:16 -04002240 &apq8064_device_dmov,
Harini Jayaramanc4c58692011-07-19 14:50:10 -06002241 &apq8064_device_qup_spi_gsbi5,
David Collins36199252012-08-21 15:43:02 -07002242};
2243
2244static struct platform_device *pm8921_common_devices[] __initdata = {
David Collinsf0d00732012-01-25 15:46:50 -08002245 &apq8064_device_ext_5v_vreg,
Jay Chokshi1de4f9d2012-02-07 16:11:31 -08002246 &apq8064_device_ext_mpp8_vreg,
David Collinsf0d00732012-01-25 15:46:50 -08002247 &apq8064_device_ext_3p3v_vreg,
Jay Chokshi9c25f072011-09-23 18:19:15 -07002248 &apq8064_device_ssbi_pmic1,
2249 &apq8064_device_ssbi_pmic2,
Steve Mucklef132c6c2012-06-06 18:30:57 -07002250 &apq8064_device_ext_ts_sw_vreg,
David Collins36199252012-08-21 15:43:02 -07002251};
2252
2253static struct platform_device *pm8917_common_devices[] __initdata = {
2254 &apq8064_device_ext_mpp8_vreg,
2255 &apq8064_device_ext_3p3v_vreg,
2256 &apq8064_device_ssbi_pmic1,
2257 &apq8064_device_ssbi_pmic2,
2258 &apq8064_device_ext_ts_sw_vreg,
2259};
2260
2261static struct platform_device *common_devices[] __initdata = {
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06002262 &msm_device_smd_apq8064,
Hemant Kumar4933b072011-10-17 23:43:11 -07002263 &apq8064_device_otg,
2264 &apq8064_device_gadget_peripheral,
Hemant Kumard86c4882012-01-24 19:39:37 -08002265 &apq8064_device_hsusb_host,
Hemant Kumar4933b072011-10-17 23:43:11 -07002266 &android_usb_device,
Ankit Verma6b7e2ba2012-01-26 15:48:54 -08002267 &msm_device_wcnss_wlan,
Ankit Vermab7c26e62012-02-28 15:04:15 -08002268 &msm_device_iris_fm,
Larry Bassel67b921d2012-04-06 10:23:27 -07002269 &apq8064_fmem_device,
Olav Haugan7c6aa742012-01-16 16:47:37 -08002270#ifdef CONFIG_ANDROID_PMEM
2271#ifndef CONFIG_MSM_MULTIMEDIA_USE_ION
Laura Abbottb93525f2012-04-12 09:57:19 -07002272 &apq8064_android_pmem_device,
2273 &apq8064_android_pmem_adsp_device,
2274 &apq8064_android_pmem_audio_device,
Bharath Ramachandramurthy4a3fa912012-03-13 19:16:24 -07002275#endif /*CONFIG_MSM_MULTIMEDIA_USE_ION*/
2276#endif /*CONFIG_ANDROID_PMEM*/
Olav Haugan7c6aa742012-01-16 16:47:37 -08002277#ifdef CONFIG_ION_MSM
Laura Abbottb93525f2012-04-12 09:57:19 -07002278 &apq8064_ion_dev,
Olav Haugan7c6aa742012-01-16 16:47:37 -08002279#endif
Jeff Ohlstein7e668552011-10-06 16:17:25 -07002280 &msm8064_device_watchdog,
Jay Chokshi7805b5a2011-11-07 15:55:30 -08002281 &msm8064_device_saw_regulator_core0,
2282 &msm8064_device_saw_regulator_core1,
2283 &msm8064_device_saw_regulator_core2,
2284 &msm8064_device_saw_regulator_core3,
Ramesh Masavarapua26cce72012-04-09 12:32:25 -07002285#if defined(CONFIG_QSEECOM)
2286 &qseecom_device,
2287#endif
2288
Joel Nider6b9a7bc2012-06-26 11:19:19 +03002289 &msm_8064_device_tsif[0],
2290 &msm_8064_device_tsif[1],
2291
Ramesh Masavarapu28311912011-10-27 11:04:12 -07002292#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
2293 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE)
2294 &qcrypto_device,
2295#endif
2296
2297#if defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
2298 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
2299 &qcedev_device,
2300#endif
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -07002301
2302#ifdef CONFIG_HW_RANDOM_MSM
2303 &apq8064_device_rng,
2304#endif
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -08002305 &apq_pcm,
2306 &apq_pcm_routing,
2307 &apq_cpudai0,
2308 &apq_cpudai1,
Santosh Mardieff9a742012-04-09 23:23:39 +05302309 &mpq_cpudai_sec_i2s_rx,
Kuirong Wangf23f8c52012-03-31 12:34:51 -07002310 &mpq_cpudai_mi2s_tx,
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -08002311 &apq_cpudai_hdmi_rx,
2312 &apq_cpudai_bt_rx,
2313 &apq_cpudai_bt_tx,
2314 &apq_cpudai_fm_rx,
2315 &apq_cpudai_fm_tx,
2316 &apq_cpu_fe,
2317 &apq_stub_codec,
2318 &apq_voice,
2319 &apq_voip,
2320 &apq_lpa_pcm,
Krishnankutty Kolathappilly4374e332012-03-18 22:27:30 -07002321 &apq_compr_dsp,
2322 &apq_multi_ch_pcm,
Jayasena Sangaraboina99bf09c2012-07-17 12:03:08 -07002323 &apq_lowlatency_pcm,
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -08002324 &apq_pcm_hostless,
2325 &apq_cpudai_afe_01_rx,
2326 &apq_cpudai_afe_01_tx,
2327 &apq_cpudai_afe_02_rx,
2328 &apq_cpudai_afe_02_tx,
2329 &apq_pcm_afe,
2330 &apq_cpudai_auxpcm_rx,
2331 &apq_cpudai_auxpcm_tx,
Neema Shetty8427c262012-02-16 11:23:43 -08002332 &apq_cpudai_stub,
Neema Shetty3c9d2862012-03-11 01:25:32 -08002333 &apq_cpudai_slimbus_1_rx,
2334 &apq_cpudai_slimbus_1_tx,
Kiran Kandi97fe19d2012-05-20 22:34:04 -07002335 &apq_cpudai_slimbus_2_rx,
Kiran Kandi1e6371d2012-03-29 11:48:57 -07002336 &apq_cpudai_slimbus_2_tx,
Neema Shettyc9d86c32012-05-09 12:01:39 -07002337 &apq_cpudai_slimbus_3_rx,
Helen Zeng38c3c962012-05-17 14:56:20 -07002338 &apq_cpudai_slimbus_3_tx,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002339 &apq8064_rpm_device,
2340 &apq8064_rpm_log_device,
2341 &apq8064_rpm_stat_device,
Anji Jonnala2a8bd312012-11-01 13:11:42 +05302342 &apq8064_rpm_master_stat_device,
Ramesh Masavarapuf31ff242012-05-10 18:55:21 -07002343 &apq_device_tz_log,
Gagan Mac8a7a5d32011-11-11 16:43:06 -07002344 &msm_bus_8064_apps_fabric,
2345 &msm_bus_8064_sys_fabric,
2346 &msm_bus_8064_mm_fabric,
2347 &msm_bus_8064_sys_fpb,
2348 &msm_bus_8064_cpss_fpb,
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08002349 &apq8064_msm_device_vidc,
Stephen Boyd25c4a0b2011-09-20 00:12:36 -07002350 &msm_pil_dsps,
Matt Wagantallb94b9a52012-02-02 21:59:54 -08002351 &msm_8960_q6_lpass,
Stephen Boyd7b973de2012-03-09 12:26:16 -08002352 &msm_pil_vidc,
Matt Wagantall292aace2012-01-26 19:12:34 -08002353 &msm_gss,
Laura Abbottb93525f2012-04-12 09:57:19 -07002354 &apq8064_rtb_device,
Steve Mucklea9aac292012-11-02 15:41:00 -07002355 &apq8064_dcvs_device,
Abhijeet Dharmapurikarde91d2c2012-08-23 14:36:59 -07002356 &apq8064_msm_gov_device,
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08002357 &apq8064_device_cache_erp,
Stepan Moskovchenko0f3de112012-06-08 18:11:46 -07002358 &msm8960_device_ebi1_ch0_erp,
2359 &msm8960_device_ebi1_ch1_erp,
Siddartha Mohanadossb9df4942012-02-08 09:58:21 -08002360 &epm_adc_device,
Pratik Patel3b0ca882012-06-01 16:54:14 -07002361 &coresight_tpiu_device,
2362 &coresight_etb_device,
2363 &apq8064_coresight_funnel_device,
2364 &coresight_etm0_device,
2365 &coresight_etm1_device,
2366 &coresight_etm2_device,
2367 &coresight_etm3_device,
Helen Zeng8f925502012-03-05 16:50:17 -08002368 &apq_cpudai_slim_4_rx,
2369 &apq_cpudai_slim_4_tx,
Steve Mucklef132c6c2012-06-06 18:30:57 -07002370#ifdef CONFIG_MSM_GEMINI
Jignesh Mehta921649d2012-04-19 06:57:23 -07002371 &msm8960_gemini_device,
Steve Mucklef132c6c2012-06-06 18:30:57 -07002372#endif
Laura Abbott0577d7b2012-04-17 11:14:30 -07002373 &apq8064_iommu_domain_device,
Siddartha Mohanadoss48cad912012-04-05 21:29:54 -07002374 &msm_tsens_device,
Laura Abbott93a4a352012-05-25 09:26:35 -07002375 &apq8064_cache_dump_device,
Joel Nider0e4a16d2012-08-05 14:20:11 +03002376 &msm_8064_device_tspp,
Abhijeet Dharmapurikarde91d2c2012-08-23 14:36:59 -07002377#ifdef CONFIG_BATTERY_BCL
2378 &battery_bcl_device,
2379#endif
2380 &apq8064_msm_mpd_device,
Harini Jayaramanc4c58692011-07-19 14:50:10 -06002381};
2382
Joel King82b7e3f2012-01-05 10:03:27 -08002383static struct platform_device *cdp_devices[] __initdata = {
2384 &apq8064_device_uart_gsbi1,
Jin Hong4bbbfba2012-02-02 21:48:07 -08002385 &apq8064_device_uart_gsbi7,
Joel King82b7e3f2012-01-05 10:03:27 -08002386 &msm_device_sps_apq8064,
Aravind Venkateswaran4ca27532012-02-16 14:27:05 -08002387#ifdef CONFIG_MSM_ROTATOR
2388 &msm_rotator_device,
2389#endif
Joel King82b7e3f2012-01-05 10:03:27 -08002390};
2391
Jay Chokshi1b7eaa92012-04-04 14:53:14 -07002392static struct platform_device
Jay Chokshi1b7eaa92012-04-04 14:53:14 -07002393mpq8064_device_ext_1p2_buck_vreg __devinitdata = {
2394 .name = GPIO_REGULATOR_DEV_NAME,
2395 .id = SX150X_GPIO(4, 2),
2396 .dev = {
2397 .platform_data =
2398 &mpq8064_gpio_regulator_pdata[GPIO_VREG_ID_AVC_1P2V],
2399 },
2400};
2401
2402static struct platform_device
2403mpq8064_device_ext_1p8_buck_vreg __devinitdata = {
2404 .name = GPIO_REGULATOR_DEV_NAME,
2405 .id = SX150X_GPIO(4, 4),
2406 .dev = {
2407 .platform_data =
2408 &mpq8064_gpio_regulator_pdata[GPIO_VREG_ID_AVC_1P8V],
2409 },
2410};
2411
2412static struct platform_device
2413mpq8064_device_ext_2p2_buck_vreg __devinitdata = {
2414 .name = GPIO_REGULATOR_DEV_NAME,
2415 .id = SX150X_GPIO(4, 14),
2416 .dev = {
2417 .platform_data =
2418 &mpq8064_gpio_regulator_pdata[GPIO_VREG_ID_AVC_2P2V],
2419 },
2420};
2421
2422static struct platform_device
2423mpq8064_device_ext_5v_buck_vreg __devinitdata = {
2424 .name = GPIO_REGULATOR_DEV_NAME,
2425 .id = SX150X_GPIO(4, 3),
2426 .dev = {
2427 .platform_data =
2428 &mpq8064_gpio_regulator_pdata[GPIO_VREG_ID_AVC_5V],
2429 },
2430};
2431
2432static struct platform_device
2433mpq8064_device_ext_3p3v_ldo_vreg __devinitdata = {
2434 .name = GPIO_REGULATOR_DEV_NAME,
2435 .id = SX150X_GPIO(4, 15),
2436 .dev = {
2437 .platform_data =
2438 &mpq8064_gpio_regulator_pdata[GPIO_VREG_ID_AVC_3P3V],
2439 },
2440};
2441
Ravi Kumar V1c903012012-05-15 16:11:35 +05302442static struct platform_device rc_input_loopback_pdev = {
2443 .name = "rc-user-input",
2444 .id = -1,
2445};
2446
Ravi Kumar V040eeff2012-05-23 21:29:23 +05302447static int rf4ce_gpio_init(void)
2448{
Ravi Kumar V0143c582012-08-14 17:18:11 +05302449 if (!machine_is_mpq8064_cdp() &&
2450 !machine_is_mpq8064_hrd() &&
2451 !machine_is_mpq8064_dtv())
Ravi Kumar V040eeff2012-05-23 21:29:23 +05302452 return -EINVAL;
2453
2454 /* CC2533 SRDY Input */
2455 if (!gpio_request(SX150X_GPIO(4, 6), "rf4ce_srdy")) {
2456 gpio_direction_input(SX150X_GPIO(4, 6));
2457 gpio_export(SX150X_GPIO(4, 6), true);
2458 }
2459
2460 /* CC2533 MRDY Output */
2461 if (!gpio_request(SX150X_GPIO(4, 5), "rf4ce_mrdy")) {
2462 gpio_direction_output(SX150X_GPIO(4, 5), 1);
2463 gpio_export(SX150X_GPIO(4, 5), true);
2464 }
2465
2466 /* CC2533 Reset Output */
2467 if (!gpio_request(SX150X_GPIO(4, 7), "rf4ce_reset")) {
2468 gpio_direction_output(SX150X_GPIO(4, 7), 0);
2469 gpio_export(SX150X_GPIO(4, 7), true);
2470 }
2471
2472 return 0;
2473}
2474late_initcall(rf4ce_gpio_init);
2475
Jay Chokshi1b7eaa92012-04-04 14:53:14 -07002476static struct platform_device *mpq_devices[] __initdata = {
2477 &msm_device_sps_apq8064,
2478 &mpq8064_device_qup_i2c_gsbi5,
2479#ifdef CONFIG_MSM_ROTATOR
2480 &msm_rotator_device,
2481#endif
Ravi Kumar V05931a22012-04-04 17:09:37 +05302482 &gpio_ir_recv_pdev,
Jay Chokshi1b7eaa92012-04-04 14:53:14 -07002483 &mpq8064_device_ext_1p2_buck_vreg,
2484 &mpq8064_device_ext_1p8_buck_vreg,
2485 &mpq8064_device_ext_2p2_buck_vreg,
2486 &mpq8064_device_ext_5v_buck_vreg,
2487 &mpq8064_device_ext_3p3v_ldo_vreg,
Terence Hampson2e1705f2012-04-11 19:55:29 -04002488#ifdef CONFIG_MSM_VCAP
2489 &msm8064_device_vcap,
2490#endif
Ravi Kumar V1c903012012-05-15 16:11:35 +05302491 &rc_input_loopback_pdev,
Jay Chokshi1b7eaa92012-04-04 14:53:14 -07002492};
2493
Harini Jayaramanc4c58692011-07-19 14:50:10 -06002494static struct msm_spi_platform_data apq8064_qup_spi_gsbi5_pdata = {
Stepan Moskovchenkoc71c9792012-01-31 18:12:44 -08002495 .max_clock_speed = 1100000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002496};
2497
Stepan Moskovchenkoeed82a52011-09-02 13:19:23 -07002498#define KS8851_IRQ_GPIO 43
2499
2500static struct spi_board_info spi_board_info[] __initdata = {
2501 {
2502 .modalias = "ks8851",
2503 .irq = MSM_GPIO_TO_INT(KS8851_IRQ_GPIO),
2504 .max_speed_hz = 19200000,
2505 .bus_num = 0,
2506 .chip_select = 2,
2507 .mode = SPI_MODE_0,
2508 },
Siddartha Mohanadossb9df4942012-02-08 09:58:21 -08002509 {
2510 .modalias = "epm_adc",
2511 .max_speed_hz = 1100000,
2512 .bus_num = 0,
2513 .chip_select = 3,
2514 .mode = SPI_MODE_0,
2515 },
Stepan Moskovchenkoeed82a52011-09-02 13:19:23 -07002516};
2517
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -06002518static struct slim_boardinfo apq8064_slim_devices[] = {
Swaminathan Sathappan2f51a752011-12-05 12:51:19 -08002519 {
Swaminathan Sathappancef966d2011-12-15 17:27:04 -08002520 .bus_num = 1,
2521 .slim_slave = &apq8064_slim_tabla,
2522 },
2523 {
2524 .bus_num = 1,
2525 .slim_slave = &apq8064_slim_tabla20,
Swaminathan Sathappan2f51a752011-12-05 12:51:19 -08002526 },
2527 /* add more slimbus slaves as needed */
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -06002528};
2529
David Keitel3c40fc52012-02-09 17:53:52 -08002530static struct msm_i2c_platform_data apq8064_i2c_qup_gsbi1_pdata = {
2531 .clk_freq = 100000,
2532 .src_clk_rate = 24000000,
2533};
2534
Jing Lin04601f92012-02-05 15:36:07 -08002535static struct msm_i2c_platform_data apq8064_i2c_qup_gsbi3_pdata = {
Anirudh Ghayalc2163472012-04-10 14:58:14 +05302536 .clk_freq = 384000,
Jing Lin04601f92012-02-05 15:36:07 -08002537 .src_clk_rate = 24000000,
2538};
2539
Kenneth Heitke748593a2011-07-15 15:45:11 -06002540static struct msm_i2c_platform_data apq8064_i2c_qup_gsbi4_pdata = {
2541 .clk_freq = 100000,
2542 .src_clk_rate = 24000000,
Kenneth Heitke748593a2011-07-15 15:45:11 -06002543};
2544
Joel King8f839b92012-04-01 14:37:46 -07002545static struct msm_i2c_platform_data mpq8064_i2c_qup_gsbi5_pdata = {
2546 .clk_freq = 100000,
2547 .src_clk_rate = 24000000,
2548};
2549
David Keitel3c40fc52012-02-09 17:53:52 -08002550#define GSBI_DUAL_MODE_CODE 0x60
2551#define MSM_GSBI1_PHYS 0x12440000
Kenneth Heitke748593a2011-07-15 15:45:11 -06002552static void __init apq8064_i2c_init(void)
2553{
David Keitel3c40fc52012-02-09 17:53:52 -08002554 void __iomem *gsbi_mem;
2555
2556 apq8064_device_qup_i2c_gsbi1.dev.platform_data =
2557 &apq8064_i2c_qup_gsbi1_pdata;
2558 gsbi_mem = ioremap_nocache(MSM_GSBI1_PHYS, 4);
2559 writel_relaxed(GSBI_DUAL_MODE_CODE, gsbi_mem);
2560 /* Ensure protocol code is written before proceeding */
2561 wmb();
2562 iounmap(gsbi_mem);
2563 apq8064_i2c_qup_gsbi1_pdata.use_gsbi_shared_mode = 1;
Jing Lin04601f92012-02-05 15:36:07 -08002564 apq8064_device_qup_i2c_gsbi3.dev.platform_data =
2565 &apq8064_i2c_qup_gsbi3_pdata;
Siddartha Mohanadossb9df4942012-02-08 09:58:21 -08002566 apq8064_device_qup_i2c_gsbi1.dev.platform_data =
2567 &apq8064_i2c_qup_gsbi1_pdata;
Kenneth Heitke748593a2011-07-15 15:45:11 -06002568 apq8064_device_qup_i2c_gsbi4.dev.platform_data =
2569 &apq8064_i2c_qup_gsbi4_pdata;
Joel King8f839b92012-04-01 14:37:46 -07002570 mpq8064_device_qup_i2c_gsbi5.dev.platform_data =
2571 &mpq8064_i2c_qup_gsbi5_pdata;
Kenneth Heitke748593a2011-07-15 15:45:11 -06002572}
2573
Stepan Moskovchenkoc71c9792012-01-31 18:12:44 -08002574#if defined(CONFIG_KS8851) || defined(CONFIG_KS8851_MODULE)
Stepan Moskovchenkoeed82a52011-09-02 13:19:23 -07002575static int ethernet_init(void)
2576{
2577 int ret;
2578 ret = gpio_request(KS8851_IRQ_GPIO, "ks8851_irq");
2579 if (ret) {
2580 pr_err("ks8851 gpio_request failed: %d\n", ret);
2581 goto fail;
2582 }
2583
2584 return 0;
2585fail:
2586 return ret;
2587}
2588#else
2589static int ethernet_init(void)
2590{
2591 return 0;
2592}
2593#endif
2594
David Collins6f7c3472012-08-22 13:18:06 -07002595#define GPIO_KEY_HOME PM8921_GPIO_PM_TO_SYS(27)
2596#define GPIO_KEY_VOLUME_UP PM8921_GPIO_PM_TO_SYS(35)
2597#define GPIO_KEY_VOLUME_DOWN_PM8921 PM8921_GPIO_PM_TO_SYS(38)
2598#define GPIO_KEY_VOLUME_DOWN_PM8917 PM8921_GPIO_PM_TO_SYS(30)
2599#define GPIO_KEY_CAM_FOCUS PM8921_GPIO_PM_TO_SYS(3)
2600#define GPIO_KEY_CAM_SNAP PM8921_GPIO_PM_TO_SYS(4)
2601#define GPIO_KEY_ROTATION_PM8921 PM8921_GPIO_PM_TO_SYS(42)
2602#define GPIO_KEY_ROTATION_PM8917 PM8921_GPIO_PM_TO_SYS(8)
Mohan Pallaka474b94b2012-01-25 12:59:58 +05302603
David Collins6f7c3472012-08-22 13:18:06 -07002604static struct gpio_keys_button cdp_keys_pm8921[] = {
Mohan Pallaka474b94b2012-01-25 12:59:58 +05302605 {
2606 .code = KEY_HOME,
2607 .gpio = GPIO_KEY_HOME,
2608 .desc = "home_key",
2609 .active_low = 1,
2610 .type = EV_KEY,
2611 .wakeup = 1,
2612 .debounce_interval = 15,
2613 },
2614 {
2615 .code = KEY_VOLUMEUP,
2616 .gpio = GPIO_KEY_VOLUME_UP,
2617 .desc = "volume_up_key",
2618 .active_low = 1,
2619 .type = EV_KEY,
2620 .wakeup = 1,
2621 .debounce_interval = 15,
2622 },
2623 {
2624 .code = KEY_VOLUMEDOWN,
David Collins6f7c3472012-08-22 13:18:06 -07002625 .gpio = GPIO_KEY_VOLUME_DOWN_PM8921,
Mohan Pallaka474b94b2012-01-25 12:59:58 +05302626 .desc = "volume_down_key",
2627 .active_low = 1,
2628 .type = EV_KEY,
2629 .wakeup = 1,
2630 .debounce_interval = 15,
2631 },
2632 {
2633 .code = SW_ROTATE_LOCK,
David Collins6f7c3472012-08-22 13:18:06 -07002634 .gpio = GPIO_KEY_ROTATION_PM8921,
2635 .desc = "rotate_key",
2636 .active_low = 1,
2637 .type = EV_SW,
2638 .debounce_interval = 15,
2639 },
2640};
2641
2642static struct gpio_keys_button cdp_keys_pm8917[] = {
2643 {
2644 .code = KEY_HOME,
2645 .gpio = GPIO_KEY_HOME,
2646 .desc = "home_key",
2647 .active_low = 1,
2648 .type = EV_KEY,
2649 .wakeup = 1,
2650 .debounce_interval = 15,
2651 },
2652 {
2653 .code = KEY_VOLUMEUP,
2654 .gpio = GPIO_KEY_VOLUME_UP,
2655 .desc = "volume_up_key",
2656 .active_low = 1,
2657 .type = EV_KEY,
2658 .wakeup = 1,
2659 .debounce_interval = 15,
2660 },
2661 {
2662 .code = KEY_VOLUMEDOWN,
2663 .gpio = GPIO_KEY_VOLUME_DOWN_PM8917,
2664 .desc = "volume_down_key",
2665 .active_low = 1,
2666 .type = EV_KEY,
2667 .wakeup = 1,
2668 .debounce_interval = 15,
2669 },
2670 {
2671 .code = SW_ROTATE_LOCK,
2672 .gpio = GPIO_KEY_ROTATION_PM8917,
Mohan Pallaka474b94b2012-01-25 12:59:58 +05302673 .desc = "rotate_key",
2674 .active_low = 1,
2675 .type = EV_SW,
2676 .debounce_interval = 15,
2677 },
2678};
2679
2680static struct gpio_keys_platform_data cdp_keys_data = {
David Collins6f7c3472012-08-22 13:18:06 -07002681 .buttons = cdp_keys_pm8921,
2682 .nbuttons = ARRAY_SIZE(cdp_keys_pm8921),
Mohan Pallaka474b94b2012-01-25 12:59:58 +05302683};
2684
2685static struct platform_device cdp_kp_pdev = {
2686 .name = "gpio-keys",
2687 .id = -1,
2688 .dev = {
2689 .platform_data = &cdp_keys_data,
2690 },
2691};
2692
2693static struct gpio_keys_button mtp_keys[] = {
2694 {
2695 .code = KEY_CAMERA_FOCUS,
2696 .gpio = GPIO_KEY_CAM_FOCUS,
2697 .desc = "cam_focus_key",
2698 .active_low = 1,
2699 .type = EV_KEY,
2700 .wakeup = 1,
2701 .debounce_interval = 15,
2702 },
2703 {
2704 .code = KEY_VOLUMEUP,
2705 .gpio = GPIO_KEY_VOLUME_UP,
2706 .desc = "volume_up_key",
2707 .active_low = 1,
2708 .type = EV_KEY,
2709 .wakeup = 1,
2710 .debounce_interval = 15,
2711 },
2712 {
2713 .code = KEY_VOLUMEDOWN,
David Collins6f7c3472012-08-22 13:18:06 -07002714 .gpio = GPIO_KEY_VOLUME_DOWN_PM8921,
Mohan Pallaka474b94b2012-01-25 12:59:58 +05302715 .desc = "volume_down_key",
2716 .active_low = 1,
2717 .type = EV_KEY,
2718 .wakeup = 1,
2719 .debounce_interval = 15,
2720 },
2721 {
2722 .code = KEY_CAMERA_SNAPSHOT,
2723 .gpio = GPIO_KEY_CAM_SNAP,
2724 .desc = "cam_snap_key",
2725 .active_low = 1,
2726 .type = EV_KEY,
2727 .debounce_interval = 15,
2728 },
2729};
2730
2731static struct gpio_keys_platform_data mtp_keys_data = {
2732 .buttons = mtp_keys,
2733 .nbuttons = ARRAY_SIZE(mtp_keys),
2734};
2735
2736static struct platform_device mtp_kp_pdev = {
2737 .name = "gpio-keys",
2738 .id = -1,
2739 .dev = {
2740 .platform_data = &mtp_keys_data,
2741 },
2742};
2743
Anirudh Ghayal32ea6252012-04-26 16:39:50 +05302744static struct gpio_keys_button mpq_keys[] = {
2745 {
2746 .code = KEY_VOLUMEDOWN,
David Collins6f7c3472012-08-22 13:18:06 -07002747 .gpio = GPIO_KEY_VOLUME_DOWN_PM8921,
Anirudh Ghayal32ea6252012-04-26 16:39:50 +05302748 .desc = "volume_down_key",
2749 .active_low = 1,
2750 .type = EV_KEY,
2751 .wakeup = 1,
2752 .debounce_interval = 15,
2753 },
2754 {
2755 .code = KEY_VOLUMEUP,
2756 .gpio = GPIO_KEY_VOLUME_UP,
2757 .desc = "volume_up_key",
2758 .active_low = 1,
2759 .type = EV_KEY,
2760 .wakeup = 1,
2761 .debounce_interval = 15,
2762 },
2763};
2764
2765static struct gpio_keys_platform_data mpq_keys_data = {
2766 .buttons = mpq_keys,
2767 .nbuttons = ARRAY_SIZE(mpq_keys),
2768};
2769
2770static struct platform_device mpq_gpio_keys_pdev = {
2771 .name = "gpio-keys",
2772 .id = -1,
2773 .dev = {
2774 .platform_data = &mpq_keys_data,
2775 },
2776};
2777
2778#define MPQ_KP_ROW_BASE SX150X_EXP2_GPIO_BASE
2779#define MPQ_KP_COL_BASE (SX150X_EXP2_GPIO_BASE + 4)
2780
2781static unsigned int mpq_row_gpios[] = {MPQ_KP_ROW_BASE, MPQ_KP_ROW_BASE + 1,
2782 MPQ_KP_ROW_BASE + 2, MPQ_KP_ROW_BASE + 3};
2783static unsigned int mpq_col_gpios[] = {MPQ_KP_COL_BASE, MPQ_KP_COL_BASE + 1,
2784 MPQ_KP_COL_BASE + 2};
2785
2786static const unsigned int mpq_keymap[] = {
2787 KEY(0, 0, KEY_UP),
2788 KEY(0, 1, KEY_ENTER),
2789 KEY(0, 2, KEY_3),
2790
2791 KEY(1, 0, KEY_DOWN),
2792 KEY(1, 1, KEY_EXIT),
2793 KEY(1, 2, KEY_4),
2794
2795 KEY(2, 0, KEY_LEFT),
2796 KEY(2, 1, KEY_1),
2797 KEY(2, 2, KEY_5),
2798
2799 KEY(3, 0, KEY_RIGHT),
2800 KEY(3, 1, KEY_2),
2801 KEY(3, 2, KEY_6),
2802};
2803
2804static struct matrix_keymap_data mpq_keymap_data = {
2805 .keymap_size = ARRAY_SIZE(mpq_keymap),
2806 .keymap = mpq_keymap,
2807};
2808
2809static struct matrix_keypad_platform_data mpq_keypad_data = {
2810 .keymap_data = &mpq_keymap_data,
2811 .row_gpios = mpq_row_gpios,
2812 .col_gpios = mpq_col_gpios,
2813 .num_row_gpios = ARRAY_SIZE(mpq_row_gpios),
2814 .num_col_gpios = ARRAY_SIZE(mpq_col_gpios),
2815 .col_scan_delay_us = 32000,
2816 .debounce_ms = 20,
2817 .wakeup = 1,
2818 .active_low = 1,
2819 .no_autorepeat = 1,
2820};
2821
2822static struct platform_device mpq_keypad_device = {
2823 .name = "matrix-keypad",
2824 .id = -1,
2825 .dev = {
2826 .platform_data = &mpq_keypad_data,
2827 },
2828};
2829
Jin Hongd3024e62012-02-09 16:13:32 -08002830/* Sensors DSPS platform data */
2831#define DSPS_PIL_GENERIC_NAME "dsps"
2832static void __init apq8064_init_dsps(void)
2833{
2834 struct msm_dsps_platform_data *pdata =
2835 msm_dsps_device_8064.dev.platform_data;
2836 pdata->pil_name = DSPS_PIL_GENERIC_NAME;
2837 pdata->gpios = NULL;
2838 pdata->gpios_num = 0;
2839
2840 platform_device_register(&msm_dsps_device_8064);
2841}
Mohan Pallaka474b94b2012-01-25 12:59:58 +05302842
Jing Lin417fa452012-02-05 14:31:06 -08002843#define I2C_SURF 1
2844#define I2C_FFA (1 << 1)
2845#define I2C_RUMI (1 << 2)
2846#define I2C_SIM (1 << 3)
2847#define I2C_LIQUID (1 << 4)
Jay Chokshie7d8d4f2012-04-04 14:47:57 -07002848#define I2C_MPQ_CDP BIT(5)
2849#define I2C_MPQ_HRD BIT(6)
2850#define I2C_MPQ_DTV BIT(7)
Jing Lin417fa452012-02-05 14:31:06 -08002851
2852struct i2c_registry {
2853 u8 machs;
2854 int bus;
2855 struct i2c_board_info *info;
2856 int len;
2857};
2858
2859static struct i2c_registry apq8064_i2c_devices[] __initdata = {
Jing Lin21ed4de2012-02-05 15:53:28 -08002860 {
David Keitel2f613d92012-02-15 11:29:16 -08002861 I2C_LIQUID,
2862 APQ_8064_GSBI1_QUP_I2C_BUS_ID,
2863 smb349_charger_i2c_info,
2864 ARRAY_SIZE(smb349_charger_i2c_info)
2865 },
2866 {
Jing Lin21ed4de2012-02-05 15:53:28 -08002867 I2C_SURF | I2C_LIQUID,
2868 APQ_8064_GSBI3_QUP_I2C_BUS_ID,
2869 mxt_device_info,
2870 ARRAY_SIZE(mxt_device_info),
2871 },
Anirudh Ghayal2917a5a2012-02-05 19:51:07 -08002872 {
2873 I2C_FFA,
2874 APQ_8064_GSBI3_QUP_I2C_BUS_ID,
2875 cyttsp_info,
2876 ARRAY_SIZE(cyttsp_info),
2877 },
Amy Maloche70090f992012-02-16 16:35:26 -08002878 {
2879 I2C_FFA | I2C_LIQUID,
2880 APQ_8064_GSBI1_QUP_I2C_BUS_ID,
2881 isa1200_board_info,
2882 ARRAY_SIZE(isa1200_board_info),
2883 },
Santosh Mardieff9a742012-04-09 23:23:39 +05302884 {
2885 I2C_MPQ_CDP,
2886 APQ_8064_GSBI5_QUP_I2C_BUS_ID,
2887 cs8427_device_info,
2888 ARRAY_SIZE(cs8427_device_info),
2889 },
Jing Lin417fa452012-02-05 14:31:06 -08002890};
2891
Jay Chokshi607f61b2012-04-25 18:21:21 -07002892#define SX150X_EXP1_INT_N PM8921_MPP_IRQ(PM8921_IRQ_BASE, 9)
Anirudh Ghayal9f1aaa72012-04-26 18:15:08 +05302893#define SX150X_EXP2_INT_N MSM_GPIO_TO_INT(81)
Jay Chokshi607f61b2012-04-25 18:21:21 -07002894
Jay Chokshie7d8d4f2012-04-04 14:47:57 -07002895struct sx150x_platform_data mpq8064_sx150x_pdata[] = {
2896 [SX150X_EXP1] = {
2897 .gpio_base = SX150X_EXP1_GPIO_BASE,
2898 .oscio_is_gpo = false,
2899 .io_pullup_ena = 0x0,
2900 .io_pulldn_ena = 0x0,
2901 .io_open_drain_ena = 0x0,
2902 .io_polarity = 0,
Jay Chokshi607f61b2012-04-25 18:21:21 -07002903 .irq_summary = SX150X_EXP1_INT_N,
2904 .irq_base = SX150X_EXP1_IRQ_BASE,
Jay Chokshie7d8d4f2012-04-04 14:47:57 -07002905 },
2906 [SX150X_EXP2] = {
2907 .gpio_base = SX150X_EXP2_GPIO_BASE,
2908 .oscio_is_gpo = false,
Anirudh Ghayal32ea6252012-04-26 16:39:50 +05302909 .io_pullup_ena = 0x0f,
2910 .io_pulldn_ena = 0x70,
Jay Chokshie7d8d4f2012-04-04 14:47:57 -07002911 .io_open_drain_ena = 0x0,
2912 .io_polarity = 0,
Anirudh Ghayal9f1aaa72012-04-26 18:15:08 +05302913 .irq_summary = SX150X_EXP2_INT_N,
2914 .irq_base = SX150X_EXP2_IRQ_BASE,
Jay Chokshie7d8d4f2012-04-04 14:47:57 -07002915 },
2916 [SX150X_EXP3] = {
2917 .gpio_base = SX150X_EXP3_GPIO_BASE,
2918 .oscio_is_gpo = false,
2919 .io_pullup_ena = 0x0,
2920 .io_pulldn_ena = 0x0,
2921 .io_open_drain_ena = 0x0,
2922 .io_polarity = 0,
2923 .irq_summary = -1,
2924 },
2925 [SX150X_EXP4] = {
2926 .gpio_base = SX150X_EXP4_GPIO_BASE,
2927 .oscio_is_gpo = false,
2928 .io_pullup_ena = 0x0,
2929 .io_pulldn_ena = 0x0,
2930 .io_open_drain_ena = 0x0,
2931 .io_polarity = 0,
2932 .irq_summary = -1,
2933 },
2934};
2935
2936static struct i2c_board_info sx150x_gpio_exp_info[] = {
2937 {
2938 I2C_BOARD_INFO("sx1509q", 0x70),
2939 .platform_data = &mpq8064_sx150x_pdata[SX150X_EXP1],
2940 },
2941 {
2942 I2C_BOARD_INFO("sx1508q", 0x23),
2943 .platform_data = &mpq8064_sx150x_pdata[SX150X_EXP2],
2944 },
2945 {
2946 I2C_BOARD_INFO("sx1508q", 0x22),
2947 .platform_data = &mpq8064_sx150x_pdata[SX150X_EXP3],
2948 },
2949 {
2950 I2C_BOARD_INFO("sx1509q", 0x3E),
2951 .platform_data = &mpq8064_sx150x_pdata[SX150X_EXP4],
2952 },
2953};
2954
2955#define MPQ8064_I2C_GSBI5_BUS_ID 5
2956
2957static struct i2c_registry mpq8064_i2c_devices[] __initdata = {
2958 {
2959 I2C_MPQ_CDP,
2960 MPQ8064_I2C_GSBI5_BUS_ID,
2961 sx150x_gpio_exp_info,
2962 ARRAY_SIZE(sx150x_gpio_exp_info),
2963 },
2964};
2965
Jing Lin417fa452012-02-05 14:31:06 -08002966static void __init register_i2c_devices(void)
2967{
2968 u8 mach_mask = 0;
2969 int i;
2970
Kevin Chand07220e2012-02-13 15:52:22 -08002971#ifdef CONFIG_MSM_CAMERA
2972 struct i2c_registry apq8064_camera_i2c_devices = {
2973 I2C_SURF | I2C_FFA | I2C_LIQUID | I2C_RUMI,
2974 APQ_8064_GSBI4_QUP_I2C_BUS_ID,
2975 apq8064_camera_board_info.board_info,
2976 apq8064_camera_board_info.num_i2c_board_info,
2977 };
2978#endif
Jing Lin417fa452012-02-05 14:31:06 -08002979 /* Build the matching 'supported_machs' bitmask */
2980 if (machine_is_apq8064_cdp())
2981 mach_mask = I2C_SURF;
2982 else if (machine_is_apq8064_mtp())
2983 mach_mask = I2C_FFA;
2984 else if (machine_is_apq8064_liquid())
2985 mach_mask = I2C_LIQUID;
Jay Chokshie7d8d4f2012-04-04 14:47:57 -07002986 else if (PLATFORM_IS_MPQ8064())
2987 mach_mask = I2C_MPQ_CDP;
Jing Lin417fa452012-02-05 14:31:06 -08002988 else
2989 pr_err("unmatched machine ID in register_i2c_devices\n");
2990
2991 /* Run the array and install devices as appropriate */
2992 for (i = 0; i < ARRAY_SIZE(apq8064_i2c_devices); ++i) {
2993 if (apq8064_i2c_devices[i].machs & mach_mask)
2994 i2c_register_board_info(apq8064_i2c_devices[i].bus,
2995 apq8064_i2c_devices[i].info,
2996 apq8064_i2c_devices[i].len);
2997 }
Kevin Chand07220e2012-02-13 15:52:22 -08002998#ifdef CONFIG_MSM_CAMERA
2999 if (apq8064_camera_i2c_devices.machs & mach_mask)
3000 i2c_register_board_info(apq8064_camera_i2c_devices.bus,
3001 apq8064_camera_i2c_devices.info,
3002 apq8064_camera_i2c_devices.len);
3003#endif
Jay Chokshie7d8d4f2012-04-04 14:47:57 -07003004
3005 for (i = 0; i < ARRAY_SIZE(mpq8064_i2c_devices); ++i) {
3006 if (mpq8064_i2c_devices[i].machs & mach_mask)
3007 i2c_register_board_info(
3008 mpq8064_i2c_devices[i].bus,
3009 mpq8064_i2c_devices[i].info,
3010 mpq8064_i2c_devices[i].len);
3011 }
Jing Lin417fa452012-02-05 14:31:06 -08003012}
3013
Jay Chokshi994ff122012-03-27 15:43:48 -07003014static void enable_ddr3_regulator(void)
3015{
3016 static struct regulator *ext_ddr3;
3017
3018 /* Use MPP7 output state as a flag for PCDDR3 presence. */
3019 if (gpio_get_value_cansleep(PM8921_MPP_PM_TO_SYS(7)) > 0) {
3020 ext_ddr3 = regulator_get(NULL, "ext_ddr3");
3021 if (IS_ERR(ext_ddr3) || ext_ddr3 == NULL)
3022 pr_err("Could not get MPP7 regulator\n");
3023 else
3024 regulator_enable(ext_ddr3);
3025 }
3026}
3027
Jay Chokshie7d8d4f2012-04-04 14:47:57 -07003028static void enable_avc_i2c_bus(void)
3029{
3030 int avc_i2c_en_mpp = PM8921_MPP_PM_TO_SYS(8);
3031 int rc;
3032
3033 rc = gpio_request(avc_i2c_en_mpp, "avc_i2c_en");
3034 if (rc)
3035 pr_err("request for avc_i2c_en mpp failed,"
3036 "rc=%d\n", rc);
3037 else
3038 gpio_set_value_cansleep(avc_i2c_en_mpp, 1);
3039}
3040
David Collins6f7c3472012-08-22 13:18:06 -07003041/* Modify platform data values to match requirements for PM8917. */
3042static void __init apq8064_pm8917_pdata_fixup(void)
3043{
3044 cdp_keys_data.buttons = cdp_keys_pm8917;
3045 cdp_keys_data.nbuttons = ARRAY_SIZE(cdp_keys_pm8917);
3046}
3047
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003048static void __init apq8064_common_init(void)
3049{
Ameya Thakure155ece2012-07-09 12:08:37 -07003050 u32 platform_version;
David Collins6f7c3472012-08-22 13:18:06 -07003051
3052 if (socinfo_get_pmic_model() == PMIC_MODEL_PM8917)
3053 apq8064_pm8917_pdata_fixup();
Rohit Vaswanib1cc4932012-07-23 21:30:11 -07003054 platform_device_register(&msm_gpio_device);
Joel King8f839b92012-04-01 14:37:46 -07003055 msm_tsens_early_init(&apq_tsens_pdata);
Praveen Chidambaram877d7a42012-06-05 14:33:20 -06003056 msm_thermal_init(&msm_thermal_pdata);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003057 if (socinfo_init() < 0)
3058 pr_err("socinfo_init() failed!\n");
Praveen Chidambaram78499012011-11-01 17:15:17 -06003059 BUG_ON(msm_rpm_init(&apq8064_rpm_data));
3060 BUG_ON(msm_rpmrs_levels_init(&msm_rpmrs_data));
David Collins2782b5c2012-02-06 10:02:42 -08003061 regulator_suppress_info_printing();
David Collins36199252012-08-21 15:43:02 -07003062 if (socinfo_get_pmic_model() == PMIC_MODEL_PM8917)
3063 configure_apq8064_pm8917_power_grid();
David Collins2782b5c2012-02-06 10:02:42 -08003064 platform_device_register(&apq8064_device_rpm_regulator);
David Collins36199252012-08-21 15:43:02 -07003065 if (socinfo_get_pmic_model() != PMIC_MODEL_PM8917)
3066 platform_device_register(&apq8064_pm8921_device_rpm_regulator);
Stephen Boyd4d0d2582012-02-10 14:49:40 -08003067 if (msm_xo_init())
3068 pr_err("Failed to initialize XO votes\n");
Matt Wagantallc51e5602012-02-27 17:25:25 -08003069 msm_clock_init(&apq8064_clock_init_data);
Stepan Moskovchenko2327a952011-12-14 16:31:28 -08003070 apq8064_init_gpiomux();
Kenneth Heitke748593a2011-07-15 15:45:11 -06003071 apq8064_i2c_init();
Jing Lin417fa452012-02-05 14:31:06 -08003072 register_i2c_devices();
Kenneth Heitke36920d32011-07-20 16:44:30 -06003073
Harini Jayaramanc4c58692011-07-19 14:50:10 -06003074 apq8064_device_qup_spi_gsbi5.dev.platform_data =
3075 &apq8064_qup_spi_gsbi5_pdata;
Stepan Moskovchenkoc1074f02011-12-14 17:51:57 -08003076 apq8064_init_pmic();
Hemant Kumar94e7da22012-02-03 16:52:29 -08003077 if (machine_is_apq8064_liquid())
3078 msm_otg_pdata.mhl_enable = true;
Vamsi Krishnad9863eb2012-03-26 17:34:48 -07003079
Ofir Cohen94213a72012-05-03 14:26:32 +03003080 android_usb_pdata.swfi_latency =
3081 msm_rpmrs_levels[0].latency_us;
Vamsi Krishnad9863eb2012-03-26 17:34:48 -07003082
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -07003083 apq8064_device_otg.dev.platform_data = &msm_otg_pdata;
Manu Gautam91223e02011-11-08 15:27:22 +05303084 apq8064_ehci_host_init();
Gagan Mac8a7a5d32011-11-11 16:43:06 -07003085 apq8064_init_buses();
David Collins36199252012-08-21 15:43:02 -07003086
3087 platform_add_devices(early_common_devices,
3088 ARRAY_SIZE(early_common_devices));
3089 if (socinfo_get_pmic_model() != PMIC_MODEL_PM8917)
3090 platform_add_devices(pm8921_common_devices,
3091 ARRAY_SIZE(pm8921_common_devices));
3092 else
3093 platform_add_devices(pm8917_common_devices,
3094 ARRAY_SIZE(pm8917_common_devices));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003095 platform_add_devices(common_devices, ARRAY_SIZE(common_devices));
Terence Hampson36b70722012-05-10 13:18:16 -04003096 if (!(machine_is_mpq8064_cdp() || machine_is_mpq8064_hrd() ||
3097 machine_is_mpq8064_dtv()))
3098 platform_add_devices(common_not_mpq_devices,
3099 ARRAY_SIZE(common_not_mpq_devices));
Jay Chokshi994ff122012-03-27 15:43:48 -07003100 enable_ddr3_regulator();
Pavankumar Kondetife2d4d32012-09-07 15:33:09 +05303101 msm_hsic_pdata.swfi_latency =
3102 msm_rpmrs_levels[0].latency_us;
Hemant Kumarf1ca9192012-02-07 18:59:33 -08003103 if (machine_is_apq8064_mtp()) {
Ajay Dudanic4e40db2012-08-20 14:44:40 -07003104 msm_hsic_pdata.log2_irq_thresh = 5,
Hemant Kumarf1ca9192012-02-07 18:59:33 -08003105 apq8064_device_hsic_host.dev.platform_data = &msm_hsic_pdata;
3106 device_initialize(&apq8064_device_hsic_host.dev);
3107 }
Jay Chokshie8741282012-01-25 15:22:55 -08003108 apq8064_pm8xxx_gpio_mpp_init();
Sahitya Tummala3586ed92011-08-03 09:13:23 +05303109 apq8064_init_mmc();
Swaminathan Sathappan144b4882012-02-06 17:01:20 -08003110
3111 if (machine_is_apq8064_mtp()) {
3112 mdm_8064_device.dev.platform_data = &mdm_platform_data;
Ameya Thakure155ece2012-07-09 12:08:37 -07003113 platform_version = socinfo_get_platform_version();
3114 if (SOCINFO_VERSION_MINOR(platform_version) == 1) {
3115 i2s_mdm_8064_device.dev.platform_data =
3116 &mdm_platform_data;
3117 platform_device_register(&i2s_mdm_8064_device);
3118 } else {
3119 mdm_8064_device.dev.platform_data = &mdm_platform_data;
3120 platform_device_register(&mdm_8064_device);
3121 }
Swaminathan Sathappan144b4882012-02-06 17:01:20 -08003122 }
3123 platform_device_register(&apq8064_slim_ctrl);
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -06003124 slim_register_board_info(apq8064_slim_devices,
3125 ARRAY_SIZE(apq8064_slim_devices));
Taniya Dasbbf633d2012-07-31 16:07:47 +05303126 if (!PLATFORM_IS_MPQ8064()) {
Taniya Das30cae292012-07-31 15:56:12 +05303127 apq8064_init_dsps();
Taniya Dasbbf633d2012-07-31 16:07:47 +05303128 platform_device_register(&msm_8960_riva);
3129 }
Praveen Chidambaram78499012011-11-01 17:15:17 -06003130 msm_spm_init(msm_spm_data, ARRAY_SIZE(msm_spm_data));
3131 msm_spm_l2_init(msm_spm_l2_data);
Praveen Chidambaram78499012011-11-01 17:15:17 -06003132 BUG_ON(msm_pm_boot_init(&msm_pm_boot_pdata));
Siddartha Mohanadossb9df4942012-02-08 09:58:21 -08003133 apq8064_epm_adc_init();
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003134}
3135
Huaibin Yang4a084e32011-12-15 15:25:52 -08003136static void __init apq8064_allocate_memory_regions(void)
3137{
3138 apq8064_allocate_fb_region();
3139}
3140
Joel King82b7e3f2012-01-05 10:03:27 -08003141static void __init apq8064_cdp_init(void)
3142{
Hanumant Singh50440d42012-04-23 19:27:16 -07003143 if (meminfo_init(SYS_MEMORY, SZ_256M) < 0)
3144 pr_err("meminfo_init() failed!\n");
Amy Maloche609bb5e2012-08-03 09:41:42 -07003145 if (machine_is_apq8064_mtp() &&
3146 SOCINFO_VERSION_MINOR(socinfo_get_platform_version()) == 1)
3147 cyttsp_pdata.sleep_gpio = CYTTSP_TS_GPIO_SLEEP_ALT;
Joel King82b7e3f2012-01-05 10:03:27 -08003148 apq8064_common_init();
Joel King8f839b92012-04-01 14:37:46 -07003149 if (machine_is_mpq8064_cdp() || machine_is_mpq8064_hrd() ||
3150 machine_is_mpq8064_dtv()) {
Jay Chokshie7d8d4f2012-04-04 14:47:57 -07003151 enable_avc_i2c_bus();
Olav Hauganef95ae32012-05-15 09:50:30 -07003152 msm_rotator_set_split_iommu_domain();
Joel King8f839b92012-04-01 14:37:46 -07003153 platform_add_devices(mpq_devices, ARRAY_SIZE(mpq_devices));
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06003154 mpq8064_pcie_init();
Joel King8f839b92012-04-01 14:37:46 -07003155 } else {
3156 ethernet_init();
Olav Hauganef95ae32012-05-15 09:50:30 -07003157 msm_rotator_set_split_iommu_domain();
Joel King8f839b92012-04-01 14:37:46 -07003158 platform_add_devices(cdp_devices, ARRAY_SIZE(cdp_devices));
3159 spi_register_board_info(spi_board_info,
3160 ARRAY_SIZE(spi_board_info));
3161 }
Ravishangar Kalyanamc2fee312012-02-09 19:11:22 -08003162 apq8064_init_fb();
Jordan Crouseb3115fe2012-02-01 22:11:12 -07003163 apq8064_init_gpu();
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07003164 platform_add_devices(apq8064_footswitch, apq8064_num_footswitch);
Steve Mucklef132c6c2012-06-06 18:30:57 -07003165#ifdef CONFIG_MSM_CAMERA
Kevin Chand07220e2012-02-13 15:52:22 -08003166 apq8064_init_cam();
Steve Mucklef132c6c2012-06-06 18:30:57 -07003167#endif
Mohan Pallaka474b94b2012-01-25 12:59:58 +05303168
3169 if (machine_is_apq8064_cdp() || machine_is_apq8064_liquid())
3170 platform_device_register(&cdp_kp_pdev);
3171
3172 if (machine_is_apq8064_mtp())
3173 platform_device_register(&mtp_kp_pdev);
Hanumant Singh50440d42012-04-23 19:27:16 -07003174
3175 change_memory_power = &apq8064_change_memory_power;
Anirudh Ghayal32ea6252012-04-26 16:39:50 +05303176
3177 if (machine_is_mpq8064_cdp()) {
3178 platform_device_register(&mpq_gpio_keys_pdev);
3179 platform_device_register(&mpq_keypad_device);
3180 }
Joel King82b7e3f2012-01-05 10:03:27 -08003181}
3182
Joel King82b7e3f2012-01-05 10:03:27 -08003183MACHINE_START(APQ8064_CDP, "QCT APQ8064 CDP")
3184 .map_io = apq8064_map_io,
3185 .reserve = apq8064_reserve,
3186 .init_irq = apq8064_init_irq,
3187 .handle_irq = gic_handle_irq,
3188 .timer = &msm_timer,
3189 .init_machine = apq8064_cdp_init,
Ravishangar Kalyanamc2fee312012-02-09 19:11:22 -08003190 .init_early = apq8064_allocate_memory_regions,
Laura Abbott6988cef2012-03-15 14:27:13 -07003191 .init_very_early = apq8064_early_reserve,
Jeff Ohlsteindd0dd9b2012-05-29 17:47:21 -07003192 .restart = msm_restart,
Joel King82b7e3f2012-01-05 10:03:27 -08003193MACHINE_END
3194
3195MACHINE_START(APQ8064_MTP, "QCT APQ8064 MTP")
3196 .map_io = apq8064_map_io,
3197 .reserve = apq8064_reserve,
3198 .init_irq = apq8064_init_irq,
3199 .handle_irq = gic_handle_irq,
3200 .timer = &msm_timer,
3201 .init_machine = apq8064_cdp_init,
Ravishangar Kalyanamc2fee312012-02-09 19:11:22 -08003202 .init_early = apq8064_allocate_memory_regions,
Laura Abbott6988cef2012-03-15 14:27:13 -07003203 .init_very_early = apq8064_early_reserve,
Jeff Ohlsteindd0dd9b2012-05-29 17:47:21 -07003204 .restart = msm_restart,
Joel King82b7e3f2012-01-05 10:03:27 -08003205MACHINE_END
3206
3207MACHINE_START(APQ8064_LIQUID, "QCT APQ8064 LIQUID")
3208 .map_io = apq8064_map_io,
3209 .reserve = apq8064_reserve,
3210 .init_irq = apq8064_init_irq,
3211 .handle_irq = gic_handle_irq,
3212 .timer = &msm_timer,
3213 .init_machine = apq8064_cdp_init,
Ravishangar Kalyanamc2fee312012-02-09 19:11:22 -08003214 .init_early = apq8064_allocate_memory_regions,
Laura Abbott6988cef2012-03-15 14:27:13 -07003215 .init_very_early = apq8064_early_reserve,
Jeff Ohlsteindd0dd9b2012-05-29 17:47:21 -07003216 .restart = msm_restart,
Joel King82b7e3f2012-01-05 10:03:27 -08003217MACHINE_END
3218
Joel King064bbf82012-04-01 13:23:39 -07003219MACHINE_START(MPQ8064_CDP, "QCT MPQ8064 CDP")
3220 .map_io = apq8064_map_io,
3221 .reserve = apq8064_reserve,
3222 .init_irq = apq8064_init_irq,
3223 .handle_irq = gic_handle_irq,
3224 .timer = &msm_timer,
3225 .init_machine = apq8064_cdp_init,
3226 .init_early = apq8064_allocate_memory_regions,
3227 .init_very_early = apq8064_early_reserve,
Jeff Ohlsteindd0dd9b2012-05-29 17:47:21 -07003228 .restart = msm_restart,
Joel King064bbf82012-04-01 13:23:39 -07003229MACHINE_END
3230
Joel King11ca8202012-02-13 16:19:03 -08003231MACHINE_START(MPQ8064_HRD, "QCT MPQ8064 HRD")
3232 .map_io = apq8064_map_io,
3233 .reserve = apq8064_reserve,
3234 .init_irq = apq8064_init_irq,
3235 .handle_irq = gic_handle_irq,
3236 .timer = &msm_timer,
3237 .init_machine = apq8064_cdp_init,
Joel King3a57e772012-05-28 11:22:55 -07003238 .init_early = apq8064_allocate_memory_regions,
Laura Abbott6988cef2012-03-15 14:27:13 -07003239 .init_very_early = apq8064_early_reserve,
Jeff Ohlsteindd0dd9b2012-05-29 17:47:21 -07003240 .restart = msm_restart,
Joel King11ca8202012-02-13 16:19:03 -08003241MACHINE_END
3242
3243MACHINE_START(MPQ8064_DTV, "QCT MPQ8064 DTV")
3244 .map_io = apq8064_map_io,
3245 .reserve = apq8064_reserve,
3246 .init_irq = apq8064_init_irq,
3247 .handle_irq = gic_handle_irq,
3248 .timer = &msm_timer,
3249 .init_machine = apq8064_cdp_init,
Joel King3a57e772012-05-28 11:22:55 -07003250 .init_early = apq8064_allocate_memory_regions,
Laura Abbott6988cef2012-03-15 14:27:13 -07003251 .init_very_early = apq8064_early_reserve,
Jeff Ohlsteindd0dd9b2012-05-29 17:47:21 -07003252 .restart = msm_restart,
Joel King11ca8202012-02-13 16:19:03 -08003253MACHINE_END
3254