blob: 3943f5f7bb4a429829ba8f9a38e088d38cc83f3e [file] [log] [blame]
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001/*
2 * New driver for Marvell Yukon chipset and SysKonnect Gigabit
3 * Ethernet adapters. Based on earlier sk98lin, e100 and
4 * FreeBSD if_sk drivers.
5 *
6 * This driver intentionally does not support all the features
7 * of the original driver such as link fail-over and link management because
8 * those should be done at higher levels.
9 *
Stephen Hemminger747802a2005-06-27 11:33:16 -070010 * Copyright (C) 2004, 2005 Stephen Hemminger <shemminger@osdl.org>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040011 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070014 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040015 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
24 */
25
Joe Perchesf15063c2010-02-17 15:01:57 +000026#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
27
Arnaldo Carvalho de Melo14c85022005-12-27 02:43:12 -020028#include <linux/in.h>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040029#include <linux/kernel.h>
30#include <linux/module.h>
31#include <linux/moduleparam.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/ethtool.h>
35#include <linux/pci.h>
36#include <linux/if_vlan.h>
37#include <linux/ip.h>
38#include <linux/delay.h>
39#include <linux/crc32.h>
Al Viro40754002005-04-03 09:15:52 +010040#include <linux/dma-mapping.h>
Stephen Hemminger678aa1f2007-10-16 12:15:54 -070041#include <linux/debugfs.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040042#include <linux/sched.h>
Stephen Hemminger678aa1f2007-10-16 12:15:54 -070043#include <linux/seq_file.h>
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -080044#include <linux/mii.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/slab.h>
Stanislaw Gruszka392bd0c2010-10-05 15:11:40 -070046#include <linux/dmi.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040047#include <linux/prefetch.h>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040048#include <asm/irq.h>
49
50#include "skge.h"
51
52#define DRV_NAME "skge"
stephen hemminger5a9d6912011-07-06 19:00:08 +000053#define DRV_VERSION "1.14"
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040054
55#define DEFAULT_TX_RING_SIZE 128
56#define DEFAULT_RX_RING_SIZE 512
57#define MAX_TX_RING_SIZE 1024
Stephen Hemminger9db96472006-06-06 10:11:12 -070058#define TX_LOW_WATER (MAX_SKB_FRAGS + 1)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040059#define MAX_RX_RING_SIZE 4096
Stephen Hemminger19a33d42005-06-27 11:33:15 -070060#define RX_COPY_THRESHOLD 128
61#define RX_BUF_SIZE 1536
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040062#define PHY_RETRIES 1000
63#define ETH_JUMBO_MTU 9000
64#define TX_WATCHDOG (5 * HZ)
65#define NAPI_WEIGHT 64
Stephen Hemminger6abebb52005-07-22 16:26:10 -070066#define BLINK_MS 250
Stephen Hemminger501fb722007-10-16 12:15:51 -070067#define LINK_HZ HZ
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040068
Stephen Hemmingerafa151b2007-10-16 12:15:53 -070069#define SKGE_EEPROM_MAGIC 0x9933aabb
70
71
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040072MODULE_DESCRIPTION("SysKonnect Gigabit Ethernet driver");
Stephen Hemminger65ebe632007-01-23 11:38:57 -080073MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040074MODULE_LICENSE("GPL");
75MODULE_VERSION(DRV_VERSION);
76
Joe Perches67777f92010-02-17 15:01:58 +000077static const u32 default_msg = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
78 NETIF_MSG_LINK | NETIF_MSG_IFUP |
79 NETIF_MSG_IFDOWN);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040080
81static int debug = -1; /* defaults above */
82module_param(debug, int, 0);
83MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
84
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000085static DEFINE_PCI_DEVICE_TABLE(skge_id_table) = {
stephen hemminger6f7d32f2011-07-06 19:00:05 +000086 { PCI_DEVICE(PCI_VENDOR_ID_3COM, 0x1700) }, /* 3Com 3C940 */
87 { PCI_DEVICE(PCI_VENDOR_ID_3COM, 0x80EB) }, /* 3Com 3C940B */
stephen hemminger57d6fa32011-07-06 19:00:07 +000088#ifdef CONFIG_SKGE_GENESIS
89 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x4300) }, /* SK-9xx */
90#endif
stephen hemminger6f7d32f2011-07-06 19:00:05 +000091 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x4320) }, /* SK-98xx V2.0 */
92 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) }, /* D-Link DGE-530T (rev.B) */
93 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4c00) }, /* D-Link DGE-530T */
stephen hemmingerc0743042011-07-06 19:00:06 +000094 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4302) }, /* D-Link DGE-530T Rev C1 */
stephen hemminger6f7d32f2011-07-06 19:00:05 +000095 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4320) }, /* Marvell Yukon 88E8001/8003/8010 */
96 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5005) }, /* Belkin */
97 { PCI_DEVICE(PCI_VENDOR_ID_CNET, 0x434E) }, /* CNet PowerG-2000 */
98 { PCI_DEVICE(PCI_VENDOR_ID_LINKSYS, 0x1064) }, /* Linksys EG1064 v2 */
99 { PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0015 }, /* Linksys EG1032 v2 */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400100 { 0 }
101};
102MODULE_DEVICE_TABLE(pci, skge_id_table);
103
104static int skge_up(struct net_device *dev);
105static int skge_down(struct net_device *dev);
Stephen Hemmingeree294dc2005-12-14 15:47:44 -0800106static void skge_phy_reset(struct skge_port *skge);
Stephen Hemminger513f5332006-09-01 15:53:49 -0700107static void skge_tx_clean(struct net_device *dev);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -0800108static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
109static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400110static void genesis_get_stats(struct skge_port *skge, u64 *data);
111static void yukon_get_stats(struct skge_port *skge, u64 *data);
112static void yukon_init(struct skge_hw *hw, int port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400113static void genesis_mac_init(struct skge_hw *hw, int port);
Stephen Hemminger45bada62005-06-27 11:33:12 -0700114static void genesis_link_up(struct skge_port *skge);
Stephen Hemmingerf80d0322008-11-19 22:01:26 -0800115static void skge_set_multicast(struct net_device *dev);
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -0400116static irqreturn_t skge_intr(int irq, void *dev_id);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400117
Stephen Hemminger7e676d92005-06-27 11:33:13 -0700118/* Avoid conditionals by using array */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400119static const int txqaddr[] = { Q_XA1, Q_XA2 };
120static const int rxqaddr[] = { Q_R1, Q_R2 };
121static const u32 rxirqmask[] = { IS_R1_F, IS_R2_F };
122static const u32 txirqmask[] = { IS_XA1_F, IS_XA2_F };
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -0700123static const u32 napimask[] = { IS_R1_F|IS_XA1_F, IS_R2_F|IS_XA2_F };
124static const u32 portmask[] = { IS_PORT_1, IS_PORT_2 };
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400125
stephen hemminger57d6fa32011-07-06 19:00:07 +0000126static inline bool is_genesis(const struct skge_hw *hw)
127{
128#ifdef CONFIG_SKGE_GENESIS
129 return hw->chip_id == CHIP_ID_GENESIS;
130#else
131 return false;
132#endif
133}
134
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400135static int skge_get_regs_len(struct net_device *dev)
136{
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700137 return 0x4000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400138}
139
140/*
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700141 * Returns copy of whole control register region
142 * Note: skip RAM address register because accessing it will
143 * cause bus hangs!
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400144 */
145static void skge_get_regs(struct net_device *dev, struct ethtool_regs *regs,
146 void *p)
147{
148 const struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400149 const void __iomem *io = skge->hw->regs;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400150
151 regs->version = 1;
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700152 memset(p, 0, regs->len);
153 memcpy_fromio(p, io, B3_RAM_ADDR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400154
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700155 memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1,
156 regs->len - B3_RI_WTO_R1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400157}
158
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800159/* Wake on Lan only supported on Yukon chips with rev 1 or above */
Stephen Hemmingera504e642007-02-02 08:22:53 -0800160static u32 wol_supported(const struct skge_hw *hw)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400161{
stephen hemminger57d6fa32011-07-06 19:00:07 +0000162 if (is_genesis(hw))
Stephen Hemmingera504e642007-02-02 08:22:53 -0800163 return 0;
Stephen Hemmingerd17ecb22007-05-07 11:01:55 -0700164
165 if (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
166 return 0;
167
168 return WAKE_MAGIC | WAKE_PHY;
Stephen Hemmingera504e642007-02-02 08:22:53 -0800169}
170
Stephen Hemmingera504e642007-02-02 08:22:53 -0800171static void skge_wol_init(struct skge_port *skge)
172{
173 struct skge_hw *hw = skge->hw;
174 int port = skge->port;
Stephen Hemminger692412b2007-04-09 15:32:45 -0700175 u16 ctrl;
Stephen Hemmingera504e642007-02-02 08:22:53 -0800176
Stephen Hemmingera504e642007-02-02 08:22:53 -0800177 skge_write16(hw, B0_CTST, CS_RST_CLR);
178 skge_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
179
Stephen Hemminger692412b2007-04-09 15:32:45 -0700180 /* Turn on Vaux */
181 skge_write8(hw, B0_POWER_CTRL,
182 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_ON | PC_VCC_OFF);
183
184 /* WA code for COMA mode -- clear PHY reset */
185 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
186 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
187 u32 reg = skge_read32(hw, B2_GP_IO);
188 reg |= GP_DIR_9;
189 reg &= ~GP_IO_9;
190 skge_write32(hw, B2_GP_IO, reg);
191 }
192
193 skge_write32(hw, SK_REG(port, GPHY_CTRL),
194 GPC_DIS_SLEEP |
195 GPC_HWCFG_M_3 | GPC_HWCFG_M_2 | GPC_HWCFG_M_1 | GPC_HWCFG_M_0 |
196 GPC_ANEG_1 | GPC_RST_SET);
197
198 skge_write32(hw, SK_REG(port, GPHY_CTRL),
199 GPC_DIS_SLEEP |
200 GPC_HWCFG_M_3 | GPC_HWCFG_M_2 | GPC_HWCFG_M_1 | GPC_HWCFG_M_0 |
201 GPC_ANEG_1 | GPC_RST_CLR);
202
203 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
Stephen Hemmingera504e642007-02-02 08:22:53 -0800204
205 /* Force to 10/100 skge_reset will re-enable on resume */
Stephen Hemminger692412b2007-04-09 15:32:45 -0700206 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
Joe Perches67777f92010-02-17 15:01:58 +0000207 (PHY_AN_100FULL | PHY_AN_100HALF |
208 PHY_AN_10FULL | PHY_AN_10HALF | PHY_AN_CSMA));
Stephen Hemminger692412b2007-04-09 15:32:45 -0700209 /* no 1000 HD/FD */
210 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, 0);
211 gm_phy_write(hw, port, PHY_MARV_CTRL,
212 PHY_CT_RESET | PHY_CT_SPS_LSB | PHY_CT_ANE |
213 PHY_CT_RE_CFG | PHY_CT_DUP_MD);
Stephen Hemmingera504e642007-02-02 08:22:53 -0800214
Stephen Hemmingera504e642007-02-02 08:22:53 -0800215
216 /* Set GMAC to no flow control and auto update for speed/duplex */
217 gma_write16(hw, port, GM_GP_CTRL,
218 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
219 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
220
221 /* Set WOL address */
222 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
223 skge->netdev->dev_addr, ETH_ALEN);
224
225 /* Turn on appropriate WOL control bits */
226 skge_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
227 ctrl = 0;
228 if (skge->wol & WAKE_PHY)
229 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
230 else
231 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
232
233 if (skge->wol & WAKE_MAGIC)
234 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
235 else
Joe Perchesa419aef2009-08-18 11:18:35 -0700236 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
Stephen Hemmingera504e642007-02-02 08:22:53 -0800237
238 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
239 skge_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
240
241 /* block receiver */
242 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400243}
244
245static void skge_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
246{
247 struct skge_port *skge = netdev_priv(dev);
248
Stephen Hemmingera504e642007-02-02 08:22:53 -0800249 wol->supported = wol_supported(skge->hw);
250 wol->wolopts = skge->wol;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400251}
252
253static int skge_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
254{
255 struct skge_port *skge = netdev_priv(dev);
256 struct skge_hw *hw = skge->hw;
257
Joe Perches8e95a202009-12-03 07:58:21 +0000258 if ((wol->wolopts & ~wol_supported(hw)) ||
259 !device_can_wakeup(&hw->pdev->dev))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400260 return -EOPNOTSUPP;
261
Stephen Hemmingera504e642007-02-02 08:22:53 -0800262 skge->wol = wol->wolopts;
Rafael J. Wysocki5177b322008-10-29 14:22:14 -0700263
264 device_set_wakeup_enable(&hw->pdev->dev, skge->wol);
265
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400266 return 0;
267}
268
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800269/* Determine supported/advertised modes based on hardware.
270 * Note: ethtool ADVERTISED_xxx == SUPPORTED_xxx
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700271 */
272static u32 skge_supported_modes(const struct skge_hw *hw)
273{
274 u32 supported;
275
Stephen Hemminger5e1705d2005-08-16 14:00:58 -0700276 if (hw->copper) {
Joe Perches67777f92010-02-17 15:01:58 +0000277 supported = (SUPPORTED_10baseT_Half |
278 SUPPORTED_10baseT_Full |
279 SUPPORTED_100baseT_Half |
280 SUPPORTED_100baseT_Full |
281 SUPPORTED_1000baseT_Half |
282 SUPPORTED_1000baseT_Full |
283 SUPPORTED_Autoneg |
284 SUPPORTED_TP);
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700285
stephen hemminger57d6fa32011-07-06 19:00:07 +0000286 if (is_genesis(hw))
Joe Perches67777f92010-02-17 15:01:58 +0000287 supported &= ~(SUPPORTED_10baseT_Half |
288 SUPPORTED_10baseT_Full |
289 SUPPORTED_100baseT_Half |
290 SUPPORTED_100baseT_Full);
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700291
292 else if (hw->chip_id == CHIP_ID_YUKON)
293 supported &= ~SUPPORTED_1000baseT_Half;
294 } else
Joe Perches67777f92010-02-17 15:01:58 +0000295 supported = (SUPPORTED_1000baseT_Full |
296 SUPPORTED_1000baseT_Half |
297 SUPPORTED_FIBRE |
298 SUPPORTED_Autoneg);
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700299
300 return supported;
301}
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400302
303static int skge_get_settings(struct net_device *dev,
304 struct ethtool_cmd *ecmd)
305{
306 struct skge_port *skge = netdev_priv(dev);
307 struct skge_hw *hw = skge->hw;
308
309 ecmd->transceiver = XCVR_INTERNAL;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700310 ecmd->supported = skge_supported_modes(hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400311
Stephen Hemminger5e1705d2005-08-16 14:00:58 -0700312 if (hw->copper) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400313 ecmd->port = PORT_TP;
314 ecmd->phy_address = hw->phy_addr;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700315 } else
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400316 ecmd->port = PORT_FIBRE;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400317
318 ecmd->advertising = skge->advertising;
319 ecmd->autoneg = skge->autoneg;
David Decotigny70739492011-04-27 18:32:40 +0000320 ethtool_cmd_speed_set(ecmd, skge->speed);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400321 ecmd->duplex = skge->duplex;
322 return 0;
323}
324
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400325static int skge_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
326{
327 struct skge_port *skge = netdev_priv(dev);
328 const struct skge_hw *hw = skge->hw;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700329 u32 supported = skge_supported_modes(hw);
Xiaoming.Zhang9ac13532008-09-25 20:28:05 +0000330 int err = 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400331
332 if (ecmd->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700333 ecmd->advertising = supported;
334 skge->duplex = -1;
335 skge->speed = -1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400336 } else {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700337 u32 setting;
David Decotigny25db0332011-04-27 18:32:39 +0000338 u32 speed = ethtool_cmd_speed(ecmd);
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700339
David Decotigny25db0332011-04-27 18:32:39 +0000340 switch (speed) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400341 case SPEED_1000:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700342 if (ecmd->duplex == DUPLEX_FULL)
343 setting = SUPPORTED_1000baseT_Full;
344 else if (ecmd->duplex == DUPLEX_HALF)
345 setting = SUPPORTED_1000baseT_Half;
346 else
347 return -EINVAL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400348 break;
349 case SPEED_100:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700350 if (ecmd->duplex == DUPLEX_FULL)
351 setting = SUPPORTED_100baseT_Full;
352 else if (ecmd->duplex == DUPLEX_HALF)
353 setting = SUPPORTED_100baseT_Half;
354 else
355 return -EINVAL;
356 break;
357
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400358 case SPEED_10:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700359 if (ecmd->duplex == DUPLEX_FULL)
360 setting = SUPPORTED_10baseT_Full;
361 else if (ecmd->duplex == DUPLEX_HALF)
362 setting = SUPPORTED_10baseT_Half;
363 else
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400364 return -EINVAL;
365 break;
366 default:
367 return -EINVAL;
368 }
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700369
370 if ((setting & supported) == 0)
371 return -EINVAL;
372
David Decotigny25db0332011-04-27 18:32:39 +0000373 skge->speed = speed;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700374 skge->duplex = ecmd->duplex;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400375 }
376
377 skge->autoneg = ecmd->autoneg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400378 skge->advertising = ecmd->advertising;
379
Xiaoming.Zhang9ac13532008-09-25 20:28:05 +0000380 if (netif_running(dev)) {
381 skge_down(dev);
382 err = skge_up(dev);
383 if (err) {
384 dev_close(dev);
385 return err;
386 }
387 }
Stephen Hemmingeree294dc2005-12-14 15:47:44 -0800388
Joe Perches67777f92010-02-17 15:01:58 +0000389 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400390}
391
392static void skge_get_drvinfo(struct net_device *dev,
393 struct ethtool_drvinfo *info)
394{
395 struct skge_port *skge = netdev_priv(dev);
396
Rick Jones68aad782011-11-07 13:29:27 +0000397 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
398 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
399 strlcpy(info->fw_version, "N/A", sizeof(info->fw_version));
400 strlcpy(info->bus_info, pci_name(skge->hw->pdev),
401 sizeof(info->bus_info));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400402}
403
404static const struct skge_stat {
405 char name[ETH_GSTRING_LEN];
406 u16 xmac_offset;
407 u16 gma_offset;
408} skge_stats[] = {
409 { "tx_bytes", XM_TXO_OK_HI, GM_TXO_OK_HI },
410 { "rx_bytes", XM_RXO_OK_HI, GM_RXO_OK_HI },
411
412 { "tx_broadcast", XM_TXF_BC_OK, GM_TXF_BC_OK },
413 { "rx_broadcast", XM_RXF_BC_OK, GM_RXF_BC_OK },
414 { "tx_multicast", XM_TXF_MC_OK, GM_TXF_MC_OK },
415 { "rx_multicast", XM_RXF_MC_OK, GM_RXF_MC_OK },
416 { "tx_unicast", XM_TXF_UC_OK, GM_TXF_UC_OK },
417 { "rx_unicast", XM_RXF_UC_OK, GM_RXF_UC_OK },
418 { "tx_mac_pause", XM_TXF_MPAUSE, GM_TXF_MPAUSE },
419 { "rx_mac_pause", XM_RXF_MPAUSE, GM_RXF_MPAUSE },
420
421 { "collisions", XM_TXF_SNG_COL, GM_TXF_SNG_COL },
422 { "multi_collisions", XM_TXF_MUL_COL, GM_TXF_MUL_COL },
423 { "aborted", XM_TXF_ABO_COL, GM_TXF_ABO_COL },
424 { "late_collision", XM_TXF_LAT_COL, GM_TXF_LAT_COL },
425 { "fifo_underrun", XM_TXE_FIFO_UR, GM_TXE_FIFO_UR },
426 { "fifo_overflow", XM_RXE_FIFO_OV, GM_RXE_FIFO_OV },
427
428 { "rx_toolong", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
429 { "rx_jabber", XM_RXF_JAB_PKT, GM_RXF_JAB_PKT },
430 { "rx_runt", XM_RXE_RUNT, GM_RXE_FRAG },
431 { "rx_too_long", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
432 { "rx_fcs_error", XM_RXF_FCS_ERR, GM_RXF_FCS_ERR },
433};
434
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700435static int skge_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400436{
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700437 switch (sset) {
438 case ETH_SS_STATS:
439 return ARRAY_SIZE(skge_stats);
440 default:
441 return -EOPNOTSUPP;
442 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400443}
444
445static void skge_get_ethtool_stats(struct net_device *dev,
446 struct ethtool_stats *stats, u64 *data)
447{
448 struct skge_port *skge = netdev_priv(dev);
449
stephen hemminger57d6fa32011-07-06 19:00:07 +0000450 if (is_genesis(skge->hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400451 genesis_get_stats(skge, data);
452 else
453 yukon_get_stats(skge, data);
454}
455
456/* Use hardware MIB variables for critical path statistics and
457 * transmit feedback not reported at interrupt.
458 * Other errors are accounted for in interrupt handler.
459 */
460static struct net_device_stats *skge_get_stats(struct net_device *dev)
461{
462 struct skge_port *skge = netdev_priv(dev);
463 u64 data[ARRAY_SIZE(skge_stats)];
464
stephen hemminger57d6fa32011-07-06 19:00:07 +0000465 if (is_genesis(skge->hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400466 genesis_get_stats(skge, data);
467 else
468 yukon_get_stats(skge, data);
469
Stephen Hemmingerda007722007-10-16 12:15:52 -0700470 dev->stats.tx_bytes = data[0];
471 dev->stats.rx_bytes = data[1];
472 dev->stats.tx_packets = data[2] + data[4] + data[6];
473 dev->stats.rx_packets = data[3] + data[5] + data[7];
474 dev->stats.multicast = data[3] + data[5];
475 dev->stats.collisions = data[10];
476 dev->stats.tx_aborted_errors = data[12];
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400477
Stephen Hemmingerda007722007-10-16 12:15:52 -0700478 return &dev->stats;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400479}
480
481static void skge_get_strings(struct net_device *dev, u32 stringset, u8 *data)
482{
483 int i;
484
Stephen Hemminger95566062005-06-27 11:33:02 -0700485 switch (stringset) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400486 case ETH_SS_STATS:
487 for (i = 0; i < ARRAY_SIZE(skge_stats); i++)
488 memcpy(data + i * ETH_GSTRING_LEN,
489 skge_stats[i].name, ETH_GSTRING_LEN);
490 break;
491 }
492}
493
494static void skge_get_ring_param(struct net_device *dev,
495 struct ethtool_ringparam *p)
496{
497 struct skge_port *skge = netdev_priv(dev);
498
499 p->rx_max_pending = MAX_RX_RING_SIZE;
500 p->tx_max_pending = MAX_TX_RING_SIZE;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400501
502 p->rx_pending = skge->rx_ring.count;
503 p->tx_pending = skge->tx_ring.count;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400504}
505
506static int skge_set_ring_param(struct net_device *dev,
507 struct ethtool_ringparam *p)
508{
509 struct skge_port *skge = netdev_priv(dev);
Wang Chene824b3e2008-09-26 16:20:32 +0800510 int err = 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400511
512 if (p->rx_pending == 0 || p->rx_pending > MAX_RX_RING_SIZE ||
Stephen Hemminger9db96472006-06-06 10:11:12 -0700513 p->tx_pending < TX_LOW_WATER || p->tx_pending > MAX_TX_RING_SIZE)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400514 return -EINVAL;
515
516 skge->rx_ring.count = p->rx_pending;
517 skge->tx_ring.count = p->tx_pending;
518
519 if (netif_running(dev)) {
520 skge_down(dev);
Stephen Hemminger3b8bb472005-12-14 15:47:48 -0800521 err = skge_up(dev);
522 if (err)
523 dev_close(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400524 }
525
Wang Chene824b3e2008-09-26 16:20:32 +0800526 return err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400527}
528
529static u32 skge_get_msglevel(struct net_device *netdev)
530{
531 struct skge_port *skge = netdev_priv(netdev);
532 return skge->msg_enable;
533}
534
535static void skge_set_msglevel(struct net_device *netdev, u32 value)
536{
537 struct skge_port *skge = netdev_priv(netdev);
538 skge->msg_enable = value;
539}
540
541static int skge_nway_reset(struct net_device *dev)
542{
543 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400544
545 if (skge->autoneg != AUTONEG_ENABLE || !netif_running(dev))
546 return -EINVAL;
547
Stephen Hemmingeree294dc2005-12-14 15:47:44 -0800548 skge_phy_reset(skge);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400549 return 0;
550}
551
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400552static void skge_get_pauseparam(struct net_device *dev,
553 struct ethtool_pauseparam *ecmd)
554{
555 struct skge_port *skge = netdev_priv(dev);
556
Joe Perches8e95a202009-12-03 07:58:21 +0000557 ecmd->rx_pause = ((skge->flow_control == FLOW_MODE_SYMMETRIC) ||
558 (skge->flow_control == FLOW_MODE_SYM_OR_REM));
559 ecmd->tx_pause = (ecmd->rx_pause ||
560 (skge->flow_control == FLOW_MODE_LOC_SEND));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400561
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700562 ecmd->autoneg = ecmd->rx_pause || ecmd->tx_pause;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400563}
564
565static int skge_set_pauseparam(struct net_device *dev,
566 struct ethtool_pauseparam *ecmd)
567{
568 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700569 struct ethtool_pauseparam old;
Xiaoming.Zhang9ac13532008-09-25 20:28:05 +0000570 int err = 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400571
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700572 skge_get_pauseparam(dev, &old);
573
574 if (ecmd->autoneg != old.autoneg)
575 skge->flow_control = ecmd->autoneg ? FLOW_MODE_NONE : FLOW_MODE_SYMMETRIC;
576 else {
577 if (ecmd->rx_pause && ecmd->tx_pause)
578 skge->flow_control = FLOW_MODE_SYMMETRIC;
579 else if (ecmd->rx_pause && !ecmd->tx_pause)
580 skge->flow_control = FLOW_MODE_SYM_OR_REM;
581 else if (!ecmd->rx_pause && ecmd->tx_pause)
582 skge->flow_control = FLOW_MODE_LOC_SEND;
583 else
584 skge->flow_control = FLOW_MODE_NONE;
585 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400586
Xiaoming.Zhang9ac13532008-09-25 20:28:05 +0000587 if (netif_running(dev)) {
588 skge_down(dev);
589 err = skge_up(dev);
590 if (err) {
591 dev_close(dev);
592 return err;
593 }
594 }
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700595
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400596 return 0;
597}
598
599/* Chip internal frequency for clock calculations */
600static inline u32 hwkhz(const struct skge_hw *hw)
601{
stephen hemminger57d6fa32011-07-06 19:00:07 +0000602 return is_genesis(hw) ? 53125 : 78125;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400603}
604
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800605/* Chip HZ to microseconds */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400606static inline u32 skge_clk2usec(const struct skge_hw *hw, u32 ticks)
607{
608 return (ticks * 1000) / hwkhz(hw);
609}
610
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800611/* Microseconds to chip HZ */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400612static inline u32 skge_usecs2clk(const struct skge_hw *hw, u32 usec)
613{
614 return hwkhz(hw) * usec / 1000;
615}
616
617static int skge_get_coalesce(struct net_device *dev,
618 struct ethtool_coalesce *ecmd)
619{
620 struct skge_port *skge = netdev_priv(dev);
621 struct skge_hw *hw = skge->hw;
622 int port = skge->port;
623
624 ecmd->rx_coalesce_usecs = 0;
625 ecmd->tx_coalesce_usecs = 0;
626
627 if (skge_read32(hw, B2_IRQM_CTRL) & TIM_START) {
628 u32 delay = skge_clk2usec(hw, skge_read32(hw, B2_IRQM_INI));
629 u32 msk = skge_read32(hw, B2_IRQM_MSK);
630
631 if (msk & rxirqmask[port])
632 ecmd->rx_coalesce_usecs = delay;
633 if (msk & txirqmask[port])
634 ecmd->tx_coalesce_usecs = delay;
635 }
636
637 return 0;
638}
639
640/* Note: interrupt timer is per board, but can turn on/off per port */
641static int skge_set_coalesce(struct net_device *dev,
642 struct ethtool_coalesce *ecmd)
643{
644 struct skge_port *skge = netdev_priv(dev);
645 struct skge_hw *hw = skge->hw;
646 int port = skge->port;
647 u32 msk = skge_read32(hw, B2_IRQM_MSK);
648 u32 delay = 25;
649
650 if (ecmd->rx_coalesce_usecs == 0)
651 msk &= ~rxirqmask[port];
652 else if (ecmd->rx_coalesce_usecs < 25 ||
653 ecmd->rx_coalesce_usecs > 33333)
654 return -EINVAL;
655 else {
656 msk |= rxirqmask[port];
657 delay = ecmd->rx_coalesce_usecs;
658 }
659
660 if (ecmd->tx_coalesce_usecs == 0)
661 msk &= ~txirqmask[port];
662 else if (ecmd->tx_coalesce_usecs < 25 ||
663 ecmd->tx_coalesce_usecs > 33333)
664 return -EINVAL;
665 else {
666 msk |= txirqmask[port];
667 delay = min(delay, ecmd->rx_coalesce_usecs);
668 }
669
670 skge_write32(hw, B2_IRQM_MSK, msk);
671 if (msk == 0)
672 skge_write32(hw, B2_IRQM_CTRL, TIM_STOP);
673 else {
674 skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, delay));
675 skge_write32(hw, B2_IRQM_CTRL, TIM_START);
676 }
677 return 0;
678}
679
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700680enum led_mode { LED_MODE_OFF, LED_MODE_ON, LED_MODE_TST };
681static void skge_led(struct skge_port *skge, enum led_mode mode)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400682{
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400683 struct skge_hw *hw = skge->hw;
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700684 int port = skge->port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400685
Stephen Hemminger9cbe3302007-03-16 14:01:28 -0700686 spin_lock_bh(&hw->phy_lock);
stephen hemminger57d6fa32011-07-06 19:00:07 +0000687 if (is_genesis(hw)) {
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700688 switch (mode) {
689 case LED_MODE_OFF:
Stephen Hemminger64f6b642006-09-23 21:25:28 -0700690 if (hw->phy_type == SK_PHY_BCOM)
691 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_OFF);
692 else {
693 skge_write32(hw, SK_REG(port, TX_LED_VAL), 0);
694 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_T_OFF);
695 }
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700696 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
697 skge_write32(hw, SK_REG(port, RX_LED_VAL), 0);
698 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_T_OFF);
699 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400700
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700701 case LED_MODE_ON:
702 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_ON);
703 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_LINKSYNC_ON);
704
705 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
706 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
707
708 break;
709
710 case LED_MODE_TST:
711 skge_write8(hw, SK_REG(port, RX_LED_TST), LED_T_ON);
712 skge_write32(hw, SK_REG(port, RX_LED_VAL), 100);
713 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
714
Stephen Hemminger64f6b642006-09-23 21:25:28 -0700715 if (hw->phy_type == SK_PHY_BCOM)
716 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_ON);
717 else {
718 skge_write8(hw, SK_REG(port, TX_LED_TST), LED_T_ON);
719 skge_write32(hw, SK_REG(port, TX_LED_VAL), 100);
720 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
721 }
722
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700723 }
724 } else {
725 switch (mode) {
726 case LED_MODE_OFF:
727 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
728 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
729 PHY_M_LED_MO_DUP(MO_LED_OFF) |
730 PHY_M_LED_MO_10(MO_LED_OFF) |
731 PHY_M_LED_MO_100(MO_LED_OFF) |
732 PHY_M_LED_MO_1000(MO_LED_OFF) |
733 PHY_M_LED_MO_RX(MO_LED_OFF));
734 break;
735 case LED_MODE_ON:
736 gm_phy_write(hw, port, PHY_MARV_LED_CTRL,
737 PHY_M_LED_PULS_DUR(PULS_170MS) |
738 PHY_M_LED_BLINK_RT(BLINK_84MS) |
739 PHY_M_LEDC_TX_CTRL |
740 PHY_M_LEDC_DP_CTRL);
Stephen Hemminger46a60f22005-09-09 12:54:56 -0700741
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700742 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
743 PHY_M_LED_MO_RX(MO_LED_OFF) |
744 (skge->speed == SPEED_100 ?
745 PHY_M_LED_MO_100(MO_LED_ON) : 0));
746 break;
747 case LED_MODE_TST:
748 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
749 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
750 PHY_M_LED_MO_DUP(MO_LED_ON) |
751 PHY_M_LED_MO_10(MO_LED_ON) |
752 PHY_M_LED_MO_100(MO_LED_ON) |
753 PHY_M_LED_MO_1000(MO_LED_ON) |
754 PHY_M_LED_MO_RX(MO_LED_ON));
755 }
756 }
Stephen Hemminger9cbe3302007-03-16 14:01:28 -0700757 spin_unlock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400758}
759
760/* blink LED's for finding board */
stephen hemmingera5b9f412011-04-04 08:43:42 +0000761static int skge_set_phys_id(struct net_device *dev,
762 enum ethtool_phys_id_state state)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400763{
764 struct skge_port *skge = netdev_priv(dev);
765
stephen hemmingera5b9f412011-04-04 08:43:42 +0000766 switch (state) {
767 case ETHTOOL_ID_ACTIVE:
Allan, Bruce Wfce55922011-04-13 13:09:10 +0000768 return 2; /* cycle on/off twice per second */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400769
stephen hemmingera5b9f412011-04-04 08:43:42 +0000770 case ETHTOOL_ID_ON:
771 skge_led(skge, LED_MODE_TST);
772 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400773
stephen hemmingera5b9f412011-04-04 08:43:42 +0000774 case ETHTOOL_ID_OFF:
775 skge_led(skge, LED_MODE_OFF);
776 break;
777
778 case ETHTOOL_ID_INACTIVE:
779 /* back to regular LED state */
780 skge_led(skge, netif_running(dev) ? LED_MODE_ON : LED_MODE_OFF);
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700781 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400782
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400783 return 0;
784}
785
Stephen Hemmingerafa151b2007-10-16 12:15:53 -0700786static int skge_get_eeprom_len(struct net_device *dev)
787{
788 struct skge_port *skge = netdev_priv(dev);
789 u32 reg2;
790
791 pci_read_config_dword(skge->hw->pdev, PCI_DEV_REG2, &reg2);
Joe Perches67777f92010-02-17 15:01:58 +0000792 return 1 << (((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
Stephen Hemmingerafa151b2007-10-16 12:15:53 -0700793}
794
795static u32 skge_vpd_read(struct pci_dev *pdev, int cap, u16 offset)
796{
797 u32 val;
798
799 pci_write_config_word(pdev, cap + PCI_VPD_ADDR, offset);
800
801 do {
802 pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &offset);
803 } while (!(offset & PCI_VPD_ADDR_F));
804
805 pci_read_config_dword(pdev, cap + PCI_VPD_DATA, &val);
806 return val;
807}
808
809static void skge_vpd_write(struct pci_dev *pdev, int cap, u16 offset, u32 val)
810{
811 pci_write_config_dword(pdev, cap + PCI_VPD_DATA, val);
812 pci_write_config_word(pdev, cap + PCI_VPD_ADDR,
813 offset | PCI_VPD_ADDR_F);
814
815 do {
816 pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &offset);
817 } while (offset & PCI_VPD_ADDR_F);
818}
819
820static int skge_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
821 u8 *data)
822{
823 struct skge_port *skge = netdev_priv(dev);
824 struct pci_dev *pdev = skge->hw->pdev;
825 int cap = pci_find_capability(pdev, PCI_CAP_ID_VPD);
826 int length = eeprom->len;
827 u16 offset = eeprom->offset;
828
829 if (!cap)
830 return -EINVAL;
831
832 eeprom->magic = SKGE_EEPROM_MAGIC;
833
834 while (length > 0) {
835 u32 val = skge_vpd_read(pdev, cap, offset);
836 int n = min_t(int, length, sizeof(val));
837
838 memcpy(data, &val, n);
839 length -= n;
840 data += n;
841 offset += n;
842 }
843 return 0;
844}
845
846static int skge_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
847 u8 *data)
848{
849 struct skge_port *skge = netdev_priv(dev);
850 struct pci_dev *pdev = skge->hw->pdev;
851 int cap = pci_find_capability(pdev, PCI_CAP_ID_VPD);
852 int length = eeprom->len;
853 u16 offset = eeprom->offset;
854
855 if (!cap)
856 return -EINVAL;
857
858 if (eeprom->magic != SKGE_EEPROM_MAGIC)
859 return -EINVAL;
860
861 while (length > 0) {
862 u32 val;
863 int n = min_t(int, length, sizeof(val));
864
865 if (n < sizeof(val))
866 val = skge_vpd_read(pdev, cap, offset);
867 memcpy(&val, data, n);
868
869 skge_vpd_write(pdev, cap, offset, val);
870
871 length -= n;
872 data += n;
873 offset += n;
874 }
875 return 0;
876}
877
Jeff Garzik7282d492006-09-13 14:30:00 -0400878static const struct ethtool_ops skge_ethtool_ops = {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400879 .get_settings = skge_get_settings,
880 .set_settings = skge_set_settings,
881 .get_drvinfo = skge_get_drvinfo,
882 .get_regs_len = skge_get_regs_len,
883 .get_regs = skge_get_regs,
884 .get_wol = skge_get_wol,
885 .set_wol = skge_set_wol,
886 .get_msglevel = skge_get_msglevel,
887 .set_msglevel = skge_set_msglevel,
888 .nway_reset = skge_nway_reset,
889 .get_link = ethtool_op_get_link,
Stephen Hemmingerafa151b2007-10-16 12:15:53 -0700890 .get_eeprom_len = skge_get_eeprom_len,
891 .get_eeprom = skge_get_eeprom,
892 .set_eeprom = skge_set_eeprom,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400893 .get_ringparam = skge_get_ring_param,
894 .set_ringparam = skge_set_ring_param,
895 .get_pauseparam = skge_get_pauseparam,
896 .set_pauseparam = skge_set_pauseparam,
897 .get_coalesce = skge_get_coalesce,
898 .set_coalesce = skge_set_coalesce,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400899 .get_strings = skge_get_strings,
stephen hemmingera5b9f412011-04-04 08:43:42 +0000900 .set_phys_id = skge_set_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700901 .get_sset_count = skge_get_sset_count,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400902 .get_ethtool_stats = skge_get_ethtool_stats,
903};
904
905/*
906 * Allocate ring elements and chain them together
907 * One-to-one association of board descriptors with ring elements
908 */
Stephen Hemmingerc3da1442006-03-21 10:57:01 -0800909static int skge_ring_alloc(struct skge_ring *ring, void *vaddr, u32 base)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400910{
911 struct skge_tx_desc *d;
912 struct skge_element *e;
913 int i;
914
Robert P. J. Daycd861282006-12-13 00:34:52 -0800915 ring->start = kcalloc(ring->count, sizeof(*e), GFP_KERNEL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400916 if (!ring->start)
917 return -ENOMEM;
918
919 for (i = 0, e = ring->start, d = vaddr; i < ring->count; i++, e++, d++) {
920 e->desc = d;
921 if (i == ring->count - 1) {
922 e->next = ring->start;
923 d->next_offset = base;
924 } else {
925 e->next = e + 1;
926 d->next_offset = base + (i+1) * sizeof(*d);
927 }
928 }
929 ring->to_use = ring->to_clean = ring->start;
930
931 return 0;
932}
933
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700934/* Allocate and setup a new buffer for receiving */
935static void skge_rx_setup(struct skge_port *skge, struct skge_element *e,
936 struct sk_buff *skb, unsigned int bufsize)
937{
938 struct skge_rx_desc *rd = e->desc;
939 u64 map;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400940
941 map = pci_map_single(skge->hw->pdev, skb->data, bufsize,
942 PCI_DMA_FROMDEVICE);
943
944 rd->dma_lo = map;
945 rd->dma_hi = map >> 32;
946 e->skb = skb;
947 rd->csum1_start = ETH_HLEN;
948 rd->csum2_start = ETH_HLEN;
949 rd->csum1 = 0;
950 rd->csum2 = 0;
951
952 wmb();
953
954 rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | bufsize;
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +0000955 dma_unmap_addr_set(e, mapaddr, map);
956 dma_unmap_len_set(e, maplen, bufsize);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400957}
958
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700959/* Resume receiving using existing skb,
960 * Note: DMA address is not changed by chip.
961 * MTU not changed while receiver active.
962 */
Stephen Hemminger5a011442006-03-23 11:07:25 -0800963static inline void skge_rx_reuse(struct skge_element *e, unsigned int size)
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700964{
965 struct skge_rx_desc *rd = e->desc;
966
967 rd->csum2 = 0;
968 rd->csum2_start = ETH_HLEN;
969
970 wmb();
971
972 rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | size;
973}
974
975
976/* Free all buffers in receive ring, assumes receiver stopped */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400977static void skge_rx_clean(struct skge_port *skge)
978{
979 struct skge_hw *hw = skge->hw;
980 struct skge_ring *ring = &skge->rx_ring;
981 struct skge_element *e;
982
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700983 e = ring->start;
984 do {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400985 struct skge_rx_desc *rd = e->desc;
986 rd->control = 0;
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700987 if (e->skb) {
988 pci_unmap_single(hw->pdev,
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +0000989 dma_unmap_addr(e, mapaddr),
990 dma_unmap_len(e, maplen),
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700991 PCI_DMA_FROMDEVICE);
992 dev_kfree_skb(e->skb);
993 e->skb = NULL;
994 }
995 } while ((e = e->next) != ring->start);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400996}
997
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700998
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400999/* Allocate buffers for receive ring
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001000 * For receive: to_clean is next received frame.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001001 */
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07001002static int skge_rx_fill(struct net_device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001003{
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07001004 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001005 struct skge_ring *ring = &skge->rx_ring;
1006 struct skge_element *e;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001007
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001008 e = ring->start;
1009 do {
Stephen Hemminger383181a2005-09-19 15:37:16 -07001010 struct sk_buff *skb;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001011
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07001012 skb = __netdev_alloc_skb(dev, skge->rx_buf_size + NET_IP_ALIGN,
1013 GFP_KERNEL);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001014 if (!skb)
1015 return -ENOMEM;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001016
Stephen Hemminger383181a2005-09-19 15:37:16 -07001017 skb_reserve(skb, NET_IP_ALIGN);
1018 skge_rx_setup(skge, e, skb, skge->rx_buf_size);
Joe Perches67777f92010-02-17 15:01:58 +00001019 } while ((e = e->next) != ring->start);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001020
1021 ring->to_clean = ring->start;
1022 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001023}
1024
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001025static const char *skge_pause(enum pause_status status)
1026{
Joe Perches67777f92010-02-17 15:01:58 +00001027 switch (status) {
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001028 case FLOW_STAT_NONE:
1029 return "none";
1030 case FLOW_STAT_REM_SEND:
1031 return "rx only";
1032 case FLOW_STAT_LOC_SEND:
1033 return "tx_only";
1034 case FLOW_STAT_SYMMETRIC: /* Both station may send PAUSE */
1035 return "both";
1036 default:
1037 return "indeterminated";
1038 }
1039}
1040
1041
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001042static void skge_link_up(struct skge_port *skge)
1043{
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001044 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG),
Stephen Hemminger54cfb5a2005-08-16 14:01:05 -07001045 LED_BLK_OFF|LED_SYNC_OFF|LED_ON);
1046
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001047 netif_carrier_on(skge->netdev);
Stephen Hemminger29b4e882006-03-23 11:07:28 -08001048 netif_wake_queue(skge->netdev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001049
Joe Perchesd7072042010-02-09 11:49:53 +00001050 netif_info(skge, link, skge->netdev,
1051 "Link is up at %d Mbps, %s duplex, flow control %s\n",
1052 skge->speed,
1053 skge->duplex == DUPLEX_FULL ? "full" : "half",
1054 skge_pause(skge->flow_status));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001055}
1056
1057static void skge_link_down(struct skge_port *skge)
1058{
Stephen Hemminger54cfb5a2005-08-16 14:01:05 -07001059 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001060 netif_carrier_off(skge->netdev);
1061 netif_stop_queue(skge->netdev);
1062
Joe Perchesd7072042010-02-09 11:49:53 +00001063 netif_info(skge, link, skge->netdev, "Link is down\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001064}
1065
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001066static void xm_link_down(struct skge_hw *hw, int port)
1067{
1068 struct net_device *dev = hw->dev[port];
1069 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001070
Stephen Hemminger501fb722007-10-16 12:15:51 -07001071 xm_write16(hw, port, XM_IMSK, XM_IMSK_DISABLE);
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001072
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001073 if (netif_carrier_ok(dev))
1074 skge_link_down(skge);
1075}
1076
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001077static int __xm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001078{
1079 int i;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001080
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001081 xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
Stephen Hemminger07811912006-02-22 10:28:34 -08001082 *val = xm_read16(hw, port, XM_PHY_DATA);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001083
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001084 if (hw->phy_type == SK_PHY_XMAC)
1085 goto ready;
1086
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001087 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001088 if (xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_RDY)
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001089 goto ready;
Stephen Hemminger07811912006-02-22 10:28:34 -08001090 udelay(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001091 }
1092
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001093 return -ETIMEDOUT;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001094 ready:
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001095 *val = xm_read16(hw, port, XM_PHY_DATA);
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001096
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001097 return 0;
1098}
1099
1100static u16 xm_phy_read(struct skge_hw *hw, int port, u16 reg)
1101{
1102 u16 v = 0;
1103 if (__xm_phy_read(hw, port, reg, &v))
Joe Perchesf15063c2010-02-17 15:01:57 +00001104 pr_warning("%s: phy read timed out\n", hw->dev[port]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001105 return v;
1106}
1107
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001108static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001109{
1110 int i;
1111
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001112 xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001113 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001114 if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001115 goto ready;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001116 udelay(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001117 }
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001118 return -EIO;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001119
1120 ready:
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001121 xm_write16(hw, port, XM_PHY_DATA, val);
Stephen Hemminger07811912006-02-22 10:28:34 -08001122 for (i = 0; i < PHY_RETRIES; i++) {
1123 if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
1124 return 0;
1125 udelay(1);
1126 }
1127 return -ETIMEDOUT;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001128}
1129
1130static void genesis_init(struct skge_hw *hw)
1131{
1132 /* set blink source counter */
1133 skge_write32(hw, B2_BSC_INI, (SK_BLK_DUR * SK_FACT_53) / 100);
1134 skge_write8(hw, B2_BSC_CTRL, BSC_START);
1135
1136 /* configure mac arbiter */
1137 skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
1138
1139 /* configure mac arbiter timeout values */
1140 skge_write8(hw, B3_MA_TOINI_RX1, SK_MAC_TO_53);
1141 skge_write8(hw, B3_MA_TOINI_RX2, SK_MAC_TO_53);
1142 skge_write8(hw, B3_MA_TOINI_TX1, SK_MAC_TO_53);
1143 skge_write8(hw, B3_MA_TOINI_TX2, SK_MAC_TO_53);
1144
1145 skge_write8(hw, B3_MA_RCINI_RX1, 0);
1146 skge_write8(hw, B3_MA_RCINI_RX2, 0);
1147 skge_write8(hw, B3_MA_RCINI_TX1, 0);
1148 skge_write8(hw, B3_MA_RCINI_TX2, 0);
1149
1150 /* configure packet arbiter timeout */
1151 skge_write16(hw, B3_PA_CTRL, PA_RST_CLR);
1152 skge_write16(hw, B3_PA_TOINI_RX1, SK_PKT_TO_MAX);
1153 skge_write16(hw, B3_PA_TOINI_TX1, SK_PKT_TO_MAX);
1154 skge_write16(hw, B3_PA_TOINI_RX2, SK_PKT_TO_MAX);
1155 skge_write16(hw, B3_PA_TOINI_TX2, SK_PKT_TO_MAX);
1156}
1157
1158static void genesis_reset(struct skge_hw *hw, int port)
1159{
Joe Perchesb6bc7652010-12-21 02:16:08 -08001160 static const u8 zero[8] = { 0 };
Stephen Hemminger21d7f672007-11-26 11:54:51 -08001161 u32 reg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001162
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001163 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
1164
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001165 /* reset the statistics module */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001166 xm_write32(hw, port, XM_GP_PORT, XM_GP_RES_STAT);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001167 xm_write16(hw, port, XM_IMSK, XM_IMSK_DISABLE);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001168 xm_write32(hw, port, XM_MODE, 0); /* clear Mode Reg */
1169 xm_write16(hw, port, XM_TX_CMD, 0); /* reset TX CMD Reg */
1170 xm_write16(hw, port, XM_RX_CMD, 0); /* reset RX CMD Reg */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001171
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001172 /* disable Broadcom PHY IRQ */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001173 if (hw->phy_type == SK_PHY_BCOM)
1174 xm_write16(hw, port, PHY_BCOM_INT_MASK, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001175
Stephen Hemminger45bada62005-06-27 11:33:12 -07001176 xm_outhash(hw, port, XM_HSM, zero);
Stephen Hemminger21d7f672007-11-26 11:54:51 -08001177
1178 /* Flush TX and RX fifo */
1179 reg = xm_read32(hw, port, XM_MODE);
1180 xm_write32(hw, port, XM_MODE, reg | XM_MD_FTF);
1181 xm_write32(hw, port, XM_MODE, reg | XM_MD_FRF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001182}
1183
Stephen Hemminger45bada62005-06-27 11:33:12 -07001184/* Convert mode to MII values */
1185static const u16 phy_pause_map[] = {
1186 [FLOW_MODE_NONE] = 0,
1187 [FLOW_MODE_LOC_SEND] = PHY_AN_PAUSE_ASYM,
1188 [FLOW_MODE_SYMMETRIC] = PHY_AN_PAUSE_CAP,
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001189 [FLOW_MODE_SYM_OR_REM] = PHY_AN_PAUSE_CAP | PHY_AN_PAUSE_ASYM,
Stephen Hemminger45bada62005-06-27 11:33:12 -07001190};
1191
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001192/* special defines for FIBER (88E1011S only) */
1193static const u16 fiber_pause_map[] = {
1194 [FLOW_MODE_NONE] = PHY_X_P_NO_PAUSE,
1195 [FLOW_MODE_LOC_SEND] = PHY_X_P_ASYM_MD,
1196 [FLOW_MODE_SYMMETRIC] = PHY_X_P_SYM_MD,
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001197 [FLOW_MODE_SYM_OR_REM] = PHY_X_P_BOTH_MD,
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001198};
1199
Stephen Hemminger45bada62005-06-27 11:33:12 -07001200
1201/* Check status of Broadcom phy link */
1202static void bcom_check_link(struct skge_hw *hw, int port)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001203{
Stephen Hemminger45bada62005-06-27 11:33:12 -07001204 struct net_device *dev = hw->dev[port];
1205 struct skge_port *skge = netdev_priv(dev);
1206 u16 status;
1207
1208 /* read twice because of latch */
Stephen Hemminger501fb722007-10-16 12:15:51 -07001209 xm_phy_read(hw, port, PHY_BCOM_STAT);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001210 status = xm_phy_read(hw, port, PHY_BCOM_STAT);
1211
Stephen Hemminger45bada62005-06-27 11:33:12 -07001212 if ((status & PHY_ST_LSYNC) == 0) {
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001213 xm_link_down(hw, port);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001214 return;
1215 }
Stephen Hemminger45bada62005-06-27 11:33:12 -07001216
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001217 if (skge->autoneg == AUTONEG_ENABLE) {
1218 u16 lpa, aux;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001219
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001220 if (!(status & PHY_ST_AN_OVER))
1221 return;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001222
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001223 lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
1224 if (lpa & PHY_B_AN_RF) {
Joe Perchesf15063c2010-02-17 15:01:57 +00001225 netdev_notice(dev, "remote fault\n");
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001226 return;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001227 }
1228
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001229 aux = xm_phy_read(hw, port, PHY_BCOM_AUX_STAT);
1230
1231 /* Check Duplex mismatch */
1232 switch (aux & PHY_B_AS_AN_RES_MSK) {
1233 case PHY_B_RES_1000FD:
1234 skge->duplex = DUPLEX_FULL;
1235 break;
1236 case PHY_B_RES_1000HD:
1237 skge->duplex = DUPLEX_HALF;
1238 break;
1239 default:
Joe Perchesf15063c2010-02-17 15:01:57 +00001240 netdev_notice(dev, "duplex mismatch\n");
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001241 return;
1242 }
1243
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001244 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
1245 switch (aux & PHY_B_AS_PAUSE_MSK) {
1246 case PHY_B_AS_PAUSE_MSK:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001247 skge->flow_status = FLOW_STAT_SYMMETRIC;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001248 break;
1249 case PHY_B_AS_PRR:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001250 skge->flow_status = FLOW_STAT_REM_SEND;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001251 break;
1252 case PHY_B_AS_PRT:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001253 skge->flow_status = FLOW_STAT_LOC_SEND;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001254 break;
1255 default:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001256 skge->flow_status = FLOW_STAT_NONE;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001257 }
1258 skge->speed = SPEED_1000;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001259 }
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001260
1261 if (!netif_carrier_ok(dev))
1262 genesis_link_up(skge);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001263}
1264
1265/* Broadcom 5400 only supports giagabit! SysKonnect did not put an additional
1266 * Phy on for 100 or 10Mbit operation
1267 */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001268static void bcom_phy_init(struct skge_port *skge)
Stephen Hemminger45bada62005-06-27 11:33:12 -07001269{
1270 struct skge_hw *hw = skge->hw;
1271 int port = skge->port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001272 int i;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001273 u16 id1, r, ext, ctl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001274
1275 /* magic workaround patterns for Broadcom */
1276 static const struct {
1277 u16 reg;
1278 u16 val;
1279 } A1hack[] = {
1280 { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1104 },
1281 { 0x17, 0x0013 }, { 0x15, 0x0404 }, { 0x17, 0x8006 },
1282 { 0x15, 0x0132 }, { 0x17, 0x8006 }, { 0x15, 0x0232 },
1283 { 0x17, 0x800D }, { 0x15, 0x000F }, { 0x18, 0x0420 },
1284 }, C0hack[] = {
1285 { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1204 },
1286 { 0x17, 0x0013 }, { 0x15, 0x0A04 }, { 0x18, 0x0420 },
1287 };
1288
Stephen Hemminger45bada62005-06-27 11:33:12 -07001289 /* read Id from external PHY (all have the same address) */
1290 id1 = xm_phy_read(hw, port, PHY_XMAC_ID1);
1291
1292 /* Optimize MDIO transfer by suppressing preamble. */
1293 r = xm_read16(hw, port, XM_MMU_CMD);
1294 r |= XM_MMU_NO_PRE;
Joe Perches67777f92010-02-17 15:01:58 +00001295 xm_write16(hw, port, XM_MMU_CMD, r);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001296
Stephen Hemminger2c668512005-07-22 16:26:07 -07001297 switch (id1) {
Stephen Hemminger45bada62005-06-27 11:33:12 -07001298 case PHY_BCOM_ID1_C0:
1299 /*
1300 * Workaround BCOM Errata for the C0 type.
1301 * Write magic patterns to reserved registers.
1302 */
1303 for (i = 0; i < ARRAY_SIZE(C0hack); i++)
1304 xm_phy_write(hw, port,
1305 C0hack[i].reg, C0hack[i].val);
1306
1307 break;
1308 case PHY_BCOM_ID1_A1:
1309 /*
1310 * Workaround BCOM Errata for the A1 type.
1311 * Write magic patterns to reserved registers.
1312 */
1313 for (i = 0; i < ARRAY_SIZE(A1hack); i++)
1314 xm_phy_write(hw, port,
1315 A1hack[i].reg, A1hack[i].val);
1316 break;
1317 }
1318
1319 /*
1320 * Workaround BCOM Errata (#10523) for all BCom PHYs.
1321 * Disable Power Management after reset.
1322 */
1323 r = xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL);
1324 r |= PHY_B_AC_DIS_PM;
1325 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL, r);
1326
1327 /* Dummy read */
1328 xm_read16(hw, port, XM_ISRC);
1329
1330 ext = PHY_B_PEC_EN_LTR; /* enable tx led */
1331 ctl = PHY_CT_SP1000; /* always 1000mbit */
1332
1333 if (skge->autoneg == AUTONEG_ENABLE) {
1334 /*
1335 * Workaround BCOM Errata #1 for the C5 type.
1336 * 1000Base-T Link Acquisition Failure in Slave Mode
1337 * Set Repeater/DTE bit 10 of the 1000Base-T Control Register
1338 */
1339 u16 adv = PHY_B_1000C_RD;
1340 if (skge->advertising & ADVERTISED_1000baseT_Half)
1341 adv |= PHY_B_1000C_AHD;
1342 if (skge->advertising & ADVERTISED_1000baseT_Full)
1343 adv |= PHY_B_1000C_AFD;
1344 xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, adv);
1345
1346 ctl |= PHY_CT_ANE | PHY_CT_RE_CFG;
1347 } else {
1348 if (skge->duplex == DUPLEX_FULL)
1349 ctl |= PHY_CT_DUP_MD;
1350 /* Force to slave */
1351 xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, PHY_B_1000C_MSE);
1352 }
1353
1354 /* Set autonegotiation pause parameters */
1355 xm_phy_write(hw, port, PHY_BCOM_AUNE_ADV,
1356 phy_pause_map[skge->flow_control] | PHY_AN_CSMA);
1357
1358 /* Handle Jumbo frames */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001359 if (hw->dev[port]->mtu > ETH_DATA_LEN) {
Stephen Hemminger45bada62005-06-27 11:33:12 -07001360 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
1361 PHY_B_AC_TX_TST | PHY_B_AC_LONG_PACK);
1362
1363 ext |= PHY_B_PEC_HIGH_LA;
1364
1365 }
1366
1367 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, ext);
1368 xm_phy_write(hw, port, PHY_BCOM_CTRL, ctl);
1369
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001370 /* Use link status change interrupt */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001371 xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001372}
Stephen Hemminger45bada62005-06-27 11:33:12 -07001373
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001374static void xm_phy_init(struct skge_port *skge)
1375{
1376 struct skge_hw *hw = skge->hw;
1377 int port = skge->port;
1378 u16 ctrl = 0;
1379
1380 if (skge->autoneg == AUTONEG_ENABLE) {
1381 if (skge->advertising & ADVERTISED_1000baseT_Half)
1382 ctrl |= PHY_X_AN_HD;
1383 if (skge->advertising & ADVERTISED_1000baseT_Full)
1384 ctrl |= PHY_X_AN_FD;
1385
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001386 ctrl |= fiber_pause_map[skge->flow_control];
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001387
1388 xm_phy_write(hw, port, PHY_XMAC_AUNE_ADV, ctrl);
1389
1390 /* Restart Auto-negotiation */
1391 ctrl = PHY_CT_ANE | PHY_CT_RE_CFG;
1392 } else {
1393 /* Set DuplexMode in Config register */
1394 if (skge->duplex == DUPLEX_FULL)
1395 ctrl |= PHY_CT_DUP_MD;
1396 /*
1397 * Do NOT enable Auto-negotiation here. This would hold
1398 * the link down because no IDLEs are transmitted
1399 */
1400 }
1401
1402 xm_phy_write(hw, port, PHY_XMAC_CTRL, ctrl);
1403
1404 /* Poll PHY for status changes */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07001405 mod_timer(&skge->link_timer, jiffies + LINK_HZ);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001406}
1407
Stephen Hemminger501fb722007-10-16 12:15:51 -07001408static int xm_check_link(struct net_device *dev)
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001409{
1410 struct skge_port *skge = netdev_priv(dev);
1411 struct skge_hw *hw = skge->hw;
1412 int port = skge->port;
1413 u16 status;
1414
1415 /* read twice because of latch */
Stephen Hemminger501fb722007-10-16 12:15:51 -07001416 xm_phy_read(hw, port, PHY_XMAC_STAT);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001417 status = xm_phy_read(hw, port, PHY_XMAC_STAT);
1418
1419 if ((status & PHY_ST_LSYNC) == 0) {
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001420 xm_link_down(hw, port);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001421 return 0;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001422 }
1423
1424 if (skge->autoneg == AUTONEG_ENABLE) {
1425 u16 lpa, res;
1426
1427 if (!(status & PHY_ST_AN_OVER))
Stephen Hemminger501fb722007-10-16 12:15:51 -07001428 return 0;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001429
1430 lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
1431 if (lpa & PHY_B_AN_RF) {
Joe Perchesf15063c2010-02-17 15:01:57 +00001432 netdev_notice(dev, "remote fault\n");
Stephen Hemminger501fb722007-10-16 12:15:51 -07001433 return 0;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001434 }
1435
1436 res = xm_phy_read(hw, port, PHY_XMAC_RES_ABI);
1437
1438 /* Check Duplex mismatch */
1439 switch (res & (PHY_X_RS_HD | PHY_X_RS_FD)) {
1440 case PHY_X_RS_FD:
1441 skge->duplex = DUPLEX_FULL;
1442 break;
1443 case PHY_X_RS_HD:
1444 skge->duplex = DUPLEX_HALF;
1445 break;
1446 default:
Joe Perchesf15063c2010-02-17 15:01:57 +00001447 netdev_notice(dev, "duplex mismatch\n");
Stephen Hemminger501fb722007-10-16 12:15:51 -07001448 return 0;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001449 }
1450
1451 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001452 if ((skge->flow_control == FLOW_MODE_SYMMETRIC ||
1453 skge->flow_control == FLOW_MODE_SYM_OR_REM) &&
1454 (lpa & PHY_X_P_SYM_MD))
1455 skge->flow_status = FLOW_STAT_SYMMETRIC;
1456 else if (skge->flow_control == FLOW_MODE_SYM_OR_REM &&
1457 (lpa & PHY_X_RS_PAUSE) == PHY_X_P_ASYM_MD)
1458 /* Enable PAUSE receive, disable PAUSE transmit */
1459 skge->flow_status = FLOW_STAT_REM_SEND;
1460 else if (skge->flow_control == FLOW_MODE_LOC_SEND &&
1461 (lpa & PHY_X_RS_PAUSE) == PHY_X_P_BOTH_MD)
1462 /* Disable PAUSE receive, enable PAUSE transmit */
1463 skge->flow_status = FLOW_STAT_LOC_SEND;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001464 else
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001465 skge->flow_status = FLOW_STAT_NONE;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001466
1467 skge->speed = SPEED_1000;
1468 }
1469
1470 if (!netif_carrier_ok(dev))
1471 genesis_link_up(skge);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001472 return 1;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001473}
1474
1475/* Poll to check for link coming up.
Stephen Hemminger501fb722007-10-16 12:15:51 -07001476 *
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001477 * Since internal PHY is wired to a level triggered pin, can't
Stephen Hemminger501fb722007-10-16 12:15:51 -07001478 * get an interrupt when carrier is detected, need to poll for
1479 * link coming up.
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001480 */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07001481static void xm_link_timer(unsigned long arg)
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001482{
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07001483 struct skge_port *skge = (struct skge_port *) arg;
David Howellsc4028952006-11-22 14:57:56 +00001484 struct net_device *dev = skge->netdev;
Joe Perches67777f92010-02-17 15:01:58 +00001485 struct skge_hw *hw = skge->hw;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001486 int port = skge->port;
Stephen Hemminger501fb722007-10-16 12:15:51 -07001487 int i;
1488 unsigned long flags;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001489
1490 if (!netif_running(dev))
1491 return;
1492
Stephen Hemminger501fb722007-10-16 12:15:51 -07001493 spin_lock_irqsave(&hw->phy_lock, flags);
1494
1495 /*
1496 * Verify that the link by checking GPIO register three times.
1497 * This pin has the signal from the link_sync pin connected to it.
1498 */
1499 for (i = 0; i < 3; i++) {
1500 if (xm_read16(hw, port, XM_GP_PORT) & XM_GP_INP_ASS)
1501 goto link_down;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001502 }
1503
Joe Perches67777f92010-02-17 15:01:58 +00001504 /* Re-enable interrupt to detect link down */
Stephen Hemminger501fb722007-10-16 12:15:51 -07001505 if (xm_check_link(dev)) {
1506 u16 msk = xm_read16(hw, port, XM_IMSK);
1507 msk &= ~XM_IS_INP_ASS;
1508 xm_write16(hw, port, XM_IMSK, msk);
1509 xm_read16(hw, port, XM_ISRC);
1510 } else {
1511link_down:
1512 mod_timer(&skge->link_timer,
1513 round_jiffies(jiffies + LINK_HZ));
1514 }
1515 spin_unlock_irqrestore(&hw->phy_lock, flags);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001516}
1517
1518static void genesis_mac_init(struct skge_hw *hw, int port)
1519{
1520 struct net_device *dev = hw->dev[port];
1521 struct skge_port *skge = netdev_priv(dev);
1522 int jumbo = hw->dev[port]->mtu > ETH_DATA_LEN;
1523 int i;
1524 u32 r;
Joe Perchesb6bc7652010-12-21 02:16:08 -08001525 static const u8 zero[6] = { 0 };
Stephen Hemminger45bada62005-06-27 11:33:12 -07001526
Stephen Hemminger07811912006-02-22 10:28:34 -08001527 for (i = 0; i < 10; i++) {
1528 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
1529 MFF_SET_MAC_RST);
1530 if (skge_read16(hw, SK_REG(port, TX_MFF_CTRL1)) & MFF_SET_MAC_RST)
1531 goto reset_ok;
1532 udelay(1);
1533 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001534
Joe Perchesf15063c2010-02-17 15:01:57 +00001535 netdev_warn(dev, "genesis reset failed\n");
Stephen Hemminger07811912006-02-22 10:28:34 -08001536
1537 reset_ok:
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001538 /* Unreset the XMAC. */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001539 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001540
1541 /*
1542 * Perform additional initialization for external PHYs,
1543 * namely for the 1000baseTX cards that use the XMAC's
1544 * GMII mode.
1545 */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001546 if (hw->phy_type != SK_PHY_XMAC) {
1547 /* Take external Phy out of reset */
1548 r = skge_read32(hw, B2_GP_IO);
1549 if (port == 0)
1550 r |= GP_DIR_0|GP_IO_0;
1551 else
1552 r |= GP_DIR_2|GP_IO_2;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001553
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001554 skge_write32(hw, B2_GP_IO, r);
1555
1556 /* Enable GMII interface */
1557 xm_write16(hw, port, XM_HW_CFG, XM_HW_GMII_MD);
1558 }
Stephen Hemminger07811912006-02-22 10:28:34 -08001559
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001560
Joe Perches67777f92010-02-17 15:01:58 +00001561 switch (hw->phy_type) {
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001562 case SK_PHY_XMAC:
1563 xm_phy_init(skge);
1564 break;
1565 case SK_PHY_BCOM:
1566 bcom_phy_init(skge);
1567 bcom_check_link(hw, port);
1568 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001569
Stephen Hemminger45bada62005-06-27 11:33:12 -07001570 /* Set Station Address */
1571 xm_outaddr(hw, port, XM_SA, dev->dev_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001572
Stephen Hemminger45bada62005-06-27 11:33:12 -07001573 /* We don't use match addresses so clear */
1574 for (i = 1; i < 16; i++)
1575 xm_outaddr(hw, port, XM_EXM(i), zero);
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001576
Stephen Hemminger07811912006-02-22 10:28:34 -08001577 /* Clear MIB counters */
1578 xm_write16(hw, port, XM_STAT_CMD,
1579 XM_SC_CLR_RXC | XM_SC_CLR_TXC);
1580 /* Clear two times according to Errata #3 */
1581 xm_write16(hw, port, XM_STAT_CMD,
1582 XM_SC_CLR_RXC | XM_SC_CLR_TXC);
1583
Stephen Hemminger45bada62005-06-27 11:33:12 -07001584 /* configure Rx High Water Mark (XM_RX_HI_WM) */
1585 xm_write16(hw, port, XM_RX_HI_WM, 1450);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001586
1587 /* We don't need the FCS appended to the packet. */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001588 r = XM_RX_LENERR_OK | XM_RX_STRIP_FCS;
1589 if (jumbo)
1590 r |= XM_RX_BIG_PK_OK;
1591
1592 if (skge->duplex == DUPLEX_HALF) {
1593 /*
1594 * If in manual half duplex mode the other side might be in
1595 * full duplex mode, so ignore if a carrier extension is not seen
1596 * on frames received
1597 */
1598 r |= XM_RX_DIS_CEXT;
1599 }
1600 xm_write16(hw, port, XM_RX_CMD, r);
1601
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001602 /* We want short frames padded to 60 bytes. */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001603 xm_write16(hw, port, XM_TX_CMD, XM_TX_AUTO_PAD);
1604
Stephen Hemminger485982a2007-11-26 11:54:52 -08001605 /* Increase threshold for jumbo frames on dual port */
1606 if (hw->ports > 1 && jumbo)
1607 xm_write16(hw, port, XM_TX_THR, 1020);
1608 else
1609 xm_write16(hw, port, XM_TX_THR, 512);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001610
1611 /*
1612 * Enable the reception of all error frames. This is is
1613 * a necessary evil due to the design of the XMAC. The
1614 * XMAC's receive FIFO is only 8K in size, however jumbo
1615 * frames can be up to 9000 bytes in length. When bad
1616 * frame filtering is enabled, the XMAC's RX FIFO operates
1617 * in 'store and forward' mode. For this to work, the
1618 * entire frame has to fit into the FIFO, but that means
1619 * that jumbo frames larger than 8192 bytes will be
1620 * truncated. Disabling all bad frame filtering causes
1621 * the RX FIFO to operate in streaming mode, in which
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001622 * case the XMAC will start transferring frames out of the
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001623 * RX FIFO as soon as the FIFO threshold is reached.
1624 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001625 xm_write32(hw, port, XM_MODE, XM_DEF_MODE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001626
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001627
1628 /*
Stephen Hemminger45bada62005-06-27 11:33:12 -07001629 * Initialize the Receive Counter Event Mask (XM_RX_EV_MSK)
1630 * - Enable all bits excepting 'Octets Rx OK Low CntOv'
1631 * and 'Octets Rx OK Hi Cnt Ov'.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001632 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001633 xm_write32(hw, port, XM_RX_EV_MSK, XMR_DEF_MSK);
1634
1635 /*
1636 * Initialize the Transmit Counter Event Mask (XM_TX_EV_MSK)
1637 * - Enable all bits excepting 'Octets Tx OK Low CntOv'
1638 * and 'Octets Tx OK Hi Cnt Ov'.
1639 */
1640 xm_write32(hw, port, XM_TX_EV_MSK, XMT_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001641
1642 /* Configure MAC arbiter */
1643 skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
1644
1645 /* configure timeout values */
1646 skge_write8(hw, B3_MA_TOINI_RX1, 72);
1647 skge_write8(hw, B3_MA_TOINI_RX2, 72);
1648 skge_write8(hw, B3_MA_TOINI_TX1, 72);
1649 skge_write8(hw, B3_MA_TOINI_TX2, 72);
1650
1651 skge_write8(hw, B3_MA_RCINI_RX1, 0);
1652 skge_write8(hw, B3_MA_RCINI_RX2, 0);
1653 skge_write8(hw, B3_MA_RCINI_TX1, 0);
1654 skge_write8(hw, B3_MA_RCINI_TX2, 0);
1655
1656 /* Configure Rx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001657 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_CLR);
1658 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_TIM_PAT);
1659 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_ENA_OP_MD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001660
1661 /* Configure Tx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001662 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_CLR);
1663 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_TX_CTRL_DEF);
1664 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_ENA_OP_MD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001665
Stephen Hemminger45bada62005-06-27 11:33:12 -07001666 if (jumbo) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001667 /* Enable frame flushing if jumbo frames used */
Joe Perches67777f92010-02-17 15:01:58 +00001668 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_FLUSH);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001669 } else {
1670 /* enable timeout timers if normal frames */
1671 skge_write16(hw, B3_PA_CTRL,
Stephen Hemminger45bada62005-06-27 11:33:12 -07001672 (port == 0) ? PA_ENA_TO_TX1 : PA_ENA_TO_TX2);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001673 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001674}
1675
1676static void genesis_stop(struct skge_port *skge)
1677{
1678 struct skge_hw *hw = skge->hw;
1679 int port = skge->port;
Stephen Hemminger799b21d2007-11-26 11:54:50 -08001680 unsigned retries = 1000;
Stephen Hemminger21d7f672007-11-26 11:54:51 -08001681 u16 cmd;
1682
Joe Perches67777f92010-02-17 15:01:58 +00001683 /* Disable Tx and Rx */
Stephen Hemminger21d7f672007-11-26 11:54:51 -08001684 cmd = xm_read16(hw, port, XM_MMU_CMD);
1685 cmd &= ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX);
1686 xm_write16(hw, port, XM_MMU_CMD, cmd);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001687
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001688 genesis_reset(hw, port);
1689
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001690 /* Clear Tx packet arbiter timeout IRQ */
1691 skge_write16(hw, B3_PA_CTRL,
1692 port == 0 ? PA_CLR_TO_TX1 : PA_CLR_TO_TX2);
1693
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001694 /* Reset the MAC */
Stephen Hemminger799b21d2007-11-26 11:54:50 -08001695 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
1696 do {
1697 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_SET_MAC_RST);
1698 if (!(skge_read16(hw, SK_REG(port, TX_MFF_CTRL1)) & MFF_SET_MAC_RST))
1699 break;
1700 } while (--retries > 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001701
1702 /* For external PHYs there must be special handling */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001703 if (hw->phy_type != SK_PHY_XMAC) {
Stephen Hemminger799b21d2007-11-26 11:54:50 -08001704 u32 reg = skge_read32(hw, B2_GP_IO);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001705 if (port == 0) {
1706 reg |= GP_DIR_0;
1707 reg &= ~GP_IO_0;
1708 } else {
1709 reg |= GP_DIR_2;
1710 reg &= ~GP_IO_2;
1711 }
1712 skge_write32(hw, B2_GP_IO, reg);
1713 skge_read32(hw, B2_GP_IO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001714 }
1715
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001716 xm_write16(hw, port, XM_MMU_CMD,
1717 xm_read16(hw, port, XM_MMU_CMD)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001718 & ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX));
1719
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001720 xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001721}
1722
1723
1724static void genesis_get_stats(struct skge_port *skge, u64 *data)
1725{
1726 struct skge_hw *hw = skge->hw;
1727 int port = skge->port;
1728 int i;
1729 unsigned long timeout = jiffies + HZ;
1730
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001731 xm_write16(hw, port,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001732 XM_STAT_CMD, XM_SC_SNP_TXC | XM_SC_SNP_RXC);
1733
1734 /* wait for update to complete */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001735 while (xm_read16(hw, port, XM_STAT_CMD)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001736 & (XM_SC_SNP_TXC | XM_SC_SNP_RXC)) {
1737 if (time_after(jiffies, timeout))
1738 break;
1739 udelay(10);
1740 }
1741
1742 /* special case for 64 bit octet counter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001743 data[0] = (u64) xm_read32(hw, port, XM_TXO_OK_HI) << 32
1744 | xm_read32(hw, port, XM_TXO_OK_LO);
1745 data[1] = (u64) xm_read32(hw, port, XM_RXO_OK_HI) << 32
1746 | xm_read32(hw, port, XM_RXO_OK_LO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001747
1748 for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001749 data[i] = xm_read32(hw, port, skge_stats[i].xmac_offset);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001750}
1751
1752static void genesis_mac_intr(struct skge_hw *hw, int port)
1753{
Stephen Hemmingerda007722007-10-16 12:15:52 -07001754 struct net_device *dev = hw->dev[port];
1755 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001756 u16 status = xm_read16(hw, port, XM_ISRC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001757
Joe Perchesd7072042010-02-09 11:49:53 +00001758 netif_printk(skge, intr, KERN_DEBUG, skge->netdev,
1759 "mac interrupt status 0x%x\n", status);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001760
Stephen Hemminger501fb722007-10-16 12:15:51 -07001761 if (hw->phy_type == SK_PHY_XMAC && (status & XM_IS_INP_ASS)) {
Joe Perches67777f92010-02-17 15:01:58 +00001762 xm_link_down(hw, port);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001763 mod_timer(&skge->link_timer, jiffies + 1);
1764 }
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001765
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001766 if (status & XM_IS_TXF_UR) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001767 xm_write32(hw, port, XM_MODE, XM_MD_FTF);
Stephen Hemmingerda007722007-10-16 12:15:52 -07001768 ++dev->stats.tx_fifo_errors;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001769 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001770}
1771
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001772static void genesis_link_up(struct skge_port *skge)
1773{
1774 struct skge_hw *hw = skge->hw;
1775 int port = skge->port;
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001776 u16 cmd, msk;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001777 u32 mode;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001778
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001779 cmd = xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001780
1781 /*
1782 * enabling pause frame reception is required for 1000BT
1783 * because the XMAC is not reset if the link is going down
1784 */
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001785 if (skge->flow_status == FLOW_STAT_NONE ||
1786 skge->flow_status == FLOW_STAT_LOC_SEND)
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001787 /* Disable Pause Frame Reception */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001788 cmd |= XM_MMU_IGN_PF;
1789 else
1790 /* Enable Pause Frame Reception */
1791 cmd &= ~XM_MMU_IGN_PF;
1792
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001793 xm_write16(hw, port, XM_MMU_CMD, cmd);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001794
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001795 mode = xm_read32(hw, port, XM_MODE);
Joe Perches67777f92010-02-17 15:01:58 +00001796 if (skge->flow_status == FLOW_STAT_SYMMETRIC ||
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001797 skge->flow_status == FLOW_STAT_LOC_SEND) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001798 /*
1799 * Configure Pause Frame Generation
1800 * Use internal and external Pause Frame Generation.
1801 * Sending pause frames is edge triggered.
1802 * Send a Pause frame with the maximum pause time if
1803 * internal oder external FIFO full condition occurs.
1804 * Send a zero pause time frame to re-start transmission.
1805 */
1806 /* XM_PAUSE_DA = '010000C28001' (default) */
1807 /* XM_MAC_PTIME = 0xffff (maximum) */
1808 /* remember this value is defined in big endian (!) */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001809 xm_write16(hw, port, XM_MAC_PTIME, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001810
1811 mode |= XM_PAUSE_MODE;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001812 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_PAUSE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001813 } else {
1814 /*
1815 * disable pause frame generation is required for 1000BT
1816 * because the XMAC is not reset if the link is going down
1817 */
1818 /* Disable Pause Mode in Mode Register */
1819 mode &= ~XM_PAUSE_MODE;
1820
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001821 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_DIS_PAUSE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001822 }
1823
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001824 xm_write32(hw, port, XM_MODE, mode);
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001825
Stephen Hemmingerd08b9bd2007-11-26 11:54:49 -08001826 /* Turn on detection of Tx underrun */
Stephen Hemminger501fb722007-10-16 12:15:51 -07001827 msk = xm_read16(hw, port, XM_IMSK);
Stephen Hemmingerd08b9bd2007-11-26 11:54:49 -08001828 msk &= ~XM_IS_TXF_UR;
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001829 xm_write16(hw, port, XM_IMSK, msk);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001830
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001831 xm_read16(hw, port, XM_ISRC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001832
1833 /* get MMU Command Reg. */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001834 cmd = xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001835 if (hw->phy_type != SK_PHY_XMAC && skge->duplex == DUPLEX_FULL)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001836 cmd |= XM_MMU_GMII_FD;
1837
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001838 /*
1839 * Workaround BCOM Errata (#10523) for all BCom Phys
1840 * Enable Power Management after link up
1841 */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001842 if (hw->phy_type == SK_PHY_BCOM) {
1843 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
1844 xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL)
1845 & ~PHY_B_AC_DIS_PM);
1846 xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
1847 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001848
1849 /* enable Rx/Tx */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001850 xm_write16(hw, port, XM_MMU_CMD,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001851 cmd | XM_MMU_ENA_RX | XM_MMU_ENA_TX);
1852 skge_link_up(skge);
1853}
1854
1855
Stephen Hemminger45bada62005-06-27 11:33:12 -07001856static inline void bcom_phy_intr(struct skge_port *skge)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001857{
1858 struct skge_hw *hw = skge->hw;
1859 int port = skge->port;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001860 u16 isrc;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001861
Stephen Hemminger45bada62005-06-27 11:33:12 -07001862 isrc = xm_phy_read(hw, port, PHY_BCOM_INT_STAT);
Joe Perchesd7072042010-02-09 11:49:53 +00001863 netif_printk(skge, intr, KERN_DEBUG, skge->netdev,
1864 "phy interrupt status 0x%x\n", isrc);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001865
1866 if (isrc & PHY_B_IS_PSE)
Joe Perchesf15063c2010-02-17 15:01:57 +00001867 pr_err("%s: uncorrectable pair swap error\n",
Stephen Hemminger45bada62005-06-27 11:33:12 -07001868 hw->dev[port]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001869
1870 /* Workaround BCom Errata:
1871 * enable and disable loopback mode if "NO HCD" occurs.
1872 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001873 if (isrc & PHY_B_IS_NO_HDCL) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001874 u16 ctrl = xm_phy_read(hw, port, PHY_BCOM_CTRL);
1875 xm_phy_write(hw, port, PHY_BCOM_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001876 ctrl | PHY_CT_LOOP);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001877 xm_phy_write(hw, port, PHY_BCOM_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001878 ctrl & ~PHY_CT_LOOP);
1879 }
1880
Stephen Hemminger45bada62005-06-27 11:33:12 -07001881 if (isrc & (PHY_B_IS_AN_PR | PHY_B_IS_LST_CHANGE))
1882 bcom_check_link(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001883
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001884}
1885
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001886static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
1887{
1888 int i;
1889
1890 gma_write16(hw, port, GM_SMI_DATA, val);
1891 gma_write16(hw, port, GM_SMI_CTRL,
1892 GM_SMI_CT_PHY_AD(hw->phy_addr) | GM_SMI_CT_REG_AD(reg));
1893 for (i = 0; i < PHY_RETRIES; i++) {
1894 udelay(1);
1895
1896 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
1897 return 0;
1898 }
1899
Joe Perchesf15063c2010-02-17 15:01:57 +00001900 pr_warning("%s: phy write timeout\n", hw->dev[port]->name);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001901 return -EIO;
1902}
1903
1904static int __gm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
1905{
1906 int i;
1907
1908 gma_write16(hw, port, GM_SMI_CTRL,
1909 GM_SMI_CT_PHY_AD(hw->phy_addr)
1910 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
1911
1912 for (i = 0; i < PHY_RETRIES; i++) {
1913 udelay(1);
1914 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL)
1915 goto ready;
1916 }
1917
1918 return -ETIMEDOUT;
1919 ready:
1920 *val = gma_read16(hw, port, GM_SMI_DATA);
1921 return 0;
1922}
1923
1924static u16 gm_phy_read(struct skge_hw *hw, int port, u16 reg)
1925{
1926 u16 v = 0;
1927 if (__gm_phy_read(hw, port, reg, &v))
Joe Perchesf15063c2010-02-17 15:01:57 +00001928 pr_warning("%s: phy read timeout\n", hw->dev[port]->name);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001929 return v;
1930}
1931
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001932/* Marvell Phy Initialization */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001933static void yukon_init(struct skge_hw *hw, int port)
1934{
1935 struct skge_port *skge = netdev_priv(hw->dev[port]);
1936 u16 ctrl, ct1000, adv;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001937
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001938 if (skge->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001939 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001940
1941 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
1942 PHY_M_EC_MAC_S_MSK);
1943 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
1944
Stephen Hemmingerc506a502005-06-27 11:33:09 -07001945 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001946
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001947 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001948 }
1949
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001950 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001951 if (skge->autoneg == AUTONEG_DISABLE)
1952 ctrl &= ~PHY_CT_ANE;
1953
1954 ctrl |= PHY_CT_RESET;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001955 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001956
1957 ctrl = 0;
1958 ct1000 = 0;
Stephen Hemmingerb18f2092005-06-27 11:33:08 -07001959 adv = PHY_AN_CSMA;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001960
1961 if (skge->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07001962 if (hw->copper) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001963 if (skge->advertising & ADVERTISED_1000baseT_Full)
1964 ct1000 |= PHY_M_1000C_AFD;
1965 if (skge->advertising & ADVERTISED_1000baseT_Half)
1966 ct1000 |= PHY_M_1000C_AHD;
1967 if (skge->advertising & ADVERTISED_100baseT_Full)
1968 adv |= PHY_M_AN_100_FD;
1969 if (skge->advertising & ADVERTISED_100baseT_Half)
1970 adv |= PHY_M_AN_100_HD;
1971 if (skge->advertising & ADVERTISED_10baseT_Full)
1972 adv |= PHY_M_AN_10_FD;
1973 if (skge->advertising & ADVERTISED_10baseT_Half)
1974 adv |= PHY_M_AN_10_HD;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001975
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001976 /* Set Flow-control capabilities */
1977 adv |= phy_pause_map[skge->flow_control];
1978 } else {
1979 if (skge->advertising & ADVERTISED_1000baseT_Full)
1980 adv |= PHY_M_AN_1000X_AFD;
1981 if (skge->advertising & ADVERTISED_1000baseT_Half)
1982 adv |= PHY_M_AN_1000X_AHD;
1983
1984 adv |= fiber_pause_map[skge->flow_control];
1985 }
Stephen Hemminger45bada62005-06-27 11:33:12 -07001986
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001987 /* Restart Auto-negotiation */
1988 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
1989 } else {
1990 /* forced speed/duplex settings */
1991 ct1000 = PHY_M_1000C_MSE;
1992
1993 if (skge->duplex == DUPLEX_FULL)
1994 ctrl |= PHY_CT_DUP_MD;
1995
1996 switch (skge->speed) {
1997 case SPEED_1000:
1998 ctrl |= PHY_CT_SP1000;
1999 break;
2000 case SPEED_100:
2001 ctrl |= PHY_CT_SP100;
2002 break;
2003 }
2004
2005 ctrl |= PHY_CT_RESET;
2006 }
2007
Stephen Hemmingerc506a502005-06-27 11:33:09 -07002008 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002009
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002010 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
2011 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002012
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002013 /* Enable phy interrupt on autonegotiation complete (or link up) */
2014 if (skge->autoneg == AUTONEG_ENABLE)
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07002015 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002016 else
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07002017 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002018}
2019
2020static void yukon_reset(struct skge_hw *hw, int port)
2021{
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002022 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);/* disable PHY IRQs */
2023 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
2024 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
2025 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
2026 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002027
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002028 gma_write16(hw, port, GM_RX_CTRL,
2029 gma_read16(hw, port, GM_RX_CTRL)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002030 | GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
2031}
2032
Stephen Hemmingerc8868612005-09-23 09:08:30 -07002033/* Apparently, early versions of Yukon-Lite had wrong chip_id? */
2034static int is_yukon_lite_a0(struct skge_hw *hw)
2035{
2036 u32 reg;
2037 int ret;
2038
2039 if (hw->chip_id != CHIP_ID_YUKON)
2040 return 0;
2041
2042 reg = skge_read32(hw, B2_FAR);
2043 skge_write8(hw, B2_FAR + 3, 0xff);
2044 ret = (skge_read8(hw, B2_FAR + 3) != 0);
2045 skge_write32(hw, B2_FAR, reg);
2046 return ret;
2047}
2048
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002049static void yukon_mac_init(struct skge_hw *hw, int port)
2050{
2051 struct skge_port *skge = netdev_priv(hw->dev[port]);
2052 int i;
2053 u32 reg;
2054 const u8 *addr = hw->dev[port]->dev_addr;
2055
2056 /* WA code for COMA mode -- set PHY reset */
2057 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002058 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
2059 reg = skge_read32(hw, B2_GP_IO);
2060 reg |= GP_DIR_9 | GP_IO_9;
2061 skge_write32(hw, B2_GP_IO, reg);
2062 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002063
2064 /* hard reset */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002065 skge_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
2066 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002067
2068 /* WA code for COMA mode -- clear PHY reset */
2069 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002070 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
2071 reg = skge_read32(hw, B2_GP_IO);
2072 reg |= GP_DIR_9;
2073 reg &= ~GP_IO_9;
2074 skge_write32(hw, B2_GP_IO, reg);
2075 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002076
2077 /* Set hardware config mode */
2078 reg = GPC_INT_POL_HI | GPC_DIS_FC | GPC_DIS_SLEEP |
2079 GPC_ENA_XC | GPC_ANEG_ADV_ALL_M | GPC_ENA_PAUSE;
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07002080 reg |= hw->copper ? GPC_HWCFG_GMII_COP : GPC_HWCFG_GMII_FIB;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002081
2082 /* Clear GMC reset */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002083 skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_SET);
2084 skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_CLR);
2085 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON | GMC_RST_CLR);
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002086
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002087 if (skge->autoneg == AUTONEG_DISABLE) {
2088 reg = GM_GPCR_AU_ALL_DIS;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002089 gma_write16(hw, port, GM_GP_CTRL,
2090 gma_read16(hw, port, GM_GP_CTRL) | reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002091
2092 switch (skge->speed) {
2093 case SPEED_1000:
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002094 reg &= ~GM_GPCR_SPEED_100;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002095 reg |= GM_GPCR_SPEED_1000;
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002096 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002097 case SPEED_100:
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002098 reg &= ~GM_GPCR_SPEED_1000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002099 reg |= GM_GPCR_SPEED_100;
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002100 break;
2101 case SPEED_10:
2102 reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
2103 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002104 }
2105
2106 if (skge->duplex == DUPLEX_FULL)
2107 reg |= GM_GPCR_DUP_FULL;
2108 } else
2109 reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002110
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002111 switch (skge->flow_control) {
2112 case FLOW_MODE_NONE:
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002113 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002114 reg |= GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
2115 break;
2116 case FLOW_MODE_LOC_SEND:
2117 /* disable Rx flow-control */
2118 reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002119 break;
2120 case FLOW_MODE_SYMMETRIC:
2121 case FLOW_MODE_SYM_OR_REM:
2122 /* enable Tx & Rx flow-control */
2123 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002124 }
2125
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002126 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002127 skge_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002128
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002129 yukon_init(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002130
2131 /* MIB clear */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002132 reg = gma_read16(hw, port, GM_PHY_ADDR);
2133 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002134
2135 for (i = 0; i < GM_MIB_CNT_SIZE; i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002136 gma_read16(hw, port, GM_MIB_CNT_BASE + 8*i);
2137 gma_write16(hw, port, GM_PHY_ADDR, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002138
2139 /* transmit control */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002140 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002141
2142 /* receive control reg: unicast + multicast + no FCS */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002143 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002144 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
2145
2146 /* transmit flow control */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002147 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002148
2149 /* transmit parameter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002150 gma_write16(hw, port, GM_TX_PARAM,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002151 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
2152 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
2153 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF));
2154
Stephen Hemminger44c7fcc2007-11-28 14:23:01 -08002155 /* configure the Serial Mode Register */
2156 reg = DATA_BLIND_VAL(DATA_BLIND_DEF)
2157 | GM_SMOD_VLAN_ENA
2158 | IPG_DATA_VAL(IPG_DATA_DEF);
2159
2160 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002161 reg |= GM_SMOD_JUMBO_ENA;
2162
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002163 gma_write16(hw, port, GM_SERIAL_MODE, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002164
2165 /* physical address: used for pause frames */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002166 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002167 /* virtual address for data */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002168 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002169
2170 /* enable interrupt mask for counter overflows */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002171 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
2172 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
2173 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002174
2175 /* Initialize Mac Fifo */
2176
2177 /* Configure Rx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002178 skge_write16(hw, SK_REG(port, RX_GMF_FL_MSK), RX_FF_FL_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002179 reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemmingerc8868612005-09-23 09:08:30 -07002180
2181 /* disable Rx GMAC FIFO Flush for YUKON-Lite Rev. A0 only */
2182 if (is_yukon_lite_a0(hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002183 reg &= ~GMF_RX_F_FL_ON;
Stephen Hemmingerc8868612005-09-23 09:08:30 -07002184
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002185 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
2186 skge_write16(hw, SK_REG(port, RX_GMF_CTRL_T), reg);
Stephen Hemmingerc5923082005-08-16 14:01:02 -07002187 /*
2188 * because Pause Packet Truncation in GMAC is not working
2189 * we have to increase the Flush Threshold to 64 bytes
2190 * in order to flush pause packets in Rx FIFO on Yukon-1
2191 */
2192 skge_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002193
2194 /* Configure Tx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002195 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
2196 skge_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002197}
2198
Stephen Hemminger355ec572005-11-08 10:33:43 -08002199/* Go into power down mode */
2200static void yukon_suspend(struct skge_hw *hw, int port)
2201{
2202 u16 ctrl;
2203
2204 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
2205 ctrl |= PHY_M_PC_POL_R_DIS;
2206 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
2207
2208 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
2209 ctrl |= PHY_CT_RESET;
2210 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
2211
2212 /* switch IEEE compatible power down mode on */
2213 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
2214 ctrl |= PHY_CT_PDOWN;
2215 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
2216}
2217
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002218static void yukon_stop(struct skge_port *skge)
2219{
2220 struct skge_hw *hw = skge->hw;
2221 int port = skge->port;
2222
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002223 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
2224 yukon_reset(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002225
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002226 gma_write16(hw, port, GM_GP_CTRL,
2227 gma_read16(hw, port, GM_GP_CTRL)
Stephen Hemminger0eedf4a2005-07-22 16:26:04 -07002228 & ~(GM_GPCR_TX_ENA|GM_GPCR_RX_ENA));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002229 gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002230
Stephen Hemminger355ec572005-11-08 10:33:43 -08002231 yukon_suspend(hw, port);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002232
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002233 /* set GPHY Control reset */
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002234 skge_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
2235 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002236}
2237
2238static void yukon_get_stats(struct skge_port *skge, u64 *data)
2239{
2240 struct skge_hw *hw = skge->hw;
2241 int port = skge->port;
2242 int i;
2243
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002244 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
2245 | gma_read32(hw, port, GM_TXO_OK_LO);
2246 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
2247 | gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002248
2249 for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002250 data[i] = gma_read32(hw, port,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002251 skge_stats[i].gma_offset);
2252}
2253
2254static void yukon_mac_intr(struct skge_hw *hw, int port)
2255{
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002256 struct net_device *dev = hw->dev[port];
2257 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002258 u8 status = skge_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002259
Joe Perchesd7072042010-02-09 11:49:53 +00002260 netif_printk(skge, intr, KERN_DEBUG, skge->netdev,
2261 "mac interrupt status 0x%x\n", status);
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002262
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002263 if (status & GM_IS_RX_FF_OR) {
Stephen Hemmingerda007722007-10-16 12:15:52 -07002264 ++dev->stats.rx_fifo_errors;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002265 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002266 }
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002267
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002268 if (status & GM_IS_TX_FF_UR) {
Stephen Hemmingerda007722007-10-16 12:15:52 -07002269 ++dev->stats.tx_fifo_errors;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002270 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002271 }
2272
2273}
2274
2275static u16 yukon_speed(const struct skge_hw *hw, u16 aux)
2276{
Stephen Hemminger95566062005-06-27 11:33:02 -07002277 switch (aux & PHY_M_PS_SPEED_MSK) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002278 case PHY_M_PS_SPEED_1000:
2279 return SPEED_1000;
2280 case PHY_M_PS_SPEED_100:
2281 return SPEED_100;
2282 default:
2283 return SPEED_10;
2284 }
2285}
2286
2287static void yukon_link_up(struct skge_port *skge)
2288{
2289 struct skge_hw *hw = skge->hw;
2290 int port = skge->port;
2291 u16 reg;
2292
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002293 /* Enable Transmit FIFO Underrun */
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002294 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002295
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002296 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002297 if (skge->duplex == DUPLEX_FULL || skge->autoneg == AUTONEG_ENABLE)
2298 reg |= GM_GPCR_DUP_FULL;
2299
2300 /* enable Rx/Tx */
2301 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002302 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002303
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07002304 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002305 skge_link_up(skge);
2306}
2307
2308static void yukon_link_down(struct skge_port *skge)
2309{
2310 struct skge_hw *hw = skge->hw;
2311 int port = skge->port;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002312 u16 ctrl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002313
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002314 ctrl = gma_read16(hw, port, GM_GP_CTRL);
2315 ctrl &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
2316 gma_write16(hw, port, GM_GP_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002317
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002318 if (skge->flow_status == FLOW_STAT_REM_SEND) {
2319 ctrl = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
2320 ctrl |= PHY_M_AN_ASP;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002321 /* restore Asymmetric Pause bit */
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002322 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002323 }
2324
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002325 skge_link_down(skge);
2326
2327 yukon_init(hw, port);
2328}
2329
2330static void yukon_phy_intr(struct skge_port *skge)
2331{
2332 struct skge_hw *hw = skge->hw;
2333 int port = skge->port;
2334 const char *reason = NULL;
2335 u16 istatus, phystat;
2336
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002337 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2338 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002339
Joe Perchesd7072042010-02-09 11:49:53 +00002340 netif_printk(skge, intr, KERN_DEBUG, skge->netdev,
2341 "phy interrupt status 0x%x 0x%x\n", istatus, phystat);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002342
2343 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002344 if (gm_phy_read(hw, port, PHY_MARV_AUNE_LP)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002345 & PHY_M_AN_RF) {
2346 reason = "remote fault";
2347 goto failed;
2348 }
2349
Stephen Hemmingerc506a502005-06-27 11:33:09 -07002350 if (gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002351 reason = "master/slave fault";
2352 goto failed;
2353 }
2354
2355 if (!(phystat & PHY_M_PS_SPDUP_RES)) {
2356 reason = "speed/duplex";
2357 goto failed;
2358 }
2359
2360 skge->duplex = (phystat & PHY_M_PS_FULL_DUP)
2361 ? DUPLEX_FULL : DUPLEX_HALF;
2362 skge->speed = yukon_speed(hw, phystat);
2363
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002364 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
2365 switch (phystat & PHY_M_PS_PAUSE_MSK) {
2366 case PHY_M_PS_PAUSE_MSK:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002367 skge->flow_status = FLOW_STAT_SYMMETRIC;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002368 break;
2369 case PHY_M_PS_RX_P_EN:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002370 skge->flow_status = FLOW_STAT_REM_SEND;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002371 break;
2372 case PHY_M_PS_TX_P_EN:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002373 skge->flow_status = FLOW_STAT_LOC_SEND;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002374 break;
2375 default:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002376 skge->flow_status = FLOW_STAT_NONE;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002377 }
2378
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002379 if (skge->flow_status == FLOW_STAT_NONE ||
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002380 (skge->speed < SPEED_1000 && skge->duplex == DUPLEX_HALF))
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002381 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002382 else
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002383 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002384 yukon_link_up(skge);
2385 return;
2386 }
2387
2388 if (istatus & PHY_M_IS_LSP_CHANGE)
2389 skge->speed = yukon_speed(hw, phystat);
2390
2391 if (istatus & PHY_M_IS_DUP_CHANGE)
2392 skge->duplex = (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2393 if (istatus & PHY_M_IS_LST_CHANGE) {
2394 if (phystat & PHY_M_PS_LINK_UP)
2395 yukon_link_up(skge);
2396 else
2397 yukon_link_down(skge);
2398 }
2399 return;
2400 failed:
Joe Perchesf15063c2010-02-17 15:01:57 +00002401 pr_err("%s: autonegotiation failed (%s)\n", skge->netdev->name, reason);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002402
2403 /* XXX restart autonegotiation? */
2404}
2405
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002406static void skge_phy_reset(struct skge_port *skge)
2407{
2408 struct skge_hw *hw = skge->hw;
2409 int port = skge->port;
Jeff Garzikaae343d2006-12-02 07:14:39 -05002410 struct net_device *dev = hw->dev[port];
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002411
2412 netif_stop_queue(skge->netdev);
2413 netif_carrier_off(skge->netdev);
2414
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002415 spin_lock_bh(&hw->phy_lock);
stephen hemminger57d6fa32011-07-06 19:00:07 +00002416 if (is_genesis(hw)) {
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002417 genesis_reset(hw, port);
2418 genesis_mac_init(hw, port);
2419 } else {
2420 yukon_reset(hw, port);
2421 yukon_init(hw, port);
2422 }
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002423 spin_unlock_bh(&hw->phy_lock);
Stephen Hemminger75814092006-12-01 11:41:08 -08002424
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08002425 skge_set_multicast(dev);
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002426}
2427
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002428/* Basic MII support */
2429static int skge_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
2430{
2431 struct mii_ioctl_data *data = if_mii(ifr);
2432 struct skge_port *skge = netdev_priv(dev);
2433 struct skge_hw *hw = skge->hw;
2434 int err = -EOPNOTSUPP;
2435
2436 if (!netif_running(dev))
2437 return -ENODEV; /* Phy still in reset */
2438
Joe Perches67777f92010-02-17 15:01:58 +00002439 switch (cmd) {
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002440 case SIOCGMIIPHY:
2441 data->phy_id = hw->phy_addr;
2442
2443 /* fallthru */
2444 case SIOCGMIIREG: {
2445 u16 val = 0;
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002446 spin_lock_bh(&hw->phy_lock);
stephen hemminger57d6fa32011-07-06 19:00:07 +00002447
2448 if (is_genesis(hw))
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002449 err = __xm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
2450 else
2451 err = __gm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002452 spin_unlock_bh(&hw->phy_lock);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002453 data->val_out = val;
2454 break;
2455 }
2456
2457 case SIOCSMIIREG:
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002458 spin_lock_bh(&hw->phy_lock);
stephen hemminger57d6fa32011-07-06 19:00:07 +00002459 if (is_genesis(hw))
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002460 err = xm_phy_write(hw, skge->port, data->reg_num & 0x1f,
2461 data->val_in);
2462 else
2463 err = gm_phy_write(hw, skge->port, data->reg_num & 0x1f,
2464 data->val_in);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002465 spin_unlock_bh(&hw->phy_lock);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002466 break;
2467 }
2468 return err;
2469}
2470
Linus Torvalds279e1da2007-11-15 08:44:36 -08002471static void skge_ramset(struct skge_hw *hw, u16 q, u32 start, size_t len)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002472{
2473 u32 end;
2474
Linus Torvalds279e1da2007-11-15 08:44:36 -08002475 start /= 8;
2476 len /= 8;
2477 end = start + len - 1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002478
2479 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
2480 skge_write32(hw, RB_ADDR(q, RB_START), start);
2481 skge_write32(hw, RB_ADDR(q, RB_WP), start);
2482 skge_write32(hw, RB_ADDR(q, RB_RP), start);
Linus Torvalds279e1da2007-11-15 08:44:36 -08002483 skge_write32(hw, RB_ADDR(q, RB_END), end);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002484
2485 if (q == Q_R1 || q == Q_R2) {
2486 /* Set thresholds on receive queue's */
Linus Torvalds279e1da2007-11-15 08:44:36 -08002487 skge_write32(hw, RB_ADDR(q, RB_RX_UTPP),
2488 start + (2*len)/3);
2489 skge_write32(hw, RB_ADDR(q, RB_RX_LTPP),
2490 start + (len/3));
2491 } else {
2492 /* Enable store & forward on Tx queue's because
2493 * Tx FIFO is only 4K on Genesis and 1K on Yukon
2494 */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002495 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
Linus Torvalds279e1da2007-11-15 08:44:36 -08002496 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002497
2498 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
2499}
2500
2501/* Setup Bus Memory Interface */
2502static void skge_qset(struct skge_port *skge, u16 q,
2503 const struct skge_element *e)
2504{
2505 struct skge_hw *hw = skge->hw;
2506 u32 watermark = 0x600;
2507 u64 base = skge->dma + (e->desc - skge->mem);
2508
2509 /* optimization to reduce window on 32bit/33mhz */
2510 if ((skge_read16(hw, B0_CTST) & (CS_BUS_CLOCK | CS_BUS_SLOT_SZ)) == 0)
2511 watermark /= 2;
2512
2513 skge_write32(hw, Q_ADDR(q, Q_CSR), CSR_CLR_RESET);
2514 skge_write32(hw, Q_ADDR(q, Q_F), watermark);
2515 skge_write32(hw, Q_ADDR(q, Q_DA_H), (u32)(base >> 32));
2516 skge_write32(hw, Q_ADDR(q, Q_DA_L), (u32)base);
2517}
2518
2519static int skge_up(struct net_device *dev)
2520{
2521 struct skge_port *skge = netdev_priv(dev);
2522 struct skge_hw *hw = skge->hw;
2523 int port = skge->port;
Linus Torvalds279e1da2007-11-15 08:44:36 -08002524 u32 chunk, ram_addr;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002525 size_t rx_size, tx_size;
2526 int err;
2527
Stephen Hemmingerfae87592007-02-02 08:22:51 -08002528 if (!is_valid_ether_addr(dev->dev_addr))
2529 return -EINVAL;
2530
Joe Perchesd7072042010-02-09 11:49:53 +00002531 netif_info(skge, ifup, skge->netdev, "enabling interface\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002532
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002533 if (dev->mtu > RX_BUF_SIZE)
Stephen Hemminger901ccef2006-03-23 11:07:23 -08002534 skge->rx_buf_size = dev->mtu + ETH_HLEN;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002535 else
2536 skge->rx_buf_size = RX_BUF_SIZE;
2537
2538
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002539 rx_size = skge->rx_ring.count * sizeof(struct skge_rx_desc);
2540 tx_size = skge->tx_ring.count * sizeof(struct skge_tx_desc);
2541 skge->mem_size = tx_size + rx_size;
2542 skge->mem = pci_alloc_consistent(hw->pdev, skge->mem_size, &skge->dma);
2543 if (!skge->mem)
2544 return -ENOMEM;
2545
Stephen Hemmingerc3da1442006-03-21 10:57:01 -08002546 BUG_ON(skge->dma & 7);
2547
2548 if ((u64)skge->dma >> 32 != ((u64) skge->dma + skge->mem_size) >> 32) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08002549 dev_err(&hw->pdev->dev, "pci_alloc_consistent region crosses 4G boundary\n");
Stephen Hemmingerc3da1442006-03-21 10:57:01 -08002550 err = -EINVAL;
2551 goto free_pci_mem;
2552 }
2553
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002554 memset(skge->mem, 0, skge->mem_size);
2555
Stephen Hemminger203babb2006-03-21 10:57:05 -08002556 err = skge_ring_alloc(&skge->rx_ring, skge->mem, skge->dma);
2557 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002558 goto free_pci_mem;
2559
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002560 err = skge_rx_fill(dev);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002561 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002562 goto free_rx_ring;
2563
Stephen Hemminger203babb2006-03-21 10:57:05 -08002564 err = skge_ring_alloc(&skge->tx_ring, skge->mem + rx_size,
2565 skge->dma + rx_size);
2566 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002567 goto free_rx_ring;
2568
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -04002569 if (hw->ports == 1) {
2570 err = request_irq(hw->pdev->irq, skge_intr, IRQF_SHARED,
2571 dev->name, hw);
2572 if (err) {
2573 netdev_err(dev, "Unable to allocate interrupt %d error: %d\n",
2574 hw->pdev->irq, err);
2575 goto free_tx_ring;
2576 }
2577 }
2578
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08002579 /* Initialize MAC */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002580 spin_lock_bh(&hw->phy_lock);
stephen hemminger57d6fa32011-07-06 19:00:07 +00002581 if (is_genesis(hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002582 genesis_mac_init(hw, port);
2583 else
2584 yukon_mac_init(hw, port);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002585 spin_unlock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002586
Stephen Hemminger29816d92007-11-26 11:54:48 -08002587 /* Configure RAMbuffers - equally between ports and tx/rx */
2588 chunk = (hw->ram_size - hw->ram_offset) / (hw->ports * 2);
Linus Torvalds279e1da2007-11-15 08:44:36 -08002589 ram_addr = hw->ram_offset + 2 * chunk * port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002590
Linus Torvalds279e1da2007-11-15 08:44:36 -08002591 skge_ramset(hw, rxqaddr[port], ram_addr, chunk);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002592 skge_qset(skge, rxqaddr[port], skge->rx_ring.to_clean);
Linus Torvalds279e1da2007-11-15 08:44:36 -08002593
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002594 BUG_ON(skge->tx_ring.to_use != skge->tx_ring.to_clean);
Linus Torvalds279e1da2007-11-15 08:44:36 -08002595 skge_ramset(hw, txqaddr[port], ram_addr+chunk, chunk);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002596 skge_qset(skge, txqaddr[port], skge->tx_ring.to_use);
2597
2598 /* Start receiver BMU */
2599 wmb();
2600 skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_START | CSR_IRQ_CL_F);
Stephen Hemminger6abebb52005-07-22 16:26:10 -07002601 skge_led(skge, LED_MODE_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002602
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07002603 spin_lock_irq(&hw->hw_lock);
2604 hw->intr_mask |= portmask[port];
2605 skge_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -04002606 skge_read32(hw, B0_IMSK);
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07002607 spin_unlock_irq(&hw->hw_lock);
2608
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002609 napi_enable(&skge->napi);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002610 return 0;
2611
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -04002612 free_tx_ring:
2613 kfree(skge->tx_ring.start);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002614 free_rx_ring:
2615 skge_rx_clean(skge);
2616 kfree(skge->rx_ring.start);
2617 free_pci_mem:
2618 pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002619 skge->mem = NULL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002620
2621 return err;
2622}
2623
Stephen Hemminger60b24b52007-10-16 12:15:50 -07002624/* stop receiver */
2625static void skge_rx_stop(struct skge_hw *hw, int port)
2626{
2627 skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_STOP);
2628 skge_write32(hw, RB_ADDR(port ? Q_R2 : Q_R1, RB_CTRL),
2629 RB_RST_SET|RB_DIS_OP_MD);
2630 skge_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_SET_RESET);
2631}
2632
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002633static int skge_down(struct net_device *dev)
2634{
2635 struct skge_port *skge = netdev_priv(dev);
2636 struct skge_hw *hw = skge->hw;
2637 int port = skge->port;
2638
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002639 if (skge->mem == NULL)
2640 return 0;
2641
Joe Perchesd7072042010-02-09 11:49:53 +00002642 netif_info(skge, ifdown, skge->netdev, "disabling interface\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002643
Michal Schmidtd119b392009-04-14 15:16:55 -07002644 netif_tx_disable(dev);
Stephen Hemminger692412b2007-04-09 15:32:45 -07002645
stephen hemminger57d6fa32011-07-06 19:00:07 +00002646 if (is_genesis(hw) && hw->phy_type == SK_PHY_XMAC)
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002647 del_timer_sync(&skge->link_timer);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002648
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002649 napi_disable(&skge->napi);
Stephen Hemminger692412b2007-04-09 15:32:45 -07002650 netif_carrier_off(dev);
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07002651
2652 spin_lock_irq(&hw->hw_lock);
2653 hw->intr_mask &= ~portmask[port];
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -04002654 skge_write32(hw, B0_IMSK, (hw->ports == 1) ? 0 : hw->intr_mask);
2655 skge_read32(hw, B0_IMSK);
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07002656 spin_unlock_irq(&hw->hw_lock);
2657
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -04002658 if (hw->ports == 1)
2659 free_irq(hw->pdev->irq, hw);
2660
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002661 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
stephen hemminger57d6fa32011-07-06 19:00:07 +00002662 if (is_genesis(hw))
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002663 genesis_stop(skge);
2664 else
2665 yukon_stop(skge);
2666
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002667 /* Stop transmitter */
2668 skge_write8(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_STOP);
2669 skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
2670 RB_RST_SET|RB_DIS_OP_MD);
2671
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002672
2673 /* Disable Force Sync bit and Enable Alloc bit */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002674 skge_write8(hw, SK_REG(port, TXA_CTRL),
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002675 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
2676
2677 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002678 skge_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
2679 skge_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002680
2681 /* Reset PCI FIFO */
2682 skge_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_SET_RESET);
2683 skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
2684
2685 /* Reset the RAM Buffer async Tx queue */
2686 skge_write8(hw, RB_ADDR(port == 0 ? Q_XA1 : Q_XA2, RB_CTRL), RB_RST_SET);
Stephen Hemminger60b24b52007-10-16 12:15:50 -07002687
2688 skge_rx_stop(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002689
stephen hemminger57d6fa32011-07-06 19:00:07 +00002690 if (is_genesis(hw)) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002691 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_SET);
2692 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002693 } else {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002694 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
2695 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002696 }
2697
Stephen Hemminger6abebb52005-07-22 16:26:10 -07002698 skge_led(skge, LED_MODE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002699
Stephen Hemmingere3a1b992007-03-16 14:01:26 -07002700 netif_tx_lock_bh(dev);
Stephen Hemminger513f5332006-09-01 15:53:49 -07002701 skge_tx_clean(dev);
Stephen Hemmingere3a1b992007-03-16 14:01:26 -07002702 netif_tx_unlock_bh(dev);
2703
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002704 skge_rx_clean(skge);
2705
2706 kfree(skge->rx_ring.start);
2707 kfree(skge->tx_ring.start);
2708 pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002709 skge->mem = NULL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002710 return 0;
2711}
2712
Stephen Hemminger29b4e882006-03-23 11:07:28 -08002713static inline int skge_avail(const struct skge_ring *ring)
2714{
Stephen Hemminger992c9622007-03-16 14:01:30 -07002715 smp_mb();
Stephen Hemminger29b4e882006-03-23 11:07:28 -08002716 return ((ring->to_clean > ring->to_use) ? 0 : ring->count)
2717 + (ring->to_clean - ring->to_use) - 1;
2718}
2719
Stephen Hemminger613573252009-08-31 19:50:58 +00002720static netdev_tx_t skge_xmit_frame(struct sk_buff *skb,
2721 struct net_device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002722{
2723 struct skge_port *skge = netdev_priv(dev);
2724 struct skge_hw *hw = skge->hw;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002725 struct skge_element *e;
2726 struct skge_tx_desc *td;
2727 int i;
2728 u32 control, len;
2729 u64 map;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002730
Herbert Xu5b057c62006-06-23 02:06:41 -07002731 if (skb_padto(skb, ETH_ZLEN))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002732 return NETDEV_TX_OK;
2733
Stephen Hemminger513f5332006-09-01 15:53:49 -07002734 if (unlikely(skge_avail(&skge->tx_ring) < skb_shinfo(skb)->nr_frags + 1))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002735 return NETDEV_TX_BUSY;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002736
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002737 e = skge->tx_ring.to_use;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002738 td = e->desc;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002739 BUG_ON(td->control & BMU_OWN);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002740 e->skb = skb;
2741 len = skb_headlen(skb);
2742 map = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +00002743 dma_unmap_addr_set(e, mapaddr, map);
2744 dma_unmap_len_set(e, maplen, len);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002745
2746 td->dma_lo = map;
2747 td->dma_hi = map >> 32;
2748
Patrick McHardy84fa7932006-08-29 16:44:56 -07002749 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Michał Mirosław0d0b1672010-12-14 15:24:08 +00002750 const int offset = skb_checksum_start_offset(skb);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002751
2752 /* This seems backwards, but it is what the sk98lin
2753 * does. Looks like hardware is wrong?
2754 */
Joe Perches8e95a202009-12-03 07:58:21 +00002755 if (ipip_hdr(skb)->protocol == IPPROTO_UDP &&
Joe Perches67777f92010-02-17 15:01:58 +00002756 hw->chip_rev == 0 && hw->chip_id == CHIP_ID_YUKON)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002757 control = BMU_TCP_CHECK;
2758 else
2759 control = BMU_UDP_CHECK;
2760
2761 td->csum_offs = 0;
2762 td->csum_start = offset;
Al Viroff1dcad2006-11-20 18:07:29 -08002763 td->csum_write = offset + skb->csum_offset;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002764 } else
2765 control = BMU_CHECK;
2766
2767 if (!skb_shinfo(skb)->nr_frags) /* single buffer i.e. no fragments */
Joe Perches67777f92010-02-17 15:01:58 +00002768 control |= BMU_EOF | BMU_IRQ_EOF;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002769 else {
2770 struct skge_tx_desc *tf = td;
2771
2772 control |= BMU_STFWD;
2773 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00002774 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002775
Ian Campbell516733c2011-09-21 21:53:17 +00002776 map = skb_frag_dma_map(&hw->pdev->dev, frag, 0,
Eric Dumazet9e903e02011-10-18 21:00:24 +00002777 skb_frag_size(frag), DMA_TO_DEVICE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002778
2779 e = e->next;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002780 e->skb = skb;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002781 tf = e->desc;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002782 BUG_ON(tf->control & BMU_OWN);
2783
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002784 tf->dma_lo = map;
2785 tf->dma_hi = (u64) map >> 32;
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +00002786 dma_unmap_addr_set(e, mapaddr, map);
Eric Dumazet9e903e02011-10-18 21:00:24 +00002787 dma_unmap_len_set(e, maplen, skb_frag_size(frag));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002788
Eric Dumazet9e903e02011-10-18 21:00:24 +00002789 tf->control = BMU_OWN | BMU_SW | control | skb_frag_size(frag);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002790 }
2791 tf->control |= BMU_EOF | BMU_IRQ_EOF;
2792 }
2793 /* Make sure all the descriptors written */
2794 wmb();
2795 td->control = BMU_OWN | BMU_SW | BMU_STF | control | len;
2796 wmb();
2797
2798 skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_START);
2799
Joe Perchesd7072042010-02-09 11:49:53 +00002800 netif_printk(skge, tx_queued, KERN_DEBUG, skge->netdev,
2801 "tx queued, slot %td, len %d\n",
2802 e - skge->tx_ring.start, skb->len);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002803
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002804 skge->tx_ring.to_use = e->next;
Stephen Hemminger992c9622007-03-16 14:01:30 -07002805 smp_wmb();
2806
Stephen Hemminger9db96472006-06-06 10:11:12 -07002807 if (skge_avail(&skge->tx_ring) <= TX_LOW_WATER) {
Joe Perchesf15063c2010-02-17 15:01:57 +00002808 netdev_dbg(dev, "transmit queue full\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002809 netif_stop_queue(dev);
2810 }
2811
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002812 return NETDEV_TX_OK;
2813}
2814
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002815
2816/* Free resources associated with this reing element */
2817static void skge_tx_free(struct skge_port *skge, struct skge_element *e,
2818 u32 control)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002819{
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002820 struct pci_dev *pdev = skge->hw->pdev;
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002821
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002822 /* skb header vs. fragment */
2823 if (control & BMU_STF)
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +00002824 pci_unmap_single(pdev, dma_unmap_addr(e, mapaddr),
2825 dma_unmap_len(e, maplen),
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002826 PCI_DMA_TODEVICE);
2827 else
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +00002828 pci_unmap_page(pdev, dma_unmap_addr(e, mapaddr),
2829 dma_unmap_len(e, maplen),
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002830 PCI_DMA_TODEVICE);
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002831
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002832 if (control & BMU_EOF) {
Joe Perchesd7072042010-02-09 11:49:53 +00002833 netif_printk(skge, tx_done, KERN_DEBUG, skge->netdev,
2834 "tx done slot %td\n", e - skge->tx_ring.start);
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002835
Stephen Hemminger513f5332006-09-01 15:53:49 -07002836 dev_kfree_skb(e->skb);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002837 }
2838}
2839
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002840/* Free all buffers in transmit ring */
Stephen Hemminger513f5332006-09-01 15:53:49 -07002841static void skge_tx_clean(struct net_device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002842{
Stephen Hemminger513f5332006-09-01 15:53:49 -07002843 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002844 struct skge_element *e;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002845
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002846 for (e = skge->tx_ring.to_clean; e != skge->tx_ring.to_use; e = e->next) {
2847 struct skge_tx_desc *td = e->desc;
2848 skge_tx_free(skge, e, td->control);
2849 td->control = 0;
2850 }
2851
2852 skge->tx_ring.to_clean = e;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002853}
2854
2855static void skge_tx_timeout(struct net_device *dev)
2856{
2857 struct skge_port *skge = netdev_priv(dev);
2858
Joe Perchesd7072042010-02-09 11:49:53 +00002859 netif_printk(skge, timer, KERN_DEBUG, skge->netdev, "tx timeout\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002860
2861 skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_STOP);
Stephen Hemminger513f5332006-09-01 15:53:49 -07002862 skge_tx_clean(dev);
Michal Schmidtd119b392009-04-14 15:16:55 -07002863 netif_wake_queue(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002864}
2865
2866static int skge_change_mtu(struct net_device *dev, int new_mtu)
2867{
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002868 int err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002869
Stephen Hemminger95566062005-06-27 11:33:02 -07002870 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002871 return -EINVAL;
2872
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002873 if (!netif_running(dev)) {
2874 dev->mtu = new_mtu;
2875 return 0;
2876 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002877
Stephen Hemminger1a8098b2007-11-28 14:25:05 -08002878 skge_down(dev);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002879
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002880 dev->mtu = new_mtu;
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002881
Stephen Hemminger1a8098b2007-11-28 14:25:05 -08002882 err = skge_up(dev);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002883 if (err)
2884 dev_close(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002885
2886 return err;
2887}
2888
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002889static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
2890
2891static void genesis_add_filter(u8 filter[8], const u8 *addr)
2892{
2893 u32 crc, bit;
2894
2895 crc = ether_crc_le(ETH_ALEN, addr);
2896 bit = ~crc & 0x3f;
2897 filter[bit/8] |= 1 << (bit%8);
2898}
2899
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002900static void genesis_set_multicast(struct net_device *dev)
2901{
2902 struct skge_port *skge = netdev_priv(dev);
2903 struct skge_hw *hw = skge->hw;
2904 int port = skge->port;
Jiri Pirko22bedad2010-04-01 21:22:57 +00002905 struct netdev_hw_addr *ha;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002906 u32 mode;
2907 u8 filter[8];
2908
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002909 mode = xm_read32(hw, port, XM_MODE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002910 mode |= XM_MD_ENA_HASH;
2911 if (dev->flags & IFF_PROMISC)
2912 mode |= XM_MD_ENA_PROM;
2913 else
2914 mode &= ~XM_MD_ENA_PROM;
2915
2916 if (dev->flags & IFF_ALLMULTI)
2917 memset(filter, 0xff, sizeof(filter));
2918 else {
2919 memset(filter, 0, sizeof(filter));
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002920
Joe Perches8e95a202009-12-03 07:58:21 +00002921 if (skge->flow_status == FLOW_STAT_REM_SEND ||
2922 skge->flow_status == FLOW_STAT_SYMMETRIC)
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002923 genesis_add_filter(filter, pause_mc_addr);
2924
Jiri Pirko22bedad2010-04-01 21:22:57 +00002925 netdev_for_each_mc_addr(ha, dev)
2926 genesis_add_filter(filter, ha->addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002927 }
2928
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002929 xm_write32(hw, port, XM_MODE, mode);
Stephen Hemminger45bada62005-06-27 11:33:12 -07002930 xm_outhash(hw, port, XM_HSM, filter);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002931}
2932
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002933static void yukon_add_filter(u8 filter[8], const u8 *addr)
2934{
2935 u32 bit = ether_crc(ETH_ALEN, addr) & 0x3f;
2936 filter[bit/8] |= 1 << (bit%8);
2937}
2938
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002939static void yukon_set_multicast(struct net_device *dev)
2940{
2941 struct skge_port *skge = netdev_priv(dev);
2942 struct skge_hw *hw = skge->hw;
2943 int port = skge->port;
Jiri Pirko22bedad2010-04-01 21:22:57 +00002944 struct netdev_hw_addr *ha;
Joe Perches8e95a202009-12-03 07:58:21 +00002945 int rx_pause = (skge->flow_status == FLOW_STAT_REM_SEND ||
2946 skge->flow_status == FLOW_STAT_SYMMETRIC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002947 u16 reg;
2948 u8 filter[8];
2949
2950 memset(filter, 0, sizeof(filter));
2951
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002952 reg = gma_read16(hw, port, GM_RX_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002953 reg |= GM_RXCR_UCF_ENA;
2954
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08002955 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002956 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
2957 else if (dev->flags & IFF_ALLMULTI) /* all multicast */
2958 memset(filter, 0xff, sizeof(filter));
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00002959 else if (netdev_mc_empty(dev) && !rx_pause)/* no multicast */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002960 reg &= ~GM_RXCR_MCF_ENA;
2961 else {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002962 reg |= GM_RXCR_MCF_ENA;
2963
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002964 if (rx_pause)
2965 yukon_add_filter(filter, pause_mc_addr);
2966
Jiri Pirko22bedad2010-04-01 21:22:57 +00002967 netdev_for_each_mc_addr(ha, dev)
2968 yukon_add_filter(filter, ha->addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002969 }
2970
2971
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002972 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002973 (u16)filter[0] | ((u16)filter[1] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002974 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002975 (u16)filter[2] | ((u16)filter[3] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002976 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002977 (u16)filter[4] | ((u16)filter[5] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002978 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002979 (u16)filter[6] | ((u16)filter[7] << 8));
2980
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002981 gma_write16(hw, port, GM_RX_CTRL, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002982}
2983
Stephen Hemminger383181a2005-09-19 15:37:16 -07002984static inline u16 phy_length(const struct skge_hw *hw, u32 status)
2985{
stephen hemminger57d6fa32011-07-06 19:00:07 +00002986 if (is_genesis(hw))
Stephen Hemminger383181a2005-09-19 15:37:16 -07002987 return status >> XMR_FS_LEN_SHIFT;
2988 else
2989 return status >> GMR_FS_LEN_SHIFT;
2990}
2991
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002992static inline int bad_phy_status(const struct skge_hw *hw, u32 status)
2993{
stephen hemminger57d6fa32011-07-06 19:00:07 +00002994 if (is_genesis(hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002995 return (status & (XMR_FS_ERR | XMR_FS_2L_VLAN)) != 0;
2996 else
2997 return (status & GMR_FS_ANY_ERR) ||
2998 (status & GMR_FS_RX_OK) == 0;
2999}
3000
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003001static void skge_set_multicast(struct net_device *dev)
3002{
3003 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003004
stephen hemminger57d6fa32011-07-06 19:00:07 +00003005 if (is_genesis(skge->hw))
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003006 genesis_set_multicast(dev);
3007 else
3008 yukon_set_multicast(dev);
3009
3010}
3011
Stephen Hemminger383181a2005-09-19 15:37:16 -07003012
3013/* Get receive buffer from descriptor.
3014 * Handles copy of small buffers and reallocation failures
3015 */
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003016static struct sk_buff *skge_rx_get(struct net_device *dev,
3017 struct skge_element *e,
3018 u32 control, u32 status, u16 csum)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003019{
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003020 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003021 struct sk_buff *skb;
3022 u16 len = control & BMU_BBC;
3023
Joe Perchesd7072042010-02-09 11:49:53 +00003024 netif_printk(skge, rx_status, KERN_DEBUG, skge->netdev,
3025 "rx slot %td status 0x%x len %d\n",
3026 e - skge->rx_ring.start, status, len);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003027
3028 if (len > skge->rx_buf_size)
3029 goto error;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003030
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003031 if ((control & (BMU_EOF|BMU_STF)) != (BMU_STF|BMU_EOF))
Stephen Hemminger383181a2005-09-19 15:37:16 -07003032 goto error;
3033
3034 if (bad_phy_status(skge->hw, status))
3035 goto error;
3036
3037 if (phy_length(skge->hw, status) != len)
3038 goto error;
3039
3040 if (len < RX_COPY_THRESHOLD) {
Eric Dumazet89d71a62009-10-13 05:34:20 +00003041 skb = netdev_alloc_skb_ip_align(dev, len);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003042 if (!skb)
3043 goto resubmit;
3044
Stephen Hemminger383181a2005-09-19 15:37:16 -07003045 pci_dma_sync_single_for_cpu(skge->hw->pdev,
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +00003046 dma_unmap_addr(e, mapaddr),
Stephen Hemminger383181a2005-09-19 15:37:16 -07003047 len, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03003048 skb_copy_from_linear_data(e->skb, skb->data, len);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003049 pci_dma_sync_single_for_device(skge->hw->pdev,
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +00003050 dma_unmap_addr(e, mapaddr),
Stephen Hemminger383181a2005-09-19 15:37:16 -07003051 len, PCI_DMA_FROMDEVICE);
3052 skge_rx_reuse(e, skge->rx_buf_size);
3053 } else {
3054 struct sk_buff *nskb;
Eric Dumazet89d71a62009-10-13 05:34:20 +00003055
3056 nskb = netdev_alloc_skb_ip_align(dev, skge->rx_buf_size);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003057 if (!nskb)
3058 goto resubmit;
3059
3060 pci_unmap_single(skge->hw->pdev,
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +00003061 dma_unmap_addr(e, mapaddr),
3062 dma_unmap_len(e, maplen),
Stephen Hemminger383181a2005-09-19 15:37:16 -07003063 PCI_DMA_FROMDEVICE);
3064 skb = e->skb;
Joe Perches67777f92010-02-17 15:01:58 +00003065 prefetch(skb->data);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003066 skge_rx_setup(skge, e, nskb, skge->rx_buf_size);
3067 }
3068
3069 skb_put(skb, len);
Michał Mirosławe92702b2011-03-31 01:01:35 +00003070
3071 if (dev->features & NETIF_F_RXCSUM) {
Stephen Hemminger383181a2005-09-19 15:37:16 -07003072 skb->csum = csum;
Patrick McHardy84fa7932006-08-29 16:44:56 -07003073 skb->ip_summed = CHECKSUM_COMPLETE;
Stephen Hemminger383181a2005-09-19 15:37:16 -07003074 }
3075
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003076 skb->protocol = eth_type_trans(skb, dev);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003077
3078 return skb;
3079error:
3080
Joe Perchesd7072042010-02-09 11:49:53 +00003081 netif_printk(skge, rx_err, KERN_DEBUG, skge->netdev,
3082 "rx err, slot %td control 0x%x status 0x%x\n",
3083 e - skge->rx_ring.start, control, status);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003084
stephen hemminger57d6fa32011-07-06 19:00:07 +00003085 if (is_genesis(skge->hw)) {
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003086 if (status & (XMR_FS_RUNT|XMR_FS_LNG_ERR))
Stephen Hemmingerda007722007-10-16 12:15:52 -07003087 dev->stats.rx_length_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003088 if (status & XMR_FS_FRA_ERR)
Stephen Hemmingerda007722007-10-16 12:15:52 -07003089 dev->stats.rx_frame_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003090 if (status & XMR_FS_FCS_ERR)
Stephen Hemmingerda007722007-10-16 12:15:52 -07003091 dev->stats.rx_crc_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003092 } else {
3093 if (status & (GMR_FS_LONG_ERR|GMR_FS_UN_SIZE))
Stephen Hemmingerda007722007-10-16 12:15:52 -07003094 dev->stats.rx_length_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003095 if (status & GMR_FS_FRAGMENT)
Stephen Hemmingerda007722007-10-16 12:15:52 -07003096 dev->stats.rx_frame_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003097 if (status & GMR_FS_CRC_ERR)
Stephen Hemmingerda007722007-10-16 12:15:52 -07003098 dev->stats.rx_crc_errors++;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003099 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003100
Stephen Hemminger383181a2005-09-19 15:37:16 -07003101resubmit:
3102 skge_rx_reuse(e, skge->rx_buf_size);
3103 return NULL;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003104}
3105
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003106/* Free all buffers in Tx ring which are no longer owned by device */
Stephen Hemminger513f5332006-09-01 15:53:49 -07003107static void skge_tx_done(struct net_device *dev)
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003108{
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003109 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003110 struct skge_ring *ring = &skge->tx_ring;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003111 struct skge_element *e;
3112
Stephen Hemminger513f5332006-09-01 15:53:49 -07003113 skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003114
Stephen Hemminger866b4f32006-03-23 11:07:27 -08003115 for (e = ring->to_clean; e != ring->to_use; e = e->next) {
Stephen Hemminger992c9622007-03-16 14:01:30 -07003116 u32 control = ((const struct skge_tx_desc *) e->desc)->control;
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003117
Stephen Hemminger992c9622007-03-16 14:01:30 -07003118 if (control & BMU_OWN)
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003119 break;
3120
Stephen Hemminger992c9622007-03-16 14:01:30 -07003121 skge_tx_free(skge, e, control);
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003122 }
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003123 skge->tx_ring.to_clean = e;
Stephen Hemminger866b4f32006-03-23 11:07:27 -08003124
Stephen Hemminger992c9622007-03-16 14:01:30 -07003125 /* Can run lockless until we need to synchronize to restart queue. */
3126 smp_mb();
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003127
Stephen Hemminger992c9622007-03-16 14:01:30 -07003128 if (unlikely(netif_queue_stopped(dev) &&
3129 skge_avail(&skge->tx_ring) > TX_LOW_WATER)) {
3130 netif_tx_lock(dev);
3131 if (unlikely(netif_queue_stopped(dev) &&
3132 skge_avail(&skge->tx_ring) > TX_LOW_WATER)) {
3133 netif_wake_queue(dev);
3134
3135 }
3136 netif_tx_unlock(dev);
3137 }
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003138}
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003139
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003140static int skge_poll(struct napi_struct *napi, int to_do)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003141{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003142 struct skge_port *skge = container_of(napi, struct skge_port, napi);
3143 struct net_device *dev = skge->netdev;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003144 struct skge_hw *hw = skge->hw;
3145 struct skge_ring *ring = &skge->rx_ring;
3146 struct skge_element *e;
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003147 int work_done = 0;
3148
Stephen Hemminger513f5332006-09-01 15:53:49 -07003149 skge_tx_done(dev);
3150
3151 skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
3152
Stephen Hemminger1631aef2005-11-08 10:33:44 -08003153 for (e = ring->to_clean; prefetch(e->next), work_done < to_do; e = e->next) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003154 struct skge_rx_desc *rd = e->desc;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003155 struct sk_buff *skb;
Stephen Hemminger383181a2005-09-19 15:37:16 -07003156 u32 control;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003157
3158 rmb();
3159 control = rd->control;
3160 if (control & BMU_OWN)
3161 break;
3162
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003163 skb = skge_rx_get(dev, e, control, rd->status, rd->csum2);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003164 if (likely(skb)) {
Eric Dumazet86cac582010-08-31 18:25:32 +00003165 napi_gro_receive(napi, skb);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003166 ++work_done;
Stephen Hemminger5a011442006-03-23 11:07:25 -08003167 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003168 }
3169 ring->to_clean = e;
3170
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003171 /* restart receiver */
3172 wmb();
Stephen Hemmingera9cdab82006-02-22 10:28:33 -08003173 skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_START);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003174
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003175 if (work_done < to_do) {
Marin Mitov6ef29772008-03-23 10:20:09 +02003176 unsigned long flags;
Jeff Garzikf0c88f92008-03-25 23:53:24 -04003177
Eric Dumazet86cac582010-08-31 18:25:32 +00003178 napi_gro_flush(napi);
Marin Mitov6ef29772008-03-23 10:20:09 +02003179 spin_lock_irqsave(&hw->hw_lock, flags);
Ben Hutchings288379f2009-01-19 16:43:59 -08003180 __napi_complete(napi);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003181 hw->intr_mask |= napimask[skge->port];
3182 skge_write32(hw, B0_IMSK, hw->intr_mask);
3183 skge_read32(hw, B0_IMSK);
Marin Mitov6ef29772008-03-23 10:20:09 +02003184 spin_unlock_irqrestore(&hw->hw_lock, flags);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003185 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003186
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003187 return work_done;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003188}
3189
Stephen Hemmingerf6620ca2005-07-22 16:26:02 -07003190/* Parity errors seem to happen when Genesis is connected to a switch
3191 * with no other ports present. Heartbeat error??
3192 */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003193static void skge_mac_parity(struct skge_hw *hw, int port)
3194{
Stephen Hemmingerf6620ca2005-07-22 16:26:02 -07003195 struct net_device *dev = hw->dev[port];
3196
Stephen Hemmingerda007722007-10-16 12:15:52 -07003197 ++dev->stats.tx_heartbeat_errors;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003198
stephen hemminger57d6fa32011-07-06 19:00:07 +00003199 if (is_genesis(hw))
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003200 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003201 MFF_CLR_PERR);
3202 else
3203 /* HW-Bug #8: cleared by GMF_CLI_TX_FC instead of GMF_CLI_TX_PE */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003204 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T),
Stephen Hemminger981d0372005-06-27 11:33:06 -07003205 (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003206 ? GMF_CLI_TX_FC : GMF_CLI_TX_PE);
3207}
3208
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003209static void skge_mac_intr(struct skge_hw *hw, int port)
3210{
stephen hemminger57d6fa32011-07-06 19:00:07 +00003211 if (is_genesis(hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003212 genesis_mac_intr(hw, port);
3213 else
3214 yukon_mac_intr(hw, port);
3215}
3216
3217/* Handle device specific framing and timeout interrupts */
3218static void skge_error_irq(struct skge_hw *hw)
3219{
Stephen Hemminger1479d132007-02-02 08:22:52 -08003220 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003221 u32 hwstatus = skge_read32(hw, B0_HWE_ISRC);
3222
stephen hemminger57d6fa32011-07-06 19:00:07 +00003223 if (is_genesis(hw)) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003224 /* clear xmac errors */
3225 if (hwstatus & (IS_NO_STAT_M1|IS_NO_TIST_M1))
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003226 skge_write16(hw, RX_MFF_CTRL1, MFF_CLR_INSTAT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003227 if (hwstatus & (IS_NO_STAT_M2|IS_NO_TIST_M2))
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003228 skge_write16(hw, RX_MFF_CTRL2, MFF_CLR_INSTAT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003229 } else {
3230 /* Timestamp (unused) overflow */
3231 if (hwstatus & IS_IRQ_TIST_OV)
3232 skge_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003233 }
3234
3235 if (hwstatus & IS_RAM_RD_PAR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003236 dev_err(&pdev->dev, "Ram read data parity error\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003237 skge_write16(hw, B3_RI_CTRL, RI_CLR_RD_PERR);
3238 }
3239
3240 if (hwstatus & IS_RAM_WR_PAR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003241 dev_err(&pdev->dev, "Ram write data parity error\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003242 skge_write16(hw, B3_RI_CTRL, RI_CLR_WR_PERR);
3243 }
3244
3245 if (hwstatus & IS_M1_PAR_ERR)
3246 skge_mac_parity(hw, 0);
3247
3248 if (hwstatus & IS_M2_PAR_ERR)
3249 skge_mac_parity(hw, 1);
3250
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003251 if (hwstatus & IS_R1_PAR_ERR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003252 dev_err(&pdev->dev, "%s: receive queue parity error\n",
3253 hw->dev[0]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003254 skge_write32(hw, B0_R1_CSR, CSR_IRQ_CL_P);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003255 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003256
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003257 if (hwstatus & IS_R2_PAR_ERR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003258 dev_err(&pdev->dev, "%s: receive queue parity error\n",
3259 hw->dev[1]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003260 skge_write32(hw, B0_R2_CSR, CSR_IRQ_CL_P);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003261 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003262
3263 if (hwstatus & (IS_IRQ_MST_ERR|IS_IRQ_STAT)) {
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003264 u16 pci_status, pci_cmd;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003265
Stephen Hemminger1479d132007-02-02 08:22:52 -08003266 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
3267 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003268
Stephen Hemminger1479d132007-02-02 08:22:52 -08003269 dev_err(&pdev->dev, "PCI error cmd=%#x status=%#x\n",
3270 pci_cmd, pci_status);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003271
3272 /* Write the error bits back to clear them. */
3273 pci_status &= PCI_STATUS_ERROR_BITS;
3274 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger1479d132007-02-02 08:22:52 -08003275 pci_write_config_word(pdev, PCI_COMMAND,
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003276 pci_cmd | PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
Stephen Hemminger1479d132007-02-02 08:22:52 -08003277 pci_write_config_word(pdev, PCI_STATUS, pci_status);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003278 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003279
Stephen Hemminger050ec182005-08-16 14:00:54 -07003280 /* if error still set then just ignore it */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003281 hwstatus = skge_read32(hw, B0_HWE_ISRC);
3282 if (hwstatus & IS_IRQ_STAT) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003283 dev_warn(&hw->pdev->dev, "unable to clear error (so ignoring them)\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003284 hw->intr_mask &= ~IS_HW_ERR;
3285 }
3286 }
3287}
3288
3289/*
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003290 * Interrupt from PHY are handled in tasklet (softirq)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003291 * because accessing phy registers requires spin wait which might
3292 * cause excess interrupt latency.
3293 */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003294static void skge_extirq(unsigned long arg)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003295{
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003296 struct skge_hw *hw = (struct skge_hw *) arg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003297 int port;
3298
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003299 for (port = 0; port < hw->ports; port++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003300 struct net_device *dev = hw->dev[port];
3301
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003302 if (netif_running(dev)) {
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003303 struct skge_port *skge = netdev_priv(dev);
3304
3305 spin_lock(&hw->phy_lock);
stephen hemminger57d6fa32011-07-06 19:00:07 +00003306 if (!is_genesis(hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003307 yukon_phy_intr(skge);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003308 else if (hw->phy_type == SK_PHY_BCOM)
Stephen Hemminger45bada62005-06-27 11:33:12 -07003309 bcom_phy_intr(skge);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003310 spin_unlock(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003311 }
3312 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003313
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003314 spin_lock_irq(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003315 hw->intr_mask |= IS_EXT_REG;
3316 skge_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemminger78bc2182006-08-28 16:19:36 -07003317 skge_read32(hw, B0_IMSK);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003318 spin_unlock_irq(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003319}
3320
David Howells7d12e782006-10-05 14:55:46 +01003321static irqreturn_t skge_intr(int irq, void *dev_id)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003322{
3323 struct skge_hw *hw = dev_id;
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003324 u32 status;
Stephen Hemminger29365c92006-09-01 15:53:48 -07003325 int handled = 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003326
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003327 spin_lock(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003328 /* Reading this register masks IRQ */
3329 status = skge_read32(hw, B0_SP_ISRC);
Stephen Hemminger0486a8c2006-09-06 11:06:10 -07003330 if (status == 0 || status == ~0)
Stephen Hemminger29365c92006-09-01 15:53:48 -07003331 goto out;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003332
Stephen Hemminger29365c92006-09-01 15:53:48 -07003333 handled = 1;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003334 status &= hw->intr_mask;
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003335 if (status & IS_EXT_REG) {
3336 hw->intr_mask &= ~IS_EXT_REG;
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003337 tasklet_schedule(&hw->phy_task);
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003338 }
3339
Stephen Hemminger513f5332006-09-01 15:53:49 -07003340 if (status & (IS_XA1_F|IS_R1_F)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003341 struct skge_port *skge = netdev_priv(hw->dev[0]);
Stephen Hemminger513f5332006-09-01 15:53:49 -07003342 hw->intr_mask &= ~(IS_XA1_F|IS_R1_F);
Ben Hutchings288379f2009-01-19 16:43:59 -08003343 napi_schedule(&skge->napi);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003344 }
3345
Stephen Hemmingerd25f5a62005-06-27 11:33:14 -07003346 if (status & IS_PA_TO_TX1)
3347 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX1);
3348
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003349 if (status & IS_PA_TO_RX1) {
Stephen Hemmingerda007722007-10-16 12:15:52 -07003350 ++hw->dev[0]->stats.rx_over_errors;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003351 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX1);
3352 }
3353
Stephen Hemmingerd25f5a62005-06-27 11:33:14 -07003354
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003355 if (status & IS_MAC1)
3356 skge_mac_intr(hw, 0);
Stephen Hemminger95566062005-06-27 11:33:02 -07003357
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003358 if (hw->dev[1]) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003359 struct skge_port *skge = netdev_priv(hw->dev[1]);
3360
Stephen Hemminger513f5332006-09-01 15:53:49 -07003361 if (status & (IS_XA2_F|IS_R2_F)) {
3362 hw->intr_mask &= ~(IS_XA2_F|IS_R2_F);
Ben Hutchings288379f2009-01-19 16:43:59 -08003363 napi_schedule(&skge->napi);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003364 }
3365
3366 if (status & IS_PA_TO_RX2) {
Stephen Hemmingerda007722007-10-16 12:15:52 -07003367 ++hw->dev[1]->stats.rx_over_errors;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003368 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX2);
3369 }
3370
3371 if (status & IS_PA_TO_TX2)
3372 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX2);
3373
3374 if (status & IS_MAC2)
3375 skge_mac_intr(hw, 1);
3376 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003377
3378 if (status & IS_HW_ERR)
3379 skge_error_irq(hw);
3380
Stephen Hemminger7e676d92005-06-27 11:33:13 -07003381 skge_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemminger78bc2182006-08-28 16:19:36 -07003382 skge_read32(hw, B0_IMSK);
Stephen Hemminger29365c92006-09-01 15:53:48 -07003383out:
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003384 spin_unlock(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003385
Stephen Hemminger29365c92006-09-01 15:53:48 -07003386 return IRQ_RETVAL(handled);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003387}
3388
3389#ifdef CONFIG_NET_POLL_CONTROLLER
3390static void skge_netpoll(struct net_device *dev)
3391{
3392 struct skge_port *skge = netdev_priv(dev);
3393
3394 disable_irq(dev->irq);
David Howells7d12e782006-10-05 14:55:46 +01003395 skge_intr(dev->irq, skge->hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003396 enable_irq(dev->irq);
3397}
3398#endif
3399
3400static int skge_set_mac_address(struct net_device *dev, void *p)
3401{
3402 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07003403 struct skge_hw *hw = skge->hw;
3404 unsigned port = skge->port;
3405 const struct sockaddr *addr = p;
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003406 u16 ctrl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003407
3408 if (!is_valid_ether_addr(addr->sa_data))
3409 return -EADDRNOTAVAIL;
3410
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003411 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07003412
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003413 if (!netif_running(dev)) {
3414 memcpy_toio(hw->regs + B2_MAC_1 + port*8, dev->dev_addr, ETH_ALEN);
3415 memcpy_toio(hw->regs + B2_MAC_2 + port*8, dev->dev_addr, ETH_ALEN);
3416 } else {
3417 /* disable Rx */
3418 spin_lock_bh(&hw->phy_lock);
3419 ctrl = gma_read16(hw, port, GM_GP_CTRL);
3420 gma_write16(hw, port, GM_GP_CTRL, ctrl & ~GM_GPCR_RX_ENA);
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003421
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003422 memcpy_toio(hw->regs + B2_MAC_1 + port*8, dev->dev_addr, ETH_ALEN);
3423 memcpy_toio(hw->regs + B2_MAC_2 + port*8, dev->dev_addr, ETH_ALEN);
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003424
stephen hemminger57d6fa32011-07-06 19:00:07 +00003425 if (is_genesis(hw))
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003426 xm_outaddr(hw, port, XM_SA, dev->dev_addr);
3427 else {
3428 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
3429 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3430 }
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003431
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003432 gma_write16(hw, port, GM_GP_CTRL, ctrl);
3433 spin_unlock_bh(&hw->phy_lock);
3434 }
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07003435
3436 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003437}
3438
3439static const struct {
3440 u8 id;
3441 const char *name;
3442} skge_chips[] = {
3443 { CHIP_ID_GENESIS, "Genesis" },
3444 { CHIP_ID_YUKON, "Yukon" },
3445 { CHIP_ID_YUKON_LITE, "Yukon-Lite"},
3446 { CHIP_ID_YUKON_LP, "Yukon-LP"},
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003447};
3448
3449static const char *skge_board_name(const struct skge_hw *hw)
3450{
3451 int i;
3452 static char buf[16];
3453
3454 for (i = 0; i < ARRAY_SIZE(skge_chips); i++)
3455 if (skge_chips[i].id == hw->chip_id)
3456 return skge_chips[i].name;
3457
3458 snprintf(buf, sizeof buf, "chipid 0x%x", hw->chip_id);
3459 return buf;
3460}
3461
3462
3463/*
3464 * Setup the board data structure, but don't bring up
3465 * the port(s)
3466 */
3467static int skge_reset(struct skge_hw *hw)
3468{
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003469 u32 reg;
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003470 u16 ctst, pci_status;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003471 u8 t8, mac_cfg, pmd_type;
Stephen Hemminger981d0372005-06-27 11:33:06 -07003472 int i;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003473
3474 ctst = skge_read16(hw, B0_CTST);
3475
3476 /* do a SW reset */
3477 skge_write8(hw, B0_CTST, CS_RST_SET);
3478 skge_write8(hw, B0_CTST, CS_RST_CLR);
3479
3480 /* clear PCI errors, if any */
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003481 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3482 skge_write8(hw, B2_TST_CTRL2, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003483
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003484 pci_read_config_word(hw->pdev, PCI_STATUS, &pci_status);
3485 pci_write_config_word(hw->pdev, PCI_STATUS,
3486 pci_status | PCI_STATUS_ERROR_BITS);
3487 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003488 skge_write8(hw, B0_CTST, CS_MRST_CLR);
3489
3490 /* restore CLK_RUN bits (for Yukon-Lite) */
3491 skge_write16(hw, B0_CTST,
3492 ctst & (CS_CLK_RUN_HOT|CS_CLK_RUN_RST|CS_CLK_RUN_ENA));
3493
3494 hw->chip_id = skge_read8(hw, B2_CHIP_ID);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003495 hw->phy_type = skge_read8(hw, B2_E_1) & 0xf;
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07003496 pmd_type = skge_read8(hw, B2_PMD_TYP);
3497 hw->copper = (pmd_type == 'T' || pmd_type == '1');
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003498
Stephen Hemminger95566062005-06-27 11:33:02 -07003499 switch (hw->chip_id) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003500 case CHIP_ID_GENESIS:
stephen hemminger57d6fa32011-07-06 19:00:07 +00003501#ifdef CONFIG_SKGE_GENESIS
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003502 switch (hw->phy_type) {
3503 case SK_PHY_XMAC:
3504 hw->phy_addr = PHY_ADDR_XMAC;
3505 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003506 case SK_PHY_BCOM:
3507 hw->phy_addr = PHY_ADDR_BCOM;
3508 break;
3509 default:
Stephen Hemminger1479d132007-02-02 08:22:52 -08003510 dev_err(&hw->pdev->dev, "unsupported phy type 0x%x\n",
3511 hw->phy_type);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003512 return -EOPNOTSUPP;
3513 }
3514 break;
stephen hemminger57d6fa32011-07-06 19:00:07 +00003515#else
3516 dev_err(&hw->pdev->dev, "Genesis chip detected but not configured\n");
3517 return -EOPNOTSUPP;
3518#endif
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003519
3520 case CHIP_ID_YUKON:
3521 case CHIP_ID_YUKON_LITE:
3522 case CHIP_ID_YUKON_LP:
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003523 if (hw->phy_type < SK_PHY_MARV_COPPER && pmd_type != 'S')
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07003524 hw->copper = 1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003525
3526 hw->phy_addr = PHY_ADDR_MARV;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003527 break;
3528
3529 default:
Stephen Hemminger1479d132007-02-02 08:22:52 -08003530 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
3531 hw->chip_id);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003532 return -EOPNOTSUPP;
3533 }
3534
Stephen Hemminger981d0372005-06-27 11:33:06 -07003535 mac_cfg = skge_read8(hw, B2_MAC_CFG);
3536 hw->ports = (mac_cfg & CFG_SNG_MAC) ? 1 : 2;
3537 hw->chip_rev = (mac_cfg & CFG_CHIP_R_MSK) >> 4;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003538
3539 /* read the adapters RAM size */
3540 t8 = skge_read8(hw, B2_E_0);
stephen hemminger57d6fa32011-07-06 19:00:07 +00003541 if (is_genesis(hw)) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003542 if (t8 == 3) {
3543 /* special case: 4 x 64k x 36, offset = 0x80000 */
Linus Torvalds279e1da2007-11-15 08:44:36 -08003544 hw->ram_size = 0x100000;
3545 hw->ram_offset = 0x80000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003546 } else
3547 hw->ram_size = t8 * 512;
Joe Perches67777f92010-02-17 15:01:58 +00003548 } else if (t8 == 0)
Linus Torvalds279e1da2007-11-15 08:44:36 -08003549 hw->ram_size = 0x20000;
3550 else
3551 hw->ram_size = t8 * 4096;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003552
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07003553 hw->intr_mask = IS_HW_ERR;
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003554
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07003555 /* Use PHY IRQ for all but fiber based Genesis board */
stephen hemminger57d6fa32011-07-06 19:00:07 +00003556 if (!(is_genesis(hw) && hw->phy_type == SK_PHY_XMAC))
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003557 hw->intr_mask |= IS_EXT_REG;
3558
stephen hemminger57d6fa32011-07-06 19:00:07 +00003559 if (is_genesis(hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003560 genesis_init(hw);
3561 else {
3562 /* switch power to VCC (WA for VAUX problem) */
3563 skge_write8(hw, B0_POWER_CTRL,
3564 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003565
Stephen Hemminger050ec182005-08-16 14:00:54 -07003566 /* avoid boards with stuck Hardware error bits */
3567 if ((skge_read32(hw, B0_ISRC) & IS_HW_ERR) &&
3568 (skge_read32(hw, B0_HWE_ISRC) & IS_IRQ_SENSOR)) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003569 dev_warn(&hw->pdev->dev, "stuck hardware sensor bit\n");
Stephen Hemminger050ec182005-08-16 14:00:54 -07003570 hw->intr_mask &= ~IS_HW_ERR;
3571 }
3572
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003573 /* Clear PHY COMA */
3574 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3575 pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg);
3576 reg &= ~PCI_PHY_COMA;
3577 pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg);
3578 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
3579
3580
Stephen Hemminger981d0372005-06-27 11:33:06 -07003581 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003582 skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
3583 skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003584 }
3585 }
3586
3587 /* turn off hardware timer (unused) */
3588 skge_write8(hw, B2_TI_CTRL, TIM_STOP);
3589 skge_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
3590 skge_write8(hw, B0_LED, LED_STAT_ON);
3591
3592 /* enable the Tx Arbiters */
Stephen Hemminger981d0372005-06-27 11:33:06 -07003593 for (i = 0; i < hw->ports; i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003594 skge_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003595
3596 /* Initialize ram interface */
3597 skge_write16(hw, B3_RI_CTRL, RI_RST_CLR);
3598
3599 skge_write8(hw, B3_RI_WTO_R1, SK_RI_TO_53);
3600 skge_write8(hw, B3_RI_WTO_XA1, SK_RI_TO_53);
3601 skge_write8(hw, B3_RI_WTO_XS1, SK_RI_TO_53);
3602 skge_write8(hw, B3_RI_RTO_R1, SK_RI_TO_53);
3603 skge_write8(hw, B3_RI_RTO_XA1, SK_RI_TO_53);
3604 skge_write8(hw, B3_RI_RTO_XS1, SK_RI_TO_53);
3605 skge_write8(hw, B3_RI_WTO_R2, SK_RI_TO_53);
3606 skge_write8(hw, B3_RI_WTO_XA2, SK_RI_TO_53);
3607 skge_write8(hw, B3_RI_WTO_XS2, SK_RI_TO_53);
3608 skge_write8(hw, B3_RI_RTO_R2, SK_RI_TO_53);
3609 skge_write8(hw, B3_RI_RTO_XA2, SK_RI_TO_53);
3610 skge_write8(hw, B3_RI_RTO_XS2, SK_RI_TO_53);
3611
3612 skge_write32(hw, B0_HWE_IMSK, IS_ERR_MSK);
3613
3614 /* Set interrupt moderation for Transmit only
3615 * Receive interrupts avoided by NAPI
3616 */
3617 skge_write32(hw, B2_IRQM_MSK, IS_XA1_F|IS_XA2_F);
3618 skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, 100));
3619 skge_write32(hw, B2_IRQM_CTRL, TIM_START);
3620
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -04003621 /* Leave irq disabled until first port is brought up. */
3622 skge_write32(hw, B0_IMSK, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003623
Stephen Hemminger981d0372005-06-27 11:33:06 -07003624 for (i = 0; i < hw->ports; i++) {
stephen hemminger57d6fa32011-07-06 19:00:07 +00003625 if (is_genesis(hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003626 genesis_reset(hw, i);
3627 else
3628 yukon_reset(hw, i);
3629 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003630
3631 return 0;
3632}
3633
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003634
3635#ifdef CONFIG_SKGE_DEBUG
3636
3637static struct dentry *skge_debug;
3638
3639static int skge_debug_show(struct seq_file *seq, void *v)
3640{
3641 struct net_device *dev = seq->private;
3642 const struct skge_port *skge = netdev_priv(dev);
3643 const struct skge_hw *hw = skge->hw;
3644 const struct skge_element *e;
3645
3646 if (!netif_running(dev))
3647 return -ENETDOWN;
3648
3649 seq_printf(seq, "IRQ src=%x mask=%x\n", skge_read32(hw, B0_ISRC),
3650 skge_read32(hw, B0_IMSK));
3651
3652 seq_printf(seq, "Tx Ring: (%d)\n", skge_avail(&skge->tx_ring));
3653 for (e = skge->tx_ring.to_clean; e != skge->tx_ring.to_use; e = e->next) {
3654 const struct skge_tx_desc *t = e->desc;
3655 seq_printf(seq, "%#x dma=%#x%08x %#x csum=%#x/%x/%x\n",
3656 t->control, t->dma_hi, t->dma_lo, t->status,
3657 t->csum_offs, t->csum_write, t->csum_start);
3658 }
3659
Frans Pop2381a552010-03-24 07:57:36 +00003660 seq_printf(seq, "\nRx Ring:\n");
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003661 for (e = skge->rx_ring.to_clean; ; e = e->next) {
3662 const struct skge_rx_desc *r = e->desc;
3663
3664 if (r->control & BMU_OWN)
3665 break;
3666
3667 seq_printf(seq, "%#x dma=%#x%08x %#x %#x csum=%#x/%x\n",
3668 r->control, r->dma_hi, r->dma_lo, r->status,
3669 r->timestamp, r->csum1, r->csum1_start);
3670 }
3671
3672 return 0;
3673}
3674
3675static int skge_debug_open(struct inode *inode, struct file *file)
3676{
3677 return single_open(file, skge_debug_show, inode->i_private);
3678}
3679
3680static const struct file_operations skge_debug_fops = {
3681 .owner = THIS_MODULE,
3682 .open = skge_debug_open,
3683 .read = seq_read,
3684 .llseek = seq_lseek,
3685 .release = single_release,
3686};
3687
3688/*
3689 * Use network device events to create/remove/rename
3690 * debugfs file entries
3691 */
3692static int skge_device_event(struct notifier_block *unused,
3693 unsigned long event, void *ptr)
3694{
3695 struct net_device *dev = ptr;
3696 struct skge_port *skge;
3697 struct dentry *d;
3698
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003699 if (dev->netdev_ops->ndo_open != &skge_up || !skge_debug)
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003700 goto done;
3701
3702 skge = netdev_priv(dev);
Joe Perches67777f92010-02-17 15:01:58 +00003703 switch (event) {
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003704 case NETDEV_CHANGENAME:
3705 if (skge->debugfs) {
3706 d = debugfs_rename(skge_debug, skge->debugfs,
3707 skge_debug, dev->name);
3708 if (d)
3709 skge->debugfs = d;
3710 else {
Joe Perchesf15063c2010-02-17 15:01:57 +00003711 netdev_info(dev, "rename failed\n");
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003712 debugfs_remove(skge->debugfs);
3713 }
3714 }
3715 break;
3716
3717 case NETDEV_GOING_DOWN:
3718 if (skge->debugfs) {
3719 debugfs_remove(skge->debugfs);
3720 skge->debugfs = NULL;
3721 }
3722 break;
3723
3724 case NETDEV_UP:
3725 d = debugfs_create_file(dev->name, S_IRUGO,
3726 skge_debug, dev,
3727 &skge_debug_fops);
3728 if (!d || IS_ERR(d))
Joe Perchesf15063c2010-02-17 15:01:57 +00003729 netdev_info(dev, "debugfs create failed\n");
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003730 else
3731 skge->debugfs = d;
3732 break;
3733 }
3734
3735done:
3736 return NOTIFY_DONE;
3737}
3738
3739static struct notifier_block skge_notifier = {
3740 .notifier_call = skge_device_event,
3741};
3742
3743
3744static __init void skge_debug_init(void)
3745{
3746 struct dentry *ent;
3747
3748 ent = debugfs_create_dir("skge", NULL);
3749 if (!ent || IS_ERR(ent)) {
Joe Perchesf15063c2010-02-17 15:01:57 +00003750 pr_info("debugfs create directory failed\n");
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003751 return;
3752 }
3753
3754 skge_debug = ent;
3755 register_netdevice_notifier(&skge_notifier);
3756}
3757
3758static __exit void skge_debug_cleanup(void)
3759{
3760 if (skge_debug) {
3761 unregister_netdevice_notifier(&skge_notifier);
3762 debugfs_remove(skge_debug);
3763 skge_debug = NULL;
3764 }
3765}
3766
3767#else
3768#define skge_debug_init()
3769#define skge_debug_cleanup()
3770#endif
3771
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003772static const struct net_device_ops skge_netdev_ops = {
3773 .ndo_open = skge_up,
3774 .ndo_stop = skge_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08003775 .ndo_start_xmit = skge_xmit_frame,
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003776 .ndo_do_ioctl = skge_ioctl,
3777 .ndo_get_stats = skge_get_stats,
3778 .ndo_tx_timeout = skge_tx_timeout,
3779 .ndo_change_mtu = skge_change_mtu,
3780 .ndo_validate_addr = eth_validate_addr,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00003781 .ndo_set_rx_mode = skge_set_multicast,
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003782 .ndo_set_mac_address = skge_set_mac_address,
3783#ifdef CONFIG_NET_POLL_CONTROLLER
3784 .ndo_poll_controller = skge_netpoll,
3785#endif
3786};
3787
3788
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003789/* Initialize network device */
Stephen Hemminger981d0372005-06-27 11:33:06 -07003790static struct net_device *skge_devinit(struct skge_hw *hw, int port,
3791 int highmem)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003792{
3793 struct skge_port *skge;
3794 struct net_device *dev = alloc_etherdev(sizeof(*skge));
3795
3796 if (!dev) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003797 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003798 return NULL;
3799 }
3800
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003801 SET_NETDEV_DEV(dev, &hw->pdev->dev);
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003802 dev->netdev_ops = &skge_netdev_ops;
3803 dev->ethtool_ops = &skge_ethtool_ops;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003804 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003805 dev->irq = hw->pdev->irq;
Stephen Hemminger513f5332006-09-01 15:53:49 -07003806
Stephen Hemminger981d0372005-06-27 11:33:06 -07003807 if (highmem)
3808 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003809
3810 skge = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003811 netif_napi_add(dev, &skge->napi, skge_poll, NAPI_WEIGHT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003812 skge->netdev = dev;
3813 skge->hw = hw;
3814 skge->msg_enable = netif_msg_init(debug, default_msg);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003815
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003816 skge->tx_ring.count = DEFAULT_TX_RING_SIZE;
3817 skge->rx_ring.count = DEFAULT_RX_RING_SIZE;
3818
3819 /* Auto speed and flow control */
3820 skge->autoneg = AUTONEG_ENABLE;
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07003821 skge->flow_control = FLOW_MODE_SYM_OR_REM;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003822 skge->duplex = -1;
3823 skge->speed = -1;
Stephen Hemminger31b619c2005-06-27 11:33:11 -07003824 skge->advertising = skge_supported_modes(hw);
Stephen Hemminger5b982c52007-05-08 13:36:20 -07003825
Rafael J. Wysocki7b55a4a2009-07-22 02:58:55 +00003826 if (device_can_wakeup(&hw->pdev->dev)) {
Stephen Hemminger5b982c52007-05-08 13:36:20 -07003827 skge->wol = wol_supported(hw) & WAKE_MAGIC;
Rafael J. Wysocki7b55a4a2009-07-22 02:58:55 +00003828 device_set_wakeup_enable(&hw->pdev->dev, skge->wol);
3829 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003830
3831 hw->dev[port] = dev;
3832
3833 skge->port = port;
3834
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003835 /* Only used for Genesis XMAC */
stephen hemminger57d6fa32011-07-06 19:00:07 +00003836 if (is_genesis(hw))
3837 setup_timer(&skge->link_timer, xm_link_timer, (unsigned long) skge);
3838 else {
Michał Mirosławe92702b2011-03-31 01:01:35 +00003839 dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
3840 NETIF_F_RXCSUM;
3841 dev->features |= dev->hw_features;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003842 }
3843
3844 /* read the mac address */
3845 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port*8, ETH_ALEN);
John W. Linville56230d52005-09-12 10:48:57 -04003846 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003847
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003848 return dev;
3849}
3850
3851static void __devinit skge_show_addr(struct net_device *dev)
3852{
3853 const struct skge_port *skge = netdev_priv(dev);
3854
Joe Perchesd7072042010-02-09 11:49:53 +00003855 netif_info(skge, probe, skge->netdev, "addr %pM\n", dev->dev_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003856}
3857
Stanislaw Gruszka392bd0c2010-10-05 15:11:40 -07003858static int only_32bit_dma;
3859
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003860static int __devinit skge_probe(struct pci_dev *pdev,
3861 const struct pci_device_id *ent)
3862{
3863 struct net_device *dev, *dev1;
3864 struct skge_hw *hw;
3865 int err, using_dac = 0;
3866
Stephen Hemminger203babb2006-03-21 10:57:05 -08003867 err = pci_enable_device(pdev);
3868 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003869 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003870 goto err_out;
3871 }
3872
Stephen Hemminger203babb2006-03-21 10:57:05 -08003873 err = pci_request_regions(pdev, DRV_NAME);
3874 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003875 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003876 goto err_out_disable_pdev;
3877 }
3878
3879 pci_set_master(pdev);
3880
Stanislaw Gruszka392bd0c2010-10-05 15:11:40 -07003881 if (!only_32bit_dma && !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003882 using_dac = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07003883 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Yang Hongyang284901a2009-04-06 19:01:15 -07003884 } else if (!(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)))) {
Stephen Hemminger93aea712006-03-21 10:57:02 -08003885 using_dac = 0;
Yang Hongyang284901a2009-04-06 19:01:15 -07003886 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Stephen Hemminger93aea712006-03-21 10:57:02 -08003887 }
3888
3889 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003890 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemminger93aea712006-03-21 10:57:02 -08003891 goto err_out_free_regions;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003892 }
3893
3894#ifdef __BIG_ENDIAN
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08003895 /* byte swap descriptors in hardware */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003896 {
3897 u32 reg;
3898
3899 pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
3900 reg |= PCI_REV_DESC;
3901 pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
3902 }
3903#endif
3904
3905 err = -ENOMEM;
Michal Schmidt415e69e2009-10-01 08:13:23 +00003906 /* space for skge@pci:0000:04:00.0 */
Joe Perches67777f92010-02-17 15:01:58 +00003907 hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
Michal Schmidt415e69e2009-10-01 08:13:23 +00003908 + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003909 if (!hw) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003910 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003911 goto err_out_free_regions;
3912 }
Michal Schmidt415e69e2009-10-01 08:13:23 +00003913 sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003914
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003915 hw->pdev = pdev;
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003916 spin_lock_init(&hw->hw_lock);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003917 spin_lock_init(&hw->phy_lock);
Joe Perches164165d2009-11-19 09:30:10 +00003918 tasklet_init(&hw->phy_task, skge_extirq, (unsigned long) hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003919
3920 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
3921 if (!hw->regs) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003922 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003923 goto err_out_free_hw;
3924 }
3925
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003926 err = skge_reset(hw);
3927 if (err)
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003928 goto err_out_iounmap;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003929
Joe Perchesf15063c2010-02-17 15:01:57 +00003930 pr_info("%s addr 0x%llx irq %d chip %s rev %d\n",
3931 DRV_VERSION,
3932 (unsigned long long)pci_resource_start(pdev, 0), pdev->irq,
3933 skge_board_name(hw), hw->chip_rev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003934
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003935 dev = skge_devinit(hw, 0, using_dac);
3936 if (!dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003937 goto err_out_led_off;
3938
Stephen Hemmingerfae87592007-02-02 08:22:51 -08003939 /* Some motherboards are broken and has zero in ROM. */
Stephen Hemminger1479d132007-02-02 08:22:52 -08003940 if (!is_valid_ether_addr(dev->dev_addr))
3941 dev_warn(&pdev->dev, "bad (zero?) ethernet address in rom\n");
Stephen Hemminger631ae322006-06-06 10:11:14 -07003942
Stephen Hemminger203babb2006-03-21 10:57:05 -08003943 err = register_netdev(dev);
3944 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003945 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003946 goto err_out_free_netdev;
3947 }
3948
3949 skge_show_addr(dev);
3950
Mike McCormackf1914222009-09-23 03:50:36 +00003951 if (hw->ports > 1) {
3952 dev1 = skge_devinit(hw, 1, using_dac);
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -04003953 if (!dev1) {
3954 err = -ENOMEM;
3955 goto err_out_unregister;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003956 }
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -04003957
3958 err = register_netdev(dev1);
3959 if (err) {
3960 dev_err(&pdev->dev, "cannot register second net device\n");
3961 goto err_out_free_dev1;
3962 }
3963
3964 err = request_irq(pdev->irq, skge_intr, IRQF_SHARED,
3965 hw->irq_name, hw);
3966 if (err) {
3967 dev_err(&pdev->dev, "cannot assign irq %d\n",
3968 pdev->irq);
3969 goto err_out_unregister_dev1;
3970 }
3971
3972 skge_show_addr(dev1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003973 }
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003974 pci_set_drvdata(pdev, hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003975
3976 return 0;
3977
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -04003978err_out_unregister_dev1:
3979 unregister_netdev(dev1);
3980err_out_free_dev1:
3981 free_netdev(dev1);
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003982err_out_unregister:
3983 unregister_netdev(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003984err_out_free_netdev:
3985 free_netdev(dev);
3986err_out_led_off:
3987 skge_write16(hw, B0_LED, LED_STAT_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003988err_out_iounmap:
3989 iounmap(hw->regs);
3990err_out_free_hw:
3991 kfree(hw);
3992err_out_free_regions:
3993 pci_release_regions(pdev);
3994err_out_disable_pdev:
3995 pci_disable_device(pdev);
3996 pci_set_drvdata(pdev, NULL);
3997err_out:
3998 return err;
3999}
4000
4001static void __devexit skge_remove(struct pci_dev *pdev)
4002{
4003 struct skge_hw *hw = pci_get_drvdata(pdev);
4004 struct net_device *dev0, *dev1;
4005
Stephen Hemminger95566062005-06-27 11:33:02 -07004006 if (!hw)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004007 return;
4008
Joe Perches67777f92010-02-17 15:01:58 +00004009 dev1 = hw->dev[1];
4010 if (dev1)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004011 unregister_netdev(dev1);
4012 dev0 = hw->dev[0];
4013 unregister_netdev(dev0);
4014
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07004015 tasklet_disable(&hw->phy_task);
4016
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07004017 spin_lock_irq(&hw->hw_lock);
4018 hw->intr_mask = 0;
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -04004019
4020 if (hw->ports > 1) {
4021 skge_write32(hw, B0_IMSK, 0);
4022 skge_read32(hw, B0_IMSK);
4023 free_irq(pdev->irq, hw);
4024 }
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07004025 spin_unlock_irq(&hw->hw_lock);
4026
Stephen Hemminger46a60f22005-09-09 12:54:56 -07004027 skge_write16(hw, B0_LED, LED_STAT_OFF);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07004028 skge_write8(hw, B0_CTST, CS_RST_SET);
4029
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -04004030 if (hw->ports > 1)
4031 free_irq(pdev->irq, hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004032 pci_release_regions(pdev);
4033 pci_disable_device(pdev);
4034 if (dev1)
4035 free_netdev(dev1);
4036 free_netdev(dev0);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07004037
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004038 iounmap(hw->regs);
4039 kfree(hw);
4040 pci_set_drvdata(pdev, NULL);
4041}
4042
4043#ifdef CONFIG_PM
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004044static int skge_suspend(struct device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004045{
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004046 struct pci_dev *pdev = to_pci_dev(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004047 struct skge_hw *hw = pci_get_drvdata(pdev);
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004048 int i;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004049
Stephen Hemmingere3b7df12007-05-11 11:21:45 -07004050 if (!hw)
4051 return 0;
4052
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004053 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004054 struct net_device *dev = hw->dev[i];
Stephen Hemmingera504e642007-02-02 08:22:53 -08004055 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004056
Stephen Hemmingera504e642007-02-02 08:22:53 -08004057 if (netif_running(dev))
4058 skge_down(dev);
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004059
Stephen Hemmingera504e642007-02-02 08:22:53 -08004060 if (skge->wol)
4061 skge_wol_init(skge);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004062 }
4063
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004064 skge_write32(hw, B0_IMSK, 0);
Rafael J. Wysocki5177b322008-10-29 14:22:14 -07004065
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004066 return 0;
4067}
4068
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004069static int skge_resume(struct device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004070{
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004071 struct pci_dev *pdev = to_pci_dev(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004072 struct skge_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004073 int i, err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004074
Stephen Hemmingere3b7df12007-05-11 11:21:45 -07004075 if (!hw)
4076 return 0;
4077
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004078 err = skge_reset(hw);
4079 if (err)
4080 goto out;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004081
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004082 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004083 struct net_device *dev = hw->dev[i];
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004084
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004085 if (netif_running(dev)) {
4086 err = skge_up(dev);
4087
4088 if (err) {
Joe Perchesf15063c2010-02-17 15:01:57 +00004089 netdev_err(dev, "could not up: %d\n", err);
Stephen Hemmingeredd702e2005-12-15 12:18:00 -08004090 dev_close(dev);
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004091 goto out;
4092 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004093 }
4094 }
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004095out:
4096 return err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004097}
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004098
4099static SIMPLE_DEV_PM_OPS(skge_pm_ops, skge_suspend, skge_resume);
4100#define SKGE_PM_OPS (&skge_pm_ops)
4101
4102#else
4103
4104#define SKGE_PM_OPS NULL
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004105#endif
4106
Stephen Hemminger692412b2007-04-09 15:32:45 -07004107static void skge_shutdown(struct pci_dev *pdev)
4108{
4109 struct skge_hw *hw = pci_get_drvdata(pdev);
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004110 int i;
Stephen Hemminger692412b2007-04-09 15:32:45 -07004111
Stephen Hemmingere3b7df12007-05-11 11:21:45 -07004112 if (!hw)
4113 return;
4114
Stephen Hemminger692412b2007-04-09 15:32:45 -07004115 for (i = 0; i < hw->ports; i++) {
4116 struct net_device *dev = hw->dev[i];
4117 struct skge_port *skge = netdev_priv(dev);
4118
4119 if (skge->wol)
4120 skge_wol_init(skge);
Stephen Hemminger692412b2007-04-09 15:32:45 -07004121 }
4122
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004123 pci_wake_from_d3(pdev, device_may_wakeup(&pdev->dev));
Stephen Hemminger692412b2007-04-09 15:32:45 -07004124 pci_set_power_state(pdev, PCI_D3hot);
Stephen Hemminger692412b2007-04-09 15:32:45 -07004125}
4126
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004127static struct pci_driver skge_driver = {
4128 .name = DRV_NAME,
4129 .id_table = skge_id_table,
4130 .probe = skge_probe,
4131 .remove = __devexit_p(skge_remove),
Stephen Hemminger692412b2007-04-09 15:32:45 -07004132 .shutdown = skge_shutdown,
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004133 .driver.pm = SKGE_PM_OPS,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004134};
4135
Stanislaw Gruszka392bd0c2010-10-05 15:11:40 -07004136static struct dmi_system_id skge_32bit_dma_boards[] = {
4137 {
4138 .ident = "Gigabyte nForce boards",
4139 .matches = {
4140 DMI_MATCH(DMI_BOARD_VENDOR, "Gigabyte Technology Co"),
4141 DMI_MATCH(DMI_BOARD_NAME, "nForce"),
4142 },
4143 },
4144 {}
4145};
4146
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004147static int __init skge_init_module(void)
4148{
Stanislaw Gruszka392bd0c2010-10-05 15:11:40 -07004149 if (dmi_check_system(skge_32bit_dma_boards))
4150 only_32bit_dma = 1;
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07004151 skge_debug_init();
Jeff Garzik29917622006-08-19 17:48:59 -04004152 return pci_register_driver(&skge_driver);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004153}
4154
4155static void __exit skge_cleanup_module(void)
4156{
4157 pci_unregister_driver(&skge_driver);
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07004158 skge_debug_cleanup();
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004159}
4160
4161module_init(skge_init_module);
4162module_exit(skge_cleanup_module);