blob: 417a041304f97fed8e8e91a43edd54c4eedc7724 [file] [log] [blame]
Duy Truonge833aca2013-02-12 13:35:08 -08001/* Copyright (c) 2008-2012, The Linux Foundation. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13#ifndef __ADRENO_H
14#define __ADRENO_H
15
16#include "kgsl_device.h"
17#include "adreno_drawctxt.h"
18#include "adreno_ringbuffer.h"
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -060019#include "kgsl_iommu.h"
liu zhong7dfa2a32012-04-27 19:11:01 -070020#include <mach/ocmem.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070021
22#define DEVICE_3D_NAME "kgsl-3d"
23#define DEVICE_3D0_NAME "kgsl-3d0"
24
25#define ADRENO_DEVICE(device) \
26 KGSL_CONTAINER_OF(device, struct adreno_device, dev)
27
Jordan Crouse4815e9f2012-07-09 15:36:37 -060028#define ADRENO_CHIPID_CORE(_id) (((_id) >> 24) & 0xFF)
29#define ADRENO_CHIPID_MAJOR(_id) (((_id) >> 16) & 0xFF)
30#define ADRENO_CHIPID_MINOR(_id) (((_id) >> 8) & 0xFF)
31#define ADRENO_CHIPID_PATCH(_id) ((_id) & 0xFF)
32
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070033/* Flags to control command packet settings */
Jordan Crousee0ea7622012-01-24 09:32:04 -070034#define KGSL_CMD_FLAGS_NONE 0x00000000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070035#define KGSL_CMD_FLAGS_PMODE 0x00000001
Vijay Krishnamoorthye80c3462012-08-27 14:07:32 -070036#define KGSL_CMD_FLAGS_INTERNAL_ISSUE 0x00000002
Tarun Karradeeecc02013-01-21 23:42:17 -080037#define KGSL_CMD_FLAGS_EOF 0x00000100
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070038
39/* Command identifiers */
Shubhraprakash Dasd23ff4b2012-04-05 16:55:54 -060040#define KGSL_CONTEXT_TO_MEM_IDENTIFIER 0x2EADBEEF
41#define KGSL_CMD_IDENTIFIER 0x2EEDFACE
42#define KGSL_START_OF_IB_IDENTIFIER 0x2EADEABE
43#define KGSL_END_OF_IB_IDENTIFIER 0x2ABEDEAD
Tarun Karradeeecc02013-01-21 23:42:17 -080044#define KGSL_END_OF_FRAME_IDENTIFIER 0x2E0F2E0F
45#define KGSL_NOP_IB_IDENTIFIER 0x20F20F20
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070046
47#ifdef CONFIG_MSM_SCM
48#define ADRENO_DEFAULT_PWRSCALE_POLICY (&kgsl_pwrscale_policy_tz)
Lynus Vaz31754cb2012-02-22 18:07:02 +053049#elif defined CONFIG_MSM_SLEEP_STATS_DEVICE
50#define ADRENO_DEFAULT_PWRSCALE_POLICY (&kgsl_pwrscale_policy_idlestats)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070051#else
52#define ADRENO_DEFAULT_PWRSCALE_POLICY NULL
53#endif
54
Harsh Vardhan Dwivedi715fb832012-05-18 00:24:18 -060055void adreno_debugfs_init(struct kgsl_device *device);
56
Jordan Crousec6b3a992012-02-04 10:23:51 -070057#define ADRENO_ISTORE_START 0x5000 /* Istore offset */
Jeremy Gebbenddf6b572011-09-09 13:39:49 -070058
Shubhraprakash Das4624b552012-06-01 14:08:03 -060059#define ADRENO_NUM_CTX_SWITCH_ALLOWED_BEFORE_DRAW 50
60
Jordan Crousea29a2e02012-08-14 09:09:23 -060061/* One cannot wait forever for the core to idle, so set an upper limit to the
62 * amount of time to wait for the core to go idle
63 */
64
65#define ADRENO_IDLE_TIMEOUT (20 * 1000)
66
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070067enum adreno_gpurev {
68 ADRENO_REV_UNKNOWN = 0,
69 ADRENO_REV_A200 = 200,
Ranjhith Kalisamy938e00f2012-02-17 14:39:47 +053070 ADRENO_REV_A203 = 203,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070071 ADRENO_REV_A205 = 205,
72 ADRENO_REV_A220 = 220,
73 ADRENO_REV_A225 = 225,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +053074 ADRENO_REV_A305 = 305,
Jordan Crouseb4d31bd2012-02-01 22:11:12 -070075 ADRENO_REV_A320 = 320,
liu zhongfd42e622012-05-01 19:18:30 -070076 ADRENO_REV_A330 = 330,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070077};
78
Jordan Crousea78c9172011-07-11 13:14:09 -060079struct adreno_gpudev;
80
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070081struct adreno_device {
82 struct kgsl_device dev; /* Must be first field in this struct */
83 unsigned int chip_id;
84 enum adreno_gpurev gpurev;
Jordan Crouse7501d452012-04-19 08:58:44 -060085 unsigned long gmem_base;
86 unsigned int gmem_size;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070087 struct adreno_context *drawctxt_active;
Jordan Crouse505df9c2011-07-28 08:37:59 -060088 const char *pfp_fwfile;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070089 unsigned int *pfp_fw;
90 size_t pfp_fw_size;
Tarun Karra9c070822012-11-27 16:43:51 -070091 unsigned int pfp_fw_version;
Jordan Crouse505df9c2011-07-28 08:37:59 -060092 const char *pm4_fwfile;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070093 unsigned int *pm4_fw;
94 size_t pm4_fw_size;
Tarun Karra9c070822012-11-27 16:43:51 -070095 unsigned int pm4_fw_version;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070096 struct adreno_ringbuffer ringbuffer;
97 unsigned int mharb;
Jordan Crousea78c9172011-07-11 13:14:09 -060098 struct adreno_gpudev *gpudev;
Ranjhith Kalisamy823c1482011-09-05 20:31:07 +053099 unsigned int wait_timeout;
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700100 unsigned int istore_size;
101 unsigned int pix_shader_start;
Jordan Crousec6b3a992012-02-04 10:23:51 -0700102 unsigned int instruction_size;
Jeremy Gebbend0ab6ad2012-04-06 11:13:35 -0600103 unsigned int ib_check_level;
Tarun Karra3335f142012-06-19 14:11:48 -0700104 unsigned int fast_hang_detect;
Tarun Karradeeecc02013-01-21 23:42:17 -0800105 unsigned int ft_policy;
Tarun Karra696f89e2013-01-27 21:31:40 -0800106 unsigned int long_ib_detect;
107 unsigned int long_ib;
108 unsigned int long_ib_ts;
Tarun Karra9c070822012-11-27 16:43:51 -0700109 unsigned int gpulist_index;
liu zhong7dfa2a32012-04-27 19:11:01 -0700110 struct ocmem_buf *ocmem_hdl;
liu zhong5af32d92012-08-29 14:36:36 -0600111 unsigned int ocmem_base;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700112};
113
Jordan Crousea78c9172011-07-11 13:14:09 -0600114struct adreno_gpudev {
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700115 /*
116 * These registers are in a different location on A3XX, so define
117 * them in the structure and use them as variables.
118 */
119 unsigned int reg_rbbm_status;
120 unsigned int reg_cp_pfp_ucode_data;
121 unsigned int reg_cp_pfp_ucode_addr;
Shubhraprakash Das4624b552012-06-01 14:08:03 -0600122 /* keeps track of when we need to execute the draw workaround code */
123 int ctx_switches_since_last_draw;
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700124
125 /* GPU specific function hooks */
Vijay Krishnamoorthybef66932012-01-24 09:32:05 -0700126 int (*ctxt_create)(struct adreno_device *, struct adreno_context *);
Jordan Crousea78c9172011-07-11 13:14:09 -0600127 void (*ctxt_save)(struct adreno_device *, struct adreno_context *);
128 void (*ctxt_restore)(struct adreno_device *, struct adreno_context *);
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600129 void (*ctxt_draw_workaround)(struct adreno_device *,
130 struct adreno_context *);
Jordan Crousea78c9172011-07-11 13:14:09 -0600131 irqreturn_t (*irq_handler)(struct adreno_device *);
132 void (*irq_control)(struct adreno_device *, int);
Jordan Crouse156cfbc2012-01-24 09:32:04 -0700133 void * (*snapshot)(struct adreno_device *, void *, int *, int);
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700134 void (*rb_init)(struct adreno_device *, struct adreno_ringbuffer *);
135 void (*start)(struct adreno_device *);
136 unsigned int (*busy_cycles)(struct adreno_device *);
Jordan Crousea78c9172011-07-11 13:14:09 -0600137};
138
Shubhraprakash Dasba6c70b2012-05-31 02:53:06 -0600139/*
Tarun Karrad20d71a2013-01-25 15:38:57 -0800140 * struct adreno_ft_data - Structure that contains all information to
141 * perform gpu fault tolerance
Shubhraprakash Dasba6c70b2012-05-31 02:53:06 -0600142 * @ib1 - IB1 that the GPU was executing when hang happened
143 * @context_id - Context which caused the hang
144 * @global_eop - eoptimestamp at time of hang
145 * @rb_buffer - Buffer that holds the commands from good contexts
146 * @rb_size - Number of valid dwords in rb_buffer
147 * @bad_rb_buffer - Buffer that holds commands from the hanging context
148 * bad_rb_size - Number of valid dwords in bad_rb_buffer
Tarun Karradeeecc02013-01-21 23:42:17 -0800149 * @good_rb_buffer - Buffer that holds commands from good contexts
150 * good_rb_size - Number of valid dwords in good_rb_buffer
Shubhraprakash Dasba6c70b2012-05-31 02:53:06 -0600151 * @last_valid_ctx_id - The last context from which commands were placed in
152 * ringbuffer before the GPU hung
Tarun Karrad20d71a2013-01-25 15:38:57 -0800153 * @step - Current fault tolerance step being executed
154 * @err_code - Fault tolerance error code
Shubhraprakash Das2747cf62012-09-27 23:05:43 -0700155 * @fault - Indicates whether the hang was caused due to a pagefault
Shubhraprakash Das460cc762013-01-16 16:57:46 -0800156 * @start_of_replay_cmds - Offset in ringbuffer from where commands can be
Tarun Karrad20d71a2013-01-25 15:38:57 -0800157 * replayed during fault tolerance
Shubhraprakash Das460cc762013-01-16 16:57:46 -0800158 * @replay_for_snapshot - Offset in ringbuffer where IB's can be saved for
159 * replaying with snapshot
Shubhraprakash Dasba6c70b2012-05-31 02:53:06 -0600160 */
Tarun Karrad20d71a2013-01-25 15:38:57 -0800161struct adreno_ft_data {
Shubhraprakash Dasba6c70b2012-05-31 02:53:06 -0600162 unsigned int ib1;
163 unsigned int context_id;
164 unsigned int global_eop;
165 unsigned int *rb_buffer;
166 unsigned int rb_size;
167 unsigned int *bad_rb_buffer;
168 unsigned int bad_rb_size;
Tarun Karradeeecc02013-01-21 23:42:17 -0800169 unsigned int *good_rb_buffer;
170 unsigned int good_rb_size;
Shubhraprakash Dasba6c70b2012-05-31 02:53:06 -0600171 unsigned int last_valid_ctx_id;
Tarun Karradeeecc02013-01-21 23:42:17 -0800172 unsigned int step;
Shubhraprakash Das2747cf62012-09-27 23:05:43 -0700173 int fault;
Shubhraprakash Das460cc762013-01-16 16:57:46 -0800174 unsigned int start_of_replay_cmds;
175 unsigned int replay_for_snapshot;
Shubhraprakash Dasba6c70b2012-05-31 02:53:06 -0600176};
177
Tarun Karradeeecc02013-01-21 23:42:17 -0800178enum ft_steps {
179 FT_REPLAY_BAD_CTXT_CMDS = 0,
Tarun Karrad20d71a2013-01-25 15:38:57 -0800180 FT_NOP_IB_BAD_CTXT_CMDS,
Tarun Karradeeecc02013-01-21 23:42:17 -0800181 FT_SKIP_EOF_BAD_CTXT_CMDS,
182 FT_FAIL_BAD_CTXT_CMDS,
183 FT_PLAY_GOOD_CTXT_CMDS
184};
185
Jordan Crousea78c9172011-07-11 13:14:09 -0600186extern struct adreno_gpudev adreno_a2xx_gpudev;
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700187extern struct adreno_gpudev adreno_a3xx_gpudev;
Jordan Crousea78c9172011-07-11 13:14:09 -0600188
Jordan Crousef7597bf2012-01-03 08:43:34 -0700189/* A2XX register sets defined in adreno_a2xx.c */
190extern const unsigned int a200_registers[];
191extern const unsigned int a220_registers[];
Jeremy Gebben6be78d12012-03-07 16:02:47 -0700192extern const unsigned int a225_registers[];
Jordan Crousef7597bf2012-01-03 08:43:34 -0700193extern const unsigned int a200_registers_count;
194extern const unsigned int a220_registers_count;
Jeremy Gebben6be78d12012-03-07 16:02:47 -0700195extern const unsigned int a225_registers_count;
Jordan Crousef7597bf2012-01-03 08:43:34 -0700196
Jordan Crouse0c2761a2012-02-01 22:11:12 -0700197/* A3XX register set defined in adreno_a3xx.c */
198extern const unsigned int a3xx_registers[];
199extern const unsigned int a3xx_registers_count;
200
Carter Cooperf294e892012-11-26 10:45:53 -0700201extern const unsigned int a3xx_hlsq_registers[];
202extern const unsigned int a3xx_hlsq_registers_count;
203
Jordan Crouse99839252012-08-14 14:33:42 -0600204extern const unsigned int a330_registers[];
205extern const unsigned int a330_registers_count;
206
Tarun Karra696f89e2013-01-27 21:31:40 -0800207extern unsigned int ft_detect_regs[];
208extern const unsigned int ft_detect_regs_count;
Tarun Karra3335f142012-06-19 14:11:48 -0700209
210
Jordan Crousea29a2e02012-08-14 09:09:23 -0600211int adreno_idle(struct kgsl_device *device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700212void adreno_regread(struct kgsl_device *device, unsigned int offsetwords,
213 unsigned int *value);
214void adreno_regwrite(struct kgsl_device *device, unsigned int offsetwords,
215 unsigned int value);
216
Harsh Vardhan Dwivedi715fb832012-05-18 00:24:18 -0600217int adreno_dump(struct kgsl_device *device, int manual);
218
Harsh Vardhan Dwivedi8cb835b2012-03-29 17:23:11 -0600219struct kgsl_memdesc *adreno_find_region(struct kgsl_device *device,
Jeremy Gebben16e80fa2011-11-30 15:56:29 -0700220 unsigned int pt_base,
221 unsigned int gpuaddr,
222 unsigned int size);
223
224uint8_t *adreno_convertaddr(struct kgsl_device *device,
225 unsigned int pt_base, unsigned int gpuaddr, unsigned int size);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700226
Jordan Crouse233b2092012-04-18 09:31:09 -0600227struct kgsl_memdesc *adreno_find_ctxtmem(struct kgsl_device *device,
228 unsigned int pt_base, unsigned int gpuaddr, unsigned int size);
229
Jordan Crouse156cfbc2012-01-24 09:32:04 -0700230void *adreno_snapshot(struct kgsl_device *device, void *snapshot, int *remain,
231 int hang);
232
Tarun Karrad20d71a2013-01-25 15:38:57 -0800233int adreno_dump_and_exec_ft(struct kgsl_device *device);
234
235void adreno_dump_rb(struct kgsl_device *device, const void *buf,
236 size_t len, int start, int size);
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600237
Tarun Karra696f89e2013-01-27 21:31:40 -0800238unsigned int adreno_ft_detect(struct kgsl_device *device,
Tarun Karra3335f142012-06-19 14:11:48 -0700239 unsigned int *prev_reg_val);
240
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700241static inline int adreno_is_a200(struct adreno_device *adreno_dev)
242{
243 return (adreno_dev->gpurev == ADRENO_REV_A200);
244}
245
Ranjhith Kalisamy938e00f2012-02-17 14:39:47 +0530246static inline int adreno_is_a203(struct adreno_device *adreno_dev)
247{
248 return (adreno_dev->gpurev == ADRENO_REV_A203);
249}
250
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700251static inline int adreno_is_a205(struct adreno_device *adreno_dev)
252{
Ranjhith Kalisamy938e00f2012-02-17 14:39:47 +0530253 return (adreno_dev->gpurev == ADRENO_REV_A205);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700254}
255
256static inline int adreno_is_a20x(struct adreno_device *adreno_dev)
257{
Ranjhith Kalisamy938e00f2012-02-17 14:39:47 +0530258 return (adreno_dev->gpurev <= 209);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700259}
260
261static inline int adreno_is_a220(struct adreno_device *adreno_dev)
262{
263 return (adreno_dev->gpurev == ADRENO_REV_A220);
264}
265
266static inline int adreno_is_a225(struct adreno_device *adreno_dev)
267{
268 return (adreno_dev->gpurev == ADRENO_REV_A225);
269}
270
271static inline int adreno_is_a22x(struct adreno_device *adreno_dev)
272{
273 return (adreno_dev->gpurev == ADRENO_REV_A220 ||
274 adreno_dev->gpurev == ADRENO_REV_A225);
275}
276
Jordan Crouse196c45b2011-07-28 08:37:57 -0600277static inline int adreno_is_a2xx(struct adreno_device *adreno_dev)
278{
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700279 return (adreno_dev->gpurev <= 299);
280}
281
282static inline int adreno_is_a3xx(struct adreno_device *adreno_dev)
283{
284 return (adreno_dev->gpurev >= 300);
Jordan Crouse196c45b2011-07-28 08:37:57 -0600285}
286
Kevin Matlage48d0e2e2012-04-26 10:52:36 -0600287static inline int adreno_is_a305(struct adreno_device *adreno_dev)
288{
289 return (adreno_dev->gpurev == ADRENO_REV_A305);
290}
291
292static inline int adreno_is_a320(struct adreno_device *adreno_dev)
293{
294 return (adreno_dev->gpurev == ADRENO_REV_A320);
295}
296
Jordan Crousec0978202012-08-29 14:35:51 -0600297static inline int adreno_is_a330(struct adreno_device *adreno_dev)
298{
299 return (adreno_dev->gpurev == ADRENO_REV_A330);
300}
301
Jordan Crousee6b77622012-04-05 16:55:54 -0600302static inline int adreno_rb_ctxtswitch(unsigned int *cmd)
303{
304 return (cmd[0] == cp_nop_packet(1) &&
305 cmd[1] == KGSL_CONTEXT_TO_MEM_IDENTIFIER);
306}
307
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700308/**
309 * adreno_encode_istore_size - encode istore size in CP format
310 * @adreno_dev - The 3D device.
311 *
312 * Encode the istore size into the format expected that the
313 * CP_SET_SHADER_BASES and CP_ME_INIT commands:
314 * bits 31:29 - istore size as encoded by this function
315 * bits 27:16 - vertex shader start offset in instructions
316 * bits 11:0 - pixel shader start offset in instructions.
317 */
318static inline int adreno_encode_istore_size(struct adreno_device *adreno_dev)
319{
320 unsigned int size;
321 /* in a225 the CP microcode multiplies the encoded
322 * value by 3 while decoding.
323 */
324 if (adreno_is_a225(adreno_dev))
325 size = adreno_dev->istore_size/3;
326 else
327 size = adreno_dev->istore_size;
328
329 return (ilog2(size) - 5) << 29;
330}
Jordan Crouse196c45b2011-07-28 08:37:57 -0600331
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600332static inline int __adreno_add_idle_indirect_cmds(unsigned int *cmds,
333 unsigned int nop_gpuaddr)
334{
335 /* Adding an indirect buffer ensures that the prefetch stalls until
336 * the commands in indirect buffer have completed. We need to stall
337 * prefetch with a nop indirect buffer when updating pagetables
338 * because it provides stabler synchronization */
339 *cmds++ = CP_HDR_INDIRECT_BUFFER_PFD;
340 *cmds++ = nop_gpuaddr;
341 *cmds++ = 2;
342 *cmds++ = cp_type3_packet(CP_WAIT_FOR_IDLE, 1);
343 *cmds++ = 0x00000000;
344 return 5;
345}
346
347static inline int adreno_add_change_mh_phys_limit_cmds(unsigned int *cmds,
348 unsigned int new_phys_limit,
349 unsigned int nop_gpuaddr)
350{
351 unsigned int *start = cmds;
352
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600353 *cmds++ = cp_type0_packet(MH_MMU_MPU_END, 1);
354 *cmds++ = new_phys_limit;
355 cmds += __adreno_add_idle_indirect_cmds(cmds, nop_gpuaddr);
356 return cmds - start;
357}
358
359static inline int adreno_add_bank_change_cmds(unsigned int *cmds,
360 int cur_ctx_bank,
361 unsigned int nop_gpuaddr)
362{
363 unsigned int *start = cmds;
364
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600365 *cmds++ = cp_type0_packet(REG_CP_STATE_DEBUG_INDEX, 1);
366 *cmds++ = (cur_ctx_bank ? 0 : 0x20);
367 cmds += __adreno_add_idle_indirect_cmds(cmds, nop_gpuaddr);
368 return cmds - start;
369}
370
371/*
372 * adreno_read_cmds - Add pm4 packets to perform read
373 * @device - Pointer to device structure
374 * @cmds - Pointer to memory where read commands need to be added
375 * @addr - gpu address of the read
376 * @val - The GPU will wait until the data at address addr becomes
377 * equal to value
378 */
379static inline int adreno_add_read_cmds(struct kgsl_device *device,
380 unsigned int *cmds, unsigned int addr,
381 unsigned int val, unsigned int nop_gpuaddr)
382{
383 unsigned int *start = cmds;
384
385 *cmds++ = cp_type3_packet(CP_WAIT_REG_MEM, 5);
386 /* MEM SPACE = memory, FUNCTION = equals */
387 *cmds++ = 0x13;
388 *cmds++ = addr;
389 *cmds++ = val;
390 *cmds++ = 0xFFFFFFFF;
391 *cmds++ = 0xFFFFFFFF;
392 cmds += __adreno_add_idle_indirect_cmds(cmds, nop_gpuaddr);
393 return cmds - start;
394}
395
Tarun Karra9c070822012-11-27 16:43:51 -0700396/*
397 * adreno_idle_cmds - Add pm4 packets for GPU idle
398 * @adreno_dev - Pointer to device structure
399 * @cmds - Pointer to memory where idle commands need to be added
400 */
401static inline int adreno_add_idle_cmds(struct adreno_device *adreno_dev,
402 unsigned int *cmds)
403{
404 unsigned int *start = cmds;
405
406 *cmds++ = cp_type3_packet(CP_WAIT_FOR_IDLE, 1);
407 *cmds++ = 0x00000000;
408
409 if ((adreno_dev->gpurev == ADRENO_REV_A305) ||
410 (adreno_dev->gpurev == ADRENO_REV_A320)) {
411 *cmds++ = cp_type3_packet(CP_WAIT_FOR_ME, 1);
412 *cmds++ = 0x00000000;
413 }
414
415 return cmds - start;
416}
417
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700418#endif /*__ADRENO_H */