blob: aa8889e8afc8ee95e81421fa71e53450ac532a09 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Intel AGPGART routines.
3 */
4
Linus Torvalds1da177e2005-04-16 15:20:36 -07005#include <linux/module.h>
6#include <linux/pci.h>
7#include <linux/init.h>
Ahmed S. Darwish1eaf1222007-02-06 18:08:28 +02008#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07009#include <linux/pagemap.h>
10#include <linux/agp_backend.h>
11#include "agp.h"
12
Zhenyu Wang17661682009-07-27 12:59:57 +010013/*
14 * If we have Intel graphics, we're not going to have anything other than
15 * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
16 * on the Intel IOMMU support (CONFIG_DMAR).
17 * Only newer chipsets need to bother with this, of course.
18 */
19#ifdef CONFIG_DMAR
20#define USE_PCI_DMA_API 1
21#endif
22
Carlos Martíne914a362008-01-24 10:34:09 +100023#define PCI_DEVICE_ID_INTEL_E7221_HB 0x2588
24#define PCI_DEVICE_ID_INTEL_E7221_IG 0x258a
Eric Anholt65c25aa2006-09-06 11:57:18 -040025#define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
26#define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
Zhenyu Wang9119f852008-01-23 15:49:26 +100027#define PCI_DEVICE_ID_INTEL_82G35_HB 0x2980
28#define PCI_DEVICE_ID_INTEL_82G35_IG 0x2982
Eric Anholt65c25aa2006-09-06 11:57:18 -040029#define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
30#define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
31#define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
32#define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
Wang Zhenyu4598af32007-04-09 08:51:36 +080033#define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00
34#define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02
Zhenyu Wangdde47872007-07-26 09:18:09 +080035#define PCI_DEVICE_ID_INTEL_82965GME_HB 0x2A10
Wang Zhenyuc8eebfd2007-05-31 11:34:06 +080036#define PCI_DEVICE_ID_INTEL_82965GME_IG 0x2A12
Zhenyu Wangdde47872007-07-26 09:18:09 +080037#define PCI_DEVICE_ID_INTEL_82945GME_HB 0x27AC
Wang Zhenyudf80b142007-05-31 11:51:12 +080038#define PCI_DEVICE_ID_INTEL_82945GME_IG 0x27AE
Shaohua Li21778322009-02-23 15:19:16 +080039#define PCI_DEVICE_ID_INTEL_IGDGM_HB 0xA010
40#define PCI_DEVICE_ID_INTEL_IGDGM_IG 0xA011
41#define PCI_DEVICE_ID_INTEL_IGDG_HB 0xA000
42#define PCI_DEVICE_ID_INTEL_IGDG_IG 0xA001
Wang Zhenyu874808c62007-06-06 11:16:25 +080043#define PCI_DEVICE_ID_INTEL_G33_HB 0x29C0
44#define PCI_DEVICE_ID_INTEL_G33_IG 0x29C2
45#define PCI_DEVICE_ID_INTEL_Q35_HB 0x29B0
46#define PCI_DEVICE_ID_INTEL_Q35_IG 0x29B2
47#define PCI_DEVICE_ID_INTEL_Q33_HB 0x29D0
48#define PCI_DEVICE_ID_INTEL_Q33_IG 0x29D2
Zhenyu Wang99d32bd2008-07-30 12:26:50 -070049#define PCI_DEVICE_ID_INTEL_GM45_HB 0x2A40
50#define PCI_DEVICE_ID_INTEL_GM45_IG 0x2A42
Zhenyu Wang25ce77a2008-06-19 14:17:58 +100051#define PCI_DEVICE_ID_INTEL_IGD_E_HB 0x2E00
52#define PCI_DEVICE_ID_INTEL_IGD_E_IG 0x2E02
53#define PCI_DEVICE_ID_INTEL_Q45_HB 0x2E10
54#define PCI_DEVICE_ID_INTEL_Q45_IG 0x2E12
55#define PCI_DEVICE_ID_INTEL_G45_HB 0x2E20
56#define PCI_DEVICE_ID_INTEL_G45_IG 0x2E22
Zhenyu Wanga50ccc62008-11-17 14:39:00 +080057#define PCI_DEVICE_ID_INTEL_G41_HB 0x2E30
58#define PCI_DEVICE_ID_INTEL_G41_IG 0x2E32
Zhenyu Wang32cb0552009-06-05 15:38:36 +080059#define PCI_DEVICE_ID_INTEL_IGDNG_D_HB 0x0040
60#define PCI_DEVICE_ID_INTEL_IGDNG_D_IG 0x0042
61#define PCI_DEVICE_ID_INTEL_IGDNG_M_HB 0x0044
62#define PCI_DEVICE_ID_INTEL_IGDNG_M_IG 0x0046
Eric Anholt65c25aa2006-09-06 11:57:18 -040063
Dave Airlief011ae72008-01-25 11:23:04 +100064/* cover 915 and 945 variants */
65#define IS_I915 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB || \
66 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB || \
67 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB || \
68 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB || \
69 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || \
70 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB)
71
Eric Anholt65c25aa2006-09-06 11:57:18 -040072#define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
Dave Airlief011ae72008-01-25 11:23:04 +100073 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82G35_HB || \
74 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
75 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
76 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB || \
Eric Anholt82e14a62008-10-14 11:28:58 -070077 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GME_HB)
Eric Anholt65c25aa2006-09-06 11:57:18 -040078
Wang Zhenyu874808c62007-06-06 11:16:25 +080079#define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \
80 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \
Shaohua Li21778322009-02-23 15:19:16 +080081 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB || \
82 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDGM_HB || \
83 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDG_HB)
84
85#define IS_IGD (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDGM_HB || \
86 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDG_HB)
Eric Anholt65c25aa2006-09-06 11:57:18 -040087
Zhenyu Wang25ce77a2008-06-19 14:17:58 +100088#define IS_G4X (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGD_E_HB || \
89 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q45_HB || \
Eric Anholt82e14a62008-10-14 11:28:58 -070090 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G45_HB || \
Zhenyu Wanga50ccc62008-11-17 14:39:00 +080091 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_GM45_HB || \
Zhenyu Wang32cb0552009-06-05 15:38:36 +080092 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G41_HB || \
93 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDNG_D_HB || \
94 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDNG_M_HB)
Zhenyu Wang25ce77a2008-06-19 14:17:58 +100095
Thomas Hellstroma030ce42007-01-23 10:33:43 +010096extern int agp_memory_reserved;
97
98
Linus Torvalds1da177e2005-04-16 15:20:36 -070099/* Intel 815 register */
100#define INTEL_815_APCONT 0x51
101#define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
102
103/* Intel i820 registers */
104#define INTEL_I820_RDCR 0x51
105#define INTEL_I820_ERRSTS 0xc8
106
107/* Intel i840 registers */
108#define INTEL_I840_MCHCFG 0x50
109#define INTEL_I840_ERRSTS 0xc8
110
111/* Intel i850 registers */
112#define INTEL_I850_MCHCFG 0x50
113#define INTEL_I850_ERRSTS 0xc8
114
115/* intel 915G registers */
116#define I915_GMADDR 0x18
117#define I915_MMADDR 0x10
118#define I915_PTEADDR 0x1C
119#define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
120#define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000121#define G33_GMCH_GMS_STOLEN_128M (0x8 << 4)
122#define G33_GMCH_GMS_STOLEN_256M (0x9 << 4)
123#define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
124#define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
125#define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
126#define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
127
Dave Airlie6c00a612007-10-29 18:06:10 +1000128#define I915_IFPADDR 0x60
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129
Eric Anholt65c25aa2006-09-06 11:57:18 -0400130/* Intel 965G registers */
131#define I965_MSAC 0x62
Dave Airlie6c00a612007-10-29 18:06:10 +1000132#define I965_IFPADDR 0x70
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133
134/* Intel 7505 registers */
135#define INTEL_I7505_APSIZE 0x74
136#define INTEL_I7505_NCAPID 0x60
137#define INTEL_I7505_NISTAT 0x6c
138#define INTEL_I7505_ATTBASE 0x78
139#define INTEL_I7505_ERRSTS 0x42
140#define INTEL_I7505_AGPCTRL 0x70
141#define INTEL_I7505_MCHCFG 0x50
142
Dave Jonese5524f32007-02-22 18:41:28 -0500143static const struct aper_size_info_fixed intel_i810_sizes[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144{
145 {64, 16384, 4},
146 /* The 32M mode still requires a 64k gatt */
147 {32, 8192, 4}
148};
149
150#define AGP_DCACHE_MEMORY 1
151#define AGP_PHYS_MEMORY 2
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100152#define INTEL_AGP_CACHED_MEMORY 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153
154static struct gatt_mask intel_i810_masks[] =
155{
156 {.mask = I810_PTE_VALID, .type = 0},
157 {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100158 {.mask = I810_PTE_VALID, .type = 0},
159 {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
160 .type = INTEL_AGP_CACHED_MEMORY}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161};
162
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800163static struct _intel_private {
164 struct pci_dev *pcidev; /* device one */
165 u8 __iomem *registers;
166 u32 __iomem *gtt; /* I915G */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167 int num_dcache_entries;
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800168 /* gtt_entries is the number of gtt entries that are already mapped
169 * to stolen memory. Stolen memory is larger than the memory mapped
170 * through gtt_entries, as it includes some reserved space for the BIOS
171 * popup and for the GTT.
172 */
173 int gtt_entries; /* i830+ */
Dave Airlie2162e6a2007-11-21 16:36:31 +1000174 union {
175 void __iomem *i9xx_flush_page;
176 void *i8xx_flush_page;
177 };
178 struct page *i8xx_page;
Dave Airlie6c00a612007-10-29 18:06:10 +1000179 struct resource ifp_resource;
Dave Airlie4d64dd92008-01-23 15:34:29 +1000180 int resource_valid;
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800181} intel_private;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182
Zhenyu Wang17661682009-07-27 12:59:57 +0100183#ifdef USE_PCI_DMA_API
David Woodhousec2980d82009-07-29 08:39:26 +0100184static int intel_agp_map_page(struct page *page, dma_addr_t *ret)
Zhenyu Wang17661682009-07-27 12:59:57 +0100185{
David Woodhousec2980d82009-07-29 08:39:26 +0100186 *ret = pci_map_page(intel_private.pcidev, page, 0,
187 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Zhenyu Wang17661682009-07-27 12:59:57 +0100188 if (pci_dma_mapping_error(intel_private.pcidev, *ret))
189 return -EINVAL;
190 return 0;
191}
192
David Woodhousec2980d82009-07-29 08:39:26 +0100193static void intel_agp_unmap_page(struct page *page, dma_addr_t dma)
Zhenyu Wang17661682009-07-27 12:59:57 +0100194{
David Woodhousec2980d82009-07-29 08:39:26 +0100195 pci_unmap_page(intel_private.pcidev, dma,
196 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Zhenyu Wang17661682009-07-27 12:59:57 +0100197}
198
David Woodhouse91b8e302009-07-29 08:49:12 +0100199static void intel_agp_free_sglist(struct agp_memory *mem)
200{
David Woodhousef6927752009-07-29 09:28:45 +0100201 struct sg_table st;
David Woodhouse91b8e302009-07-29 08:49:12 +0100202
David Woodhousef6927752009-07-29 09:28:45 +0100203 st.sgl = mem->sg_list;
204 st.orig_nents = st.nents = mem->page_count;
205
206 sg_free_table(&st);
207
David Woodhouse91b8e302009-07-29 08:49:12 +0100208 mem->sg_list = NULL;
209 mem->num_sg = 0;
210}
211
Zhenyu Wang17661682009-07-27 12:59:57 +0100212static int intel_agp_map_memory(struct agp_memory *mem)
213{
David Woodhousef6927752009-07-29 09:28:45 +0100214 struct sg_table st;
Zhenyu Wang17661682009-07-27 12:59:57 +0100215 struct scatterlist *sg;
216 int i;
217
218 DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
219
David Woodhousef6927752009-07-29 09:28:45 +0100220 if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
Zhenyu Wang17661682009-07-27 12:59:57 +0100221 return -ENOMEM;
Zhenyu Wang17661682009-07-27 12:59:57 +0100222
David Woodhousef6927752009-07-29 09:28:45 +0100223 mem->sg_list = sg = st.sgl;
224
Zhenyu Wang17661682009-07-27 12:59:57 +0100225 for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
226 sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
227
228 mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
229 mem->page_count, PCI_DMA_BIDIRECTIONAL);
David Woodhouse91b8e302009-07-29 08:49:12 +0100230 if (unlikely(!mem->num_sg)) {
231 intel_agp_free_sglist(mem);
Zhenyu Wang17661682009-07-27 12:59:57 +0100232 return -ENOMEM;
233 }
234 return 0;
235}
236
237static void intel_agp_unmap_memory(struct agp_memory *mem)
238{
239 DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
240
241 pci_unmap_sg(intel_private.pcidev, mem->sg_list,
242 mem->page_count, PCI_DMA_BIDIRECTIONAL);
David Woodhouse91b8e302009-07-29 08:49:12 +0100243 intel_agp_free_sglist(mem);
Zhenyu Wang17661682009-07-27 12:59:57 +0100244}
245
246static void intel_agp_insert_sg_entries(struct agp_memory *mem,
247 off_t pg_start, int mask_type)
248{
249 struct scatterlist *sg;
250 int i, j;
251
252 j = pg_start;
253
254 WARN_ON(!mem->num_sg);
255
256 if (mem->num_sg == mem->page_count) {
257 for_each_sg(mem->sg_list, sg, mem->page_count, i) {
258 writel(agp_bridge->driver->mask_memory(agp_bridge,
259 sg_dma_address(sg), mask_type),
260 intel_private.gtt+j);
261 j++;
262 }
263 } else {
264 /* sg may merge pages, but we have to seperate
265 * per-page addr for GTT */
266 unsigned int len, m;
267
268 for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
269 len = sg_dma_len(sg) / PAGE_SIZE;
270 for (m = 0; m < len; m++) {
271 writel(agp_bridge->driver->mask_memory(agp_bridge,
272 sg_dma_address(sg) + m * PAGE_SIZE,
273 mask_type),
274 intel_private.gtt+j);
275 j++;
276 }
277 }
278 }
279 readl(intel_private.gtt+j-1);
280}
281
282#else
283
284static void intel_agp_insert_sg_entries(struct agp_memory *mem,
285 off_t pg_start, int mask_type)
286{
287 int i, j;
288
289 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
290 writel(agp_bridge->driver->mask_memory(agp_bridge,
David Woodhouse6a122352009-07-29 10:25:58 +0100291 page_to_phys(mem->pages[i]), mask_type),
Zhenyu Wang17661682009-07-27 12:59:57 +0100292 intel_private.gtt+j);
293 }
294
295 readl(intel_private.gtt+j-1);
296}
297
298#endif
299
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300static int intel_i810_fetch_size(void)
301{
302 u32 smram_miscc;
303 struct aper_size_info_fixed *values;
304
305 pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
306 values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
307
308 if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700309 dev_warn(&agp_bridge->dev->dev, "i810 is disabled\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310 return 0;
311 }
312 if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
313 agp_bridge->previous_size =
314 agp_bridge->current_size = (void *) (values + 1);
315 agp_bridge->aperture_size_idx = 1;
316 return values[1].size;
317 } else {
318 agp_bridge->previous_size =
319 agp_bridge->current_size = (void *) (values);
320 agp_bridge->aperture_size_idx = 0;
321 return values[0].size;
322 }
323
324 return 0;
325}
326
327static int intel_i810_configure(void)
328{
329 struct aper_size_info_fixed *current_size;
330 u32 temp;
331 int i;
332
333 current_size = A_SIZE_FIX(agp_bridge->current_size);
334
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800335 if (!intel_private.registers) {
336 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
Dave Jonese4ac5e42007-02-04 17:37:42 -0500337 temp &= 0xfff80000;
338
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800339 intel_private.registers = ioremap(temp, 128 * 4096);
340 if (!intel_private.registers) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700341 dev_err(&intel_private.pcidev->dev,
342 "can't remap memory\n");
Dave Jonese4ac5e42007-02-04 17:37:42 -0500343 return -ENOMEM;
344 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 }
346
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800347 if ((readl(intel_private.registers+I810_DRAM_CTL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348 & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
349 /* This will need to be dynamically assigned */
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700350 dev_info(&intel_private.pcidev->dev,
351 "detected 4MB dedicated video ram\n");
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800352 intel_private.num_dcache_entries = 1024;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800354 pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800356 writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
357 readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358
359 if (agp_bridge->driver->needs_scratch_page) {
360 for (i = 0; i < current_size->num_entries; i++) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800361 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 }
Keith Packard44d49442008-10-14 17:18:45 -0700363 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 }
365 global_cache_flush();
366 return 0;
367}
368
369static void intel_i810_cleanup(void)
370{
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800371 writel(0, intel_private.registers+I810_PGETBL_CTL);
372 readl(intel_private.registers); /* PCI Posting. */
373 iounmap(intel_private.registers);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374}
375
376static void intel_i810_tlbflush(struct agp_memory *mem)
377{
378 return;
379}
380
381static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
382{
383 return;
384}
385
386/* Exists to support ARGB cursors */
Dave Airlie07613ba2009-06-12 14:11:41 +1000387static struct page *i8xx_alloc_pages(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388{
Dave Airlief011ae72008-01-25 11:23:04 +1000389 struct page *page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390
Linus Torvalds66c669b2006-11-22 14:55:29 -0800391 page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392 if (page == NULL)
393 return NULL;
394
Arjan van de Ven6d238cc2008-01-30 13:34:06 +0100395 if (set_pages_uc(page, 4) < 0) {
396 set_pages_wb(page, 4);
Jan Beulich89cf7cc2007-04-02 14:50:14 +0100397 __free_pages(page, 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398 return NULL;
399 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400 get_page(page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401 atomic_inc(&agp_bridge->current_memory_agp);
Dave Airlie07613ba2009-06-12 14:11:41 +1000402 return page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403}
404
Dave Airlie07613ba2009-06-12 14:11:41 +1000405static void i8xx_destroy_pages(struct page *page)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406{
Dave Airlie07613ba2009-06-12 14:11:41 +1000407 if (page == NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408 return;
409
Arjan van de Ven6d238cc2008-01-30 13:34:06 +0100410 set_pages_wb(page, 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 put_page(page);
Jan Beulich89cf7cc2007-04-02 14:50:14 +0100412 __free_pages(page, 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413 atomic_dec(&agp_bridge->current_memory_agp);
414}
415
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100416static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
417 int type)
418{
419 if (type < AGP_USER_TYPES)
420 return type;
421 else if (type == AGP_USER_CACHED_MEMORY)
422 return INTEL_AGP_CACHED_MEMORY;
423 else
424 return 0;
425}
426
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
428 int type)
429{
430 int i, j, num_entries;
431 void *temp;
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100432 int ret = -EINVAL;
433 int mask_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100435 if (mem->page_count == 0)
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100436 goto out;
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100437
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438 temp = agp_bridge->current_size;
439 num_entries = A_SIZE_FIX(temp)->num_entries;
440
Dave Jones6a92a4e2006-02-28 00:54:25 -0500441 if ((pg_start + mem->page_count) > num_entries)
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100442 goto out_err;
443
Dave Jones6a92a4e2006-02-28 00:54:25 -0500444
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 for (j = pg_start; j < (pg_start + mem->page_count); j++) {
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100446 if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
447 ret = -EBUSY;
448 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450 }
451
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100452 if (type != mem->type)
453 goto out_err;
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100454
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100455 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
456
457 switch (mask_type) {
458 case AGP_DCACHE_MEMORY:
459 if (!mem->is_flushed)
460 global_cache_flush();
461 for (i = pg_start; i < (pg_start + mem->page_count); i++) {
462 writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800463 intel_private.registers+I810_PTE_BASE+(i*4));
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100464 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800465 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100466 break;
467 case AGP_PHYS_MEMORY:
468 case AGP_NORMAL_MEMORY:
469 if (!mem->is_flushed)
470 global_cache_flush();
471 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
472 writel(agp_bridge->driver->mask_memory(agp_bridge,
David Woodhouse6a122352009-07-29 10:25:58 +0100473 page_to_phys(mem->pages[i]), mask_type),
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800474 intel_private.registers+I810_PTE_BASE+(j*4));
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100475 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800476 readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100477 break;
478 default:
479 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481
482 agp_bridge->driver->tlb_flush(mem);
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100483out:
484 ret = 0;
485out_err:
Dave Airlie9516b032008-06-19 10:42:17 +1000486 mem->is_flushed = true;
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100487 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488}
489
490static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
491 int type)
492{
493 int i;
494
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100495 if (mem->page_count == 0)
496 return 0;
497
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498 for (i = pg_start; i < (mem->page_count + pg_start); i++) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800499 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800501 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503 agp_bridge->driver->tlb_flush(mem);
504 return 0;
505}
506
507/*
508 * The i810/i830 requires a physical address to program its mouse
509 * pointer into hardware.
510 * However the Xserver still writes to it through the agp aperture.
511 */
512static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
513{
514 struct agp_memory *new;
Dave Airlie07613ba2009-06-12 14:11:41 +1000515 struct page *page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517 switch (pg_count) {
Dave Airlie07613ba2009-06-12 14:11:41 +1000518 case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519 break;
520 case 4:
521 /* kludge to get 4 physical pages for ARGB cursor */
Dave Airlie07613ba2009-06-12 14:11:41 +1000522 page = i8xx_alloc_pages();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523 break;
524 default:
525 return NULL;
526 }
527
Dave Airlie07613ba2009-06-12 14:11:41 +1000528 if (page == NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529 return NULL;
530
531 new = agp_create_memory(pg_count);
532 if (new == NULL)
533 return NULL;
534
Dave Airlie07613ba2009-06-12 14:11:41 +1000535 new->pages[0] = page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536 if (pg_count == 4) {
537 /* kludge to get 4 physical pages for ARGB cursor */
Dave Airlie07613ba2009-06-12 14:11:41 +1000538 new->pages[1] = new->pages[0] + 1;
539 new->pages[2] = new->pages[1] + 1;
540 new->pages[3] = new->pages[2] + 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541 }
542 new->page_count = pg_count;
543 new->num_scratch_pages = pg_count;
544 new->type = AGP_PHYS_MEMORY;
Dave Airlie07613ba2009-06-12 14:11:41 +1000545 new->physical = page_to_phys(new->pages[0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546 return new;
547}
548
549static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
550{
551 struct agp_memory *new;
552
553 if (type == AGP_DCACHE_MEMORY) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800554 if (pg_count != intel_private.num_dcache_entries)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555 return NULL;
556
557 new = agp_create_memory(1);
558 if (new == NULL)
559 return NULL;
560
561 new->type = AGP_DCACHE_MEMORY;
562 new->page_count = pg_count;
563 new->num_scratch_pages = 0;
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100564 agp_free_page_array(new);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565 return new;
566 }
567 if (type == AGP_PHYS_MEMORY)
568 return alloc_agpphysmem_i8xx(pg_count, type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569 return NULL;
570}
571
572static void intel_i810_free_by_type(struct agp_memory *curr)
573{
574 agp_free_key(curr->key);
Dave Jones6a92a4e2006-02-28 00:54:25 -0500575 if (curr->type == AGP_PHYS_MEMORY) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576 if (curr->page_count == 4)
Dave Airlie07613ba2009-06-12 14:11:41 +1000577 i8xx_destroy_pages(curr->pages[0]);
Alan Hourihane88d51962005-11-06 23:35:34 -0800578 else {
Dave Airlie07613ba2009-06-12 14:11:41 +1000579 agp_bridge->driver->agp_destroy_page(curr->pages[0],
Dave Airliea2721e92007-10-15 10:19:16 +1000580 AGP_PAGE_DESTROY_UNMAP);
Dave Airlie07613ba2009-06-12 14:11:41 +1000581 agp_bridge->driver->agp_destroy_page(curr->pages[0],
Dave Airliea2721e92007-10-15 10:19:16 +1000582 AGP_PAGE_DESTROY_FREE);
Alan Hourihane88d51962005-11-06 23:35:34 -0800583 }
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100584 agp_free_page_array(curr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585 }
586 kfree(curr);
587}
588
589static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
David Woodhouse2a4ceb62009-07-27 10:27:29 +0100590 dma_addr_t addr, int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591{
592 /* Type checking must be done elsewhere */
593 return addr | bridge->driver->masks[type].mask;
594}
595
596static struct aper_size_info_fixed intel_i830_sizes[] =
597{
598 {128, 32768, 5},
599 /* The 64M mode still requires a 128k gatt */
600 {64, 16384, 5},
601 {256, 65536, 6},
Eric Anholt65c25aa2006-09-06 11:57:18 -0400602 {512, 131072, 7},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603};
604
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605static void intel_i830_init_gtt_entries(void)
606{
607 u16 gmch_ctrl;
608 int gtt_entries;
609 u8 rdct;
610 int local = 0;
611 static const int ddt[4] = { 0, 16, 32, 64 };
Eric Anholtc41e0de2006-12-19 12:57:24 -0800612 int size; /* reserved space (in kb) at the top of stolen memory */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613
Dave Airlief011ae72008-01-25 11:23:04 +1000614 pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615
Eric Anholtc41e0de2006-12-19 12:57:24 -0800616 if (IS_I965) {
617 u32 pgetbl_ctl;
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800618 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
Eric Anholtc41e0de2006-12-19 12:57:24 -0800619
Eric Anholtc41e0de2006-12-19 12:57:24 -0800620 /* The 965 has a field telling us the size of the GTT,
621 * which may be larger than what is necessary to map the
622 * aperture.
623 */
624 switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
625 case I965_PGETBL_SIZE_128KB:
626 size = 128;
627 break;
628 case I965_PGETBL_SIZE_256KB:
629 size = 256;
630 break;
631 case I965_PGETBL_SIZE_512KB:
632 size = 512;
633 break;
Zhenyu Wang4e8b6e22008-01-23 14:54:37 +1000634 case I965_PGETBL_SIZE_1MB:
635 size = 1024;
636 break;
637 case I965_PGETBL_SIZE_2MB:
638 size = 2048;
639 break;
640 case I965_PGETBL_SIZE_1_5MB:
641 size = 1024 + 512;
642 break;
Eric Anholtc41e0de2006-12-19 12:57:24 -0800643 default:
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700644 dev_info(&intel_private.pcidev->dev,
645 "unknown page table size, assuming 512KB\n");
Eric Anholtc41e0de2006-12-19 12:57:24 -0800646 size = 512;
647 }
648 size += 4; /* add in BIOS popup space */
Shaohua Li21778322009-02-23 15:19:16 +0800649 } else if (IS_G33 && !IS_IGD) {
Wang Zhenyu874808c62007-06-06 11:16:25 +0800650 /* G33's GTT size defined in gmch_ctrl */
651 switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
652 case G33_PGETBL_SIZE_1M:
653 size = 1024;
654 break;
655 case G33_PGETBL_SIZE_2M:
656 size = 2048;
657 break;
658 default:
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700659 dev_info(&agp_bridge->dev->dev,
660 "unknown page table size 0x%x, assuming 512KB\n",
Wang Zhenyu874808c62007-06-06 11:16:25 +0800661 (gmch_ctrl & G33_PGETBL_SIZE_MASK));
662 size = 512;
663 }
664 size += 4;
Shaohua Li21778322009-02-23 15:19:16 +0800665 } else if (IS_G4X || IS_IGD) {
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000666 /* On 4 series hardware, GTT stolen is separate from graphics
Eric Anholt82e14a62008-10-14 11:28:58 -0700667 * stolen, ignore it in stolen gtt entries counting. However,
668 * 4KB of the stolen memory doesn't get mapped to the GTT.
669 */
670 size = 4;
Eric Anholtc41e0de2006-12-19 12:57:24 -0800671 } else {
672 /* On previous hardware, the GTT size was just what was
673 * required to map the aperture.
674 */
675 size = agp_bridge->driver->fetch_size() + 4;
676 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677
678 if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
679 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
680 switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
681 case I830_GMCH_GMS_STOLEN_512:
682 gtt_entries = KB(512) - KB(size);
683 break;
684 case I830_GMCH_GMS_STOLEN_1024:
685 gtt_entries = MB(1) - KB(size);
686 break;
687 case I830_GMCH_GMS_STOLEN_8192:
688 gtt_entries = MB(8) - KB(size);
689 break;
690 case I830_GMCH_GMS_LOCAL:
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800691 rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
693 MB(ddt[I830_RDRAM_DDT(rdct)]);
694 local = 1;
695 break;
696 default:
697 gtt_entries = 0;
698 break;
699 }
700 } else {
Dave Airliee67aa272007-09-18 22:46:35 -0700701 switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702 case I855_GMCH_GMS_STOLEN_1M:
703 gtt_entries = MB(1) - KB(size);
704 break;
705 case I855_GMCH_GMS_STOLEN_4M:
706 gtt_entries = MB(4) - KB(size);
707 break;
708 case I855_GMCH_GMS_STOLEN_8M:
709 gtt_entries = MB(8) - KB(size);
710 break;
711 case I855_GMCH_GMS_STOLEN_16M:
712 gtt_entries = MB(16) - KB(size);
713 break;
714 case I855_GMCH_GMS_STOLEN_32M:
715 gtt_entries = MB(32) - KB(size);
716 break;
717 case I915_GMCH_GMS_STOLEN_48M:
718 /* Check it's really I915G */
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000719 if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720 gtt_entries = MB(48) - KB(size);
721 else
722 gtt_entries = 0;
723 break;
724 case I915_GMCH_GMS_STOLEN_64M:
725 /* Check it's really I915G */
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000726 if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727 gtt_entries = MB(64) - KB(size);
728 else
729 gtt_entries = 0;
Wang Zhenyu874808c62007-06-06 11:16:25 +0800730 break;
731 case G33_GMCH_GMS_STOLEN_128M:
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000732 if (IS_G33 || IS_I965 || IS_G4X)
Wang Zhenyu874808c62007-06-06 11:16:25 +0800733 gtt_entries = MB(128) - KB(size);
734 else
735 gtt_entries = 0;
736 break;
737 case G33_GMCH_GMS_STOLEN_256M:
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000738 if (IS_G33 || IS_I965 || IS_G4X)
Wang Zhenyu874808c62007-06-06 11:16:25 +0800739 gtt_entries = MB(256) - KB(size);
740 else
741 gtt_entries = 0;
742 break;
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000743 case INTEL_GMCH_GMS_STOLEN_96M:
744 if (IS_I965 || IS_G4X)
745 gtt_entries = MB(96) - KB(size);
746 else
747 gtt_entries = 0;
748 break;
749 case INTEL_GMCH_GMS_STOLEN_160M:
750 if (IS_I965 || IS_G4X)
751 gtt_entries = MB(160) - KB(size);
752 else
753 gtt_entries = 0;
754 break;
755 case INTEL_GMCH_GMS_STOLEN_224M:
756 if (IS_I965 || IS_G4X)
757 gtt_entries = MB(224) - KB(size);
758 else
759 gtt_entries = 0;
760 break;
761 case INTEL_GMCH_GMS_STOLEN_352M:
762 if (IS_I965 || IS_G4X)
763 gtt_entries = MB(352) - KB(size);
764 else
765 gtt_entries = 0;
766 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767 default:
768 gtt_entries = 0;
769 break;
770 }
771 }
Lubomir Rintel9c1e8a42009-03-10 12:55:54 -0700772 if (gtt_entries > 0) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700773 dev_info(&agp_bridge->dev->dev, "detected %dK %s memory\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774 gtt_entries / KB(1), local ? "local" : "stolen");
Lubomir Rintel9c1e8a42009-03-10 12:55:54 -0700775 gtt_entries /= KB(4);
776 } else {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700777 dev_info(&agp_bridge->dev->dev,
778 "no pre-allocated video memory detected\n");
Lubomir Rintel9c1e8a42009-03-10 12:55:54 -0700779 gtt_entries = 0;
780 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800782 intel_private.gtt_entries = gtt_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783}
784
Dave Airlie2162e6a2007-11-21 16:36:31 +1000785static void intel_i830_fini_flush(void)
786{
787 kunmap(intel_private.i8xx_page);
788 intel_private.i8xx_flush_page = NULL;
789 unmap_page_from_agp(intel_private.i8xx_page);
Dave Airlie2162e6a2007-11-21 16:36:31 +1000790
791 __free_page(intel_private.i8xx_page);
Dave Airlie4d64dd92008-01-23 15:34:29 +1000792 intel_private.i8xx_page = NULL;
Dave Airlie2162e6a2007-11-21 16:36:31 +1000793}
794
795static void intel_i830_setup_flush(void)
796{
Dave Airlie4d64dd92008-01-23 15:34:29 +1000797 /* return if we've already set the flush mechanism up */
798 if (intel_private.i8xx_page)
799 return;
Dave Airlie2162e6a2007-11-21 16:36:31 +1000800
801 intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
Dave Airlief011ae72008-01-25 11:23:04 +1000802 if (!intel_private.i8xx_page)
Dave Airlie2162e6a2007-11-21 16:36:31 +1000803 return;
Dave Airlie2162e6a2007-11-21 16:36:31 +1000804
805 /* make page uncached */
806 map_page_into_agp(intel_private.i8xx_page);
Dave Airlie2162e6a2007-11-21 16:36:31 +1000807
808 intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
809 if (!intel_private.i8xx_flush_page)
810 intel_i830_fini_flush();
811}
812
813static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
814{
815 unsigned int *pg = intel_private.i8xx_flush_page;
816 int i;
817
Dave Airlief011ae72008-01-25 11:23:04 +1000818 for (i = 0; i < 256; i += 2)
Dave Airlie2162e6a2007-11-21 16:36:31 +1000819 *(pg + i) = i;
Dave Airlief011ae72008-01-25 11:23:04 +1000820
Dave Airlie2162e6a2007-11-21 16:36:31 +1000821 wmb();
822}
823
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824/* The intel i830 automatically initializes the agp aperture during POST.
825 * Use the memory already set aside for in the GTT.
826 */
827static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
828{
829 int page_order;
830 struct aper_size_info_fixed *size;
831 int num_entries;
832 u32 temp;
833
834 size = agp_bridge->current_size;
835 page_order = size->page_order;
836 num_entries = size->num_entries;
837 agp_bridge->gatt_table_real = NULL;
838
Dave Airlief011ae72008-01-25 11:23:04 +1000839 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840 temp &= 0xfff80000;
841
Dave Airlief011ae72008-01-25 11:23:04 +1000842 intel_private.registers = ioremap(temp, 128 * 4096);
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800843 if (!intel_private.registers)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844 return -ENOMEM;
845
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800846 temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847 global_cache_flush(); /* FIXME: ?? */
848
849 /* we have to call this as early as possible after the MMIO base address is known */
850 intel_i830_init_gtt_entries();
851
852 agp_bridge->gatt_table = NULL;
853
854 agp_bridge->gatt_bus_addr = temp;
855
856 return 0;
857}
858
859/* Return the gatt table to a sane state. Use the top of stolen
860 * memory for the GTT.
861 */
862static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
863{
864 return 0;
865}
866
867static int intel_i830_fetch_size(void)
868{
869 u16 gmch_ctrl;
870 struct aper_size_info_fixed *values;
871
872 values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
873
874 if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
875 agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
876 /* 855GM/852GM/865G has 128MB aperture size */
877 agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
878 agp_bridge->aperture_size_idx = 0;
879 return values[0].size;
880 }
881
Dave Airlief011ae72008-01-25 11:23:04 +1000882 pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883
884 if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
885 agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
886 agp_bridge->aperture_size_idx = 0;
887 return values[0].size;
888 } else {
889 agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
890 agp_bridge->aperture_size_idx = 1;
891 return values[1].size;
892 }
893
894 return 0;
895}
896
897static int intel_i830_configure(void)
898{
899 struct aper_size_info_fixed *current_size;
900 u32 temp;
901 u16 gmch_ctrl;
902 int i;
903
904 current_size = A_SIZE_FIX(agp_bridge->current_size);
905
Dave Airlief011ae72008-01-25 11:23:04 +1000906 pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
908
Dave Airlief011ae72008-01-25 11:23:04 +1000909 pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910 gmch_ctrl |= I830_GMCH_ENABLED;
Dave Airlief011ae72008-01-25 11:23:04 +1000911 pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800913 writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
914 readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915
916 if (agp_bridge->driver->needs_scratch_page) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800917 for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
918 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919 }
Keith Packard44d49442008-10-14 17:18:45 -0700920 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI Posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921 }
922
923 global_cache_flush();
Dave Airlie2162e6a2007-11-21 16:36:31 +1000924
925 intel_i830_setup_flush();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926 return 0;
927}
928
929static void intel_i830_cleanup(void)
930{
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800931 iounmap(intel_private.registers);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932}
933
Dave Airlief011ae72008-01-25 11:23:04 +1000934static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
935 int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936{
Dave Airlief011ae72008-01-25 11:23:04 +1000937 int i, j, num_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938 void *temp;
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100939 int ret = -EINVAL;
940 int mask_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100942 if (mem->page_count == 0)
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100943 goto out;
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100944
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945 temp = agp_bridge->current_size;
946 num_entries = A_SIZE_FIX(temp)->num_entries;
947
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800948 if (pg_start < intel_private.gtt_entries) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700949 dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
950 "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
951 pg_start, intel_private.gtt_entries);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700953 dev_info(&intel_private.pcidev->dev,
954 "trying to insert into local/stolen memory\n");
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100955 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956 }
957
958 if ((pg_start + mem->page_count) > num_entries)
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100959 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960
961 /* The i830 can't check the GTT for entries since its read only,
962 * depend on the caller to make the correct offset decisions.
963 */
964
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100965 if (type != mem->type)
966 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100968 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
969
970 if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
971 mask_type != INTEL_AGP_CACHED_MEMORY)
972 goto out_err;
973
974 if (!mem->is_flushed)
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100975 global_cache_flush();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976
977 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
978 writel(agp_bridge->driver->mask_memory(agp_bridge,
David Woodhouse6a122352009-07-29 10:25:58 +0100979 page_to_phys(mem->pages[i]), mask_type),
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800980 intel_private.registers+I810_PTE_BASE+(j*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800982 readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700983 agp_bridge->driver->tlb_flush(mem);
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100984
985out:
986 ret = 0;
987out_err:
Dave Airlie9516b032008-06-19 10:42:17 +1000988 mem->is_flushed = true;
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100989 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990}
991
Dave Airlief011ae72008-01-25 11:23:04 +1000992static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
993 int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994{
995 int i;
996
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100997 if (mem->page_count == 0)
998 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001000 if (pg_start < intel_private.gtt_entries) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07001001 dev_info(&intel_private.pcidev->dev,
1002 "trying to disable local/stolen memory\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003 return -EINVAL;
1004 }
1005
1006 for (i = pg_start; i < (mem->page_count + pg_start); i++) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001007 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001009 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011 agp_bridge->driver->tlb_flush(mem);
1012 return 0;
1013}
1014
Dave Airlief011ae72008-01-25 11:23:04 +10001015static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016{
1017 if (type == AGP_PHYS_MEMORY)
1018 return alloc_agpphysmem_i8xx(pg_count, type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019 /* always return NULL for other allocation types for now */
1020 return NULL;
1021}
1022
Dave Airlie6c00a612007-10-29 18:06:10 +10001023static int intel_alloc_chipset_flush_resource(void)
1024{
1025 int ret;
1026 ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
1027 PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
1028 pcibios_align_resource, agp_bridge->dev);
Dave Airlie6c00a612007-10-29 18:06:10 +10001029
Dave Airlie2162e6a2007-11-21 16:36:31 +10001030 return ret;
Dave Airlie6c00a612007-10-29 18:06:10 +10001031}
1032
1033static void intel_i915_setup_chipset_flush(void)
1034{
1035 int ret;
1036 u32 temp;
1037
1038 pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp);
1039 if (!(temp & 0x1)) {
1040 intel_alloc_chipset_flush_resource();
Dave Airlie4d64dd92008-01-23 15:34:29 +10001041 intel_private.resource_valid = 1;
Dave Airlie6c00a612007-10-29 18:06:10 +10001042 pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
1043 } else {
1044 temp &= ~1;
1045
Dave Airlie4d64dd92008-01-23 15:34:29 +10001046 intel_private.resource_valid = 1;
Dave Airlie6c00a612007-10-29 18:06:10 +10001047 intel_private.ifp_resource.start = temp;
1048 intel_private.ifp_resource.end = temp + PAGE_SIZE;
1049 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
Dave Airlie4d64dd92008-01-23 15:34:29 +10001050 /* some BIOSes reserve this area in a pnp some don't */
1051 if (ret)
1052 intel_private.resource_valid = 0;
Dave Airlie6c00a612007-10-29 18:06:10 +10001053 }
1054}
1055
1056static void intel_i965_g33_setup_chipset_flush(void)
1057{
1058 u32 temp_hi, temp_lo;
1059 int ret;
1060
1061 pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi);
1062 pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo);
1063
1064 if (!(temp_lo & 0x1)) {
1065
1066 intel_alloc_chipset_flush_resource();
1067
Dave Airlie4d64dd92008-01-23 15:34:29 +10001068 intel_private.resource_valid = 1;
Andrew Morton1fa4db72007-11-29 10:00:48 +10001069 pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4,
1070 upper_32_bits(intel_private.ifp_resource.start));
Dave Airlie6c00a612007-10-29 18:06:10 +10001071 pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
Dave Airlie6c00a612007-10-29 18:06:10 +10001072 } else {
1073 u64 l64;
Dave Airlief011ae72008-01-25 11:23:04 +10001074
Dave Airlie6c00a612007-10-29 18:06:10 +10001075 temp_lo &= ~0x1;
1076 l64 = ((u64)temp_hi << 32) | temp_lo;
1077
Dave Airlie4d64dd92008-01-23 15:34:29 +10001078 intel_private.resource_valid = 1;
Dave Airlie6c00a612007-10-29 18:06:10 +10001079 intel_private.ifp_resource.start = l64;
1080 intel_private.ifp_resource.end = l64 + PAGE_SIZE;
1081 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
Dave Airlie4d64dd92008-01-23 15:34:29 +10001082 /* some BIOSes reserve this area in a pnp some don't */
1083 if (ret)
1084 intel_private.resource_valid = 0;
Dave Airlie6c00a612007-10-29 18:06:10 +10001085 }
1086}
1087
Dave Airlie2162e6a2007-11-21 16:36:31 +10001088static void intel_i9xx_setup_flush(void)
1089{
Dave Airlie4d64dd92008-01-23 15:34:29 +10001090 /* return if already configured */
1091 if (intel_private.ifp_resource.start)
1092 return;
Dave Airlie2162e6a2007-11-21 16:36:31 +10001093
Dave Airlie4d64dd92008-01-23 15:34:29 +10001094 /* setup a resource for this object */
Dave Airlie2162e6a2007-11-21 16:36:31 +10001095 intel_private.ifp_resource.name = "Intel Flush Page";
1096 intel_private.ifp_resource.flags = IORESOURCE_MEM;
1097
1098 /* Setup chipset flush for 915 */
Zhenyu Wang7d15ddf2008-06-20 11:48:06 +10001099 if (IS_I965 || IS_G33 || IS_G4X) {
Dave Airlie2162e6a2007-11-21 16:36:31 +10001100 intel_i965_g33_setup_chipset_flush();
1101 } else {
1102 intel_i915_setup_chipset_flush();
1103 }
1104
1105 if (intel_private.ifp_resource.start) {
1106 intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
1107 if (!intel_private.i9xx_flush_page)
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07001108 dev_info(&intel_private.pcidev->dev, "can't ioremap flush page - no chipset flushing");
Dave Airlie2162e6a2007-11-21 16:36:31 +10001109 }
1110}
1111
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112static int intel_i915_configure(void)
1113{
1114 struct aper_size_info_fixed *current_size;
1115 u32 temp;
1116 u16 gmch_ctrl;
1117 int i;
1118
1119 current_size = A_SIZE_FIX(agp_bridge->current_size);
1120
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001121 pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122
1123 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1124
Dave Airlief011ae72008-01-25 11:23:04 +10001125 pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126 gmch_ctrl |= I830_GMCH_ENABLED;
Dave Airlief011ae72008-01-25 11:23:04 +10001127 pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001129 writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
1130 readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131
1132 if (agp_bridge->driver->needs_scratch_page) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001133 for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
David Woodhouse56ec4c12009-07-27 16:44:32 +01001134 writel(agp_bridge->scratch_page, intel_private.gtt+i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135 }
Keith Packard44d49442008-10-14 17:18:45 -07001136 readl(intel_private.gtt+i-1); /* PCI Posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137 }
1138
1139 global_cache_flush();
Dave Airlie6c00a612007-10-29 18:06:10 +10001140
Dave Airlie2162e6a2007-11-21 16:36:31 +10001141 intel_i9xx_setup_flush();
Dave Airlief011ae72008-01-25 11:23:04 +10001142
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143 return 0;
1144}
1145
1146static void intel_i915_cleanup(void)
1147{
Dave Airlie2162e6a2007-11-21 16:36:31 +10001148 if (intel_private.i9xx_flush_page)
1149 iounmap(intel_private.i9xx_flush_page);
Dave Airlie4d64dd92008-01-23 15:34:29 +10001150 if (intel_private.resource_valid)
1151 release_resource(&intel_private.ifp_resource);
1152 intel_private.ifp_resource.start = 0;
1153 intel_private.resource_valid = 0;
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001154 iounmap(intel_private.gtt);
1155 iounmap(intel_private.registers);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156}
1157
Dave Airlie6c00a612007-10-29 18:06:10 +10001158static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
1159{
Dave Airlie2162e6a2007-11-21 16:36:31 +10001160 if (intel_private.i9xx_flush_page)
1161 writel(1, intel_private.i9xx_flush_page);
Dave Airlie6c00a612007-10-29 18:06:10 +10001162}
1163
Dave Airlief011ae72008-01-25 11:23:04 +10001164static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
1165 int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166{
Zhenyu Wang17661682009-07-27 12:59:57 +01001167 int num_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168 void *temp;
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001169 int ret = -EINVAL;
1170 int mask_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +01001172 if (mem->page_count == 0)
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001173 goto out;
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +01001174
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175 temp = agp_bridge->current_size;
1176 num_entries = A_SIZE_FIX(temp)->num_entries;
1177
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001178 if (pg_start < intel_private.gtt_entries) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07001179 dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
1180 "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
1181 pg_start, intel_private.gtt_entries);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001182
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07001183 dev_info(&intel_private.pcidev->dev,
1184 "trying to insert into local/stolen memory\n");
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001185 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186 }
1187
1188 if ((pg_start + mem->page_count) > num_entries)
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001189 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190
Zhenyu Wang17661682009-07-27 12:59:57 +01001191 /* The i915 can't check the GTT for entries since it's read only;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192 * depend on the caller to make the correct offset decisions.
1193 */
1194
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001195 if (type != mem->type)
1196 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001197
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001198 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
1199
1200 if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
1201 mask_type != INTEL_AGP_CACHED_MEMORY)
1202 goto out_err;
1203
1204 if (!mem->is_flushed)
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +01001205 global_cache_flush();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001206
Zhenyu Wang17661682009-07-27 12:59:57 +01001207 intel_agp_insert_sg_entries(mem, pg_start, mask_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208 agp_bridge->driver->tlb_flush(mem);
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001209
1210 out:
1211 ret = 0;
1212 out_err:
Dave Airlie9516b032008-06-19 10:42:17 +10001213 mem->is_flushed = true;
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001214 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215}
1216
Dave Airlief011ae72008-01-25 11:23:04 +10001217static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
1218 int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001219{
1220 int i;
1221
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +01001222 if (mem->page_count == 0)
1223 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001224
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001225 if (pg_start < intel_private.gtt_entries) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07001226 dev_info(&intel_private.pcidev->dev,
1227 "trying to disable local/stolen memory\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228 return -EINVAL;
1229 }
1230
Dave Airlief011ae72008-01-25 11:23:04 +10001231 for (i = pg_start; i < (mem->page_count + pg_start); i++)
David Woodhouse56ec4c12009-07-27 16:44:32 +01001232 writel(agp_bridge->scratch_page, intel_private.gtt+i);
Dave Airlief011ae72008-01-25 11:23:04 +10001233
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001234 readl(intel_private.gtt+i-1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236 agp_bridge->driver->tlb_flush(mem);
1237 return 0;
1238}
1239
Eric Anholtc41e0de2006-12-19 12:57:24 -08001240/* Return the aperture size by just checking the resource length. The effect
1241 * described in the spec of the MSAC registers is just changing of the
1242 * resource size.
1243 */
1244static int intel_i9xx_fetch_size(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245{
Ahmed S. Darwish1eaf1222007-02-06 18:08:28 +02001246 int num_sizes = ARRAY_SIZE(intel_i830_sizes);
Eric Anholtc41e0de2006-12-19 12:57:24 -08001247 int aper_size; /* size in megabytes */
1248 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001250 aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001251
Eric Anholtc41e0de2006-12-19 12:57:24 -08001252 for (i = 0; i < num_sizes; i++) {
1253 if (aper_size == intel_i830_sizes[i].size) {
1254 agp_bridge->current_size = intel_i830_sizes + i;
1255 agp_bridge->previous_size = agp_bridge->current_size;
1256 return aper_size;
1257 }
1258 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259
Eric Anholtc41e0de2006-12-19 12:57:24 -08001260 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261}
1262
1263/* The intel i915 automatically initializes the agp aperture during POST.
1264 * Use the memory already set aside for in the GTT.
1265 */
1266static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
1267{
1268 int page_order;
1269 struct aper_size_info_fixed *size;
1270 int num_entries;
1271 u32 temp, temp2;
Zhenyu Wang47406222007-09-11 15:23:58 -07001272 int gtt_map_size = 256 * 1024;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273
1274 size = agp_bridge->current_size;
1275 page_order = size->page_order;
1276 num_entries = size->num_entries;
1277 agp_bridge->gatt_table_real = NULL;
1278
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001279 pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
Dave Airlief011ae72008-01-25 11:23:04 +10001280 pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001281
Zhenyu Wang47406222007-09-11 15:23:58 -07001282 if (IS_G33)
1283 gtt_map_size = 1024 * 1024; /* 1M on G33 */
1284 intel_private.gtt = ioremap(temp2, gtt_map_size);
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001285 if (!intel_private.gtt)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286 return -ENOMEM;
1287
1288 temp &= 0xfff80000;
1289
Dave Airlief011ae72008-01-25 11:23:04 +10001290 intel_private.registers = ioremap(temp, 128 * 4096);
Scott Thompson5bdbc7d2007-08-25 18:14:00 +10001291 if (!intel_private.registers) {
1292 iounmap(intel_private.gtt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001293 return -ENOMEM;
Scott Thompson5bdbc7d2007-08-25 18:14:00 +10001294 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001295
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001296 temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001297 global_cache_flush(); /* FIXME: ? */
1298
1299 /* we have to call this as early as possible after the MMIO base address is known */
1300 intel_i830_init_gtt_entries();
1301
1302 agp_bridge->gatt_table = NULL;
1303
1304 agp_bridge->gatt_bus_addr = temp;
1305
1306 return 0;
1307}
Linus Torvalds7d915a32006-11-22 09:37:54 -08001308
1309/*
1310 * The i965 supports 36-bit physical addresses, but to keep
1311 * the format of the GTT the same, the bits that don't fit
1312 * in a 32-bit word are shifted down to bits 4..7.
1313 *
1314 * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
1315 * is always zero on 32-bit architectures, so no need to make
1316 * this conditional.
1317 */
1318static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
David Woodhouse2a4ceb62009-07-27 10:27:29 +01001319 dma_addr_t addr, int type)
Linus Torvalds7d915a32006-11-22 09:37:54 -08001320{
1321 /* Shift high bits down */
1322 addr |= (addr >> 28) & 0xf0;
1323
1324 /* Type checking must be done elsewhere */
1325 return addr | bridge->driver->masks[type].mask;
1326}
1327
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10001328static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
1329{
1330 switch (agp_bridge->dev->device) {
Zhenyu Wang99d32bd2008-07-30 12:26:50 -07001331 case PCI_DEVICE_ID_INTEL_GM45_HB:
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10001332 case PCI_DEVICE_ID_INTEL_IGD_E_HB:
1333 case PCI_DEVICE_ID_INTEL_Q45_HB:
1334 case PCI_DEVICE_ID_INTEL_G45_HB:
Zhenyu Wanga50ccc62008-11-17 14:39:00 +08001335 case PCI_DEVICE_ID_INTEL_G41_HB:
Zhenyu Wang32cb0552009-06-05 15:38:36 +08001336 case PCI_DEVICE_ID_INTEL_IGDNG_D_HB:
1337 case PCI_DEVICE_ID_INTEL_IGDNG_M_HB:
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10001338 *gtt_offset = *gtt_size = MB(2);
1339 break;
1340 default:
1341 *gtt_offset = *gtt_size = KB(512);
1342 }
1343}
1344
Eric Anholt65c25aa2006-09-06 11:57:18 -04001345/* The intel i965 automatically initializes the agp aperture during POST.
Eric Anholtc41e0de2006-12-19 12:57:24 -08001346 * Use the memory already set aside for in the GTT.
1347 */
Eric Anholt65c25aa2006-09-06 11:57:18 -04001348static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
1349{
Dave Airlie62c96b92008-06-19 14:27:53 +10001350 int page_order;
1351 struct aper_size_info_fixed *size;
1352 int num_entries;
1353 u32 temp;
1354 int gtt_offset, gtt_size;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001355
Dave Airlie62c96b92008-06-19 14:27:53 +10001356 size = agp_bridge->current_size;
1357 page_order = size->page_order;
1358 num_entries = size->num_entries;
1359 agp_bridge->gatt_table_real = NULL;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001360
Dave Airlie62c96b92008-06-19 14:27:53 +10001361 pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
Eric Anholt65c25aa2006-09-06 11:57:18 -04001362
Dave Airlie62c96b92008-06-19 14:27:53 +10001363 temp &= 0xfff00000;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001364
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10001365 intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
Eric Anholt65c25aa2006-09-06 11:57:18 -04001366
Dave Airlie62c96b92008-06-19 14:27:53 +10001367 intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
Eric Anholt65c25aa2006-09-06 11:57:18 -04001368
Dave Airlie62c96b92008-06-19 14:27:53 +10001369 if (!intel_private.gtt)
1370 return -ENOMEM;
Zhenyu Wang4e8b6e22008-01-23 14:54:37 +10001371
Dave Airlie62c96b92008-06-19 14:27:53 +10001372 intel_private.registers = ioremap(temp, 128 * 4096);
1373 if (!intel_private.registers) {
Scott Thompson5bdbc7d2007-08-25 18:14:00 +10001374 iounmap(intel_private.gtt);
1375 return -ENOMEM;
1376 }
Eric Anholt65c25aa2006-09-06 11:57:18 -04001377
Dave Airlie62c96b92008-06-19 14:27:53 +10001378 temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
1379 global_cache_flush(); /* FIXME: ? */
Eric Anholt65c25aa2006-09-06 11:57:18 -04001380
Dave Airlie62c96b92008-06-19 14:27:53 +10001381 /* we have to call this as early as possible after the MMIO base address is known */
1382 intel_i830_init_gtt_entries();
Eric Anholt65c25aa2006-09-06 11:57:18 -04001383
Dave Airlie62c96b92008-06-19 14:27:53 +10001384 agp_bridge->gatt_table = NULL;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001385
Dave Airlie62c96b92008-06-19 14:27:53 +10001386 agp_bridge->gatt_bus_addr = temp;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001387
Dave Airlie62c96b92008-06-19 14:27:53 +10001388 return 0;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001389}
1390
Linus Torvalds1da177e2005-04-16 15:20:36 -07001391
1392static int intel_fetch_size(void)
1393{
1394 int i;
1395 u16 temp;
1396 struct aper_size_info_16 *values;
1397
1398 pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
1399 values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
1400
1401 for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
1402 if (temp == values[i].size_value) {
1403 agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
1404 agp_bridge->aperture_size_idx = i;
1405 return values[i].size;
1406 }
1407 }
1408
1409 return 0;
1410}
1411
1412static int __intel_8xx_fetch_size(u8 temp)
1413{
1414 int i;
1415 struct aper_size_info_8 *values;
1416
1417 values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
1418
1419 for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
1420 if (temp == values[i].size_value) {
1421 agp_bridge->previous_size =
1422 agp_bridge->current_size = (void *) (values + i);
1423 agp_bridge->aperture_size_idx = i;
1424 return values[i].size;
1425 }
1426 }
1427 return 0;
1428}
1429
1430static int intel_8xx_fetch_size(void)
1431{
1432 u8 temp;
1433
1434 pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
1435 return __intel_8xx_fetch_size(temp);
1436}
1437
1438static int intel_815_fetch_size(void)
1439{
1440 u8 temp;
1441
1442 /* Intel 815 chipsets have a _weird_ APSIZE register with only
1443 * one non-reserved bit, so mask the others out ... */
1444 pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
1445 temp &= (1 << 3);
1446
1447 return __intel_8xx_fetch_size(temp);
1448}
1449
1450static void intel_tlbflush(struct agp_memory *mem)
1451{
1452 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
1453 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
1454}
1455
1456
1457static void intel_8xx_tlbflush(struct agp_memory *mem)
1458{
1459 u32 temp;
1460 pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
1461 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
1462 pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
1463 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
1464}
1465
1466
1467static void intel_cleanup(void)
1468{
1469 u16 temp;
1470 struct aper_size_info_16 *previous_size;
1471
1472 previous_size = A_SIZE_16(agp_bridge->previous_size);
1473 pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
1474 pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
1475 pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
1476}
1477
1478
1479static void intel_8xx_cleanup(void)
1480{
1481 u16 temp;
1482 struct aper_size_info_8 *previous_size;
1483
1484 previous_size = A_SIZE_8(agp_bridge->previous_size);
1485 pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
1486 pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
1487 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
1488}
1489
1490
1491static int intel_configure(void)
1492{
1493 u32 temp;
1494 u16 temp2;
1495 struct aper_size_info_16 *current_size;
1496
1497 current_size = A_SIZE_16(agp_bridge->current_size);
1498
1499 /* aperture size */
1500 pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1501
1502 /* address to map to */
1503 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1504 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1505
1506 /* attbase - aperture base */
1507 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1508
1509 /* agpctrl */
1510 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
1511
1512 /* paccfg/nbxcfg */
1513 pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
1514 pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
1515 (temp2 & ~(1 << 10)) | (1 << 9));
1516 /* clear any possible error conditions */
1517 pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
1518 return 0;
1519}
1520
1521static int intel_815_configure(void)
1522{
1523 u32 temp, addr;
1524 u8 temp2;
1525 struct aper_size_info_8 *current_size;
1526
1527 /* attbase - aperture base */
1528 /* the Intel 815 chipset spec. says that bits 29-31 in the
1529 * ATTBASE register are reserved -> try not to write them */
1530 if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07001531 dev_emerg(&agp_bridge->dev->dev, "gatt bus addr too high");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532 return -EINVAL;
1533 }
1534
1535 current_size = A_SIZE_8(agp_bridge->current_size);
1536
1537 /* aperture size */
1538 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
1539 current_size->size_value);
1540
1541 /* address to map to */
1542 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1543 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1544
1545 pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
1546 addr &= INTEL_815_ATTBASE_MASK;
1547 addr |= agp_bridge->gatt_bus_addr;
1548 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
1549
1550 /* agpctrl */
1551 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1552
1553 /* apcont */
1554 pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
1555 pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
1556
1557 /* clear any possible error conditions */
1558 /* Oddness : this chipset seems to have no ERRSTS register ! */
1559 return 0;
1560}
1561
1562static void intel_820_tlbflush(struct agp_memory *mem)
1563{
1564 return;
1565}
1566
1567static void intel_820_cleanup(void)
1568{
1569 u8 temp;
1570 struct aper_size_info_8 *previous_size;
1571
1572 previous_size = A_SIZE_8(agp_bridge->previous_size);
1573 pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
1574 pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
1575 temp & ~(1 << 1));
1576 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
1577 previous_size->size_value);
1578}
1579
1580
1581static int intel_820_configure(void)
1582{
1583 u32 temp;
1584 u8 temp2;
1585 struct aper_size_info_8 *current_size;
1586
1587 current_size = A_SIZE_8(agp_bridge->current_size);
1588
1589 /* aperture size */
1590 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1591
1592 /* address to map to */
1593 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1594 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1595
1596 /* attbase - aperture base */
1597 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1598
1599 /* agpctrl */
1600 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1601
1602 /* global enable aperture access */
1603 /* This flag is not accessed through MCHCFG register as in */
1604 /* i850 chipset. */
1605 pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
1606 pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
1607 /* clear any possible AGP-related error conditions */
1608 pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
1609 return 0;
1610}
1611
1612static int intel_840_configure(void)
1613{
1614 u32 temp;
1615 u16 temp2;
1616 struct aper_size_info_8 *current_size;
1617
1618 current_size = A_SIZE_8(agp_bridge->current_size);
1619
1620 /* aperture size */
1621 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1622
1623 /* address to map to */
1624 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1625 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1626
1627 /* attbase - aperture base */
1628 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1629
1630 /* agpctrl */
1631 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1632
1633 /* mcgcfg */
1634 pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
1635 pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
1636 /* clear any possible error conditions */
1637 pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
1638 return 0;
1639}
1640
1641static int intel_845_configure(void)
1642{
1643 u32 temp;
1644 u8 temp2;
1645 struct aper_size_info_8 *current_size;
1646
1647 current_size = A_SIZE_8(agp_bridge->current_size);
1648
1649 /* aperture size */
1650 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1651
Matthew Garrettb0825482005-07-29 14:03:39 -07001652 if (agp_bridge->apbase_config != 0) {
1653 pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
1654 agp_bridge->apbase_config);
1655 } else {
1656 /* address to map to */
1657 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1658 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1659 agp_bridge->apbase_config = temp;
1660 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001661
1662 /* attbase - aperture base */
1663 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1664
1665 /* agpctrl */
1666 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1667
1668 /* agpm */
1669 pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
1670 pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
1671 /* clear any possible error conditions */
1672 pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
Dave Airlie2162e6a2007-11-21 16:36:31 +10001673
1674 intel_i830_setup_flush();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001675 return 0;
1676}
1677
1678static int intel_850_configure(void)
1679{
1680 u32 temp;
1681 u16 temp2;
1682 struct aper_size_info_8 *current_size;
1683
1684 current_size = A_SIZE_8(agp_bridge->current_size);
1685
1686 /* aperture size */
1687 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1688
1689 /* address to map to */
1690 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1691 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1692
1693 /* attbase - aperture base */
1694 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1695
1696 /* agpctrl */
1697 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1698
1699 /* mcgcfg */
1700 pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
1701 pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
1702 /* clear any possible AGP-related error conditions */
1703 pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
1704 return 0;
1705}
1706
1707static int intel_860_configure(void)
1708{
1709 u32 temp;
1710 u16 temp2;
1711 struct aper_size_info_8 *current_size;
1712
1713 current_size = A_SIZE_8(agp_bridge->current_size);
1714
1715 /* aperture size */
1716 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1717
1718 /* address to map to */
1719 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1720 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1721
1722 /* attbase - aperture base */
1723 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1724
1725 /* agpctrl */
1726 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1727
1728 /* mcgcfg */
1729 pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
1730 pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
1731 /* clear any possible AGP-related error conditions */
1732 pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
1733 return 0;
1734}
1735
1736static int intel_830mp_configure(void)
1737{
1738 u32 temp;
1739 u16 temp2;
1740 struct aper_size_info_8 *current_size;
1741
1742 current_size = A_SIZE_8(agp_bridge->current_size);
1743
1744 /* aperture size */
1745 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1746
1747 /* address to map to */
1748 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1749 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1750
1751 /* attbase - aperture base */
1752 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1753
1754 /* agpctrl */
1755 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1756
1757 /* gmch */
1758 pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
1759 pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
1760 /* clear any possible AGP-related error conditions */
1761 pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
1762 return 0;
1763}
1764
1765static int intel_7505_configure(void)
1766{
1767 u32 temp;
1768 u16 temp2;
1769 struct aper_size_info_8 *current_size;
1770
1771 current_size = A_SIZE_8(agp_bridge->current_size);
1772
1773 /* aperture size */
1774 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1775
1776 /* address to map to */
1777 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1778 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1779
1780 /* attbase - aperture base */
1781 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1782
1783 /* agpctrl */
1784 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1785
1786 /* mchcfg */
1787 pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
1788 pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
1789
1790 return 0;
1791}
1792
1793/* Setup function */
Dave Jonese5524f32007-02-22 18:41:28 -05001794static const struct gatt_mask intel_generic_masks[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001795{
1796 {.mask = 0x00000017, .type = 0}
1797};
1798
Dave Jonese5524f32007-02-22 18:41:28 -05001799static const struct aper_size_info_8 intel_815_sizes[2] =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001800{
1801 {64, 16384, 4, 0},
1802 {32, 8192, 3, 8},
1803};
1804
Dave Jonese5524f32007-02-22 18:41:28 -05001805static const struct aper_size_info_8 intel_8xx_sizes[7] =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001806{
1807 {256, 65536, 6, 0},
1808 {128, 32768, 5, 32},
1809 {64, 16384, 4, 48},
1810 {32, 8192, 3, 56},
1811 {16, 4096, 2, 60},
1812 {8, 2048, 1, 62},
1813 {4, 1024, 0, 63}
1814};
1815
Dave Jonese5524f32007-02-22 18:41:28 -05001816static const struct aper_size_info_16 intel_generic_sizes[7] =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001817{
1818 {256, 65536, 6, 0},
1819 {128, 32768, 5, 32},
1820 {64, 16384, 4, 48},
1821 {32, 8192, 3, 56},
1822 {16, 4096, 2, 60},
1823 {8, 2048, 1, 62},
1824 {4, 1024, 0, 63}
1825};
1826
Dave Jonese5524f32007-02-22 18:41:28 -05001827static const struct aper_size_info_8 intel_830mp_sizes[4] =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001828{
1829 {256, 65536, 6, 0},
1830 {128, 32768, 5, 32},
1831 {64, 16384, 4, 48},
1832 {32, 8192, 3, 56}
1833};
1834
Dave Jonese5524f32007-02-22 18:41:28 -05001835static const struct agp_bridge_driver intel_generic_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001836 .owner = THIS_MODULE,
1837 .aperture_sizes = intel_generic_sizes,
1838 .size_type = U16_APER_SIZE,
1839 .num_aperture_sizes = 7,
1840 .configure = intel_configure,
1841 .fetch_size = intel_fetch_size,
1842 .cleanup = intel_cleanup,
1843 .tlb_flush = intel_tlbflush,
1844 .mask_memory = agp_generic_mask_memory,
1845 .masks = intel_generic_masks,
1846 .agp_enable = agp_generic_enable,
1847 .cache_flush = global_cache_flush,
1848 .create_gatt_table = agp_generic_create_gatt_table,
1849 .free_gatt_table = agp_generic_free_gatt_table,
1850 .insert_memory = agp_generic_insert_memory,
1851 .remove_memory = agp_generic_remove_memory,
1852 .alloc_by_type = agp_generic_alloc_by_type,
1853 .free_by_type = agp_generic_free_by_type,
1854 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001855 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001856 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001857 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001858 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001859};
1860
Dave Jonese5524f32007-02-22 18:41:28 -05001861static const struct agp_bridge_driver intel_810_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001862 .owner = THIS_MODULE,
1863 .aperture_sizes = intel_i810_sizes,
1864 .size_type = FIXED_APER_SIZE,
1865 .num_aperture_sizes = 2,
Joe Perchesc7258012008-03-26 14:10:02 -07001866 .needs_scratch_page = true,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001867 .configure = intel_i810_configure,
1868 .fetch_size = intel_i810_fetch_size,
1869 .cleanup = intel_i810_cleanup,
1870 .tlb_flush = intel_i810_tlbflush,
1871 .mask_memory = intel_i810_mask_memory,
1872 .masks = intel_i810_masks,
1873 .agp_enable = intel_i810_agp_enable,
1874 .cache_flush = global_cache_flush,
1875 .create_gatt_table = agp_generic_create_gatt_table,
1876 .free_gatt_table = agp_generic_free_gatt_table,
1877 .insert_memory = intel_i810_insert_entries,
1878 .remove_memory = intel_i810_remove_entries,
1879 .alloc_by_type = intel_i810_alloc_by_type,
1880 .free_by_type = intel_i810_free_by_type,
1881 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001882 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001883 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001884 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001885 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001886};
1887
Dave Jonese5524f32007-02-22 18:41:28 -05001888static const struct agp_bridge_driver intel_815_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001889 .owner = THIS_MODULE,
1890 .aperture_sizes = intel_815_sizes,
1891 .size_type = U8_APER_SIZE,
1892 .num_aperture_sizes = 2,
1893 .configure = intel_815_configure,
1894 .fetch_size = intel_815_fetch_size,
1895 .cleanup = intel_8xx_cleanup,
1896 .tlb_flush = intel_8xx_tlbflush,
1897 .mask_memory = agp_generic_mask_memory,
1898 .masks = intel_generic_masks,
1899 .agp_enable = agp_generic_enable,
1900 .cache_flush = global_cache_flush,
1901 .create_gatt_table = agp_generic_create_gatt_table,
1902 .free_gatt_table = agp_generic_free_gatt_table,
1903 .insert_memory = agp_generic_insert_memory,
1904 .remove_memory = agp_generic_remove_memory,
1905 .alloc_by_type = agp_generic_alloc_by_type,
1906 .free_by_type = agp_generic_free_by_type,
1907 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001908 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001909 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001910 .agp_destroy_pages = agp_generic_destroy_pages,
Dave Airlie62c96b92008-06-19 14:27:53 +10001911 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001912};
1913
Dave Jonese5524f32007-02-22 18:41:28 -05001914static const struct agp_bridge_driver intel_830_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001915 .owner = THIS_MODULE,
1916 .aperture_sizes = intel_i830_sizes,
1917 .size_type = FIXED_APER_SIZE,
Dave Jonesc14635e2006-09-06 11:59:35 -04001918 .num_aperture_sizes = 4,
Joe Perchesc7258012008-03-26 14:10:02 -07001919 .needs_scratch_page = true,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001920 .configure = intel_i830_configure,
1921 .fetch_size = intel_i830_fetch_size,
1922 .cleanup = intel_i830_cleanup,
1923 .tlb_flush = intel_i810_tlbflush,
1924 .mask_memory = intel_i810_mask_memory,
1925 .masks = intel_i810_masks,
1926 .agp_enable = intel_i810_agp_enable,
1927 .cache_flush = global_cache_flush,
1928 .create_gatt_table = intel_i830_create_gatt_table,
1929 .free_gatt_table = intel_i830_free_gatt_table,
1930 .insert_memory = intel_i830_insert_entries,
1931 .remove_memory = intel_i830_remove_entries,
1932 .alloc_by_type = intel_i830_alloc_by_type,
1933 .free_by_type = intel_i810_free_by_type,
1934 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001935 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001936 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001937 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001938 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
Dave Airlie2162e6a2007-11-21 16:36:31 +10001939 .chipset_flush = intel_i830_chipset_flush,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001940};
1941
Dave Jonese5524f32007-02-22 18:41:28 -05001942static const struct agp_bridge_driver intel_820_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001943 .owner = THIS_MODULE,
1944 .aperture_sizes = intel_8xx_sizes,
1945 .size_type = U8_APER_SIZE,
1946 .num_aperture_sizes = 7,
1947 .configure = intel_820_configure,
1948 .fetch_size = intel_8xx_fetch_size,
1949 .cleanup = intel_820_cleanup,
1950 .tlb_flush = intel_820_tlbflush,
1951 .mask_memory = agp_generic_mask_memory,
1952 .masks = intel_generic_masks,
1953 .agp_enable = agp_generic_enable,
1954 .cache_flush = global_cache_flush,
1955 .create_gatt_table = agp_generic_create_gatt_table,
1956 .free_gatt_table = agp_generic_free_gatt_table,
1957 .insert_memory = agp_generic_insert_memory,
1958 .remove_memory = agp_generic_remove_memory,
1959 .alloc_by_type = agp_generic_alloc_by_type,
1960 .free_by_type = agp_generic_free_by_type,
1961 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001962 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001963 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001964 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001965 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001966};
1967
Dave Jonese5524f32007-02-22 18:41:28 -05001968static const struct agp_bridge_driver intel_830mp_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001969 .owner = THIS_MODULE,
1970 .aperture_sizes = intel_830mp_sizes,
1971 .size_type = U8_APER_SIZE,
1972 .num_aperture_sizes = 4,
1973 .configure = intel_830mp_configure,
1974 .fetch_size = intel_8xx_fetch_size,
1975 .cleanup = intel_8xx_cleanup,
1976 .tlb_flush = intel_8xx_tlbflush,
1977 .mask_memory = agp_generic_mask_memory,
1978 .masks = intel_generic_masks,
1979 .agp_enable = agp_generic_enable,
1980 .cache_flush = global_cache_flush,
1981 .create_gatt_table = agp_generic_create_gatt_table,
1982 .free_gatt_table = agp_generic_free_gatt_table,
1983 .insert_memory = agp_generic_insert_memory,
1984 .remove_memory = agp_generic_remove_memory,
1985 .alloc_by_type = agp_generic_alloc_by_type,
1986 .free_by_type = agp_generic_free_by_type,
1987 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001988 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001989 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001990 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001991 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001992};
1993
Dave Jonese5524f32007-02-22 18:41:28 -05001994static const struct agp_bridge_driver intel_840_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001995 .owner = THIS_MODULE,
1996 .aperture_sizes = intel_8xx_sizes,
1997 .size_type = U8_APER_SIZE,
1998 .num_aperture_sizes = 7,
1999 .configure = intel_840_configure,
2000 .fetch_size = intel_8xx_fetch_size,
2001 .cleanup = intel_8xx_cleanup,
2002 .tlb_flush = intel_8xx_tlbflush,
2003 .mask_memory = agp_generic_mask_memory,
2004 .masks = intel_generic_masks,
2005 .agp_enable = agp_generic_enable,
2006 .cache_flush = global_cache_flush,
2007 .create_gatt_table = agp_generic_create_gatt_table,
2008 .free_gatt_table = agp_generic_free_gatt_table,
2009 .insert_memory = agp_generic_insert_memory,
2010 .remove_memory = agp_generic_remove_memory,
2011 .alloc_by_type = agp_generic_alloc_by_type,
2012 .free_by_type = agp_generic_free_by_type,
2013 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002014 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002015 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002016 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002017 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002018};
2019
Dave Jonese5524f32007-02-22 18:41:28 -05002020static const struct agp_bridge_driver intel_845_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002021 .owner = THIS_MODULE,
2022 .aperture_sizes = intel_8xx_sizes,
2023 .size_type = U8_APER_SIZE,
2024 .num_aperture_sizes = 7,
2025 .configure = intel_845_configure,
2026 .fetch_size = intel_8xx_fetch_size,
2027 .cleanup = intel_8xx_cleanup,
2028 .tlb_flush = intel_8xx_tlbflush,
2029 .mask_memory = agp_generic_mask_memory,
2030 .masks = intel_generic_masks,
2031 .agp_enable = agp_generic_enable,
2032 .cache_flush = global_cache_flush,
2033 .create_gatt_table = agp_generic_create_gatt_table,
2034 .free_gatt_table = agp_generic_free_gatt_table,
2035 .insert_memory = agp_generic_insert_memory,
2036 .remove_memory = agp_generic_remove_memory,
2037 .alloc_by_type = agp_generic_alloc_by_type,
2038 .free_by_type = agp_generic_free_by_type,
2039 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002040 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002041 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002042 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002043 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Dave Airlie2162e6a2007-11-21 16:36:31 +10002044 .chipset_flush = intel_i830_chipset_flush,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002045};
2046
Dave Jonese5524f32007-02-22 18:41:28 -05002047static const struct agp_bridge_driver intel_850_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002048 .owner = THIS_MODULE,
2049 .aperture_sizes = intel_8xx_sizes,
2050 .size_type = U8_APER_SIZE,
2051 .num_aperture_sizes = 7,
2052 .configure = intel_850_configure,
2053 .fetch_size = intel_8xx_fetch_size,
2054 .cleanup = intel_8xx_cleanup,
2055 .tlb_flush = intel_8xx_tlbflush,
2056 .mask_memory = agp_generic_mask_memory,
2057 .masks = intel_generic_masks,
2058 .agp_enable = agp_generic_enable,
2059 .cache_flush = global_cache_flush,
2060 .create_gatt_table = agp_generic_create_gatt_table,
2061 .free_gatt_table = agp_generic_free_gatt_table,
2062 .insert_memory = agp_generic_insert_memory,
2063 .remove_memory = agp_generic_remove_memory,
2064 .alloc_by_type = agp_generic_alloc_by_type,
2065 .free_by_type = agp_generic_free_by_type,
2066 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002067 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002068 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002069 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002070 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002071};
2072
Dave Jonese5524f32007-02-22 18:41:28 -05002073static const struct agp_bridge_driver intel_860_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002074 .owner = THIS_MODULE,
2075 .aperture_sizes = intel_8xx_sizes,
2076 .size_type = U8_APER_SIZE,
2077 .num_aperture_sizes = 7,
2078 .configure = intel_860_configure,
2079 .fetch_size = intel_8xx_fetch_size,
2080 .cleanup = intel_8xx_cleanup,
2081 .tlb_flush = intel_8xx_tlbflush,
2082 .mask_memory = agp_generic_mask_memory,
2083 .masks = intel_generic_masks,
2084 .agp_enable = agp_generic_enable,
2085 .cache_flush = global_cache_flush,
2086 .create_gatt_table = agp_generic_create_gatt_table,
2087 .free_gatt_table = agp_generic_free_gatt_table,
2088 .insert_memory = agp_generic_insert_memory,
2089 .remove_memory = agp_generic_remove_memory,
2090 .alloc_by_type = agp_generic_alloc_by_type,
2091 .free_by_type = agp_generic_free_by_type,
2092 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002093 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002094 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002095 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002096 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002097};
2098
Dave Jonese5524f32007-02-22 18:41:28 -05002099static const struct agp_bridge_driver intel_915_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002100 .owner = THIS_MODULE,
2101 .aperture_sizes = intel_i830_sizes,
2102 .size_type = FIXED_APER_SIZE,
Dave Jonesc14635e2006-09-06 11:59:35 -04002103 .num_aperture_sizes = 4,
Joe Perchesc7258012008-03-26 14:10:02 -07002104 .needs_scratch_page = true,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002105 .configure = intel_i915_configure,
Eric Anholtc41e0de2006-12-19 12:57:24 -08002106 .fetch_size = intel_i9xx_fetch_size,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002107 .cleanup = intel_i915_cleanup,
2108 .tlb_flush = intel_i810_tlbflush,
2109 .mask_memory = intel_i810_mask_memory,
2110 .masks = intel_i810_masks,
2111 .agp_enable = intel_i810_agp_enable,
2112 .cache_flush = global_cache_flush,
2113 .create_gatt_table = intel_i915_create_gatt_table,
2114 .free_gatt_table = intel_i830_free_gatt_table,
2115 .insert_memory = intel_i915_insert_entries,
2116 .remove_memory = intel_i915_remove_entries,
2117 .alloc_by_type = intel_i830_alloc_by_type,
2118 .free_by_type = intel_i810_free_by_type,
2119 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002120 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002121 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002122 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002123 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
Dave Airlie6c00a612007-10-29 18:06:10 +10002124 .chipset_flush = intel_i915_chipset_flush,
Zhenyu Wang17661682009-07-27 12:59:57 +01002125#ifdef USE_PCI_DMA_API
2126 .agp_map_page = intel_agp_map_page,
2127 .agp_unmap_page = intel_agp_unmap_page,
2128 .agp_map_memory = intel_agp_map_memory,
2129 .agp_unmap_memory = intel_agp_unmap_memory,
2130#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002131};
2132
Dave Jonese5524f32007-02-22 18:41:28 -05002133static const struct agp_bridge_driver intel_i965_driver = {
Dave Airlie62c96b92008-06-19 14:27:53 +10002134 .owner = THIS_MODULE,
2135 .aperture_sizes = intel_i830_sizes,
2136 .size_type = FIXED_APER_SIZE,
2137 .num_aperture_sizes = 4,
2138 .needs_scratch_page = true,
Dave Airlie0e480e52008-06-19 14:57:31 +10002139 .configure = intel_i915_configure,
2140 .fetch_size = intel_i9xx_fetch_size,
Dave Airlie62c96b92008-06-19 14:27:53 +10002141 .cleanup = intel_i915_cleanup,
2142 .tlb_flush = intel_i810_tlbflush,
2143 .mask_memory = intel_i965_mask_memory,
2144 .masks = intel_i810_masks,
2145 .agp_enable = intel_i810_agp_enable,
2146 .cache_flush = global_cache_flush,
2147 .create_gatt_table = intel_i965_create_gatt_table,
2148 .free_gatt_table = intel_i830_free_gatt_table,
2149 .insert_memory = intel_i915_insert_entries,
2150 .remove_memory = intel_i915_remove_entries,
2151 .alloc_by_type = intel_i830_alloc_by_type,
2152 .free_by_type = intel_i810_free_by_type,
2153 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002154 .agp_alloc_pages = agp_generic_alloc_pages,
Dave Airlie62c96b92008-06-19 14:27:53 +10002155 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002156 .agp_destroy_pages = agp_generic_destroy_pages,
Dave Airlie62c96b92008-06-19 14:27:53 +10002157 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
Dave Airlie6c00a612007-10-29 18:06:10 +10002158 .chipset_flush = intel_i915_chipset_flush,
Zhenyu Wang17661682009-07-27 12:59:57 +01002159#ifdef USE_PCI_DMA_API
2160 .agp_map_page = intel_agp_map_page,
2161 .agp_unmap_page = intel_agp_unmap_page,
2162 .agp_map_memory = intel_agp_map_memory,
2163 .agp_unmap_memory = intel_agp_unmap_memory,
2164#endif
Eric Anholt65c25aa2006-09-06 11:57:18 -04002165};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002166
Dave Jonese5524f32007-02-22 18:41:28 -05002167static const struct agp_bridge_driver intel_7505_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002168 .owner = THIS_MODULE,
2169 .aperture_sizes = intel_8xx_sizes,
2170 .size_type = U8_APER_SIZE,
2171 .num_aperture_sizes = 7,
2172 .configure = intel_7505_configure,
2173 .fetch_size = intel_8xx_fetch_size,
2174 .cleanup = intel_8xx_cleanup,
2175 .tlb_flush = intel_8xx_tlbflush,
2176 .mask_memory = agp_generic_mask_memory,
2177 .masks = intel_generic_masks,
2178 .agp_enable = agp_generic_enable,
2179 .cache_flush = global_cache_flush,
2180 .create_gatt_table = agp_generic_create_gatt_table,
2181 .free_gatt_table = agp_generic_free_gatt_table,
2182 .insert_memory = agp_generic_insert_memory,
2183 .remove_memory = agp_generic_remove_memory,
2184 .alloc_by_type = agp_generic_alloc_by_type,
2185 .free_by_type = agp_generic_free_by_type,
2186 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002187 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002188 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002189 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002190 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002191};
2192
Wang Zhenyu874808c62007-06-06 11:16:25 +08002193static const struct agp_bridge_driver intel_g33_driver = {
Dave Airlie62c96b92008-06-19 14:27:53 +10002194 .owner = THIS_MODULE,
2195 .aperture_sizes = intel_i830_sizes,
2196 .size_type = FIXED_APER_SIZE,
2197 .num_aperture_sizes = 4,
2198 .needs_scratch_page = true,
2199 .configure = intel_i915_configure,
2200 .fetch_size = intel_i9xx_fetch_size,
2201 .cleanup = intel_i915_cleanup,
2202 .tlb_flush = intel_i810_tlbflush,
2203 .mask_memory = intel_i965_mask_memory,
2204 .masks = intel_i810_masks,
2205 .agp_enable = intel_i810_agp_enable,
2206 .cache_flush = global_cache_flush,
2207 .create_gatt_table = intel_i915_create_gatt_table,
2208 .free_gatt_table = intel_i830_free_gatt_table,
2209 .insert_memory = intel_i915_insert_entries,
2210 .remove_memory = intel_i915_remove_entries,
2211 .alloc_by_type = intel_i830_alloc_by_type,
2212 .free_by_type = intel_i810_free_by_type,
2213 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002214 .agp_alloc_pages = agp_generic_alloc_pages,
Dave Airlie62c96b92008-06-19 14:27:53 +10002215 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002216 .agp_destroy_pages = agp_generic_destroy_pages,
Dave Airlie62c96b92008-06-19 14:27:53 +10002217 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
Dave Airlie6c00a612007-10-29 18:06:10 +10002218 .chipset_flush = intel_i915_chipset_flush,
Zhenyu Wang17661682009-07-27 12:59:57 +01002219#ifdef USE_PCI_DMA_API
2220 .agp_map_page = intel_agp_map_page,
2221 .agp_unmap_page = intel_agp_unmap_page,
2222 .agp_map_memory = intel_agp_map_memory,
2223 .agp_unmap_memory = intel_agp_unmap_memory,
2224#endif
Wang Zhenyu874808c62007-06-06 11:16:25 +08002225};
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002226
2227static int find_gmch(u16 device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002228{
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002229 struct pci_dev *gmch_device;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002230
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002231 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
2232 if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
2233 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
Dave Airlief011ae72008-01-25 11:23:04 +10002234 device, gmch_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002235 }
2236
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002237 if (!gmch_device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002238 return 0;
2239
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002240 intel_private.pcidev = gmch_device;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002241 return 1;
2242}
2243
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002244/* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
2245 * driver and gmch_driver must be non-null, and find_gmch will determine
2246 * which one should be used if a gmch_chip_id is present.
2247 */
2248static const struct intel_driver_description {
2249 unsigned int chip_id;
2250 unsigned int gmch_chip_id;
Wang Zhenyu88889852007-06-14 10:01:04 +08002251 unsigned int multi_gmch_chip; /* if we have more gfx chip type on this HB. */
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002252 char *name;
2253 const struct agp_bridge_driver *driver;
2254 const struct agp_bridge_driver *gmch_driver;
2255} intel_agp_chipsets[] = {
Wang Zhenyu88889852007-06-14 10:01:04 +08002256 { PCI_DEVICE_ID_INTEL_82443LX_0, 0, 0, "440LX", &intel_generic_driver, NULL },
2257 { PCI_DEVICE_ID_INTEL_82443BX_0, 0, 0, "440BX", &intel_generic_driver, NULL },
2258 { PCI_DEVICE_ID_INTEL_82443GX_0, 0, 0, "440GX", &intel_generic_driver, NULL },
2259 { PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, 0, "i810",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002260 NULL, &intel_810_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002261 { PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, 0, "i810",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002262 NULL, &intel_810_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002263 { PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, 0, "i810",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002264 NULL, &intel_810_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002265 { PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, 0, "i815",
2266 &intel_815_driver, &intel_810_driver },
2267 { PCI_DEVICE_ID_INTEL_82820_HB, 0, 0, "i820", &intel_820_driver, NULL },
2268 { PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, 0, "i820", &intel_820_driver, NULL },
2269 { PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, 0, "830M",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002270 &intel_830mp_driver, &intel_830_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002271 { PCI_DEVICE_ID_INTEL_82840_HB, 0, 0, "i840", &intel_840_driver, NULL },
2272 { PCI_DEVICE_ID_INTEL_82845_HB, 0, 0, "845G", &intel_845_driver, NULL },
2273 { PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, 0, "830M",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002274 &intel_845_driver, &intel_830_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002275 { PCI_DEVICE_ID_INTEL_82850_HB, 0, 0, "i850", &intel_850_driver, NULL },
Stefan Husemann347486b2009-04-13 14:40:10 -07002276 { PCI_DEVICE_ID_INTEL_82854_HB, PCI_DEVICE_ID_INTEL_82854_IG, 0, "854",
2277 &intel_845_driver, &intel_830_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002278 { PCI_DEVICE_ID_INTEL_82855PM_HB, 0, 0, "855PM", &intel_845_driver, NULL },
2279 { PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, 0, "855GM",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002280 &intel_845_driver, &intel_830_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002281 { PCI_DEVICE_ID_INTEL_82860_HB, 0, 0, "i860", &intel_860_driver, NULL },
2282 { PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, 0, "865",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002283 &intel_845_driver, &intel_830_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002284 { PCI_DEVICE_ID_INTEL_82875_HB, 0, 0, "i875", &intel_845_driver, NULL },
Carlos Martíne914a362008-01-24 10:34:09 +10002285 { PCI_DEVICE_ID_INTEL_E7221_HB, PCI_DEVICE_ID_INTEL_E7221_IG, 0, "E7221 (i915)",
2286 NULL, &intel_915_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002287 { PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, 0, "915G",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002288 NULL, &intel_915_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002289 { PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, 0, "915GM",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002290 NULL, &intel_915_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002291 { PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, 0, "945G",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002292 NULL, &intel_915_driver },
Zhenyu Wangdde47872007-07-26 09:18:09 +08002293 { PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, 0, "945GM",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002294 NULL, &intel_915_driver },
Zhenyu Wangdde47872007-07-26 09:18:09 +08002295 { PCI_DEVICE_ID_INTEL_82945GME_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, 0, "945GME",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002296 NULL, &intel_915_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002297 { PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, 0, "946GZ",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002298 NULL, &intel_i965_driver },
Zhenyu Wang9119f852008-01-23 15:49:26 +10002299 { PCI_DEVICE_ID_INTEL_82G35_HB, PCI_DEVICE_ID_INTEL_82G35_IG, 0, "G35",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002300 NULL, &intel_i965_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002301 { PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, 0, "965Q",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002302 NULL, &intel_i965_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002303 { PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, 0, "965G",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002304 NULL, &intel_i965_driver },
Zhenyu Wangdde47872007-07-26 09:18:09 +08002305 { PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, 0, "965GM",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002306 NULL, &intel_i965_driver },
Zhenyu Wangdde47872007-07-26 09:18:09 +08002307 { PCI_DEVICE_ID_INTEL_82965GME_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, 0, "965GME/GLE",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002308 NULL, &intel_i965_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002309 { PCI_DEVICE_ID_INTEL_7505_0, 0, 0, "E7505", &intel_7505_driver, NULL },
2310 { PCI_DEVICE_ID_INTEL_7205_0, 0, 0, "E7205", &intel_7505_driver, NULL },
2311 { PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, 0, "G33",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002312 NULL, &intel_g33_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002313 { PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, 0, "Q35",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002314 NULL, &intel_g33_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002315 { PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, 0, "Q33",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002316 NULL, &intel_g33_driver },
Shaohua Li21778322009-02-23 15:19:16 +08002317 { PCI_DEVICE_ID_INTEL_IGDGM_HB, PCI_DEVICE_ID_INTEL_IGDGM_IG, 0, "IGD",
2318 NULL, &intel_g33_driver },
2319 { PCI_DEVICE_ID_INTEL_IGDG_HB, PCI_DEVICE_ID_INTEL_IGDG_IG, 0, "IGD",
2320 NULL, &intel_g33_driver },
Zhenyu Wang99d32bd2008-07-30 12:26:50 -07002321 { PCI_DEVICE_ID_INTEL_GM45_HB, PCI_DEVICE_ID_INTEL_GM45_IG, 0,
Eric Anholtb854b2a2008-12-22 18:56:27 -08002322 "Mobile Intel® GM45 Express", NULL, &intel_i965_driver },
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10002323 { PCI_DEVICE_ID_INTEL_IGD_E_HB, PCI_DEVICE_ID_INTEL_IGD_E_IG, 0,
2324 "Intel Integrated Graphics Device", NULL, &intel_i965_driver },
2325 { PCI_DEVICE_ID_INTEL_Q45_HB, PCI_DEVICE_ID_INTEL_Q45_IG, 0,
2326 "Q45/Q43", NULL, &intel_i965_driver },
2327 { PCI_DEVICE_ID_INTEL_G45_HB, PCI_DEVICE_ID_INTEL_G45_IG, 0,
2328 "G45/G43", NULL, &intel_i965_driver },
Zhenyu Wanga50ccc62008-11-17 14:39:00 +08002329 { PCI_DEVICE_ID_INTEL_G41_HB, PCI_DEVICE_ID_INTEL_G41_IG, 0,
2330 "G41", NULL, &intel_i965_driver },
Zhenyu Wang32cb0552009-06-05 15:38:36 +08002331 { PCI_DEVICE_ID_INTEL_IGDNG_D_HB, PCI_DEVICE_ID_INTEL_IGDNG_D_IG, 0,
2332 "IGDNG/D", NULL, &intel_i965_driver },
2333 { PCI_DEVICE_ID_INTEL_IGDNG_M_HB, PCI_DEVICE_ID_INTEL_IGDNG_M_IG, 0,
2334 "IGDNG/M", NULL, &intel_i965_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002335 { 0, 0, 0, NULL, NULL, NULL }
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002336};
2337
Linus Torvalds1da177e2005-04-16 15:20:36 -07002338static int __devinit agp_intel_probe(struct pci_dev *pdev,
2339 const struct pci_device_id *ent)
2340{
2341 struct agp_bridge_data *bridge;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002342 u8 cap_ptr = 0;
2343 struct resource *r;
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002344 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002345
2346 cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
2347
2348 bridge = agp_alloc_bridge();
2349 if (!bridge)
2350 return -ENOMEM;
2351
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002352 for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
2353 /* In case that multiple models of gfx chip may
2354 stand on same host bridge type, this can be
2355 sure we detect the right IGD. */
Wang Zhenyu88889852007-06-14 10:01:04 +08002356 if (pdev->device == intel_agp_chipsets[i].chip_id) {
2357 if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
2358 find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
2359 bridge->driver =
2360 intel_agp_chipsets[i].gmch_driver;
2361 break;
2362 } else if (intel_agp_chipsets[i].multi_gmch_chip) {
2363 continue;
2364 } else {
2365 bridge->driver = intel_agp_chipsets[i].driver;
2366 break;
2367 }
2368 }
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002369 }
2370
2371 if (intel_agp_chipsets[i].name == NULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002372 if (cap_ptr)
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07002373 dev_warn(&pdev->dev, "unsupported Intel chipset [%04x/%04x]\n",
2374 pdev->vendor, pdev->device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002375 agp_put_bridge(bridge);
2376 return -ENODEV;
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002377 }
2378
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002379 if (bridge->driver == NULL) {
Wang Zhenyu47d46372007-06-21 13:43:18 +08002380 /* bridge has no AGP and no IGD detected */
2381 if (cap_ptr)
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07002382 dev_warn(&pdev->dev, "can't find bridge device (chip_id: %04x)\n",
2383 intel_agp_chipsets[i].gmch_chip_id);
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002384 agp_put_bridge(bridge);
2385 return -ENODEV;
Dave Airlief011ae72008-01-25 11:23:04 +10002386 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002387
2388 bridge->dev = pdev;
2389 bridge->capndx = cap_ptr;
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08002390 bridge->dev_private_data = &intel_private;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002391
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07002392 dev_info(&pdev->dev, "Intel %s Chipset\n", intel_agp_chipsets[i].name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002393
2394 /*
2395 * The following fixes the case where the BIOS has "forgotten" to
2396 * provide an address range for the GART.
2397 * 20030610 - hamish@zot.org
2398 */
2399 r = &pdev->resource[0];
2400 if (!r->start && r->end) {
Dave Jones6a92a4e2006-02-28 00:54:25 -05002401 if (pci_assign_resource(pdev, 0)) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07002402 dev_err(&pdev->dev, "can't assign resource 0\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002403 agp_put_bridge(bridge);
2404 return -ENODEV;
2405 }
2406 }
2407
2408 /*
2409 * If the device has not been properly setup, the following will catch
2410 * the problem and should stop the system from crashing.
2411 * 20030610 - hamish@zot.org
2412 */
2413 if (pci_enable_device(pdev)) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07002414 dev_err(&pdev->dev, "can't enable PCI device\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002415 agp_put_bridge(bridge);
2416 return -ENODEV;
2417 }
2418
2419 /* Fill in the mode register */
2420 if (cap_ptr) {
2421 pci_read_config_dword(pdev,
2422 bridge->capndx+PCI_AGP_STATUS,
2423 &bridge->mode);
2424 }
2425
2426 pci_set_drvdata(pdev, bridge);
2427 return agp_add_bridge(bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002428}
2429
2430static void __devexit agp_intel_remove(struct pci_dev *pdev)
2431{
2432 struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
2433
2434 agp_remove_bridge(bridge);
2435
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08002436 if (intel_private.pcidev)
2437 pci_dev_put(intel_private.pcidev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002438
2439 agp_put_bridge(bridge);
2440}
2441
Alexey Dobriyan85be7d62006-08-12 02:02:02 +04002442#ifdef CONFIG_PM
Linus Torvalds1da177e2005-04-16 15:20:36 -07002443static int agp_intel_resume(struct pci_dev *pdev)
2444{
2445 struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
Keith Packarda8c84df2008-07-31 15:48:07 +10002446 int ret_val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002447
2448 pci_restore_state(pdev);
2449
Wang Zhenyu4b953202007-01-17 11:07:54 +08002450 /* We should restore our graphics device's config space,
2451 * as host bridge (00:00) resumes before graphics device (02:00),
2452 * then our access to its pci space can work right.
2453 */
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08002454 if (intel_private.pcidev)
2455 pci_restore_state(intel_private.pcidev);
Wang Zhenyu4b953202007-01-17 11:07:54 +08002456
Linus Torvalds1da177e2005-04-16 15:20:36 -07002457 if (bridge->driver == &intel_generic_driver)
2458 intel_configure();
2459 else if (bridge->driver == &intel_850_driver)
2460 intel_850_configure();
2461 else if (bridge->driver == &intel_845_driver)
2462 intel_845_configure();
2463 else if (bridge->driver == &intel_830mp_driver)
2464 intel_830mp_configure();
2465 else if (bridge->driver == &intel_915_driver)
2466 intel_i915_configure();
2467 else if (bridge->driver == &intel_830_driver)
2468 intel_i830_configure();
2469 else if (bridge->driver == &intel_810_driver)
2470 intel_i810_configure();
Dave Jones08da3f42006-09-10 21:09:26 -04002471 else if (bridge->driver == &intel_i965_driver)
2472 intel_i915_configure();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002473
Keith Packarda8c84df2008-07-31 15:48:07 +10002474 ret_val = agp_rebind_memory();
2475 if (ret_val != 0)
2476 return ret_val;
2477
Linus Torvalds1da177e2005-04-16 15:20:36 -07002478 return 0;
2479}
Alexey Dobriyan85be7d62006-08-12 02:02:02 +04002480#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002481
2482static struct pci_device_id agp_intel_pci_table[] = {
2483#define ID(x) \
2484 { \
2485 .class = (PCI_CLASS_BRIDGE_HOST << 8), \
2486 .class_mask = ~0, \
2487 .vendor = PCI_VENDOR_ID_INTEL, \
2488 .device = x, \
2489 .subvendor = PCI_ANY_ID, \
2490 .subdevice = PCI_ANY_ID, \
2491 }
2492 ID(PCI_DEVICE_ID_INTEL_82443LX_0),
2493 ID(PCI_DEVICE_ID_INTEL_82443BX_0),
2494 ID(PCI_DEVICE_ID_INTEL_82443GX_0),
2495 ID(PCI_DEVICE_ID_INTEL_82810_MC1),
2496 ID(PCI_DEVICE_ID_INTEL_82810_MC3),
2497 ID(PCI_DEVICE_ID_INTEL_82810E_MC),
2498 ID(PCI_DEVICE_ID_INTEL_82815_MC),
2499 ID(PCI_DEVICE_ID_INTEL_82820_HB),
2500 ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
2501 ID(PCI_DEVICE_ID_INTEL_82830_HB),
2502 ID(PCI_DEVICE_ID_INTEL_82840_HB),
2503 ID(PCI_DEVICE_ID_INTEL_82845_HB),
2504 ID(PCI_DEVICE_ID_INTEL_82845G_HB),
2505 ID(PCI_DEVICE_ID_INTEL_82850_HB),
Stefan Husemann347486b2009-04-13 14:40:10 -07002506 ID(PCI_DEVICE_ID_INTEL_82854_HB),
Linus Torvalds1da177e2005-04-16 15:20:36 -07002507 ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
2508 ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
2509 ID(PCI_DEVICE_ID_INTEL_82860_HB),
2510 ID(PCI_DEVICE_ID_INTEL_82865_HB),
2511 ID(PCI_DEVICE_ID_INTEL_82875_HB),
2512 ID(PCI_DEVICE_ID_INTEL_7505_0),
2513 ID(PCI_DEVICE_ID_INTEL_7205_0),
Carlos Martíne914a362008-01-24 10:34:09 +10002514 ID(PCI_DEVICE_ID_INTEL_E7221_HB),
Linus Torvalds1da177e2005-04-16 15:20:36 -07002515 ID(PCI_DEVICE_ID_INTEL_82915G_HB),
2516 ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
Alan Hourihaned0de98f2005-05-31 19:50:49 +01002517 ID(PCI_DEVICE_ID_INTEL_82945G_HB),
Alan Hourihane3b0e8ea2006-01-19 14:08:40 +00002518 ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
Zhenyu Wangdde47872007-07-26 09:18:09 +08002519 ID(PCI_DEVICE_ID_INTEL_82945GME_HB),
Shaohua Li21778322009-02-23 15:19:16 +08002520 ID(PCI_DEVICE_ID_INTEL_IGDGM_HB),
2521 ID(PCI_DEVICE_ID_INTEL_IGDG_HB),
Eric Anholt65c25aa2006-09-06 11:57:18 -04002522 ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
Zhenyu Wang9119f852008-01-23 15:49:26 +10002523 ID(PCI_DEVICE_ID_INTEL_82G35_HB),
Eric Anholt65c25aa2006-09-06 11:57:18 -04002524 ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
2525 ID(PCI_DEVICE_ID_INTEL_82965G_HB),
Wang Zhenyu4598af32007-04-09 08:51:36 +08002526 ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
Zhenyu Wangdde47872007-07-26 09:18:09 +08002527 ID(PCI_DEVICE_ID_INTEL_82965GME_HB),
Wang Zhenyu874808c62007-06-06 11:16:25 +08002528 ID(PCI_DEVICE_ID_INTEL_G33_HB),
2529 ID(PCI_DEVICE_ID_INTEL_Q35_HB),
2530 ID(PCI_DEVICE_ID_INTEL_Q33_HB),
Zhenyu Wang99d32bd2008-07-30 12:26:50 -07002531 ID(PCI_DEVICE_ID_INTEL_GM45_HB),
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10002532 ID(PCI_DEVICE_ID_INTEL_IGD_E_HB),
2533 ID(PCI_DEVICE_ID_INTEL_Q45_HB),
2534 ID(PCI_DEVICE_ID_INTEL_G45_HB),
Zhenyu Wanga50ccc62008-11-17 14:39:00 +08002535 ID(PCI_DEVICE_ID_INTEL_G41_HB),
Zhenyu Wang32cb0552009-06-05 15:38:36 +08002536 ID(PCI_DEVICE_ID_INTEL_IGDNG_D_HB),
2537 ID(PCI_DEVICE_ID_INTEL_IGDNG_M_HB),
Linus Torvalds1da177e2005-04-16 15:20:36 -07002538 { }
2539};
2540
2541MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
2542
2543static struct pci_driver agp_intel_pci_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002544 .name = "agpgart-intel",
2545 .id_table = agp_intel_pci_table,
2546 .probe = agp_intel_probe,
2547 .remove = __devexit_p(agp_intel_remove),
Alexey Dobriyan85be7d62006-08-12 02:02:02 +04002548#ifdef CONFIG_PM
Linus Torvalds1da177e2005-04-16 15:20:36 -07002549 .resume = agp_intel_resume,
Alexey Dobriyan85be7d62006-08-12 02:02:02 +04002550#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002551};
2552
2553static int __init agp_intel_init(void)
2554{
2555 if (agp_off)
2556 return -EINVAL;
2557 return pci_register_driver(&agp_intel_pci_driver);
2558}
2559
2560static void __exit agp_intel_cleanup(void)
2561{
2562 pci_unregister_driver(&agp_intel_pci_driver);
2563}
2564
2565module_init(agp_intel_init);
2566module_exit(agp_intel_cleanup);
2567
Dave Jonesf4432c52008-10-20 13:31:45 -04002568MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002569MODULE_LICENSE("GPL and additional rights");