blob: 043cdbc99b4005dfa7c5dac9a04fe6bd04e149ee [file] [log] [blame]
Manu Gautam5143b252012-01-05 19:25:23 -08001/* Copyright (c) 2009-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/init.h>
16#include <linux/err.h>
17#include <linux/ctype.h>
18#include <linux/bitops.h>
19#include <linux/io.h>
20#include <linux/spinlock.h>
21#include <linux/delay.h>
22#include <linux/clk.h>
23#include <linux/clkdev.h>
24
25#include <mach/msm_iomap.h>
26#include <mach/clk.h>
27#include <mach/msm_xo.h>
28#include <mach/scm-io.h>
29#include <mach/rpm.h>
30#include <mach/rpm-regulator.h>
31
32#include "clock-local.h"
33#include "clock-rpm.h"
34#include "clock-voter.h"
35
36#ifdef CONFIG_MSM_SECURE_IO
37#undef readl_relaxed
38#undef writel_relaxed
39#define readl_relaxed secure_readl
40#define writel_relaxed secure_writel
41#endif
42
43#define REG(off) (MSM_CLK_CTL_BASE + (off))
44#define REG_MM(off) (MSM_MMSS_CLK_CTL_BASE + (off))
45#define REG_LPA(off) (MSM_LPASS_CLK_CTL_BASE + (off))
46
47/* Peripheral clock registers. */
48#define CE2_HCLK_CTL_REG REG(0x2740)
49#define CLK_HALT_CFPB_STATEA_REG REG(0x2FCC)
50#define CLK_HALT_CFPB_STATEB_REG REG(0x2FD0)
51#define CLK_HALT_CFPB_STATEC_REG REG(0x2FD4)
52#define CLK_HALT_DFAB_STATE_REG REG(0x2FC8)
53#define CLK_HALT_MSS_SMPSS_MISC_STATE_REG REG(0x2FDC)
54#define CLK_HALT_SFPB_MISC_STATE_REG REG(0x2FD8)
55#define CLK_TEST_REG REG(0x2FA0)
Matt Wagantall66cd0932011-09-12 19:04:34 -070056#define EBI2_2X_CLK_CTL_REG REG(0x2660)
57#define EBI2_CLK_CTL_REG REG(0x2664)
Matt Wagantall7625a4c2011-11-01 16:17:53 -070058#define GPn_MD_REG(n) REG(0x2D00+(0x20*(n)))
59#define GPn_NS_REG(n) REG(0x2D24+(0x20*(n)))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070060#define GSBIn_HCLK_CTL_REG(n) REG(0x29C0+(0x20*((n)-1)))
61#define GSBIn_QUP_APPS_MD_REG(n) REG(0x29C8+(0x20*((n)-1)))
62#define GSBIn_QUP_APPS_NS_REG(n) REG(0x29CC+(0x20*((n)-1)))
63#define GSBIn_RESET_REG(n) REG(0x29DC+(0x20*((n)-1)))
64#define GSBIn_UART_APPS_MD_REG(n) REG(0x29D0+(0x20*((n)-1)))
65#define GSBIn_UART_APPS_NS_REG(n) REG(0x29D4+(0x20*((n)-1)))
66#define PDM_CLK_NS_REG REG(0x2CC0)
67#define BB_PLL_ENA_SC0_REG REG(0x34C0)
68#define BB_PLL0_STATUS_REG REG(0x30D8)
69#define BB_PLL6_STATUS_REG REG(0x3118)
70#define BB_PLL8_L_VAL_REG REG(0x3144)
71#define BB_PLL8_M_VAL_REG REG(0x3148)
72#define BB_PLL8_MODE_REG REG(0x3140)
73#define BB_PLL8_N_VAL_REG REG(0x314C)
74#define BB_PLL8_STATUS_REG REG(0x3158)
75#define PLLTEST_PAD_CFG_REG REG(0x2FA4)
76#define PMEM_ACLK_CTL_REG REG(0x25A0)
77#define PPSS_HCLK_CTL_REG REG(0x2580)
78#define RINGOSC_NS_REG REG(0x2DC0)
79#define RINGOSC_STATUS_REG REG(0x2DCC)
80#define RINGOSC_TCXO_CTL_REG REG(0x2DC4)
81#define SC0_U_CLK_BRANCH_ENA_VOTE_REG REG(0x3080)
82#define SC1_U_CLK_BRANCH_ENA_VOTE_REG REG(0x30A0)
83#define SC0_U_CLK_SLEEP_ENA_VOTE_REG REG(0x3084)
84#define SC1_U_CLK_SLEEP_ENA_VOTE_REG REG(0x30A4)
85#define SDCn_APPS_CLK_MD_REG(n) REG(0x2828+(0x20*((n)-1)))
86#define SDCn_APPS_CLK_NS_REG(n) REG(0x282C+(0x20*((n)-1)))
87#define SDCn_HCLK_CTL_REG(n) REG(0x2820+(0x20*((n)-1)))
88#define SDCn_RESET_REG(n) REG(0x2830+(0x20*((n)-1)))
89#define TSIF_HCLK_CTL_REG REG(0x2700)
90#define TSIF_REF_CLK_MD_REG REG(0x270C)
91#define TSIF_REF_CLK_NS_REG REG(0x2710)
92#define TSSC_CLK_CTL_REG REG(0x2CA0)
93#define USB_FSn_HCLK_CTL_REG(n) REG(0x2960+(0x20*((n)-1)))
94#define USB_FSn_RESET_REG(n) REG(0x2974+(0x20*((n)-1)))
95#define USB_FSn_SYSTEM_CLK_CTL_REG(n) REG(0x296C+(0x20*((n)-1)))
96#define USB_FSn_XCVR_FS_CLK_MD_REG(n) REG(0x2964+(0x20*((n)-1)))
97#define USB_FSn_XCVR_FS_CLK_NS_REG(n) REG(0x2968+(0x20*((n)-1)))
98#define USB_HS1_HCLK_CTL_REG REG(0x2900)
99#define USB_HS1_RESET_REG REG(0x2910)
100#define USB_HS1_XCVR_FS_CLK_MD_REG REG(0x2908)
101#define USB_HS1_XCVR_FS_CLK_NS_REG REG(0x290C)
102#define USB_PHY0_RESET_REG REG(0x2E20)
103
104/* Multimedia clock registers. */
105#define AHB_EN_REG REG_MM(0x0008)
106#define AHB_EN2_REG REG_MM(0x0038)
107#define AHB_NS_REG REG_MM(0x0004)
108#define AXI_NS_REG REG_MM(0x0014)
109#define CAMCLK_CC_REG REG_MM(0x0140)
110#define CAMCLK_MD_REG REG_MM(0x0144)
111#define CAMCLK_NS_REG REG_MM(0x0148)
112#define CSI_CC_REG REG_MM(0x0040)
113#define CSI_NS_REG REG_MM(0x0048)
114#define DBG_BUS_VEC_A_REG REG_MM(0x01C8)
115#define DBG_BUS_VEC_B_REG REG_MM(0x01CC)
116#define DBG_BUS_VEC_C_REG REG_MM(0x01D0)
117#define DBG_BUS_VEC_D_REG REG_MM(0x01D4)
118#define DBG_BUS_VEC_E_REG REG_MM(0x01D8)
119#define DBG_BUS_VEC_F_REG REG_MM(0x01DC)
120#define DBG_BUS_VEC_H_REG REG_MM(0x01E4)
Matt Wagantallf8032602011-06-15 23:01:56 -0700121#define DBG_BUS_VEC_I_REG REG_MM(0x01E8)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700122#define DBG_CFG_REG_HS_REG REG_MM(0x01B4)
123#define DBG_CFG_REG_LS_REG REG_MM(0x01B8)
124#define GFX2D0_CC_REG REG_MM(0x0060)
125#define GFX2D0_MD0_REG REG_MM(0x0064)
126#define GFX2D0_MD1_REG REG_MM(0x0068)
127#define GFX2D0_NS_REG REG_MM(0x0070)
128#define GFX2D1_CC_REG REG_MM(0x0074)
129#define GFX2D1_MD0_REG REG_MM(0x0078)
130#define GFX2D1_MD1_REG REG_MM(0x006C)
131#define GFX2D1_NS_REG REG_MM(0x007C)
132#define GFX3D_CC_REG REG_MM(0x0080)
133#define GFX3D_MD0_REG REG_MM(0x0084)
134#define GFX3D_MD1_REG REG_MM(0x0088)
135#define GFX3D_NS_REG REG_MM(0x008C)
136#define IJPEG_CC_REG REG_MM(0x0098)
137#define IJPEG_MD_REG REG_MM(0x009C)
138#define IJPEG_NS_REG REG_MM(0x00A0)
139#define JPEGD_CC_REG REG_MM(0x00A4)
140#define JPEGD_NS_REG REG_MM(0x00AC)
141#define MAXI_EN_REG REG_MM(0x0018)
Matt Wagantallf63a8892011-06-15 16:44:46 -0700142#define MAXI_EN2_REG REG_MM(0x0020)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700143#define MAXI_EN3_REG REG_MM(0x002C)
144#define MDP_CC_REG REG_MM(0x00C0)
145#define MDP_MD0_REG REG_MM(0x00C4)
146#define MDP_MD1_REG REG_MM(0x00C8)
147#define MDP_NS_REG REG_MM(0x00D0)
148#define MISC_CC_REG REG_MM(0x0058)
149#define MISC_CC2_REG REG_MM(0x005C)
150#define PIXEL_CC_REG REG_MM(0x00D4)
151#define PIXEL_CC2_REG REG_MM(0x0120)
152#define PIXEL_MD_REG REG_MM(0x00D8)
153#define PIXEL_NS_REG REG_MM(0x00DC)
154#define MM_PLL0_MODE_REG REG_MM(0x0300)
155#define MM_PLL1_MODE_REG REG_MM(0x031C)
156#define MM_PLL2_CONFIG_REG REG_MM(0x0348)
157#define MM_PLL2_L_VAL_REG REG_MM(0x033C)
158#define MM_PLL2_M_VAL_REG REG_MM(0x0340)
159#define MM_PLL2_MODE_REG REG_MM(0x0338)
160#define MM_PLL2_N_VAL_REG REG_MM(0x0344)
161#define ROT_CC_REG REG_MM(0x00E0)
162#define ROT_NS_REG REG_MM(0x00E8)
163#define SAXI_EN_REG REG_MM(0x0030)
164#define SW_RESET_AHB_REG REG_MM(0x020C)
165#define SW_RESET_ALL_REG REG_MM(0x0204)
166#define SW_RESET_AXI_REG REG_MM(0x0208)
167#define SW_RESET_CORE_REG REG_MM(0x0210)
168#define TV_CC_REG REG_MM(0x00EC)
169#define TV_CC2_REG REG_MM(0x0124)
170#define TV_MD_REG REG_MM(0x00F0)
171#define TV_NS_REG REG_MM(0x00F4)
172#define VCODEC_CC_REG REG_MM(0x00F8)
173#define VCODEC_MD0_REG REG_MM(0x00FC)
174#define VCODEC_MD1_REG REG_MM(0x0128)
175#define VCODEC_NS_REG REG_MM(0x0100)
176#define VFE_CC_REG REG_MM(0x0104)
177#define VFE_MD_REG REG_MM(0x0108)
178#define VFE_NS_REG REG_MM(0x010C)
179#define VPE_CC_REG REG_MM(0x0110)
180#define VPE_NS_REG REG_MM(0x0118)
181
182/* Low-power Audio clock registers. */
183#define LCC_CLK_LS_DEBUG_CFG_REG REG_LPA(0x00A8)
184#define LCC_CODEC_I2S_MIC_MD_REG REG_LPA(0x0064)
185#define LCC_CODEC_I2S_MIC_NS_REG REG_LPA(0x0060)
186#define LCC_CODEC_I2S_MIC_STATUS_REG REG_LPA(0x0068)
187#define LCC_CODEC_I2S_SPKR_MD_REG REG_LPA(0x0070)
188#define LCC_CODEC_I2S_SPKR_NS_REG REG_LPA(0x006C)
189#define LCC_CODEC_I2S_SPKR_STATUS_REG REG_LPA(0x0074)
190#define LCC_MI2S_MD_REG REG_LPA(0x004C)
191#define LCC_MI2S_NS_REG REG_LPA(0x0048)
192#define LCC_MI2S_STATUS_REG REG_LPA(0x0050)
193#define LCC_PCM_MD_REG REG_LPA(0x0058)
194#define LCC_PCM_NS_REG REG_LPA(0x0054)
195#define LCC_PCM_STATUS_REG REG_LPA(0x005C)
196#define LCC_PLL0_CONFIG_REG REG_LPA(0x0014)
197#define LCC_PLL0_L_VAL_REG REG_LPA(0x0004)
198#define LCC_PLL0_M_VAL_REG REG_LPA(0x0008)
199#define LCC_PLL0_MODE_REG REG_LPA(0x0000)
200#define LCC_PLL0_N_VAL_REG REG_LPA(0x000C)
201#define LCC_PRI_PLL_CLK_CTL_REG REG_LPA(0x00C4)
202#define LCC_SPARE_I2S_MIC_MD_REG REG_LPA(0x007C)
203#define LCC_SPARE_I2S_MIC_NS_REG REG_LPA(0x0078)
204#define LCC_SPARE_I2S_MIC_STATUS_REG REG_LPA(0x0080)
205#define LCC_SPARE_I2S_SPKR_MD_REG REG_LPA(0x0088)
206#define LCC_SPARE_I2S_SPKR_NS_REG REG_LPA(0x0084)
207#define LCC_SPARE_I2S_SPKR_STATUS_REG REG_LPA(0x008C)
208
209/* MUX source input identifiers. */
210#define pxo_to_bb_mux 0
211#define mxo_to_bb_mux 1
Matt Wagantall7625a4c2011-11-01 16:17:53 -0700212#define cxo_to_bb_mux 5
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700213#define pll0_to_bb_mux 2
214#define pll8_to_bb_mux 3
215#define pll6_to_bb_mux 4
216#define gnd_to_bb_mux 6
217#define pxo_to_mm_mux 0
218#define pll1_to_mm_mux 1 /* or MMSS_PLL0 */
219#define pll2_to_mm_mux 1 /* or MMSS_PLL1 */
220#define pll3_to_mm_mux 3 /* or MMSS_PLL2 */
221#define pll8_to_mm_mux 2 /* or MMSS_GPERF */
222#define pll0_to_mm_mux 3 /* or MMSS_GPLL0 */
223#define mxo_to_mm_mux 4
224#define gnd_to_mm_mux 6
225#define cxo_to_xo_mux 0
226#define pxo_to_xo_mux 1
227#define mxo_to_xo_mux 2
228#define gnd_to_xo_mux 3
229#define pxo_to_lpa_mux 0
230#define cxo_to_lpa_mux 1
231#define pll4_to_lpa_mux 2 /* or LPA_PLL0 */
232#define gnd_to_lpa_mux 6
233
234/* Test Vector Macros */
235#define TEST_TYPE_PER_LS 1
236#define TEST_TYPE_PER_HS 2
237#define TEST_TYPE_MM_LS 3
238#define TEST_TYPE_MM_HS 4
239#define TEST_TYPE_LPA 5
240#define TEST_TYPE_SC 6
241#define TEST_TYPE_MM_HS2X 7
242#define TEST_TYPE_SHIFT 24
243#define TEST_CLK_SEL_MASK BM(23, 0)
244#define TEST_VECTOR(s, t) (((t) << TEST_TYPE_SHIFT) | BVAL(23, 0, (s)))
245#define TEST_PER_LS(s) TEST_VECTOR((s), TEST_TYPE_PER_LS)
246#define TEST_PER_HS(s) TEST_VECTOR((s), TEST_TYPE_PER_HS)
247#define TEST_MM_LS(s) TEST_VECTOR((s), TEST_TYPE_MM_LS)
248#define TEST_MM_HS(s) TEST_VECTOR((s), TEST_TYPE_MM_HS)
249#define TEST_LPA(s) TEST_VECTOR((s), TEST_TYPE_LPA)
250#define TEST_SC(s) TEST_VECTOR((s), TEST_TYPE_SC)
251#define TEST_MM_HS2X(s) TEST_VECTOR((s), TEST_TYPE_MM_HS2X)
252
253struct pll_rate {
254 const uint32_t l_val;
255 const uint32_t m_val;
256 const uint32_t n_val;
257 const uint32_t vco;
258 const uint32_t post_div;
259 const uint32_t i_bits;
260};
261#define PLL_RATE(l, m, n, v, d, i) { l, m, n, v, (d>>1), i }
262/*
263 * Clock frequency definitions and macros
264 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700265
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700266enum vdd_dig_levels {
267 VDD_DIG_NONE,
268 VDD_DIG_LOW,
269 VDD_DIG_NOMINAL,
270 VDD_DIG_HIGH
271};
272
273static int set_vdd_dig(struct clk_vdd_class *vdd_class, int level)
274{
275 static const int vdd_uv[] = {
276 [VDD_DIG_NONE] = 500000,
277 [VDD_DIG_LOW] = 1000000,
278 [VDD_DIG_NOMINAL] = 1100000,
279 [VDD_DIG_HIGH] = 1200000
280 };
281
282 return rpm_vreg_set_voltage(RPM_VREG_ID_PM8058_S1, RPM_VREG_VOTER3,
283 vdd_uv[level], 1200000, 1);
284}
285
286static DEFINE_VDD_CLASS(vdd_dig, set_vdd_dig);
287
288#define VDD_DIG_FMAX_MAP1(l1, f1) \
289 .vdd_class = &vdd_dig, \
290 .fmax[VDD_DIG_##l1] = (f1)
291#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
292 .vdd_class = &vdd_dig, \
293 .fmax[VDD_DIG_##l1] = (f1), \
294 .fmax[VDD_DIG_##l2] = (f2)
295#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
296 .vdd_class = &vdd_dig, \
297 .fmax[VDD_DIG_##l1] = (f1), \
298 .fmax[VDD_DIG_##l2] = (f2), \
299 .fmax[VDD_DIG_##l3] = (f3)
300
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700301static struct msm_xo_voter *xo_pxo, *xo_cxo;
302
303static bool xo_clk_is_local(struct clk *clk)
304{
305 return false;
306}
307
308static int pxo_clk_enable(struct clk *clk)
309{
310 return msm_xo_mode_vote(xo_pxo, MSM_XO_MODE_ON);
311}
312
313static void pxo_clk_disable(struct clk *clk)
314{
315 msm_xo_mode_vote(xo_pxo, MSM_XO_MODE_OFF);
316}
317
318static struct clk_ops clk_ops_pxo = {
319 .enable = pxo_clk_enable,
320 .disable = pxo_clk_disable,
321 .get_rate = fixed_clk_get_rate,
322 .is_local = xo_clk_is_local,
323};
324
325static struct fixed_clk pxo_clk = {
326 .rate = 27000000,
327 .c = {
328 .dbg_name = "pxo_clk",
329 .ops = &clk_ops_pxo,
330 CLK_INIT(pxo_clk.c),
331 },
332};
333
334static int cxo_clk_enable(struct clk *clk)
335{
336 return msm_xo_mode_vote(xo_cxo, MSM_XO_MODE_ON);
337}
338
339static void cxo_clk_disable(struct clk *clk)
340{
341 msm_xo_mode_vote(xo_cxo, MSM_XO_MODE_OFF);
342}
343
344static struct clk_ops clk_ops_cxo = {
345 .enable = cxo_clk_enable,
346 .disable = cxo_clk_disable,
347 .get_rate = fixed_clk_get_rate,
348 .is_local = xo_clk_is_local,
349};
350
351static struct fixed_clk cxo_clk = {
352 .rate = 19200000,
353 .c = {
354 .dbg_name = "cxo_clk",
355 .ops = &clk_ops_cxo,
356 CLK_INIT(cxo_clk.c),
357 },
358};
359
360static struct pll_vote_clk pll8_clk = {
361 .rate = 384000000,
362 .en_reg = BB_PLL_ENA_SC0_REG,
363 .en_mask = BIT(8),
364 .status_reg = BB_PLL8_STATUS_REG,
365 .parent = &pxo_clk.c,
366 .c = {
367 .dbg_name = "pll8_clk",
368 .ops = &clk_ops_pll_vote,
369 CLK_INIT(pll8_clk.c),
370 },
371};
372
373static struct pll_clk pll2_clk = {
374 .rate = 800000000,
375 .mode_reg = MM_PLL1_MODE_REG,
376 .parent = &pxo_clk.c,
377 .c = {
378 .dbg_name = "pll2_clk",
379 .ops = &clk_ops_pll,
380 CLK_INIT(pll2_clk.c),
381 },
382};
383
384static struct pll_clk pll3_clk = {
385 .rate = 0, /* TODO: Detect rate dynamically */
386 .mode_reg = MM_PLL2_MODE_REG,
387 .parent = &pxo_clk.c,
388 .c = {
389 .dbg_name = "pll3_clk",
390 .ops = &clk_ops_pll,
391 CLK_INIT(pll3_clk.c),
392 },
393};
394
395static int pll4_clk_enable(struct clk *clk)
396{
397 struct msm_rpm_iv_pair iv = { MSM_RPM_ID_PLL_4, 1 };
398 return msm_rpm_set_noirq(MSM_RPM_CTX_SET_0, &iv, 1);
399}
400
401static void pll4_clk_disable(struct clk *clk)
402{
403 struct msm_rpm_iv_pair iv = { MSM_RPM_ID_PLL_4, 0 };
404 msm_rpm_set_noirq(MSM_RPM_CTX_SET_0, &iv, 1);
405}
406
407static struct clk *pll4_clk_get_parent(struct clk *clk)
408{
409 return &pxo_clk.c;
410}
411
412static bool pll4_clk_is_local(struct clk *clk)
413{
414 return false;
415}
416
417static struct clk_ops clk_ops_pll4 = {
418 .enable = pll4_clk_enable,
419 .disable = pll4_clk_disable,
420 .get_rate = fixed_clk_get_rate,
421 .get_parent = pll4_clk_get_parent,
422 .is_local = pll4_clk_is_local,
423};
424
425static struct fixed_clk pll4_clk = {
426 .rate = 540672000,
427 .c = {
428 .dbg_name = "pll4_clk",
429 .ops = &clk_ops_pll4,
430 CLK_INIT(pll4_clk.c),
431 },
432};
433
434/*
435 * SoC-specific Set-Rate Functions
436 */
437
438/* Unlike other clocks, the TV rate is adjusted through PLL
439 * re-programming. It is also routed through an MND divider. */
440static void set_rate_tv(struct rcg_clk *clk, struct clk_freq_tbl *nf)
441{
442 struct pll_rate *rate = nf->extra_freq_data;
443 uint32_t pll_mode, pll_config, misc_cc2;
444
445 /* Disable PLL output. */
446 pll_mode = readl_relaxed(MM_PLL2_MODE_REG);
447 pll_mode &= ~BIT(0);
448 writel_relaxed(pll_mode, MM_PLL2_MODE_REG);
449
450 /* Assert active-low PLL reset. */
451 pll_mode &= ~BIT(2);
452 writel_relaxed(pll_mode, MM_PLL2_MODE_REG);
453
454 /* Program L, M and N values. */
455 writel_relaxed(rate->l_val, MM_PLL2_L_VAL_REG);
456 writel_relaxed(rate->m_val, MM_PLL2_M_VAL_REG);
457 writel_relaxed(rate->n_val, MM_PLL2_N_VAL_REG);
458
459 /* Configure MN counter, post-divide, VCO, and i-bits. */
460 pll_config = readl_relaxed(MM_PLL2_CONFIG_REG);
461 pll_config &= ~(BM(22, 20) | BM(18, 0));
462 pll_config |= rate->n_val ? BIT(22) : 0;
463 pll_config |= BVAL(21, 20, rate->post_div);
464 pll_config |= BVAL(17, 16, rate->vco);
465 pll_config |= rate->i_bits;
466 writel_relaxed(pll_config, MM_PLL2_CONFIG_REG);
467
468 /* Configure MND. */
469 set_rate_mnd(clk, nf);
470
471 /* Configure hdmi_ref_clk to be equal to the TV clock rate. */
472 misc_cc2 = readl_relaxed(MISC_CC2_REG);
473 misc_cc2 &= ~(BIT(28)|BM(21, 18));
474 misc_cc2 |= (BIT(28)|BVAL(21, 18, (nf->ns_val >> 14) & 0x3));
475 writel_relaxed(misc_cc2, MISC_CC2_REG);
476
477 /* De-assert active-low PLL reset. */
478 pll_mode |= BIT(2);
479 writel_relaxed(pll_mode, MM_PLL2_MODE_REG);
480
481 /* Enable PLL output. */
482 pll_mode |= BIT(0);
483 writel_relaxed(pll_mode, MM_PLL2_MODE_REG);
484}
485
Matt Wagantall84f43fd2011-08-16 23:28:38 -0700486static struct clk_ops clk_ops_rcg_8x60 = {
Matt Wagantall0625ea02011-07-13 18:51:56 -0700487 .enable = rcg_clk_enable,
488 .disable = rcg_clk_disable,
Matt Wagantall41af0772011-09-17 12:21:39 -0700489 .auto_off = rcg_clk_disable,
Matt Wagantall14dc2af2011-08-12 13:16:06 -0700490 .handoff = rcg_clk_handoff,
Matt Wagantall0625ea02011-07-13 18:51:56 -0700491 .set_rate = rcg_clk_set_rate,
Matt Wagantall0625ea02011-07-13 18:51:56 -0700492 .get_rate = rcg_clk_get_rate,
493 .list_rate = rcg_clk_list_rate,
494 .is_enabled = rcg_clk_is_enabled,
495 .round_rate = rcg_clk_round_rate,
Stephen Boyd7bf28142011-12-07 00:30:52 -0800496 .reset = rcg_clk_reset,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700497 .is_local = local_clk_is_local,
Matt Wagantall0625ea02011-07-13 18:51:56 -0700498 .get_parent = rcg_clk_get_parent,
Matt Wagantall6bc8f102012-01-20 19:20:44 -0800499 .set_flags = rcg_clk_set_flags,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700500};
501
502static struct clk_ops clk_ops_branch = {
503 .enable = branch_clk_enable,
504 .disable = branch_clk_disable,
Matt Wagantall41af0772011-09-17 12:21:39 -0700505 .auto_off = branch_clk_disable,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700506 .is_enabled = branch_clk_is_enabled,
507 .reset = branch_clk_reset,
508 .is_local = local_clk_is_local,
509 .get_parent = branch_clk_get_parent,
510 .set_parent = branch_clk_set_parent,
Matt Wagantall6bc8f102012-01-20 19:20:44 -0800511 .set_flags = branch_clk_set_flags,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700512};
513
514static struct clk_ops clk_ops_reset = {
515 .reset = branch_clk_reset,
516 .is_local = local_clk_is_local,
517};
518
519/*
520 * Clock Descriptions
521 */
522
523/* AXI Interfaces */
524static struct branch_clk gmem_axi_clk = {
525 .b = {
526 .ctl_reg = MAXI_EN_REG,
527 .en_mask = BIT(24),
528 .halt_reg = DBG_BUS_VEC_E_REG,
529 .halt_bit = 6,
530 },
531 .c = {
532 .dbg_name = "gmem_axi_clk",
533 .ops = &clk_ops_branch,
534 CLK_INIT(gmem_axi_clk.c),
535 },
536};
537
538static struct branch_clk ijpeg_axi_clk = {
539 .b = {
540 .ctl_reg = MAXI_EN_REG,
541 .en_mask = BIT(21),
542 .reset_reg = SW_RESET_AXI_REG,
543 .reset_mask = BIT(14),
544 .halt_reg = DBG_BUS_VEC_E_REG,
545 .halt_bit = 4,
546 },
547 .c = {
548 .dbg_name = "ijpeg_axi_clk",
549 .ops = &clk_ops_branch,
550 CLK_INIT(ijpeg_axi_clk.c),
551 },
552};
553
554static struct branch_clk imem_axi_clk = {
555 .b = {
556 .ctl_reg = MAXI_EN_REG,
557 .en_mask = BIT(22),
558 .reset_reg = SW_RESET_CORE_REG,
559 .reset_mask = BIT(10),
560 .halt_reg = DBG_BUS_VEC_E_REG,
561 .halt_bit = 7,
Matt Wagantall6bc8f102012-01-20 19:20:44 -0800562 .retain_reg = MAXI_EN2_REG,
563 .retain_mask = BIT(10),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700564 },
565 .c = {
566 .dbg_name = "imem_axi_clk",
567 .ops = &clk_ops_branch,
568 CLK_INIT(imem_axi_clk.c),
569 },
570};
571
572static struct branch_clk jpegd_axi_clk = {
573 .b = {
574 .ctl_reg = MAXI_EN_REG,
575 .en_mask = BIT(25),
576 .halt_reg = DBG_BUS_VEC_E_REG,
577 .halt_bit = 5,
578 },
579 .c = {
580 .dbg_name = "jpegd_axi_clk",
581 .ops = &clk_ops_branch,
582 CLK_INIT(jpegd_axi_clk.c),
583 },
584};
585
586static struct branch_clk mdp_axi_clk = {
587 .b = {
588 .ctl_reg = MAXI_EN_REG,
589 .en_mask = BIT(23),
590 .reset_reg = SW_RESET_AXI_REG,
591 .reset_mask = BIT(13),
592 .halt_reg = DBG_BUS_VEC_E_REG,
593 .halt_bit = 8,
Matt Wagantall6bc8f102012-01-20 19:20:44 -0800594 .retain_reg = MAXI_EN_REG,
595 .retain_mask = BIT(0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700596 },
597 .c = {
598 .dbg_name = "mdp_axi_clk",
599 .ops = &clk_ops_branch,
600 CLK_INIT(mdp_axi_clk.c),
601 },
602};
603
604static struct branch_clk vcodec_axi_clk = {
605 .b = {
606 .ctl_reg = MAXI_EN_REG,
607 .en_mask = BIT(19),
608 .reset_reg = SW_RESET_AXI_REG,
609 .reset_mask = BIT(4)|BIT(5),
610 .halt_reg = DBG_BUS_VEC_E_REG,
611 .halt_bit = 3,
612 },
613 .c = {
614 .dbg_name = "vcodec_axi_clk",
615 .ops = &clk_ops_branch,
616 CLK_INIT(vcodec_axi_clk.c),
617 },
618};
619
620static struct branch_clk vfe_axi_clk = {
621 .b = {
622 .ctl_reg = MAXI_EN_REG,
623 .en_mask = BIT(18),
624 .reset_reg = SW_RESET_AXI_REG,
625 .reset_mask = BIT(9),
626 .halt_reg = DBG_BUS_VEC_E_REG,
627 .halt_bit = 0,
628 },
629 .c = {
630 .dbg_name = "vfe_axi_clk",
631 .ops = &clk_ops_branch,
632 CLK_INIT(vfe_axi_clk.c),
633 },
634};
635
636static struct branch_clk rot_axi_clk = {
637 .b = {
Matt Wagantallf63a8892011-06-15 16:44:46 -0700638 .ctl_reg = MAXI_EN2_REG,
639 .en_mask = BIT(24),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700640 .reset_reg = SW_RESET_AXI_REG,
641 .reset_mask = BIT(6),
Matt Wagantallf63a8892011-06-15 16:44:46 -0700642 .halt_reg = DBG_BUS_VEC_E_REG,
643 .halt_bit = 2,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700644 },
645 .c = {
646 .dbg_name = "rot_axi_clk",
Matt Wagantallf63a8892011-06-15 16:44:46 -0700647 .ops = &clk_ops_branch,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700648 CLK_INIT(rot_axi_clk.c),
649 },
650};
651
652static struct branch_clk vpe_axi_clk = {
653 .b = {
Matt Wagantallf63a8892011-06-15 16:44:46 -0700654 .ctl_reg = MAXI_EN2_REG,
655 .en_mask = BIT(26),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700656 .reset_reg = SW_RESET_AXI_REG,
657 .reset_mask = BIT(15),
Matt Wagantallf63a8892011-06-15 16:44:46 -0700658 .halt_reg = DBG_BUS_VEC_E_REG,
659 .halt_bit = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700660 },
661 .c = {
662 .dbg_name = "vpe_axi_clk",
Matt Wagantallf63a8892011-06-15 16:44:46 -0700663 .ops = &clk_ops_branch,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700664 CLK_INIT(vpe_axi_clk.c),
665 },
666};
667
Matt Wagantallf8032602011-06-15 23:01:56 -0700668static struct branch_clk smi_2x_axi_clk = {
669 .b = {
670 .ctl_reg = MAXI_EN2_REG,
671 .en_mask = BIT(30),
672 .halt_reg = DBG_BUS_VEC_I_REG,
673 .halt_bit = 0,
674 },
675 .c = {
676 .dbg_name = "smi_2x_axi_clk",
677 .ops = &clk_ops_branch,
678 .flags = CLKFLAG_SKIP_AUTO_OFF,
679 CLK_INIT(smi_2x_axi_clk.c),
680 },
681};
682
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700683/* AHB Interfaces */
684static struct branch_clk amp_p_clk = {
685 .b = {
686 .ctl_reg = AHB_EN_REG,
687 .en_mask = BIT(24),
688 .halt_reg = DBG_BUS_VEC_F_REG,
689 .halt_bit = 18,
690 },
691 .c = {
692 .dbg_name = "amp_p_clk",
693 .ops = &clk_ops_branch,
694 CLK_INIT(amp_p_clk.c),
695 },
696};
697
698static struct branch_clk csi0_p_clk = {
699 .b = {
700 .ctl_reg = AHB_EN_REG,
701 .en_mask = BIT(7),
702 .reset_reg = SW_RESET_AHB_REG,
703 .reset_mask = BIT(17),
704 .halt_reg = DBG_BUS_VEC_F_REG,
705 .halt_bit = 16,
706 },
707 .c = {
708 .dbg_name = "csi0_p_clk",
709 .ops = &clk_ops_branch,
710 CLK_INIT(csi0_p_clk.c),
711 },
712};
713
714static struct branch_clk csi1_p_clk = {
715 .b = {
716 .ctl_reg = AHB_EN_REG,
717 .en_mask = BIT(20),
718 .reset_reg = SW_RESET_AHB_REG,
719 .reset_mask = BIT(16),
720 .halt_reg = DBG_BUS_VEC_F_REG,
721 .halt_bit = 17,
722 },
723 .c = {
724 .dbg_name = "csi1_p_clk",
725 .ops = &clk_ops_branch,
726 CLK_INIT(csi1_p_clk.c),
727 },
728};
729
730static struct branch_clk dsi_m_p_clk = {
731 .b = {
732 .ctl_reg = AHB_EN_REG,
733 .en_mask = BIT(9),
734 .reset_reg = SW_RESET_AHB_REG,
735 .reset_mask = BIT(6),
736 .halt_reg = DBG_BUS_VEC_F_REG,
737 .halt_bit = 19,
738 },
739 .c = {
740 .dbg_name = "dsi_m_p_clk",
741 .ops = &clk_ops_branch,
742 CLK_INIT(dsi_m_p_clk.c),
743 },
744};
745
746static struct branch_clk dsi_s_p_clk = {
747 .b = {
748 .ctl_reg = AHB_EN_REG,
749 .en_mask = BIT(18),
750 .reset_reg = SW_RESET_AHB_REG,
751 .reset_mask = BIT(5),
752 .halt_reg = DBG_BUS_VEC_F_REG,
753 .halt_bit = 20,
754 },
755 .c = {
756 .dbg_name = "dsi_s_p_clk",
757 .ops = &clk_ops_branch,
758 CLK_INIT(dsi_s_p_clk.c),
759 },
760};
761
762static struct branch_clk gfx2d0_p_clk = {
763 .b = {
764 .ctl_reg = AHB_EN_REG,
765 .en_mask = BIT(19),
766 .reset_reg = SW_RESET_AHB_REG,
767 .reset_mask = BIT(12),
768 .halt_reg = DBG_BUS_VEC_F_REG,
769 .halt_bit = 2,
770 },
771 .c = {
772 .dbg_name = "gfx2d0_p_clk",
773 .ops = &clk_ops_branch,
774 CLK_INIT(gfx2d0_p_clk.c),
775 },
776};
777
778static struct branch_clk gfx2d1_p_clk = {
779 .b = {
780 .ctl_reg = AHB_EN_REG,
781 .en_mask = BIT(2),
782 .reset_reg = SW_RESET_AHB_REG,
783 .reset_mask = BIT(11),
784 .halt_reg = DBG_BUS_VEC_F_REG,
785 .halt_bit = 3,
786 },
787 .c = {
788 .dbg_name = "gfx2d1_p_clk",
789 .ops = &clk_ops_branch,
790 CLK_INIT(gfx2d1_p_clk.c),
791 },
792};
793
794static struct branch_clk gfx3d_p_clk = {
795 .b = {
796 .ctl_reg = AHB_EN_REG,
797 .en_mask = BIT(3),
798 .reset_reg = SW_RESET_AHB_REG,
799 .reset_mask = BIT(10),
800 .halt_reg = DBG_BUS_VEC_F_REG,
801 .halt_bit = 4,
802 },
803 .c = {
804 .dbg_name = "gfx3d_p_clk",
805 .ops = &clk_ops_branch,
806 CLK_INIT(gfx3d_p_clk.c),
807 },
808};
809
810static struct branch_clk hdmi_m_p_clk = {
811 .b = {
812 .ctl_reg = AHB_EN_REG,
813 .en_mask = BIT(14),
814 .reset_reg = SW_RESET_AHB_REG,
815 .reset_mask = BIT(9),
816 .halt_reg = DBG_BUS_VEC_F_REG,
817 .halt_bit = 5,
818 },
819 .c = {
820 .dbg_name = "hdmi_m_p_clk",
821 .ops = &clk_ops_branch,
822 CLK_INIT(hdmi_m_p_clk.c),
823 },
824};
825
826static struct branch_clk hdmi_s_p_clk = {
827 .b = {
828 .ctl_reg = AHB_EN_REG,
829 .en_mask = BIT(4),
830 .reset_reg = SW_RESET_AHB_REG,
831 .reset_mask = BIT(9),
832 .halt_reg = DBG_BUS_VEC_F_REG,
833 .halt_bit = 6,
834 },
835 .c = {
836 .dbg_name = "hdmi_s_p_clk",
837 .ops = &clk_ops_branch,
838 CLK_INIT(hdmi_s_p_clk.c),
839 },
840};
841
842static struct branch_clk ijpeg_p_clk = {
843 .b = {
844 .ctl_reg = AHB_EN_REG,
845 .en_mask = BIT(5),
846 .reset_reg = SW_RESET_AHB_REG,
847 .reset_mask = BIT(7),
848 .halt_reg = DBG_BUS_VEC_F_REG,
849 .halt_bit = 9,
850 },
851 .c = {
852 .dbg_name = "ijpeg_p_clk",
853 .ops = &clk_ops_branch,
854 CLK_INIT(ijpeg_p_clk.c),
855 },
856};
857
858static struct branch_clk imem_p_clk = {
859 .b = {
860 .ctl_reg = AHB_EN_REG,
861 .en_mask = BIT(6),
862 .reset_reg = SW_RESET_AHB_REG,
863 .reset_mask = BIT(8),
864 .halt_reg = DBG_BUS_VEC_F_REG,
865 .halt_bit = 10,
866 },
867 .c = {
868 .dbg_name = "imem_p_clk",
869 .ops = &clk_ops_branch,
870 CLK_INIT(imem_p_clk.c),
871 },
872};
873
874static struct branch_clk jpegd_p_clk = {
875 .b = {
876 .ctl_reg = AHB_EN_REG,
877 .en_mask = BIT(21),
878 .reset_reg = SW_RESET_AHB_REG,
879 .reset_mask = BIT(4),
880 .halt_reg = DBG_BUS_VEC_F_REG,
881 .halt_bit = 7,
882 },
883 .c = {
884 .dbg_name = "jpegd_p_clk",
885 .ops = &clk_ops_branch,
886 CLK_INIT(jpegd_p_clk.c),
887 },
888};
889
890static struct branch_clk mdp_p_clk = {
891 .b = {
892 .ctl_reg = AHB_EN_REG,
893 .en_mask = BIT(10),
894 .reset_reg = SW_RESET_AHB_REG,
895 .reset_mask = BIT(3),
896 .halt_reg = DBG_BUS_VEC_F_REG,
897 .halt_bit = 11,
898 },
899 .c = {
900 .dbg_name = "mdp_p_clk",
901 .ops = &clk_ops_branch,
902 CLK_INIT(mdp_p_clk.c),
903 },
904};
905
906static struct branch_clk rot_p_clk = {
907 .b = {
908 .ctl_reg = AHB_EN_REG,
909 .en_mask = BIT(12),
910 .reset_reg = SW_RESET_AHB_REG,
911 .reset_mask = BIT(2),
912 .halt_reg = DBG_BUS_VEC_F_REG,
913 .halt_bit = 13,
914 },
915 .c = {
916 .dbg_name = "rot_p_clk",
917 .ops = &clk_ops_branch,
918 CLK_INIT(rot_p_clk.c),
919 },
920};
921
922static struct branch_clk smmu_p_clk = {
923 .b = {
924 .ctl_reg = AHB_EN_REG,
925 .en_mask = BIT(15),
926 .halt_reg = DBG_BUS_VEC_F_REG,
927 .halt_bit = 22,
928 },
929 .c = {
930 .dbg_name = "smmu_p_clk",
931 .ops = &clk_ops_branch,
932 CLK_INIT(smmu_p_clk.c),
933 },
934};
935
936static struct branch_clk tv_enc_p_clk = {
937 .b = {
938 .ctl_reg = AHB_EN_REG,
939 .en_mask = BIT(25),
940 .reset_reg = SW_RESET_AHB_REG,
941 .reset_mask = BIT(15),
942 .halt_reg = DBG_BUS_VEC_F_REG,
943 .halt_bit = 23,
944 },
945 .c = {
946 .dbg_name = "tv_enc_p_clk",
947 .ops = &clk_ops_branch,
948 CLK_INIT(tv_enc_p_clk.c),
949 },
950};
951
952static struct branch_clk vcodec_p_clk = {
953 .b = {
954 .ctl_reg = AHB_EN_REG,
955 .en_mask = BIT(11),
956 .reset_reg = SW_RESET_AHB_REG,
957 .reset_mask = BIT(1),
958 .halt_reg = DBG_BUS_VEC_F_REG,
959 .halt_bit = 12,
960 },
961 .c = {
962 .dbg_name = "vcodec_p_clk",
963 .ops = &clk_ops_branch,
964 CLK_INIT(vcodec_p_clk.c),
965 },
966};
967
968static struct branch_clk vfe_p_clk = {
969 .b = {
970 .ctl_reg = AHB_EN_REG,
971 .en_mask = BIT(13),
972 .reset_reg = SW_RESET_AHB_REG,
973 .reset_mask = BIT(0),
974 .halt_reg = DBG_BUS_VEC_F_REG,
975 .halt_bit = 14,
Matt Wagantall6bc8f102012-01-20 19:20:44 -0800976 .retain_reg = AHB_EN2_REG,
977 .retain_mask = BIT(0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700978 },
979 .c = {
980 .dbg_name = "vfe_p_clk",
981 .ops = &clk_ops_branch,
982 CLK_INIT(vfe_p_clk.c),
983 },
984};
985
986static struct branch_clk vpe_p_clk = {
987 .b = {
988 .ctl_reg = AHB_EN_REG,
989 .en_mask = BIT(16),
990 .reset_reg = SW_RESET_AHB_REG,
991 .reset_mask = BIT(14),
992 .halt_reg = DBG_BUS_VEC_F_REG,
993 .halt_bit = 15,
994 },
995 .c = {
996 .dbg_name = "vpe_p_clk",
997 .ops = &clk_ops_branch,
998 CLK_INIT(vpe_p_clk.c),
999 },
1000};
1001
1002/*
1003 * Peripheral Clocks
1004 */
Matt Wagantall7625a4c2011-11-01 16:17:53 -07001005#define CLK_GP(i, n, h_r, h_b) \
1006 struct rcg_clk i##_clk = { \
1007 .b = { \
1008 .ctl_reg = GPn_NS_REG(n), \
1009 .en_mask = BIT(9), \
1010 .halt_reg = h_r, \
1011 .halt_bit = h_b, \
1012 }, \
1013 .ns_reg = GPn_NS_REG(n), \
1014 .md_reg = GPn_MD_REG(n), \
1015 .root_en_mask = BIT(11), \
1016 .ns_mask = (BM(23, 16) | BM(6, 0)), \
1017 .set_rate = set_rate_mnd, \
1018 .freq_tbl = clk_tbl_gp, \
1019 .current_freq = &rcg_dummy_freq, \
1020 .c = { \
1021 .dbg_name = #i "_clk", \
1022 .ops = &clk_ops_rcg_8x60, \
1023 VDD_DIG_FMAX_MAP1(LOW, 27000000), \
1024 CLK_INIT(i##_clk.c), \
1025 }, \
1026 }
1027#define F_GP(f, s, d, m, n) \
1028 { \
1029 .freq_hz = f, \
1030 .src_clk = &s##_clk.c, \
1031 .md_val = MD8(16, m, 0, n), \
1032 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
1033 .mnd_en_mask = BIT(8) * !!(n), \
1034 }
1035static struct clk_freq_tbl clk_tbl_gp[] = {
1036 F_GP( 0, gnd, 1, 0, 0),
1037 F_GP( 9600000, cxo, 2, 0, 0),
1038 F_GP( 13500000, pxo, 2, 0, 0),
1039 F_GP( 19200000, cxo, 1, 0, 0),
1040 F_GP( 27000000, pxo, 1, 0, 0),
1041 F_END
1042};
1043
1044static CLK_GP(gp0, 0, CLK_HALT_SFPB_MISC_STATE_REG, 7);
1045static CLK_GP(gp1, 1, CLK_HALT_SFPB_MISC_STATE_REG, 6);
1046static CLK_GP(gp2, 2, CLK_HALT_SFPB_MISC_STATE_REG, 5);
1047
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001048#define CLK_GSBI_UART(i, n, h_r, h_b) \
1049 struct rcg_clk i##_clk = { \
1050 .b = { \
1051 .ctl_reg = GSBIn_UART_APPS_NS_REG(n), \
1052 .en_mask = BIT(9), \
1053 .reset_reg = GSBIn_RESET_REG(n), \
1054 .reset_mask = BIT(0), \
1055 .halt_reg = h_r, \
1056 .halt_bit = h_b, \
1057 }, \
1058 .ns_reg = GSBIn_UART_APPS_NS_REG(n), \
1059 .md_reg = GSBIn_UART_APPS_MD_REG(n), \
1060 .root_en_mask = BIT(11), \
1061 .ns_mask = (BM(31, 16) | BM(6, 0)), \
1062 .set_rate = set_rate_mnd, \
1063 .freq_tbl = clk_tbl_gsbi_uart, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001064 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001065 .c = { \
1066 .dbg_name = #i "_clk", \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001067 .ops = &clk_ops_rcg_8x60, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001068 VDD_DIG_FMAX_MAP2(LOW, 32000000, NOMINAL, 64000000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001069 CLK_INIT(i##_clk.c), \
1070 }, \
1071 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001072#define F_GSBI_UART(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001073 { \
1074 .freq_hz = f, \
1075 .src_clk = &s##_clk.c, \
1076 .md_val = MD16(m, n), \
1077 .ns_val = NS(31, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
1078 .mnd_en_mask = BIT(8) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001079 }
1080static struct clk_freq_tbl clk_tbl_gsbi_uart[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001081 F_GSBI_UART( 0, gnd, 1, 0, 0),
1082 F_GSBI_UART( 1843200, pll8, 1, 3, 625),
1083 F_GSBI_UART( 3686400, pll8, 1, 6, 625),
1084 F_GSBI_UART( 7372800, pll8, 1, 12, 625),
1085 F_GSBI_UART(14745600, pll8, 1, 24, 625),
1086 F_GSBI_UART(16000000, pll8, 4, 1, 6),
1087 F_GSBI_UART(24000000, pll8, 4, 1, 4),
1088 F_GSBI_UART(32000000, pll8, 4, 1, 3),
1089 F_GSBI_UART(40000000, pll8, 1, 5, 48),
1090 F_GSBI_UART(46400000, pll8, 1, 29, 240),
1091 F_GSBI_UART(48000000, pll8, 4, 1, 2),
1092 F_GSBI_UART(51200000, pll8, 1, 2, 15),
1093 F_GSBI_UART(56000000, pll8, 1, 7, 48),
1094 F_GSBI_UART(58982400, pll8, 1, 96, 625),
1095 F_GSBI_UART(64000000, pll8, 2, 1, 3),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001096 F_END
1097};
1098
1099static CLK_GSBI_UART(gsbi1_uart, 1, CLK_HALT_CFPB_STATEA_REG, 10);
1100static CLK_GSBI_UART(gsbi2_uart, 2, CLK_HALT_CFPB_STATEA_REG, 6);
1101static CLK_GSBI_UART(gsbi3_uart, 3, CLK_HALT_CFPB_STATEA_REG, 2);
1102static CLK_GSBI_UART(gsbi4_uart, 4, CLK_HALT_CFPB_STATEB_REG, 26);
1103static CLK_GSBI_UART(gsbi5_uart, 5, CLK_HALT_CFPB_STATEB_REG, 22);
1104static CLK_GSBI_UART(gsbi6_uart, 6, CLK_HALT_CFPB_STATEB_REG, 18);
1105static CLK_GSBI_UART(gsbi7_uart, 7, CLK_HALT_CFPB_STATEB_REG, 14);
1106static CLK_GSBI_UART(gsbi8_uart, 8, CLK_HALT_CFPB_STATEB_REG, 10);
1107static CLK_GSBI_UART(gsbi9_uart, 9, CLK_HALT_CFPB_STATEB_REG, 6);
1108static CLK_GSBI_UART(gsbi10_uart, 10, CLK_HALT_CFPB_STATEB_REG, 2);
1109static CLK_GSBI_UART(gsbi11_uart, 11, CLK_HALT_CFPB_STATEC_REG, 17);
1110static CLK_GSBI_UART(gsbi12_uart, 12, CLK_HALT_CFPB_STATEC_REG, 13);
1111
1112#define CLK_GSBI_QUP(i, n, h_r, h_b) \
1113 struct rcg_clk i##_clk = { \
1114 .b = { \
1115 .ctl_reg = GSBIn_QUP_APPS_NS_REG(n), \
1116 .en_mask = BIT(9), \
1117 .reset_reg = GSBIn_RESET_REG(n), \
1118 .reset_mask = BIT(0), \
1119 .halt_reg = h_r, \
1120 .halt_bit = h_b, \
1121 }, \
1122 .ns_reg = GSBIn_QUP_APPS_NS_REG(n), \
1123 .md_reg = GSBIn_QUP_APPS_MD_REG(n), \
1124 .root_en_mask = BIT(11), \
1125 .ns_mask = (BM(23, 16) | BM(6, 0)), \
1126 .set_rate = set_rate_mnd, \
1127 .freq_tbl = clk_tbl_gsbi_qup, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001128 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001129 .c = { \
1130 .dbg_name = #i "_clk", \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001131 .ops = &clk_ops_rcg_8x60, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001132 VDD_DIG_FMAX_MAP2(LOW, 24000000, NOMINAL, 52000000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001133 CLK_INIT(i##_clk.c), \
1134 }, \
1135 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001136#define F_GSBI_QUP(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001137 { \
1138 .freq_hz = f, \
1139 .src_clk = &s##_clk.c, \
1140 .md_val = MD8(16, m, 0, n), \
1141 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
1142 .mnd_en_mask = BIT(8) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001143 }
1144static struct clk_freq_tbl clk_tbl_gsbi_qup[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001145 F_GSBI_QUP( 0, gnd, 1, 0, 0),
1146 F_GSBI_QUP( 1100000, pxo, 1, 2, 49),
1147 F_GSBI_QUP( 5400000, pxo, 1, 1, 5),
1148 F_GSBI_QUP(10800000, pxo, 1, 2, 5),
1149 F_GSBI_QUP(15060000, pll8, 1, 2, 51),
1150 F_GSBI_QUP(24000000, pll8, 4, 1, 4),
1151 F_GSBI_QUP(25600000, pll8, 1, 1, 15),
1152 F_GSBI_QUP(27000000, pxo, 1, 0, 0),
1153 F_GSBI_QUP(48000000, pll8, 4, 1, 2),
1154 F_GSBI_QUP(51200000, pll8, 1, 2, 15),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001155 F_END
1156};
1157
1158static CLK_GSBI_QUP(gsbi1_qup, 1, CLK_HALT_CFPB_STATEA_REG, 9);
1159static CLK_GSBI_QUP(gsbi2_qup, 2, CLK_HALT_CFPB_STATEA_REG, 4);
1160static CLK_GSBI_QUP(gsbi3_qup, 3, CLK_HALT_CFPB_STATEA_REG, 0);
1161static CLK_GSBI_QUP(gsbi4_qup, 4, CLK_HALT_CFPB_STATEB_REG, 24);
1162static CLK_GSBI_QUP(gsbi5_qup, 5, CLK_HALT_CFPB_STATEB_REG, 20);
1163static CLK_GSBI_QUP(gsbi6_qup, 6, CLK_HALT_CFPB_STATEB_REG, 16);
1164static CLK_GSBI_QUP(gsbi7_qup, 7, CLK_HALT_CFPB_STATEB_REG, 12);
1165static CLK_GSBI_QUP(gsbi8_qup, 8, CLK_HALT_CFPB_STATEB_REG, 8);
1166static CLK_GSBI_QUP(gsbi9_qup, 9, CLK_HALT_CFPB_STATEB_REG, 4);
1167static CLK_GSBI_QUP(gsbi10_qup, 10, CLK_HALT_CFPB_STATEB_REG, 0);
1168static CLK_GSBI_QUP(gsbi11_qup, 11, CLK_HALT_CFPB_STATEC_REG, 15);
1169static CLK_GSBI_QUP(gsbi12_qup, 12, CLK_HALT_CFPB_STATEC_REG, 11);
1170
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001171#define F_PDM(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001172 { \
1173 .freq_hz = f, \
1174 .src_clk = &s##_clk.c, \
1175 .ns_val = NS_SRC_SEL(1, 0, s##_to_xo_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001176 }
1177static struct clk_freq_tbl clk_tbl_pdm[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001178 F_PDM( 0, gnd, 1),
1179 F_PDM(27000000, pxo, 1),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001180 F_END
1181};
1182
1183static struct rcg_clk pdm_clk = {
1184 .b = {
1185 .ctl_reg = PDM_CLK_NS_REG,
1186 .en_mask = BIT(9),
1187 .reset_reg = PDM_CLK_NS_REG,
1188 .reset_mask = BIT(12),
1189 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1190 .halt_bit = 3,
1191 },
1192 .ns_reg = PDM_CLK_NS_REG,
1193 .root_en_mask = BIT(11),
1194 .ns_mask = BM(1, 0),
1195 .set_rate = set_rate_nop,
1196 .freq_tbl = clk_tbl_pdm,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001197 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001198 .c = {
1199 .dbg_name = "pdm_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001200 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001201 VDD_DIG_FMAX_MAP1(LOW, 27000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001202 CLK_INIT(pdm_clk.c),
1203 },
1204};
1205
1206static struct branch_clk pmem_clk = {
1207 .b = {
1208 .ctl_reg = PMEM_ACLK_CTL_REG,
1209 .en_mask = BIT(4),
1210 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1211 .halt_bit = 20,
1212 },
1213 .c = {
1214 .dbg_name = "pmem_clk",
1215 .ops = &clk_ops_branch,
1216 CLK_INIT(pmem_clk.c),
1217 },
1218};
1219
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001220#define F_PRNG(f, s) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001221 { \
1222 .freq_hz = f, \
1223 .src_clk = &s##_clk.c, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001224 }
1225static struct clk_freq_tbl clk_tbl_prng[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001226 F_PRNG(64000000, pll8),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001227 F_END
1228};
1229
1230static struct rcg_clk prng_clk = {
1231 .b = {
1232 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1233 .en_mask = BIT(10),
1234 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
1235 .halt_check = HALT_VOTED,
1236 .halt_bit = 10,
1237 },
1238 .set_rate = set_rate_nop,
1239 .freq_tbl = clk_tbl_prng,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001240 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001241 .c = {
1242 .dbg_name = "prng_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001243 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001244 VDD_DIG_FMAX_MAP2(LOW, 32000000, NOMINAL, 65000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001245 CLK_INIT(prng_clk.c),
1246 },
1247};
1248
1249#define CLK_SDC(i, n, h_r, h_b) \
1250 struct rcg_clk i##_clk = { \
1251 .b = { \
1252 .ctl_reg = SDCn_APPS_CLK_NS_REG(n), \
1253 .en_mask = BIT(9), \
1254 .reset_reg = SDCn_RESET_REG(n), \
1255 .reset_mask = BIT(0), \
1256 .halt_reg = h_r, \
1257 .halt_bit = h_b, \
1258 }, \
1259 .ns_reg = SDCn_APPS_CLK_NS_REG(n), \
1260 .md_reg = SDCn_APPS_CLK_MD_REG(n), \
1261 .root_en_mask = BIT(11), \
1262 .ns_mask = (BM(23, 16) | BM(6, 0)), \
1263 .set_rate = set_rate_mnd, \
1264 .freq_tbl = clk_tbl_sdc, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001265 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001266 .c = { \
1267 .dbg_name = #i "_clk", \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001268 .ops = &clk_ops_rcg_8x60, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001269 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001270 CLK_INIT(i##_clk.c), \
1271 }, \
1272 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001273#define F_SDC(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001274 { \
1275 .freq_hz = f, \
1276 .src_clk = &s##_clk.c, \
1277 .md_val = MD8(16, m, 0, n), \
1278 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
1279 .mnd_en_mask = BIT(8) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001280 }
1281static struct clk_freq_tbl clk_tbl_sdc[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001282 F_SDC( 0, gnd, 1, 0, 0),
1283 F_SDC( 144000, pxo, 3, 2, 125),
1284 F_SDC( 400000, pll8, 4, 1, 240),
1285 F_SDC(16000000, pll8, 4, 1, 6),
1286 F_SDC(17070000, pll8, 1, 2, 45),
1287 F_SDC(20210000, pll8, 1, 1, 19),
1288 F_SDC(24000000, pll8, 4, 1, 4),
1289 F_SDC(48000000, pll8, 4, 1, 2),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001290 F_END
1291};
1292
1293static CLK_SDC(sdc1, 1, CLK_HALT_DFAB_STATE_REG, 6);
1294static CLK_SDC(sdc2, 2, CLK_HALT_DFAB_STATE_REG, 5);
1295static CLK_SDC(sdc3, 3, CLK_HALT_DFAB_STATE_REG, 4);
1296static CLK_SDC(sdc4, 4, CLK_HALT_DFAB_STATE_REG, 3);
1297static CLK_SDC(sdc5, 5, CLK_HALT_DFAB_STATE_REG, 2);
1298
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001299#define F_TSIF_REF(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001300 { \
1301 .freq_hz = f, \
1302 .src_clk = &s##_clk.c, \
1303 .md_val = MD16(m, n), \
1304 .ns_val = NS(31, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
1305 .mnd_en_mask = BIT(8) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001306 }
1307static struct clk_freq_tbl clk_tbl_tsif_ref[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001308 F_TSIF_REF( 0, gnd, 1, 0, 0),
1309 F_TSIF_REF(105000, pxo, 1, 1, 256),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001310 F_END
1311};
1312
1313static struct rcg_clk tsif_ref_clk = {
1314 .b = {
1315 .ctl_reg = TSIF_REF_CLK_NS_REG,
1316 .en_mask = BIT(9),
1317 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1318 .halt_bit = 5,
1319 },
1320 .ns_reg = TSIF_REF_CLK_NS_REG,
1321 .md_reg = TSIF_REF_CLK_MD_REG,
1322 .root_en_mask = BIT(11),
1323 .ns_mask = (BM(31, 16) | BM(6, 0)),
1324 .set_rate = set_rate_mnd,
1325 .freq_tbl = clk_tbl_tsif_ref,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001326 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001327 .c = {
1328 .dbg_name = "tsif_ref_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001329 .ops = &clk_ops_rcg_8x60,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001330 CLK_INIT(tsif_ref_clk.c),
1331 },
1332};
1333
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001334#define F_TSSC(f, s) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001335 { \
1336 .freq_hz = f, \
1337 .src_clk = &s##_clk.c, \
1338 .ns_val = NS_SRC_SEL(1, 0, s##_to_xo_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001339 }
1340static struct clk_freq_tbl clk_tbl_tssc[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001341 F_TSSC( 0, gnd),
1342 F_TSSC(27000000, pxo),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001343 F_END
1344};
1345
1346static struct rcg_clk tssc_clk = {
1347 .b = {
1348 .ctl_reg = TSSC_CLK_CTL_REG,
1349 .en_mask = BIT(4),
1350 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1351 .halt_bit = 4,
1352 },
1353 .ns_reg = TSSC_CLK_CTL_REG,
1354 .ns_mask = BM(1, 0),
1355 .set_rate = set_rate_nop,
1356 .freq_tbl = clk_tbl_tssc,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001357 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001358 .c = {
1359 .dbg_name = "tssc_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001360 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001361 VDD_DIG_FMAX_MAP1(LOW, 27000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001362 CLK_INIT(tssc_clk.c),
1363 },
1364};
1365
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001366#define F_USB(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001367 { \
1368 .freq_hz = f, \
1369 .src_clk = &s##_clk.c, \
1370 .md_val = MD8(16, m, 0, n), \
1371 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
1372 .mnd_en_mask = BIT(8) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001373 }
1374static struct clk_freq_tbl clk_tbl_usb[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001375 F_USB( 0, gnd, 1, 0, 0),
1376 F_USB(60000000, pll8, 1, 5, 32),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001377 F_END
1378};
1379
1380static struct rcg_clk usb_hs1_xcvr_clk = {
1381 .b = {
1382 .ctl_reg = USB_HS1_XCVR_FS_CLK_NS_REG,
1383 .en_mask = BIT(9),
1384 .reset_reg = USB_HS1_RESET_REG,
1385 .reset_mask = BIT(0),
1386 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1387 .halt_bit = 0,
1388 },
1389 .ns_reg = USB_HS1_XCVR_FS_CLK_NS_REG,
1390 .md_reg = USB_HS1_XCVR_FS_CLK_MD_REG,
1391 .root_en_mask = BIT(11),
1392 .ns_mask = (BM(23, 16) | BM(6, 0)),
1393 .set_rate = set_rate_mnd,
1394 .freq_tbl = clk_tbl_usb,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001395 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001396 .c = {
1397 .dbg_name = "usb_hs1_xcvr_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001398 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001399 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001400 CLK_INIT(usb_hs1_xcvr_clk.c),
1401 },
1402};
1403
1404static struct branch_clk usb_phy0_clk = {
1405 .b = {
1406 .reset_reg = USB_PHY0_RESET_REG,
1407 .reset_mask = BIT(0),
1408 },
1409 .c = {
1410 .dbg_name = "usb_phy0_clk",
1411 .ops = &clk_ops_reset,
1412 CLK_INIT(usb_phy0_clk.c),
1413 },
1414};
1415
1416#define CLK_USB_FS(i, n) \
1417 struct rcg_clk i##_clk = { \
1418 .ns_reg = USB_FSn_XCVR_FS_CLK_NS_REG(n), \
1419 .b = { \
1420 .ctl_reg = USB_FSn_XCVR_FS_CLK_NS_REG(n), \
1421 .halt_check = NOCHECK, \
1422 }, \
1423 .md_reg = USB_FSn_XCVR_FS_CLK_MD_REG(n), \
1424 .root_en_mask = BIT(11), \
1425 .ns_mask = (BM(23, 16) | BM(6, 0)), \
1426 .set_rate = set_rate_mnd, \
1427 .freq_tbl = clk_tbl_usb, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001428 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001429 .c = { \
1430 .dbg_name = #i "_clk", \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001431 .ops = &clk_ops_rcg_8x60, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001432 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001433 CLK_INIT(i##_clk.c), \
1434 }, \
1435 }
1436
1437static CLK_USB_FS(usb_fs1_src, 1);
1438static struct branch_clk usb_fs1_xcvr_clk = {
1439 .b = {
1440 .ctl_reg = USB_FSn_XCVR_FS_CLK_NS_REG(1),
1441 .en_mask = BIT(9),
1442 .reset_reg = USB_FSn_RESET_REG(1),
1443 .reset_mask = BIT(1),
1444 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1445 .halt_bit = 15,
1446 },
1447 .parent = &usb_fs1_src_clk.c,
1448 .c = {
1449 .dbg_name = "usb_fs1_xcvr_clk",
1450 .ops = &clk_ops_branch,
1451 CLK_INIT(usb_fs1_xcvr_clk.c),
1452 },
1453};
1454
1455static struct branch_clk usb_fs1_sys_clk = {
1456 .b = {
1457 .ctl_reg = USB_FSn_SYSTEM_CLK_CTL_REG(1),
1458 .en_mask = BIT(4),
1459 .reset_reg = USB_FSn_RESET_REG(1),
1460 .reset_mask = BIT(0),
1461 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1462 .halt_bit = 16,
1463 },
1464 .parent = &usb_fs1_src_clk.c,
1465 .c = {
1466 .dbg_name = "usb_fs1_sys_clk",
1467 .ops = &clk_ops_branch,
1468 CLK_INIT(usb_fs1_sys_clk.c),
1469 },
1470};
1471
1472static CLK_USB_FS(usb_fs2_src, 2);
1473static struct branch_clk usb_fs2_xcvr_clk = {
1474 .b = {
1475 .ctl_reg = USB_FSn_XCVR_FS_CLK_NS_REG(2),
1476 .en_mask = BIT(9),
1477 .reset_reg = USB_FSn_RESET_REG(2),
1478 .reset_mask = BIT(1),
1479 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1480 .halt_bit = 12,
1481 },
1482 .parent = &usb_fs2_src_clk.c,
1483 .c = {
1484 .dbg_name = "usb_fs2_xcvr_clk",
1485 .ops = &clk_ops_branch,
1486 CLK_INIT(usb_fs2_xcvr_clk.c),
1487 },
1488};
1489
1490static struct branch_clk usb_fs2_sys_clk = {
1491 .b = {
1492 .ctl_reg = USB_FSn_SYSTEM_CLK_CTL_REG(2),
1493 .en_mask = BIT(4),
1494 .reset_reg = USB_FSn_RESET_REG(2),
1495 .reset_mask = BIT(0),
1496 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1497 .halt_bit = 13,
1498 },
1499 .parent = &usb_fs2_src_clk.c,
1500 .c = {
1501 .dbg_name = "usb_fs2_sys_clk",
1502 .ops = &clk_ops_branch,
1503 CLK_INIT(usb_fs2_sys_clk.c),
1504 },
1505};
1506
1507/* Fast Peripheral Bus Clocks */
1508static struct branch_clk ce2_p_clk = {
1509 .b = {
1510 .ctl_reg = CE2_HCLK_CTL_REG,
1511 .en_mask = BIT(4),
1512 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1513 .halt_bit = 0,
1514 },
1515 .parent = &pxo_clk.c,
1516 .c = {
1517 .dbg_name = "ce2_p_clk",
1518 .ops = &clk_ops_branch,
1519 CLK_INIT(ce2_p_clk.c),
1520 },
1521};
1522
1523static struct branch_clk gsbi1_p_clk = {
1524 .b = {
1525 .ctl_reg = GSBIn_HCLK_CTL_REG(1),
1526 .en_mask = BIT(4),
1527 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1528 .halt_bit = 11,
1529 },
1530 .c = {
1531 .dbg_name = "gsbi1_p_clk",
1532 .ops = &clk_ops_branch,
1533 CLK_INIT(gsbi1_p_clk.c),
1534 },
1535};
1536
1537static struct branch_clk gsbi2_p_clk = {
1538 .b = {
1539 .ctl_reg = GSBIn_HCLK_CTL_REG(2),
1540 .en_mask = BIT(4),
1541 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1542 .halt_bit = 7,
1543 },
1544 .c = {
1545 .dbg_name = "gsbi2_p_clk",
1546 .ops = &clk_ops_branch,
1547 CLK_INIT(gsbi2_p_clk.c),
1548 },
1549};
1550
1551static struct branch_clk gsbi3_p_clk = {
1552 .b = {
1553 .ctl_reg = GSBIn_HCLK_CTL_REG(3),
1554 .en_mask = BIT(4),
1555 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1556 .halt_bit = 3,
1557 },
1558 .c = {
1559 .dbg_name = "gsbi3_p_clk",
1560 .ops = &clk_ops_branch,
1561 CLK_INIT(gsbi3_p_clk.c),
1562 },
1563};
1564
1565static struct branch_clk gsbi4_p_clk = {
1566 .b = {
1567 .ctl_reg = GSBIn_HCLK_CTL_REG(4),
1568 .en_mask = BIT(4),
1569 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
1570 .halt_bit = 27,
1571 },
1572 .c = {
1573 .dbg_name = "gsbi4_p_clk",
1574 .ops = &clk_ops_branch,
1575 CLK_INIT(gsbi4_p_clk.c),
1576 },
1577};
1578
1579static struct branch_clk gsbi5_p_clk = {
1580 .b = {
1581 .ctl_reg = GSBIn_HCLK_CTL_REG(5),
1582 .en_mask = BIT(4),
1583 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
1584 .halt_bit = 23,
1585 },
1586 .c = {
1587 .dbg_name = "gsbi5_p_clk",
1588 .ops = &clk_ops_branch,
1589 CLK_INIT(gsbi5_p_clk.c),
1590 },
1591};
1592
1593static struct branch_clk gsbi6_p_clk = {
1594 .b = {
1595 .ctl_reg = GSBIn_HCLK_CTL_REG(6),
1596 .en_mask = BIT(4),
1597 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
1598 .halt_bit = 19,
1599 },
1600 .c = {
1601 .dbg_name = "gsbi6_p_clk",
1602 .ops = &clk_ops_branch,
1603 CLK_INIT(gsbi6_p_clk.c),
1604 },
1605};
1606
1607static struct branch_clk gsbi7_p_clk = {
1608 .b = {
1609 .ctl_reg = GSBIn_HCLK_CTL_REG(7),
1610 .en_mask = BIT(4),
1611 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
1612 .halt_bit = 15,
1613 },
1614 .c = {
1615 .dbg_name = "gsbi7_p_clk",
1616 .ops = &clk_ops_branch,
1617 CLK_INIT(gsbi7_p_clk.c),
1618 },
1619};
1620
1621static struct branch_clk gsbi8_p_clk = {
1622 .b = {
1623 .ctl_reg = GSBIn_HCLK_CTL_REG(8),
1624 .en_mask = BIT(4),
1625 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
1626 .halt_bit = 11,
1627 },
1628 .c = {
1629 .dbg_name = "gsbi8_p_clk",
1630 .ops = &clk_ops_branch,
1631 CLK_INIT(gsbi8_p_clk.c),
1632 },
1633};
1634
1635static struct branch_clk gsbi9_p_clk = {
1636 .b = {
1637 .ctl_reg = GSBIn_HCLK_CTL_REG(9),
1638 .en_mask = BIT(4),
1639 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
1640 .halt_bit = 7,
1641 },
1642 .c = {
1643 .dbg_name = "gsbi9_p_clk",
1644 .ops = &clk_ops_branch,
1645 CLK_INIT(gsbi9_p_clk.c),
1646 },
1647};
1648
1649static struct branch_clk gsbi10_p_clk = {
1650 .b = {
1651 .ctl_reg = GSBIn_HCLK_CTL_REG(10),
1652 .en_mask = BIT(4),
1653 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
1654 .halt_bit = 3,
1655 },
1656 .c = {
1657 .dbg_name = "gsbi10_p_clk",
1658 .ops = &clk_ops_branch,
1659 CLK_INIT(gsbi10_p_clk.c),
1660 },
1661};
1662
1663static struct branch_clk gsbi11_p_clk = {
1664 .b = {
1665 .ctl_reg = GSBIn_HCLK_CTL_REG(11),
1666 .en_mask = BIT(4),
1667 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1668 .halt_bit = 18,
1669 },
1670 .c = {
1671 .dbg_name = "gsbi11_p_clk",
1672 .ops = &clk_ops_branch,
1673 CLK_INIT(gsbi11_p_clk.c),
1674 },
1675};
1676
1677static struct branch_clk gsbi12_p_clk = {
1678 .b = {
1679 .ctl_reg = GSBIn_HCLK_CTL_REG(12),
1680 .en_mask = BIT(4),
1681 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1682 .halt_bit = 14,
1683 },
1684 .c = {
1685 .dbg_name = "gsbi12_p_clk",
1686 .ops = &clk_ops_branch,
1687 CLK_INIT(gsbi12_p_clk.c),
1688 },
1689};
1690
1691static struct branch_clk ppss_p_clk = {
1692 .b = {
1693 .ctl_reg = PPSS_HCLK_CTL_REG,
1694 .en_mask = BIT(4),
1695 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1696 .halt_bit = 19,
1697 },
1698 .c = {
1699 .dbg_name = "ppss_p_clk",
1700 .ops = &clk_ops_branch,
1701 CLK_INIT(ppss_p_clk.c),
1702 },
1703};
1704
1705static struct branch_clk tsif_p_clk = {
1706 .b = {
1707 .ctl_reg = TSIF_HCLK_CTL_REG,
1708 .en_mask = BIT(4),
1709 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1710 .halt_bit = 7,
1711 },
1712 .c = {
1713 .dbg_name = "tsif_p_clk",
1714 .ops = &clk_ops_branch,
1715 CLK_INIT(tsif_p_clk.c),
1716 },
1717};
1718
1719static struct branch_clk usb_fs1_p_clk = {
1720 .b = {
1721 .ctl_reg = USB_FSn_HCLK_CTL_REG(1),
1722 .en_mask = BIT(4),
1723 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1724 .halt_bit = 17,
1725 },
1726 .c = {
1727 .dbg_name = "usb_fs1_p_clk",
1728 .ops = &clk_ops_branch,
1729 CLK_INIT(usb_fs1_p_clk.c),
1730 },
1731};
1732
1733static struct branch_clk usb_fs2_p_clk = {
1734 .b = {
1735 .ctl_reg = USB_FSn_HCLK_CTL_REG(2),
1736 .en_mask = BIT(4),
1737 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1738 .halt_bit = 14,
1739 },
1740 .c = {
1741 .dbg_name = "usb_fs2_p_clk",
1742 .ops = &clk_ops_branch,
1743 CLK_INIT(usb_fs2_p_clk.c),
1744 },
1745};
1746
1747static struct branch_clk usb_hs1_p_clk = {
1748 .b = {
1749 .ctl_reg = USB_HS1_HCLK_CTL_REG,
1750 .en_mask = BIT(4),
1751 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1752 .halt_bit = 1,
1753 },
1754 .c = {
1755 .dbg_name = "usb_hs1_p_clk",
1756 .ops = &clk_ops_branch,
1757 CLK_INIT(usb_hs1_p_clk.c),
1758 },
1759};
1760
1761static struct branch_clk sdc1_p_clk = {
1762 .b = {
1763 .ctl_reg = SDCn_HCLK_CTL_REG(1),
1764 .en_mask = BIT(4),
1765 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1766 .halt_bit = 11,
1767 },
1768 .c = {
1769 .dbg_name = "sdc1_p_clk",
1770 .ops = &clk_ops_branch,
1771 CLK_INIT(sdc1_p_clk.c),
1772 },
1773};
1774
1775static struct branch_clk sdc2_p_clk = {
1776 .b = {
1777 .ctl_reg = SDCn_HCLK_CTL_REG(2),
1778 .en_mask = BIT(4),
1779 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1780 .halt_bit = 10,
1781 },
1782 .c = {
1783 .dbg_name = "sdc2_p_clk",
1784 .ops = &clk_ops_branch,
1785 CLK_INIT(sdc2_p_clk.c),
1786 },
1787};
1788
1789static struct branch_clk sdc3_p_clk = {
1790 .b = {
1791 .ctl_reg = SDCn_HCLK_CTL_REG(3),
1792 .en_mask = BIT(4),
1793 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1794 .halt_bit = 9,
1795 },
1796 .c = {
1797 .dbg_name = "sdc3_p_clk",
1798 .ops = &clk_ops_branch,
1799 CLK_INIT(sdc3_p_clk.c),
1800 },
1801};
1802
1803static struct branch_clk sdc4_p_clk = {
1804 .b = {
1805 .ctl_reg = SDCn_HCLK_CTL_REG(4),
1806 .en_mask = BIT(4),
1807 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1808 .halt_bit = 8,
1809 },
1810 .c = {
1811 .dbg_name = "sdc4_p_clk",
1812 .ops = &clk_ops_branch,
1813 CLK_INIT(sdc4_p_clk.c),
1814 },
1815};
1816
1817static struct branch_clk sdc5_p_clk = {
1818 .b = {
1819 .ctl_reg = SDCn_HCLK_CTL_REG(5),
1820 .en_mask = BIT(4),
1821 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1822 .halt_bit = 7,
1823 },
1824 .c = {
1825 .dbg_name = "sdc5_p_clk",
1826 .ops = &clk_ops_branch,
1827 CLK_INIT(sdc5_p_clk.c),
1828 },
1829};
1830
Matt Wagantall66cd0932011-09-12 19:04:34 -07001831static struct branch_clk ebi2_2x_clk = {
1832 .b = {
1833 .ctl_reg = EBI2_2X_CLK_CTL_REG,
1834 .en_mask = BIT(4),
1835 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1836 .halt_bit = 18,
1837 },
1838 .c = {
1839 .dbg_name = "ebi2_2x_clk",
1840 .ops = &clk_ops_branch,
1841 CLK_INIT(ebi2_2x_clk.c),
1842 },
1843};
1844
1845static struct branch_clk ebi2_clk = {
1846 .b = {
1847 .ctl_reg = EBI2_CLK_CTL_REG,
1848 .en_mask = BIT(4),
1849 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1850 .halt_bit = 19,
1851 },
1852 .c = {
1853 .dbg_name = "ebi2_clk",
1854 .ops = &clk_ops_branch,
1855 CLK_INIT(ebi2_clk.c),
1856 .depends = &ebi2_2x_clk.c,
1857 },
1858};
1859
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001860/* HW-Voteable Clocks */
1861static struct branch_clk adm0_clk = {
1862 .b = {
1863 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1864 .en_mask = BIT(2),
1865 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
1866 .halt_check = HALT_VOTED,
1867 .halt_bit = 14,
1868 },
1869 .parent = &pxo_clk.c,
1870 .c = {
1871 .dbg_name = "adm0_clk",
1872 .ops = &clk_ops_branch,
1873 CLK_INIT(adm0_clk.c),
1874 },
1875};
1876
1877static struct branch_clk adm0_p_clk = {
1878 .b = {
1879 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1880 .en_mask = BIT(3),
1881 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
1882 .halt_check = HALT_VOTED,
1883 .halt_bit = 13,
1884 },
1885 .c = {
1886 .dbg_name = "adm0_p_clk",
1887 .ops = &clk_ops_branch,
1888 CLK_INIT(adm0_p_clk.c),
1889 },
1890};
1891
1892static struct branch_clk adm1_clk = {
1893 .b = {
1894 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1895 .en_mask = BIT(4),
1896 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
1897 .halt_check = HALT_VOTED,
1898 .halt_bit = 12,
1899 },
1900 .parent = &pxo_clk.c,
1901 .c = {
1902 .dbg_name = "adm1_clk",
1903 .ops = &clk_ops_branch,
1904 CLK_INIT(adm1_clk.c),
1905 },
1906};
1907
1908static struct branch_clk adm1_p_clk = {
1909 .b = {
1910 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1911 .en_mask = BIT(5),
1912 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
1913 .halt_check = HALT_VOTED,
1914 .halt_bit = 11,
1915 },
1916 .c = {
1917 .dbg_name = "adm1_p_clk",
1918 .ops = &clk_ops_branch,
1919 CLK_INIT(adm1_p_clk.c),
1920 },
1921};
1922
1923static struct branch_clk modem_ahb1_p_clk = {
1924 .b = {
1925 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1926 .en_mask = BIT(0),
1927 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
1928 .halt_check = HALT_VOTED,
1929 .halt_bit = 8,
1930 },
1931 .c = {
1932 .dbg_name = "modem_ahb1_p_clk",
1933 .ops = &clk_ops_branch,
1934 CLK_INIT(modem_ahb1_p_clk.c),
1935 },
1936};
1937
1938static struct branch_clk modem_ahb2_p_clk = {
1939 .b = {
1940 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1941 .en_mask = BIT(1),
1942 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
1943 .halt_check = HALT_VOTED,
1944 .halt_bit = 7,
1945 },
1946 .c = {
1947 .dbg_name = "modem_ahb2_p_clk",
1948 .ops = &clk_ops_branch,
1949 CLK_INIT(modem_ahb2_p_clk.c),
1950 },
1951};
1952
1953static struct branch_clk pmic_arb0_p_clk = {
1954 .b = {
1955 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1956 .en_mask = BIT(8),
1957 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
1958 .halt_check = HALT_VOTED,
1959 .halt_bit = 22,
1960 },
1961 .c = {
1962 .dbg_name = "pmic_arb0_p_clk",
1963 .ops = &clk_ops_branch,
1964 CLK_INIT(pmic_arb0_p_clk.c),
1965 },
1966};
1967
1968static struct branch_clk pmic_arb1_p_clk = {
1969 .b = {
1970 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1971 .en_mask = BIT(9),
1972 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
1973 .halt_check = HALT_VOTED,
1974 .halt_bit = 21,
1975 },
1976 .c = {
1977 .dbg_name = "pmic_arb1_p_clk",
1978 .ops = &clk_ops_branch,
1979 CLK_INIT(pmic_arb1_p_clk.c),
1980 },
1981};
1982
1983static struct branch_clk pmic_ssbi2_clk = {
1984 .b = {
1985 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1986 .en_mask = BIT(7),
1987 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
1988 .halt_check = HALT_VOTED,
1989 .halt_bit = 23,
1990 },
1991 .c = {
1992 .dbg_name = "pmic_ssbi2_clk",
1993 .ops = &clk_ops_branch,
1994 CLK_INIT(pmic_ssbi2_clk.c),
1995 },
1996};
1997
1998static struct branch_clk rpm_msg_ram_p_clk = {
1999 .b = {
2000 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2001 .en_mask = BIT(6),
2002 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
2003 .halt_check = HALT_VOTED,
2004 .halt_bit = 12,
2005 },
2006 .c = {
2007 .dbg_name = "rpm_msg_ram_p_clk",
2008 .ops = &clk_ops_branch,
2009 CLK_INIT(rpm_msg_ram_p_clk.c),
2010 },
2011};
2012
2013/*
2014 * Multimedia Clocks
2015 */
2016
2017static struct branch_clk amp_clk = {
2018 .b = {
2019 .reset_reg = SW_RESET_CORE_REG,
2020 .reset_mask = BIT(20),
2021 },
2022 .c = {
2023 .dbg_name = "amp_clk",
2024 .ops = &clk_ops_reset,
2025 CLK_INIT(amp_clk.c),
2026 },
2027};
2028
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002029#define F_CAM(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002030 { \
2031 .freq_hz = f, \
2032 .src_clk = &s##_clk.c, \
2033 .md_val = MD8(8, m, 0, n), \
2034 .ns_val = NS_MM(31, 24, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
2035 .ctl_val = CC(6, n), \
2036 .mnd_en_mask = BIT(5) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002037 }
2038static struct clk_freq_tbl clk_tbl_cam[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002039 F_CAM( 0, gnd, 1, 0, 0),
2040 F_CAM( 6000000, pll8, 4, 1, 16),
2041 F_CAM( 8000000, pll8, 4, 1, 12),
2042 F_CAM( 12000000, pll8, 4, 1, 8),
2043 F_CAM( 16000000, pll8, 4, 1, 6),
2044 F_CAM( 19200000, pll8, 4, 1, 5),
2045 F_CAM( 24000000, pll8, 4, 1, 4),
2046 F_CAM( 32000000, pll8, 4, 1, 3),
2047 F_CAM( 48000000, pll8, 4, 1, 2),
2048 F_CAM( 64000000, pll8, 3, 1, 2),
2049 F_CAM( 96000000, pll8, 4, 0, 0),
2050 F_CAM(128000000, pll8, 3, 0, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002051 F_END
2052};
2053
2054static struct rcg_clk cam_clk = {
2055 .b = {
2056 .ctl_reg = CAMCLK_CC_REG,
2057 .en_mask = BIT(0),
2058 .halt_check = DELAY,
2059 },
2060 .ns_reg = CAMCLK_NS_REG,
2061 .md_reg = CAMCLK_MD_REG,
2062 .root_en_mask = BIT(2),
2063 .ns_mask = (BM(31, 24) | BM(15, 14) | BM(2, 0)),
2064 .ctl_mask = BM(7, 6),
2065 .set_rate = set_rate_mnd_8,
2066 .freq_tbl = clk_tbl_cam,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002067 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002068 .c = {
2069 .dbg_name = "cam_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002070 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002071 VDD_DIG_FMAX_MAP2(LOW, 64000000, NOMINAL, 128000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002072 CLK_INIT(cam_clk.c),
2073 },
2074};
2075
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002076#define F_CSI(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002077 { \
2078 .freq_hz = f, \
2079 .src_clk = &s##_clk.c, \
2080 .ns_val = NS_DIVSRC(15, 12, d, 2, 0, s##_to_mm_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002081 }
2082static struct clk_freq_tbl clk_tbl_csi[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002083 F_CSI( 0, gnd, 1),
2084 F_CSI(192000000, pll8, 2),
2085 F_CSI(384000000, pll8, 1),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002086 F_END
2087};
2088
2089static struct rcg_clk csi_src_clk = {
2090 .ns_reg = CSI_NS_REG,
2091 .b = {
2092 .ctl_reg = CSI_CC_REG,
2093 .halt_check = NOCHECK,
2094 },
2095 .root_en_mask = BIT(2),
2096 .ns_mask = (BM(15, 12) | BM(2, 0)),
2097 .set_rate = set_rate_nop,
2098 .freq_tbl = clk_tbl_csi,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002099 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002100 .c = {
2101 .dbg_name = "csi_src_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002102 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002103 VDD_DIG_FMAX_MAP2(LOW, 192000000, NOMINAL, 384000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002104 CLK_INIT(csi_src_clk.c),
2105 },
2106};
2107
2108static struct branch_clk csi0_clk = {
2109 .b = {
2110 .ctl_reg = CSI_CC_REG,
2111 .en_mask = BIT(0),
2112 .reset_reg = SW_RESET_CORE_REG,
2113 .reset_mask = BIT(8),
2114 .halt_reg = DBG_BUS_VEC_B_REG,
2115 .halt_bit = 13,
2116 },
2117 .parent = &csi_src_clk.c,
2118 .c = {
2119 .dbg_name = "csi0_clk",
2120 .ops = &clk_ops_branch,
2121 CLK_INIT(csi0_clk.c),
2122 },
2123};
2124
2125static struct branch_clk csi1_clk = {
2126 .b = {
2127 .ctl_reg = CSI_CC_REG,
2128 .en_mask = BIT(7),
2129 .reset_reg = SW_RESET_CORE_REG,
2130 .reset_mask = BIT(18),
2131 .halt_reg = DBG_BUS_VEC_B_REG,
2132 .halt_bit = 14,
2133 },
2134 .parent = &csi_src_clk.c,
2135 .c = {
2136 .dbg_name = "csi1_clk",
2137 .ops = &clk_ops_branch,
2138 CLK_INIT(csi1_clk.c),
2139 },
2140};
2141
2142#define F_DSI(d) \
2143 { \
2144 .freq_hz = d, \
2145 .ns_val = BVAL(27, 24, (d-1)), \
2146 }
2147/* The DSI_BYTE clock is sourced from the DSI PHY PLL, which may change rate
2148 * without this clock driver knowing. So, overload the clk_set_rate() to set
2149 * the divider (1 to 16) of the clock with respect to the PLL rate. */
2150static struct clk_freq_tbl clk_tbl_dsi_byte[] = {
2151 F_DSI(1), F_DSI(2), F_DSI(3), F_DSI(4),
2152 F_DSI(5), F_DSI(6), F_DSI(7), F_DSI(8),
2153 F_DSI(9), F_DSI(10), F_DSI(11), F_DSI(12),
2154 F_DSI(13), F_DSI(14), F_DSI(15), F_DSI(16),
2155 F_END
2156};
2157
2158
2159static struct rcg_clk dsi_byte_clk = {
2160 .b = {
2161 .ctl_reg = MISC_CC_REG,
2162 .halt_check = DELAY,
2163 .reset_reg = SW_RESET_CORE_REG,
2164 .reset_mask = BIT(7),
Matt Wagantall6bc8f102012-01-20 19:20:44 -08002165 .retain_reg = MISC_CC2_REG,
2166 .retain_mask = BIT(10),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002167 },
2168 .ns_reg = MISC_CC2_REG,
2169 .root_en_mask = BIT(2),
2170 .ns_mask = BM(27, 24),
2171 .set_rate = set_rate_nop,
2172 .freq_tbl = clk_tbl_dsi_byte,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002173 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002174 .c = {
2175 .dbg_name = "dsi_byte_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002176 .ops = &clk_ops_rcg_8x60,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002177 CLK_INIT(dsi_byte_clk.c),
2178 },
2179};
2180
2181static struct branch_clk dsi_esc_clk = {
2182 .b = {
2183 .ctl_reg = MISC_CC_REG,
2184 .en_mask = BIT(0),
2185 .halt_reg = DBG_BUS_VEC_B_REG,
2186 .halt_bit = 24,
2187 },
2188 .c = {
2189 .dbg_name = "dsi_esc_clk",
2190 .ops = &clk_ops_branch,
2191 CLK_INIT(dsi_esc_clk.c),
2192 },
2193};
2194
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002195#define F_GFX2D(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002196 { \
2197 .freq_hz = f, \
2198 .src_clk = &s##_clk.c, \
2199 .md_val = MD4(4, m, 0, n), \
2200 .ns_val = NS_MND_BANKED4(20, 16, n, m, 3, 0, s##_to_mm_mux), \
2201 .ctl_val = CC_BANKED(9, 6, n), \
2202 .mnd_en_mask = (BIT(8) | BIT(5)) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002203 }
2204static struct clk_freq_tbl clk_tbl_gfx2d[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002205 F_GFX2D( 0, gnd, 0, 0),
2206 F_GFX2D( 27000000, pxo, 0, 0),
2207 F_GFX2D( 48000000, pll8, 1, 8),
2208 F_GFX2D( 54857000, pll8, 1, 7),
2209 F_GFX2D( 64000000, pll8, 1, 6),
2210 F_GFX2D( 76800000, pll8, 1, 5),
2211 F_GFX2D( 96000000, pll8, 1, 4),
2212 F_GFX2D(128000000, pll8, 1, 3),
2213 F_GFX2D(145455000, pll2, 2, 11),
2214 F_GFX2D(160000000, pll2, 1, 5),
2215 F_GFX2D(177778000, pll2, 2, 9),
2216 F_GFX2D(200000000, pll2, 1, 4),
2217 F_GFX2D(228571000, pll2, 2, 7),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002218 F_END
2219};
2220
2221static struct bank_masks bmnd_info_gfx2d0 = {
2222 .bank_sel_mask = BIT(11),
2223 .bank0_mask = {
2224 .md_reg = GFX2D0_MD0_REG,
2225 .ns_mask = BM(23, 20) | BM(5, 3),
2226 .rst_mask = BIT(25),
2227 .mnd_en_mask = BIT(8),
2228 .mode_mask = BM(10, 9),
2229 },
2230 .bank1_mask = {
2231 .md_reg = GFX2D0_MD1_REG,
2232 .ns_mask = BM(19, 16) | BM(2, 0),
2233 .rst_mask = BIT(24),
2234 .mnd_en_mask = BIT(5),
2235 .mode_mask = BM(7, 6),
2236 },
2237};
2238
2239static struct rcg_clk gfx2d0_clk = {
2240 .b = {
2241 .ctl_reg = GFX2D0_CC_REG,
2242 .en_mask = BIT(0),
2243 .reset_reg = SW_RESET_CORE_REG,
2244 .reset_mask = BIT(14),
2245 .halt_reg = DBG_BUS_VEC_A_REG,
2246 .halt_bit = 9,
Matt Wagantall6bc8f102012-01-20 19:20:44 -08002247 .retain_reg = GFX2D0_CC_REG,
2248 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002249 },
2250 .ns_reg = GFX2D0_NS_REG,
2251 .root_en_mask = BIT(2),
2252 .set_rate = set_rate_mnd_banked,
2253 .freq_tbl = clk_tbl_gfx2d,
Stephen Boydc78d9a72011-07-20 00:46:24 -07002254 .bank_info = &bmnd_info_gfx2d0,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002255 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002256 .c = {
2257 .dbg_name = "gfx2d0_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002258 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002259 VDD_DIG_FMAX_MAP3(LOW, 100000000, NOMINAL, 200000000,
2260 HIGH, 228571000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002261 CLK_INIT(gfx2d0_clk.c),
2262 },
2263};
2264
2265static struct bank_masks bmnd_info_gfx2d1 = {
2266 .bank_sel_mask = BIT(11),
2267 .bank0_mask = {
2268 .md_reg = GFX2D1_MD0_REG,
2269 .ns_mask = BM(23, 20) | BM(5, 3),
2270 .rst_mask = BIT(25),
2271 .mnd_en_mask = BIT(8),
2272 .mode_mask = BM(10, 9),
2273 },
2274 .bank1_mask = {
2275 .md_reg = GFX2D1_MD1_REG,
2276 .ns_mask = BM(19, 16) | BM(2, 0),
2277 .rst_mask = BIT(24),
2278 .mnd_en_mask = BIT(5),
2279 .mode_mask = BM(7, 6),
2280 },
2281};
2282
2283static struct rcg_clk gfx2d1_clk = {
2284 .b = {
2285 .ctl_reg = GFX2D1_CC_REG,
2286 .en_mask = BIT(0),
2287 .reset_reg = SW_RESET_CORE_REG,
2288 .reset_mask = BIT(13),
2289 .halt_reg = DBG_BUS_VEC_A_REG,
2290 .halt_bit = 14,
Matt Wagantall6bc8f102012-01-20 19:20:44 -08002291 .retain_reg = GFX2D1_CC_REG,
2292 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002293 },
2294 .ns_reg = GFX2D1_NS_REG,
2295 .root_en_mask = BIT(2),
2296 .set_rate = set_rate_mnd_banked,
2297 .freq_tbl = clk_tbl_gfx2d,
Stephen Boydc78d9a72011-07-20 00:46:24 -07002298 .bank_info = &bmnd_info_gfx2d1,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002299 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002300 .c = {
2301 .dbg_name = "gfx2d1_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002302 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002303 VDD_DIG_FMAX_MAP3(LOW, 100000000, NOMINAL, 200000000,
2304 HIGH, 228571000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002305 CLK_INIT(gfx2d1_clk.c),
2306 },
2307};
2308
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002309#define F_GFX3D(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002310 { \
2311 .freq_hz = f, \
2312 .src_clk = &s##_clk.c, \
2313 .md_val = MD4(4, m, 0, n), \
2314 .ns_val = NS_MND_BANKED4(18, 14, n, m, 3, 0, s##_to_mm_mux), \
2315 .ctl_val = CC_BANKED(9, 6, n), \
2316 .mnd_en_mask = (BIT(8) | BIT(5)) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002317 }
2318static struct clk_freq_tbl clk_tbl_gfx3d[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002319 F_GFX3D( 0, gnd, 0, 0),
2320 F_GFX3D( 27000000, pxo, 0, 0),
2321 F_GFX3D( 48000000, pll8, 1, 8),
2322 F_GFX3D( 54857000, pll8, 1, 7),
2323 F_GFX3D( 64000000, pll8, 1, 6),
2324 F_GFX3D( 76800000, pll8, 1, 5),
2325 F_GFX3D( 96000000, pll8, 1, 4),
2326 F_GFX3D(128000000, pll8, 1, 3),
2327 F_GFX3D(145455000, pll2, 2, 11),
2328 F_GFX3D(160000000, pll2, 1, 5),
2329 F_GFX3D(177778000, pll2, 2, 9),
2330 F_GFX3D(200000000, pll2, 1, 4),
2331 F_GFX3D(228571000, pll2, 2, 7),
2332 F_GFX3D(266667000, pll2, 1, 3),
2333 F_GFX3D(320000000, pll2, 2, 5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002334 F_END
2335};
2336
2337static struct bank_masks bmnd_info_gfx3d = {
2338 .bank_sel_mask = BIT(11),
2339 .bank0_mask = {
2340 .md_reg = GFX3D_MD0_REG,
2341 .ns_mask = BM(21, 18) | BM(5, 3),
2342 .rst_mask = BIT(23),
2343 .mnd_en_mask = BIT(8),
2344 .mode_mask = BM(10, 9),
2345 },
2346 .bank1_mask = {
2347 .md_reg = GFX3D_MD1_REG,
2348 .ns_mask = BM(17, 14) | BM(2, 0),
2349 .rst_mask = BIT(22),
2350 .mnd_en_mask = BIT(5),
2351 .mode_mask = BM(7, 6),
2352 },
2353};
2354
2355static struct rcg_clk gfx3d_clk = {
2356 .b = {
2357 .ctl_reg = GFX3D_CC_REG,
2358 .en_mask = BIT(0),
2359 .reset_reg = SW_RESET_CORE_REG,
2360 .reset_mask = BIT(12),
2361 .halt_reg = DBG_BUS_VEC_A_REG,
2362 .halt_bit = 4,
Matt Wagantall6bc8f102012-01-20 19:20:44 -08002363 .retain_reg = GFX3D_CC_REG,
2364 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002365 },
2366 .ns_reg = GFX3D_NS_REG,
2367 .root_en_mask = BIT(2),
2368 .set_rate = set_rate_mnd_banked,
2369 .freq_tbl = clk_tbl_gfx3d,
Stephen Boydc78d9a72011-07-20 00:46:24 -07002370 .bank_info = &bmnd_info_gfx3d,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002371 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002372 .c = {
2373 .dbg_name = "gfx3d_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002374 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002375 VDD_DIG_FMAX_MAP3(LOW, 96000000, NOMINAL, 200000000,
2376 HIGH, 320000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002377 CLK_INIT(gfx3d_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07002378 .depends = &gmem_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002379 },
2380};
2381
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002382#define F_IJPEG(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002383 { \
2384 .freq_hz = f, \
2385 .src_clk = &s##_clk.c, \
2386 .md_val = MD8(8, m, 0, n), \
2387 .ns_val = NS_MM(23, 16, n, m, 15, 12, d, 2, 0, s##_to_mm_mux), \
2388 .ctl_val = CC(6, n), \
2389 .mnd_en_mask = BIT(5) * !!n, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002390 }
2391static struct clk_freq_tbl clk_tbl_ijpeg[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002392 F_IJPEG( 0, gnd, 1, 0, 0),
2393 F_IJPEG( 27000000, pxo, 1, 0, 0),
2394 F_IJPEG( 36570000, pll8, 1, 2, 21),
2395 F_IJPEG( 54860000, pll8, 7, 0, 0),
2396 F_IJPEG( 96000000, pll8, 4, 0, 0),
2397 F_IJPEG(109710000, pll8, 1, 2, 7),
2398 F_IJPEG(128000000, pll8, 3, 0, 0),
2399 F_IJPEG(153600000, pll8, 1, 2, 5),
2400 F_IJPEG(200000000, pll2, 4, 0, 0),
2401 F_IJPEG(228571000, pll2, 1, 2, 7),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002402 F_END
2403};
2404
2405static struct rcg_clk ijpeg_clk = {
2406 .b = {
2407 .ctl_reg = IJPEG_CC_REG,
2408 .en_mask = BIT(0),
2409 .reset_reg = SW_RESET_CORE_REG,
2410 .reset_mask = BIT(9),
2411 .halt_reg = DBG_BUS_VEC_A_REG,
2412 .halt_bit = 24,
Matt Wagantall6bc8f102012-01-20 19:20:44 -08002413 .retain_reg = IJPEG_CC_REG,
2414 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002415 },
2416 .ns_reg = IJPEG_NS_REG,
2417 .md_reg = IJPEG_MD_REG,
2418 .root_en_mask = BIT(2),
2419 .ns_mask = (BM(23, 16) | BM(15, 12) | BM(2, 0)),
2420 .ctl_mask = BM(7, 6),
2421 .set_rate = set_rate_mnd,
2422 .freq_tbl = clk_tbl_ijpeg,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002423 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002424 .c = {
2425 .dbg_name = "ijpeg_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002426 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002427 VDD_DIG_FMAX_MAP2(LOW, 110000000, NOMINAL, 228571000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002428 CLK_INIT(ijpeg_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07002429 .depends = &ijpeg_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002430 },
2431};
2432
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002433#define F_JPEGD(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002434 { \
2435 .freq_hz = f, \
2436 .src_clk = &s##_clk.c, \
2437 .ns_val = NS_DIVSRC(15, 12, d, 2, 0, s##_to_mm_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002438 }
2439static struct clk_freq_tbl clk_tbl_jpegd[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002440 F_JPEGD( 0, gnd, 1),
2441 F_JPEGD( 64000000, pll8, 6),
2442 F_JPEGD( 76800000, pll8, 5),
2443 F_JPEGD( 96000000, pll8, 4),
2444 F_JPEGD(160000000, pll2, 5),
2445 F_JPEGD(200000000, pll2, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002446 F_END
2447};
2448
2449static struct rcg_clk jpegd_clk = {
2450 .b = {
2451 .ctl_reg = JPEGD_CC_REG,
2452 .en_mask = BIT(0),
2453 .reset_reg = SW_RESET_CORE_REG,
2454 .reset_mask = BIT(19),
2455 .halt_reg = DBG_BUS_VEC_A_REG,
2456 .halt_bit = 19,
Matt Wagantall6bc8f102012-01-20 19:20:44 -08002457 .retain_reg = JPEGD_CC_REG,
2458 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002459 },
2460 .ns_reg = JPEGD_NS_REG,
2461 .root_en_mask = BIT(2),
2462 .ns_mask = (BM(15, 12) | BM(2, 0)),
2463 .set_rate = set_rate_nop,
2464 .freq_tbl = clk_tbl_jpegd,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002465 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002466 .c = {
2467 .dbg_name = "jpegd_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002468 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002469 VDD_DIG_FMAX_MAP2(LOW, 96000000, NOMINAL, 200000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002470 CLK_INIT(jpegd_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07002471 .depends = &jpegd_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002472 },
2473};
2474
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002475#define F_MDP(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002476 { \
2477 .freq_hz = f, \
2478 .src_clk = &s##_clk.c, \
2479 .md_val = MD8(8, m, 0, n), \
2480 .ns_val = NS_MND_BANKED8(22, 14, n, m, 3, 0, s##_to_mm_mux), \
2481 .ctl_val = CC_BANKED(9, 6, n), \
2482 .mnd_en_mask = (BIT(8) | BIT(5)) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002483 }
2484static struct clk_freq_tbl clk_tbl_mdp[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002485 F_MDP( 0, gnd, 0, 0),
2486 F_MDP( 9600000, pll8, 1, 40),
2487 F_MDP( 13710000, pll8, 1, 28),
2488 F_MDP( 27000000, pxo, 0, 0),
2489 F_MDP( 29540000, pll8, 1, 13),
2490 F_MDP( 34910000, pll8, 1, 11),
2491 F_MDP( 38400000, pll8, 1, 10),
2492 F_MDP( 59080000, pll8, 2, 13),
2493 F_MDP( 76800000, pll8, 1, 5),
2494 F_MDP( 85330000, pll8, 2, 9),
2495 F_MDP( 96000000, pll8, 1, 4),
2496 F_MDP(128000000, pll8, 1, 3),
2497 F_MDP(160000000, pll2, 1, 5),
2498 F_MDP(177780000, pll2, 2, 9),
2499 F_MDP(200000000, pll2, 1, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002500 F_END
2501};
2502
2503static struct bank_masks bmnd_info_mdp = {
2504 .bank_sel_mask = BIT(11),
2505 .bank0_mask = {
2506 .md_reg = MDP_MD0_REG,
2507 .ns_mask = BM(29, 22) | BM(5, 3),
2508 .rst_mask = BIT(31),
2509 .mnd_en_mask = BIT(8),
2510 .mode_mask = BM(10, 9),
2511 },
2512 .bank1_mask = {
2513 .md_reg = MDP_MD1_REG,
2514 .ns_mask = BM(21, 14) | BM(2, 0),
2515 .rst_mask = BIT(30),
2516 .mnd_en_mask = BIT(5),
2517 .mode_mask = BM(7, 6),
2518 },
2519};
2520
2521static struct rcg_clk mdp_clk = {
2522 .b = {
2523 .ctl_reg = MDP_CC_REG,
2524 .en_mask = BIT(0),
2525 .reset_reg = SW_RESET_CORE_REG,
2526 .reset_mask = BIT(21),
2527 .halt_reg = DBG_BUS_VEC_C_REG,
2528 .halt_bit = 10,
Matt Wagantall6bc8f102012-01-20 19:20:44 -08002529 .retain_reg = MDP_CC_REG,
2530 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002531 },
2532 .ns_reg = MDP_NS_REG,
2533 .root_en_mask = BIT(2),
2534 .set_rate = set_rate_mnd_banked,
2535 .freq_tbl = clk_tbl_mdp,
Stephen Boydc78d9a72011-07-20 00:46:24 -07002536 .bank_info = &bmnd_info_mdp,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002537 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002538 .c = {
2539 .dbg_name = "mdp_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002540 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002541 VDD_DIG_FMAX_MAP3(LOW, 85330000, NOMINAL, 200000000,
2542 HIGH, 228571000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002543 CLK_INIT(mdp_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07002544 .depends = &mdp_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002545 },
2546};
2547
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002548#define F_MDP_VSYNC(f, s) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002549 { \
2550 .freq_hz = f, \
2551 .src_clk = &s##_clk.c, \
2552 .ns_val = NS_SRC_SEL(13, 13, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002553 }
2554static struct clk_freq_tbl clk_tbl_mdp_vsync[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002555 F_MDP_VSYNC(27000000, pxo),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002556 F_END
2557};
2558
2559static struct rcg_clk mdp_vsync_clk = {
2560 .b = {
2561 .ctl_reg = MISC_CC_REG,
2562 .en_mask = BIT(6),
2563 .reset_reg = SW_RESET_CORE_REG,
2564 .reset_mask = BIT(3),
2565 .halt_reg = DBG_BUS_VEC_B_REG,
2566 .halt_bit = 22,
2567 },
2568 .ns_reg = MISC_CC2_REG,
2569 .ns_mask = BIT(13),
2570 .set_rate = set_rate_nop,
2571 .freq_tbl = clk_tbl_mdp_vsync,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002572 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002573 .c = {
2574 .dbg_name = "mdp_vsync_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002575 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002576 VDD_DIG_FMAX_MAP1(LOW, 27000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002577 CLK_INIT(mdp_vsync_clk.c),
2578 },
2579};
2580
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002581#define F_PIXEL_MDP(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002582 { \
2583 .freq_hz = f, \
2584 .src_clk = &s##_clk.c, \
2585 .md_val = MD16(m, n), \
2586 .ns_val = NS_MM(31, 16, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
2587 .ctl_val = CC(6, n), \
2588 .mnd_en_mask = BIT(5) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002589 }
2590static struct clk_freq_tbl clk_tbl_pixel_mdp[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002591 F_PIXEL_MDP( 0, gnd, 1, 0, 0),
2592 F_PIXEL_MDP( 25600000, pll8, 3, 1, 5),
2593 F_PIXEL_MDP( 42667000, pll8, 1, 1, 9),
2594 F_PIXEL_MDP( 43192000, pll8, 1, 64, 569),
2595 F_PIXEL_MDP( 48000000, pll8, 4, 1, 2),
2596 F_PIXEL_MDP( 53990000, pll8, 2, 169, 601),
2597 F_PIXEL_MDP( 64000000, pll8, 2, 1, 3),
2598 F_PIXEL_MDP( 69300000, pll8, 1, 231, 1280),
2599 F_PIXEL_MDP( 76800000, pll8, 1, 1, 5),
2600 F_PIXEL_MDP( 85333000, pll8, 1, 2, 9),
2601 F_PIXEL_MDP(106500000, pll8, 1, 71, 256),
2602 F_PIXEL_MDP(109714000, pll8, 1, 2, 7),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002603 F_END
2604};
2605
2606static struct rcg_clk pixel_mdp_clk = {
2607 .ns_reg = PIXEL_NS_REG,
2608 .md_reg = PIXEL_MD_REG,
2609 .b = {
2610 .ctl_reg = PIXEL_CC_REG,
2611 .en_mask = BIT(0),
2612 .reset_reg = SW_RESET_CORE_REG,
2613 .reset_mask = BIT(5),
2614 .halt_reg = DBG_BUS_VEC_C_REG,
2615 .halt_bit = 23,
Matt Wagantall6bc8f102012-01-20 19:20:44 -08002616 .retain_reg = PIXEL_CC_REG,
2617 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002618 },
2619 .root_en_mask = BIT(2),
2620 .ns_mask = (BM(31, 16) | BM(15, 14) | BM(2, 0)),
2621 .ctl_mask = BM(7, 6),
2622 .set_rate = set_rate_mnd,
2623 .freq_tbl = clk_tbl_pixel_mdp,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002624 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002625 .c = {
2626 .dbg_name = "pixel_mdp_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002627 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002628 VDD_DIG_FMAX_MAP2(LOW, 85333000, NOMINAL, 170000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002629 CLK_INIT(pixel_mdp_clk.c),
2630 },
2631};
2632
2633static struct branch_clk pixel_lcdc_clk = {
2634 .b = {
2635 .ctl_reg = PIXEL_CC_REG,
2636 .en_mask = BIT(8),
2637 .halt_reg = DBG_BUS_VEC_C_REG,
2638 .halt_bit = 21,
2639 },
2640 .parent = &pixel_mdp_clk.c,
2641 .c = {
2642 .dbg_name = "pixel_lcdc_clk",
2643 .ops = &clk_ops_branch,
2644 CLK_INIT(pixel_lcdc_clk.c),
2645 },
2646};
2647
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002648#define F_ROT(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002649 { \
2650 .freq_hz = f, \
2651 .src_clk = &s##_clk.c, \
2652 .ns_val = NS_DIVSRC_BANKED(29, 26, 25, 22, d, \
2653 21, 19, 18, 16, s##_to_mm_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002654 }
2655static struct clk_freq_tbl clk_tbl_rot[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002656 F_ROT( 0, gnd, 1),
2657 F_ROT( 27000000, pxo, 1),
2658 F_ROT( 29540000, pll8, 13),
2659 F_ROT( 32000000, pll8, 12),
2660 F_ROT( 38400000, pll8, 10),
2661 F_ROT( 48000000, pll8, 8),
2662 F_ROT( 54860000, pll8, 7),
2663 F_ROT( 64000000, pll8, 6),
2664 F_ROT( 76800000, pll8, 5),
2665 F_ROT( 96000000, pll8, 4),
2666 F_ROT(100000000, pll2, 8),
2667 F_ROT(114290000, pll2, 7),
2668 F_ROT(133330000, pll2, 6),
2669 F_ROT(160000000, pll2, 5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002670 F_END
2671};
2672
2673static struct bank_masks bdiv_info_rot = {
2674 .bank_sel_mask = BIT(30),
2675 .bank0_mask = {
2676 .ns_mask = BM(25, 22) | BM(18, 16),
2677 },
2678 .bank1_mask = {
2679 .ns_mask = BM(29, 26) | BM(21, 19),
2680 },
2681};
2682
2683static struct rcg_clk rot_clk = {
2684 .b = {
2685 .ctl_reg = ROT_CC_REG,
2686 .en_mask = BIT(0),
2687 .reset_reg = SW_RESET_CORE_REG,
2688 .reset_mask = BIT(2),
2689 .halt_reg = DBG_BUS_VEC_C_REG,
2690 .halt_bit = 15,
Matt Wagantall6bc8f102012-01-20 19:20:44 -08002691 .retain_reg = ROT_CC_REG,
2692 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002693 },
2694 .ns_reg = ROT_NS_REG,
2695 .root_en_mask = BIT(2),
2696 .set_rate = set_rate_div_banked,
2697 .freq_tbl = clk_tbl_rot,
Stephen Boydc78d9a72011-07-20 00:46:24 -07002698 .bank_info = &bdiv_info_rot,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002699 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002700 .c = {
2701 .dbg_name = "rot_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002702 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002703 VDD_DIG_FMAX_MAP2(LOW, 80000000, NOMINAL, 160000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002704 CLK_INIT(rot_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07002705 .depends = &rot_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002706 },
2707};
2708
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002709#define F_TV(f, s, p_r, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002710 { \
2711 .freq_hz = f, \
2712 .src_clk = &s##_clk.c, \
2713 .md_val = MD8(8, m, 0, n), \
2714 .ns_val = NS_MM(23, 16, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
2715 .ctl_val = CC(6, n), \
2716 .mnd_en_mask = BIT(5) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002717 .extra_freq_data = p_r, \
2718 }
2719/* Switching TV freqs requires PLL reconfiguration. */
2720static struct pll_rate mm_pll2_rate[] = {
2721 [0] = PLL_RATE( 7, 6301, 13500, 0, 4, 0x4248B), /* 50400500 Hz */
2722 [1] = PLL_RATE( 8, 0, 0, 0, 4, 0x4248B), /* 54000000 Hz */
2723 [2] = PLL_RATE(16, 2, 125, 0, 4, 0x5248F), /* 108108000 Hz */
2724 [3] = PLL_RATE(22, 0, 0, 2, 4, 0x6248B), /* 148500000 Hz */
2725 [4] = PLL_RATE(44, 0, 0, 2, 4, 0x6248F), /* 297000000 Hz */
2726};
2727static struct clk_freq_tbl clk_tbl_tv[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002728 F_TV( 0, gnd, &mm_pll2_rate[0], 1, 0, 0),
2729 F_TV( 25200000, pll3, &mm_pll2_rate[0], 2, 0, 0),
2730 F_TV( 27000000, pll3, &mm_pll2_rate[1], 2, 0, 0),
2731 F_TV( 27030000, pll3, &mm_pll2_rate[2], 4, 0, 0),
2732 F_TV( 74250000, pll3, &mm_pll2_rate[3], 2, 0, 0),
2733 F_TV(148500000, pll3, &mm_pll2_rate[4], 2, 0, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002734 F_END
2735};
2736
2737static struct rcg_clk tv_src_clk = {
2738 .ns_reg = TV_NS_REG,
2739 .b = {
2740 .ctl_reg = TV_CC_REG,
2741 .halt_check = NOCHECK,
Matt Wagantall6bc8f102012-01-20 19:20:44 -08002742 .retain_reg = TV_CC_REG,
2743 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002744 },
2745 .md_reg = TV_MD_REG,
2746 .root_en_mask = BIT(2),
2747 .ns_mask = (BM(23, 16) | BM(15, 14) | BM(2, 0)),
2748 .ctl_mask = BM(7, 6),
2749 .set_rate = set_rate_tv,
2750 .freq_tbl = clk_tbl_tv,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002751 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002752 .c = {
2753 .dbg_name = "tv_src_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002754 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002755 VDD_DIG_FMAX_MAP2(LOW, 27030000, NOMINAL, 149000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002756 CLK_INIT(tv_src_clk.c),
2757 },
2758};
2759
2760static struct branch_clk tv_enc_clk = {
2761 .b = {
2762 .ctl_reg = TV_CC_REG,
2763 .en_mask = BIT(8),
2764 .reset_reg = SW_RESET_CORE_REG,
2765 .reset_mask = BIT(0),
2766 .halt_reg = DBG_BUS_VEC_D_REG,
2767 .halt_bit = 8,
2768 },
2769 .parent = &tv_src_clk.c,
2770 .c = {
2771 .dbg_name = "tv_enc_clk",
2772 .ops = &clk_ops_branch,
2773 CLK_INIT(tv_enc_clk.c),
2774 },
2775};
2776
2777static struct branch_clk tv_dac_clk = {
2778 .b = {
2779 .ctl_reg = TV_CC_REG,
2780 .en_mask = BIT(10),
2781 .halt_reg = DBG_BUS_VEC_D_REG,
2782 .halt_bit = 9,
2783 },
2784 .parent = &tv_src_clk.c,
2785 .c = {
2786 .dbg_name = "tv_dac_clk",
2787 .ops = &clk_ops_branch,
2788 CLK_INIT(tv_dac_clk.c),
2789 },
2790};
2791
2792static struct branch_clk mdp_tv_clk = {
2793 .b = {
2794 .ctl_reg = TV_CC_REG,
2795 .en_mask = BIT(0),
2796 .reset_reg = SW_RESET_CORE_REG,
2797 .reset_mask = BIT(4),
2798 .halt_reg = DBG_BUS_VEC_D_REG,
2799 .halt_bit = 11,
2800 },
2801 .parent = &tv_src_clk.c,
2802 .c = {
2803 .dbg_name = "mdp_tv_clk",
2804 .ops = &clk_ops_branch,
2805 CLK_INIT(mdp_tv_clk.c),
2806 },
2807};
2808
2809static struct branch_clk hdmi_tv_clk = {
2810 .b = {
2811 .ctl_reg = TV_CC_REG,
2812 .en_mask = BIT(12),
2813 .reset_reg = SW_RESET_CORE_REG,
2814 .reset_mask = BIT(1),
2815 .halt_reg = DBG_BUS_VEC_D_REG,
2816 .halt_bit = 10,
2817 },
2818 .parent = &tv_src_clk.c,
2819 .c = {
2820 .dbg_name = "hdmi_tv_clk",
2821 .ops = &clk_ops_branch,
2822 CLK_INIT(hdmi_tv_clk.c),
2823 },
2824};
2825
2826static struct branch_clk hdmi_app_clk = {
2827 .b = {
2828 .ctl_reg = MISC_CC2_REG,
2829 .en_mask = BIT(11),
2830 .reset_reg = SW_RESET_CORE_REG,
2831 .reset_mask = BIT(11),
2832 .halt_reg = DBG_BUS_VEC_B_REG,
2833 .halt_bit = 25,
2834 },
2835 .c = {
2836 .dbg_name = "hdmi_app_clk",
2837 .ops = &clk_ops_branch,
2838 CLK_INIT(hdmi_app_clk.c),
2839 },
2840};
2841
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002842#define F_VCODEC(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002843 { \
2844 .freq_hz = f, \
2845 .src_clk = &s##_clk.c, \
2846 .md_val = MD8(8, m, 0, n), \
2847 .ns_val = NS_MM(18, 11, n, m, 0, 0, 1, 2, 0, s##_to_mm_mux), \
2848 .ctl_val = CC(6, n), \
2849 .mnd_en_mask = BIT(5) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002850 }
2851static struct clk_freq_tbl clk_tbl_vcodec[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002852 F_VCODEC( 0, gnd, 0, 0),
2853 F_VCODEC( 27000000, pxo, 0, 0),
2854 F_VCODEC( 32000000, pll8, 1, 12),
2855 F_VCODEC( 48000000, pll8, 1, 8),
2856 F_VCODEC( 54860000, pll8, 1, 7),
2857 F_VCODEC( 96000000, pll8, 1, 4),
2858 F_VCODEC(133330000, pll2, 1, 6),
2859 F_VCODEC(200000000, pll2, 1, 4),
2860 F_VCODEC(228570000, pll2, 2, 7),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002861 F_END
2862};
2863
2864static struct rcg_clk vcodec_clk = {
2865 .b = {
2866 .ctl_reg = VCODEC_CC_REG,
2867 .en_mask = BIT(0),
2868 .reset_reg = SW_RESET_CORE_REG,
2869 .reset_mask = BIT(6),
2870 .halt_reg = DBG_BUS_VEC_C_REG,
2871 .halt_bit = 29,
Matt Wagantall6bc8f102012-01-20 19:20:44 -08002872 .retain_reg = VCODEC_CC_REG,
2873 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002874 },
2875 .ns_reg = VCODEC_NS_REG,
2876 .md_reg = VCODEC_MD0_REG,
2877 .root_en_mask = BIT(2),
2878 .ns_mask = (BM(18, 11) | BM(2, 0)),
2879 .ctl_mask = BM(7, 6),
2880 .set_rate = set_rate_mnd,
2881 .freq_tbl = clk_tbl_vcodec,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002882 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002883 .c = {
2884 .dbg_name = "vcodec_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002885 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002886 VDD_DIG_FMAX_MAP3(LOW, 100000000, NOMINAL, 200000000,
2887 HIGH, 228571000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002888 CLK_INIT(vcodec_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07002889 .depends = &vcodec_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002890 },
2891};
2892
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002893#define F_VPE(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002894 { \
2895 .freq_hz = f, \
2896 .src_clk = &s##_clk.c, \
2897 .ns_val = NS_DIVSRC(15, 12, d, 2, 0, s##_to_mm_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002898 }
2899static struct clk_freq_tbl clk_tbl_vpe[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002900 F_VPE( 0, gnd, 1),
2901 F_VPE( 27000000, pxo, 1),
2902 F_VPE( 34909000, pll8, 11),
2903 F_VPE( 38400000, pll8, 10),
2904 F_VPE( 64000000, pll8, 6),
2905 F_VPE( 76800000, pll8, 5),
2906 F_VPE( 96000000, pll8, 4),
2907 F_VPE(100000000, pll2, 8),
2908 F_VPE(160000000, pll2, 5),
2909 F_VPE(200000000, pll2, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002910 F_END
2911};
2912
2913static struct rcg_clk vpe_clk = {
2914 .b = {
2915 .ctl_reg = VPE_CC_REG,
2916 .en_mask = BIT(0),
2917 .reset_reg = SW_RESET_CORE_REG,
2918 .reset_mask = BIT(17),
2919 .halt_reg = DBG_BUS_VEC_A_REG,
2920 .halt_bit = 28,
Matt Wagantall6bc8f102012-01-20 19:20:44 -08002921 .retain_reg = VPE_CC_REG,
2922 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002923 },
2924 .ns_reg = VPE_NS_REG,
2925 .root_en_mask = BIT(2),
2926 .ns_mask = (BM(15, 12) | BM(2, 0)),
2927 .set_rate = set_rate_nop,
2928 .freq_tbl = clk_tbl_vpe,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002929 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002930 .c = {
2931 .dbg_name = "vpe_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002932 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002933 VDD_DIG_FMAX_MAP3(LOW, 76800000, NOMINAL, 160000000,
2934 HIGH, 200000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002935 CLK_INIT(vpe_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07002936 .depends = &vpe_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002937 },
2938};
2939
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002940#define F_VFE(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002941 { \
2942 .freq_hz = f, \
2943 .src_clk = &s##_clk.c, \
2944 .md_val = MD8(8, m, 0, n), \
2945 .ns_val = NS_MM(23, 16, n, m, 11, 10, d, 2, 0, s##_to_mm_mux), \
2946 .ctl_val = CC(6, n), \
2947 .mnd_en_mask = BIT(5) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002948 }
2949static struct clk_freq_tbl clk_tbl_vfe[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002950 F_VFE( 0, gnd, 1, 0, 0),
2951 F_VFE( 13960000, pll8, 1, 2, 55),
2952 F_VFE( 27000000, pxo, 1, 0, 0),
2953 F_VFE( 36570000, pll8, 1, 2, 21),
2954 F_VFE( 38400000, pll8, 2, 1, 5),
2955 F_VFE( 45180000, pll8, 1, 2, 17),
2956 F_VFE( 48000000, pll8, 2, 1, 4),
2957 F_VFE( 54860000, pll8, 1, 1, 7),
2958 F_VFE( 64000000, pll8, 2, 1, 3),
2959 F_VFE( 76800000, pll8, 1, 1, 5),
2960 F_VFE( 96000000, pll8, 2, 1, 2),
2961 F_VFE(109710000, pll8, 1, 2, 7),
2962 F_VFE(128000000, pll8, 1, 1, 3),
2963 F_VFE(153600000, pll8, 1, 2, 5),
2964 F_VFE(200000000, pll2, 2, 1, 2),
2965 F_VFE(228570000, pll2, 1, 2, 7),
2966 F_VFE(266667000, pll2, 1, 1, 3),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002967 F_END
2968};
2969
2970static struct rcg_clk vfe_clk = {
2971 .b = {
2972 .ctl_reg = VFE_CC_REG,
2973 .reset_reg = SW_RESET_CORE_REG,
2974 .reset_mask = BIT(15),
2975 .halt_reg = DBG_BUS_VEC_B_REG,
2976 .halt_bit = 6,
2977 .en_mask = BIT(0),
Matt Wagantall6bc8f102012-01-20 19:20:44 -08002978 .retain_reg = VFE_CC_REG,
2979 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002980 },
2981 .ns_reg = VFE_NS_REG,
2982 .md_reg = VFE_MD_REG,
2983 .root_en_mask = BIT(2),
2984 .ns_mask = (BM(23, 16) | BM(11, 10) | BM(2, 0)),
2985 .ctl_mask = BM(7, 6),
2986 .set_rate = set_rate_mnd,
2987 .freq_tbl = clk_tbl_vfe,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002988 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002989 .c = {
2990 .dbg_name = "vfe_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002991 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002992 VDD_DIG_FMAX_MAP3(LOW, 110000000, NOMINAL, 228570000,
2993 HIGH, 266667000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002994 CLK_INIT(vfe_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07002995 .depends = &vfe_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002996 },
2997};
2998
2999static struct branch_clk csi0_vfe_clk = {
3000 .b = {
3001 .ctl_reg = VFE_CC_REG,
3002 .en_mask = BIT(12),
3003 .reset_reg = SW_RESET_CORE_REG,
3004 .reset_mask = BIT(24),
3005 .halt_reg = DBG_BUS_VEC_B_REG,
3006 .halt_bit = 7,
3007 },
3008 .parent = &vfe_clk.c,
3009 .c = {
3010 .dbg_name = "csi0_vfe_clk",
3011 .ops = &clk_ops_branch,
3012 CLK_INIT(csi0_vfe_clk.c),
3013 },
3014};
3015
3016static struct branch_clk csi1_vfe_clk = {
3017 .b = {
3018 .ctl_reg = VFE_CC_REG,
3019 .en_mask = BIT(10),
3020 .reset_reg = SW_RESET_CORE_REG,
3021 .reset_mask = BIT(23),
3022 .halt_reg = DBG_BUS_VEC_B_REG,
3023 .halt_bit = 8,
3024 },
3025 .parent = &vfe_clk.c,
3026 .c = {
3027 .dbg_name = "csi1_vfe_clk",
3028 .ops = &clk_ops_branch,
3029 CLK_INIT(csi1_vfe_clk.c),
3030 },
3031};
3032
3033/*
3034 * Low Power Audio Clocks
3035 */
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003036#define F_AIF_OSR(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003037 { \
3038 .freq_hz = f, \
3039 .src_clk = &s##_clk.c, \
3040 .md_val = MD8(8, m, 0, n), \
3041 .ns_val = NS(31, 24, n, m, 5, 4, 3, d, 2, 0, s##_to_lpa_mux), \
3042 .mnd_en_mask = BIT(8) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003043 }
3044static struct clk_freq_tbl clk_tbl_aif_osr[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003045 F_AIF_OSR( 0, gnd, 1, 0, 0),
3046 F_AIF_OSR( 768000, pll4, 4, 1, 176),
3047 F_AIF_OSR( 1024000, pll4, 4, 1, 132),
3048 F_AIF_OSR( 1536000, pll4, 4, 1, 88),
3049 F_AIF_OSR( 2048000, pll4, 4, 1, 66),
3050 F_AIF_OSR( 3072000, pll4, 4, 1, 44),
3051 F_AIF_OSR( 4096000, pll4, 4, 1, 33),
3052 F_AIF_OSR( 6144000, pll4, 4, 1, 22),
3053 F_AIF_OSR( 8192000, pll4, 2, 1, 33),
3054 F_AIF_OSR(12288000, pll4, 4, 1, 11),
3055 F_AIF_OSR(24576000, pll4, 2, 1, 11),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003056 F_END
3057};
3058
3059#define CLK_AIF_OSR(i, ns, md, h_r) \
3060 struct rcg_clk i##_clk = { \
3061 .b = { \
3062 .ctl_reg = ns, \
3063 .en_mask = BIT(17), \
3064 .reset_reg = ns, \
3065 .reset_mask = BIT(19), \
3066 .halt_reg = h_r, \
3067 .halt_check = ENABLE, \
3068 .halt_bit = 1, \
3069 }, \
3070 .ns_reg = ns, \
3071 .md_reg = md, \
3072 .root_en_mask = BIT(9), \
3073 .ns_mask = (BM(31, 24) | BM(6, 0)), \
3074 .set_rate = set_rate_mnd, \
3075 .freq_tbl = clk_tbl_aif_osr, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003076 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003077 .c = { \
3078 .dbg_name = #i "_clk", \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003079 .ops = &clk_ops_rcg_8x60, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003080 VDD_DIG_FMAX_MAP1(LOW, 24576000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003081 CLK_INIT(i##_clk.c), \
3082 }, \
3083 }
3084
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003085#define CLK_AIF_BIT(i, ns, h_r) \
Stephen Boyd9fd19642011-11-16 11:11:09 -08003086 struct cdiv_clk i##_clk = { \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003087 .b = { \
3088 .ctl_reg = ns, \
3089 .en_mask = BIT(15), \
3090 .halt_reg = h_r, \
3091 .halt_check = DELAY, \
3092 }, \
3093 .ns_reg = ns, \
Stephen Boyd9fd19642011-11-16 11:11:09 -08003094 .ext_mask = BIT(14), \
3095 .div_offset = 10, \
3096 .max_div = 16, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003097 .c = { \
3098 .dbg_name = #i "_clk", \
Stephen Boyd9fd19642011-11-16 11:11:09 -08003099 .ops = &clk_ops_cdiv, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003100 CLK_INIT(i##_clk.c), \
3101 }, \
3102 }
3103
3104static CLK_AIF_OSR(mi2s_osr, LCC_MI2S_NS_REG, LCC_MI2S_MD_REG,
3105 LCC_MI2S_STATUS_REG);
3106static CLK_AIF_BIT(mi2s_bit, LCC_MI2S_NS_REG, LCC_MI2S_STATUS_REG);
3107
3108static CLK_AIF_OSR(codec_i2s_mic_osr, LCC_CODEC_I2S_MIC_NS_REG,
3109 LCC_CODEC_I2S_MIC_MD_REG, LCC_CODEC_I2S_MIC_STATUS_REG);
3110static CLK_AIF_BIT(codec_i2s_mic_bit, LCC_CODEC_I2S_MIC_NS_REG,
3111 LCC_CODEC_I2S_MIC_STATUS_REG);
3112
3113static CLK_AIF_OSR(spare_i2s_mic_osr, LCC_SPARE_I2S_MIC_NS_REG,
3114 LCC_SPARE_I2S_MIC_MD_REG, LCC_SPARE_I2S_MIC_STATUS_REG);
3115static CLK_AIF_BIT(spare_i2s_mic_bit, LCC_SPARE_I2S_MIC_NS_REG,
3116 LCC_SPARE_I2S_MIC_STATUS_REG);
3117
3118static CLK_AIF_OSR(codec_i2s_spkr_osr, LCC_CODEC_I2S_SPKR_NS_REG,
3119 LCC_CODEC_I2S_SPKR_MD_REG, LCC_CODEC_I2S_SPKR_STATUS_REG);
3120static CLK_AIF_BIT(codec_i2s_spkr_bit, LCC_CODEC_I2S_SPKR_NS_REG,
3121 LCC_CODEC_I2S_SPKR_STATUS_REG);
3122
3123static CLK_AIF_OSR(spare_i2s_spkr_osr, LCC_SPARE_I2S_SPKR_NS_REG,
3124 LCC_SPARE_I2S_SPKR_MD_REG, LCC_SPARE_I2S_SPKR_STATUS_REG);
3125static CLK_AIF_BIT(spare_i2s_spkr_bit, LCC_SPARE_I2S_SPKR_NS_REG,
3126 LCC_SPARE_I2S_SPKR_STATUS_REG);
3127
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003128#define F_PCM(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003129 { \
3130 .freq_hz = f, \
3131 .src_clk = &s##_clk.c, \
3132 .md_val = MD16(m, n), \
3133 .ns_val = NS(31, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_lpa_mux), \
3134 .mnd_en_mask = BIT(8) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003135 }
3136static struct clk_freq_tbl clk_tbl_pcm[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003137 F_PCM( 0, gnd, 1, 0, 0),
3138 F_PCM( 512000, pll4, 4, 1, 264),
3139 F_PCM( 768000, pll4, 4, 1, 176),
3140 F_PCM( 1024000, pll4, 4, 1, 132),
3141 F_PCM( 1536000, pll4, 4, 1, 88),
3142 F_PCM( 2048000, pll4, 4, 1, 66),
3143 F_PCM( 3072000, pll4, 4, 1, 44),
3144 F_PCM( 4096000, pll4, 4, 1, 33),
3145 F_PCM( 6144000, pll4, 4, 1, 22),
3146 F_PCM( 8192000, pll4, 2, 1, 33),
3147 F_PCM(12288000, pll4, 4, 1, 11),
3148 F_PCM(24580000, pll4, 2, 1, 11),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003149 F_END
3150};
3151
3152static struct rcg_clk pcm_clk = {
3153 .b = {
3154 .ctl_reg = LCC_PCM_NS_REG,
3155 .en_mask = BIT(11),
3156 .reset_reg = LCC_PCM_NS_REG,
3157 .reset_mask = BIT(13),
3158 .halt_reg = LCC_PCM_STATUS_REG,
3159 .halt_check = ENABLE,
3160 .halt_bit = 0,
3161 },
3162 .ns_reg = LCC_PCM_NS_REG,
3163 .md_reg = LCC_PCM_MD_REG,
3164 .root_en_mask = BIT(9),
3165 .ns_mask = (BM(31, 16) | BM(6, 0)),
3166 .set_rate = set_rate_mnd,
3167 .freq_tbl = clk_tbl_pcm,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003168 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003169 .c = {
3170 .dbg_name = "pcm_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003171 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003172 VDD_DIG_FMAX_MAP1(LOW, 24580000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003173 CLK_INIT(pcm_clk.c),
3174 },
3175};
3176
Matt Wagantall735f01a2011-08-12 12:40:28 -07003177DEFINE_CLK_RPM(afab_clk, afab_a_clk, APPS_FABRIC, NULL);
3178DEFINE_CLK_RPM(cfpb_clk, cfpb_a_clk, CFPB, NULL);
3179DEFINE_CLK_RPM(dfab_clk, dfab_a_clk, DAYTONA_FABRIC, NULL);
3180DEFINE_CLK_RPM(ebi1_clk, ebi1_a_clk, EBI1, NULL);
3181DEFINE_CLK_RPM(mmfab_clk, mmfab_a_clk, MM_FABRIC, NULL);
3182DEFINE_CLK_RPM(mmfpb_clk, mmfpb_a_clk, MMFPB, NULL);
3183DEFINE_CLK_RPM(sfab_clk, sfab_a_clk, SYSTEM_FABRIC, NULL);
3184DEFINE_CLK_RPM(sfpb_clk, sfpb_a_clk, SFPB, NULL);
Matt Wagantallf8032602011-06-15 23:01:56 -07003185DEFINE_CLK_RPM(smi_clk, smi_a_clk, SMI, &smi_2x_axi_clk.c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003186
3187static DEFINE_CLK_VOTER(dfab_dsps_clk, &dfab_clk.c);
3188static DEFINE_CLK_VOTER(dfab_usb_hs_clk, &dfab_clk.c);
3189static DEFINE_CLK_VOTER(dfab_sdc1_clk, &dfab_clk.c);
3190static DEFINE_CLK_VOTER(dfab_sdc2_clk, &dfab_clk.c);
3191static DEFINE_CLK_VOTER(dfab_sdc3_clk, &dfab_clk.c);
3192static DEFINE_CLK_VOTER(dfab_sdc4_clk, &dfab_clk.c);
3193static DEFINE_CLK_VOTER(dfab_sdc5_clk, &dfab_clk.c);
Stephen Boydef5d1c42011-12-15 20:47:14 -08003194static DEFINE_CLK_VOTER(dfab_scm_clk, &dfab_clk.c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003195
3196static DEFINE_CLK_VOTER(ebi1_msmbus_clk, &ebi1_clk.c);
3197static DEFINE_CLK_VOTER(ebi1_adm0_clk, &ebi1_clk.c);
3198static DEFINE_CLK_VOTER(ebi1_adm1_clk, &ebi1_clk.c);
3199
3200static DEFINE_CLK_MEASURE(sc0_m_clk);
3201static DEFINE_CLK_MEASURE(sc1_m_clk);
3202static DEFINE_CLK_MEASURE(l2_m_clk);
3203
3204#ifdef CONFIG_DEBUG_FS
3205struct measure_sel {
3206 u32 test_vector;
3207 struct clk *clk;
3208};
3209
3210static struct measure_sel measure_mux[] = {
3211 { TEST_PER_LS(0x08), &modem_ahb1_p_clk.c },
3212 { TEST_PER_LS(0x09), &modem_ahb2_p_clk.c },
3213 { TEST_PER_LS(0x12), &sdc1_p_clk.c },
3214 { TEST_PER_LS(0x13), &sdc1_clk.c },
3215 { TEST_PER_LS(0x14), &sdc2_p_clk.c },
3216 { TEST_PER_LS(0x15), &sdc2_clk.c },
3217 { TEST_PER_LS(0x16), &sdc3_p_clk.c },
3218 { TEST_PER_LS(0x17), &sdc3_clk.c },
3219 { TEST_PER_LS(0x18), &sdc4_p_clk.c },
3220 { TEST_PER_LS(0x19), &sdc4_clk.c },
3221 { TEST_PER_LS(0x1A), &sdc5_p_clk.c },
3222 { TEST_PER_LS(0x1B), &sdc5_clk.c },
Matt Wagantall66cd0932011-09-12 19:04:34 -07003223 { TEST_PER_LS(0x1D), &ebi2_2x_clk.c },
3224 { TEST_PER_LS(0x1E), &ebi2_clk.c },
Matt Wagantall7625a4c2011-11-01 16:17:53 -07003225 { TEST_PER_LS(0x1F), &gp0_clk.c },
3226 { TEST_PER_LS(0x20), &gp1_clk.c },
3227 { TEST_PER_LS(0x21), &gp2_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003228 { TEST_PER_LS(0x25), &dfab_clk.c },
3229 { TEST_PER_LS(0x25), &dfab_a_clk.c },
3230 { TEST_PER_LS(0x26), &pmem_clk.c },
3231 { TEST_PER_LS(0x2B), &ppss_p_clk.c },
3232 { TEST_PER_LS(0x33), &cfpb_clk.c },
3233 { TEST_PER_LS(0x33), &cfpb_a_clk.c },
3234 { TEST_PER_LS(0x3D), &gsbi1_p_clk.c },
3235 { TEST_PER_LS(0x3E), &gsbi1_uart_clk.c },
3236 { TEST_PER_LS(0x3F), &gsbi1_qup_clk.c },
3237 { TEST_PER_LS(0x41), &gsbi2_p_clk.c },
3238 { TEST_PER_LS(0x42), &gsbi2_uart_clk.c },
3239 { TEST_PER_LS(0x44), &gsbi2_qup_clk.c },
3240 { TEST_PER_LS(0x45), &gsbi3_p_clk.c },
3241 { TEST_PER_LS(0x46), &gsbi3_uart_clk.c },
3242 { TEST_PER_LS(0x48), &gsbi3_qup_clk.c },
3243 { TEST_PER_LS(0x49), &gsbi4_p_clk.c },
3244 { TEST_PER_LS(0x4A), &gsbi4_uart_clk.c },
3245 { TEST_PER_LS(0x4C), &gsbi4_qup_clk.c },
3246 { TEST_PER_LS(0x4D), &gsbi5_p_clk.c },
3247 { TEST_PER_LS(0x4E), &gsbi5_uart_clk.c },
3248 { TEST_PER_LS(0x50), &gsbi5_qup_clk.c },
3249 { TEST_PER_LS(0x51), &gsbi6_p_clk.c },
3250 { TEST_PER_LS(0x52), &gsbi6_uart_clk.c },
3251 { TEST_PER_LS(0x54), &gsbi6_qup_clk.c },
3252 { TEST_PER_LS(0x55), &gsbi7_p_clk.c },
3253 { TEST_PER_LS(0x56), &gsbi7_uart_clk.c },
3254 { TEST_PER_LS(0x58), &gsbi7_qup_clk.c },
3255 { TEST_PER_LS(0x59), &gsbi8_p_clk.c },
3256 { TEST_PER_LS(0x5A), &gsbi8_uart_clk.c },
3257 { TEST_PER_LS(0x5C), &gsbi8_qup_clk.c },
3258 { TEST_PER_LS(0x5D), &gsbi9_p_clk.c },
3259 { TEST_PER_LS(0x5E), &gsbi9_uart_clk.c },
3260 { TEST_PER_LS(0x60), &gsbi9_qup_clk.c },
3261 { TEST_PER_LS(0x61), &gsbi10_p_clk.c },
3262 { TEST_PER_LS(0x62), &gsbi10_uart_clk.c },
3263 { TEST_PER_LS(0x64), &gsbi10_qup_clk.c },
3264 { TEST_PER_LS(0x65), &gsbi11_p_clk.c },
3265 { TEST_PER_LS(0x66), &gsbi11_uart_clk.c },
3266 { TEST_PER_LS(0x68), &gsbi11_qup_clk.c },
3267 { TEST_PER_LS(0x69), &gsbi12_p_clk.c },
3268 { TEST_PER_LS(0x6A), &gsbi12_uart_clk.c },
3269 { TEST_PER_LS(0x6C), &gsbi12_qup_clk.c },
3270 { TEST_PER_LS(0x78), &sfpb_clk.c },
3271 { TEST_PER_LS(0x78), &sfpb_a_clk.c },
3272 { TEST_PER_LS(0x7A), &pmic_ssbi2_clk.c },
3273 { TEST_PER_LS(0x7B), &pmic_arb0_p_clk.c },
3274 { TEST_PER_LS(0x7C), &pmic_arb1_p_clk.c },
3275 { TEST_PER_LS(0x7D), &prng_clk.c },
3276 { TEST_PER_LS(0x7F), &rpm_msg_ram_p_clk.c },
3277 { TEST_PER_LS(0x80), &adm0_p_clk.c },
3278 { TEST_PER_LS(0x81), &adm1_p_clk.c },
3279 { TEST_PER_LS(0x84), &usb_hs1_p_clk.c },
3280 { TEST_PER_LS(0x85), &usb_hs1_xcvr_clk.c },
3281 { TEST_PER_LS(0x89), &usb_fs1_p_clk.c },
3282 { TEST_PER_LS(0x8A), &usb_fs1_sys_clk.c },
3283 { TEST_PER_LS(0x8B), &usb_fs1_xcvr_clk.c },
3284 { TEST_PER_LS(0x8C), &usb_fs2_p_clk.c },
3285 { TEST_PER_LS(0x8D), &usb_fs2_sys_clk.c },
3286 { TEST_PER_LS(0x8E), &usb_fs2_xcvr_clk.c },
3287 { TEST_PER_LS(0x8F), &tsif_p_clk.c },
3288 { TEST_PER_LS(0x91), &tsif_ref_clk.c },
3289 { TEST_PER_LS(0x93), &ce2_p_clk.c },
3290 { TEST_PER_LS(0x94), &tssc_clk.c },
3291
3292 { TEST_PER_HS(0x07), &afab_clk.c },
3293 { TEST_PER_HS(0x07), &afab_a_clk.c },
3294 { TEST_PER_HS(0x18), &sfab_clk.c },
3295 { TEST_PER_HS(0x18), &sfab_a_clk.c },
3296 { TEST_PER_HS(0x2A), &adm0_clk.c },
3297 { TEST_PER_HS(0x2B), &adm1_clk.c },
3298 { TEST_PER_HS(0x34), &ebi1_clk.c },
3299 { TEST_PER_HS(0x34), &ebi1_a_clk.c },
3300
3301 { TEST_MM_LS(0x00), &dsi_byte_clk.c },
3302 { TEST_MM_LS(0x01), &pixel_lcdc_clk.c },
3303 { TEST_MM_LS(0x04), &pixel_mdp_clk.c },
3304 { TEST_MM_LS(0x06), &amp_p_clk.c },
3305 { TEST_MM_LS(0x07), &csi0_p_clk.c },
3306 { TEST_MM_LS(0x08), &csi1_p_clk.c },
3307 { TEST_MM_LS(0x09), &dsi_m_p_clk.c },
3308 { TEST_MM_LS(0x0A), &dsi_s_p_clk.c },
3309 { TEST_MM_LS(0x0C), &gfx2d0_p_clk.c },
3310 { TEST_MM_LS(0x0D), &gfx2d1_p_clk.c },
3311 { TEST_MM_LS(0x0E), &gfx3d_p_clk.c },
3312 { TEST_MM_LS(0x0F), &hdmi_m_p_clk.c },
3313 { TEST_MM_LS(0x10), &hdmi_s_p_clk.c },
3314 { TEST_MM_LS(0x11), &ijpeg_p_clk.c },
3315 { TEST_MM_LS(0x12), &imem_p_clk.c },
3316 { TEST_MM_LS(0x13), &jpegd_p_clk.c },
3317 { TEST_MM_LS(0x14), &mdp_p_clk.c },
3318 { TEST_MM_LS(0x16), &rot_p_clk.c },
3319 { TEST_MM_LS(0x18), &smmu_p_clk.c },
3320 { TEST_MM_LS(0x19), &tv_enc_p_clk.c },
3321 { TEST_MM_LS(0x1A), &vcodec_p_clk.c },
3322 { TEST_MM_LS(0x1B), &vfe_p_clk.c },
3323 { TEST_MM_LS(0x1C), &vpe_p_clk.c },
3324 { TEST_MM_LS(0x1D), &cam_clk.c },
3325 { TEST_MM_LS(0x1F), &hdmi_app_clk.c },
3326 { TEST_MM_LS(0x20), &mdp_vsync_clk.c },
3327 { TEST_MM_LS(0x21), &tv_dac_clk.c },
3328 { TEST_MM_LS(0x22), &tv_enc_clk.c },
3329 { TEST_MM_LS(0x23), &dsi_esc_clk.c },
3330 { TEST_MM_LS(0x25), &mmfpb_clk.c },
3331 { TEST_MM_LS(0x25), &mmfpb_a_clk.c },
3332
3333 { TEST_MM_HS(0x00), &csi0_clk.c },
3334 { TEST_MM_HS(0x01), &csi1_clk.c },
3335 { TEST_MM_HS(0x03), &csi0_vfe_clk.c },
3336 { TEST_MM_HS(0x04), &csi1_vfe_clk.c },
3337 { TEST_MM_HS(0x05), &ijpeg_clk.c },
3338 { TEST_MM_HS(0x06), &vfe_clk.c },
3339 { TEST_MM_HS(0x07), &gfx2d0_clk.c },
3340 { TEST_MM_HS(0x08), &gfx2d1_clk.c },
3341 { TEST_MM_HS(0x09), &gfx3d_clk.c },
3342 { TEST_MM_HS(0x0A), &jpegd_clk.c },
3343 { TEST_MM_HS(0x0B), &vcodec_clk.c },
3344 { TEST_MM_HS(0x0F), &mmfab_clk.c },
3345 { TEST_MM_HS(0x0F), &mmfab_a_clk.c },
3346 { TEST_MM_HS(0x11), &gmem_axi_clk.c },
3347 { TEST_MM_HS(0x12), &ijpeg_axi_clk.c },
3348 { TEST_MM_HS(0x13), &imem_axi_clk.c },
3349 { TEST_MM_HS(0x14), &jpegd_axi_clk.c },
3350 { TEST_MM_HS(0x15), &mdp_axi_clk.c },
Matt Wagantallf63a8892011-06-15 16:44:46 -07003351 { TEST_MM_HS(0x16), &rot_axi_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003352 { TEST_MM_HS(0x17), &vcodec_axi_clk.c },
3353 { TEST_MM_HS(0x18), &vfe_axi_clk.c },
Matt Wagantallf63a8892011-06-15 16:44:46 -07003354 { TEST_MM_HS(0x19), &vpe_axi_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003355 { TEST_MM_HS(0x1A), &mdp_clk.c },
3356 { TEST_MM_HS(0x1B), &rot_clk.c },
3357 { TEST_MM_HS(0x1C), &vpe_clk.c },
3358 { TEST_MM_HS(0x1E), &hdmi_tv_clk.c },
3359 { TEST_MM_HS(0x1F), &mdp_tv_clk.c },
Matt Wagantallf8032602011-06-15 23:01:56 -07003360 { TEST_MM_HS(0x24), &smi_2x_axi_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003361
3362 { TEST_MM_HS2X(0x24), &smi_clk.c },
3363 { TEST_MM_HS2X(0x24), &smi_a_clk.c },
3364
3365 { TEST_LPA(0x0A), &mi2s_osr_clk.c },
3366 { TEST_LPA(0x0B), &mi2s_bit_clk.c },
3367 { TEST_LPA(0x0C), &codec_i2s_mic_osr_clk.c },
3368 { TEST_LPA(0x0D), &codec_i2s_mic_bit_clk.c },
3369 { TEST_LPA(0x0E), &codec_i2s_spkr_osr_clk.c },
3370 { TEST_LPA(0x0F), &codec_i2s_spkr_bit_clk.c },
3371 { TEST_LPA(0x10), &spare_i2s_mic_osr_clk.c },
3372 { TEST_LPA(0x11), &spare_i2s_mic_bit_clk.c },
3373 { TEST_LPA(0x12), &spare_i2s_spkr_osr_clk.c },
3374 { TEST_LPA(0x13), &spare_i2s_spkr_bit_clk.c },
3375 { TEST_LPA(0x14), &pcm_clk.c },
3376
3377 { TEST_SC(0x40), &sc0_m_clk },
3378 { TEST_SC(0x41), &sc1_m_clk },
3379 { TEST_SC(0x42), &l2_m_clk },
3380};
3381
3382static struct measure_sel *find_measure_sel(struct clk *clk)
3383{
3384 int i;
3385
3386 for (i = 0; i < ARRAY_SIZE(measure_mux); i++)
3387 if (measure_mux[i].clk == clk)
3388 return &measure_mux[i];
3389 return NULL;
3390}
3391
3392static int measure_clk_set_parent(struct clk *c, struct clk *parent)
3393{
3394 int ret = 0;
3395 u32 clk_sel;
3396 struct measure_sel *p;
3397 struct measure_clk *clk = to_measure_clk(c);
3398 unsigned long flags;
3399
3400 if (!parent)
3401 return -EINVAL;
3402
3403 p = find_measure_sel(parent);
3404 if (!p)
3405 return -EINVAL;
3406
3407 spin_lock_irqsave(&local_clock_reg_lock, flags);
3408
3409 /*
3410 * Program the test vector, measurement period (sample_ticks)
3411 * and scaling factors (multiplier, divider).
3412 */
3413 clk_sel = p->test_vector & TEST_CLK_SEL_MASK;
3414 clk->sample_ticks = 0x10000;
3415 clk->multiplier = 1;
3416 clk->divider = 1;
3417 switch (p->test_vector >> TEST_TYPE_SHIFT) {
3418 case TEST_TYPE_PER_LS:
3419 writel_relaxed(0x4030D00|BVAL(7, 0, clk_sel), CLK_TEST_REG);
3420 break;
3421 case TEST_TYPE_PER_HS:
3422 writel_relaxed(0x4020000|BVAL(16, 10, clk_sel), CLK_TEST_REG);
3423 break;
3424 case TEST_TYPE_MM_LS:
3425 writel_relaxed(0x4030D97, CLK_TEST_REG);
3426 writel_relaxed(BVAL(6, 1, clk_sel)|BIT(0), DBG_CFG_REG_LS_REG);
3427 break;
3428 case TEST_TYPE_MM_HS2X:
3429 clk->divider = 2;
3430 case TEST_TYPE_MM_HS:
3431 writel_relaxed(0x402B800, CLK_TEST_REG);
3432 writel_relaxed(BVAL(6, 1, clk_sel)|BIT(0), DBG_CFG_REG_HS_REG);
3433 break;
3434 case TEST_TYPE_LPA:
3435 writel_relaxed(0x4030D98, CLK_TEST_REG);
3436 writel_relaxed(BVAL(6, 1, clk_sel)|BIT(0),
3437 LCC_CLK_LS_DEBUG_CFG_REG);
3438 break;
3439 case TEST_TYPE_SC:
3440 writel_relaxed(0x5020000|BVAL(16, 10, clk_sel), CLK_TEST_REG);
3441 clk->sample_ticks = 0x4000;
3442 clk->multiplier = 2;
3443 break;
3444 default:
3445 ret = -EPERM;
3446 }
3447 /* Make sure test vector is set before starting measurements. */
3448 mb();
3449
3450 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
3451
3452 return ret;
3453}
3454
3455/* Sample clock for 'ticks' reference clock ticks. */
3456static u32 run_measurement(unsigned ticks)
3457{
3458 /* Stop counters and set the XO4 counter start value. */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003459 writel_relaxed(ticks, RINGOSC_TCXO_CTL_REG);
3460
3461 /* Wait for timer to become ready. */
3462 while ((readl_relaxed(RINGOSC_STATUS_REG) & BIT(25)) != 0)
3463 cpu_relax();
3464
3465 /* Run measurement and wait for completion. */
3466 writel_relaxed(BIT(20)|ticks, RINGOSC_TCXO_CTL_REG);
3467 while ((readl_relaxed(RINGOSC_STATUS_REG) & BIT(25)) == 0)
3468 cpu_relax();
3469
3470 /* Stop counters. */
3471 writel_relaxed(0x0, RINGOSC_TCXO_CTL_REG);
3472
3473 /* Return measured ticks. */
3474 return readl_relaxed(RINGOSC_STATUS_REG) & BM(24, 0);
3475}
3476
3477/* Perform a hardware rate measurement for a given clock.
3478 FOR DEBUG USE ONLY: Measurements take ~15 ms! */
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07003479static unsigned long measure_clk_get_rate(struct clk *c)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003480{
3481 unsigned long flags;
3482 u32 pdm_reg_backup, ringosc_reg_backup;
3483 u64 raw_count_short, raw_count_full;
3484 struct measure_clk *clk = to_measure_clk(c);
3485 unsigned ret;
3486
3487 spin_lock_irqsave(&local_clock_reg_lock, flags);
3488
3489 /* Enable CXO/4 and RINGOSC branch and root. */
3490 pdm_reg_backup = readl_relaxed(PDM_CLK_NS_REG);
3491 ringosc_reg_backup = readl_relaxed(RINGOSC_NS_REG);
3492 writel_relaxed(0x2898, PDM_CLK_NS_REG);
3493 writel_relaxed(0xA00, RINGOSC_NS_REG);
3494
3495 /*
3496 * The ring oscillator counter will not reset if the measured clock
3497 * is not running. To detect this, run a short measurement before
3498 * the full measurement. If the raw results of the two are the same
3499 * then the clock must be off.
3500 */
3501
3502 /* Run a short measurement. (~1 ms) */
3503 raw_count_short = run_measurement(0x1000);
3504 /* Run a full measurement. (~14 ms) */
3505 raw_count_full = run_measurement(clk->sample_ticks);
3506
3507 writel_relaxed(ringosc_reg_backup, RINGOSC_NS_REG);
3508 writel_relaxed(pdm_reg_backup, PDM_CLK_NS_REG);
3509
3510 /* Return 0 if the clock is off. */
3511 if (raw_count_full == raw_count_short)
3512 ret = 0;
3513 else {
3514 /* Compute rate in Hz. */
3515 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
3516 do_div(raw_count_full,
3517 (((clk->sample_ticks * 10) + 35) * clk->divider));
3518 ret = (raw_count_full * clk->multiplier);
3519 }
3520
3521 /* Route dbg_hs_clk to PLLTEST. 300mV single-ended amplitude. */
3522 writel_relaxed(0x3CF8, PLLTEST_PAD_CFG_REG);
3523 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
3524
3525 return ret;
3526}
3527#else /* !CONFIG_DEBUG_FS */
3528static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
3529{
3530 return -EINVAL;
3531}
3532
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07003533static unsigned long measure_clk_get_rate(struct clk *clk)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003534{
3535 return 0;
3536}
3537#endif /* CONFIG_DEBUG_FS */
3538
3539static struct clk_ops measure_clk_ops = {
3540 .set_parent = measure_clk_set_parent,
3541 .get_rate = measure_clk_get_rate,
3542 .is_local = local_clk_is_local,
3543};
3544
3545static struct measure_clk measure_clk = {
3546 .c = {
3547 .dbg_name = "measure_clk",
3548 .ops = &measure_clk_ops,
3549 CLK_INIT(measure_clk.c),
3550 },
3551 .multiplier = 1,
3552 .divider = 1,
3553};
3554
3555static struct clk_lookup msm_clocks_8x60[] = {
3556 CLK_LOOKUP("cxo", cxo_clk.c, NULL),
Stephen Boyd67036532012-01-26 15:43:51 -08003557 CLK_LOOKUP("xo", pxo_clk.c, "pil_modem"),
Stephen Boyd3acc9e42011-09-28 16:46:40 -07003558 CLK_LOOKUP("pll4", pll4_clk.c, "pil_qdsp6v3"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003559 CLK_LOOKUP("measure", measure_clk.c, "debug"),
3560
Matt Wagantallb2710b82011-11-16 19:55:17 -08003561 CLK_LOOKUP("bus_clk", afab_clk.c, "msm_apps_fab"),
3562 CLK_LOOKUP("bus_a_clk", afab_a_clk.c, "msm_apps_fab"),
3563 CLK_LOOKUP("bus_clk", sfab_clk.c, "msm_sys_fab"),
3564 CLK_LOOKUP("bus_a_clk", sfab_a_clk.c, "msm_sys_fab"),
3565 CLK_LOOKUP("bus_clk", sfpb_clk.c, "msm_sys_fpb"),
3566 CLK_LOOKUP("bus_a_clk", sfpb_a_clk.c, "msm_sys_fpb"),
3567 CLK_LOOKUP("bus_clk", mmfab_clk.c, "msm_mm_fab"),
3568 CLK_LOOKUP("bus_a_clk", mmfab_a_clk.c, "msm_mm_fab"),
3569 CLK_LOOKUP("bus_clk", cfpb_clk.c, "msm_cpss_fpb"),
3570 CLK_LOOKUP("bus_a_clk", cfpb_a_clk.c, "msm_cpss_fpb"),
3571 CLK_LOOKUP("mem_clk", ebi1_msmbus_clk.c, "msm_bus"),
3572 CLK_LOOKUP("mem_a_clk", ebi1_a_clk.c, "msm_bus"),
3573 CLK_LOOKUP("smi_clk", smi_clk.c, "msm_bus"),
3574 CLK_LOOKUP("smi_a_clk", smi_a_clk.c, "msm_bus"),
3575
3576 CLK_LOOKUP("ebi1_clk", ebi1_clk.c, NULL),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003577 CLK_LOOKUP("dfab_clk", dfab_clk.c, NULL),
3578 CLK_LOOKUP("dfab_a_clk", dfab_a_clk.c, NULL),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003579 CLK_LOOKUP("mmfpb_clk", mmfpb_clk.c, NULL),
3580 CLK_LOOKUP("mmfpb_a_clk", mmfpb_a_clk.c, NULL),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003581
Matt Wagantallc00f95d2012-01-05 14:22:45 -08003582 CLK_LOOKUP("core_clk", gp0_clk.c, ""),
3583 CLK_LOOKUP("core_clk", gp1_clk.c, ""),
3584 CLK_LOOKUP("core_clk", gp2_clk.c, ""),
3585 CLK_LOOKUP("core_clk", gsbi1_uart_clk.c, ""),
3586 CLK_LOOKUP("core_clk", gsbi2_uart_clk.c, ""),
Matt Wagantalle2522372011-08-17 14:52:21 -07003587 CLK_LOOKUP("core_clk", gsbi3_uart_clk.c, "msm_serial_hsl.2"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08003588 CLK_LOOKUP("core_clk", gsbi4_uart_clk.c, ""),
3589 CLK_LOOKUP("core_clk", gsbi5_uart_clk.c, ""),
Matt Wagantalle2522372011-08-17 14:52:21 -07003590 CLK_LOOKUP("core_clk", gsbi6_uart_clk.c, "msm_serial_hs.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08003591 CLK_LOOKUP("core_clk", gsbi7_uart_clk.c, ""),
3592 CLK_LOOKUP("core_clk", gsbi8_uart_clk.c, ""),
Matt Wagantalle2522372011-08-17 14:52:21 -07003593 CLK_LOOKUP("core_clk", gsbi9_uart_clk.c, "msm_serial_hsl.1"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08003594 CLK_LOOKUP("core_clk", gsbi10_uart_clk.c, ""),
3595 CLK_LOOKUP("core_clk", gsbi11_uart_clk.c, ""),
Matt Wagantalle2522372011-08-17 14:52:21 -07003596 CLK_LOOKUP("core_clk", gsbi12_uart_clk.c, "msm_serial_hsl.0"),
Matt Wagantallac294852011-08-17 15:44:58 -07003597 CLK_LOOKUP("core_clk", gsbi1_qup_clk.c, "spi_qsd.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08003598 CLK_LOOKUP("core_clk", gsbi2_qup_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07003599 CLK_LOOKUP("core_clk", gsbi3_qup_clk.c, "qup_i2c.0"),
3600 CLK_LOOKUP("core_clk", gsbi4_qup_clk.c, "qup_i2c.1"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08003601 CLK_LOOKUP("core_clk", gsbi5_qup_clk.c, ""),
3602 CLK_LOOKUP("core_clk", gsbi6_qup_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07003603 CLK_LOOKUP("core_clk", gsbi7_qup_clk.c, "qup_i2c.4"),
3604 CLK_LOOKUP("core_clk", gsbi8_qup_clk.c, "qup_i2c.3"),
3605 CLK_LOOKUP("core_clk", gsbi9_qup_clk.c, "qup_i2c.2"),
3606 CLK_LOOKUP("core_clk", gsbi10_qup_clk.c, "spi_qsd.1"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08003607 CLK_LOOKUP("core_clk", gsbi11_qup_clk.c, ""),
Wentao Xu4a053042011-10-03 14:06:34 -04003608 CLK_LOOKUP("gsbi_qup_clk", gsbi12_qup_clk.c, "msm_dsps"),
Matt Wagantallac294852011-08-17 15:44:58 -07003609 CLK_LOOKUP("core_clk", gsbi12_qup_clk.c, "qup_i2c.5"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08003610 CLK_LOOKUP("core_clk", pdm_clk.c, ""),
Wentao Xu4a053042011-10-03 14:06:34 -04003611 CLK_LOOKUP("mem_clk", pmem_clk.c, "msm_dsps"),
Matt Wagantallc1205292011-08-11 17:19:31 -07003612 CLK_LOOKUP("core_clk", prng_clk.c, "msm_rng.0"),
Matt Wagantall37ce3842011-08-17 16:00:36 -07003613 CLK_LOOKUP("core_clk", sdc1_clk.c, "msm_sdcc.1"),
3614 CLK_LOOKUP("core_clk", sdc2_clk.c, "msm_sdcc.2"),
3615 CLK_LOOKUP("core_clk", sdc3_clk.c, "msm_sdcc.3"),
3616 CLK_LOOKUP("core_clk", sdc4_clk.c, "msm_sdcc.4"),
3617 CLK_LOOKUP("core_clk", sdc5_clk.c, "msm_sdcc.5"),
Matt Wagantall640e5fd2011-08-17 16:08:53 -07003618 CLK_LOOKUP("ref_clk", tsif_ref_clk.c, "msm_tsif.0"),
3619 CLK_LOOKUP("ref_clk", tsif_ref_clk.c, "msm_tsif.1"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08003620 CLK_LOOKUP("core_clk", tssc_clk.c, ""),
Manu Gautam5143b252012-01-05 19:25:23 -08003621 CLK_LOOKUP("alt_core_clk", usb_hs1_xcvr_clk.c, "msm_otg"),
3622 CLK_LOOKUP("phy_clk", usb_phy0_clk.c, "msm_otg"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08003623 CLK_LOOKUP("alt_core_clk", usb_fs1_xcvr_clk.c, ""),
3624 CLK_LOOKUP("sys_clk", usb_fs1_sys_clk.c, ""),
3625 CLK_LOOKUP("src_clk", usb_fs1_src_clk.c, ""),
3626 CLK_LOOKUP("alt_core_clk", usb_fs2_xcvr_clk.c, ""),
3627 CLK_LOOKUP("sys_clk", usb_fs2_sys_clk.c, ""),
3628 CLK_LOOKUP("src_clk", usb_fs2_src_clk.c, ""),
Matt Wagantallc4b3a4d2011-08-17 16:58:39 -07003629 CLK_LOOKUP("core_clk", ce2_p_clk.c, "qce.0"),
Matt Wagantalle0b11452011-09-13 17:25:33 -07003630 CLK_LOOKUP("core_clk", ce2_p_clk.c, "qcrypto.0"),
Matt Wagantallac294852011-08-17 15:44:58 -07003631 CLK_LOOKUP("iface_clk", gsbi1_p_clk.c, "spi_qsd.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08003632 CLK_LOOKUP("iface_clk", gsbi2_p_clk.c, ""),
Matt Wagantalle2522372011-08-17 14:52:21 -07003633 CLK_LOOKUP("iface_clk", gsbi3_p_clk.c, "msm_serial_hsl.2"),
Matt Wagantallac294852011-08-17 15:44:58 -07003634 CLK_LOOKUP("iface_clk", gsbi3_p_clk.c, "qup_i2c.0"),
3635 CLK_LOOKUP("iface_clk", gsbi4_p_clk.c, "qup_i2c.1"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08003636 CLK_LOOKUP("iface_clk", gsbi5_p_clk.c, ""),
Matt Wagantalle2522372011-08-17 14:52:21 -07003637 CLK_LOOKUP("iface_clk", gsbi6_p_clk.c, "msm_serial_hs.0"),
Matt Wagantallac294852011-08-17 15:44:58 -07003638 CLK_LOOKUP("iface_clk", gsbi7_p_clk.c, "qup_i2c.4"),
3639 CLK_LOOKUP("iface_clk", gsbi8_p_clk.c, "qup_i2c.3"),
Matt Wagantalle2522372011-08-17 14:52:21 -07003640 CLK_LOOKUP("iface_clk", gsbi9_p_clk.c, "msm_serial_hsl.1"),
Matt Wagantallac294852011-08-17 15:44:58 -07003641 CLK_LOOKUP("iface_clk", gsbi9_p_clk.c, "qup_i2c.2"),
3642 CLK_LOOKUP("iface_clk", gsbi10_p_clk.c, "spi_qsd.1"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08003643 CLK_LOOKUP("iface_clk", gsbi11_p_clk.c, ""),
3644 CLK_LOOKUP("iface_clk", gsbi12_p_clk.c, ""),
Matt Wagantalle2522372011-08-17 14:52:21 -07003645 CLK_LOOKUP("iface_clk", gsbi12_p_clk.c, "msm_serial_hsl.0"),
Matt Wagantallac294852011-08-17 15:44:58 -07003646 CLK_LOOKUP("iface_clk", gsbi12_p_clk.c, "qup_i2c.5"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08003647 CLK_LOOKUP("ppss_pclk", ppss_p_clk.c, ""),
Matt Wagantall640e5fd2011-08-17 16:08:53 -07003648 CLK_LOOKUP("iface_clk", tsif_p_clk.c, "msm_tsif.0"),
3649 CLK_LOOKUP("iface_clk", tsif_p_clk.c, "msm_tsif.1"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08003650 CLK_LOOKUP("iface_clk", usb_fs1_p_clk.c, ""),
3651 CLK_LOOKUP("iface_clk", usb_fs2_p_clk.c, ""),
Manu Gautam5143b252012-01-05 19:25:23 -08003652 CLK_LOOKUP("iface_clk", usb_hs1_p_clk.c, "msm_otg"),
Matt Wagantall37ce3842011-08-17 16:00:36 -07003653 CLK_LOOKUP("iface_clk", sdc1_p_clk.c, "msm_sdcc.1"),
3654 CLK_LOOKUP("iface_clk", sdc2_p_clk.c, "msm_sdcc.2"),
3655 CLK_LOOKUP("iface_clk", sdc3_p_clk.c, "msm_sdcc.3"),
3656 CLK_LOOKUP("iface_clk", sdc4_p_clk.c, "msm_sdcc.4"),
3657 CLK_LOOKUP("iface_clk", sdc5_p_clk.c, "msm_sdcc.5"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08003658 CLK_LOOKUP("mem_clk", ebi2_2x_clk.c, ""),
Terence Hampsonb36a38c2011-09-19 19:10:40 -04003659 CLK_LOOKUP("mem_clk", ebi2_clk.c, "msm_ebi2"),
Matt Wagantalle1a86062011-08-18 17:46:10 -07003660 CLK_LOOKUP("core_clk", adm0_clk.c, "msm_dmov.0"),
3661 CLK_LOOKUP("iface_clk", adm0_p_clk.c, "msm_dmov.0"),
3662 CLK_LOOKUP("core_clk", adm1_clk.c, "msm_dmov.1"),
3663 CLK_LOOKUP("iface_clk", adm1_p_clk.c, "msm_dmov.1"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08003664 CLK_LOOKUP("iface_clk", modem_ahb1_p_clk.c, ""),
3665 CLK_LOOKUP("iface_clk", modem_ahb2_p_clk.c, ""),
3666 CLK_LOOKUP("iface_clk", pmic_arb0_p_clk.c, ""),
3667 CLK_LOOKUP("iface_clk", pmic_arb1_p_clk.c, ""),
3668 CLK_LOOKUP("core_clk", pmic_ssbi2_clk.c, ""),
3669 CLK_LOOKUP("mem_clk", rpm_msg_ram_p_clk.c, ""),
3670 CLK_LOOKUP("core_clk", amp_clk.c, ""),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003671 CLK_LOOKUP("cam_clk", cam_clk.c, NULL),
3672 CLK_LOOKUP("csi_clk", csi0_clk.c, NULL),
3673 CLK_LOOKUP("csi_clk", csi1_clk.c, "msm_camera_ov7692.0"),
3674 CLK_LOOKUP("csi_clk", csi1_clk.c, "msm_camera_ov9726.0"),
3675 CLK_LOOKUP("csi_src_clk", csi_src_clk.c, NULL),
3676 CLK_LOOKUP("dsi_byte_div_clk", dsi_byte_clk.c, NULL),
3677 CLK_LOOKUP("dsi_esc_clk", dsi_esc_clk.c, NULL),
Matt Wagantall9dc01632011-08-17 18:55:04 -07003678 CLK_LOOKUP("core_clk", gfx2d0_clk.c, "kgsl-2d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07003679 CLK_LOOKUP("core_clk", gfx2d0_clk.c, "footswitch-8x60.0"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07003680 CLK_LOOKUP("core_clk", gfx2d1_clk.c, "kgsl-2d1.1"),
Matt Wagantall49722712011-08-17 18:50:53 -07003681 CLK_LOOKUP("core_clk", gfx2d1_clk.c, "footswitch-8x60.1"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07003682 CLK_LOOKUP("core_clk", gfx3d_clk.c, "kgsl-3d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07003683 CLK_LOOKUP("core_clk", gfx3d_clk.c, "footswitch-8x60.2"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003684 CLK_LOOKUP("ijpeg_clk", ijpeg_clk.c, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07003685 CLK_LOOKUP("core_clk", ijpeg_clk.c, "footswitch-8x60.3"),
Matt Wagantallb86ad262011-10-24 19:50:29 -07003686 CLK_LOOKUP("core_clk", jpegd_clk.c, NULL),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003687 CLK_LOOKUP("mdp_clk", mdp_clk.c, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07003688 CLK_LOOKUP("core_clk", mdp_clk.c, "footswitch-8x60.4"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003689 CLK_LOOKUP("mdp_vsync_clk", mdp_vsync_clk.c, NULL),
Matt Wagantallb82a5132011-12-12 22:26:41 -08003690 CLK_LOOKUP("vsync_clk", mdp_vsync_clk.c, "footswitch-8x60.4"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003691 CLK_LOOKUP("pixel_lcdc_clk", pixel_lcdc_clk.c, NULL),
Matt Wagantallb82a5132011-12-12 22:26:41 -08003692 CLK_LOOKUP("pixel_lcdc_clk", pixel_lcdc_clk.c, "footswitch-8x60.4"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003693 CLK_LOOKUP("pixel_mdp_clk", pixel_mdp_clk.c, NULL),
Matt Wagantallb82a5132011-12-12 22:26:41 -08003694 CLK_LOOKUP("pixel_mdp_clk", pixel_mdp_clk.c, "footswitch-8x60.4"),
Matt Wagantallbb90da92011-10-25 15:07:52 -07003695 CLK_LOOKUP("core_clk", rot_clk.c, "msm_rotator.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07003696 CLK_LOOKUP("core_clk", rot_clk.c, "footswitch-8x60.6"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003697 CLK_LOOKUP("tv_enc_clk", tv_enc_clk.c, NULL),
3698 CLK_LOOKUP("tv_dac_clk", tv_dac_clk.c, NULL),
Matt Wagantall3f7660b2011-08-17 21:25:13 -07003699 CLK_LOOKUP("core_clk", vcodec_clk.c, "msm_vidc.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07003700 CLK_LOOKUP("core_clk", vcodec_clk.c, "footswitch-8x60.7"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003701 CLK_LOOKUP("mdp_tv_clk", mdp_tv_clk.c, NULL),
Matt Wagantallb82a5132011-12-12 22:26:41 -08003702 CLK_LOOKUP("tv_clk", mdp_tv_clk.c, "footswitch-8x60.4"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003703 CLK_LOOKUP("hdmi_clk", hdmi_tv_clk.c, NULL),
3704 CLK_LOOKUP("tv_src_clk", tv_src_clk.c, NULL),
Matt Wagantallb82a5132011-12-12 22:26:41 -08003705 CLK_LOOKUP("tv_src_clk", tv_src_clk.c, "footswitch-8x60.4"),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -07003706 CLK_LOOKUP("core_clk", hdmi_app_clk.c, "hdmi_msm.1"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003707 CLK_LOOKUP("vpe_clk", vpe_clk.c, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07003708 CLK_LOOKUP("core_clk", vpe_clk.c, "footswitch-8x60.9"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003709 CLK_LOOKUP("csi_vfe_clk", csi0_vfe_clk.c, NULL),
3710 CLK_LOOKUP("csi_vfe_clk", csi1_vfe_clk.c, "msm_camera_ov7692.0"),
3711 CLK_LOOKUP("csi_vfe_clk", csi1_vfe_clk.c, "msm_camera_ov9726.0"),
3712 CLK_LOOKUP("vfe_clk", vfe_clk.c, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07003713 CLK_LOOKUP("core_clk", vfe_clk.c, "footswitch-8x60.8"),
Matt Wagantall49722712011-08-17 18:50:53 -07003714 CLK_LOOKUP("bus_clk", vfe_axi_clk.c, "footswitch-8x60.8"),
3715 CLK_LOOKUP("bus_clk", ijpeg_axi_clk.c, "footswitch-8x60.3"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07003716 CLK_LOOKUP("mem_clk", imem_axi_clk.c, "kgsl-3d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07003717 CLK_LOOKUP("bus_clk", mdp_axi_clk.c, "footswitch-8x60.4"),
3718 CLK_LOOKUP("bus_clk", rot_axi_clk.c, "footswitch-8x60.6"),
3719 CLK_LOOKUP("bus_clk", vcodec_axi_clk.c, "footswitch-8x60.7"),
3720 CLK_LOOKUP("bus_clk", vpe_axi_clk.c, "footswitch-8x60.9"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003721 CLK_LOOKUP("amp_pclk", amp_p_clk.c, NULL),
3722 CLK_LOOKUP("csi_pclk", csi0_p_clk.c, NULL),
3723 CLK_LOOKUP("csi_pclk", csi1_p_clk.c, "msm_camera_ov7692.0"),
3724 CLK_LOOKUP("csi_pclk", csi1_p_clk.c, "msm_camera_ov9726.0"),
3725 CLK_LOOKUP("dsi_m_pclk", dsi_m_p_clk.c, NULL),
3726 CLK_LOOKUP("dsi_s_pclk", dsi_s_p_clk.c, NULL),
Matt Wagantall9dc01632011-08-17 18:55:04 -07003727 CLK_LOOKUP("iface_clk", gfx2d0_p_clk.c, "kgsl-2d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07003728 CLK_LOOKUP("iface_clk", gfx2d0_p_clk.c, "footswitch-8x60.0"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07003729 CLK_LOOKUP("iface_clk", gfx2d1_p_clk.c, "kgsl-2d1.1"),
Matt Wagantall49722712011-08-17 18:50:53 -07003730 CLK_LOOKUP("iface_clk", gfx2d1_p_clk.c, "footswitch-8x60.1"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07003731 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "kgsl-3d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07003732 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "footswitch-8x60.2"),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -07003733 CLK_LOOKUP("master_iface_clk", hdmi_m_p_clk.c, "hdmi_msm.1"),
3734 CLK_LOOKUP("slave_iface_clk", hdmi_s_p_clk.c, "hdmi_msm.1"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003735 CLK_LOOKUP("ijpeg_pclk", ijpeg_p_clk.c, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07003736 CLK_LOOKUP("iface_clk", ijpeg_p_clk.c, "footswitch-8x60.3"),
Matt Wagantallb86ad262011-10-24 19:50:29 -07003737 CLK_LOOKUP("iface_clk", jpegd_p_clk.c, NULL),
Matt Wagantall9dc01632011-08-17 18:55:04 -07003738 CLK_LOOKUP("mem_iface_clk", imem_p_clk.c, "kgsl-3d0.0"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003739 CLK_LOOKUP("mdp_pclk", mdp_p_clk.c, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07003740 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "footswitch-8x60.4"),
Matt Wagantalle604d712011-10-21 15:38:18 -07003741 CLK_LOOKUP("iface_clk", smmu_p_clk.c, "msm_iommu"),
Matt Wagantallbb90da92011-10-25 15:07:52 -07003742 CLK_LOOKUP("iface_clk", rot_p_clk.c, "msm_rotator.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07003743 CLK_LOOKUP("iface_clk", rot_p_clk.c, "footswitch-8x60.6"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003744 CLK_LOOKUP("tv_enc_pclk", tv_enc_p_clk.c, NULL),
Matt Wagantall3f7660b2011-08-17 21:25:13 -07003745 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "msm_vidc.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07003746 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "footswitch-8x60.7"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003747 CLK_LOOKUP("vfe_pclk", vfe_p_clk.c, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07003748 CLK_LOOKUP("iface_clk", vfe_p_clk.c, "footswitch-8x60.8"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003749 CLK_LOOKUP("vpe_pclk", vpe_p_clk.c, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07003750 CLK_LOOKUP("iface_clk", vpe_p_clk.c, "footswitch-8x60.9"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003751 CLK_LOOKUP("mi2s_osr_clk", mi2s_osr_clk.c, NULL),
3752 CLK_LOOKUP("mi2s_bit_clk", mi2s_bit_clk.c, NULL),
3753 CLK_LOOKUP("i2s_mic_osr_clk", codec_i2s_mic_osr_clk.c, NULL),
3754 CLK_LOOKUP("i2s_mic_bit_clk", codec_i2s_mic_bit_clk.c, NULL),
3755 CLK_LOOKUP("i2s_mic_osr_clk", spare_i2s_mic_osr_clk.c, NULL),
3756 CLK_LOOKUP("i2s_mic_bit_clk", spare_i2s_mic_bit_clk.c, NULL),
3757 CLK_LOOKUP("i2s_spkr_osr_clk", codec_i2s_spkr_osr_clk.c, NULL),
3758 CLK_LOOKUP("i2s_spkr_bit_clk", codec_i2s_spkr_bit_clk.c, NULL),
3759 CLK_LOOKUP("i2s_spkr_osr_clk", spare_i2s_spkr_osr_clk.c, NULL),
3760 CLK_LOOKUP("i2s_spkr_bit_clk", spare_i2s_spkr_bit_clk.c, NULL),
3761 CLK_LOOKUP("pcm_clk", pcm_clk.c, NULL),
Matt Wagantalle604d712011-10-21 15:38:18 -07003762 CLK_LOOKUP("core_clk", jpegd_axi_clk.c, "msm_iommu.0"),
3763 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.2"),
3764 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.3"),
3765 CLK_LOOKUP("core_clk", ijpeg_axi_clk.c, "msm_iommu.5"),
3766 CLK_LOOKUP("core_clk", vfe_axi_clk.c, "msm_iommu.6"),
3767 CLK_LOOKUP("core_clk", vcodec_axi_clk.c, "msm_iommu.7"),
3768 CLK_LOOKUP("core_clk", vcodec_axi_clk.c, "msm_iommu.8"),
3769 CLK_LOOKUP("core_clk", gfx3d_clk.c, "msm_iommu.9"),
3770 CLK_LOOKUP("core_clk", gfx2d0_clk.c, "msm_iommu.10"),
3771 CLK_LOOKUP("core_clk", gfx2d1_clk.c, "msm_iommu.11"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003772
3773 CLK_LOOKUP("dfab_dsps_clk", dfab_dsps_clk.c, NULL),
Manu Gautam5143b252012-01-05 19:25:23 -08003774 CLK_LOOKUP("core_clk", dfab_usb_hs_clk.c, "msm_otg"),
Matt Wagantall37ce3842011-08-17 16:00:36 -07003775 CLK_LOOKUP("bus_clk", dfab_sdc1_clk.c, "msm_sdcc.1"),
3776 CLK_LOOKUP("bus_clk", dfab_sdc2_clk.c, "msm_sdcc.2"),
3777 CLK_LOOKUP("bus_clk", dfab_sdc3_clk.c, "msm_sdcc.3"),
3778 CLK_LOOKUP("bus_clk", dfab_sdc4_clk.c, "msm_sdcc.4"),
3779 CLK_LOOKUP("bus_clk", dfab_sdc5_clk.c, "msm_sdcc.5"),
Stephen Boydef5d1c42011-12-15 20:47:14 -08003780 CLK_LOOKUP("bus_clk", dfab_scm_clk.c, "scm"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003781
Matt Wagantalle1a86062011-08-18 17:46:10 -07003782 CLK_LOOKUP("mem_clk", ebi1_adm0_clk.c, "msm_dmov.0"),
3783 CLK_LOOKUP("mem_clk", ebi1_adm1_clk.c, "msm_dmov.1"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003784
Matt Wagantallc00f95d2012-01-05 14:22:45 -08003785 CLK_LOOKUP("sc0_mclk", sc0_m_clk, ""),
3786 CLK_LOOKUP("sc1_mclk", sc1_m_clk, ""),
3787 CLK_LOOKUP("l2_mclk", l2_m_clk, ""),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003788};
3789
3790/*
3791 * Miscellaneous clock register initializations
3792 */
3793
3794/* Read, modify, then write-back a register. */
3795static void __init rmwreg(uint32_t val, void *reg, uint32_t mask)
3796{
3797 uint32_t regval = readl_relaxed(reg);
3798 regval &= ~mask;
3799 regval |= val;
3800 writel_relaxed(regval, reg);
3801}
3802
3803static void __init reg_init(void)
3804{
3805 /* Setup MM_PLL2 (PLL3), but turn it off. Rate set by set_rate_tv(). */
3806 rmwreg(0, MM_PLL2_MODE_REG, BIT(0)); /* Disable output */
3807 /* Set ref, bypass, assert reset, disable output, disable test mode */
3808 writel_relaxed(0, MM_PLL2_MODE_REG); /* PXO */
3809 writel_relaxed(0x00800000, MM_PLL2_CONFIG_REG); /* Enable main out. */
3810
3811 /* The clock driver doesn't use SC1's voting register to control
3812 * HW-voteable clocks. Clear its bits so that disabling bits in the
3813 * SC0 register will cause the corresponding clocks to be disabled. */
3814 rmwreg(BIT(12)|BIT(11), SC0_U_CLK_BRANCH_ENA_VOTE_REG, BM(12, 11));
3815 writel_relaxed(BIT(12)|BIT(11), SC1_U_CLK_BRANCH_ENA_VOTE_REG);
3816 /* Let sc_aclk and sc_clk halt when both Scorpions are collapsed. */
3817 writel_relaxed(BIT(12)|BIT(11), SC0_U_CLK_SLEEP_ENA_VOTE_REG);
3818 writel_relaxed(BIT(12)|BIT(11), SC1_U_CLK_SLEEP_ENA_VOTE_REG);
3819
3820 /* Deassert MM SW_RESET_ALL signal. */
3821 writel_relaxed(0, SW_RESET_ALL_REG);
3822
3823 /* Initialize MM AHB registers: Enable the FPB clock and disable HW
3824 * gating for all clocks. Also set VFE_AHB's FORCE_CORE_ON bit to
3825 * prevent its memory from being collapsed when the clock is halted.
3826 * The sleep and wake-up delays are set to safe values. */
Matt Wagantall30011d22011-07-25 20:32:04 -07003827 rmwreg(0x00000003, AHB_EN_REG, 0x6C000003);
3828 writel_relaxed(0x000007F9, AHB_EN2_REG);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003829
3830 /* Deassert all locally-owned MM AHB resets. */
3831 rmwreg(0, SW_RESET_AHB_REG, 0xFFF7DFFF);
3832
3833 /* Initialize MM AXI registers: Enable HW gating for all clocks that
3834 * support it. Also set FORCE_CORE_ON bits, and any sleep and wake-up
3835 * delays to safe values. */
Matt Wagantall30011d22011-07-25 20:32:04 -07003836 rmwreg(0x100207F9, MAXI_EN_REG, 0x1803FFFF);
3837 rmwreg(0x7027FCFF, MAXI_EN2_REG, 0x7A3FFFFF);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003838 writel_relaxed(0x3FE7FCFF, MAXI_EN3_REG);
3839 writel_relaxed(0x000001D8, SAXI_EN_REG);
3840
3841 /* Initialize MM CC registers: Set MM FORCE_CORE_ON bits so that core
3842 * memories retain state even when not clocked. Also, set sleep and
3843 * wake-up delays to safe values. */
Matt Wagantall30011d22011-07-25 20:32:04 -07003844 rmwreg(0x00000000, CSI_CC_REG, 0x00000018);
3845 rmwreg(0x00000400, MISC_CC_REG, 0x017C0400);
3846 rmwreg(0x000007FD, MISC_CC2_REG, 0x70C2E7FF);
3847 rmwreg(0x80FF0000, GFX2D0_CC_REG, 0xE0FF0010);
3848 rmwreg(0x80FF0000, GFX2D1_CC_REG, 0xE0FF0010);
3849 rmwreg(0x80FF0000, GFX3D_CC_REG, 0xE0FF0010);
3850 rmwreg(0x80FF0000, IJPEG_CC_REG, 0xE0FF0018);
3851 rmwreg(0x80FF0000, JPEGD_CC_REG, 0xE0FF0018);
3852 rmwreg(0x80FF0000, MDP_CC_REG, 0xE1FF0010);
3853 rmwreg(0x80FF0000, PIXEL_CC_REG, 0xE1FF0010);
3854 rmwreg(0x000004FF, PIXEL_CC2_REG, 0x000007FF);
3855 rmwreg(0x80FF0000, ROT_CC_REG, 0xE0FF0010);
3856 rmwreg(0x80FF0000, TV_CC_REG, 0xE1FFC010);
3857 rmwreg(0x000004FF, TV_CC2_REG, 0x000027FF);
3858 rmwreg(0xC0FF0000, VCODEC_CC_REG, 0xE0FF0010);
3859 rmwreg(0x80FF0000, VFE_CC_REG, 0xE0FFC010);
3860 rmwreg(0x80FF0000, VPE_CC_REG, 0xE0FF0010);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003861
3862 /* De-assert MM AXI resets to all hardware blocks. */
3863 writel_relaxed(0, SW_RESET_AXI_REG);
3864
3865 /* Deassert all MM core resets. */
3866 writel_relaxed(0, SW_RESET_CORE_REG);
3867
3868 /* Reset 3D core once more, with its clock enabled. This can
3869 * eventually be done as part of the GDFS footswitch driver. */
3870 clk_set_rate(&gfx3d_clk.c, 27000000);
3871 clk_enable(&gfx3d_clk.c);
3872 writel_relaxed(BIT(12), SW_RESET_CORE_REG);
3873 mb();
3874 udelay(5);
3875 writel_relaxed(0, SW_RESET_CORE_REG);
3876 /* Make sure reset is de-asserted before clock is disabled. */
3877 mb();
3878 clk_disable(&gfx3d_clk.c);
3879
3880 /* Enable TSSC and PDM PXO sources. */
3881 writel_relaxed(BIT(11), TSSC_CLK_CTL_REG);
3882 writel_relaxed(BIT(15), PDM_CLK_NS_REG);
3883 /* Set the dsi_byte_clk src to the DSI PHY PLL,
3884 * dsi_esc_clk to PXO/2, and the hdmi_app_clk src to PXO */
3885 rmwreg(0x400001, MISC_CC2_REG, 0x424003);
3886}
3887
3888/* Local clock driver initialization. */
Stephen Boydbb600ae2011-08-02 20:11:40 -07003889static void __init msm8660_clock_init(void)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003890{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003891 xo_pxo = msm_xo_get(MSM_XO_PXO, "clock-8x60");
3892 if (IS_ERR(xo_pxo)) {
3893 pr_err("%s: msm_xo_get(PXO) failed.\n", __func__);
3894 BUG();
3895 }
Matt Wagantalled90b002011-12-12 21:22:43 -08003896 xo_cxo = msm_xo_get(MSM_XO_CXO, "clock-8x60");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003897 if (IS_ERR(xo_cxo)) {
3898 pr_err("%s: msm_xo_get(CXO) failed.\n", __func__);
3899 BUG();
3900 }
3901
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003902 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003903 /* Initialize clock registers. */
3904 reg_init();
3905
3906 /* Initialize rates for clocks that only support one. */
3907 clk_set_rate(&pdm_clk.c, 27000000);
3908 clk_set_rate(&prng_clk.c, 64000000);
3909 clk_set_rate(&mdp_vsync_clk.c, 27000000);
3910 clk_set_rate(&tsif_ref_clk.c, 105000);
3911 clk_set_rate(&tssc_clk.c, 27000000);
3912 clk_set_rate(&usb_hs1_xcvr_clk.c, 60000000);
3913 clk_set_rate(&usb_fs1_src_clk.c, 60000000);
3914 clk_set_rate(&usb_fs2_src_clk.c, 60000000);
3915
3916 /* The halt status bits for PDM and TSSC may be incorrect at boot.
3917 * Toggle these clocks on and off to refresh them. */
Matt Wagantall0625ea02011-07-13 18:51:56 -07003918 rcg_clk_enable(&pdm_clk.c);
3919 rcg_clk_disable(&pdm_clk.c);
3920 rcg_clk_enable(&tssc_clk.c);
3921 rcg_clk_disable(&tssc_clk.c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003922}
3923
Stephen Boydbb600ae2011-08-02 20:11:40 -07003924static int __init msm8660_clock_late_init(void)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003925{
3926 int rc;
3927
3928 /* Vote for MMFPB to be at least 64MHz when an Apps CPU is active. */
3929 struct clk *mmfpb_a_clk = clk_get(NULL, "mmfpb_a_clk");
3930 if (WARN(IS_ERR(mmfpb_a_clk), "mmfpb_a_clk not found (%ld)\n",
3931 PTR_ERR(mmfpb_a_clk)))
3932 return PTR_ERR(mmfpb_a_clk);
Matt Wagantallde555f562011-11-08 14:18:07 -08003933 rc = clk_set_rate(mmfpb_a_clk, 64000000);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003934 if (WARN(rc, "mmfpb_a_clk rate was not set (%d)\n", rc))
3935 return rc;
3936 rc = clk_enable(mmfpb_a_clk);
3937 if (WARN(rc, "mmfpb_a_clk not enabled (%d)\n", rc))
3938 return rc;
3939
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003940 return unvote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003941}
Stephen Boydbb600ae2011-08-02 20:11:40 -07003942
3943struct clock_init_data msm8x60_clock_init_data __initdata = {
3944 .table = msm_clocks_8x60,
3945 .size = ARRAY_SIZE(msm_clocks_8x60),
3946 .init = msm8660_clock_init,
3947 .late_init = msm8660_clock_late_init,
3948};