| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2 | * Copyright (C) 1999-2003		Andre Hedrick <andre@linux-ide.org> | 
|  | 3 | * Portions Copyright (C) 2001	        Sun Microsystems, Inc. | 
|  | 4 | * Portions Copyright (C) 2003		Red Hat Inc | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 5 | * Portions Copyright (C) 2007		Bartlomiej Zolnierkiewicz | 
| Sergei Shtylyov | ea2ac5a | 2008-10-17 18:09:15 +0200 | [diff] [blame] | 6 | * Portions Copyright (C) 2005-2008	MontaVista Software, Inc. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 7 | * | 
|  | 8 | * Thanks to HighPoint Technologies for their assistance, and hardware. | 
|  | 9 | * Special Thanks to Jon Burchmore in SanDiego for the deep pockets, his | 
|  | 10 | * donation of an ABit BP6 mainboard, processor, and memory acellerated | 
|  | 11 | * development and support. | 
|  | 12 | * | 
| Alan Cox | b39b01f | 2005-06-27 15:24:27 -0700 | [diff] [blame] | 13 | * | 
| Sergei Shtylyov | 836c006 | 2006-12-13 00:35:47 -0800 | [diff] [blame] | 14 | * HighPoint has its own drivers (open source except for the RAID part) | 
|  | 15 | * available from http://www.highpoint-tech.com/BIOS%20+%20Driver/. | 
|  | 16 | * This may be useful to anyone wanting to work on this driver, however  do not | 
|  | 17 | * trust  them too much since the code tends to become less and less meaningful | 
|  | 18 | * as the time passes... :-/ | 
| Alan Cox | b39b01f | 2005-06-27 15:24:27 -0700 | [diff] [blame] | 19 | * | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 20 | * Note that final HPT370 support was done by force extraction of GPL. | 
|  | 21 | * | 
|  | 22 | * - add function for getting/setting power status of drive | 
|  | 23 | * - the HPT370's state machine can get confused. reset it before each dma | 
|  | 24 | *   xfer to prevent that from happening. | 
|  | 25 | * - reset state engine whenever we get an error. | 
|  | 26 | * - check for busmaster state at end of dma. | 
|  | 27 | * - use new highpoint timings. | 
|  | 28 | * - detect bus speed using highpoint register. | 
|  | 29 | * - use pll if we don't have a clock table. added a 66MHz table that's | 
|  | 30 | *   just 2x the 33MHz table. | 
|  | 31 | * - removed turnaround. NOTE: we never want to switch between pll and | 
|  | 32 | *   pci clocks as the chip can glitch in those cases. the highpoint | 
|  | 33 | *   approved workaround slows everything down too much to be useful. in | 
|  | 34 | *   addition, we would have to serialize access to each chip. | 
|  | 35 | * 	Adrian Sun <a.sun@sun.com> | 
|  | 36 | * | 
|  | 37 | * add drive timings for 66MHz PCI bus, | 
|  | 38 | * fix ATA Cable signal detection, fix incorrect /proc info | 
|  | 39 | * add /proc display for per-drive PIO/DMA/UDMA mode and | 
|  | 40 | * per-channel ATA-33/66 Cable detect. | 
|  | 41 | * 	Duncan Laurie <void@sun.com> | 
|  | 42 | * | 
|  | 43 | * fixup /proc output for multiple controllers | 
|  | 44 | *	Tim Hockin <thockin@sun.com> | 
|  | 45 | * | 
|  | 46 | * On hpt366: | 
|  | 47 | * Reset the hpt366 on error, reset on dma | 
|  | 48 | * Fix disabling Fast Interrupt hpt366. | 
|  | 49 | * 	Mike Waychison <crlf@sun.com> | 
|  | 50 | * | 
|  | 51 | * Added support for 372N clocking and clock switching. The 372N needs | 
|  | 52 | * different clocks on read/write. This requires overloading rw_disk and | 
|  | 53 | * other deeply crazy things. Thanks to <http://www.hoerstreich.de> for | 
|  | 54 | * keeping me sane. | 
|  | 55 | *		Alan Cox <alan@redhat.com> | 
|  | 56 | * | 
| Sergei Shtylyov | 836c006 | 2006-12-13 00:35:47 -0800 | [diff] [blame] | 57 | * - fix the clock turnaround code: it was writing to the wrong ports when | 
|  | 58 | *   called for the secondary channel, caching the current clock mode per- | 
|  | 59 | *   channel caused the cached register value to get out of sync with the | 
|  | 60 | *   actual one, the channels weren't serialized, the turnaround shouldn't | 
|  | 61 | *   be done on 66 MHz PCI bus | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 62 | * - disable UltraATA/100 for HPT370 by default as the 33 MHz clock being used | 
|  | 63 | *   does not allow for this speed anyway | 
|  | 64 | * - avoid touching disabled channels (e.g. HPT371/N are single channel chips, | 
|  | 65 | *   their primary channel is kind of virtual, it isn't tied to any pins) | 
| Sergei Shtylyov | 471a0bd | 2006-12-13 00:35:49 -0800 | [diff] [blame] | 66 | * - fix/remove bad/unused timing tables and use one set of tables for the whole | 
|  | 67 | *   HPT37x chip family; save space by introducing the separate transfer mode | 
|  | 68 | *   table in which the mode lookup is done | 
| Sergei Shtylyov | 26c068d | 2006-12-13 00:35:52 -0800 | [diff] [blame] | 69 | * - use f_CNT value saved by  the HighPoint BIOS as reading it directly gives | 
| Sergei Shtylyov | 7293136 | 2007-09-11 22:28:35 +0200 | [diff] [blame] | 70 | *   the wrong PCI frequency since DPLL has already been calibrated by BIOS; | 
|  | 71 | *   read it only from the function 0 of HPT374 chips | 
| Sergei Shtylyov | 33b18a6 | 2006-12-13 00:35:50 -0800 | [diff] [blame] | 72 | * - fix the hotswap code:  it caused RESET- to glitch when tristating the bus, | 
|  | 73 | *   and for HPT36x the obsolete HDIO_TRISTATE_HWIF handler was called instead | 
| Sergei Shtylyov | 73d1dd9 | 2006-12-13 00:35:51 -0800 | [diff] [blame] | 74 | * - pass to init_chipset() handlers a copy of the IDE PCI device structure as | 
|  | 75 | *   they tamper with its fields | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 76 | * - pass  to the init_setup handlers a copy of the ide_pci_device_t structure | 
|  | 77 | *   since they may tamper with its fields | 
| Sergei Shtylyov | 9077857 | 2007-02-07 18:17:51 +0100 | [diff] [blame] | 78 | * - prefix the driver startup messages with the real chip name | 
|  | 79 | * - claim the extra 240 bytes of I/O space for all chips | 
| Sergei Shtylyov | 2648e5d | 2007-07-09 23:17:55 +0200 | [diff] [blame] | 80 | * - optimize the UltraDMA filtering and the drive list lookup code | 
| Sergei Shtylyov | b458671 | 2007-02-07 18:17:54 +0100 | [diff] [blame] | 81 | * - use pci_get_slot() to get to the function 1 of HPT36x/374 | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 82 | * - cache offset of the channel's misc. control registers (MCRs) being used | 
|  | 83 | *   throughout the driver | 
|  | 84 | * - only touch the relevant MCR when detecting the cable type on HPT374's | 
|  | 85 | *   function 1 | 
| Sergei Shtylyov | abc4ad4 | 2007-02-07 18:18:05 +0100 | [diff] [blame] | 86 | * - rename all the register related variables consistently | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 87 | * - move all the interrupt twiddling code from the speedproc handlers into | 
|  | 88 | *   init_hwif_hpt366(), also grouping all the DMA related code together there | 
| Sergei Shtylyov | 866664d | 2008-01-25 22:17:05 +0100 | [diff] [blame] | 89 | * - merge HPT36x/HPT37x speedproc handlers, fix PIO timing register mask and | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 90 | *   separate the UltraDMA and MWDMA masks there to avoid changing PIO timings | 
|  | 91 | *   when setting an UltraDMA mode | 
|  | 92 | * - fix hpt3xx_tune_drive() to set the PIO mode requested, not always select | 
|  | 93 | *   the best possible one | 
| Sergei Shtylyov | 4bf63de | 2007-02-07 18:18:13 +0100 | [diff] [blame] | 94 | * - clean up DMA timeout handling for HPT370 | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 95 | * - switch to using the enumeration type to differ between the numerous chip | 
|  | 96 | *   variants, matching PCI device/revision ID with the chip type early, at the | 
|  | 97 | *   init_setup stage | 
|  | 98 | * - extend the hpt_info structure to hold the DPLL and PCI clock frequencies, | 
|  | 99 | *   stop duplicating it for each channel by storing the pointer in the pci_dev | 
|  | 100 | *   structure: first, at the init_setup stage, point it to a static "template" | 
|  | 101 | *   with only the chip type and its specific base DPLL frequency, the highest | 
| Sergei Shtylyov | 2648e5d | 2007-07-09 23:17:55 +0200 | [diff] [blame] | 102 | *   UltraDMA mode, and the chip settings table pointer filled,  then, at the | 
|  | 103 | *   init_chipset stage, allocate per-chip instance  and fill it with the rest | 
|  | 104 | *   of the necessary information | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 105 | * - get rid of the constant thresholds in the HPT37x PCI clock detection code, | 
|  | 106 | *   switch  to calculating  PCI clock frequency based on the chip's base DPLL | 
|  | 107 | *   frequency | 
|  | 108 | * - switch to using the  DPLL clock and enable UltraATA/133 mode by default on | 
| Sergei Shtylyov | 278978e | 2007-06-08 15:14:32 +0200 | [diff] [blame] | 109 | *   anything  newer than HPT370/A (except HPT374 that is not capable of this | 
|  | 110 | *   mode according to the manual) | 
| Sergei Shtylyov | 6273d26 | 2007-02-07 18:18:20 +0100 | [diff] [blame] | 111 | * - fold PCI clock detection and DPLL setup code into init_chipset_hpt366(), | 
|  | 112 | *   also fixing the interchanged 25/40 MHz PCI clock cases for HPT36x chips; | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 113 | *   unify HPT36x/37x timing setup code and the speedproc handlers by joining | 
|  | 114 | *   the register setting lists into the table indexed by the clock selected | 
| Sergei Shtylyov | 2648e5d | 2007-07-09 23:17:55 +0200 | [diff] [blame] | 115 | * - set the correct hwif->ultra_mask for each individual chip | 
| Sergei Shtylyov | b4e4436 | 2007-10-11 23:53:58 +0200 | [diff] [blame] | 116 | * - add Ultra and MW DMA mode filtering for the HPT37[24] based SATA cards | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 117 | *	Sergei Shtylyov, <sshtylyov@ru.mvista.com> or <source@mvista.com> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 118 | */ | 
|  | 119 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 120 | #include <linux/types.h> | 
|  | 121 | #include <linux/module.h> | 
|  | 122 | #include <linux/kernel.h> | 
|  | 123 | #include <linux/delay.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 124 | #include <linux/blkdev.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 125 | #include <linux/interrupt.h> | 
|  | 126 | #include <linux/pci.h> | 
|  | 127 | #include <linux/init.h> | 
|  | 128 | #include <linux/ide.h> | 
|  | 129 |  | 
|  | 130 | #include <asm/uaccess.h> | 
|  | 131 | #include <asm/io.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 132 |  | 
| Bartlomiej Zolnierkiewicz | ced3ec8 | 2008-07-24 22:53:32 +0200 | [diff] [blame] | 133 | #define DRV_NAME "hpt366" | 
|  | 134 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 135 | /* various tuning parameters */ | 
|  | 136 | #define HPT_RESET_STATE_ENGINE | 
| Sergei Shtylyov | 836c006 | 2006-12-13 00:35:47 -0800 | [diff] [blame] | 137 | #undef	HPT_DELAY_INTERRUPT | 
|  | 138 | #define HPT_SERIALIZE_IO	0 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 139 |  | 
|  | 140 | static const char *quirk_drives[] = { | 
|  | 141 | "QUANTUM FIREBALLlct08 08", | 
|  | 142 | "QUANTUM FIREBALLP KA6.4", | 
|  | 143 | "QUANTUM FIREBALLP LM20.4", | 
|  | 144 | "QUANTUM FIREBALLP LM20.5", | 
|  | 145 | NULL | 
|  | 146 | }; | 
|  | 147 |  | 
|  | 148 | static const char *bad_ata100_5[] = { | 
|  | 149 | "IBM-DTLA-307075", | 
|  | 150 | "IBM-DTLA-307060", | 
|  | 151 | "IBM-DTLA-307045", | 
|  | 152 | "IBM-DTLA-307030", | 
|  | 153 | "IBM-DTLA-307020", | 
|  | 154 | "IBM-DTLA-307015", | 
|  | 155 | "IBM-DTLA-305040", | 
|  | 156 | "IBM-DTLA-305030", | 
|  | 157 | "IBM-DTLA-305020", | 
|  | 158 | "IC35L010AVER07-0", | 
|  | 159 | "IC35L020AVER07-0", | 
|  | 160 | "IC35L030AVER07-0", | 
|  | 161 | "IC35L040AVER07-0", | 
|  | 162 | "IC35L060AVER07-0", | 
|  | 163 | "WDC AC310200R", | 
|  | 164 | NULL | 
|  | 165 | }; | 
|  | 166 |  | 
|  | 167 | static const char *bad_ata66_4[] = { | 
|  | 168 | "IBM-DTLA-307075", | 
|  | 169 | "IBM-DTLA-307060", | 
|  | 170 | "IBM-DTLA-307045", | 
|  | 171 | "IBM-DTLA-307030", | 
|  | 172 | "IBM-DTLA-307020", | 
|  | 173 | "IBM-DTLA-307015", | 
|  | 174 | "IBM-DTLA-305040", | 
|  | 175 | "IBM-DTLA-305030", | 
|  | 176 | "IBM-DTLA-305020", | 
|  | 177 | "IC35L010AVER07-0", | 
|  | 178 | "IC35L020AVER07-0", | 
|  | 179 | "IC35L030AVER07-0", | 
|  | 180 | "IC35L040AVER07-0", | 
|  | 181 | "IC35L060AVER07-0", | 
|  | 182 | "WDC AC310200R", | 
| Sergei Shtylyov | 783353b | 2007-07-03 22:28:35 +0200 | [diff] [blame] | 183 | "MAXTOR STM3320620A", | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 184 | NULL | 
|  | 185 | }; | 
|  | 186 |  | 
|  | 187 | static const char *bad_ata66_3[] = { | 
|  | 188 | "WDC AC310200R", | 
|  | 189 | NULL | 
|  | 190 | }; | 
|  | 191 |  | 
|  | 192 | static const char *bad_ata33[] = { | 
|  | 193 | "Maxtor 92720U8", "Maxtor 92040U6", "Maxtor 91360U4", "Maxtor 91020U3", "Maxtor 90845U3", "Maxtor 90650U2", | 
|  | 194 | "Maxtor 91360D8", "Maxtor 91190D7", "Maxtor 91020D6", "Maxtor 90845D5", "Maxtor 90680D4", "Maxtor 90510D3", "Maxtor 90340D2", | 
|  | 195 | "Maxtor 91152D8", "Maxtor 91008D7", "Maxtor 90845D6", "Maxtor 90840D6", "Maxtor 90720D5", "Maxtor 90648D5", "Maxtor 90576D4", | 
|  | 196 | "Maxtor 90510D4", | 
|  | 197 | "Maxtor 90432D3", "Maxtor 90288D2", "Maxtor 90256D2", | 
|  | 198 | "Maxtor 91000D8", "Maxtor 90910D8", "Maxtor 90875D7", "Maxtor 90840D7", "Maxtor 90750D6", "Maxtor 90625D5", "Maxtor 90500D4", | 
|  | 199 | "Maxtor 91728D8", "Maxtor 91512D7", "Maxtor 91303D6", "Maxtor 91080D5", "Maxtor 90845D4", "Maxtor 90680D4", "Maxtor 90648D3", "Maxtor 90432D2", | 
|  | 200 | NULL | 
|  | 201 | }; | 
|  | 202 |  | 
| Sergei Shtylyov | 471a0bd | 2006-12-13 00:35:49 -0800 | [diff] [blame] | 203 | static u8 xfer_speeds[] = { | 
|  | 204 | XFER_UDMA_6, | 
|  | 205 | XFER_UDMA_5, | 
|  | 206 | XFER_UDMA_4, | 
|  | 207 | XFER_UDMA_3, | 
|  | 208 | XFER_UDMA_2, | 
|  | 209 | XFER_UDMA_1, | 
|  | 210 | XFER_UDMA_0, | 
|  | 211 |  | 
|  | 212 | XFER_MW_DMA_2, | 
|  | 213 | XFER_MW_DMA_1, | 
|  | 214 | XFER_MW_DMA_0, | 
|  | 215 |  | 
|  | 216 | XFER_PIO_4, | 
|  | 217 | XFER_PIO_3, | 
|  | 218 | XFER_PIO_2, | 
|  | 219 | XFER_PIO_1, | 
|  | 220 | XFER_PIO_0 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 221 | }; | 
|  | 222 |  | 
| Sergei Shtylyov | 471a0bd | 2006-12-13 00:35:49 -0800 | [diff] [blame] | 223 | /* Key for bus clock timings | 
|  | 224 | * 36x   37x | 
|  | 225 | * bits  bits | 
|  | 226 | * 0:3	 0:3	data_high_time. Inactive time of DIOW_/DIOR_ for PIO and MW DMA. | 
|  | 227 | *		cycles = value + 1 | 
|  | 228 | * 4:7	 4:8	data_low_time. Active time of DIOW_/DIOR_ for PIO and MW DMA. | 
|  | 229 | *		cycles = value + 1 | 
|  | 230 | * 8:11  9:12	cmd_high_time. Inactive time of DIOW_/DIOR_ during task file | 
|  | 231 | *		register access. | 
|  | 232 | * 12:15 13:17	cmd_low_time. Active time of DIOW_/DIOR_ during task file | 
|  | 233 | *		register access. | 
|  | 234 | * 16:18 18:20	udma_cycle_time. Clock cycles for UDMA xfer. | 
|  | 235 | * -	 21	CLK frequency: 0=ATA clock, 1=dual ATA clock. | 
|  | 236 | * 19:21 22:24	pre_high_time. Time to initialize the 1st cycle for PIO and | 
|  | 237 | *		MW DMA xfer. | 
|  | 238 | * 22:24 25:27	cmd_pre_high_time. Time to initialize the 1st PIO cycle for | 
|  | 239 | *		task file register access. | 
|  | 240 | * 28	 28	UDMA enable. | 
|  | 241 | * 29	 29	DMA  enable. | 
|  | 242 | * 30	 30	PIO MST enable. If set, the chip is in bus master mode during | 
|  | 243 | *		PIO xfer. | 
|  | 244 | * 31	 31	FIFO enable. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 245 | */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 246 |  | 
| Sergei Shtylyov | 471a0bd | 2006-12-13 00:35:49 -0800 | [diff] [blame] | 247 | static u32 forty_base_hpt36x[] = { | 
|  | 248 | /* XFER_UDMA_6 */	0x900fd943, | 
|  | 249 | /* XFER_UDMA_5 */	0x900fd943, | 
|  | 250 | /* XFER_UDMA_4 */	0x900fd943, | 
|  | 251 | /* XFER_UDMA_3 */	0x900ad943, | 
|  | 252 | /* XFER_UDMA_2 */	0x900bd943, | 
|  | 253 | /* XFER_UDMA_1 */	0x9008d943, | 
|  | 254 | /* XFER_UDMA_0 */	0x9008d943, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 255 |  | 
| Sergei Shtylyov | 471a0bd | 2006-12-13 00:35:49 -0800 | [diff] [blame] | 256 | /* XFER_MW_DMA_2 */	0xa008d943, | 
|  | 257 | /* XFER_MW_DMA_1 */	0xa010d955, | 
|  | 258 | /* XFER_MW_DMA_0 */	0xa010d9fc, | 
|  | 259 |  | 
|  | 260 | /* XFER_PIO_4 */	0xc008d963, | 
|  | 261 | /* XFER_PIO_3 */	0xc010d974, | 
|  | 262 | /* XFER_PIO_2 */	0xc010d997, | 
|  | 263 | /* XFER_PIO_1 */	0xc010d9c7, | 
|  | 264 | /* XFER_PIO_0 */	0xc018d9d9 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 265 | }; | 
|  | 266 |  | 
| Sergei Shtylyov | 471a0bd | 2006-12-13 00:35:49 -0800 | [diff] [blame] | 267 | static u32 thirty_three_base_hpt36x[] = { | 
|  | 268 | /* XFER_UDMA_6 */	0x90c9a731, | 
|  | 269 | /* XFER_UDMA_5 */	0x90c9a731, | 
|  | 270 | /* XFER_UDMA_4 */	0x90c9a731, | 
|  | 271 | /* XFER_UDMA_3 */	0x90cfa731, | 
|  | 272 | /* XFER_UDMA_2 */	0x90caa731, | 
|  | 273 | /* XFER_UDMA_1 */	0x90cba731, | 
|  | 274 | /* XFER_UDMA_0 */	0x90c8a731, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 275 |  | 
| Sergei Shtylyov | 471a0bd | 2006-12-13 00:35:49 -0800 | [diff] [blame] | 276 | /* XFER_MW_DMA_2 */	0xa0c8a731, | 
|  | 277 | /* XFER_MW_DMA_1 */	0xa0c8a732,	/* 0xa0c8a733 */ | 
|  | 278 | /* XFER_MW_DMA_0 */	0xa0c8a797, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 279 |  | 
| Sergei Shtylyov | 471a0bd | 2006-12-13 00:35:49 -0800 | [diff] [blame] | 280 | /* XFER_PIO_4 */	0xc0c8a731, | 
|  | 281 | /* XFER_PIO_3 */	0xc0c8a742, | 
|  | 282 | /* XFER_PIO_2 */	0xc0d0a753, | 
|  | 283 | /* XFER_PIO_1 */	0xc0d0a7a3,	/* 0xc0d0a793 */ | 
|  | 284 | /* XFER_PIO_0 */	0xc0d0a7aa	/* 0xc0d0a7a7 */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 285 | }; | 
|  | 286 |  | 
| Sergei Shtylyov | 471a0bd | 2006-12-13 00:35:49 -0800 | [diff] [blame] | 287 | static u32 twenty_five_base_hpt36x[] = { | 
|  | 288 | /* XFER_UDMA_6 */	0x90c98521, | 
|  | 289 | /* XFER_UDMA_5 */	0x90c98521, | 
|  | 290 | /* XFER_UDMA_4 */	0x90c98521, | 
|  | 291 | /* XFER_UDMA_3 */	0x90cf8521, | 
|  | 292 | /* XFER_UDMA_2 */	0x90cf8521, | 
|  | 293 | /* XFER_UDMA_1 */	0x90cb8521, | 
|  | 294 | /* XFER_UDMA_0 */	0x90cb8521, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 295 |  | 
| Sergei Shtylyov | 471a0bd | 2006-12-13 00:35:49 -0800 | [diff] [blame] | 296 | /* XFER_MW_DMA_2 */	0xa0ca8521, | 
|  | 297 | /* XFER_MW_DMA_1 */	0xa0ca8532, | 
|  | 298 | /* XFER_MW_DMA_0 */	0xa0ca8575, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 299 |  | 
| Sergei Shtylyov | 471a0bd | 2006-12-13 00:35:49 -0800 | [diff] [blame] | 300 | /* XFER_PIO_4 */	0xc0ca8521, | 
|  | 301 | /* XFER_PIO_3 */	0xc0ca8532, | 
|  | 302 | /* XFER_PIO_2 */	0xc0ca8542, | 
|  | 303 | /* XFER_PIO_1 */	0xc0d08572, | 
|  | 304 | /* XFER_PIO_0 */	0xc0d08585 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 305 | }; | 
|  | 306 |  | 
| Sergei Shtylyov | 809b53c | 2007-12-12 23:31:58 +0100 | [diff] [blame] | 307 | #if 0 | 
|  | 308 | /* These are the timing tables from the HighPoint open source drivers... */ | 
| Sergei Shtylyov | 471a0bd | 2006-12-13 00:35:49 -0800 | [diff] [blame] | 309 | static u32 thirty_three_base_hpt37x[] = { | 
|  | 310 | /* XFER_UDMA_6 */	0x12446231,	/* 0x12646231 ?? */ | 
|  | 311 | /* XFER_UDMA_5 */	0x12446231, | 
|  | 312 | /* XFER_UDMA_4 */	0x12446231, | 
|  | 313 | /* XFER_UDMA_3 */	0x126c6231, | 
|  | 314 | /* XFER_UDMA_2 */	0x12486231, | 
|  | 315 | /* XFER_UDMA_1 */	0x124c6233, | 
|  | 316 | /* XFER_UDMA_0 */	0x12506297, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 317 |  | 
| Sergei Shtylyov | 471a0bd | 2006-12-13 00:35:49 -0800 | [diff] [blame] | 318 | /* XFER_MW_DMA_2 */	0x22406c31, | 
|  | 319 | /* XFER_MW_DMA_1 */	0x22406c33, | 
|  | 320 | /* XFER_MW_DMA_0 */	0x22406c97, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 321 |  | 
| Sergei Shtylyov | 471a0bd | 2006-12-13 00:35:49 -0800 | [diff] [blame] | 322 | /* XFER_PIO_4 */	0x06414e31, | 
|  | 323 | /* XFER_PIO_3 */	0x06414e42, | 
|  | 324 | /* XFER_PIO_2 */	0x06414e53, | 
|  | 325 | /* XFER_PIO_1 */	0x06814e93, | 
|  | 326 | /* XFER_PIO_0 */	0x06814ea7 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 327 | }; | 
|  | 328 |  | 
| Sergei Shtylyov | 471a0bd | 2006-12-13 00:35:49 -0800 | [diff] [blame] | 329 | static u32 fifty_base_hpt37x[] = { | 
|  | 330 | /* XFER_UDMA_6 */	0x12848242, | 
|  | 331 | /* XFER_UDMA_5 */	0x12848242, | 
|  | 332 | /* XFER_UDMA_4 */	0x12ac8242, | 
|  | 333 | /* XFER_UDMA_3 */	0x128c8242, | 
|  | 334 | /* XFER_UDMA_2 */	0x120c8242, | 
|  | 335 | /* XFER_UDMA_1 */	0x12148254, | 
|  | 336 | /* XFER_UDMA_0 */	0x121882ea, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 337 |  | 
| Sergei Shtylyov | 471a0bd | 2006-12-13 00:35:49 -0800 | [diff] [blame] | 338 | /* XFER_MW_DMA_2 */	0x22808242, | 
|  | 339 | /* XFER_MW_DMA_1 */	0x22808254, | 
|  | 340 | /* XFER_MW_DMA_0 */	0x228082ea, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 341 |  | 
| Sergei Shtylyov | 471a0bd | 2006-12-13 00:35:49 -0800 | [diff] [blame] | 342 | /* XFER_PIO_4 */	0x0a81f442, | 
|  | 343 | /* XFER_PIO_3 */	0x0a81f443, | 
|  | 344 | /* XFER_PIO_2 */	0x0a81f454, | 
|  | 345 | /* XFER_PIO_1 */	0x0ac1f465, | 
|  | 346 | /* XFER_PIO_0 */	0x0ac1f48a | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 347 | }; | 
|  | 348 |  | 
| Sergei Shtylyov | 471a0bd | 2006-12-13 00:35:49 -0800 | [diff] [blame] | 349 | static u32 sixty_six_base_hpt37x[] = { | 
|  | 350 | /* XFER_UDMA_6 */	0x1c869c62, | 
|  | 351 | /* XFER_UDMA_5 */	0x1cae9c62,	/* 0x1c8a9c62 */ | 
|  | 352 | /* XFER_UDMA_4 */	0x1c8a9c62, | 
|  | 353 | /* XFER_UDMA_3 */	0x1c8e9c62, | 
|  | 354 | /* XFER_UDMA_2 */	0x1c929c62, | 
|  | 355 | /* XFER_UDMA_1 */	0x1c9a9c62, | 
|  | 356 | /* XFER_UDMA_0 */	0x1c829c62, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 357 |  | 
| Sergei Shtylyov | 471a0bd | 2006-12-13 00:35:49 -0800 | [diff] [blame] | 358 | /* XFER_MW_DMA_2 */	0x2c829c62, | 
|  | 359 | /* XFER_MW_DMA_1 */	0x2c829c66, | 
|  | 360 | /* XFER_MW_DMA_0 */	0x2c829d2e, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 361 |  | 
| Sergei Shtylyov | 471a0bd | 2006-12-13 00:35:49 -0800 | [diff] [blame] | 362 | /* XFER_PIO_4 */	0x0c829c62, | 
|  | 363 | /* XFER_PIO_3 */	0x0c829c84, | 
|  | 364 | /* XFER_PIO_2 */	0x0c829ca6, | 
|  | 365 | /* XFER_PIO_1 */	0x0d029d26, | 
|  | 366 | /* XFER_PIO_0 */	0x0d029d5e | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 367 | }; | 
| Sergei Shtylyov | 809b53c | 2007-12-12 23:31:58 +0100 | [diff] [blame] | 368 | #else | 
|  | 369 | /* | 
|  | 370 | * The following are the new timing tables with PIO mode data/taskfile transfer | 
|  | 371 | * overclocking fixed... | 
|  | 372 | */ | 
|  | 373 |  | 
|  | 374 | /* This table is taken from the HPT370 data manual rev. 1.02 */ | 
|  | 375 | static u32 thirty_three_base_hpt37x[] = { | 
|  | 376 | /* XFER_UDMA_6 */	0x16455031,	/* 0x16655031 ?? */ | 
|  | 377 | /* XFER_UDMA_5 */	0x16455031, | 
|  | 378 | /* XFER_UDMA_4 */	0x16455031, | 
|  | 379 | /* XFER_UDMA_3 */	0x166d5031, | 
|  | 380 | /* XFER_UDMA_2 */	0x16495031, | 
|  | 381 | /* XFER_UDMA_1 */	0x164d5033, | 
|  | 382 | /* XFER_UDMA_0 */	0x16515097, | 
|  | 383 |  | 
|  | 384 | /* XFER_MW_DMA_2 */	0x26515031, | 
|  | 385 | /* XFER_MW_DMA_1 */	0x26515033, | 
|  | 386 | /* XFER_MW_DMA_0 */	0x26515097, | 
|  | 387 |  | 
|  | 388 | /* XFER_PIO_4 */	0x06515021, | 
|  | 389 | /* XFER_PIO_3 */	0x06515022, | 
|  | 390 | /* XFER_PIO_2 */	0x06515033, | 
|  | 391 | /* XFER_PIO_1 */	0x06915065, | 
|  | 392 | /* XFER_PIO_0 */	0x06d1508a | 
|  | 393 | }; | 
|  | 394 |  | 
|  | 395 | static u32 fifty_base_hpt37x[] = { | 
|  | 396 | /* XFER_UDMA_6 */	0x1a861842, | 
|  | 397 | /* XFER_UDMA_5 */	0x1a861842, | 
|  | 398 | /* XFER_UDMA_4 */	0x1aae1842, | 
|  | 399 | /* XFER_UDMA_3 */	0x1a8e1842, | 
|  | 400 | /* XFER_UDMA_2 */	0x1a0e1842, | 
|  | 401 | /* XFER_UDMA_1 */	0x1a161854, | 
|  | 402 | /* XFER_UDMA_0 */	0x1a1a18ea, | 
|  | 403 |  | 
|  | 404 | /* XFER_MW_DMA_2 */	0x2a821842, | 
|  | 405 | /* XFER_MW_DMA_1 */	0x2a821854, | 
|  | 406 | /* XFER_MW_DMA_0 */	0x2a8218ea, | 
|  | 407 |  | 
|  | 408 | /* XFER_PIO_4 */	0x0a821842, | 
|  | 409 | /* XFER_PIO_3 */	0x0a821843, | 
|  | 410 | /* XFER_PIO_2 */	0x0a821855, | 
|  | 411 | /* XFER_PIO_1 */	0x0ac218a8, | 
|  | 412 | /* XFER_PIO_0 */	0x0b02190c | 
|  | 413 | }; | 
|  | 414 |  | 
|  | 415 | static u32 sixty_six_base_hpt37x[] = { | 
|  | 416 | /* XFER_UDMA_6 */	0x1c86fe62, | 
|  | 417 | /* XFER_UDMA_5 */	0x1caefe62,	/* 0x1c8afe62 */ | 
|  | 418 | /* XFER_UDMA_4 */	0x1c8afe62, | 
|  | 419 | /* XFER_UDMA_3 */	0x1c8efe62, | 
|  | 420 | /* XFER_UDMA_2 */	0x1c92fe62, | 
|  | 421 | /* XFER_UDMA_1 */	0x1c9afe62, | 
|  | 422 | /* XFER_UDMA_0 */	0x1c82fe62, | 
|  | 423 |  | 
|  | 424 | /* XFER_MW_DMA_2 */	0x2c82fe62, | 
|  | 425 | /* XFER_MW_DMA_1 */	0x2c82fe66, | 
|  | 426 | /* XFER_MW_DMA_0 */	0x2c82ff2e, | 
|  | 427 |  | 
|  | 428 | /* XFER_PIO_4 */	0x0c82fe62, | 
|  | 429 | /* XFER_PIO_3 */	0x0c82fe84, | 
|  | 430 | /* XFER_PIO_2 */	0x0c82fea6, | 
|  | 431 | /* XFER_PIO_1 */	0x0d02ff26, | 
|  | 432 | /* XFER_PIO_0 */	0x0d42ff7f | 
|  | 433 | }; | 
|  | 434 | #endif | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 435 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 436 | #define HPT366_DEBUG_DRIVE_INFO		0 | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 437 | #define HPT371_ALLOW_ATA133_6		1 | 
|  | 438 | #define HPT302_ALLOW_ATA133_6		1 | 
|  | 439 | #define HPT372_ALLOW_ATA133_6		1 | 
| Sergei Shtylyov | e139b0b | 2007-02-07 18:17:37 +0100 | [diff] [blame] | 440 | #define HPT370_ALLOW_ATA100_5		0 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 441 | #define HPT366_ALLOW_ATA66_4		1 | 
|  | 442 | #define HPT366_ALLOW_ATA66_3		1 | 
|  | 443 | #define HPT366_MAX_DEVS			8 | 
|  | 444 |  | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 445 | /* Supported ATA clock frequencies */ | 
|  | 446 | enum ata_clock { | 
|  | 447 | ATA_CLOCK_25MHZ, | 
|  | 448 | ATA_CLOCK_33MHZ, | 
|  | 449 | ATA_CLOCK_40MHZ, | 
|  | 450 | ATA_CLOCK_50MHZ, | 
|  | 451 | ATA_CLOCK_66MHZ, | 
|  | 452 | NUM_ATA_CLOCKS | 
| Alan Cox | b39b01f | 2005-06-27 15:24:27 -0700 | [diff] [blame] | 453 | }; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 454 |  | 
| Sergei Shtylyov | 866664d | 2008-01-25 22:17:05 +0100 | [diff] [blame] | 455 | struct hpt_timings { | 
|  | 456 | u32 pio_mask; | 
|  | 457 | u32 dma_mask; | 
|  | 458 | u32 ultra_mask; | 
|  | 459 | u32 *clock_table[NUM_ATA_CLOCKS]; | 
|  | 460 | }; | 
|  | 461 |  | 
| Alan Cox | b39b01f | 2005-06-27 15:24:27 -0700 | [diff] [blame] | 462 | /* | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 463 | *	Hold all the HighPoint chip information in one place. | 
| Alan Cox | b39b01f | 2005-06-27 15:24:27 -0700 | [diff] [blame] | 464 | */ | 
|  | 465 |  | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 466 | struct hpt_info { | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 467 | char *chip_name;	/* Chip name */ | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 468 | u8 chip_type;		/* Chip type */ | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 469 | u8 udma_mask;		/* Allowed UltraDMA modes mask. */ | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 470 | u8 dpll_clk;		/* DPLL clock in MHz */ | 
|  | 471 | u8 pci_clk;		/* PCI  clock in MHz */ | 
| Sergei Shtylyov | 866664d | 2008-01-25 22:17:05 +0100 | [diff] [blame] | 472 | struct hpt_timings *timings; /* Chipset timing data */ | 
|  | 473 | u8 clock;		/* ATA clock selected */ | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 474 | }; | 
| Sergei Shtylyov | e139b0b | 2007-02-07 18:17:37 +0100 | [diff] [blame] | 475 |  | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 476 | /* Supported HighPoint chips */ | 
|  | 477 | enum { | 
|  | 478 | HPT36x, | 
|  | 479 | HPT370, | 
|  | 480 | HPT370A, | 
|  | 481 | HPT374, | 
|  | 482 | HPT372, | 
|  | 483 | HPT372A, | 
|  | 484 | HPT302, | 
|  | 485 | HPT371, | 
|  | 486 | HPT372N, | 
|  | 487 | HPT302N, | 
|  | 488 | HPT371N | 
|  | 489 | }; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 490 |  | 
| Sergei Shtylyov | 866664d | 2008-01-25 22:17:05 +0100 | [diff] [blame] | 491 | static struct hpt_timings hpt36x_timings = { | 
|  | 492 | .pio_mask	= 0xc1f8ffff, | 
|  | 493 | .dma_mask	= 0x303800ff, | 
|  | 494 | .ultra_mask	= 0x30070000, | 
|  | 495 | .clock_table	= { | 
|  | 496 | [ATA_CLOCK_25MHZ] = twenty_five_base_hpt36x, | 
|  | 497 | [ATA_CLOCK_33MHZ] = thirty_three_base_hpt36x, | 
|  | 498 | [ATA_CLOCK_40MHZ] = forty_base_hpt36x, | 
|  | 499 | [ATA_CLOCK_50MHZ] = NULL, | 
|  | 500 | [ATA_CLOCK_66MHZ] = NULL | 
|  | 501 | } | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 502 | }; | 
|  | 503 |  | 
| Sergei Shtylyov | 866664d | 2008-01-25 22:17:05 +0100 | [diff] [blame] | 504 | static struct hpt_timings hpt37x_timings = { | 
|  | 505 | .pio_mask	= 0xcfc3ffff, | 
|  | 506 | .dma_mask	= 0x31c001ff, | 
|  | 507 | .ultra_mask	= 0x303c0000, | 
|  | 508 | .clock_table	= { | 
|  | 509 | [ATA_CLOCK_25MHZ] = NULL, | 
|  | 510 | [ATA_CLOCK_33MHZ] = thirty_three_base_hpt37x, | 
|  | 511 | [ATA_CLOCK_40MHZ] = NULL, | 
|  | 512 | [ATA_CLOCK_50MHZ] = fifty_base_hpt37x, | 
|  | 513 | [ATA_CLOCK_66MHZ] = sixty_six_base_hpt37x | 
|  | 514 | } | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 515 | }; | 
|  | 516 |  | 
| Bartlomiej Zolnierkiewicz | 282037f | 2007-10-26 20:31:15 +0200 | [diff] [blame] | 517 | static const struct hpt_info hpt36x __devinitdata = { | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 518 | .chip_name	= "HPT36x", | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 519 | .chip_type	= HPT36x, | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 520 | .udma_mask	= HPT366_ALLOW_ATA66_3 ? (HPT366_ALLOW_ATA66_4 ? ATA_UDMA4 : ATA_UDMA3) : ATA_UDMA2, | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 521 | .dpll_clk	= 0,	/* no DPLL */ | 
| Sergei Shtylyov | 866664d | 2008-01-25 22:17:05 +0100 | [diff] [blame] | 522 | .timings	= &hpt36x_timings | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 523 | }; | 
|  | 524 |  | 
| Bartlomiej Zolnierkiewicz | 282037f | 2007-10-26 20:31:15 +0200 | [diff] [blame] | 525 | static const struct hpt_info hpt370 __devinitdata = { | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 526 | .chip_name	= "HPT370", | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 527 | .chip_type	= HPT370, | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 528 | .udma_mask	= HPT370_ALLOW_ATA100_5 ? ATA_UDMA5 : ATA_UDMA4, | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 529 | .dpll_clk	= 48, | 
| Sergei Shtylyov | 866664d | 2008-01-25 22:17:05 +0100 | [diff] [blame] | 530 | .timings	= &hpt37x_timings | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 531 | }; | 
|  | 532 |  | 
| Bartlomiej Zolnierkiewicz | 282037f | 2007-10-26 20:31:15 +0200 | [diff] [blame] | 533 | static const struct hpt_info hpt370a __devinitdata = { | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 534 | .chip_name	= "HPT370A", | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 535 | .chip_type	= HPT370A, | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 536 | .udma_mask	= HPT370_ALLOW_ATA100_5 ? ATA_UDMA5 : ATA_UDMA4, | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 537 | .dpll_clk	= 48, | 
| Sergei Shtylyov | 866664d | 2008-01-25 22:17:05 +0100 | [diff] [blame] | 538 | .timings	= &hpt37x_timings | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 539 | }; | 
|  | 540 |  | 
| Bartlomiej Zolnierkiewicz | 282037f | 2007-10-26 20:31:15 +0200 | [diff] [blame] | 541 | static const struct hpt_info hpt374 __devinitdata = { | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 542 | .chip_name	= "HPT374", | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 543 | .chip_type	= HPT374, | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 544 | .udma_mask	= ATA_UDMA5, | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 545 | .dpll_clk	= 48, | 
| Sergei Shtylyov | 866664d | 2008-01-25 22:17:05 +0100 | [diff] [blame] | 546 | .timings	= &hpt37x_timings | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 547 | }; | 
|  | 548 |  | 
| Bartlomiej Zolnierkiewicz | 282037f | 2007-10-26 20:31:15 +0200 | [diff] [blame] | 549 | static const struct hpt_info hpt372 __devinitdata = { | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 550 | .chip_name	= "HPT372", | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 551 | .chip_type	= HPT372, | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 552 | .udma_mask	= HPT372_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5, | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 553 | .dpll_clk	= 55, | 
| Sergei Shtylyov | 866664d | 2008-01-25 22:17:05 +0100 | [diff] [blame] | 554 | .timings	= &hpt37x_timings | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 555 | }; | 
|  | 556 |  | 
| Bartlomiej Zolnierkiewicz | 282037f | 2007-10-26 20:31:15 +0200 | [diff] [blame] | 557 | static const struct hpt_info hpt372a __devinitdata = { | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 558 | .chip_name	= "HPT372A", | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 559 | .chip_type	= HPT372A, | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 560 | .udma_mask	= HPT372_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5, | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 561 | .dpll_clk	= 66, | 
| Sergei Shtylyov | 866664d | 2008-01-25 22:17:05 +0100 | [diff] [blame] | 562 | .timings	= &hpt37x_timings | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 563 | }; | 
|  | 564 |  | 
| Bartlomiej Zolnierkiewicz | 282037f | 2007-10-26 20:31:15 +0200 | [diff] [blame] | 565 | static const struct hpt_info hpt302 __devinitdata = { | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 566 | .chip_name	= "HPT302", | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 567 | .chip_type	= HPT302, | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 568 | .udma_mask	= HPT302_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5, | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 569 | .dpll_clk	= 66, | 
| Sergei Shtylyov | 866664d | 2008-01-25 22:17:05 +0100 | [diff] [blame] | 570 | .timings	= &hpt37x_timings | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 571 | }; | 
|  | 572 |  | 
| Bartlomiej Zolnierkiewicz | 282037f | 2007-10-26 20:31:15 +0200 | [diff] [blame] | 573 | static const struct hpt_info hpt371 __devinitdata = { | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 574 | .chip_name	= "HPT371", | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 575 | .chip_type	= HPT371, | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 576 | .udma_mask	= HPT371_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5, | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 577 | .dpll_clk	= 66, | 
| Sergei Shtylyov | 866664d | 2008-01-25 22:17:05 +0100 | [diff] [blame] | 578 | .timings	= &hpt37x_timings | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 579 | }; | 
|  | 580 |  | 
| Bartlomiej Zolnierkiewicz | 282037f | 2007-10-26 20:31:15 +0200 | [diff] [blame] | 581 | static const struct hpt_info hpt372n __devinitdata = { | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 582 | .chip_name	= "HPT372N", | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 583 | .chip_type	= HPT372N, | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 584 | .udma_mask	= HPT372_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5, | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 585 | .dpll_clk	= 77, | 
| Sergei Shtylyov | 866664d | 2008-01-25 22:17:05 +0100 | [diff] [blame] | 586 | .timings	= &hpt37x_timings | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 587 | }; | 
|  | 588 |  | 
| Bartlomiej Zolnierkiewicz | 282037f | 2007-10-26 20:31:15 +0200 | [diff] [blame] | 589 | static const struct hpt_info hpt302n __devinitdata = { | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 590 | .chip_name	= "HPT302N", | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 591 | .chip_type	= HPT302N, | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 592 | .udma_mask	= HPT302_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5, | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 593 | .dpll_clk	= 77, | 
| Sergei Shtylyov | 866664d | 2008-01-25 22:17:05 +0100 | [diff] [blame] | 594 | .timings	= &hpt37x_timings | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 595 | }; | 
|  | 596 |  | 
| Bartlomiej Zolnierkiewicz | 282037f | 2007-10-26 20:31:15 +0200 | [diff] [blame] | 597 | static const struct hpt_info hpt371n __devinitdata = { | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 598 | .chip_name	= "HPT371N", | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 599 | .chip_type	= HPT371N, | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 600 | .udma_mask	= HPT371_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5, | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 601 | .dpll_clk	= 77, | 
| Sergei Shtylyov | 866664d | 2008-01-25 22:17:05 +0100 | [diff] [blame] | 602 | .timings	= &hpt37x_timings | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 603 | }; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 604 |  | 
| Sergei Shtylyov | e139b0b | 2007-02-07 18:17:37 +0100 | [diff] [blame] | 605 | static int check_in_drive_list(ide_drive_t *drive, const char **list) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 606 | { | 
| Bartlomiej Zolnierkiewicz | 4dde449 | 2008-10-10 22:39:19 +0200 | [diff] [blame] | 607 | char *m = (char *)&drive->id[ATA_ID_PROD]; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 608 |  | 
| Sergei Shtylyov | e139b0b | 2007-02-07 18:17:37 +0100 | [diff] [blame] | 609 | while (*list) | 
| Bartlomiej Zolnierkiewicz | 4dde449 | 2008-10-10 22:39:19 +0200 | [diff] [blame] | 610 | if (!strcmp(*list++, m)) | 
| Sergei Shtylyov | e139b0b | 2007-02-07 18:17:37 +0100 | [diff] [blame] | 611 | return 1; | 
|  | 612 | return 0; | 
|  | 613 | } | 
| Alan Cox | b39b01f | 2005-06-27 15:24:27 -0700 | [diff] [blame] | 614 |  | 
| Masoud Sharbiani | 62ff2ec | 2008-09-10 22:22:34 +0200 | [diff] [blame] | 615 | static struct hpt_info *hpt3xx_get_info(struct device *dev) | 
|  | 616 | { | 
|  | 617 | struct ide_host *host	= dev_get_drvdata(dev); | 
|  | 618 | struct hpt_info *info	= (struct hpt_info *)host->host_priv; | 
|  | 619 |  | 
|  | 620 | return dev == host->dev[1] ? info + 1 : info; | 
|  | 621 | } | 
|  | 622 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 623 | /* | 
| Sergei Shtylyov | 2808b0a | 2007-09-11 22:28:36 +0200 | [diff] [blame] | 624 | * The Marvell bridge chips used on the HighPoint SATA cards do not seem | 
|  | 625 | * to support the UltraDMA modes 1, 2, and 3 as well as any MWDMA modes... | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 626 | */ | 
| Bartlomiej Zolnierkiewicz | 2d5eaa6 | 2007-05-10 00:01:08 +0200 | [diff] [blame] | 627 |  | 
|  | 628 | static u8 hpt3xx_udma_filter(ide_drive_t *drive) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 629 | { | 
| Sergei Shtylyov | 2808b0a | 2007-09-11 22:28:36 +0200 | [diff] [blame] | 630 | ide_hwif_t *hwif	= HWIF(drive); | 
| Masoud Sharbiani | 62ff2ec | 2008-09-10 22:22:34 +0200 | [diff] [blame] | 631 | struct hpt_info *info	= hpt3xx_get_info(hwif->dev); | 
| Sergei Shtylyov | 2808b0a | 2007-09-11 22:28:36 +0200 | [diff] [blame] | 632 | u8 mask 		= hwif->ultra_mask; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 633 |  | 
| Sergei Shtylyov | 2648e5d | 2007-07-09 23:17:55 +0200 | [diff] [blame] | 634 | switch (info->chip_type) { | 
| Sergei Shtylyov | 2648e5d | 2007-07-09 23:17:55 +0200 | [diff] [blame] | 635 | case HPT36x: | 
|  | 636 | if (!HPT366_ALLOW_ATA66_4 || | 
|  | 637 | check_in_drive_list(drive, bad_ata66_4)) | 
| Sergei Shtylyov | 2808b0a | 2007-09-11 22:28:36 +0200 | [diff] [blame] | 638 | mask = ATA_UDMA3; | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 639 |  | 
| Sergei Shtylyov | 2648e5d | 2007-07-09 23:17:55 +0200 | [diff] [blame] | 640 | if (!HPT366_ALLOW_ATA66_3 || | 
|  | 641 | check_in_drive_list(drive, bad_ata66_3)) | 
| Sergei Shtylyov | 2808b0a | 2007-09-11 22:28:36 +0200 | [diff] [blame] | 642 | mask = ATA_UDMA2; | 
| Sergei Shtylyov | 2648e5d | 2007-07-09 23:17:55 +0200 | [diff] [blame] | 643 | break; | 
| Sergei Shtylyov | 2808b0a | 2007-09-11 22:28:36 +0200 | [diff] [blame] | 644 | case HPT370: | 
|  | 645 | if (!HPT370_ALLOW_ATA100_5 || | 
|  | 646 | check_in_drive_list(drive, bad_ata100_5)) | 
|  | 647 | mask = ATA_UDMA4; | 
|  | 648 | break; | 
|  | 649 | case HPT370A: | 
|  | 650 | if (!HPT370_ALLOW_ATA100_5 || | 
|  | 651 | check_in_drive_list(drive, bad_ata100_5)) | 
|  | 652 | return ATA_UDMA4; | 
|  | 653 | case HPT372 : | 
|  | 654 | case HPT372A: | 
|  | 655 | case HPT372N: | 
|  | 656 | case HPT374 : | 
| Bartlomiej Zolnierkiewicz | 367d7e7 | 2008-10-10 22:39:30 +0200 | [diff] [blame] | 657 | if (ata_id_is_sata(drive->id)) | 
| Sergei Shtylyov | 2808b0a | 2007-09-11 22:28:36 +0200 | [diff] [blame] | 658 | mask &= ~0x0e; | 
|  | 659 | /* Fall thru */ | 
| Sergei Shtylyov | 2648e5d | 2007-07-09 23:17:55 +0200 | [diff] [blame] | 660 | default: | 
| Sergei Shtylyov | 2808b0a | 2007-09-11 22:28:36 +0200 | [diff] [blame] | 661 | return mask; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 662 | } | 
| Sergei Shtylyov | 2648e5d | 2007-07-09 23:17:55 +0200 | [diff] [blame] | 663 |  | 
|  | 664 | return check_in_drive_list(drive, bad_ata33) ? 0x00 : mask; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 665 | } | 
|  | 666 |  | 
| Sergei Shtylyov | b4e4436 | 2007-10-11 23:53:58 +0200 | [diff] [blame] | 667 | static u8 hpt3xx_mdma_filter(ide_drive_t *drive) | 
|  | 668 | { | 
|  | 669 | ide_hwif_t *hwif	= HWIF(drive); | 
| Masoud Sharbiani | 62ff2ec | 2008-09-10 22:22:34 +0200 | [diff] [blame] | 670 | struct hpt_info *info	= hpt3xx_get_info(hwif->dev); | 
| Sergei Shtylyov | b4e4436 | 2007-10-11 23:53:58 +0200 | [diff] [blame] | 671 |  | 
|  | 672 | switch (info->chip_type) { | 
|  | 673 | case HPT372 : | 
|  | 674 | case HPT372A: | 
|  | 675 | case HPT372N: | 
|  | 676 | case HPT374 : | 
| Bartlomiej Zolnierkiewicz | 367d7e7 | 2008-10-10 22:39:30 +0200 | [diff] [blame] | 677 | if (ata_id_is_sata(drive->id)) | 
| Sergei Shtylyov | b4e4436 | 2007-10-11 23:53:58 +0200 | [diff] [blame] | 678 | return 0x00; | 
|  | 679 | /* Fall thru */ | 
|  | 680 | default: | 
|  | 681 | return 0x07; | 
|  | 682 | } | 
|  | 683 | } | 
|  | 684 |  | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 685 | static u32 get_speed_setting(u8 speed, struct hpt_info *info) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 686 | { | 
| Sergei Shtylyov | 471a0bd | 2006-12-13 00:35:49 -0800 | [diff] [blame] | 687 | int i; | 
|  | 688 |  | 
|  | 689 | /* | 
|  | 690 | * Lookup the transfer mode table to get the index into | 
|  | 691 | * the timing table. | 
|  | 692 | * | 
|  | 693 | * NOTE: For XFER_PIO_SLOW, PIO mode 0 timings will be used. | 
|  | 694 | */ | 
|  | 695 | for (i = 0; i < ARRAY_SIZE(xfer_speeds) - 1; i++) | 
|  | 696 | if (xfer_speeds[i] == speed) | 
|  | 697 | break; | 
| Sergei Shtylyov | 866664d | 2008-01-25 22:17:05 +0100 | [diff] [blame] | 698 |  | 
|  | 699 | return info->timings->clock_table[info->clock][i]; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 700 | } | 
|  | 701 |  | 
| Sergei Shtylyov | 866664d | 2008-01-25 22:17:05 +0100 | [diff] [blame] | 702 | static void hpt3xx_set_mode(ide_drive_t *drive, const u8 speed) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 703 | { | 
| Bartlomiej Zolnierkiewicz | 74811f3 | 2008-07-24 22:53:15 +0200 | [diff] [blame] | 704 | ide_hwif_t *hwif	= drive->hwif; | 
|  | 705 | struct pci_dev *dev	= to_pci_dev(hwif->dev); | 
| Masoud Sharbiani | 62ff2ec | 2008-09-10 22:22:34 +0200 | [diff] [blame] | 706 | struct hpt_info *info	= hpt3xx_get_info(hwif->dev); | 
| Sergei Shtylyov | 866664d | 2008-01-25 22:17:05 +0100 | [diff] [blame] | 707 | struct hpt_timings *t	= info->timings; | 
|  | 708 | u8  itr_addr		= 0x40 + (drive->dn * 4); | 
| Sergei Shtylyov | 26ccb80 | 2007-02-07 18:18:11 +0100 | [diff] [blame] | 709 | u32 old_itr		= 0; | 
| Sergei Shtylyov | ceb1b2c | 2008-01-25 22:17:04 +0100 | [diff] [blame] | 710 | u32 new_itr		= get_speed_setting(speed, info); | 
| Sergei Shtylyov | 866664d | 2008-01-25 22:17:05 +0100 | [diff] [blame] | 711 | u32 itr_mask		= speed < XFER_MW_DMA_0 ? t->pio_mask : | 
|  | 712 | (speed < XFER_UDMA_0   ? t->dma_mask : | 
|  | 713 | t->ultra_mask); | 
| Bartlomiej Zolnierkiewicz | 2d5eaa6 | 2007-05-10 00:01:08 +0200 | [diff] [blame] | 714 |  | 
| Sergei Shtylyov | ceb1b2c | 2008-01-25 22:17:04 +0100 | [diff] [blame] | 715 | pci_read_config_dword(dev, itr_addr, &old_itr); | 
|  | 716 | new_itr = (old_itr & ~itr_mask) | (new_itr & itr_mask); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 717 | /* | 
| Sergei Shtylyov | abc4ad4 | 2007-02-07 18:18:05 +0100 | [diff] [blame] | 718 | * Disable on-chip PIO FIFO/buffer (and PIO MST mode as well) | 
|  | 719 | * to avoid problems handling I/O errors later | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 720 | */ | 
| Sergei Shtylyov | abc4ad4 | 2007-02-07 18:18:05 +0100 | [diff] [blame] | 721 | new_itr &= ~0xc0000000; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 722 |  | 
| Sergei Shtylyov | abc4ad4 | 2007-02-07 18:18:05 +0100 | [diff] [blame] | 723 | pci_write_config_dword(dev, itr_addr, new_itr); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 724 | } | 
|  | 725 |  | 
| Bartlomiej Zolnierkiewicz | 26bcb87 | 2007-10-11 23:54:00 +0200 | [diff] [blame] | 726 | static void hpt3xx_set_pio_mode(ide_drive_t *drive, const u8 pio) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 727 | { | 
| Sergei Shtylyov | 866664d | 2008-01-25 22:17:05 +0100 | [diff] [blame] | 728 | hpt3xx_set_mode(drive, XFER_PIO_0 + pio); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 729 | } | 
|  | 730 |  | 
| Bartlomiej Zolnierkiewicz | f01393e | 2008-01-26 20:13:03 +0100 | [diff] [blame] | 731 | static void hpt3xx_quirkproc(ide_drive_t *drive) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 732 | { | 
| Bartlomiej Zolnierkiewicz | 4dde449 | 2008-10-10 22:39:19 +0200 | [diff] [blame] | 733 | char *m			= (char *)&drive->id[ATA_ID_PROD]; | 
| Sergei Shtylyov | e139b0b | 2007-02-07 18:17:37 +0100 | [diff] [blame] | 734 | const  char **list	= quirk_drives; | 
|  | 735 |  | 
|  | 736 | while (*list) | 
| Bartlomiej Zolnierkiewicz | 4dde449 | 2008-10-10 22:39:19 +0200 | [diff] [blame] | 737 | if (strstr(m, *list++)) { | 
| Bartlomiej Zolnierkiewicz | f01393e | 2008-01-26 20:13:03 +0100 | [diff] [blame] | 738 | drive->quirk_list = 1; | 
|  | 739 | return; | 
|  | 740 | } | 
|  | 741 |  | 
|  | 742 | drive->quirk_list = 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 743 | } | 
|  | 744 |  | 
| Sergei Shtylyov | 26ccb80 | 2007-02-07 18:18:11 +0100 | [diff] [blame] | 745 | static void hpt3xx_maskproc(ide_drive_t *drive, int mask) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 746 | { | 
| Sergei Shtylyov | abc4ad4 | 2007-02-07 18:18:05 +0100 | [diff] [blame] | 747 | ide_hwif_t *hwif	= HWIF(drive); | 
| Bartlomiej Zolnierkiewicz | 3650165 | 2008-02-01 23:09:31 +0100 | [diff] [blame] | 748 | struct pci_dev	*dev	= to_pci_dev(hwif->dev); | 
| Masoud Sharbiani | 62ff2ec | 2008-09-10 22:22:34 +0200 | [diff] [blame] | 749 | struct hpt_info *info	= hpt3xx_get_info(hwif->dev); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 750 |  | 
| Sergei Shtylyov | ea2ac5a | 2008-10-17 18:09:15 +0200 | [diff] [blame] | 751 | if (drive->quirk_list == 0) | 
|  | 752 | return; | 
| Sergei Shtylyov | abc4ad4 | 2007-02-07 18:18:05 +0100 | [diff] [blame] | 753 |  | 
| Sergei Shtylyov | ea2ac5a | 2008-10-17 18:09:15 +0200 | [diff] [blame] | 754 | if (info->chip_type >= HPT370) { | 
|  | 755 | u8 scr1 = 0; | 
|  | 756 |  | 
|  | 757 | pci_read_config_byte(dev, 0x5a, &scr1); | 
|  | 758 | if (((scr1 & 0x10) >> 4) != mask) { | 
| Sergei Shtylyov | abc4ad4 | 2007-02-07 18:18:05 +0100 | [diff] [blame] | 759 | if (mask) | 
| Sergei Shtylyov | ea2ac5a | 2008-10-17 18:09:15 +0200 | [diff] [blame] | 760 | scr1 |=  0x10; | 
| Sergei Shtylyov | abc4ad4 | 2007-02-07 18:18:05 +0100 | [diff] [blame] | 761 | else | 
| Sergei Shtylyov | ea2ac5a | 2008-10-17 18:09:15 +0200 | [diff] [blame] | 762 | scr1 &= ~0x10; | 
|  | 763 | pci_write_config_byte(dev, 0x5a, scr1); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 764 | } | 
| Sergei Shtylyov | ea2ac5a | 2008-10-17 18:09:15 +0200 | [diff] [blame] | 765 | } else if (mask) | 
|  | 766 | disable_irq(hwif->irq); | 
|  | 767 | else | 
|  | 768 | enable_irq(hwif->irq); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 769 | } | 
|  | 770 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 771 | /* | 
| Sergei Shtylyov | abc4ad4 | 2007-02-07 18:18:05 +0100 | [diff] [blame] | 772 | * This is specific to the HPT366 UDMA chipset | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 773 | * by HighPoint|Triones Technologies, Inc. | 
|  | 774 | */ | 
| Sergei Shtylyov | 841d2a9 | 2007-07-09 23:17:54 +0200 | [diff] [blame] | 775 | static void hpt366_dma_lost_irq(ide_drive_t *drive) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 776 | { | 
| Bartlomiej Zolnierkiewicz | 3650165 | 2008-02-01 23:09:31 +0100 | [diff] [blame] | 777 | struct pci_dev *dev = to_pci_dev(drive->hwif->dev); | 
| Sergei Shtylyov | abc4ad4 | 2007-02-07 18:18:05 +0100 | [diff] [blame] | 778 | u8 mcr1 = 0, mcr3 = 0, scr1 = 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 779 |  | 
| Sergei Shtylyov | abc4ad4 | 2007-02-07 18:18:05 +0100 | [diff] [blame] | 780 | pci_read_config_byte(dev, 0x50, &mcr1); | 
|  | 781 | pci_read_config_byte(dev, 0x52, &mcr3); | 
|  | 782 | pci_read_config_byte(dev, 0x5a, &scr1); | 
|  | 783 | printk("%s: (%s)  mcr1=0x%02x, mcr3=0x%02x, scr1=0x%02x\n", | 
| Harvey Harrison | eb63963 | 2008-04-26 22:25:20 +0200 | [diff] [blame] | 784 | drive->name, __func__, mcr1, mcr3, scr1); | 
| Sergei Shtylyov | abc4ad4 | 2007-02-07 18:18:05 +0100 | [diff] [blame] | 785 | if (scr1 & 0x10) | 
|  | 786 | pci_write_config_byte(dev, 0x5a, scr1 & ~0x10); | 
| Sergei Shtylyov | 841d2a9 | 2007-07-09 23:17:54 +0200 | [diff] [blame] | 787 | ide_dma_lost_irq(drive); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 788 | } | 
|  | 789 |  | 
| Sergei Shtylyov | 4bf63de | 2007-02-07 18:18:13 +0100 | [diff] [blame] | 790 | static void hpt370_clear_engine(ide_drive_t *drive) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 791 | { | 
| Sergei Shtylyov | abc4ad4 | 2007-02-07 18:18:05 +0100 | [diff] [blame] | 792 | ide_hwif_t *hwif = HWIF(drive); | 
| Bartlomiej Zolnierkiewicz | 3650165 | 2008-02-01 23:09:31 +0100 | [diff] [blame] | 793 | struct pci_dev *dev = to_pci_dev(hwif->dev); | 
| Sergei Shtylyov | abc4ad4 | 2007-02-07 18:18:05 +0100 | [diff] [blame] | 794 |  | 
| Bartlomiej Zolnierkiewicz | 3650165 | 2008-02-01 23:09:31 +0100 | [diff] [blame] | 795 | pci_write_config_byte(dev, hwif->select_data, 0x37); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 796 | udelay(10); | 
|  | 797 | } | 
|  | 798 |  | 
| Sergei Shtylyov | 4bf63de | 2007-02-07 18:18:13 +0100 | [diff] [blame] | 799 | static void hpt370_irq_timeout(ide_drive_t *drive) | 
|  | 800 | { | 
|  | 801 | ide_hwif_t *hwif	= HWIF(drive); | 
| Bartlomiej Zolnierkiewicz | 3650165 | 2008-02-01 23:09:31 +0100 | [diff] [blame] | 802 | struct pci_dev *dev	= to_pci_dev(hwif->dev); | 
| Sergei Shtylyov | 4bf63de | 2007-02-07 18:18:13 +0100 | [diff] [blame] | 803 | u16 bfifo		= 0; | 
|  | 804 | u8  dma_cmd; | 
|  | 805 |  | 
| Bartlomiej Zolnierkiewicz | 3650165 | 2008-02-01 23:09:31 +0100 | [diff] [blame] | 806 | pci_read_config_word(dev, hwif->select_data + 2, &bfifo); | 
| Sergei Shtylyov | 4bf63de | 2007-02-07 18:18:13 +0100 | [diff] [blame] | 807 | printk(KERN_DEBUG "%s: %d bytes in FIFO\n", drive->name, bfifo & 0x1ff); | 
|  | 808 |  | 
|  | 809 | /* get DMA command mode */ | 
| Bartlomiej Zolnierkiewicz | cab7f8e | 2008-07-23 19:55:51 +0200 | [diff] [blame] | 810 | dma_cmd = inb(hwif->dma_base + ATA_DMA_CMD); | 
| Sergei Shtylyov | 4bf63de | 2007-02-07 18:18:13 +0100 | [diff] [blame] | 811 | /* stop DMA */ | 
| Bartlomiej Zolnierkiewicz | cab7f8e | 2008-07-23 19:55:51 +0200 | [diff] [blame] | 812 | outb(dma_cmd & ~0x1, hwif->dma_base + ATA_DMA_CMD); | 
| Sergei Shtylyov | 4bf63de | 2007-02-07 18:18:13 +0100 | [diff] [blame] | 813 | hpt370_clear_engine(drive); | 
|  | 814 | } | 
|  | 815 |  | 
| Bartlomiej Zolnierkiewicz | 5e37bdc | 2008-04-26 22:25:24 +0200 | [diff] [blame] | 816 | static void hpt370_dma_start(ide_drive_t *drive) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 817 | { | 
|  | 818 | #ifdef HPT_RESET_STATE_ENGINE | 
|  | 819 | hpt370_clear_engine(drive); | 
|  | 820 | #endif | 
|  | 821 | ide_dma_start(drive); | 
|  | 822 | } | 
|  | 823 |  | 
| Bartlomiej Zolnierkiewicz | 5e37bdc | 2008-04-26 22:25:24 +0200 | [diff] [blame] | 824 | static int hpt370_dma_end(ide_drive_t *drive) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 825 | { | 
|  | 826 | ide_hwif_t *hwif	= HWIF(drive); | 
| Bartlomiej Zolnierkiewicz | cab7f8e | 2008-07-23 19:55:51 +0200 | [diff] [blame] | 827 | u8  dma_stat		= inb(hwif->dma_base + ATA_DMA_STATUS); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 828 |  | 
|  | 829 | if (dma_stat & 0x01) { | 
|  | 830 | /* wait a little */ | 
|  | 831 | udelay(20); | 
| Bartlomiej Zolnierkiewicz | cab7f8e | 2008-07-23 19:55:51 +0200 | [diff] [blame] | 832 | dma_stat = inb(hwif->dma_base + ATA_DMA_STATUS); | 
| Sergei Shtylyov | 4bf63de | 2007-02-07 18:18:13 +0100 | [diff] [blame] | 833 | if (dma_stat & 0x01) | 
|  | 834 | hpt370_irq_timeout(drive); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 835 | } | 
| Bartlomiej Zolnierkiewicz | 653bcf5 | 2008-10-13 21:39:46 +0200 | [diff] [blame] | 836 | return ide_dma_end(drive); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 837 | } | 
|  | 838 |  | 
| Sergei Shtylyov | c283f5d | 2007-07-09 23:17:54 +0200 | [diff] [blame] | 839 | static void hpt370_dma_timeout(ide_drive_t *drive) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 840 | { | 
| Sergei Shtylyov | 4bf63de | 2007-02-07 18:18:13 +0100 | [diff] [blame] | 841 | hpt370_irq_timeout(drive); | 
| Sergei Shtylyov | c283f5d | 2007-07-09 23:17:54 +0200 | [diff] [blame] | 842 | ide_dma_timeout(drive); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 843 | } | 
|  | 844 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 845 | /* returns 1 if DMA IRQ issued, 0 otherwise */ | 
| Bartlomiej Zolnierkiewicz | 5e37bdc | 2008-04-26 22:25:24 +0200 | [diff] [blame] | 846 | static int hpt374_dma_test_irq(ide_drive_t *drive) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 847 | { | 
|  | 848 | ide_hwif_t *hwif	= HWIF(drive); | 
| Bartlomiej Zolnierkiewicz | 3650165 | 2008-02-01 23:09:31 +0100 | [diff] [blame] | 849 | struct pci_dev *dev	= to_pci_dev(hwif->dev); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 850 | u16 bfifo		= 0; | 
| Sergei Shtylyov | abc4ad4 | 2007-02-07 18:18:05 +0100 | [diff] [blame] | 851 | u8  dma_stat; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 852 |  | 
| Bartlomiej Zolnierkiewicz | 3650165 | 2008-02-01 23:09:31 +0100 | [diff] [blame] | 853 | pci_read_config_word(dev, hwif->select_data + 2, &bfifo); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 854 | if (bfifo & 0x1FF) { | 
|  | 855 | //		printk("%s: %d bytes in FIFO\n", drive->name, bfifo); | 
|  | 856 | return 0; | 
|  | 857 | } | 
|  | 858 |  | 
| Bartlomiej Zolnierkiewicz | cab7f8e | 2008-07-23 19:55:51 +0200 | [diff] [blame] | 859 | dma_stat = inb(hwif->dma_base + ATA_DMA_STATUS); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 860 | /* return 1 if INTR asserted */ | 
| Sergei Shtylyov | abc4ad4 | 2007-02-07 18:18:05 +0100 | [diff] [blame] | 861 | if (dma_stat & 4) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 862 | return 1; | 
|  | 863 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 864 | return 0; | 
|  | 865 | } | 
|  | 866 |  | 
| Bartlomiej Zolnierkiewicz | 5e37bdc | 2008-04-26 22:25:24 +0200 | [diff] [blame] | 867 | static int hpt374_dma_end(ide_drive_t *drive) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 868 | { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 869 | ide_hwif_t *hwif	= HWIF(drive); | 
| Bartlomiej Zolnierkiewicz | 3650165 | 2008-02-01 23:09:31 +0100 | [diff] [blame] | 870 | struct pci_dev *dev	= to_pci_dev(hwif->dev); | 
| Sergei Shtylyov | abc4ad4 | 2007-02-07 18:18:05 +0100 | [diff] [blame] | 871 | u8 mcr	= 0, mcr_addr	= hwif->select_data; | 
|  | 872 | u8 bwsr = 0, mask	= hwif->channel ? 0x02 : 0x01; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 873 |  | 
| Sergei Shtylyov | abc4ad4 | 2007-02-07 18:18:05 +0100 | [diff] [blame] | 874 | pci_read_config_byte(dev, 0x6a, &bwsr); | 
|  | 875 | pci_read_config_byte(dev, mcr_addr, &mcr); | 
|  | 876 | if (bwsr & mask) | 
|  | 877 | pci_write_config_byte(dev, mcr_addr, mcr | 0x30); | 
| Bartlomiej Zolnierkiewicz | 653bcf5 | 2008-10-13 21:39:46 +0200 | [diff] [blame] | 878 | return ide_dma_end(drive); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 879 | } | 
|  | 880 |  | 
|  | 881 | /** | 
| Sergei Shtylyov | 836c006 | 2006-12-13 00:35:47 -0800 | [diff] [blame] | 882 | *	hpt3xxn_set_clock	-	perform clock switching dance | 
|  | 883 | *	@hwif: hwif to switch | 
|  | 884 | *	@mode: clocking mode (0x21 for write, 0x23 otherwise) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 885 | * | 
| Sergei Shtylyov | 836c006 | 2006-12-13 00:35:47 -0800 | [diff] [blame] | 886 | *	Switch the DPLL clock on the HPT3xxN devices. This is a	right mess. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 887 | */ | 
| Sergei Shtylyov | 836c006 | 2006-12-13 00:35:47 -0800 | [diff] [blame] | 888 |  | 
|  | 889 | static void hpt3xxn_set_clock(ide_hwif_t *hwif, u8 mode) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 890 | { | 
| Bartlomiej Zolnierkiewicz | 1c029fd | 2008-01-25 22:17:05 +0100 | [diff] [blame] | 891 | unsigned long base = hwif->extra_base; | 
|  | 892 | u8 scr2 = inb(base + 0x6b); | 
| Sergei Shtylyov | 836c006 | 2006-12-13 00:35:47 -0800 | [diff] [blame] | 893 |  | 
|  | 894 | if ((scr2 & 0x7f) == mode) | 
|  | 895 | return; | 
|  | 896 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 897 | /* Tristate the bus */ | 
| Bartlomiej Zolnierkiewicz | 1c029fd | 2008-01-25 22:17:05 +0100 | [diff] [blame] | 898 | outb(0x80, base + 0x63); | 
|  | 899 | outb(0x80, base + 0x67); | 
| Sergei Shtylyov | 836c006 | 2006-12-13 00:35:47 -0800 | [diff] [blame] | 900 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 901 | /* Switch clock and reset channels */ | 
| Bartlomiej Zolnierkiewicz | 1c029fd | 2008-01-25 22:17:05 +0100 | [diff] [blame] | 902 | outb(mode, base + 0x6b); | 
|  | 903 | outb(0xc0, base + 0x69); | 
| Sergei Shtylyov | 836c006 | 2006-12-13 00:35:47 -0800 | [diff] [blame] | 904 |  | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 905 | /* | 
|  | 906 | * Reset the state machines. | 
|  | 907 | * NOTE: avoid accidentally enabling the disabled channels. | 
|  | 908 | */ | 
| Bartlomiej Zolnierkiewicz | 1c029fd | 2008-01-25 22:17:05 +0100 | [diff] [blame] | 909 | outb(inb(base + 0x60) | 0x32, base + 0x60); | 
|  | 910 | outb(inb(base + 0x64) | 0x32, base + 0x64); | 
| Sergei Shtylyov | 836c006 | 2006-12-13 00:35:47 -0800 | [diff] [blame] | 911 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 912 | /* Complete reset */ | 
| Bartlomiej Zolnierkiewicz | 1c029fd | 2008-01-25 22:17:05 +0100 | [diff] [blame] | 913 | outb(0x00, base + 0x69); | 
| Sergei Shtylyov | 836c006 | 2006-12-13 00:35:47 -0800 | [diff] [blame] | 914 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 915 | /* Reconnect channels to bus */ | 
| Bartlomiej Zolnierkiewicz | 1c029fd | 2008-01-25 22:17:05 +0100 | [diff] [blame] | 916 | outb(0x00, base + 0x63); | 
|  | 917 | outb(0x00, base + 0x67); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 918 | } | 
|  | 919 |  | 
|  | 920 | /** | 
| Sergei Shtylyov | 836c006 | 2006-12-13 00:35:47 -0800 | [diff] [blame] | 921 | *	hpt3xxn_rw_disk		-	prepare for I/O | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 922 | *	@drive: drive for command | 
|  | 923 | *	@rq: block request structure | 
|  | 924 | * | 
| Sergei Shtylyov | 836c006 | 2006-12-13 00:35:47 -0800 | [diff] [blame] | 925 | *	This is called when a disk I/O is issued to HPT3xxN. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 926 | *	We need it because of the clock switching. | 
|  | 927 | */ | 
|  | 928 |  | 
| Sergei Shtylyov | 836c006 | 2006-12-13 00:35:47 -0800 | [diff] [blame] | 929 | static void hpt3xxn_rw_disk(ide_drive_t *drive, struct request *rq) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 930 | { | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 931 | hpt3xxn_set_clock(HWIF(drive), rq_data_dir(rq) ? 0x23 : 0x21); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 932 | } | 
|  | 933 |  | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 934 | /** | 
|  | 935 | *	hpt37x_calibrate_dpll	-	calibrate the DPLL | 
|  | 936 | *	@dev: PCI device | 
|  | 937 | * | 
|  | 938 | *	Perform a calibration cycle on the DPLL. | 
|  | 939 | *	Returns 1 if this succeeds | 
|  | 940 | */ | 
| Bartlomiej Zolnierkiewicz | feb22b7 | 2008-10-10 22:39:32 +0200 | [diff] [blame] | 941 | static int hpt37x_calibrate_dpll(struct pci_dev *dev, u16 f_low, u16 f_high) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 942 | { | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 943 | u32 dpll = (f_high << 16) | f_low | 0x100; | 
|  | 944 | u8  scr2; | 
|  | 945 | int i; | 
| Alan Cox | b39b01f | 2005-06-27 15:24:27 -0700 | [diff] [blame] | 946 |  | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 947 | pci_write_config_dword(dev, 0x5c, dpll); | 
| Alan Cox | b39b01f | 2005-06-27 15:24:27 -0700 | [diff] [blame] | 948 |  | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 949 | /* Wait for oscillator ready */ | 
|  | 950 | for(i = 0; i < 0x5000; ++i) { | 
|  | 951 | udelay(50); | 
|  | 952 | pci_read_config_byte(dev, 0x5b, &scr2); | 
|  | 953 | if (scr2 & 0x80) | 
| Alan Cox | b39b01f | 2005-06-27 15:24:27 -0700 | [diff] [blame] | 954 | break; | 
|  | 955 | } | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 956 | /* See if it stays ready (we'll just bail out if it's not yet) */ | 
|  | 957 | for(i = 0; i < 0x1000; ++i) { | 
|  | 958 | pci_read_config_byte(dev, 0x5b, &scr2); | 
|  | 959 | /* DPLL destabilized? */ | 
|  | 960 | if(!(scr2 & 0x80)) | 
|  | 961 | return 0; | 
| Sergei Shtylyov | 9077857 | 2007-02-07 18:17:51 +0100 | [diff] [blame] | 962 | } | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 963 | /* Turn off tuning, we have the DPLL set */ | 
|  | 964 | pci_read_config_dword (dev, 0x5c, &dpll); | 
|  | 965 | pci_write_config_dword(dev, 0x5c, (dpll & ~0x100)); | 
|  | 966 | return 1; | 
| Alan Cox | b39b01f | 2005-06-27 15:24:27 -0700 | [diff] [blame] | 967 | } | 
|  | 968 |  | 
| Bartlomiej Zolnierkiewicz | feb22b7 | 2008-10-10 22:39:32 +0200 | [diff] [blame] | 969 | static void hpt3xx_disable_fast_irq(struct pci_dev *dev, u8 mcr_addr) | 
| Bartlomiej Zolnierkiewicz | 1785192 | 2008-10-10 22:39:32 +0200 | [diff] [blame] | 970 | { | 
|  | 971 | struct ide_host *host	= pci_get_drvdata(dev); | 
|  | 972 | struct hpt_info *info	= host->host_priv + (&dev->dev == host->dev[1]); | 
|  | 973 | u8  chip_type		= info->chip_type; | 
|  | 974 | u8  new_mcr, old_mcr	= 0; | 
|  | 975 |  | 
|  | 976 | /* | 
|  | 977 | * Disable the "fast interrupt" prediction.  Don't hold off | 
|  | 978 | * on interrupts. (== 0x01 despite what the docs say) | 
|  | 979 | */ | 
|  | 980 | pci_read_config_byte(dev, mcr_addr + 1, &old_mcr); | 
|  | 981 |  | 
|  | 982 | if (chip_type >= HPT374) | 
|  | 983 | new_mcr = old_mcr & ~0x07; | 
|  | 984 | else if (chip_type >= HPT370) { | 
|  | 985 | new_mcr = old_mcr; | 
|  | 986 | new_mcr &= ~0x02; | 
|  | 987 | #ifdef HPT_DELAY_INTERRUPT | 
|  | 988 | new_mcr &= ~0x01; | 
|  | 989 | #else | 
|  | 990 | new_mcr |=  0x01; | 
|  | 991 | #endif | 
|  | 992 | } else					/* HPT366 and HPT368  */ | 
|  | 993 | new_mcr = old_mcr & ~0x80; | 
|  | 994 |  | 
|  | 995 | if (new_mcr != old_mcr) | 
|  | 996 | pci_write_config_byte(dev, mcr_addr + 1, new_mcr); | 
|  | 997 | } | 
|  | 998 |  | 
| Bartlomiej Zolnierkiewicz | feb22b7 | 2008-10-10 22:39:32 +0200 | [diff] [blame] | 999 | static unsigned int init_chipset_hpt366(struct pci_dev *dev) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1000 | { | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 1001 | unsigned long io_base	= pci_resource_start(dev, 4); | 
| Masoud Sharbiani | 62ff2ec | 2008-09-10 22:22:34 +0200 | [diff] [blame] | 1002 | struct hpt_info *info	= hpt3xx_get_info(&dev->dev); | 
| Bartlomiej Zolnierkiewicz | a326b02 | 2008-07-24 22:53:33 +0200 | [diff] [blame] | 1003 | const char *name	= DRV_NAME; | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 1004 | u8 pci_clk,  dpll_clk	= 0;	/* PCI and DPLL clock in MHz */ | 
| Sergei Shtylyov | 7293136 | 2007-09-11 22:28:35 +0200 | [diff] [blame] | 1005 | u8 chip_type; | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 1006 | enum ata_clock	clock; | 
|  | 1007 |  | 
| Sergei Shtylyov | 7293136 | 2007-09-11 22:28:35 +0200 | [diff] [blame] | 1008 | chip_type = info->chip_type; | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 1009 |  | 
| Alan Cox | b39b01f | 2005-06-27 15:24:27 -0700 | [diff] [blame] | 1010 | pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4)); | 
|  | 1011 | pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78); | 
|  | 1012 | pci_write_config_byte(dev, PCI_MIN_GNT, 0x08); | 
|  | 1013 | pci_write_config_byte(dev, PCI_MAX_LAT, 0x08); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1014 |  | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 1015 | /* | 
|  | 1016 | * First, try to estimate the PCI clock frequency... | 
|  | 1017 | */ | 
| Sergei Shtylyov | 7293136 | 2007-09-11 22:28:35 +0200 | [diff] [blame] | 1018 | if (chip_type >= HPT370) { | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 1019 | u8  scr1  = 0; | 
|  | 1020 | u16 f_cnt = 0; | 
|  | 1021 | u32 temp  = 0; | 
| Alan Cox | b39b01f | 2005-06-27 15:24:27 -0700 | [diff] [blame] | 1022 |  | 
| Sergei Shtylyov | 26ccb80 | 2007-02-07 18:18:11 +0100 | [diff] [blame] | 1023 | /* Interrupt force enable. */ | 
|  | 1024 | pci_read_config_byte(dev, 0x5a, &scr1); | 
|  | 1025 | if (scr1 & 0x10) | 
|  | 1026 | pci_write_config_byte(dev, 0x5a, scr1 & ~0x10); | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 1027 |  | 
|  | 1028 | /* | 
|  | 1029 | * HighPoint does this for HPT372A. | 
|  | 1030 | * NOTE: This register is only writeable via I/O space. | 
|  | 1031 | */ | 
| Sergei Shtylyov | 7293136 | 2007-09-11 22:28:35 +0200 | [diff] [blame] | 1032 | if (chip_type == HPT372A) | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 1033 | outb(0x0e, io_base + 0x9c); | 
|  | 1034 |  | 
|  | 1035 | /* | 
|  | 1036 | * Default to PCI clock. Make sure MA15/16 are set to output | 
|  | 1037 | * to prevent drives having problems with 40-pin cables. | 
|  | 1038 | */ | 
|  | 1039 | pci_write_config_byte(dev, 0x5b, 0x23); | 
|  | 1040 |  | 
|  | 1041 | /* | 
|  | 1042 | * We'll have to read f_CNT value in order to determine | 
|  | 1043 | * the PCI clock frequency according to the following ratio: | 
|  | 1044 | * | 
|  | 1045 | * f_CNT = Fpci * 192 / Fdpll | 
|  | 1046 | * | 
|  | 1047 | * First try reading the register in which the HighPoint BIOS | 
|  | 1048 | * saves f_CNT value before  reprogramming the DPLL from its | 
|  | 1049 | * default setting (which differs for the various chips). | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 1050 | * | 
| Sergei Shtylyov | 7293136 | 2007-09-11 22:28:35 +0200 | [diff] [blame] | 1051 | * NOTE: This register is only accessible via I/O space; | 
|  | 1052 | * HPT374 BIOS only saves it for the function 0, so we have to | 
|  | 1053 | * always read it from there -- no need to check the result of | 
|  | 1054 | * pci_get_slot() for the function 0 as the whole device has | 
|  | 1055 | * been already "pinned" (via function 1) in init_setup_hpt374() | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 1056 | */ | 
| Sergei Shtylyov | 7293136 | 2007-09-11 22:28:35 +0200 | [diff] [blame] | 1057 | if (chip_type == HPT374 && (PCI_FUNC(dev->devfn) & 1)) { | 
|  | 1058 | struct pci_dev	*dev1 = pci_get_slot(dev->bus, | 
|  | 1059 | dev->devfn - 1); | 
|  | 1060 | unsigned long io_base = pci_resource_start(dev1, 4); | 
|  | 1061 |  | 
|  | 1062 | temp =	inl(io_base + 0x90); | 
|  | 1063 | pci_dev_put(dev1); | 
|  | 1064 | } else | 
|  | 1065 | temp =	inl(io_base + 0x90); | 
|  | 1066 |  | 
|  | 1067 | /* | 
|  | 1068 | * In case the signature check fails, we'll have to | 
|  | 1069 | * resort to reading the f_CNT register itself in hopes | 
|  | 1070 | * that nobody has touched the DPLL yet... | 
|  | 1071 | */ | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 1072 | if ((temp & 0xFFFFF000) != 0xABCDE000) { | 
|  | 1073 | int i; | 
|  | 1074 |  | 
| Bartlomiej Zolnierkiewicz | 28cfd8a | 2008-07-24 22:53:31 +0200 | [diff] [blame] | 1075 | printk(KERN_WARNING "%s %s: no clock data saved by " | 
|  | 1076 | "BIOS\n", name, pci_name(dev)); | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 1077 |  | 
|  | 1078 | /* Calculate the average value of f_CNT. */ | 
|  | 1079 | for (temp = i = 0; i < 128; i++) { | 
|  | 1080 | pci_read_config_word(dev, 0x78, &f_cnt); | 
|  | 1081 | temp += f_cnt & 0x1ff; | 
|  | 1082 | mdelay(1); | 
|  | 1083 | } | 
|  | 1084 | f_cnt = temp / 128; | 
|  | 1085 | } else | 
|  | 1086 | f_cnt = temp & 0x1ff; | 
|  | 1087 |  | 
|  | 1088 | dpll_clk = info->dpll_clk; | 
|  | 1089 | pci_clk  = (f_cnt * dpll_clk) / 192; | 
|  | 1090 |  | 
|  | 1091 | /* Clamp PCI clock to bands. */ | 
|  | 1092 | if (pci_clk < 40) | 
|  | 1093 | pci_clk = 33; | 
|  | 1094 | else if(pci_clk < 45) | 
|  | 1095 | pci_clk = 40; | 
|  | 1096 | else if(pci_clk < 55) | 
|  | 1097 | pci_clk = 50; | 
|  | 1098 | else | 
|  | 1099 | pci_clk = 66; | 
|  | 1100 |  | 
| Bartlomiej Zolnierkiewicz | 28cfd8a | 2008-07-24 22:53:31 +0200 | [diff] [blame] | 1101 | printk(KERN_INFO "%s %s: DPLL base: %d MHz, f_CNT: %d, " | 
|  | 1102 | "assuming %d MHz PCI\n", name, pci_name(dev), | 
|  | 1103 | dpll_clk, f_cnt, pci_clk); | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 1104 | } else { | 
|  | 1105 | u32 itr1 = 0; | 
|  | 1106 |  | 
|  | 1107 | pci_read_config_dword(dev, 0x40, &itr1); | 
|  | 1108 |  | 
|  | 1109 | /* Detect PCI clock by looking at cmd_high_time. */ | 
|  | 1110 | switch((itr1 >> 8) & 0x07) { | 
|  | 1111 | case 0x09: | 
|  | 1112 | pci_clk = 40; | 
| Sergei Shtylyov | 6273d26 | 2007-02-07 18:18:20 +0100 | [diff] [blame] | 1113 | break; | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 1114 | case 0x05: | 
|  | 1115 | pci_clk = 25; | 
| Sergei Shtylyov | 6273d26 | 2007-02-07 18:18:20 +0100 | [diff] [blame] | 1116 | break; | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 1117 | case 0x07: | 
|  | 1118 | default: | 
|  | 1119 | pci_clk = 33; | 
| Sergei Shtylyov | 6273d26 | 2007-02-07 18:18:20 +0100 | [diff] [blame] | 1120 | break; | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 1121 | } | 
| Sergei Shtylyov | 26ccb80 | 2007-02-07 18:18:11 +0100 | [diff] [blame] | 1122 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1123 |  | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 1124 | /* Let's assume we'll use PCI clock for the ATA clock... */ | 
|  | 1125 | switch (pci_clk) { | 
|  | 1126 | case 25: | 
|  | 1127 | clock = ATA_CLOCK_25MHZ; | 
|  | 1128 | break; | 
|  | 1129 | case 33: | 
|  | 1130 | default: | 
|  | 1131 | clock = ATA_CLOCK_33MHZ; | 
|  | 1132 | break; | 
|  | 1133 | case 40: | 
|  | 1134 | clock = ATA_CLOCK_40MHZ; | 
|  | 1135 | break; | 
|  | 1136 | case 50: | 
|  | 1137 | clock = ATA_CLOCK_50MHZ; | 
|  | 1138 | break; | 
|  | 1139 | case 66: | 
|  | 1140 | clock = ATA_CLOCK_66MHZ; | 
|  | 1141 | break; | 
|  | 1142 | } | 
|  | 1143 |  | 
|  | 1144 | /* | 
|  | 1145 | * Only try the DPLL if we don't have a table for the PCI clock that | 
|  | 1146 | * we are running at for HPT370/A, always use it  for anything newer... | 
|  | 1147 | * | 
|  | 1148 | * NOTE: Using the internal DPLL results in slow reads on 33 MHz PCI. | 
|  | 1149 | * We also  don't like using  the DPLL because this causes glitches | 
|  | 1150 | * on PRST-/SRST- when the state engine gets reset... | 
|  | 1151 | */ | 
| Sergei Shtylyov | 866664d | 2008-01-25 22:17:05 +0100 | [diff] [blame] | 1152 | if (chip_type >= HPT374 || info->timings->clock_table[clock] == NULL) { | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 1153 | u16 f_low, delta = pci_clk < 50 ? 2 : 4; | 
|  | 1154 | int adjust; | 
|  | 1155 |  | 
|  | 1156 | /* | 
|  | 1157 | * Select 66 MHz DPLL clock only if UltraATA/133 mode is | 
|  | 1158 | * supported/enabled, use 50 MHz DPLL clock otherwise... | 
|  | 1159 | */ | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 1160 | if (info->udma_mask == ATA_UDMA6) { | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 1161 | dpll_clk = 66; | 
|  | 1162 | clock = ATA_CLOCK_66MHZ; | 
|  | 1163 | } else if (dpll_clk) {	/* HPT36x chips don't have DPLL */ | 
|  | 1164 | dpll_clk = 50; | 
|  | 1165 | clock = ATA_CLOCK_50MHZ; | 
|  | 1166 | } | 
|  | 1167 |  | 
| Sergei Shtylyov | 866664d | 2008-01-25 22:17:05 +0100 | [diff] [blame] | 1168 | if (info->timings->clock_table[clock] == NULL) { | 
| Bartlomiej Zolnierkiewicz | 28cfd8a | 2008-07-24 22:53:31 +0200 | [diff] [blame] | 1169 | printk(KERN_ERR "%s %s: unknown bus timing!\n", | 
|  | 1170 | name, pci_name(dev)); | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 1171 | return -EIO; | 
|  | 1172 | } | 
|  | 1173 |  | 
|  | 1174 | /* Select the DPLL clock. */ | 
|  | 1175 | pci_write_config_byte(dev, 0x5b, 0x21); | 
|  | 1176 |  | 
|  | 1177 | /* | 
|  | 1178 | * Adjust the DPLL based upon PCI clock, enable it, | 
|  | 1179 | * and wait for stabilization... | 
|  | 1180 | */ | 
|  | 1181 | f_low = (pci_clk * 48) / dpll_clk; | 
|  | 1182 |  | 
|  | 1183 | for (adjust = 0; adjust < 8; adjust++) { | 
|  | 1184 | if(hpt37x_calibrate_dpll(dev, f_low, f_low + delta)) | 
|  | 1185 | break; | 
|  | 1186 |  | 
|  | 1187 | /* | 
|  | 1188 | * See if it'll settle at a fractionally different clock | 
|  | 1189 | */ | 
|  | 1190 | if (adjust & 1) | 
|  | 1191 | f_low -= adjust >> 1; | 
|  | 1192 | else | 
|  | 1193 | f_low += adjust >> 1; | 
|  | 1194 | } | 
|  | 1195 | if (adjust == 8) { | 
| Bartlomiej Zolnierkiewicz | 28cfd8a | 2008-07-24 22:53:31 +0200 | [diff] [blame] | 1196 | printk(KERN_ERR "%s %s: DPLL did not stabilize!\n", | 
|  | 1197 | name, pci_name(dev)); | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 1198 | return -EIO; | 
|  | 1199 | } | 
|  | 1200 |  | 
| Bartlomiej Zolnierkiewicz | 28cfd8a | 2008-07-24 22:53:31 +0200 | [diff] [blame] | 1201 | printk(KERN_INFO "%s %s: using %d MHz DPLL clock\n", | 
|  | 1202 | name, pci_name(dev), dpll_clk); | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 1203 | } else { | 
|  | 1204 | /* Mark the fact that we're not using the DPLL. */ | 
|  | 1205 | dpll_clk = 0; | 
|  | 1206 |  | 
| Bartlomiej Zolnierkiewicz | 28cfd8a | 2008-07-24 22:53:31 +0200 | [diff] [blame] | 1207 | printk(KERN_INFO "%s %s: using %d MHz PCI clock\n", | 
|  | 1208 | name, pci_name(dev), pci_clk); | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 1209 | } | 
|  | 1210 |  | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 1211 | /* Store the clock frequencies. */ | 
|  | 1212 | info->dpll_clk	= dpll_clk; | 
|  | 1213 | info->pci_clk	= pci_clk; | 
| Sergei Shtylyov | 866664d | 2008-01-25 22:17:05 +0100 | [diff] [blame] | 1214 | info->clock	= clock; | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 1215 |  | 
| Sergei Shtylyov | 7293136 | 2007-09-11 22:28:35 +0200 | [diff] [blame] | 1216 | if (chip_type >= HPT370) { | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 1217 | u8  mcr1, mcr4; | 
|  | 1218 |  | 
|  | 1219 | /* | 
|  | 1220 | * Reset the state engines. | 
|  | 1221 | * NOTE: Avoid accidentally enabling the disabled channels. | 
|  | 1222 | */ | 
|  | 1223 | pci_read_config_byte (dev, 0x50, &mcr1); | 
|  | 1224 | pci_read_config_byte (dev, 0x54, &mcr4); | 
|  | 1225 | pci_write_config_byte(dev, 0x50, (mcr1 | 0x32)); | 
|  | 1226 | pci_write_config_byte(dev, 0x54, (mcr4 | 0x32)); | 
|  | 1227 | udelay(100); | 
|  | 1228 | } | 
|  | 1229 |  | 
|  | 1230 | /* | 
|  | 1231 | * On  HPT371N, if ATA clock is 66 MHz we must set bit 2 in | 
|  | 1232 | * the MISC. register to stretch the UltraDMA Tss timing. | 
|  | 1233 | * NOTE: This register is only writeable via I/O space. | 
|  | 1234 | */ | 
| Sergei Shtylyov | 7293136 | 2007-09-11 22:28:35 +0200 | [diff] [blame] | 1235 | if (chip_type == HPT371N && clock == ATA_CLOCK_66MHZ) | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 1236 | outb(inb(io_base + 0x9c) | 0x04, io_base + 0x9c); | 
|  | 1237 |  | 
| Bartlomiej Zolnierkiewicz | 1785192 | 2008-10-10 22:39:32 +0200 | [diff] [blame] | 1238 | hpt3xx_disable_fast_irq(dev, 0x50); | 
|  | 1239 | hpt3xx_disable_fast_irq(dev, 0x54); | 
|  | 1240 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1241 | return dev->irq; | 
|  | 1242 | } | 
|  | 1243 |  | 
| Bartlomiej Zolnierkiewicz | f454cbe | 2008-08-05 18:17:04 +0200 | [diff] [blame] | 1244 | static u8 hpt3xx_cable_detect(ide_hwif_t *hwif) | 
| Bartlomiej Zolnierkiewicz | bfa14b4 | 2008-02-02 19:56:31 +0100 | [diff] [blame] | 1245 | { | 
|  | 1246 | struct pci_dev	*dev	= to_pci_dev(hwif->dev); | 
| Masoud Sharbiani | 62ff2ec | 2008-09-10 22:22:34 +0200 | [diff] [blame] | 1247 | struct hpt_info *info	= hpt3xx_get_info(hwif->dev); | 
| Bartlomiej Zolnierkiewicz | bfa14b4 | 2008-02-02 19:56:31 +0100 | [diff] [blame] | 1248 | u8 chip_type		= info->chip_type; | 
|  | 1249 | u8 scr1 = 0, ata66	= hwif->channel ? 0x01 : 0x02; | 
|  | 1250 |  | 
|  | 1251 | /* | 
|  | 1252 | * The HPT37x uses the CBLID pins as outputs for MA15/MA16 | 
|  | 1253 | * address lines to access an external EEPROM.  To read valid | 
|  | 1254 | * cable detect state the pins must be enabled as inputs. | 
|  | 1255 | */ | 
|  | 1256 | if (chip_type == HPT374 && (PCI_FUNC(dev->devfn) & 1)) { | 
|  | 1257 | /* | 
|  | 1258 | * HPT374 PCI function 1 | 
|  | 1259 | * - set bit 15 of reg 0x52 to enable TCBLID as input | 
|  | 1260 | * - set bit 15 of reg 0x56 to enable FCBLID as input | 
|  | 1261 | */ | 
|  | 1262 | u8  mcr_addr = hwif->select_data + 2; | 
|  | 1263 | u16 mcr; | 
|  | 1264 |  | 
|  | 1265 | pci_read_config_word(dev, mcr_addr, &mcr); | 
|  | 1266 | pci_write_config_word(dev, mcr_addr, (mcr | 0x8000)); | 
|  | 1267 | /* now read cable id register */ | 
|  | 1268 | pci_read_config_byte(dev, 0x5a, &scr1); | 
|  | 1269 | pci_write_config_word(dev, mcr_addr, mcr); | 
|  | 1270 | } else if (chip_type >= HPT370) { | 
|  | 1271 | /* | 
|  | 1272 | * HPT370/372 and 374 pcifn 0 | 
|  | 1273 | * - clear bit 0 of reg 0x5b to enable P/SCBLID as inputs | 
|  | 1274 | */ | 
|  | 1275 | u8 scr2 = 0; | 
|  | 1276 |  | 
|  | 1277 | pci_read_config_byte(dev, 0x5b, &scr2); | 
|  | 1278 | pci_write_config_byte(dev, 0x5b, (scr2 & ~1)); | 
|  | 1279 | /* now read cable id register */ | 
|  | 1280 | pci_read_config_byte(dev, 0x5a, &scr1); | 
|  | 1281 | pci_write_config_byte(dev, 0x5b,  scr2); | 
|  | 1282 | } else | 
|  | 1283 | pci_read_config_byte(dev, 0x5a, &scr1); | 
|  | 1284 |  | 
|  | 1285 | return (scr1 & ata66) ? ATA_CBL_PATA40 : ATA_CBL_PATA80; | 
|  | 1286 | } | 
|  | 1287 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1288 | static void __devinit init_hwif_hpt366(ide_hwif_t *hwif) | 
|  | 1289 | { | 
| Masoud Sharbiani | 62ff2ec | 2008-09-10 22:22:34 +0200 | [diff] [blame] | 1290 | struct hpt_info *info	= hpt3xx_get_info(hwif->dev); | 
| Sergei Shtylyov | 2808b0a | 2007-09-11 22:28:36 +0200 | [diff] [blame] | 1291 | int serialize		= HPT_SERIALIZE_IO; | 
| Sergei Shtylyov | 2808b0a | 2007-09-11 22:28:36 +0200 | [diff] [blame] | 1292 | u8  chip_type		= info->chip_type; | 
| Sergei Shtylyov | abc4ad4 | 2007-02-07 18:18:05 +0100 | [diff] [blame] | 1293 |  | 
|  | 1294 | /* Cache the channel's MISC. control registers' offset */ | 
| Sergei Shtylyov | 2808b0a | 2007-09-11 22:28:36 +0200 | [diff] [blame] | 1295 | hwif->select_data	= hwif->channel ? 0x54 : 0x50; | 
| Sergei Shtylyov | abc4ad4 | 2007-02-07 18:18:05 +0100 | [diff] [blame] | 1296 |  | 
| Sergei Shtylyov | 836c006 | 2006-12-13 00:35:47 -0800 | [diff] [blame] | 1297 | /* | 
|  | 1298 | * HPT3xxN chips have some complications: | 
|  | 1299 | * | 
|  | 1300 | * - on 33 MHz PCI we must clock switch | 
|  | 1301 | * - on 66 MHz PCI we must NOT use the PCI clock | 
|  | 1302 | */ | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 1303 | if (chip_type >= HPT372N && info->dpll_clk && info->pci_clk < 66) { | 
| Sergei Shtylyov | 836c006 | 2006-12-13 00:35:47 -0800 | [diff] [blame] | 1304 | /* | 
|  | 1305 | * Clock is shared between the channels, | 
|  | 1306 | * so we'll have to serialize them... :-( | 
|  | 1307 | */ | 
|  | 1308 | serialize = 1; | 
|  | 1309 | hwif->rw_disk = &hpt3xxn_rw_disk; | 
|  | 1310 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1311 |  | 
| Sergei Shtylyov | 26ccb80 | 2007-02-07 18:18:11 +0100 | [diff] [blame] | 1312 | /* Serialize access to this device if needed */ | 
|  | 1313 | if (serialize && hwif->mate) | 
|  | 1314 | hwif->serialized = hwif->mate->serialized = 1; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1315 | } | 
|  | 1316 |  | 
| Bartlomiej Zolnierkiewicz | b123f56 | 2008-04-26 22:25:22 +0200 | [diff] [blame] | 1317 | static int __devinit init_dma_hpt366(ide_hwif_t *hwif, | 
|  | 1318 | const struct ide_port_info *d) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1319 | { | 
| Bartlomiej Zolnierkiewicz | 3650165 | 2008-02-01 23:09:31 +0100 | [diff] [blame] | 1320 | struct pci_dev *dev = to_pci_dev(hwif->dev); | 
| Bartlomiej Zolnierkiewicz | b123f56 | 2008-04-26 22:25:22 +0200 | [diff] [blame] | 1321 | unsigned long flags, base = ide_pci_dma_base(hwif, d); | 
|  | 1322 | u8 dma_old, dma_new, masterdma = 0, slavedma = 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1323 |  | 
| Bartlomiej Zolnierkiewicz | ebb00fb | 2008-07-23 19:55:51 +0200 | [diff] [blame] | 1324 | if (base == 0) | 
|  | 1325 | return -1; | 
|  | 1326 |  | 
|  | 1327 | hwif->dma_base = base; | 
|  | 1328 |  | 
|  | 1329 | if (ide_pci_check_simplex(hwif, d) < 0) | 
|  | 1330 | return -1; | 
|  | 1331 |  | 
|  | 1332 | if (ide_pci_set_master(dev, d->name) < 0) | 
| Bartlomiej Zolnierkiewicz | b123f56 | 2008-04-26 22:25:22 +0200 | [diff] [blame] | 1333 | return -1; | 
|  | 1334 |  | 
|  | 1335 | dma_old = inb(base + 2); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1336 |  | 
|  | 1337 | local_irq_save(flags); | 
|  | 1338 |  | 
|  | 1339 | dma_new = dma_old; | 
| Sergei Shtylyov | abc4ad4 | 2007-02-07 18:18:05 +0100 | [diff] [blame] | 1340 | pci_read_config_byte(dev, hwif->channel ? 0x4b : 0x43, &masterdma); | 
|  | 1341 | pci_read_config_byte(dev, hwif->channel ? 0x4f : 0x47,  &slavedma); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1342 |  | 
|  | 1343 | if (masterdma & 0x30)	dma_new |= 0x20; | 
| Sergei Shtylyov | abc4ad4 | 2007-02-07 18:18:05 +0100 | [diff] [blame] | 1344 | if ( slavedma & 0x30)	dma_new |= 0x40; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1345 | if (dma_new != dma_old) | 
| Bartlomiej Zolnierkiewicz | b123f56 | 2008-04-26 22:25:22 +0200 | [diff] [blame] | 1346 | outb(dma_new, base + 2); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1347 |  | 
|  | 1348 | local_irq_restore(flags); | 
| Bartlomiej Zolnierkiewicz | b123f56 | 2008-04-26 22:25:22 +0200 | [diff] [blame] | 1349 |  | 
|  | 1350 | printk(KERN_INFO "    %s: BM-DMA at 0x%04lx-0x%04lx\n", | 
|  | 1351 | hwif->name, base, base + 7); | 
|  | 1352 |  | 
|  | 1353 | hwif->extra_base = base + (hwif->channel ? 8 : 16); | 
|  | 1354 |  | 
|  | 1355 | if (ide_allocate_dma_engine(hwif)) | 
|  | 1356 | return -1; | 
|  | 1357 |  | 
| Bartlomiej Zolnierkiewicz | 81e8d5a | 2008-07-23 19:55:51 +0200 | [diff] [blame] | 1358 | hwif->dma_ops = &sff_dma_ops; | 
| Bartlomiej Zolnierkiewicz | b123f56 | 2008-04-26 22:25:22 +0200 | [diff] [blame] | 1359 |  | 
|  | 1360 | return 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1361 | } | 
|  | 1362 |  | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 1363 | static void __devinit hpt374_init(struct pci_dev *dev, struct pci_dev *dev2) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1364 | { | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 1365 | if (dev2->irq != dev->irq) { | 
|  | 1366 | /* FIXME: we need a core pci_set_interrupt() */ | 
|  | 1367 | dev2->irq = dev->irq; | 
| Bartlomiej Zolnierkiewicz | ced3ec8 | 2008-07-24 22:53:32 +0200 | [diff] [blame] | 1368 | printk(KERN_INFO DRV_NAME " %s: PCI config space interrupt " | 
| Bartlomiej Zolnierkiewicz | 28cfd8a | 2008-07-24 22:53:31 +0200 | [diff] [blame] | 1369 | "fixed\n", pci_name(dev2)); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1370 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1371 | } | 
|  | 1372 |  | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 1373 | static void __devinit hpt371_init(struct pci_dev *dev) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1374 | { | 
| Auke Kok | 44c1013 | 2007-06-08 15:46:36 -0700 | [diff] [blame] | 1375 | u8 mcr1 = 0; | 
| Sergei Shtylyov | 9077857 | 2007-02-07 18:17:51 +0100 | [diff] [blame] | 1376 |  | 
| Sergei Shtylyov | 836c006 | 2006-12-13 00:35:47 -0800 | [diff] [blame] | 1377 | /* | 
|  | 1378 | * HPT371 chips physically have only one channel, the secondary one, | 
|  | 1379 | * but the primary channel registers do exist!  Go figure... | 
|  | 1380 | * So,  we manually disable the non-existing channel here | 
|  | 1381 | * (if the BIOS hasn't done this already). | 
|  | 1382 | */ | 
|  | 1383 | pci_read_config_byte(dev, 0x50, &mcr1); | 
|  | 1384 | if (mcr1 & 0x04) | 
| Sergei Shtylyov | 9077857 | 2007-02-07 18:17:51 +0100 | [diff] [blame] | 1385 | pci_write_config_byte(dev, 0x50, mcr1 & ~0x04); | 
| Sergei Shtylyov | 9077857 | 2007-02-07 18:17:51 +0100 | [diff] [blame] | 1386 | } | 
|  | 1387 |  | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 1388 | static int __devinit hpt36x_init(struct pci_dev *dev, struct pci_dev *dev2) | 
| Sergei Shtylyov | 9077857 | 2007-02-07 18:17:51 +0100 | [diff] [blame] | 1389 | { | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 1390 | u8 mcr1 = 0, pin1 = 0, pin2 = 0; | 
| Sergei Shtylyov | 9077857 | 2007-02-07 18:17:51 +0100 | [diff] [blame] | 1391 |  | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 1392 | /* | 
|  | 1393 | * Now we'll have to force both channels enabled if | 
|  | 1394 | * at least one of them has been enabled by BIOS... | 
|  | 1395 | */ | 
|  | 1396 | pci_read_config_byte(dev, 0x50, &mcr1); | 
|  | 1397 | if (mcr1 & 0x30) | 
|  | 1398 | pci_write_config_byte(dev, 0x50, mcr1 | 0x30); | 
| Sergei Shtylyov | 9077857 | 2007-02-07 18:17:51 +0100 | [diff] [blame] | 1399 |  | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 1400 | pci_read_config_byte(dev,  PCI_INTERRUPT_PIN, &pin1); | 
|  | 1401 | pci_read_config_byte(dev2, PCI_INTERRUPT_PIN, &pin2); | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 1402 |  | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 1403 | if (pin1 != pin2 && dev->irq == dev2->irq) { | 
| Bartlomiej Zolnierkiewicz | ced3ec8 | 2008-07-24 22:53:32 +0200 | [diff] [blame] | 1404 | printk(KERN_INFO DRV_NAME " %s: onboard version of chipset, " | 
| Bartlomiej Zolnierkiewicz | 28cfd8a | 2008-07-24 22:53:31 +0200 | [diff] [blame] | 1405 | "pin1=%d pin2=%d\n", pci_name(dev), pin1, pin2); | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 1406 | return 1; | 
|  | 1407 | } | 
|  | 1408 |  | 
|  | 1409 | return 0; | 
| Sergei Shtylyov | 9077857 | 2007-02-07 18:17:51 +0100 | [diff] [blame] | 1410 | } | 
|  | 1411 |  | 
| Bartlomiej Zolnierkiewicz | 4db90a1 | 2008-01-25 22:17:18 +0100 | [diff] [blame] | 1412 | #define IDE_HFLAGS_HPT3XX \ | 
|  | 1413 | (IDE_HFLAG_NO_ATAPI_DMA | \ | 
| Bartlomiej Zolnierkiewicz | 4db90a1 | 2008-01-25 22:17:18 +0100 | [diff] [blame] | 1414 | IDE_HFLAG_OFF_BOARD) | 
|  | 1415 |  | 
| Bartlomiej Zolnierkiewicz | ac95bee | 2008-04-26 22:25:14 +0200 | [diff] [blame] | 1416 | static const struct ide_port_ops hpt3xx_port_ops = { | 
|  | 1417 | .set_pio_mode		= hpt3xx_set_pio_mode, | 
|  | 1418 | .set_dma_mode		= hpt3xx_set_mode, | 
|  | 1419 | .quirkproc		= hpt3xx_quirkproc, | 
|  | 1420 | .maskproc		= hpt3xx_maskproc, | 
|  | 1421 | .mdma_filter		= hpt3xx_mdma_filter, | 
|  | 1422 | .udma_filter		= hpt3xx_udma_filter, | 
|  | 1423 | .cable_detect		= hpt3xx_cable_detect, | 
|  | 1424 | }; | 
|  | 1425 |  | 
| Bartlomiej Zolnierkiewicz | f37afda | 2008-04-26 22:25:24 +0200 | [diff] [blame] | 1426 | static const struct ide_dma_ops hpt37x_dma_ops = { | 
|  | 1427 | .dma_host_set		= ide_dma_host_set, | 
|  | 1428 | .dma_setup		= ide_dma_setup, | 
|  | 1429 | .dma_exec_cmd		= ide_dma_exec_cmd, | 
|  | 1430 | .dma_start		= ide_dma_start, | 
| Bartlomiej Zolnierkiewicz | 5e37bdc | 2008-04-26 22:25:24 +0200 | [diff] [blame] | 1431 | .dma_end		= hpt374_dma_end, | 
|  | 1432 | .dma_test_irq		= hpt374_dma_test_irq, | 
| Bartlomiej Zolnierkiewicz | f37afda | 2008-04-26 22:25:24 +0200 | [diff] [blame] | 1433 | .dma_lost_irq		= ide_dma_lost_irq, | 
|  | 1434 | .dma_timeout		= ide_dma_timeout, | 
| Bartlomiej Zolnierkiewicz | 5e37bdc | 2008-04-26 22:25:24 +0200 | [diff] [blame] | 1435 | }; | 
|  | 1436 |  | 
| Bartlomiej Zolnierkiewicz | f37afda | 2008-04-26 22:25:24 +0200 | [diff] [blame] | 1437 | static const struct ide_dma_ops hpt370_dma_ops = { | 
|  | 1438 | .dma_host_set		= ide_dma_host_set, | 
|  | 1439 | .dma_setup		= ide_dma_setup, | 
|  | 1440 | .dma_exec_cmd		= ide_dma_exec_cmd, | 
| Bartlomiej Zolnierkiewicz | 5e37bdc | 2008-04-26 22:25:24 +0200 | [diff] [blame] | 1441 | .dma_start		= hpt370_dma_start, | 
|  | 1442 | .dma_end		= hpt370_dma_end, | 
| Bartlomiej Zolnierkiewicz | f37afda | 2008-04-26 22:25:24 +0200 | [diff] [blame] | 1443 | .dma_test_irq		= ide_dma_test_irq, | 
|  | 1444 | .dma_lost_irq		= ide_dma_lost_irq, | 
| Bartlomiej Zolnierkiewicz | 5e37bdc | 2008-04-26 22:25:24 +0200 | [diff] [blame] | 1445 | .dma_timeout		= hpt370_dma_timeout, | 
|  | 1446 | }; | 
|  | 1447 |  | 
| Bartlomiej Zolnierkiewicz | f37afda | 2008-04-26 22:25:24 +0200 | [diff] [blame] | 1448 | static const struct ide_dma_ops hpt36x_dma_ops = { | 
|  | 1449 | .dma_host_set		= ide_dma_host_set, | 
|  | 1450 | .dma_setup		= ide_dma_setup, | 
|  | 1451 | .dma_exec_cmd		= ide_dma_exec_cmd, | 
|  | 1452 | .dma_start		= ide_dma_start, | 
| Bartlomiej Zolnierkiewicz | 653bcf5 | 2008-10-13 21:39:46 +0200 | [diff] [blame] | 1453 | .dma_end		= ide_dma_end, | 
| Bartlomiej Zolnierkiewicz | f37afda | 2008-04-26 22:25:24 +0200 | [diff] [blame] | 1454 | .dma_test_irq		= ide_dma_test_irq, | 
| Bartlomiej Zolnierkiewicz | 5e37bdc | 2008-04-26 22:25:24 +0200 | [diff] [blame] | 1455 | .dma_lost_irq		= hpt366_dma_lost_irq, | 
| Bartlomiej Zolnierkiewicz | f37afda | 2008-04-26 22:25:24 +0200 | [diff] [blame] | 1456 | .dma_timeout		= ide_dma_timeout, | 
| Bartlomiej Zolnierkiewicz | 5e37bdc | 2008-04-26 22:25:24 +0200 | [diff] [blame] | 1457 | }; | 
|  | 1458 |  | 
| Bartlomiej Zolnierkiewicz | 8562043 | 2007-10-20 00:32:34 +0200 | [diff] [blame] | 1459 | static const struct ide_port_info hpt366_chipsets[] __devinitdata = { | 
| Bartlomiej Zolnierkiewicz | ced3ec8 | 2008-07-24 22:53:32 +0200 | [diff] [blame] | 1460 | {	/* 0: HPT36x */ | 
|  | 1461 | .name		= DRV_NAME, | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 1462 | .init_chipset	= init_chipset_hpt366, | 
|  | 1463 | .init_hwif	= init_hwif_hpt366, | 
|  | 1464 | .init_dma	= init_dma_hpt366, | 
| Sergei Shtylyov | 2648e5d | 2007-07-09 23:17:55 +0200 | [diff] [blame] | 1465 | /* | 
|  | 1466 | * HPT36x chips have one channel per function and have | 
|  | 1467 | * both channel enable bits located differently and visible | 
|  | 1468 | * to both functions -- really stupid design decision... :-( | 
|  | 1469 | * Bit 4 is for the primary channel, bit 5 for the secondary. | 
|  | 1470 | */ | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 1471 | .enablebits	= {{0x50,0x10,0x10}, {0x54,0x04,0x04}}, | 
| Bartlomiej Zolnierkiewicz | ac95bee | 2008-04-26 22:25:14 +0200 | [diff] [blame] | 1472 | .port_ops	= &hpt3xx_port_ops, | 
| Bartlomiej Zolnierkiewicz | 5e37bdc | 2008-04-26 22:25:24 +0200 | [diff] [blame] | 1473 | .dma_ops	= &hpt36x_dma_ops, | 
| Bartlomiej Zolnierkiewicz | 4db90a1 | 2008-01-25 22:17:18 +0100 | [diff] [blame] | 1474 | .host_flags	= IDE_HFLAGS_HPT3XX | IDE_HFLAG_SINGLE, | 
| Bartlomiej Zolnierkiewicz | 4099d14 | 2007-07-20 01:11:59 +0200 | [diff] [blame] | 1475 | .pio_mask	= ATA_PIO4, | 
| Bartlomiej Zolnierkiewicz | 5f8b6c3 | 2007-10-19 00:30:07 +0200 | [diff] [blame] | 1476 | .mwdma_mask	= ATA_MWDMA2, | 
| Bartlomiej Zolnierkiewicz | ced3ec8 | 2008-07-24 22:53:32 +0200 | [diff] [blame] | 1477 | }, | 
|  | 1478 | {	/* 1: HPT3xx */ | 
|  | 1479 | .name		= DRV_NAME, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1480 | .init_chipset	= init_chipset_hpt366, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1481 | .init_hwif	= init_hwif_hpt366, | 
|  | 1482 | .init_dma	= init_dma_hpt366, | 
| Sergei Shtylyov | 7b73ee0 | 2007-02-07 18:18:16 +0100 | [diff] [blame] | 1483 | .enablebits	= {{0x50,0x04,0x04}, {0x54,0x04,0x04}}, | 
| Bartlomiej Zolnierkiewicz | ac95bee | 2008-04-26 22:25:14 +0200 | [diff] [blame] | 1484 | .port_ops	= &hpt3xx_port_ops, | 
| Bartlomiej Zolnierkiewicz | 5e37bdc | 2008-04-26 22:25:24 +0200 | [diff] [blame] | 1485 | .dma_ops	= &hpt37x_dma_ops, | 
| Bartlomiej Zolnierkiewicz | 4db90a1 | 2008-01-25 22:17:18 +0100 | [diff] [blame] | 1486 | .host_flags	= IDE_HFLAGS_HPT3XX, | 
| Bartlomiej Zolnierkiewicz | 4099d14 | 2007-07-20 01:11:59 +0200 | [diff] [blame] | 1487 | .pio_mask	= ATA_PIO4, | 
| Bartlomiej Zolnierkiewicz | 5f8b6c3 | 2007-10-19 00:30:07 +0200 | [diff] [blame] | 1488 | .mwdma_mask	= ATA_MWDMA2, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1489 | } | 
|  | 1490 | }; | 
|  | 1491 |  | 
|  | 1492 | /** | 
|  | 1493 | *	hpt366_init_one	-	called when an HPT366 is found | 
|  | 1494 | *	@dev: the hpt366 device | 
|  | 1495 | *	@id: the matching pci id | 
|  | 1496 | * | 
|  | 1497 | *	Called when the PCI registration layer (or the IDE initialization) | 
|  | 1498 | *	finds a device matching our IDE device tables. | 
|  | 1499 | */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1500 | static int __devinit hpt366_init_one(struct pci_dev *dev, const struct pci_device_id *id) | 
|  | 1501 | { | 
| Bartlomiej Zolnierkiewicz | 282037f | 2007-10-26 20:31:15 +0200 | [diff] [blame] | 1502 | const struct hpt_info *info = NULL; | 
| Bartlomiej Zolnierkiewicz | 74811f3 | 2008-07-24 22:53:15 +0200 | [diff] [blame] | 1503 | struct hpt_info *dyn_info; | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 1504 | struct pci_dev *dev2 = NULL; | 
| Bartlomiej Zolnierkiewicz | 039788e | 2007-10-20 00:32:34 +0200 | [diff] [blame] | 1505 | struct ide_port_info d; | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 1506 | u8 idx = id->driver_data; | 
|  | 1507 | u8 rev = dev->revision; | 
| Bartlomiej Zolnierkiewicz | 74811f3 | 2008-07-24 22:53:15 +0200 | [diff] [blame] | 1508 | int ret; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1509 |  | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 1510 | if ((idx == 0 || idx == 4) && (PCI_FUNC(dev->devfn) & 1)) | 
|  | 1511 | return -ENODEV; | 
|  | 1512 |  | 
|  | 1513 | switch (idx) { | 
|  | 1514 | case 0: | 
|  | 1515 | if (rev < 3) | 
|  | 1516 | info = &hpt36x; | 
|  | 1517 | else { | 
| Sam Ravnborg | b66cae7 | 2008-02-26 21:50:33 +0100 | [diff] [blame] | 1518 | switch (min_t(u8, rev, 6)) { | 
|  | 1519 | case 3: info = &hpt370;  break; | 
|  | 1520 | case 4: info = &hpt370a; break; | 
|  | 1521 | case 5: info = &hpt372;  break; | 
|  | 1522 | case 6: info = &hpt372n; break; | 
|  | 1523 | } | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 1524 | idx++; | 
|  | 1525 | } | 
|  | 1526 | break; | 
|  | 1527 | case 1: | 
|  | 1528 | info = (rev > 1) ? &hpt372n : &hpt372a; | 
|  | 1529 | break; | 
|  | 1530 | case 2: | 
|  | 1531 | info = (rev > 1) ? &hpt302n : &hpt302; | 
|  | 1532 | break; | 
|  | 1533 | case 3: | 
|  | 1534 | hpt371_init(dev); | 
|  | 1535 | info = (rev > 1) ? &hpt371n : &hpt371; | 
|  | 1536 | break; | 
|  | 1537 | case 4: | 
|  | 1538 | info = &hpt374; | 
|  | 1539 | break; | 
|  | 1540 | case 5: | 
|  | 1541 | info = &hpt372n; | 
|  | 1542 | break; | 
|  | 1543 | } | 
|  | 1544 |  | 
| Bartlomiej Zolnierkiewicz | ced3ec8 | 2008-07-24 22:53:32 +0200 | [diff] [blame] | 1545 | printk(KERN_INFO DRV_NAME ": %s chipset detected\n", info->chip_name); | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 1546 |  | 
| Bartlomiej Zolnierkiewicz | ced3ec8 | 2008-07-24 22:53:32 +0200 | [diff] [blame] | 1547 | d = hpt366_chipsets[min_t(u8, idx, 1)]; | 
|  | 1548 |  | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 1549 | d.udma_mask = info->udma_mask; | 
|  | 1550 |  | 
| Bartlomiej Zolnierkiewicz | 5e37bdc | 2008-04-26 22:25:24 +0200 | [diff] [blame] | 1551 | /* fixup ->dma_ops for HPT370/HPT370A */ | 
|  | 1552 | if (info == &hpt370 || info == &hpt370a) | 
|  | 1553 | d.dma_ops = &hpt370_dma_ops; | 
|  | 1554 |  | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 1555 | if (info == &hpt36x || info == &hpt374) | 
|  | 1556 | dev2 = pci_get_slot(dev->bus, dev->devfn + 1); | 
|  | 1557 |  | 
| Bartlomiej Zolnierkiewicz | 74811f3 | 2008-07-24 22:53:15 +0200 | [diff] [blame] | 1558 | dyn_info = kzalloc(sizeof(*dyn_info) * (dev2 ? 2 : 1), GFP_KERNEL); | 
|  | 1559 | if (dyn_info == NULL) { | 
| Bartlomiej Zolnierkiewicz | 28cfd8a | 2008-07-24 22:53:31 +0200 | [diff] [blame] | 1560 | printk(KERN_ERR "%s %s: out of memory!\n", | 
|  | 1561 | d.name, pci_name(dev)); | 
| Bartlomiej Zolnierkiewicz | 74811f3 | 2008-07-24 22:53:15 +0200 | [diff] [blame] | 1562 | pci_dev_put(dev2); | 
|  | 1563 | return -ENOMEM; | 
|  | 1564 | } | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 1565 |  | 
| Bartlomiej Zolnierkiewicz | 74811f3 | 2008-07-24 22:53:15 +0200 | [diff] [blame] | 1566 | /* | 
|  | 1567 | * Copy everything from a static "template" structure | 
|  | 1568 | * to just allocated per-chip hpt_info structure. | 
|  | 1569 | */ | 
|  | 1570 | memcpy(dyn_info, info, sizeof(*dyn_info)); | 
|  | 1571 |  | 
|  | 1572 | if (dev2) { | 
|  | 1573 | memcpy(dyn_info + 1, info, sizeof(*dyn_info)); | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 1574 |  | 
|  | 1575 | if (info == &hpt374) | 
|  | 1576 | hpt374_init(dev, dev2); | 
|  | 1577 | else { | 
|  | 1578 | if (hpt36x_init(dev, dev2)) | 
| Bartlomiej Zolnierkiewicz | 5e71d9c | 2008-04-26 17:36:35 +0200 | [diff] [blame] | 1579 | d.host_flags &= ~IDE_HFLAG_NON_BOOTABLE; | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 1580 | } | 
|  | 1581 |  | 
| Bartlomiej Zolnierkiewicz | 74811f3 | 2008-07-24 22:53:15 +0200 | [diff] [blame] | 1582 | ret = ide_pci_init_two(dev, dev2, &d, dyn_info); | 
|  | 1583 | if (ret < 0) { | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 1584 | pci_dev_put(dev2); | 
| Bartlomiej Zolnierkiewicz | 74811f3 | 2008-07-24 22:53:15 +0200 | [diff] [blame] | 1585 | kfree(dyn_info); | 
|  | 1586 | } | 
| Bartlomiej Zolnierkiewicz | fbf4784 | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 1587 | return ret; | 
|  | 1588 | } | 
|  | 1589 |  | 
| Bartlomiej Zolnierkiewicz | 74811f3 | 2008-07-24 22:53:15 +0200 | [diff] [blame] | 1590 | ret = ide_pci_init_one(dev, &d, dyn_info); | 
|  | 1591 | if (ret < 0) | 
|  | 1592 | kfree(dyn_info); | 
|  | 1593 |  | 
|  | 1594 | return ret; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1595 | } | 
|  | 1596 |  | 
| Bartlomiej Zolnierkiewicz | a6c43a2 | 2008-07-24 22:53:21 +0200 | [diff] [blame] | 1597 | static void __devexit hpt366_remove(struct pci_dev *dev) | 
|  | 1598 | { | 
|  | 1599 | struct ide_host *host = pci_get_drvdata(dev); | 
|  | 1600 | struct ide_info *info = host->host_priv; | 
|  | 1601 | struct pci_dev *dev2 = host->dev[1] ? to_pci_dev(host->dev[1]) : NULL; | 
|  | 1602 |  | 
|  | 1603 | ide_pci_remove(dev); | 
|  | 1604 | pci_dev_put(dev2); | 
|  | 1605 | kfree(info); | 
|  | 1606 | } | 
|  | 1607 |  | 
| Sam Ravnborg | b66cae7 | 2008-02-26 21:50:33 +0100 | [diff] [blame] | 1608 | static const struct pci_device_id hpt366_pci_tbl[] __devinitconst = { | 
| Bartlomiej Zolnierkiewicz | 9cbcc5e | 2007-10-16 22:29:56 +0200 | [diff] [blame] | 1609 | { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT366),  0 }, | 
|  | 1610 | { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372),  1 }, | 
|  | 1611 | { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT302),  2 }, | 
|  | 1612 | { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT371),  3 }, | 
|  | 1613 | { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT374),  4 }, | 
|  | 1614 | { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372N), 5 }, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1615 | { 0, }, | 
|  | 1616 | }; | 
|  | 1617 | MODULE_DEVICE_TABLE(pci, hpt366_pci_tbl); | 
|  | 1618 |  | 
| Bartlomiej Zolnierkiewicz | a9ab09e | 2008-10-13 21:39:41 +0200 | [diff] [blame] | 1619 | static struct pci_driver hpt366_pci_driver = { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1620 | .name		= "HPT366_IDE", | 
|  | 1621 | .id_table	= hpt366_pci_tbl, | 
|  | 1622 | .probe		= hpt366_init_one, | 
| Adrian Bunk | a69999e | 2008-08-18 21:40:03 +0200 | [diff] [blame] | 1623 | .remove		= __devexit_p(hpt366_remove), | 
| Bartlomiej Zolnierkiewicz | feb22b7 | 2008-10-10 22:39:32 +0200 | [diff] [blame] | 1624 | .suspend	= ide_pci_suspend, | 
|  | 1625 | .resume		= ide_pci_resume, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1626 | }; | 
|  | 1627 |  | 
| Bartlomiej Zolnierkiewicz | 82ab1ee | 2007-01-27 13:46:56 +0100 | [diff] [blame] | 1628 | static int __init hpt366_ide_init(void) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1629 | { | 
| Bartlomiej Zolnierkiewicz | a9ab09e | 2008-10-13 21:39:41 +0200 | [diff] [blame] | 1630 | return ide_pci_register_driver(&hpt366_pci_driver); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1631 | } | 
|  | 1632 |  | 
| Bartlomiej Zolnierkiewicz | a6c43a2 | 2008-07-24 22:53:21 +0200 | [diff] [blame] | 1633 | static void __exit hpt366_ide_exit(void) | 
|  | 1634 | { | 
| Bartlomiej Zolnierkiewicz | a9ab09e | 2008-10-13 21:39:41 +0200 | [diff] [blame] | 1635 | pci_unregister_driver(&hpt366_pci_driver); | 
| Bartlomiej Zolnierkiewicz | a6c43a2 | 2008-07-24 22:53:21 +0200 | [diff] [blame] | 1636 | } | 
|  | 1637 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1638 | module_init(hpt366_ide_init); | 
| Bartlomiej Zolnierkiewicz | a6c43a2 | 2008-07-24 22:53:21 +0200 | [diff] [blame] | 1639 | module_exit(hpt366_ide_exit); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1640 |  | 
|  | 1641 | MODULE_AUTHOR("Andre Hedrick"); | 
|  | 1642 | MODULE_DESCRIPTION("PCI driver module for Highpoint HPT366 IDE"); | 
|  | 1643 | MODULE_LICENSE("GPL"); |