blob: 5d1eea026635cb18d3f7e7d595c1b182de21eb20 [file] [log] [blame]
Kevin Hilman7c6337e2007-04-30 19:37:19 +01001/*
2 * DaVinci timer subsystem
3 *
4 * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
5 *
6 * 2007 (c) MontaVista Software, Inc. This file is licensed under
7 * the terms of the GNU General Public License version 2. This program
8 * is licensed "as is" without any warranty of any kind, whether express
9 * or implied.
10 */
11#include <linux/kernel.h>
12#include <linux/init.h>
13#include <linux/types.h>
14#include <linux/interrupt.h>
15#include <linux/clocksource.h>
16#include <linux/clockchips.h>
Russell Kingfced80c2008-09-06 12:10:45 +010017#include <linux/io.h>
Kevin Hilmanf5c122d2009-04-14 07:04:16 -050018#include <linux/clk.h>
19#include <linux/err.h>
Kevin Hilmanfb631382009-04-29 16:23:59 -070020#include <linux/platform_device.h>
Kevin Hilman7c6337e2007-04-30 19:37:19 +010021
Russell Kinga09e64f2008-08-05 16:14:15 +010022#include <mach/hardware.h>
Kevin Hilman7c6337e2007-04-30 19:37:19 +010023#include <asm/mach/irq.h>
24#include <asm/mach/time.h>
Kevin Hilmanf5c122d2009-04-14 07:04:16 -050025#include <mach/cputype.h>
Mark A. Greerf64691b2009-04-15 12:40:11 -070026#include <mach/time.h>
Kevin Hilmanf5c122d2009-04-14 07:04:16 -050027#include "clock.h"
Kevin Hilman7c6337e2007-04-30 19:37:19 +010028
29static struct clock_event_device clockevent_davinci;
Kevin Hilmane6099002009-04-14 07:06:37 -050030static unsigned int davinci_clock_tick_rate;
Kevin Hilman7c6337e2007-04-30 19:37:19 +010031
Kevin Hilman7c6337e2007-04-30 19:37:19 +010032/*
33 * This driver configures the 2 64-bit count-up timers as 4 independent
34 * 32-bit count-up timers used as follows:
Kevin Hilman7c6337e2007-04-30 19:37:19 +010035 */
Mark A. Greerf64691b2009-04-15 12:40:11 -070036
37enum {
38 TID_CLOCKEVENT,
39 TID_CLOCKSOURCE,
40};
Kevin Hilman7c6337e2007-04-30 19:37:19 +010041
42/* Timer register offsets */
Mark A. Greer3abd5ac2009-04-15 12:41:54 -070043#define PID12 0x0
44#define TIM12 0x10
45#define TIM34 0x14
46#define PRD12 0x18
47#define PRD34 0x1c
48#define TCR 0x20
49#define TGCR 0x24
50#define WDTCR 0x28
51
52/* Offsets of the 8 compare registers */
53#define CMP12_0 0x60
54#define CMP12_1 0x64
55#define CMP12_2 0x68
56#define CMP12_3 0x6c
57#define CMP12_4 0x70
58#define CMP12_5 0x74
59#define CMP12_6 0x78
60#define CMP12_7 0x7c
Kevin Hilman7c6337e2007-04-30 19:37:19 +010061
62/* Timer register bitfields */
63#define TCR_ENAMODE_DISABLE 0x0
64#define TCR_ENAMODE_ONESHOT 0x1
65#define TCR_ENAMODE_PERIODIC 0x2
66#define TCR_ENAMODE_MASK 0x3
67
68#define TGCR_TIMMODE_SHIFT 2
69#define TGCR_TIMMODE_64BIT_GP 0x0
70#define TGCR_TIMMODE_32BIT_UNCHAINED 0x1
71#define TGCR_TIMMODE_64BIT_WDOG 0x2
72#define TGCR_TIMMODE_32BIT_CHAINED 0x3
73
74#define TGCR_TIM12RS_SHIFT 0
75#define TGCR_TIM34RS_SHIFT 1
76#define TGCR_RESET 0x0
77#define TGCR_UNRESET 0x1
78#define TGCR_RESET_MASK 0x3
79
80#define WDTCR_WDEN_SHIFT 14
81#define WDTCR_WDEN_DISABLE 0x0
82#define WDTCR_WDEN_ENABLE 0x1
83#define WDTCR_WDKEY_SHIFT 16
84#define WDTCR_WDKEY_SEQ0 0xa5c6
85#define WDTCR_WDKEY_SEQ1 0xda7e
86
87struct timer_s {
88 char *name;
89 unsigned int id;
90 unsigned long period;
91 unsigned long opts;
Mark A. Greer3abd5ac2009-04-15 12:41:54 -070092 unsigned long flags;
Kevin Hilmanf5c122d2009-04-14 07:04:16 -050093 void __iomem *base;
94 unsigned long tim_off;
95 unsigned long prd_off;
Kevin Hilman7c6337e2007-04-30 19:37:19 +010096 unsigned long enamode_shift;
97 struct irqaction irqaction;
98};
99static struct timer_s timers[];
100
101/* values for 'opts' field of struct timer_s */
Mark A. Greer3abd5ac2009-04-15 12:41:54 -0700102#define TIMER_OPTS_DISABLED 0x01
103#define TIMER_OPTS_ONESHOT 0x02
104#define TIMER_OPTS_PERIODIC 0x04
105#define TIMER_OPTS_STATE_MASK 0x07
106
107#define TIMER_OPTS_USE_COMPARE 0x80000000
108#define USING_COMPARE(t) ((t)->opts & TIMER_OPTS_USE_COMPARE)
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100109
Mark A. Greerf64691b2009-04-15 12:40:11 -0700110static char *id_to_name[] = {
111 [T0_BOT] = "timer0_0",
112 [T0_TOP] = "timer0_1",
113 [T1_BOT] = "timer1_0",
114 [T1_TOP] = "timer1_1",
115};
116
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100117static int timer32_config(struct timer_s *t)
118{
Mark A. Greer3abd5ac2009-04-15 12:41:54 -0700119 u32 tcr;
Mark A. Greer55700782009-04-15 12:42:06 -0700120 struct davinci_soc_info *soc_info = &davinci_soc_info;
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100121
Mark A. Greer3abd5ac2009-04-15 12:41:54 -0700122 if (USING_COMPARE(t)) {
123 struct davinci_timer_instance *dtip =
124 soc_info->timer_info->timers;
125 int event_timer = ID_TO_TIMER(timers[TID_CLOCKEVENT].id);
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100126
Mark A. Greer3abd5ac2009-04-15 12:41:54 -0700127 /*
128 * Next interrupt should be the current time reg value plus
129 * the new period (using 32-bit unsigned addition/wrapping
130 * to 0 on overflow). This assumes that the clocksource
131 * is setup to count to 2^32-1 before wrapping around to 0.
132 */
133 __raw_writel(__raw_readl(t->base + t->tim_off) + t->period,
134 t->base + dtip[event_timer].cmp_off);
135 } else {
136 tcr = __raw_readl(t->base + TCR);
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100137
Mark A. Greer3abd5ac2009-04-15 12:41:54 -0700138 /* disable timer */
139 tcr &= ~(TCR_ENAMODE_MASK << t->enamode_shift);
140 __raw_writel(tcr, t->base + TCR);
141
142 /* reset counter to zero, set new period */
143 __raw_writel(0, t->base + t->tim_off);
144 __raw_writel(t->period, t->base + t->prd_off);
145
146 /* Set enable mode */
147 if (t->opts & TIMER_OPTS_ONESHOT)
148 tcr |= TCR_ENAMODE_ONESHOT << t->enamode_shift;
149 else if (t->opts & TIMER_OPTS_PERIODIC)
150 tcr |= TCR_ENAMODE_PERIODIC << t->enamode_shift;
151
152 __raw_writel(tcr, t->base + TCR);
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100153 }
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100154 return 0;
155}
156
157static inline u32 timer32_read(struct timer_s *t)
158{
Kevin Hilmanf5c122d2009-04-14 07:04:16 -0500159 return __raw_readl(t->base + t->tim_off);
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100160}
161
162static irqreturn_t timer_interrupt(int irq, void *dev_id)
163{
164 struct clock_event_device *evt = &clockevent_davinci;
165
166 evt->event_handler(evt);
167 return IRQ_HANDLED;
168}
169
170/* called when 32-bit counter wraps */
171static irqreturn_t freerun_interrupt(int irq, void *dev_id)
172{
173 return IRQ_HANDLED;
174}
175
176static struct timer_s timers[] = {
177 [TID_CLOCKEVENT] = {
178 .name = "clockevent",
179 .opts = TIMER_OPTS_DISABLED,
180 .irqaction = {
181 .flags = IRQF_DISABLED | IRQF_TIMER,
182 .handler = timer_interrupt,
183 }
184 },
185 [TID_CLOCKSOURCE] = {
186 .name = "free-run counter",
187 .period = ~0,
188 .opts = TIMER_OPTS_PERIODIC,
189 .irqaction = {
190 .flags = IRQF_DISABLED | IRQF_TIMER,
191 .handler = freerun_interrupt,
192 }
193 },
194};
195
196static void __init timer_init(void)
197{
Mark A. Greerf64691b2009-04-15 12:40:11 -0700198 struct davinci_soc_info *soc_info = &davinci_soc_info;
199 struct davinci_timer_instance *dtip = soc_info->timer_info->timers;
Cyril Chemparathy1bcd38a2010-05-07 17:06:35 -0400200 void __iomem *base[2];
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100201 int i;
202
203 /* Global init of each 64-bit timer as a whole */
204 for(i=0; i<2; i++) {
Kevin Hilmanf5c122d2009-04-14 07:04:16 -0500205 u32 tgcr;
Cyril Chemparathy1bcd38a2010-05-07 17:06:35 -0400206
207 base[i] = ioremap(dtip[i].base, SZ_4K);
208 if (WARN_ON(!base[i]))
209 continue;
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100210
211 /* Disabled, Internal clock source */
Cyril Chemparathy1bcd38a2010-05-07 17:06:35 -0400212 __raw_writel(0, base[i] + TCR);
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100213
214 /* reset both timers, no pre-scaler for timer34 */
215 tgcr = 0;
Cyril Chemparathy1bcd38a2010-05-07 17:06:35 -0400216 __raw_writel(tgcr, base[i] + TGCR);
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100217
218 /* Set both timers to unchained 32-bit */
219 tgcr = TGCR_TIMMODE_32BIT_UNCHAINED << TGCR_TIMMODE_SHIFT;
Cyril Chemparathy1bcd38a2010-05-07 17:06:35 -0400220 __raw_writel(tgcr, base[i] + TGCR);
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100221
222 /* Unreset timers */
223 tgcr |= (TGCR_UNRESET << TGCR_TIM12RS_SHIFT) |
224 (TGCR_UNRESET << TGCR_TIM34RS_SHIFT);
Cyril Chemparathy1bcd38a2010-05-07 17:06:35 -0400225 __raw_writel(tgcr, base[i] + TGCR);
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100226
227 /* Init both counters to zero */
Cyril Chemparathy1bcd38a2010-05-07 17:06:35 -0400228 __raw_writel(0, base[i] + TIM12);
229 __raw_writel(0, base[i] + TIM34);
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100230 }
231
232 /* Init of each timer as a 32-bit timer */
233 for (i=0; i< ARRAY_SIZE(timers); i++) {
234 struct timer_s *t = &timers[i];
Mark A. Greerf64691b2009-04-15 12:40:11 -0700235 int timer = ID_TO_TIMER(t->id);
236 u32 irq;
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100237
Cyril Chemparathy1bcd38a2010-05-07 17:06:35 -0400238 t->base = base[timer];
239 if (!t->base)
240 continue;
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100241
Mark A. Greerf64691b2009-04-15 12:40:11 -0700242 if (IS_TIMER_BOT(t->id)) {
243 t->enamode_shift = 6;
244 t->tim_off = TIM12;
245 t->prd_off = PRD12;
246 irq = dtip[timer].bottom_irq;
247 } else {
248 t->enamode_shift = 22;
249 t->tim_off = TIM34;
250 t->prd_off = PRD34;
251 irq = dtip[timer].top_irq;
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100252 }
Mark A. Greerf64691b2009-04-15 12:40:11 -0700253
254 /* Register interrupt */
255 t->irqaction.name = t->name;
256 t->irqaction.dev_id = (void *)t;
Mark A. Greer3abd5ac2009-04-15 12:41:54 -0700257
258 if (t->irqaction.handler != NULL) {
259 irq = USING_COMPARE(t) ? dtip[i].cmp_irq : irq;
Mark A. Greerf64691b2009-04-15 12:40:11 -0700260 setup_irq(irq, &t->irqaction);
Mark A. Greer3abd5ac2009-04-15 12:41:54 -0700261 }
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100262 }
263}
264
265/*
266 * clocksource
267 */
Magnus Damm8e196082009-04-21 12:24:00 -0700268static cycle_t read_cycles(struct clocksource *cs)
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100269{
270 struct timer_s *t = &timers[TID_CLOCKSOURCE];
271
272 return (cycles_t)timer32_read(t);
273}
274
Andreas Gaeer6d1c57c2010-10-06 10:38:55 +0200275/*
276 * Kernel assumes that sched_clock can be called early but may not have
277 * things ready yet.
278 */
279static cycle_t read_dummy(struct clocksource *cs)
280{
281 return 0;
282}
283
284
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100285static struct clocksource clocksource_davinci = {
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100286 .rating = 300,
Andreas Gaeer6d1c57c2010-10-06 10:38:55 +0200287 .read = read_dummy,
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100288 .mask = CLOCKSOURCE_MASK(32),
289 .shift = 24,
290 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
291};
292
293/*
Andreas Gaeer6d1c57c2010-10-06 10:38:55 +0200294 * Overwrite weak default sched_clock with something more precise
295 */
296unsigned long long notrace sched_clock(void)
297{
298 const cycle_t cyc = clocksource_davinci.read(&clocksource_davinci);
299
300 return clocksource_cyc2ns(cyc, clocksource_davinci.mult,
301 clocksource_davinci.shift);
302}
303
304/*
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100305 * clockevent
306 */
307static int davinci_set_next_event(unsigned long cycles,
308 struct clock_event_device *evt)
309{
310 struct timer_s *t = &timers[TID_CLOCKEVENT];
311
312 t->period = cycles;
313 timer32_config(t);
314 return 0;
315}
316
317static void davinci_set_mode(enum clock_event_mode mode,
318 struct clock_event_device *evt)
319{
320 struct timer_s *t = &timers[TID_CLOCKEVENT];
321
322 switch (mode) {
323 case CLOCK_EVT_MODE_PERIODIC:
Kevin Hilmane6099002009-04-14 07:06:37 -0500324 t->period = davinci_clock_tick_rate / (HZ);
Mark A. Greer3abd5ac2009-04-15 12:41:54 -0700325 t->opts &= ~TIMER_OPTS_STATE_MASK;
326 t->opts |= TIMER_OPTS_PERIODIC;
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100327 timer32_config(t);
328 break;
329 case CLOCK_EVT_MODE_ONESHOT:
Mark A. Greer3abd5ac2009-04-15 12:41:54 -0700330 t->opts &= ~TIMER_OPTS_STATE_MASK;
331 t->opts |= TIMER_OPTS_ONESHOT;
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100332 break;
333 case CLOCK_EVT_MODE_UNUSED:
334 case CLOCK_EVT_MODE_SHUTDOWN:
Mark A. Greer3abd5ac2009-04-15 12:41:54 -0700335 t->opts &= ~TIMER_OPTS_STATE_MASK;
336 t->opts |= TIMER_OPTS_DISABLED;
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100337 break;
Thomas Gleixner18de5bc2007-07-21 04:37:34 -0700338 case CLOCK_EVT_MODE_RESUME:
339 break;
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100340 }
341}
342
343static struct clock_event_device clockevent_davinci = {
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100344 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
345 .shift = 32,
346 .set_next_event = davinci_set_next_event,
347 .set_mode = davinci_set_mode,
348};
349
350
351static void __init davinci_timer_init(void)
352{
Kevin Hilmane6099002009-04-14 07:06:37 -0500353 struct clk *timer_clk;
Mark A. Greerf64691b2009-04-15 12:40:11 -0700354 struct davinci_soc_info *soc_info = &davinci_soc_info;
Mark A. Greer3abd5ac2009-04-15 12:41:54 -0700355 unsigned int clockevent_id;
356 unsigned int clocksource_id;
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100357 static char err[] __initdata = KERN_ERR
358 "%s: can't register clocksource!\n";
Kevin Hilmand99c3872010-03-11 14:57:35 -0800359 int i;
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100360
Mark A. Greer3abd5ac2009-04-15 12:41:54 -0700361 clockevent_id = soc_info->timer_info->clockevent_id;
362 clocksource_id = soc_info->timer_info->clocksource_id;
363
364 timers[TID_CLOCKEVENT].id = clockevent_id;
365 timers[TID_CLOCKSOURCE].id = clocksource_id;
366
367 /*
368 * If using same timer for both clock events & clocksource,
369 * a compare register must be used to generate an event interrupt.
370 * This is equivalent to a oneshot timer only (not periodic).
371 */
372 if (clockevent_id == clocksource_id) {
373 struct davinci_timer_instance *dtip =
374 soc_info->timer_info->timers;
375 int event_timer = ID_TO_TIMER(clockevent_id);
376
377 /* Only bottom timers can use compare regs */
378 if (IS_TIMER_TOP(clockevent_id))
379 pr_warning("davinci_timer_init: Invalid use"
380 " of system timers. Results unpredictable.\n");
381 else if ((dtip[event_timer].cmp_off == 0)
382 || (dtip[event_timer].cmp_irq == 0))
383 pr_warning("davinci_timer_init: Invalid timer instance"
384 " setup. Results unpredictable.\n");
385 else {
386 timers[TID_CLOCKEVENT].opts |= TIMER_OPTS_USE_COMPARE;
387 clockevent_davinci.features = CLOCK_EVT_FEAT_ONESHOT;
388 }
389 }
Mark A. Greerf64691b2009-04-15 12:40:11 -0700390
Kevin Hilmane6099002009-04-14 07:06:37 -0500391 timer_clk = clk_get(NULL, "timer0");
392 BUG_ON(IS_ERR(timer_clk));
393 clk_enable(timer_clk);
394
Cyril Chemparathy8ca2e592010-03-25 17:43:45 -0400395 /* init timer hw */
396 timer_init();
397
Kevin Hilmane6099002009-04-14 07:06:37 -0500398 davinci_clock_tick_rate = clk_get_rate(timer_clk);
399
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100400 /* setup clocksource */
Andreas Gaeer6d1c57c2010-10-06 10:38:55 +0200401 clocksource_davinci.read = read_cycles;
Mark A. Greer3abd5ac2009-04-15 12:41:54 -0700402 clocksource_davinci.name = id_to_name[clocksource_id];
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100403 clocksource_davinci.mult =
Kevin Hilmane6099002009-04-14 07:06:37 -0500404 clocksource_khz2mult(davinci_clock_tick_rate/1000,
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100405 clocksource_davinci.shift);
406 if (clocksource_register(&clocksource_davinci))
407 printk(err, clocksource_davinci.name);
408
409 /* setup clockevent */
Mark A. Greerf64691b2009-04-15 12:40:11 -0700410 clockevent_davinci.name = id_to_name[timers[TID_CLOCKEVENT].id];
Kevin Hilmane6099002009-04-14 07:06:37 -0500411 clockevent_davinci.mult = div_sc(davinci_clock_tick_rate, NSEC_PER_SEC,
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100412 clockevent_davinci.shift);
413 clockevent_davinci.max_delta_ns =
414 clockevent_delta2ns(0xfffffffe, &clockevent_davinci);
Mark A. Greer3abd5ac2009-04-15 12:41:54 -0700415 clockevent_davinci.min_delta_ns = 50000; /* 50 usec */
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100416
Rusty Russell320ab2b2008-12-13 21:20:26 +1030417 clockevent_davinci.cpumask = cpumask_of(0);
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100418 clockevents_register_device(&clockevent_davinci);
Kevin Hilmand99c3872010-03-11 14:57:35 -0800419
420 for (i=0; i< ARRAY_SIZE(timers); i++)
421 timer32_config(&timers[i]);
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100422}
423
424struct sys_timer davinci_timer = {
425 .init = davinci_timer_init,
426};
427
428
429/* reset board using watchdog timer */
Cyril Chemparathyc78a5bc2010-05-01 18:38:28 -0400430void davinci_watchdog_reset(struct platform_device *pdev)
Kevin Hilmanfb631382009-04-29 16:23:59 -0700431{
Kevin Hilmanf5c122d2009-04-14 07:04:16 -0500432 u32 tgcr, wdtcr;
Cyril Chemparathyc78a5bc2010-05-01 18:38:28 -0400433 void __iomem *base;
Kevin Hilmane6099002009-04-14 07:06:37 -0500434 struct clk *wd_clk;
Kevin Hilmane6099002009-04-14 07:06:37 -0500435
Cyril Chemparathyc78a5bc2010-05-01 18:38:28 -0400436 base = ioremap(pdev->resource[0].start, SZ_4K);
437 if (WARN_ON(!base))
438 return;
439
Kevin Hilman5fcd2942009-06-03 12:24:50 -0700440 wd_clk = clk_get(&pdev->dev, NULL);
Kevin Hilmane6099002009-04-14 07:06:37 -0500441 if (WARN_ON(IS_ERR(wd_clk)))
442 return;
443 clk_enable(wd_clk);
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100444
445 /* disable, internal clock source */
Kevin Hilmanf5c122d2009-04-14 07:04:16 -0500446 __raw_writel(0, base + TCR);
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100447
448 /* reset timer, set mode to 64-bit watchdog, and unreset */
449 tgcr = 0;
David Griegoa23f7dc2009-06-01 11:41:54 -0700450 __raw_writel(tgcr, base + TGCR);
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100451 tgcr = TGCR_TIMMODE_64BIT_WDOG << TGCR_TIMMODE_SHIFT;
452 tgcr |= (TGCR_UNRESET << TGCR_TIM12RS_SHIFT) |
453 (TGCR_UNRESET << TGCR_TIM34RS_SHIFT);
David Griegoa23f7dc2009-06-01 11:41:54 -0700454 __raw_writel(tgcr, base + TGCR);
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100455
456 /* clear counter and period regs */
Kevin Hilmanf5c122d2009-04-14 07:04:16 -0500457 __raw_writel(0, base + TIM12);
458 __raw_writel(0, base + TIM34);
459 __raw_writel(0, base + PRD12);
460 __raw_writel(0, base + PRD34);
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100461
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100462 /* put watchdog in pre-active state */
David Griegoa23f7dc2009-06-01 11:41:54 -0700463 wdtcr = __raw_readl(base + WDTCR);
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100464 wdtcr = (WDTCR_WDKEY_SEQ0 << WDTCR_WDKEY_SHIFT) |
465 (WDTCR_WDEN_ENABLE << WDTCR_WDEN_SHIFT);
Kevin Hilmanf5c122d2009-04-14 07:04:16 -0500466 __raw_writel(wdtcr, base + WDTCR);
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100467
468 /* put watchdog in active state */
469 wdtcr = (WDTCR_WDKEY_SEQ1 << WDTCR_WDKEY_SHIFT) |
470 (WDTCR_WDEN_ENABLE << WDTCR_WDEN_SHIFT);
Kevin Hilmanf5c122d2009-04-14 07:04:16 -0500471 __raw_writel(wdtcr, base + WDTCR);
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100472
473 /* write an invalid value to the WDKEY field to trigger
474 * a watchdog reset */
475 wdtcr = 0x00004000;
Kevin Hilmanf5c122d2009-04-14 07:04:16 -0500476 __raw_writel(wdtcr, base + WDTCR);
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100477}