blob: d6f98b0070ec037e4626e9c87046641ada29b348 [file] [log] [blame]
Matt Wagantalle9b715a2012-01-04 18:16:14 -08001/*
2 * Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 and
6 * only version 2 as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 */
13
14#define pr_fmt(fmt) "%s: " fmt, __func__
15
16#include <linux/kernel.h>
17#include <linux/init.h>
18#include <linux/io.h>
19#include <linux/delay.h>
20#include <linux/mutex.h>
21#include <linux/err.h>
22#include <linux/errno.h>
23#include <linux/cpufreq.h>
24#include <linux/cpu.h>
25#include <linux/regulator/consumer.h>
26
27#include <asm/mach-types.h>
28#include <asm/cpu.h>
29
30#include <mach/board.h>
31#include <mach/msm_iomap.h>
32#include <mach/socinfo.h>
33#include <mach/msm-krait-l2-accessors.h>
34#include <mach/rpm-regulator.h>
Matt Wagantall75473eb2012-05-31 15:23:22 -070035#include <mach/rpm-regulator-smd.h>
Matt Wagantalle9b715a2012-01-04 18:16:14 -080036#include <mach/msm_bus.h>
37
38#include "acpuclock.h"
39#include "acpuclock-krait.h"
40
41/* MUX source selects. */
42#define PRI_SRC_SEL_SEC_SRC 0
43#define PRI_SRC_SEL_HFPLL 1
44#define PRI_SRC_SEL_HFPLL_DIV2 2
45#define SEC_SRC_SEL_QSB 0
46#define SEC_SRC_SEL_L2PLL 1
47#define SEC_SRC_SEL_AUX 2
48
49/* PTE EFUSE register offset. */
50#define PTE_EFUSE 0xC0
51
52static DEFINE_MUTEX(driver_lock);
53static DEFINE_SPINLOCK(l2_lock);
54
55static struct drv_data {
Matt Wagantall06e4a1f2012-06-07 18:38:13 -070056 struct acpu_level *acpu_freq_tbl;
Matt Wagantalle9b715a2012-01-04 18:16:14 -080057 const struct l2_level *l2_freq_tbl;
58 struct scalable *scalable;
Matt Wagantall1f3762d2012-06-08 19:08:48 -070059 struct hfpll_data *hfpll_data;
Matt Wagantalle9b715a2012-01-04 18:16:14 -080060 u32 bus_perf_client;
Matt Wagantall1f3762d2012-06-08 19:08:48 -070061 struct msm_bus_scale_pdata *bus_scale;
Matt Wagantalle9b715a2012-01-04 18:16:14 -080062 struct device *dev;
63} drv;
64
65static unsigned long acpuclk_krait_get_rate(int cpu)
66{
67 return drv.scalable[cpu].cur_speed->khz;
68}
69
70/* Select a source on the primary MUX. */
71static void set_pri_clk_src(struct scalable *sc, u32 pri_src_sel)
72{
73 u32 regval;
74
75 regval = get_l2_indirect_reg(sc->l2cpmr_iaddr);
76 regval &= ~0x3;
77 regval |= (pri_src_sel & 0x3);
78 set_l2_indirect_reg(sc->l2cpmr_iaddr, regval);
79 /* Wait for switch to complete. */
80 mb();
81 udelay(1);
82}
83
84/* Select a source on the secondary MUX. */
85static void set_sec_clk_src(struct scalable *sc, u32 sec_src_sel)
86{
87 u32 regval;
88
89 regval = get_l2_indirect_reg(sc->l2cpmr_iaddr);
90 regval &= ~(0x3 << 2);
91 regval |= ((sec_src_sel & 0x3) << 2);
92 set_l2_indirect_reg(sc->l2cpmr_iaddr, regval);
93 /* Wait for switch to complete. */
94 mb();
95 udelay(1);
96}
97
Matt Wagantall302d9a32012-07-03 13:37:29 -070098static int enable_rpm_vreg(struct vreg *vreg)
Matt Wagantalle9b715a2012-01-04 18:16:14 -080099{
Matt Wagantall302d9a32012-07-03 13:37:29 -0700100 int ret = 0;
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800101
Matt Wagantall75473eb2012-05-31 15:23:22 -0700102 if (vreg->rpm_reg) {
Matt Wagantall302d9a32012-07-03 13:37:29 -0700103 ret = rpm_regulator_enable(vreg->rpm_reg);
104 if (ret)
Matt Wagantall75473eb2012-05-31 15:23:22 -0700105 dev_err(drv.dev, "%s regulator enable failed (%d)\n",
Matt Wagantall302d9a32012-07-03 13:37:29 -0700106 vreg->name, ret);
Matt Wagantall75473eb2012-05-31 15:23:22 -0700107 }
Matt Wagantall302d9a32012-07-03 13:37:29 -0700108
109 return ret;
Matt Wagantall75473eb2012-05-31 15:23:22 -0700110}
111
112static void disable_rpm_vreg(struct vreg *vreg)
113{
114 int rc;
115
116 if (vreg->rpm_reg) {
117 rc = rpm_regulator_disable(vreg->rpm_reg);
118 if (rc)
119 dev_err(drv.dev, "%s regulator disable failed (%d)\n",
120 vreg->name, rc);
121 }
122}
123
124/* Enable an already-configured HFPLL. */
125static void hfpll_enable(struct scalable *sc, bool skip_regulators)
126{
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800127 if (!skip_regulators) {
128 /* Enable regulators required by the HFPLL. */
Matt Wagantall75473eb2012-05-31 15:23:22 -0700129 enable_rpm_vreg(&sc->vreg[VREG_HFPLL_A]);
130 enable_rpm_vreg(&sc->vreg[VREG_HFPLL_B]);
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800131 }
132
133 /* Disable PLL bypass mode. */
Matt Wagantall1f3762d2012-06-08 19:08:48 -0700134 writel_relaxed(0x2, sc->hfpll_base + drv.hfpll_data->mode_offset);
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800135
136 /*
137 * H/W requires a 5us delay between disabling the bypass and
138 * de-asserting the reset. Delay 10us just to be safe.
139 */
140 mb();
141 udelay(10);
142
143 /* De-assert active-low PLL reset. */
Matt Wagantall1f3762d2012-06-08 19:08:48 -0700144 writel_relaxed(0x6, sc->hfpll_base + drv.hfpll_data->mode_offset);
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800145
146 /* Wait for PLL to lock. */
147 mb();
148 udelay(60);
149
150 /* Enable PLL output. */
Matt Wagantall1f3762d2012-06-08 19:08:48 -0700151 writel_relaxed(0x7, sc->hfpll_base + drv.hfpll_data->mode_offset);
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800152}
153
154/* Disable a HFPLL for power-savings or while it's being reprogrammed. */
155static void hfpll_disable(struct scalable *sc, bool skip_regulators)
156{
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800157 /*
158 * Disable the PLL output, disable test mode, enable the bypass mode,
159 * and assert the reset.
160 */
Matt Wagantall1f3762d2012-06-08 19:08:48 -0700161 writel_relaxed(0, sc->hfpll_base + drv.hfpll_data->mode_offset);
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800162
163 if (!skip_regulators) {
164 /* Remove voltage votes required by the HFPLL. */
Matt Wagantall75473eb2012-05-31 15:23:22 -0700165 disable_rpm_vreg(&sc->vreg[VREG_HFPLL_B]);
166 disable_rpm_vreg(&sc->vreg[VREG_HFPLL_A]);
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800167 }
168}
169
170/* Program the HFPLL rate. Assumes HFPLL is already disabled. */
171static void hfpll_set_rate(struct scalable *sc, const struct core_speed *tgt_s)
172{
173 writel_relaxed(tgt_s->pll_l_val,
Matt Wagantall1f3762d2012-06-08 19:08:48 -0700174 sc->hfpll_base + drv.hfpll_data->l_offset);
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800175}
176
177/* Return the L2 speed that should be applied. */
Matt Wagantall600ea502012-06-08 18:49:53 -0700178static unsigned int compute_l2_level(struct scalable *sc, unsigned int vote_l)
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800179{
Matt Wagantall600ea502012-06-08 18:49:53 -0700180 unsigned int new_l = 0;
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800181 int cpu;
182
183 /* Find max L2 speed vote. */
184 sc->l2_vote = vote_l;
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800185 for_each_present_cpu(cpu)
186 new_l = max(new_l, drv.scalable[cpu].l2_vote);
187
188 return new_l;
189}
190
191/* Update the bus bandwidth request. */
192static void set_bus_bw(unsigned int bw)
193{
194 int ret;
195
196 /* Update bandwidth if request has changed. This may sleep. */
197 ret = msm_bus_scale_client_update_request(drv.bus_perf_client, bw);
198 if (ret)
199 dev_err(drv.dev, "bandwidth request failed (%d)\n", ret);
200}
201
202/* Set the CPU or L2 clock speed. */
203static void set_speed(struct scalable *sc, const struct core_speed *tgt_s)
204{
205 const struct core_speed *strt_s = sc->cur_speed;
206
207 if (strt_s->src == HFPLL && tgt_s->src == HFPLL) {
208 /*
209 * Move to an always-on source running at a frequency
210 * that does not require an elevated CPU voltage.
211 */
212 set_sec_clk_src(sc, SEC_SRC_SEL_AUX);
213 set_pri_clk_src(sc, PRI_SRC_SEL_SEC_SRC);
214
215 /* Re-program HFPLL. */
Matt Wagantall75473eb2012-05-31 15:23:22 -0700216 hfpll_disable(sc, true);
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800217 hfpll_set_rate(sc, tgt_s);
Matt Wagantall75473eb2012-05-31 15:23:22 -0700218 hfpll_enable(sc, true);
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800219
220 /* Move to HFPLL. */
221 set_pri_clk_src(sc, tgt_s->pri_src_sel);
222 } else if (strt_s->src == HFPLL && tgt_s->src != HFPLL) {
223 set_sec_clk_src(sc, tgt_s->sec_src_sel);
224 set_pri_clk_src(sc, tgt_s->pri_src_sel);
Matt Wagantall75473eb2012-05-31 15:23:22 -0700225 hfpll_disable(sc, false);
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800226 } else if (strt_s->src != HFPLL && tgt_s->src == HFPLL) {
227 hfpll_set_rate(sc, tgt_s);
Matt Wagantall75473eb2012-05-31 15:23:22 -0700228 hfpll_enable(sc, false);
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800229 set_pri_clk_src(sc, tgt_s->pri_src_sel);
230 } else {
231 set_sec_clk_src(sc, tgt_s->sec_src_sel);
232 }
233
234 sc->cur_speed = tgt_s;
235}
236
Matt Wagantall6d9c4162012-07-16 18:58:16 -0700237struct vdd_data {
238 int vdd_mem;
239 int vdd_dig;
240 int vdd_core;
241 int ua_core;
242};
243
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800244/* Apply any per-cpu voltage increases. */
Matt Wagantall6d9c4162012-07-16 18:58:16 -0700245static int increase_vdd(int cpu, struct vdd_data *data,
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800246 enum setrate_reason reason)
247{
248 struct scalable *sc = &drv.scalable[cpu];
Matt Wagantall6d9c4162012-07-16 18:58:16 -0700249 int rc;
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800250
251 /*
252 * Increase vdd_mem active-set before vdd_dig.
253 * vdd_mem should be >= vdd_dig.
254 */
Matt Wagantall6d9c4162012-07-16 18:58:16 -0700255 if (data->vdd_mem > sc->vreg[VREG_MEM].cur_vdd) {
Matt Wagantall75473eb2012-05-31 15:23:22 -0700256 rc = rpm_regulator_set_voltage(sc->vreg[VREG_MEM].rpm_reg,
Matt Wagantall6d9c4162012-07-16 18:58:16 -0700257 data->vdd_mem, sc->vreg[VREG_MEM].max_vdd);
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800258 if (rc) {
259 dev_err(drv.dev,
260 "vdd_mem (cpu%d) increase failed (%d)\n",
261 cpu, rc);
262 return rc;
263 }
Matt Wagantall6d9c4162012-07-16 18:58:16 -0700264 sc->vreg[VREG_MEM].cur_vdd = data->vdd_mem;
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800265 }
266
267 /* Increase vdd_dig active-set vote. */
Matt Wagantall6d9c4162012-07-16 18:58:16 -0700268 if (data->vdd_dig > sc->vreg[VREG_DIG].cur_vdd) {
Matt Wagantall75473eb2012-05-31 15:23:22 -0700269 rc = rpm_regulator_set_voltage(sc->vreg[VREG_DIG].rpm_reg,
Matt Wagantall6d9c4162012-07-16 18:58:16 -0700270 data->vdd_dig, sc->vreg[VREG_DIG].max_vdd);
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800271 if (rc) {
272 dev_err(drv.dev,
273 "vdd_dig (cpu%d) increase failed (%d)\n",
274 cpu, rc);
275 return rc;
276 }
Matt Wagantall6d9c4162012-07-16 18:58:16 -0700277 sc->vreg[VREG_DIG].cur_vdd = data->vdd_dig;
278 }
279
280 /* Increase current request. */
281 if (data->ua_core > sc->vreg[VREG_CORE].cur_ua) {
282 rc = regulator_set_optimum_mode(sc->vreg[VREG_CORE].reg,
283 data->ua_core);
284 if (rc < 0) {
285 dev_err(drv.dev, "regulator_set_optimum_mode(%s) failed (%d)\n",
286 sc->vreg[VREG_CORE].name, rc);
287 return rc;
288 }
289 sc->vreg[VREG_CORE].cur_ua = data->ua_core;
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800290 }
291
292 /*
293 * Update per-CPU core voltage. Don't do this for the hotplug path for
294 * which it should already be correct. Attempting to set it is bad
295 * because we don't know what CPU we are running on at this point, but
296 * the CPU regulator API requires we call it from the affected CPU.
297 */
Matt Wagantall6d9c4162012-07-16 18:58:16 -0700298 if (data->vdd_core > sc->vreg[VREG_CORE].cur_vdd
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800299 && reason != SETRATE_HOTPLUG) {
Matt Wagantall6d9c4162012-07-16 18:58:16 -0700300 rc = regulator_set_voltage(sc->vreg[VREG_CORE].reg,
301 data->vdd_core, sc->vreg[VREG_CORE].max_vdd);
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800302 if (rc) {
303 dev_err(drv.dev,
304 "vdd_core (cpu%d) increase failed (%d)\n",
305 cpu, rc);
306 return rc;
307 }
Matt Wagantall6d9c4162012-07-16 18:58:16 -0700308 sc->vreg[VREG_CORE].cur_vdd = data->vdd_core;
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800309 }
310
Matt Wagantall6d9c4162012-07-16 18:58:16 -0700311 return 0;
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800312}
313
314/* Apply any per-cpu voltage decreases. */
Matt Wagantall6d9c4162012-07-16 18:58:16 -0700315static void decrease_vdd(int cpu, struct vdd_data *data,
316 enum setrate_reason reason)
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800317{
318 struct scalable *sc = &drv.scalable[cpu];
319 int ret;
320
321 /*
322 * Update per-CPU core voltage. This must be called on the CPU
323 * that's being affected. Don't do this in the hotplug remove path,
324 * where the rail is off and we're executing on the other CPU.
325 */
Matt Wagantall6d9c4162012-07-16 18:58:16 -0700326 if (data->vdd_core < sc->vreg[VREG_CORE].cur_vdd
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800327 && reason != SETRATE_HOTPLUG) {
Matt Wagantall6d9c4162012-07-16 18:58:16 -0700328 ret = regulator_set_voltage(sc->vreg[VREG_CORE].reg,
329 data->vdd_core, sc->vreg[VREG_CORE].max_vdd);
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800330 if (ret) {
331 dev_err(drv.dev,
332 "vdd_core (cpu%d) decrease failed (%d)\n",
333 cpu, ret);
334 return;
335 }
Matt Wagantall6d9c4162012-07-16 18:58:16 -0700336 sc->vreg[VREG_CORE].cur_vdd = data->vdd_core;
337 }
338
339 /* Decrease current request. */
340 if (data->ua_core < sc->vreg[VREG_CORE].cur_ua) {
341 ret = regulator_set_optimum_mode(sc->vreg[VREG_CORE].reg,
342 data->ua_core);
343 if (ret < 0) {
344 dev_err(drv.dev, "regulator_set_optimum_mode(%s) failed (%d)\n",
345 sc->vreg[VREG_CORE].name, ret);
346 return;
347 }
348 sc->vreg[VREG_CORE].cur_ua = data->ua_core;
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800349 }
350
351 /* Decrease vdd_dig active-set vote. */
Matt Wagantall6d9c4162012-07-16 18:58:16 -0700352 if (data->vdd_dig < sc->vreg[VREG_DIG].cur_vdd) {
Matt Wagantall75473eb2012-05-31 15:23:22 -0700353 ret = rpm_regulator_set_voltage(sc->vreg[VREG_DIG].rpm_reg,
Matt Wagantall6d9c4162012-07-16 18:58:16 -0700354 data->vdd_dig, sc->vreg[VREG_DIG].max_vdd);
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800355 if (ret) {
356 dev_err(drv.dev,
357 "vdd_dig (cpu%d) decrease failed (%d)\n",
358 cpu, ret);
359 return;
360 }
Matt Wagantall6d9c4162012-07-16 18:58:16 -0700361 sc->vreg[VREG_DIG].cur_vdd = data->vdd_dig;
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800362 }
363
364 /*
365 * Decrease vdd_mem active-set after vdd_dig.
366 * vdd_mem should be >= vdd_dig.
367 */
Matt Wagantall6d9c4162012-07-16 18:58:16 -0700368 if (data->vdd_mem < sc->vreg[VREG_MEM].cur_vdd) {
Matt Wagantall75473eb2012-05-31 15:23:22 -0700369 ret = rpm_regulator_set_voltage(sc->vreg[VREG_MEM].rpm_reg,
Matt Wagantall6d9c4162012-07-16 18:58:16 -0700370 data->vdd_mem, sc->vreg[VREG_MEM].max_vdd);
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800371 if (ret) {
372 dev_err(drv.dev,
373 "vdd_mem (cpu%d) decrease failed (%d)\n",
374 cpu, ret);
375 return;
376 }
Matt Wagantall6d9c4162012-07-16 18:58:16 -0700377 sc->vreg[VREG_MEM].cur_vdd = data->vdd_mem;
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800378 }
379}
380
381static int calculate_vdd_mem(const struct acpu_level *tgt)
382{
Matt Wagantall600ea502012-06-08 18:49:53 -0700383 return drv.l2_freq_tbl[tgt->l2_level].vdd_mem;
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800384}
385
386static int calculate_vdd_dig(const struct acpu_level *tgt)
387{
388 int pll_vdd_dig;
Matt Wagantall1f3762d2012-06-08 19:08:48 -0700389 const int *hfpll_vdd = drv.hfpll_data->vdd;
390 const u32 low_vdd_l_max = drv.hfpll_data->low_vdd_l_max;
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800391
Matt Wagantall600ea502012-06-08 18:49:53 -0700392 if (drv.l2_freq_tbl[tgt->l2_level].speed.src != HFPLL)
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800393 pll_vdd_dig = hfpll_vdd[HFPLL_VDD_NONE];
Matt Wagantall600ea502012-06-08 18:49:53 -0700394 else if (drv.l2_freq_tbl[tgt->l2_level].speed.pll_l_val > low_vdd_l_max)
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800395 pll_vdd_dig = hfpll_vdd[HFPLL_VDD_NOM];
396 else
397 pll_vdd_dig = hfpll_vdd[HFPLL_VDD_LOW];
398
Matt Wagantall600ea502012-06-08 18:49:53 -0700399 return max(drv.l2_freq_tbl[tgt->l2_level].vdd_dig, pll_vdd_dig);
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800400}
401
402static int calculate_vdd_core(const struct acpu_level *tgt)
403{
404 return tgt->vdd_core;
405}
406
407/* Set the CPU's clock rate and adjust the L2 rate, voltage and BW requests. */
408static int acpuclk_krait_set_rate(int cpu, unsigned long rate,
409 enum setrate_reason reason)
410{
411 const struct core_speed *strt_acpu_s, *tgt_acpu_s;
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800412 const struct acpu_level *tgt;
Matt Wagantall600ea502012-06-08 18:49:53 -0700413 int tgt_l2_l;
Matt Wagantall6d9c4162012-07-16 18:58:16 -0700414 struct vdd_data vdd_data;
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800415 unsigned long flags;
416 int rc = 0;
417
Matt Wagantall5941a332012-07-10 23:20:44 -0700418 if (cpu > num_possible_cpus())
419 return -EINVAL;
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800420
421 if (reason == SETRATE_CPUFREQ || reason == SETRATE_HOTPLUG)
422 mutex_lock(&driver_lock);
423
424 strt_acpu_s = drv.scalable[cpu].cur_speed;
425
426 /* Return early if rate didn't change. */
427 if (rate == strt_acpu_s->khz)
428 goto out;
429
430 /* Find target frequency. */
431 for (tgt = drv.acpu_freq_tbl; tgt->speed.khz != 0; tgt++) {
432 if (tgt->speed.khz == rate) {
433 tgt_acpu_s = &tgt->speed;
434 break;
435 }
436 }
437 if (tgt->speed.khz == 0) {
438 rc = -EINVAL;
439 goto out;
440 }
441
442 /* Calculate voltage requirements for the current CPU. */
Matt Wagantall6d9c4162012-07-16 18:58:16 -0700443 vdd_data.vdd_mem = calculate_vdd_mem(tgt);
444 vdd_data.vdd_dig = calculate_vdd_dig(tgt);
445 vdd_data.vdd_core = calculate_vdd_core(tgt);
446 vdd_data.ua_core = tgt->ua_core;
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800447
448 /* Increase VDD levels if needed. */
449 if (reason == SETRATE_CPUFREQ || reason == SETRATE_HOTPLUG) {
Matt Wagantall6d9c4162012-07-16 18:58:16 -0700450 rc = increase_vdd(cpu, &vdd_data, reason);
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800451 if (rc)
452 goto out;
453 }
454
455 pr_debug("Switching from ACPU%d rate %lu KHz -> %lu KHz\n",
456 cpu, strt_acpu_s->khz, tgt_acpu_s->khz);
457
458 /* Set the new CPU speed. */
459 set_speed(&drv.scalable[cpu], tgt_acpu_s);
460
461 /*
462 * Update the L2 vote and apply the rate change. A spinlock is
463 * necessary to ensure L2 rate is calculated and set atomically
464 * with the CPU frequency, even if acpuclk_krait_set_rate() is
465 * called from an atomic context and the driver_lock mutex is not
466 * acquired.
467 */
468 spin_lock_irqsave(&l2_lock, flags);
469 tgt_l2_l = compute_l2_level(&drv.scalable[cpu], tgt->l2_level);
Matt Wagantall600ea502012-06-08 18:49:53 -0700470 set_speed(&drv.scalable[L2], &drv.l2_freq_tbl[tgt_l2_l].speed);
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800471 spin_unlock_irqrestore(&l2_lock, flags);
472
473 /* Nothing else to do for power collapse or SWFI. */
474 if (reason == SETRATE_PC || reason == SETRATE_SWFI)
475 goto out;
476
477 /* Update bus bandwith request. */
Matt Wagantall600ea502012-06-08 18:49:53 -0700478 set_bus_bw(drv.l2_freq_tbl[tgt_l2_l].bw_level);
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800479
480 /* Drop VDD levels if we can. */
Matt Wagantall6d9c4162012-07-16 18:58:16 -0700481 decrease_vdd(cpu, &vdd_data, reason);
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800482
483 pr_debug("ACPU%d speed change complete\n", cpu);
484
485out:
486 if (reason == SETRATE_CPUFREQ || reason == SETRATE_HOTPLUG)
487 mutex_unlock(&driver_lock);
488 return rc;
489}
490
491/* Initialize a HFPLL at a given rate and enable it. */
492static void __init hfpll_init(struct scalable *sc,
493 const struct core_speed *tgt_s)
494{
495 pr_debug("Initializing HFPLL%d\n", sc - drv.scalable);
496
497 /* Disable the PLL for re-programming. */
Matt Wagantall75473eb2012-05-31 15:23:22 -0700498 hfpll_disable(sc, true);
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800499
500 /* Configure PLL parameters for integer mode. */
Matt Wagantall1f3762d2012-06-08 19:08:48 -0700501 writel_relaxed(drv.hfpll_data->config_val,
502 sc->hfpll_base + drv.hfpll_data->config_offset);
503 writel_relaxed(0, sc->hfpll_base + drv.hfpll_data->m_offset);
504 writel_relaxed(1, sc->hfpll_base + drv.hfpll_data->n_offset);
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800505
Matt Wagantall06e4a1f2012-06-07 18:38:13 -0700506 /* Program droop controller, if supported */
Matt Wagantall1f3762d2012-06-08 19:08:48 -0700507 if (drv.hfpll_data->has_droop_ctl)
508 writel_relaxed(drv.hfpll_data->droop_val,
509 sc->hfpll_base + drv.hfpll_data->droop_offset);
Matt Wagantall06e4a1f2012-06-07 18:38:13 -0700510
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800511 /* Set an initial rate and enable the PLL. */
512 hfpll_set_rate(sc, tgt_s);
Matt Wagantall75473eb2012-05-31 15:23:22 -0700513 hfpll_enable(sc, false);
514}
515
Matt Wagantall302d9a32012-07-03 13:37:29 -0700516static int __cpuinit rpm_regulator_init(struct scalable *sc, enum vregs vreg,
Matt Wagantall754ee272012-06-18 13:40:26 -0700517 int vdd, bool enable)
Matt Wagantall75473eb2012-05-31 15:23:22 -0700518{
519 int ret;
520
521 if (!sc->vreg[vreg].name)
Matt Wagantall302d9a32012-07-03 13:37:29 -0700522 return 0;
Matt Wagantall75473eb2012-05-31 15:23:22 -0700523
524 sc->vreg[vreg].rpm_reg = rpm_regulator_get(drv.dev,
525 sc->vreg[vreg].name);
526 if (IS_ERR(sc->vreg[vreg].rpm_reg)) {
Matt Wagantall302d9a32012-07-03 13:37:29 -0700527 ret = PTR_ERR(sc->vreg[vreg].rpm_reg);
528 dev_err(drv.dev, "rpm_regulator_get(%s) failed (%d)\n",
529 sc->vreg[vreg].name, ret);
530 goto err_get;
Matt Wagantall75473eb2012-05-31 15:23:22 -0700531 }
532
533 ret = rpm_regulator_set_voltage(sc->vreg[vreg].rpm_reg, vdd,
534 sc->vreg[vreg].max_vdd);
535 if (ret) {
536 dev_err(drv.dev, "%s initialization failed (%d)\n",
537 sc->vreg[vreg].name, ret);
Matt Wagantall302d9a32012-07-03 13:37:29 -0700538 goto err_conf;
Matt Wagantall75473eb2012-05-31 15:23:22 -0700539 }
540 sc->vreg[vreg].cur_vdd = vdd;
541
Matt Wagantall302d9a32012-07-03 13:37:29 -0700542 if (enable) {
543 ret = enable_rpm_vreg(&sc->vreg[vreg]);
544 if (ret)
545 goto err_conf;
546 }
547
548 return 0;
549
550err_conf:
551 rpm_regulator_put(sc->vreg[vreg].rpm_reg);
552err_get:
553 return ret;
554}
555
556static void __cpuinit rpm_regulator_cleanup(struct scalable *sc,
557 enum vregs vreg)
558{
559 if (!sc->vreg[vreg].rpm_reg)
560 return;
561
562 disable_rpm_vreg(&sc->vreg[vreg]);
563 rpm_regulator_put(sc->vreg[vreg].rpm_reg);
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800564}
565
566/* Voltage regulator initialization. */
Matt Wagantall9c8cb6e2012-07-13 19:39:15 -0700567static int __cpuinit regulator_init(struct scalable *sc,
568 const struct acpu_level *acpu_level)
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800569{
Matt Wagantall754ee272012-06-18 13:40:26 -0700570 int ret, vdd_mem, vdd_dig, vdd_core;
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800571
Matt Wagantall9c8cb6e2012-07-13 19:39:15 -0700572 vdd_mem = calculate_vdd_mem(acpu_level);
Matt Wagantall302d9a32012-07-03 13:37:29 -0700573 ret = rpm_regulator_init(sc, VREG_MEM, vdd_mem, true);
574 if (ret)
575 goto err_mem;
Matt Wagantall9c8cb6e2012-07-13 19:39:15 -0700576
577 vdd_dig = calculate_vdd_dig(acpu_level);
Matt Wagantall302d9a32012-07-03 13:37:29 -0700578 ret = rpm_regulator_init(sc, VREG_DIG, vdd_dig, true);
579 if (ret)
580 goto err_dig;
Matt Wagantall9c8cb6e2012-07-13 19:39:15 -0700581
Matt Wagantall302d9a32012-07-03 13:37:29 -0700582 ret = rpm_regulator_init(sc, VREG_HFPLL_A,
Matt Wagantall754ee272012-06-18 13:40:26 -0700583 sc->vreg[VREG_HFPLL_A].max_vdd, false);
Matt Wagantall302d9a32012-07-03 13:37:29 -0700584 if (ret)
585 goto err_hfpll_a;
586 ret = rpm_regulator_init(sc, VREG_HFPLL_B,
Matt Wagantall754ee272012-06-18 13:40:26 -0700587 sc->vreg[VREG_HFPLL_B].max_vdd, false);
Matt Wagantall302d9a32012-07-03 13:37:29 -0700588 if (ret)
589 goto err_hfpll_b;
Matt Wagantall75473eb2012-05-31 15:23:22 -0700590
Matt Wagantall754ee272012-06-18 13:40:26 -0700591 /* Setup Krait CPU regulators and initial core voltage. */
592 sc->vreg[VREG_CORE].reg = regulator_get(drv.dev,
593 sc->vreg[VREG_CORE].name);
594 if (IS_ERR(sc->vreg[VREG_CORE].reg)) {
Matt Wagantall302d9a32012-07-03 13:37:29 -0700595 ret = PTR_ERR(sc->vreg[VREG_CORE].reg);
596 dev_err(drv.dev, "regulator_get(%s) failed (%d)\n",
597 sc->vreg[VREG_CORE].name, ret);
598 goto err_core_get;
Matt Wagantall754ee272012-06-18 13:40:26 -0700599 }
Matt Wagantall6d9c4162012-07-16 18:58:16 -0700600 ret = regulator_set_optimum_mode(sc->vreg[VREG_CORE].reg,
601 acpu_level->ua_core);
602 if (ret < 0) {
603 dev_err(drv.dev, "regulator_set_optimum_mode(%s) failed (%d)\n",
604 sc->vreg[VREG_CORE].name, ret);
605 goto err_core_conf;
606 }
607 sc->vreg[VREG_CORE].cur_ua = acpu_level->ua_core;
Matt Wagantall9c8cb6e2012-07-13 19:39:15 -0700608 vdd_core = calculate_vdd_core(acpu_level);
Matt Wagantall754ee272012-06-18 13:40:26 -0700609 ret = regulator_set_voltage(sc->vreg[VREG_CORE].reg, vdd_core,
610 sc->vreg[VREG_CORE].max_vdd);
611 if (ret) {
612 dev_err(drv.dev, "regulator_set_voltage(%s) (%d)\n",
613 sc->vreg[VREG_CORE].name, ret);
Matt Wagantall302d9a32012-07-03 13:37:29 -0700614 goto err_core_conf;
Matt Wagantall754ee272012-06-18 13:40:26 -0700615 }
616 sc->vreg[VREG_CORE].cur_vdd = vdd_core;
Matt Wagantall754ee272012-06-18 13:40:26 -0700617 ret = regulator_enable(sc->vreg[VREG_CORE].reg);
618 if (ret) {
619 dev_err(drv.dev, "regulator_enable(%s) failed (%d)\n",
620 sc->vreg[VREG_CORE].name, ret);
Matt Wagantall302d9a32012-07-03 13:37:29 -0700621 goto err_core_conf;
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800622 }
Matt Wagantall302d9a32012-07-03 13:37:29 -0700623
624 return 0;
625
626err_core_conf:
627 regulator_put(sc->vreg[VREG_CORE].reg);
628err_core_get:
629 rpm_regulator_cleanup(sc, VREG_HFPLL_B);
630err_hfpll_b:
631 rpm_regulator_cleanup(sc, VREG_HFPLL_A);
632err_hfpll_a:
633 rpm_regulator_cleanup(sc, VREG_DIG);
634err_dig:
635 rpm_regulator_cleanup(sc, VREG_MEM);
636err_mem:
637 return ret;
638}
639
640static void __cpuinit regulator_cleanup(struct scalable *sc)
641{
642 regulator_disable(sc->vreg[VREG_CORE].reg);
643 regulator_put(sc->vreg[VREG_CORE].reg);
644 rpm_regulator_cleanup(sc, VREG_HFPLL_B);
645 rpm_regulator_cleanup(sc, VREG_HFPLL_A);
646 rpm_regulator_cleanup(sc, VREG_DIG);
647 rpm_regulator_cleanup(sc, VREG_MEM);
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800648}
649
650/* Set initial rate for a given core. */
Matt Wagantall302d9a32012-07-03 13:37:29 -0700651static int __cpuinit init_clock_sources(struct scalable *sc,
Matt Wagantall754ee272012-06-18 13:40:26 -0700652 const struct core_speed *tgt_s)
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800653{
654 u32 regval;
Matt Wagantall06e4a1f2012-06-07 18:38:13 -0700655 void __iomem *aux_reg;
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800656
657 /* Program AUX source input to the secondary MUX. */
Matt Wagantall06e4a1f2012-06-07 18:38:13 -0700658 if (sc->aux_clk_sel_phys) {
659 aux_reg = ioremap(sc->aux_clk_sel_phys, 4);
Matt Wagantall302d9a32012-07-03 13:37:29 -0700660 if (!aux_reg)
661 return -ENOMEM;
Matt Wagantall06e4a1f2012-06-07 18:38:13 -0700662 writel_relaxed(sc->aux_clk_sel, aux_reg);
663 iounmap(aux_reg);
664 }
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800665
666 /* Switch away from the HFPLL while it's re-initialized. */
667 set_sec_clk_src(sc, SEC_SRC_SEL_AUX);
668 set_pri_clk_src(sc, PRI_SRC_SEL_SEC_SRC);
669 hfpll_init(sc, tgt_s);
670
671 /* Set PRI_SRC_SEL_HFPLL_DIV2 divider to div-2. */
672 regval = get_l2_indirect_reg(sc->l2cpmr_iaddr);
673 regval &= ~(0x3 << 6);
674 set_l2_indirect_reg(sc->l2cpmr_iaddr, regval);
675
676 /* Switch to the target clock source. */
677 set_sec_clk_src(sc, tgt_s->sec_src_sel);
678 set_pri_clk_src(sc, tgt_s->pri_src_sel);
679 sc->cur_speed = tgt_s;
Matt Wagantall302d9a32012-07-03 13:37:29 -0700680
681 return 0;
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800682}
683
Matt Wagantall9c8cb6e2012-07-13 19:39:15 -0700684static void __cpuinit fill_cur_core_speed(struct core_speed *s,
685 struct scalable *sc)
686{
687 s->pri_src_sel = get_l2_indirect_reg(sc->l2cpmr_iaddr) & 0x3;
688 s->sec_src_sel = (get_l2_indirect_reg(sc->l2cpmr_iaddr) >> 2) & 0x3;
689 s->pll_l_val = readl_relaxed(sc->hfpll_base + drv.hfpll_data->l_offset);
690}
691
692static bool __cpuinit speed_equal(const struct core_speed *s1,
693 const struct core_speed *s2)
694{
695 return (s1->pri_src_sel == s2->pri_src_sel &&
696 s1->sec_src_sel == s2->sec_src_sel &&
697 s1->pll_l_val == s2->pll_l_val);
698}
699
700static const struct acpu_level __cpuinit *find_cur_acpu_level(int cpu)
701{
702 struct scalable *sc = &drv.scalable[cpu];
703 const struct acpu_level *l;
704 struct core_speed cur_speed;
705
706 fill_cur_core_speed(&cur_speed, sc);
707 for (l = drv.acpu_freq_tbl; l->speed.khz != 0; l++)
708 if (speed_equal(&l->speed, &cur_speed))
709 return l;
710 return NULL;
711}
712
713static const struct l2_level __init *find_cur_l2_level(void)
714{
715 struct scalable *sc = &drv.scalable[L2];
716 const struct l2_level *l;
717 struct core_speed cur_speed;
718
719 fill_cur_core_speed(&cur_speed, sc);
720 for (l = drv.l2_freq_tbl; l->speed.khz != 0; l++)
721 if (speed_equal(&l->speed, &cur_speed))
722 return l;
723 return NULL;
724}
725
726static const struct acpu_level __cpuinit *find_min_acpu_level(void)
727{
728 struct acpu_level *l;
729
730 for (l = drv.acpu_freq_tbl; l->speed.khz != 0; l++)
731 if (l->use_for_scaling)
732 return l;
733
734 return NULL;
735}
736
Matt Wagantall302d9a32012-07-03 13:37:29 -0700737static int __cpuinit per_cpu_init(int cpu)
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800738{
Matt Wagantall754ee272012-06-18 13:40:26 -0700739 struct scalable *sc = &drv.scalable[cpu];
Matt Wagantall9c8cb6e2012-07-13 19:39:15 -0700740 const struct acpu_level *acpu_level;
Matt Wagantall302d9a32012-07-03 13:37:29 -0700741 int ret;
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800742
Matt Wagantall754ee272012-06-18 13:40:26 -0700743 sc->hfpll_base = ioremap(sc->hfpll_phys_base, SZ_32);
Matt Wagantall302d9a32012-07-03 13:37:29 -0700744 if (!sc->hfpll_base) {
745 ret = -ENOMEM;
746 goto err_ioremap;
747 }
Matt Wagantall754ee272012-06-18 13:40:26 -0700748
Matt Wagantall9c8cb6e2012-07-13 19:39:15 -0700749 acpu_level = find_cur_acpu_level(cpu);
750 if (!acpu_level || acpu_level->speed.src == QSB) {
751 acpu_level = find_min_acpu_level();
752 if (!acpu_level) {
753 ret = -ENODEV;
754 goto err_table;
755 }
756 dev_dbg(drv.dev, "CPU%d is running at an unknown rate. Defaulting to %lu KHz.\n",
757 cpu, acpu_level->speed.khz);
758 } else {
759 dev_dbg(drv.dev, "CPU%d is running at %lu KHz\n", cpu,
760 acpu_level->speed.khz);
761 }
762
763 ret = regulator_init(sc, acpu_level);
Matt Wagantall302d9a32012-07-03 13:37:29 -0700764 if (ret)
765 goto err_regulators;
Matt Wagantall754ee272012-06-18 13:40:26 -0700766
Matt Wagantall9c8cb6e2012-07-13 19:39:15 -0700767 ret = init_clock_sources(sc, &acpu_level->speed);
Matt Wagantall302d9a32012-07-03 13:37:29 -0700768 if (ret)
769 goto err_clocks;
Matt Wagantall9c8cb6e2012-07-13 19:39:15 -0700770
771 sc->l2_vote = acpu_level->l2_level;
Matt Wagantall754ee272012-06-18 13:40:26 -0700772 sc->initialized = true;
Matt Wagantall302d9a32012-07-03 13:37:29 -0700773
774 return 0;
775
776err_clocks:
777 regulator_cleanup(sc);
778err_regulators:
Matt Wagantall9c8cb6e2012-07-13 19:39:15 -0700779err_table:
Matt Wagantall302d9a32012-07-03 13:37:29 -0700780 iounmap(sc->hfpll_base);
781err_ioremap:
782 return ret;
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800783}
784
785/* Register with bus driver. */
Matt Wagantall9c8cb6e2012-07-13 19:39:15 -0700786static void __init bus_init(const struct l2_level *l2_level)
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800787{
788 int ret;
789
Matt Wagantall1f3762d2012-06-08 19:08:48 -0700790 drv.bus_perf_client = msm_bus_scale_register_client(drv.bus_scale);
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800791 if (!drv.bus_perf_client) {
792 dev_err(drv.dev, "unable to register bus client\n");
793 BUG();
794 }
795
Matt Wagantall754ee272012-06-18 13:40:26 -0700796 ret = msm_bus_scale_client_update_request(drv.bus_perf_client,
Matt Wagantall9c8cb6e2012-07-13 19:39:15 -0700797 l2_level->bw_level);
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800798 if (ret)
799 dev_err(drv.dev, "initial bandwidth req failed (%d)\n", ret);
800}
801
802#ifdef CONFIG_CPU_FREQ_MSM
803static struct cpufreq_frequency_table freq_table[NR_CPUS][35];
804
805static void __init cpufreq_table_init(void)
806{
807 int cpu;
808
809 for_each_possible_cpu(cpu) {
810 int i, freq_cnt = 0;
811 /* Construct the freq_table tables from acpu_freq_tbl. */
812 for (i = 0; drv.acpu_freq_tbl[i].speed.khz != 0
813 && freq_cnt < ARRAY_SIZE(*freq_table); i++) {
814 if (drv.acpu_freq_tbl[i].use_for_scaling) {
815 freq_table[cpu][freq_cnt].index = freq_cnt;
816 freq_table[cpu][freq_cnt].frequency
817 = drv.acpu_freq_tbl[i].speed.khz;
818 freq_cnt++;
819 }
820 }
821 /* freq_table not big enough to store all usable freqs. */
822 BUG_ON(drv.acpu_freq_tbl[i].speed.khz != 0);
823
824 freq_table[cpu][freq_cnt].index = freq_cnt;
825 freq_table[cpu][freq_cnt].frequency = CPUFREQ_TABLE_END;
826
827 dev_info(drv.dev, "CPU%d: %d frequencies supported\n",
828 cpu, freq_cnt);
829
830 /* Register table with CPUFreq. */
831 cpufreq_frequency_table_get_attr(freq_table[cpu], cpu);
832 }
833}
834#else
835static void __init cpufreq_table_init(void) {}
836#endif
837
838#define HOT_UNPLUG_KHZ STBY_KHZ
839static int __cpuinit acpuclk_cpu_callback(struct notifier_block *nfb,
840 unsigned long action, void *hcpu)
841{
842 static int prev_khz[NR_CPUS];
843 int rc, cpu = (int)hcpu;
844 struct scalable *sc = &drv.scalable[cpu];
845
846 switch (action & ~CPU_TASKS_FROZEN) {
847 case CPU_DEAD:
848 prev_khz[cpu] = acpuclk_krait_get_rate(cpu);
849 /* Fall through. */
850 case CPU_UP_CANCELED:
851 acpuclk_krait_set_rate(cpu, HOT_UNPLUG_KHZ, SETRATE_HOTPLUG);
852 regulator_set_optimum_mode(sc->vreg[VREG_CORE].reg, 0);
853 break;
854 case CPU_UP_PREPARE:
Matt Wagantall754ee272012-06-18 13:40:26 -0700855 if (!sc->initialized) {
Matt Wagantall302d9a32012-07-03 13:37:29 -0700856 rc = per_cpu_init(cpu);
857 if (rc)
858 return NOTIFY_BAD;
Matt Wagantall754ee272012-06-18 13:40:26 -0700859 break;
860 }
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800861 if (WARN_ON(!prev_khz[cpu]))
862 return NOTIFY_BAD;
863 rc = regulator_set_optimum_mode(sc->vreg[VREG_CORE].reg,
Matt Wagantall6d9c4162012-07-16 18:58:16 -0700864 sc->vreg[VREG_CORE].cur_ua);
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800865 if (rc < 0)
866 return NOTIFY_BAD;
867 acpuclk_krait_set_rate(cpu, prev_khz[cpu], SETRATE_HOTPLUG);
868 break;
869 default:
870 break;
871 }
872
873 return NOTIFY_OK;
874}
875
876static struct notifier_block __cpuinitdata acpuclk_cpu_notifier = {
877 .notifier_call = acpuclk_cpu_callback,
878};
879
Matt Wagantall06e4a1f2012-06-07 18:38:13 -0700880static const int krait_needs_vmin(void)
881{
882 switch (read_cpuid_id()) {
883 case 0x511F04D0: /* KR28M2A20 */
884 case 0x511F04D1: /* KR28M2A21 */
885 case 0x510F06F0: /* KR28M4A10 */
886 return 1;
887 default:
888 return 0;
889 };
890}
891
892static void krait_apply_vmin(struct acpu_level *tbl)
893{
894 for (; tbl->speed.khz != 0; tbl++)
895 if (tbl->vdd_core < 1150000)
896 tbl->vdd_core = 1150000;
897}
898
Matt Wagantall1f3762d2012-06-08 19:08:48 -0700899static int __init select_freq_plan(u32 qfprom_phys)
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800900{
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800901 void __iomem *qfprom_base;
902 u32 pte_efuse, pvs, tbl_idx;
Matt Wagantallf5cc3892012-06-07 19:47:02 -0700903 char *pvs_names[] = { "Slow", "Nominal", "Fast", "Faster", "Unknown" };
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800904
905 qfprom_base = ioremap(qfprom_phys, SZ_256);
906 /* Select frequency tables. */
907 if (qfprom_base) {
908 pte_efuse = readl_relaxed(qfprom_base + PTE_EFUSE);
909 pvs = (pte_efuse >> 10) & 0x7;
910 iounmap(qfprom_base);
911 if (pvs == 0x7)
912 pvs = (pte_efuse >> 13) & 0x7;
913
914 switch (pvs) {
915 case 0x0:
916 case 0x7:
917 tbl_idx = PVS_SLOW;
918 break;
919 case 0x1:
920 tbl_idx = PVS_NOMINAL;
921 break;
922 case 0x3:
923 tbl_idx = PVS_FAST;
924 break;
Matt Wagantallf5cc3892012-06-07 19:47:02 -0700925 case 0x4:
926 tbl_idx = PVS_FASTER;
927 break;
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800928 default:
929 tbl_idx = PVS_UNKNOWN;
930 break;
931 }
932 } else {
933 tbl_idx = PVS_UNKNOWN;
934 dev_err(drv.dev, "Unable to map QFPROM base\n");
935 }
Matt Wagantall1f3762d2012-06-08 19:08:48 -0700936 if (tbl_idx == PVS_UNKNOWN) {
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800937 tbl_idx = PVS_SLOW;
938 dev_warn(drv.dev, "ACPU PVS: Defaulting to %s\n",
939 pvs_names[tbl_idx]);
Matt Wagantallf5cc3892012-06-07 19:47:02 -0700940 } else {
941 dev_info(drv.dev, "ACPU PVS: %s\n", pvs_names[tbl_idx]);
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800942 }
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800943
Matt Wagantall1f3762d2012-06-08 19:08:48 -0700944 return tbl_idx;
945}
Matt Wagantall06e4a1f2012-06-07 18:38:13 -0700946
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800947static struct acpuclk_data acpuclk_krait_data = {
948 .set_rate = acpuclk_krait_set_rate,
949 .get_rate = acpuclk_krait_get_rate,
950 .power_collapse_khz = STBY_KHZ,
951 .wait_for_irq_khz = STBY_KHZ,
952};
953
Matt Wagantall1f3762d2012-06-08 19:08:48 -0700954static void __init drv_data_init(struct device *dev,
955 const struct acpuclk_krait_params *params)
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800956{
Matt Wagantall1f3762d2012-06-08 19:08:48 -0700957 int tbl_idx;
958
959 drv.dev = dev;
960 drv.scalable = kmemdup(params->scalable, params->scalable_size,
961 GFP_KERNEL);
962 BUG_ON(!drv.scalable);
963
964 drv.hfpll_data = kmemdup(params->hfpll_data, sizeof(*drv.hfpll_data),
965 GFP_KERNEL);
966 BUG_ON(!drv.hfpll_data);
967
968 drv.l2_freq_tbl = kmemdup(params->l2_freq_tbl, params->l2_freq_tbl_size,
969 GFP_KERNEL);
970 BUG_ON(!drv.l2_freq_tbl);
971
972 drv.bus_scale = kmemdup(params->bus_scale, sizeof(*drv.bus_scale),
973 GFP_KERNEL);
974 BUG_ON(!drv.bus_scale);
975 drv.bus_scale->usecase = kmemdup(drv.bus_scale->usecase,
976 drv.bus_scale->num_usecases * sizeof(*drv.bus_scale->usecase),
977 GFP_KERNEL);
978 BUG_ON(!drv.bus_scale->usecase);
979
980 tbl_idx = select_freq_plan(params->qfprom_phys_base);
981 drv.acpu_freq_tbl = kmemdup(params->pvs_tables[tbl_idx].table,
982 params->pvs_tables[tbl_idx].size,
983 GFP_KERNEL);
984 BUG_ON(!drv.acpu_freq_tbl);
Matt Wagantall1f3762d2012-06-08 19:08:48 -0700985}
986
987static void __init hw_init(void)
988{
989 struct scalable *l2 = &drv.scalable[L2];
Matt Wagantall9c8cb6e2012-07-13 19:39:15 -0700990 const struct l2_level *l2_level;
Matt Wagantall302d9a32012-07-03 13:37:29 -0700991 int cpu, rc;
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800992
Matt Wagantall1f3762d2012-06-08 19:08:48 -0700993 if (krait_needs_vmin())
994 krait_apply_vmin(drv.acpu_freq_tbl);
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800995
Matt Wagantall754ee272012-06-18 13:40:26 -0700996 l2->hfpll_base = ioremap(l2->hfpll_phys_base, SZ_32);
997 BUG_ON(!l2->hfpll_base);
Matt Wagantall754ee272012-06-18 13:40:26 -0700998
Matt Wagantall302d9a32012-07-03 13:37:29 -0700999 rc = rpm_regulator_init(l2, VREG_HFPLL_A,
1000 l2->vreg[VREG_HFPLL_A].max_vdd, false);
1001 BUG_ON(rc);
1002 rc = rpm_regulator_init(l2, VREG_HFPLL_B,
1003 l2->vreg[VREG_HFPLL_B].max_vdd, false);
1004 BUG_ON(rc);
Matt Wagantall9c8cb6e2012-07-13 19:39:15 -07001005
1006 l2_level = find_cur_l2_level();
1007 if (!l2_level || l2_level->speed.src == QSB) {
1008 l2_level = drv.l2_freq_tbl;
1009 dev_dbg(drv.dev, "L2 is running at an unknown rate. Defaulting to QSB.\n");
1010 } else {
1011 dev_dbg(drv.dev, "L2 is running at %lu KHz\n",
1012 l2_level->speed.khz);
1013 }
1014
1015 rc = init_clock_sources(l2, &l2_level->speed);
Matt Wagantall302d9a32012-07-03 13:37:29 -07001016 BUG_ON(rc);
1017
1018 for_each_online_cpu(cpu) {
1019 rc = per_cpu_init(cpu);
1020 BUG_ON(rc);
1021 }
Matt Wagantall9c8cb6e2012-07-13 19:39:15 -07001022
1023 bus_init(l2_level);
Matt Wagantall1f3762d2012-06-08 19:08:48 -07001024}
1025
1026int __init acpuclk_krait_init(struct device *dev,
1027 const struct acpuclk_krait_params *params)
1028{
1029 drv_data_init(dev, params);
1030 hw_init();
Matt Wagantalle9b715a2012-01-04 18:16:14 -08001031
1032 cpufreq_table_init();
Matt Wagantalle9b715a2012-01-04 18:16:14 -08001033 acpuclk_register(&acpuclk_krait_data);
1034 register_hotcpu_notifier(&acpuclk_cpu_notifier);
1035
1036 return 0;
1037}