blob: d4c3aa54b37451d8d307745a2cfa6e64ac4d1746 [file] [log] [blame]
Matt Wagantalle9b715a2012-01-04 18:16:14 -08001/*
2 * Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 and
6 * only version 2 as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 */
13
14#ifndef __ARCH_ARM_MACH_MSM_ACPUCLOCK_KRAIT_H
15#define __ARCH_ARM_MACH_MSM_ACPUCLOCK_KRAIT_H
16
17#define STBY_KHZ 1
Matt Wagantall600ea502012-06-08 18:49:53 -070018#define L2(x) (x)
Matt Wagantalle9b715a2012-01-04 18:16:14 -080019#define BW_MBPS(_bw) \
20 { \
21 .vectors = (struct msm_bus_vectors[]){ \
22 {\
23 .src = MSM_BUS_MASTER_AMPSS_M0, \
24 .dst = MSM_BUS_SLAVE_EBI_CH0, \
25 .ib = (_bw) * 1000000UL, \
26 }, \
27 { \
28 .src = MSM_BUS_MASTER_AMPSS_M1, \
29 .dst = MSM_BUS_SLAVE_EBI_CH0, \
30 .ib = (_bw) * 1000000UL, \
31 }, \
32 }, \
33 .num_paths = 2, \
34 }
35
36/**
37 * src_id - Clock source IDs.
38 */
39enum src_id {
40 PLL_0 = 0,
41 HFPLL,
42 QSB,
Matt Wagantall06e4a1f2012-06-07 18:38:13 -070043 PLL_8,
Matt Wagantalle9b715a2012-01-04 18:16:14 -080044};
45
46/**
47 * enum pvs - IDs to distinguish between CPU frequency tables.
48 */
49enum pvs {
50 PVS_SLOW = 0,
51 PVS_NOMINAL,
52 PVS_FAST,
Matt Wagantallf5cc3892012-06-07 19:47:02 -070053 PVS_FASTER,
Matt Wagantalle9b715a2012-01-04 18:16:14 -080054 PVS_UNKNOWN,
55 NUM_PVS
56};
57
58/**
59 * enum scalables - IDs of frequency scalable hardware blocks.
60 */
61enum scalables {
62 CPU0 = 0,
63 CPU1,
64 CPU2,
65 CPU3,
66 L2,
67};
68
69
70/**
71 * enum hfpll_vdd_level - IDs of HFPLL voltage levels.
72 */
73enum hfpll_vdd_levels {
74 HFPLL_VDD_NONE,
75 HFPLL_VDD_LOW,
76 HFPLL_VDD_NOM,
77 NUM_HFPLL_VDD
78};
79
80/**
81 * enum vregs - IDs of voltage regulators.
82 */
83enum vregs {
84 VREG_CORE,
85 VREG_MEM,
86 VREG_DIG,
87 VREG_HFPLL_A,
88 VREG_HFPLL_B,
89 NUM_VREG
90};
91
92/**
93 * struct vreg - Voltage regulator data.
94 * @name: Name of requlator.
95 * @max_vdd: Limit the maximum-settable voltage.
Matt Wagantalle9b715a2012-01-04 18:16:14 -080096 * @reg: Regulator handle.
Matt Wagantall75473eb2012-05-31 15:23:22 -070097 * @rpm_reg: RPM Regulator handle.
Matt Wagantalle9b715a2012-01-04 18:16:14 -080098 * @cur_vdd: Last-set voltage in uV.
Matt Wagantall6d9c4162012-07-16 18:58:16 -070099 * @cur_ua: Last-set current in uA.
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800100 */
101struct vreg {
Matt Wagantall75473eb2012-05-31 15:23:22 -0700102 const char *name;
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800103 const int max_vdd;
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800104 struct regulator *reg;
Matt Wagantall75473eb2012-05-31 15:23:22 -0700105 struct rpm_regulator *rpm_reg;
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800106 int cur_vdd;
Matt Wagantall6d9c4162012-07-16 18:58:16 -0700107 int cur_ua;
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800108};
109
110/**
111 * struct core_speed - Clock tree and configuration parameters.
112 * @khz: Clock rate in KHz.
113 * @src: Clock source ID.
114 * @pri_src_sel: Input to select on the primary MUX.
115 * @sec_src_sel: Input to select on the secondary MUX.
116 * @pll_l_val: HFPLL "L" value to be applied when an HFPLL source is selected.
117 */
118struct core_speed {
Matt Wagantall9c8cb6e2012-07-13 19:39:15 -0700119 unsigned long khz;
120 int src;
121 u32 pri_src_sel;
122 u32 sec_src_sel;
123 u32 pll_l_val;
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800124};
125
126/**
127 * struct l2_level - L2 clock rate and associated voltage and b/w requirements.
128 * @speed: L2 clock configuration.
129 * @vdd_dig: vdd_dig voltage in uV.
130 * @vdd_mem: vdd_mem voltage in uV.
131 * @bw_level: Bandwidth performance level number.
132 */
133struct l2_level {
134 const struct core_speed speed;
135 const int vdd_dig;
136 const int vdd_mem;
137 const unsigned int bw_level;
138};
139
140/**
141 * struct acpu_level - CPU clock rate and L2 rate and voltage requirements.
142 * @use_for_scaling: Flag indicating whether or not the level should be used.
143 * @speed: CPU clock configuration.
144 * @l2_level: L2 configuration to use.
145 * @vdd_core: CPU core voltage in uV.
Matt Wagantall6d9c4162012-07-16 18:58:16 -0700146 * @ua_core: CPU core current consumption in uA.
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800147 */
148struct acpu_level {
149 const int use_for_scaling;
150 const struct core_speed speed;
Matt Wagantall600ea502012-06-08 18:49:53 -0700151 const unsigned int l2_level;
Matt Wagantall06e4a1f2012-06-07 18:38:13 -0700152 int vdd_core;
Matt Wagantall6d9c4162012-07-16 18:58:16 -0700153 int ua_core;
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800154};
155
156/**
157 * struct hfpll_data - Descriptive data of HFPLL hardware.
158 * @mode_offset: Mode register offset from base address.
159 * @l_offset: "L" value register offset from base address.
160 * @m_offset: "M" value register offset from base address.
161 * @n_offset: "N" value register offset from base address.
162 * @config_offset: Configuration register offset from base address.
163 * @config_val: Value to initialize the @config_offset register to.
Matt Wagantall06e4a1f2012-06-07 18:38:13 -0700164 * @has_droop_ctl: Indicates the presence of a voltage droop controller.
165 * @droop_offset: Droop controller register offset from base address.
166 * @droop_val: Value to initialize the @config_offset register to.
167 * @low_vdd_l_max: Maximum "L" value supported at HFPLL_VDD_LOW.
Matt Wagantall1f3762d2012-06-08 19:08:48 -0700168 * @vdd: voltage requirements for each VDD level for the L2 PLL.
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800169 */
170struct hfpll_data {
171 const u32 mode_offset;
172 const u32 l_offset;
173 const u32 m_offset;
174 const u32 n_offset;
175 const u32 config_offset;
176 const u32 config_val;
Matt Wagantall06e4a1f2012-06-07 18:38:13 -0700177 const bool has_droop_ctl;
178 const u32 droop_offset;
179 const u32 droop_val;
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800180 const u32 low_vdd_l_max;
181 const int vdd[NUM_HFPLL_VDD];
182};
183
184/**
185 * struct scalable - Register locations and state associated with a scalable HW.
186 * @hfpll_phys_base: Physical base address of HFPLL register.
187 * @hfpll_base: Virtual base address of HFPLL registers.
Matt Wagantall06e4a1f2012-06-07 18:38:13 -0700188 * @aux_clk_sel_phys: Physical address of auxiliary MUX.
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800189 * @aux_clk_sel: Auxiliary mux input to select at boot.
190 * @l2cpmr_iaddr: Indirect address of the CPMR MUX/divider CP15 register.
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800191 * @cur_speed: Pointer to currently-set speed.
192 * @l2_vote: L2 performance level vote associate with the current CPU speed.
193 * @vreg: Array of voltage regulators needed by the scalable.
Matt Wagantall754ee272012-06-18 13:40:26 -0700194 * @initialized: Flag set to true when per_cpu_init() has been called.
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800195 */
196struct scalable {
Matt Wagantall06e4a1f2012-06-07 18:38:13 -0700197 const phys_addr_t hfpll_phys_base;
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800198 void __iomem *hfpll_base;
Matt Wagantall06e4a1f2012-06-07 18:38:13 -0700199 const phys_addr_t aux_clk_sel_phys;
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800200 const u32 aux_clk_sel;
201 const u32 l2cpmr_iaddr;
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800202 const struct core_speed *cur_speed;
Matt Wagantall600ea502012-06-08 18:49:53 -0700203 unsigned int l2_vote;
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800204 struct vreg vreg[NUM_VREG];
Matt Wagantall754ee272012-06-18 13:40:26 -0700205 bool initialized;
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800206};
207
208/**
Matt Wagantall1f3762d2012-06-08 19:08:48 -0700209 * struct pvs_table - CPU performance level table and size.
210 * @table: CPU performance level table
211 * @size: sizeof(@table)
212 */
213struct pvs_table {
214 struct acpu_level *table;
215 size_t size;
216};
217
218/**
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800219 * struct acpuclk_krait_params - SoC specific driver parameters.
220 * @scalable: Array of scalables.
Matt Wagantall1f3762d2012-06-08 19:08:48 -0700221 * @scalable_size: Size of @scalable.
222 * @hfpll_data: HFPLL configuration data.
223 * @pvs_tables: CPU frequency tables.
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800224 * @l2_freq_tbl: L2 frequency table.
Matt Wagantall1f3762d2012-06-08 19:08:48 -0700225 * @l2_freq_tbl_size: Size of @l2_freq_tbl.
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800226 * @qfprom_phys_base: Physical base address of QFPROM.
Matt Wagantall1f3762d2012-06-08 19:08:48 -0700227 * @bus_scale: MSM bus driver parameters.
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800228 */
229struct acpuclk_krait_params {
230 struct scalable *scalable;
Matt Wagantall1f3762d2012-06-08 19:08:48 -0700231 size_t scalable_size;
232 struct hfpll_data *hfpll_data;
233 struct pvs_table *pvs_tables;
234 struct l2_level *l2_freq_tbl;
235 size_t l2_freq_tbl_size;
236 phys_addr_t qfprom_phys_base;
237 struct msm_bus_scale_pdata *bus_scale;
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800238};
239
240/**
241 * acpuclk_krait_init - Initialize the Krait CPU clock driver give SoC params.
242 */
243extern int acpuclk_krait_init(struct device *dev,
244 const struct acpuclk_krait_params *params);
245
246#endif