blob: 2dadc4c83fa9c1d2b52cbcdb2837a42b2c0bf843 [file] [log] [blame]
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001/* Copyright (c) 2012, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/err.h>
16#include <linux/ctype.h>
17#include <linux/io.h>
18#include <linux/spinlock.h>
19#include <linux/delay.h>
20#include <linux/clk.h>
21
22#include <mach/clk.h>
23
24#include "clock-local2.h"
25#include "clock-pll.h"
Vikram Mulukutlad08a1522012-05-24 15:24:01 -070026#include "clock-rpm.h"
27#include "clock-voter.h"
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070028
29enum {
30 GCC_BASE,
31 MMSS_BASE,
32 LPASS_BASE,
33 MSS_BASE,
34 N_BASES,
35};
36
37static void __iomem *virt_bases[N_BASES];
38
39#define GCC_REG_BASE(x) (void __iomem *)(virt_bases[GCC_BASE] + (x))
40#define MMSS_REG_BASE(x) (void __iomem *)(virt_bases[MMSS_BASE] + (x))
41#define LPASS_REG_BASE(x) (void __iomem *)(virt_bases[LPASS_BASE] + (x))
42#define MSS_REG_BASE(x) (void __iomem *)(virt_bases[MSS_BASE] + (x))
43
44#define GPLL0_MODE_REG 0x0000
45#define GPLL0_L_REG 0x0004
46#define GPLL0_M_REG 0x0008
47#define GPLL0_N_REG 0x000C
48#define GPLL0_USER_CTL_REG 0x0010
49#define GPLL0_CONFIG_CTL_REG 0x0014
50#define GPLL0_TEST_CTL_REG 0x0018
51#define GPLL0_STATUS_REG 0x001C
52
53#define GPLL1_MODE_REG 0x0040
54#define GPLL1_L_REG 0x0044
55#define GPLL1_M_REG 0x0048
56#define GPLL1_N_REG 0x004C
57#define GPLL1_USER_CTL_REG 0x0050
58#define GPLL1_CONFIG_CTL_REG 0x0054
59#define GPLL1_TEST_CTL_REG 0x0058
60#define GPLL1_STATUS_REG 0x005C
61
62#define MMPLL0_MODE_REG 0x0000
63#define MMPLL0_L_REG 0x0004
64#define MMPLL0_M_REG 0x0008
65#define MMPLL0_N_REG 0x000C
66#define MMPLL0_USER_CTL_REG 0x0010
67#define MMPLL0_CONFIG_CTL_REG 0x0014
68#define MMPLL0_TEST_CTL_REG 0x0018
69#define MMPLL0_STATUS_REG 0x001C
70
71#define MMPLL1_MODE_REG 0x0040
72#define MMPLL1_L_REG 0x0044
73#define MMPLL1_M_REG 0x0048
74#define MMPLL1_N_REG 0x004C
75#define MMPLL1_USER_CTL_REG 0x0050
76#define MMPLL1_CONFIG_CTL_REG 0x0054
77#define MMPLL1_TEST_CTL_REG 0x0058
78#define MMPLL1_STATUS_REG 0x005C
79
80#define MMPLL3_MODE_REG 0x0080
81#define MMPLL3_L_REG 0x0084
82#define MMPLL3_M_REG 0x0088
83#define MMPLL3_N_REG 0x008C
84#define MMPLL3_USER_CTL_REG 0x0090
85#define MMPLL3_CONFIG_CTL_REG 0x0094
86#define MMPLL3_TEST_CTL_REG 0x0098
87#define MMPLL3_STATUS_REG 0x009C
88
89#define LPAPLL_MODE_REG 0x0000
90#define LPAPLL_L_REG 0x0004
91#define LPAPLL_M_REG 0x0008
92#define LPAPLL_N_REG 0x000C
93#define LPAPLL_USER_CTL_REG 0x0010
94#define LPAPLL_CONFIG_CTL_REG 0x0014
95#define LPAPLL_TEST_CTL_REG 0x0018
96#define LPAPLL_STATUS_REG 0x001C
97
98#define GCC_DEBUG_CLK_CTL_REG 0x1880
99#define CLOCK_FRQ_MEASURE_CTL_REG 0x1884
100#define CLOCK_FRQ_MEASURE_STATUS_REG 0x1888
101#define GCC_XO_DIV4_CBCR_REG 0x10C8
102#define APCS_GPLL_ENA_VOTE_REG 0x1480
103#define MMSS_PLL_VOTE_APCS_REG 0x0100
104#define MMSS_DEBUG_CLK_CTL_REG 0x0900
105#define LPASS_DEBUG_CLK_CTL_REG 0x29000
106#define LPASS_LPA_PLL_VOTE_APPS_REG 0x2000
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700107#define MSS_DEBUG_CLK_CTL_REG 0x0078
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700108
109#define USB30_MASTER_CMD_RCGR 0x03D4
110#define USB30_MOCK_UTMI_CMD_RCGR 0x03E8
111#define USB_HSIC_SYSTEM_CMD_RCGR 0x041C
112#define USB_HSIC_CMD_RCGR 0x0440
113#define USB_HSIC_IO_CAL_CMD_RCGR 0x0458
114#define USB_HS_SYSTEM_CMD_RCGR 0x0490
115#define SDCC1_APPS_CMD_RCGR 0x04D0
116#define SDCC2_APPS_CMD_RCGR 0x0510
117#define SDCC3_APPS_CMD_RCGR 0x0550
118#define SDCC4_APPS_CMD_RCGR 0x0590
119#define BLSP1_QUP1_SPI_APPS_CMD_RCGR 0x064C
120#define BLSP1_UART1_APPS_CMD_RCGR 0x068C
121#define BLSP1_QUP2_SPI_APPS_CMD_RCGR 0x06CC
122#define BLSP1_UART2_APPS_CMD_RCGR 0x070C
123#define BLSP1_QUP3_SPI_APPS_CMD_RCGR 0x074C
124#define BLSP1_UART3_APPS_CMD_RCGR 0x078C
125#define BLSP1_QUP4_SPI_APPS_CMD_RCGR 0x07CC
126#define BLSP1_UART4_APPS_CMD_RCGR 0x080C
127#define BLSP1_QUP5_SPI_APPS_CMD_RCGR 0x084C
128#define BLSP1_UART5_APPS_CMD_RCGR 0x088C
129#define BLSP1_QUP6_SPI_APPS_CMD_RCGR 0x08CC
130#define BLSP1_UART6_APPS_CMD_RCGR 0x090C
131#define BLSP2_QUP1_SPI_APPS_CMD_RCGR 0x098C
132#define BLSP2_UART1_APPS_CMD_RCGR 0x09CC
133#define BLSP2_QUP2_SPI_APPS_CMD_RCGR 0x0A0C
134#define BLSP2_UART2_APPS_CMD_RCGR 0x0A4C
135#define BLSP2_QUP3_SPI_APPS_CMD_RCGR 0x0A8C
136#define BLSP2_UART3_APPS_CMD_RCGR 0x0ACC
137#define BLSP2_QUP4_SPI_APPS_CMD_RCGR 0x0B0C
138#define BLSP2_UART4_APPS_CMD_RCGR 0x0B4C
139#define BLSP2_QUP5_SPI_APPS_CMD_RCGR 0x0B8C
140#define BLSP2_UART5_APPS_CMD_RCGR 0x0BCC
141#define BLSP2_QUP6_SPI_APPS_CMD_RCGR 0x0C0C
142#define BLSP2_UART6_APPS_CMD_RCGR 0x0C4C
143#define PDM2_CMD_RCGR 0x0CD0
144#define TSIF_REF_CMD_RCGR 0x0D90
145#define CE1_CMD_RCGR 0x1050
146#define CE2_CMD_RCGR 0x1090
147#define GP1_CMD_RCGR 0x1904
148#define GP2_CMD_RCGR 0x1944
149#define GP3_CMD_RCGR 0x1984
150#define LPAIF_SPKR_CMD_RCGR 0xA000
151#define LPAIF_PRI_CMD_RCGR 0xB000
152#define LPAIF_SEC_CMD_RCGR 0xC000
153#define LPAIF_TER_CMD_RCGR 0xD000
154#define LPAIF_QUAD_CMD_RCGR 0xE000
155#define LPAIF_PCM0_CMD_RCGR 0xF000
156#define LPAIF_PCM1_CMD_RCGR 0x10000
157#define RESAMPLER_CMD_RCGR 0x11000
158#define SLIMBUS_CMD_RCGR 0x12000
159#define LPAIF_PCMOE_CMD_RCGR 0x13000
160#define AHBFABRIC_CMD_RCGR 0x18000
161#define VCODEC0_CMD_RCGR 0x1000
162#define PCLK0_CMD_RCGR 0x2000
163#define PCLK1_CMD_RCGR 0x2020
164#define MDP_CMD_RCGR 0x2040
165#define EXTPCLK_CMD_RCGR 0x2060
166#define VSYNC_CMD_RCGR 0x2080
167#define EDPPIXEL_CMD_RCGR 0x20A0
168#define EDPLINK_CMD_RCGR 0x20C0
169#define EDPAUX_CMD_RCGR 0x20E0
170#define HDMI_CMD_RCGR 0x2100
171#define BYTE0_CMD_RCGR 0x2120
172#define BYTE1_CMD_RCGR 0x2140
173#define ESC0_CMD_RCGR 0x2160
174#define ESC1_CMD_RCGR 0x2180
175#define CSI0PHYTIMER_CMD_RCGR 0x3000
176#define CSI1PHYTIMER_CMD_RCGR 0x3030
177#define CSI2PHYTIMER_CMD_RCGR 0x3060
178#define CSI0_CMD_RCGR 0x3090
179#define CSI1_CMD_RCGR 0x3100
180#define CSI2_CMD_RCGR 0x3160
181#define CSI3_CMD_RCGR 0x31C0
182#define CCI_CMD_RCGR 0x3300
183#define MCLK0_CMD_RCGR 0x3360
184#define MCLK1_CMD_RCGR 0x3390
185#define MCLK2_CMD_RCGR 0x33C0
186#define MCLK3_CMD_RCGR 0x33F0
187#define MMSS_GP0_CMD_RCGR 0x3420
188#define MMSS_GP1_CMD_RCGR 0x3450
189#define JPEG0_CMD_RCGR 0x3500
190#define JPEG1_CMD_RCGR 0x3520
191#define JPEG2_CMD_RCGR 0x3540
192#define VFE0_CMD_RCGR 0x3600
193#define VFE1_CMD_RCGR 0x3620
194#define CPP_CMD_RCGR 0x3640
195#define GFX3D_CMD_RCGR 0x4000
196#define RBCPR_CMD_RCGR 0x4060
197#define AHB_CMD_RCGR 0x5000
198#define AXI_CMD_RCGR 0x5040
199#define OCMEMNOC_CMD_RCGR 0x5090
200
201#define MMSS_BCR 0x0240
202#define USB_30_BCR 0x03C0
203#define USB3_PHY_BCR 0x03FC
204#define USB_HS_HSIC_BCR 0x0400
205#define USB_HS_BCR 0x0480
206#define SDCC1_BCR 0x04C0
207#define SDCC2_BCR 0x0500
208#define SDCC3_BCR 0x0540
209#define SDCC4_BCR 0x0580
210#define BLSP1_BCR 0x05C0
211#define BLSP1_QUP1_BCR 0x0640
212#define BLSP1_UART1_BCR 0x0680
213#define BLSP1_QUP2_BCR 0x06C0
214#define BLSP1_UART2_BCR 0x0700
215#define BLSP1_QUP3_BCR 0x0740
216#define BLSP1_UART3_BCR 0x0780
217#define BLSP1_QUP4_BCR 0x07C0
218#define BLSP1_UART4_BCR 0x0800
219#define BLSP1_QUP5_BCR 0x0840
220#define BLSP1_UART5_BCR 0x0880
221#define BLSP1_QUP6_BCR 0x08C0
222#define BLSP1_UART6_BCR 0x0900
223#define BLSP2_BCR 0x0940
224#define BLSP2_QUP1_BCR 0x0980
225#define BLSP2_UART1_BCR 0x09C0
226#define BLSP2_QUP2_BCR 0x0A00
227#define BLSP2_UART2_BCR 0x0A40
228#define BLSP2_QUP3_BCR 0x0A80
229#define BLSP2_UART3_BCR 0x0AC0
230#define BLSP2_QUP4_BCR 0x0B00
231#define BLSP2_UART4_BCR 0x0B40
232#define BLSP2_QUP5_BCR 0x0B80
233#define BLSP2_UART5_BCR 0x0BC0
234#define BLSP2_QUP6_BCR 0x0C00
235#define BLSP2_UART6_BCR 0x0C40
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700236#define BOOT_ROM_BCR 0x0E00
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700237#define PDM_BCR 0x0CC0
238#define PRNG_BCR 0x0D00
239#define BAM_DMA_BCR 0x0D40
240#define TSIF_BCR 0x0D80
241#define CE1_BCR 0x1040
242#define CE2_BCR 0x1080
243#define AUDIO_CORE_BCR 0x4000
244#define VENUS0_BCR 0x1020
245#define MDSS_BCR 0x2300
246#define CAMSS_PHY0_BCR 0x3020
247#define CAMSS_PHY1_BCR 0x3050
248#define CAMSS_PHY2_BCR 0x3080
249#define CAMSS_CSI0_BCR 0x30B0
250#define CAMSS_CSI0PHY_BCR 0x30C0
251#define CAMSS_CSI0RDI_BCR 0x30D0
252#define CAMSS_CSI0PIX_BCR 0x30E0
253#define CAMSS_CSI1_BCR 0x3120
254#define CAMSS_CSI1PHY_BCR 0x3130
255#define CAMSS_CSI1RDI_BCR 0x3140
256#define CAMSS_CSI1PIX_BCR 0x3150
257#define CAMSS_CSI2_BCR 0x3180
258#define CAMSS_CSI2PHY_BCR 0x3190
259#define CAMSS_CSI2RDI_BCR 0x31A0
260#define CAMSS_CSI2PIX_BCR 0x31B0
261#define CAMSS_CSI3_BCR 0x31E0
262#define CAMSS_CSI3PHY_BCR 0x31F0
263#define CAMSS_CSI3RDI_BCR 0x3200
264#define CAMSS_CSI3PIX_BCR 0x3210
265#define CAMSS_ISPIF_BCR 0x3220
266#define CAMSS_CCI_BCR 0x3340
267#define CAMSS_MCLK0_BCR 0x3380
268#define CAMSS_MCLK1_BCR 0x33B0
269#define CAMSS_MCLK2_BCR 0x33E0
270#define CAMSS_MCLK3_BCR 0x3410
271#define CAMSS_GP0_BCR 0x3440
272#define CAMSS_GP1_BCR 0x3470
273#define CAMSS_TOP_BCR 0x3480
274#define CAMSS_MICRO_BCR 0x3490
275#define CAMSS_JPEG_BCR 0x35A0
276#define CAMSS_VFE_BCR 0x36A0
277#define CAMSS_CSI_VFE0_BCR 0x3700
278#define CAMSS_CSI_VFE1_BCR 0x3710
279#define OCMEMNOC_BCR 0x50B0
280#define MMSSNOCAHB_BCR 0x5020
281#define MMSSNOCAXI_BCR 0x5060
282#define OXILI_GFX3D_CBCR 0x4028
283#define OXILICX_AHB_CBCR 0x403C
284#define OXILICX_AXI_CBCR 0x4038
285#define OXILI_BCR 0x4020
286#define OXILICX_BCR 0x4030
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700287#define LPASS_Q6SS_BCR 0x6000
288#define MSS_Q6SS_BCR 0x1068
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700289
290#define OCMEM_SYS_NOC_AXI_CBCR 0x0244
291#define OCMEM_NOC_CFG_AHB_CBCR 0x0248
292#define MMSS_NOC_CFG_AHB_CBCR 0x024C
293
294#define USB30_MASTER_CBCR 0x03C8
295#define USB30_MOCK_UTMI_CBCR 0x03D0
296#define USB_HSIC_AHB_CBCR 0x0408
297#define USB_HSIC_SYSTEM_CBCR 0x040C
298#define USB_HSIC_CBCR 0x0410
299#define USB_HSIC_IO_CAL_CBCR 0x0414
300#define USB_HS_SYSTEM_CBCR 0x0484
301#define USB_HS_AHB_CBCR 0x0488
302#define SDCC1_APPS_CBCR 0x04C4
303#define SDCC1_AHB_CBCR 0x04C8
304#define SDCC2_APPS_CBCR 0x0504
305#define SDCC2_AHB_CBCR 0x0508
306#define SDCC3_APPS_CBCR 0x0544
307#define SDCC3_AHB_CBCR 0x0548
308#define SDCC4_APPS_CBCR 0x0584
309#define SDCC4_AHB_CBCR 0x0588
310#define BLSP1_AHB_CBCR 0x05C4
311#define BLSP1_QUP1_SPI_APPS_CBCR 0x0644
312#define BLSP1_QUP1_I2C_APPS_CBCR 0x0648
313#define BLSP1_UART1_APPS_CBCR 0x0684
314#define BLSP1_UART1_SIM_CBCR 0x0688
315#define BLSP1_QUP2_SPI_APPS_CBCR 0x06C4
316#define BLSP1_QUP2_I2C_APPS_CBCR 0x06C8
317#define BLSP1_UART2_APPS_CBCR 0x0704
318#define BLSP1_UART2_SIM_CBCR 0x0708
319#define BLSP1_QUP3_SPI_APPS_CBCR 0x0744
320#define BLSP1_QUP3_I2C_APPS_CBCR 0x0748
321#define BLSP1_UART3_APPS_CBCR 0x0784
322#define BLSP1_UART3_SIM_CBCR 0x0788
323#define BLSP1_QUP4_SPI_APPS_CBCR 0x07C4
324#define BLSP1_QUP4_I2C_APPS_CBCR 0x07C8
325#define BLSP1_UART4_APPS_CBCR 0x0804
326#define BLSP1_UART4_SIM_CBCR 0x0808
327#define BLSP1_QUP5_SPI_APPS_CBCR 0x0844
328#define BLSP1_QUP5_I2C_APPS_CBCR 0x0848
329#define BLSP1_UART5_APPS_CBCR 0x0884
330#define BLSP1_UART5_SIM_CBCR 0x0888
331#define BLSP1_QUP6_SPI_APPS_CBCR 0x08C4
332#define BLSP1_QUP6_I2C_APPS_CBCR 0x08C8
333#define BLSP1_UART6_APPS_CBCR 0x0904
334#define BLSP1_UART6_SIM_CBCR 0x0908
335#define BLSP2_AHB_CBCR 0x0944
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700336#define BOOT_ROM_AHB_CBCR 0x0E04
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700337#define BLSP2_QUP1_SPI_APPS_CBCR 0x0984
338#define BLSP2_QUP1_I2C_APPS_CBCR 0x0988
339#define BLSP2_UART1_APPS_CBCR 0x09C4
340#define BLSP2_UART1_SIM_CBCR 0x09C8
341#define BLSP2_QUP2_SPI_APPS_CBCR 0x0A04
342#define BLSP2_QUP2_I2C_APPS_CBCR 0x0A08
343#define BLSP2_UART2_APPS_CBCR 0x0A44
344#define BLSP2_UART2_SIM_CBCR 0x0A48
345#define BLSP2_QUP3_SPI_APPS_CBCR 0x0A84
346#define BLSP2_QUP3_I2C_APPS_CBCR 0x0A88
347#define BLSP2_UART3_APPS_CBCR 0x0AC4
348#define BLSP2_UART3_SIM_CBCR 0x0AC8
349#define BLSP2_QUP4_SPI_APPS_CBCR 0x0B04
350#define BLSP2_QUP4_I2C_APPS_CBCR 0x0B08
351#define BLSP2_UART4_APPS_CBCR 0x0B44
352#define BLSP2_UART4_SIM_CBCR 0x0B48
353#define BLSP2_QUP5_SPI_APPS_CBCR 0x0B84
354#define BLSP2_QUP5_I2C_APPS_CBCR 0x0B88
355#define BLSP2_UART5_APPS_CBCR 0x0BC4
356#define BLSP2_UART5_SIM_CBCR 0x0BC8
357#define BLSP2_QUP6_SPI_APPS_CBCR 0x0C04
358#define BLSP2_QUP6_I2C_APPS_CBCR 0x0C08
359#define BLSP2_UART6_APPS_CBCR 0x0C44
360#define BLSP2_UART6_SIM_CBCR 0x0C48
361#define PDM_AHB_CBCR 0x0CC4
362#define PDM_XO4_CBCR 0x0CC8
363#define PDM2_CBCR 0x0CCC
364#define PRNG_AHB_CBCR 0x0D04
365#define BAM_DMA_AHB_CBCR 0x0D44
366#define TSIF_AHB_CBCR 0x0D84
367#define TSIF_REF_CBCR 0x0D88
368#define MSG_RAM_AHB_CBCR 0x0E44
369#define CE1_CBCR 0x1044
370#define CE1_AXI_CBCR 0x1048
371#define CE1_AHB_CBCR 0x104C
372#define CE2_CBCR 0x1084
373#define CE2_AXI_CBCR 0x1088
374#define CE2_AHB_CBCR 0x108C
375#define GCC_AHB_CBCR 0x10C0
376#define GP1_CBCR 0x1900
377#define GP2_CBCR 0x1940
378#define GP3_CBCR 0x1980
379#define AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR 0xA014
380#define AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR 0xA018
381#define AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR 0xA01C
382#define AUDIO_CORE_LPAIF_PRI_OSR_CBCR 0xB014
383#define AUDIO_CORE_LPAIF_PRI_IBIT_CBCR 0xB018
384#define AUDIO_CORE_LPAIF_PRI_EBIT_CBCR 0xB01C
385#define AUDIO_CORE_LPAIF_SEC_OSR_CBCR 0xC014
386#define AUDIO_CORE_LPAIF_SEC_IBIT_CBCR 0xC018
387#define AUDIO_CORE_LPAIF_SEC_EBIT_CBCR 0xC01C
388#define AUDIO_CORE_LPAIF_TER_OSR_CBCR 0xD014
389#define AUDIO_CORE_LPAIF_TER_IBIT_CBCR 0xD018
390#define AUDIO_CORE_LPAIF_TER_EBIT_CBCR 0xD01C
391#define AUDIO_CORE_LPAIF_QUAD_OSR_CBCR 0xE014
392#define AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR 0xE018
393#define AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR 0xE01C
394#define AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR 0xF014
395#define AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR 0xF018
396#define AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR 0x10014
397#define AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR 0x10018
398#define AUDIO_CORE_RESAMPLER_CORE_CBCR 0x11014
399#define AUDIO_CORE_RESAMPLER_LFABIF_CBCR 0x11018
400#define AUDIO_CORE_SLIMBUS_CORE_CBCR 0x12014
401#define AUDIO_CORE_SLIMBUS_LFABIF_CBCR 0x12018
402#define AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR 0x13014
403#define VENUS0_VCODEC0_CBCR 0x1028
404#define VENUS0_AHB_CBCR 0x1030
405#define VENUS0_AXI_CBCR 0x1034
406#define VENUS0_OCMEMNOC_CBCR 0x1038
407#define MDSS_AHB_CBCR 0x2308
408#define MDSS_HDMI_AHB_CBCR 0x230C
409#define MDSS_AXI_CBCR 0x2310
410#define MDSS_PCLK0_CBCR 0x2314
411#define MDSS_PCLK1_CBCR 0x2318
412#define MDSS_MDP_CBCR 0x231C
413#define MDSS_MDP_LUT_CBCR 0x2320
414#define MDSS_EXTPCLK_CBCR 0x2324
415#define MDSS_VSYNC_CBCR 0x2328
416#define MDSS_EDPPIXEL_CBCR 0x232C
417#define MDSS_EDPLINK_CBCR 0x2330
418#define MDSS_EDPAUX_CBCR 0x2334
419#define MDSS_HDMI_CBCR 0x2338
420#define MDSS_BYTE0_CBCR 0x233C
421#define MDSS_BYTE1_CBCR 0x2340
422#define MDSS_ESC0_CBCR 0x2344
423#define MDSS_ESC1_CBCR 0x2348
424#define CAMSS_PHY0_CSI0PHYTIMER_CBCR 0x3024
425#define CAMSS_PHY1_CSI1PHYTIMER_CBCR 0x3054
426#define CAMSS_PHY2_CSI2PHYTIMER_CBCR 0x3084
427#define CAMSS_CSI0_CBCR 0x30B4
428#define CAMSS_CSI0_AHB_CBCR 0x30BC
429#define CAMSS_CSI0PHY_CBCR 0x30C4
430#define CAMSS_CSI0RDI_CBCR 0x30D4
431#define CAMSS_CSI0PIX_CBCR 0x30E4
432#define CAMSS_CSI1_CBCR 0x3124
433#define CAMSS_CSI1_AHB_CBCR 0x3128
434#define CAMSS_CSI1PHY_CBCR 0x3134
435#define CAMSS_CSI1RDI_CBCR 0x3144
436#define CAMSS_CSI1PIX_CBCR 0x3154
437#define CAMSS_CSI2_CBCR 0x3184
438#define CAMSS_CSI2_AHB_CBCR 0x3188
439#define CAMSS_CSI2PHY_CBCR 0x3194
440#define CAMSS_CSI2RDI_CBCR 0x31A4
441#define CAMSS_CSI2PIX_CBCR 0x31B4
442#define CAMSS_CSI3_CBCR 0x31E4
443#define CAMSS_CSI3_AHB_CBCR 0x31E8
444#define CAMSS_CSI3PHY_CBCR 0x31F4
445#define CAMSS_CSI3RDI_CBCR 0x3204
446#define CAMSS_CSI3PIX_CBCR 0x3214
447#define CAMSS_ISPIF_AHB_CBCR 0x3224
448#define CAMSS_CCI_CCI_CBCR 0x3344
449#define CAMSS_CCI_CCI_AHB_CBCR 0x3348
450#define CAMSS_MCLK0_CBCR 0x3384
451#define CAMSS_MCLK1_CBCR 0x33B4
452#define CAMSS_MCLK2_CBCR 0x33E4
453#define CAMSS_MCLK3_CBCR 0x3414
454#define CAMSS_GP0_CBCR 0x3444
455#define CAMSS_GP1_CBCR 0x3474
456#define CAMSS_TOP_AHB_CBCR 0x3484
457#define CAMSS_MICRO_AHB_CBCR 0x3494
458#define CAMSS_JPEG_JPEG0_CBCR 0x35A8
459#define CAMSS_JPEG_JPEG1_CBCR 0x35AC
460#define CAMSS_JPEG_JPEG2_CBCR 0x35B0
461#define CAMSS_JPEG_JPEG_AHB_CBCR 0x35B4
462#define CAMSS_JPEG_JPEG_AXI_CBCR 0x35B8
463#define CAMSS_JPEG_JPEG_OCMEMNOC_CBCR 0x35BC
464#define CAMSS_VFE_VFE0_CBCR 0x36A8
465#define CAMSS_VFE_VFE1_CBCR 0x36AC
466#define CAMSS_VFE_CPP_CBCR 0x36B0
467#define CAMSS_VFE_CPP_AHB_CBCR 0x36B4
468#define CAMSS_VFE_VFE_AHB_CBCR 0x36B8
469#define CAMSS_VFE_VFE_AXI_CBCR 0x36BC
470#define CAMSS_VFE_VFE_OCMEMNOC_CBCR 0x36C0
471#define CAMSS_CSI_VFE0_CBCR 0x3704
472#define CAMSS_CSI_VFE1_CBCR 0x3714
473#define MMSS_MMSSNOC_AXI_CBCR 0x506C
474#define MMSS_MMSSNOC_AHB_CBCR 0x5024
475#define MMSS_MMSSNOC_BTO_AHB_CBCR 0x5028
476#define MMSS_MISC_AHB_CBCR 0x502C
477#define MMSS_S0_AXI_CBCR 0x5064
478#define OCMEMNOC_CBCR 0x50B4
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700479#define LPASS_Q6SS_AHB_LFABIF_CBCR 0x22000
480#define LPASS_Q6SS_XO_CBCR 0x26000
481#define MSS_XO_Q6_CBCR 0x108C
482#define MSS_BUS_Q6_CBCR 0x10A4
483#define MSS_CFG_AHB_CBCR 0x0280
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700484
485#define APCS_CLOCK_BRANCH_ENA_VOTE 0x1484
486#define APCS_CLOCK_SLEEP_ENA_VOTE 0x1488
487
488/* Mux source select values */
489#define cxo_source_val 0
490#define gpll0_source_val 1
491#define gpll1_source_val 2
492#define gnd_source_val 5
493#define mmpll0_mm_source_val 1
494#define mmpll1_mm_source_val 2
495#define mmpll3_mm_source_val 3
496#define gpll0_mm_source_val 5
497#define cxo_mm_source_val 0
498#define mm_gnd_source_val 6
499#define gpll1_hsic_source_val 4
500#define cxo_lpass_source_val 0
501#define lpapll0_lpass_source_val 1
502#define gpll0_lpass_source_val 5
503#define edppll_270_mm_source_val 4
504#define edppll_350_mm_source_val 4
505#define dsipll_750_mm_source_val 1
506#define dsipll_250_mm_source_val 2
507#define hdmipll_297_mm_source_val 3
508
509#define F(f, s, div, m, n) \
510 { \
511 .freq_hz = (f), \
512 .src_clk = &s##_clk_src.c, \
513 .m_val = (m), \
514 .n_val = ~((n)-(m)), \
515 .d_val = ~(n),\
516 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
517 | BVAL(10, 8, s##_source_val), \
518 }
519
520#define F_MM(f, s, div, m, n) \
521 { \
522 .freq_hz = (f), \
523 .src_clk = &s##_clk_src.c, \
524 .m_val = (m), \
525 .n_val = ~((n)-(m)), \
526 .d_val = ~(n),\
527 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
528 | BVAL(10, 8, s##_mm_source_val), \
529 }
530
531#define F_MDSS(f, s, div, m, n) \
532 { \
533 .freq_hz = (f), \
534 .m_val = (m), \
535 .n_val = ~((n)-(m)), \
536 .d_val = ~(n),\
537 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
538 | BVAL(10, 8, s##_mm_source_val), \
539 }
540
541#define F_HSIC(f, s, div, m, n) \
542 { \
543 .freq_hz = (f), \
544 .src_clk = &s##_clk_src.c, \
545 .m_val = (m), \
546 .n_val = ~((n)-(m)), \
547 .d_val = ~(n),\
548 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
549 | BVAL(10, 8, s##_hsic_source_val), \
550 }
551
552#define F_LPASS(f, s, div, m, n) \
553 { \
554 .freq_hz = (f), \
555 .src_clk = &s##_clk_src.c, \
556 .m_val = (m), \
557 .n_val = ~((n)-(m)), \
558 .d_val = ~(n),\
559 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
560 | BVAL(10, 8, s##_lpass_source_val), \
561 }
562
563#define VDD_DIG_FMAX_MAP1(l1, f1) \
564 .vdd_class = &vdd_dig, \
565 .fmax[VDD_DIG_##l1] = (f1)
566#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
567 .vdd_class = &vdd_dig, \
568 .fmax[VDD_DIG_##l1] = (f1), \
569 .fmax[VDD_DIG_##l2] = (f2)
570#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
571 .vdd_class = &vdd_dig, \
572 .fmax[VDD_DIG_##l1] = (f1), \
573 .fmax[VDD_DIG_##l2] = (f2), \
574 .fmax[VDD_DIG_##l3] = (f3)
575
576enum vdd_dig_levels {
577 VDD_DIG_NONE,
578 VDD_DIG_LOW,
579 VDD_DIG_NOMINAL,
580 VDD_DIG_HIGH
581};
582
583static int set_vdd_dig(struct clk_vdd_class *vdd_class, int level)
584{
585 /* TODO: Actually call into regulator APIs to set VDD_DIG here. */
586 return 0;
587}
588
589static DEFINE_VDD_CLASS(vdd_dig, set_vdd_dig);
590
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700591#define RPM_MISC_CLK_TYPE 0x306b6c63
592#define RPM_BUS_CLK_TYPE 0x316b6c63
593#define RPM_MEM_CLK_TYPE 0x326b6c63
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700594
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700595#define CXO_ID 0x0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700596
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700597#define PNOC_ID 0x0
598#define SNOC_ID 0x1
599#define CNOC_ID 0x2
Matt Wagantallc4388bf2012-05-14 23:03:00 -0700600
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700601#define BIMC_ID 0x0
602#define OCMEM_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700603
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700604DEFINE_CLK_RPM_SMD(pnoc_clk, pnoc_a_clk, RPM_BUS_CLK_TYPE, PNOC_ID, NULL);
605DEFINE_CLK_RPM_SMD(snoc_clk, snoc_a_clk, RPM_BUS_CLK_TYPE, SNOC_ID, NULL);
606DEFINE_CLK_RPM_SMD(cnoc_clk, cnoc_a_clk, RPM_BUS_CLK_TYPE, CNOC_ID, NULL);
607
608DEFINE_CLK_RPM_SMD(bimc_clk, bimc_a_clk, RPM_MEM_CLK_TYPE, BIMC_ID, NULL);
609DEFINE_CLK_RPM_SMD(ocmemgx_clk, ocmemgx_a_clk, RPM_MEM_CLK_TYPE, OCMEM_ID,
610 NULL);
611
612DEFINE_CLK_RPM_SMD_BRANCH(cxo_clk_src, cxo_a_clk_src,
613 RPM_MISC_CLK_TYPE, CXO_ID, 19200000);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700614
615static struct pll_vote_clk gpll0_clk_src = {
616 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
617 .en_mask = BIT(0),
618 .status_reg = (void __iomem *)GPLL0_STATUS_REG,
619 .status_mask = BIT(17),
620 .parent = &cxo_clk_src.c,
621 .base = &virt_bases[GCC_BASE],
622 .c = {
623 .rate = 600000000,
624 .dbg_name = "gpll0_clk_src",
625 .ops = &clk_ops_pll_vote,
626 .warned = true,
627 CLK_INIT(gpll0_clk_src.c),
628 },
629};
630
631static struct pll_vote_clk gpll1_clk_src = {
632 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
633 .en_mask = BIT(1),
634 .status_reg = (void __iomem *)GPLL1_STATUS_REG,
635 .status_mask = BIT(17),
636 .parent = &cxo_clk_src.c,
637 .base = &virt_bases[GCC_BASE],
638 .c = {
639 .rate = 480000000,
640 .dbg_name = "gpll1_clk_src",
641 .ops = &clk_ops_pll_vote,
642 .warned = true,
643 CLK_INIT(gpll1_clk_src.c),
644 },
645};
646
647static struct pll_vote_clk lpapll0_clk_src = {
648 .en_reg = (void __iomem *)LPASS_LPA_PLL_VOTE_APPS_REG,
649 .en_mask = BIT(0),
650 .status_reg = (void __iomem *)LPAPLL_STATUS_REG,
651 .status_mask = BIT(17),
652 .parent = &cxo_clk_src.c,
653 .base = &virt_bases[LPASS_BASE],
654 .c = {
655 .rate = 491520000,
656 .dbg_name = "lpapll0_clk_src",
657 .ops = &clk_ops_pll_vote,
658 .warned = true,
659 CLK_INIT(lpapll0_clk_src.c),
660 },
661};
662
663static struct pll_vote_clk mmpll0_clk_src = {
664 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
665 .en_mask = BIT(0),
666 .status_reg = (void __iomem *)MMPLL0_STATUS_REG,
667 .status_mask = BIT(17),
668 .parent = &cxo_clk_src.c,
669 .base = &virt_bases[MMSS_BASE],
670 .c = {
671 .dbg_name = "mmpll0_clk_src",
672 .rate = 800000000,
673 .ops = &clk_ops_pll_vote,
674 .warned = true,
675 CLK_INIT(mmpll0_clk_src.c),
676 },
677};
678
679static struct pll_vote_clk mmpll1_clk_src = {
680 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
681 .en_mask = BIT(1),
682 .status_reg = (void __iomem *)MMPLL1_STATUS_REG,
683 .status_mask = BIT(17),
684 .parent = &cxo_clk_src.c,
685 .base = &virt_bases[MMSS_BASE],
686 .c = {
687 .dbg_name = "mmpll1_clk_src",
688 .rate = 1000000000,
689 .ops = &clk_ops_pll_vote,
690 .warned = true,
691 CLK_INIT(mmpll1_clk_src.c),
692 },
693};
694
695static struct pll_clk mmpll3_clk_src = {
696 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
697 .status_reg = (void __iomem *)MMPLL3_STATUS_REG,
698 .parent = &cxo_clk_src.c,
699 .base = &virt_bases[MMSS_BASE],
700 .c = {
701 .dbg_name = "mmpll3_clk_src",
702 .rate = 1000000000,
703 .ops = &clk_ops_local_pll,
704 CLK_INIT(mmpll3_clk_src.c),
705 },
706};
707
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700708static DEFINE_CLK_VOTER(pnoc_msmbus_clk, &pnoc_clk.c, LONG_MAX);
709static DEFINE_CLK_VOTER(snoc_msmbus_clk, &snoc_clk.c, LONG_MAX);
710static DEFINE_CLK_VOTER(cnoc_msmbus_clk, &cnoc_clk.c, LONG_MAX);
711static DEFINE_CLK_VOTER(pnoc_msmbus_a_clk, &pnoc_a_clk.c, LONG_MAX);
712static DEFINE_CLK_VOTER(snoc_msmbus_a_clk, &snoc_a_clk.c, LONG_MAX);
713static DEFINE_CLK_VOTER(cnoc_msmbus_a_clk, &cnoc_a_clk.c, LONG_MAX);
714
715static DEFINE_CLK_VOTER(bimc_msmbus_clk, &bimc_clk.c, LONG_MAX);
716static DEFINE_CLK_VOTER(bimc_msmbus_a_clk, &bimc_a_clk.c, LONG_MAX);
717static DEFINE_CLK_VOTER(bimc_acpu_a_clk, &bimc_a_clk.c, LONG_MAX);
718static DEFINE_CLK_VOTER(ocmemgx_msmbus_clk, &ocmemgx_clk.c, LONG_MAX);
719static DEFINE_CLK_VOTER(ocmemgx_msmbus_a_clk, &ocmemgx_a_clk.c, LONG_MAX);
720
Sujit Reddy Thumma50247492012-06-18 09:39:36 +0530721static DEFINE_CLK_VOTER(pnoc_sdcc1_clk, &pnoc_clk.c, 0);
722static DEFINE_CLK_VOTER(pnoc_sdcc2_clk, &pnoc_clk.c, 0);
723static DEFINE_CLK_VOTER(pnoc_sdcc3_clk, &pnoc_clk.c, 0);
724static DEFINE_CLK_VOTER(pnoc_sdcc4_clk, &pnoc_clk.c, 0);
725
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700726static struct clk_freq_tbl ftbl_gcc_usb30_master_clk[] = {
727 F(125000000, gpll0, 1, 5, 24),
728 F_END
729};
730
731static struct rcg_clk usb30_master_clk_src = {
732 .cmd_rcgr_reg = USB30_MASTER_CMD_RCGR,
733 .set_rate = set_rate_mnd,
734 .freq_tbl = ftbl_gcc_usb30_master_clk,
735 .current_freq = &rcg_dummy_freq,
736 .base = &virt_bases[GCC_BASE],
737 .c = {
738 .dbg_name = "usb30_master_clk_src",
739 .ops = &clk_ops_rcg_mnd,
740 VDD_DIG_FMAX_MAP1(NOMINAL, 125000000),
741 CLK_INIT(usb30_master_clk_src.c),
742 },
743};
744
745static struct clk_freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
746 F( 960000, cxo, 10, 1, 2),
747 F( 4800000, cxo, 4, 0, 0),
748 F( 9600000, cxo, 2, 0, 0),
749 F(15000000, gpll0, 10, 1, 4),
750 F(19200000, cxo, 1, 0, 0),
751 F(25000000, gpll0, 12, 1, 2),
752 F(50000000, gpll0, 12, 0, 0),
753 F_END
754};
755
756static struct rcg_clk blsp1_qup1_spi_apps_clk_src = {
757 .cmd_rcgr_reg = BLSP1_QUP1_SPI_APPS_CMD_RCGR,
758 .set_rate = set_rate_mnd,
759 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
760 .current_freq = &rcg_dummy_freq,
761 .base = &virt_bases[GCC_BASE],
762 .c = {
763 .dbg_name = "blsp1_qup1_spi_apps_clk_src",
764 .ops = &clk_ops_rcg_mnd,
765 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
766 CLK_INIT(blsp1_qup1_spi_apps_clk_src.c),
767 },
768};
769
770static struct rcg_clk blsp1_qup2_spi_apps_clk_src = {
771 .cmd_rcgr_reg = BLSP1_QUP2_SPI_APPS_CMD_RCGR,
772 .set_rate = set_rate_mnd,
773 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
774 .current_freq = &rcg_dummy_freq,
775 .base = &virt_bases[GCC_BASE],
776 .c = {
777 .dbg_name = "blsp1_qup2_spi_apps_clk_src",
778 .ops = &clk_ops_rcg_mnd,
779 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
780 CLK_INIT(blsp1_qup2_spi_apps_clk_src.c),
781 },
782};
783
784static struct rcg_clk blsp1_qup3_spi_apps_clk_src = {
785 .cmd_rcgr_reg = BLSP1_QUP3_SPI_APPS_CMD_RCGR,
786 .set_rate = set_rate_mnd,
787 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
788 .current_freq = &rcg_dummy_freq,
789 .base = &virt_bases[GCC_BASE],
790 .c = {
791 .dbg_name = "blsp1_qup3_spi_apps_clk_src",
792 .ops = &clk_ops_rcg_mnd,
793 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
794 CLK_INIT(blsp1_qup3_spi_apps_clk_src.c),
795 },
796};
797
798static struct rcg_clk blsp1_qup4_spi_apps_clk_src = {
799 .cmd_rcgr_reg = BLSP1_QUP4_SPI_APPS_CMD_RCGR,
800 .set_rate = set_rate_mnd,
801 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
802 .current_freq = &rcg_dummy_freq,
803 .base = &virt_bases[GCC_BASE],
804 .c = {
805 .dbg_name = "blsp1_qup4_spi_apps_clk_src",
806 .ops = &clk_ops_rcg_mnd,
807 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
808 CLK_INIT(blsp1_qup4_spi_apps_clk_src.c),
809 },
810};
811
812static struct rcg_clk blsp1_qup5_spi_apps_clk_src = {
813 .cmd_rcgr_reg = BLSP1_QUP5_SPI_APPS_CMD_RCGR,
814 .set_rate = set_rate_mnd,
815 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
816 .current_freq = &rcg_dummy_freq,
817 .base = &virt_bases[GCC_BASE],
818 .c = {
819 .dbg_name = "blsp1_qup5_spi_apps_clk_src",
820 .ops = &clk_ops_rcg_mnd,
821 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
822 CLK_INIT(blsp1_qup5_spi_apps_clk_src.c),
823 },
824};
825
826static struct rcg_clk blsp1_qup6_spi_apps_clk_src = {
827 .cmd_rcgr_reg = BLSP1_QUP6_SPI_APPS_CMD_RCGR,
828 .set_rate = set_rate_mnd,
829 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
830 .current_freq = &rcg_dummy_freq,
831 .base = &virt_bases[GCC_BASE],
832 .c = {
833 .dbg_name = "blsp1_qup6_spi_apps_clk_src",
834 .ops = &clk_ops_rcg_mnd,
835 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
836 CLK_INIT(blsp1_qup6_spi_apps_clk_src.c),
837 },
838};
839
840static struct clk_freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
841 F( 3686400, gpll0, 1, 96, 15625),
842 F( 7372800, gpll0, 1, 192, 15625),
843 F(14745600, gpll0, 1, 384, 15625),
844 F(16000000, gpll0, 5, 2, 15),
845 F(19200000, cxo, 1, 0, 0),
846 F(24000000, gpll0, 5, 1, 5),
847 F(32000000, gpll0, 1, 4, 75),
848 F(40000000, gpll0, 15, 0, 0),
849 F(46400000, gpll0, 1, 29, 375),
850 F(48000000, gpll0, 12.5, 0, 0),
851 F(51200000, gpll0, 1, 32, 375),
852 F(56000000, gpll0, 1, 7, 75),
853 F(58982400, gpll0, 1, 1536, 15625),
854 F(60000000, gpll0, 10, 0, 0),
855 F_END
856};
857
858static struct rcg_clk blsp1_uart1_apps_clk_src = {
859 .cmd_rcgr_reg = BLSP1_UART1_APPS_CMD_RCGR,
860 .set_rate = set_rate_mnd,
861 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
862 .current_freq = &rcg_dummy_freq,
863 .base = &virt_bases[GCC_BASE],
864 .c = {
865 .dbg_name = "blsp1_uart1_apps_clk_src",
866 .ops = &clk_ops_rcg_mnd,
867 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
868 CLK_INIT(blsp1_uart1_apps_clk_src.c),
869 },
870};
871
872static struct rcg_clk blsp1_uart2_apps_clk_src = {
873 .cmd_rcgr_reg = BLSP1_UART2_APPS_CMD_RCGR,
874 .set_rate = set_rate_mnd,
875 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
876 .current_freq = &rcg_dummy_freq,
877 .base = &virt_bases[GCC_BASE],
878 .c = {
879 .dbg_name = "blsp1_uart2_apps_clk_src",
880 .ops = &clk_ops_rcg_mnd,
881 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
882 CLK_INIT(blsp1_uart2_apps_clk_src.c),
883 },
884};
885
886static struct rcg_clk blsp1_uart3_apps_clk_src = {
887 .cmd_rcgr_reg = BLSP1_UART3_APPS_CMD_RCGR,
888 .set_rate = set_rate_mnd,
889 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
890 .current_freq = &rcg_dummy_freq,
891 .base = &virt_bases[GCC_BASE],
892 .c = {
893 .dbg_name = "blsp1_uart3_apps_clk_src",
894 .ops = &clk_ops_rcg_mnd,
895 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
896 CLK_INIT(blsp1_uart3_apps_clk_src.c),
897 },
898};
899
900static struct rcg_clk blsp1_uart4_apps_clk_src = {
901 .cmd_rcgr_reg = BLSP1_UART4_APPS_CMD_RCGR,
902 .set_rate = set_rate_mnd,
903 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
904 .current_freq = &rcg_dummy_freq,
905 .base = &virt_bases[GCC_BASE],
906 .c = {
907 .dbg_name = "blsp1_uart4_apps_clk_src",
908 .ops = &clk_ops_rcg_mnd,
909 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
910 CLK_INIT(blsp1_uart4_apps_clk_src.c),
911 },
912};
913
914static struct rcg_clk blsp1_uart5_apps_clk_src = {
915 .cmd_rcgr_reg = BLSP1_UART5_APPS_CMD_RCGR,
916 .set_rate = set_rate_mnd,
917 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
918 .current_freq = &rcg_dummy_freq,
919 .base = &virt_bases[GCC_BASE],
920 .c = {
921 .dbg_name = "blsp1_uart5_apps_clk_src",
922 .ops = &clk_ops_rcg_mnd,
923 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
924 CLK_INIT(blsp1_uart5_apps_clk_src.c),
925 },
926};
927
928static struct rcg_clk blsp1_uart6_apps_clk_src = {
929 .cmd_rcgr_reg = BLSP1_UART6_APPS_CMD_RCGR,
930 .set_rate = set_rate_mnd,
931 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
932 .current_freq = &rcg_dummy_freq,
933 .base = &virt_bases[GCC_BASE],
934 .c = {
935 .dbg_name = "blsp1_uart6_apps_clk_src",
936 .ops = &clk_ops_rcg_mnd,
937 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
938 CLK_INIT(blsp1_uart6_apps_clk_src.c),
939 },
940};
941
942static struct rcg_clk blsp2_qup1_spi_apps_clk_src = {
943 .cmd_rcgr_reg = BLSP2_QUP1_SPI_APPS_CMD_RCGR,
944 .set_rate = set_rate_mnd,
945 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
946 .current_freq = &rcg_dummy_freq,
947 .base = &virt_bases[GCC_BASE],
948 .c = {
949 .dbg_name = "blsp2_qup1_spi_apps_clk_src",
950 .ops = &clk_ops_rcg_mnd,
951 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
952 CLK_INIT(blsp2_qup1_spi_apps_clk_src.c),
953 },
954};
955
956static struct rcg_clk blsp2_qup2_spi_apps_clk_src = {
957 .cmd_rcgr_reg = BLSP2_QUP2_SPI_APPS_CMD_RCGR,
958 .set_rate = set_rate_mnd,
959 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
960 .current_freq = &rcg_dummy_freq,
961 .base = &virt_bases[GCC_BASE],
962 .c = {
963 .dbg_name = "blsp2_qup2_spi_apps_clk_src",
964 .ops = &clk_ops_rcg_mnd,
965 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
966 CLK_INIT(blsp2_qup2_spi_apps_clk_src.c),
967 },
968};
969
970static struct rcg_clk blsp2_qup3_spi_apps_clk_src = {
971 .cmd_rcgr_reg = BLSP2_QUP3_SPI_APPS_CMD_RCGR,
972 .set_rate = set_rate_mnd,
973 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
974 .current_freq = &rcg_dummy_freq,
975 .base = &virt_bases[GCC_BASE],
976 .c = {
977 .dbg_name = "blsp2_qup3_spi_apps_clk_src",
978 .ops = &clk_ops_rcg_mnd,
979 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
980 CLK_INIT(blsp2_qup3_spi_apps_clk_src.c),
981 },
982};
983
984static struct rcg_clk blsp2_qup4_spi_apps_clk_src = {
985 .cmd_rcgr_reg = BLSP2_QUP4_SPI_APPS_CMD_RCGR,
986 .set_rate = set_rate_mnd,
987 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
988 .current_freq = &rcg_dummy_freq,
989 .base = &virt_bases[GCC_BASE],
990 .c = {
991 .dbg_name = "blsp2_qup4_spi_apps_clk_src",
992 .ops = &clk_ops_rcg_mnd,
993 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
994 CLK_INIT(blsp2_qup4_spi_apps_clk_src.c),
995 },
996};
997
998static struct rcg_clk blsp2_qup5_spi_apps_clk_src = {
999 .cmd_rcgr_reg = BLSP2_QUP5_SPI_APPS_CMD_RCGR,
1000 .set_rate = set_rate_mnd,
1001 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1002 .current_freq = &rcg_dummy_freq,
1003 .base = &virt_bases[GCC_BASE],
1004 .c = {
1005 .dbg_name = "blsp2_qup5_spi_apps_clk_src",
1006 .ops = &clk_ops_rcg_mnd,
1007 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1008 CLK_INIT(blsp2_qup5_spi_apps_clk_src.c),
1009 },
1010};
1011
1012static struct rcg_clk blsp2_qup6_spi_apps_clk_src = {
1013 .cmd_rcgr_reg = BLSP2_QUP6_SPI_APPS_CMD_RCGR,
1014 .set_rate = set_rate_mnd,
1015 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1016 .current_freq = &rcg_dummy_freq,
1017 .base = &virt_bases[GCC_BASE],
1018 .c = {
1019 .dbg_name = "blsp2_qup6_spi_apps_clk_src",
1020 .ops = &clk_ops_rcg_mnd,
1021 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1022 CLK_INIT(blsp2_qup6_spi_apps_clk_src.c),
1023 },
1024};
1025
1026static struct rcg_clk blsp2_uart1_apps_clk_src = {
1027 .cmd_rcgr_reg = BLSP2_UART1_APPS_CMD_RCGR,
1028 .set_rate = set_rate_mnd,
1029 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1030 .current_freq = &rcg_dummy_freq,
1031 .base = &virt_bases[GCC_BASE],
1032 .c = {
1033 .dbg_name = "blsp2_uart1_apps_clk_src",
1034 .ops = &clk_ops_rcg_mnd,
1035 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1036 CLK_INIT(blsp2_uart1_apps_clk_src.c),
1037 },
1038};
1039
1040static struct rcg_clk blsp2_uart2_apps_clk_src = {
1041 .cmd_rcgr_reg = BLSP2_UART2_APPS_CMD_RCGR,
1042 .set_rate = set_rate_mnd,
1043 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1044 .current_freq = &rcg_dummy_freq,
1045 .base = &virt_bases[GCC_BASE],
1046 .c = {
1047 .dbg_name = "blsp2_uart2_apps_clk_src",
1048 .ops = &clk_ops_rcg_mnd,
1049 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1050 CLK_INIT(blsp2_uart2_apps_clk_src.c),
1051 },
1052};
1053
1054static struct rcg_clk blsp2_uart3_apps_clk_src = {
1055 .cmd_rcgr_reg = BLSP2_UART3_APPS_CMD_RCGR,
1056 .set_rate = set_rate_mnd,
1057 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1058 .current_freq = &rcg_dummy_freq,
1059 .base = &virt_bases[GCC_BASE],
1060 .c = {
1061 .dbg_name = "blsp2_uart3_apps_clk_src",
1062 .ops = &clk_ops_rcg_mnd,
1063 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1064 CLK_INIT(blsp2_uart3_apps_clk_src.c),
1065 },
1066};
1067
1068static struct rcg_clk blsp2_uart4_apps_clk_src = {
1069 .cmd_rcgr_reg = BLSP2_UART4_APPS_CMD_RCGR,
1070 .set_rate = set_rate_mnd,
1071 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1072 .current_freq = &rcg_dummy_freq,
1073 .base = &virt_bases[GCC_BASE],
1074 .c = {
1075 .dbg_name = "blsp2_uart4_apps_clk_src",
1076 .ops = &clk_ops_rcg_mnd,
1077 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1078 CLK_INIT(blsp2_uart4_apps_clk_src.c),
1079 },
1080};
1081
1082static struct rcg_clk blsp2_uart5_apps_clk_src = {
1083 .cmd_rcgr_reg = BLSP2_UART5_APPS_CMD_RCGR,
1084 .set_rate = set_rate_mnd,
1085 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1086 .current_freq = &rcg_dummy_freq,
1087 .base = &virt_bases[GCC_BASE],
1088 .c = {
1089 .dbg_name = "blsp2_uart5_apps_clk_src",
1090 .ops = &clk_ops_rcg_mnd,
1091 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1092 CLK_INIT(blsp2_uart5_apps_clk_src.c),
1093 },
1094};
1095
1096static struct rcg_clk blsp2_uart6_apps_clk_src = {
1097 .cmd_rcgr_reg = BLSP2_UART6_APPS_CMD_RCGR,
1098 .set_rate = set_rate_mnd,
1099 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1100 .current_freq = &rcg_dummy_freq,
1101 .base = &virt_bases[GCC_BASE],
1102 .c = {
1103 .dbg_name = "blsp2_uart6_apps_clk_src",
1104 .ops = &clk_ops_rcg_mnd,
1105 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1106 CLK_INIT(blsp2_uart6_apps_clk_src.c),
1107 },
1108};
1109
1110static struct clk_freq_tbl ftbl_gcc_ce1_clk[] = {
1111 F( 50000000, gpll0, 12, 0, 0),
1112 F(100000000, gpll0, 6, 0, 0),
1113 F_END
1114};
1115
1116static struct rcg_clk ce1_clk_src = {
1117 .cmd_rcgr_reg = CE1_CMD_RCGR,
1118 .set_rate = set_rate_hid,
1119 .freq_tbl = ftbl_gcc_ce1_clk,
1120 .current_freq = &rcg_dummy_freq,
1121 .base = &virt_bases[GCC_BASE],
1122 .c = {
1123 .dbg_name = "ce1_clk_src",
1124 .ops = &clk_ops_rcg,
1125 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1126 CLK_INIT(ce1_clk_src.c),
1127 },
1128};
1129
1130static struct clk_freq_tbl ftbl_gcc_ce2_clk[] = {
1131 F( 50000000, gpll0, 12, 0, 0),
1132 F(100000000, gpll0, 6, 0, 0),
1133 F_END
1134};
1135
1136static struct rcg_clk ce2_clk_src = {
1137 .cmd_rcgr_reg = CE2_CMD_RCGR,
1138 .set_rate = set_rate_hid,
1139 .freq_tbl = ftbl_gcc_ce2_clk,
1140 .current_freq = &rcg_dummy_freq,
1141 .base = &virt_bases[GCC_BASE],
1142 .c = {
1143 .dbg_name = "ce2_clk_src",
1144 .ops = &clk_ops_rcg,
1145 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1146 CLK_INIT(ce2_clk_src.c),
1147 },
1148};
1149
1150static struct clk_freq_tbl ftbl_gcc_gp_clk[] = {
1151 F(19200000, cxo, 1, 0, 0),
1152 F_END
1153};
1154
1155static struct rcg_clk gp1_clk_src = {
1156 .cmd_rcgr_reg = GP1_CMD_RCGR,
1157 .set_rate = set_rate_mnd,
1158 .freq_tbl = ftbl_gcc_gp_clk,
1159 .current_freq = &rcg_dummy_freq,
1160 .base = &virt_bases[GCC_BASE],
1161 .c = {
1162 .dbg_name = "gp1_clk_src",
1163 .ops = &clk_ops_rcg_mnd,
1164 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1165 CLK_INIT(gp1_clk_src.c),
1166 },
1167};
1168
1169static struct rcg_clk gp2_clk_src = {
1170 .cmd_rcgr_reg = GP2_CMD_RCGR,
1171 .set_rate = set_rate_mnd,
1172 .freq_tbl = ftbl_gcc_gp_clk,
1173 .current_freq = &rcg_dummy_freq,
1174 .base = &virt_bases[GCC_BASE],
1175 .c = {
1176 .dbg_name = "gp2_clk_src",
1177 .ops = &clk_ops_rcg_mnd,
1178 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1179 CLK_INIT(gp2_clk_src.c),
1180 },
1181};
1182
1183static struct rcg_clk gp3_clk_src = {
1184 .cmd_rcgr_reg = GP3_CMD_RCGR,
1185 .set_rate = set_rate_mnd,
1186 .freq_tbl = ftbl_gcc_gp_clk,
1187 .current_freq = &rcg_dummy_freq,
1188 .base = &virt_bases[GCC_BASE],
1189 .c = {
1190 .dbg_name = "gp3_clk_src",
1191 .ops = &clk_ops_rcg_mnd,
1192 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1193 CLK_INIT(gp3_clk_src.c),
1194 },
1195};
1196
1197static struct clk_freq_tbl ftbl_gcc_pdm2_clk[] = {
1198 F(60000000, gpll0, 10, 0, 0),
1199 F_END
1200};
1201
1202static struct rcg_clk pdm2_clk_src = {
1203 .cmd_rcgr_reg = PDM2_CMD_RCGR,
1204 .set_rate = set_rate_hid,
1205 .freq_tbl = ftbl_gcc_pdm2_clk,
1206 .current_freq = &rcg_dummy_freq,
1207 .base = &virt_bases[GCC_BASE],
1208 .c = {
1209 .dbg_name = "pdm2_clk_src",
1210 .ops = &clk_ops_rcg,
1211 VDD_DIG_FMAX_MAP1(LOW, 60000000),
1212 CLK_INIT(pdm2_clk_src.c),
1213 },
1214};
1215
1216static struct clk_freq_tbl ftbl_gcc_sdcc1_2_apps_clk[] = {
1217 F( 144000, cxo, 16, 3, 25),
1218 F( 400000, cxo, 12, 1, 4),
1219 F( 20000000, gpll0, 15, 1, 2),
1220 F( 25000000, gpll0, 12, 1, 2),
1221 F( 50000000, gpll0, 12, 0, 0),
1222 F(100000000, gpll0, 6, 0, 0),
1223 F(200000000, gpll0, 3, 0, 0),
1224 F_END
1225};
1226
1227static struct clk_freq_tbl ftbl_gcc_sdcc3_4_apps_clk[] = {
1228 F( 144000, cxo, 16, 3, 25),
1229 F( 400000, cxo, 12, 1, 4),
1230 F( 20000000, gpll0, 15, 1, 2),
1231 F( 25000000, gpll0, 12, 1, 2),
1232 F( 50000000, gpll0, 12, 0, 0),
1233 F(100000000, gpll0, 6, 0, 0),
1234 F_END
1235};
1236
1237static struct rcg_clk sdcc1_apps_clk_src = {
1238 .cmd_rcgr_reg = SDCC1_APPS_CMD_RCGR,
1239 .set_rate = set_rate_mnd,
1240 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1241 .current_freq = &rcg_dummy_freq,
1242 .base = &virt_bases[GCC_BASE],
1243 .c = {
1244 .dbg_name = "sdcc1_apps_clk_src",
1245 .ops = &clk_ops_rcg_mnd,
1246 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1247 CLK_INIT(sdcc1_apps_clk_src.c),
1248 },
1249};
1250
1251static struct rcg_clk sdcc2_apps_clk_src = {
1252 .cmd_rcgr_reg = SDCC2_APPS_CMD_RCGR,
1253 .set_rate = set_rate_mnd,
1254 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1255 .current_freq = &rcg_dummy_freq,
1256 .base = &virt_bases[GCC_BASE],
1257 .c = {
1258 .dbg_name = "sdcc2_apps_clk_src",
1259 .ops = &clk_ops_rcg_mnd,
1260 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1261 CLK_INIT(sdcc2_apps_clk_src.c),
1262 },
1263};
1264
1265static struct rcg_clk sdcc3_apps_clk_src = {
1266 .cmd_rcgr_reg = SDCC3_APPS_CMD_RCGR,
1267 .set_rate = set_rate_mnd,
1268 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1269 .current_freq = &rcg_dummy_freq,
1270 .base = &virt_bases[GCC_BASE],
1271 .c = {
1272 .dbg_name = "sdcc3_apps_clk_src",
1273 .ops = &clk_ops_rcg_mnd,
1274 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1275 CLK_INIT(sdcc3_apps_clk_src.c),
1276 },
1277};
1278
1279static struct rcg_clk sdcc4_apps_clk_src = {
1280 .cmd_rcgr_reg = SDCC4_APPS_CMD_RCGR,
1281 .set_rate = set_rate_mnd,
1282 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1283 .current_freq = &rcg_dummy_freq,
1284 .base = &virt_bases[GCC_BASE],
1285 .c = {
1286 .dbg_name = "sdcc4_apps_clk_src",
1287 .ops = &clk_ops_rcg_mnd,
1288 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1289 CLK_INIT(sdcc4_apps_clk_src.c),
1290 },
1291};
1292
1293static struct clk_freq_tbl ftbl_gcc_tsif_ref_clk[] = {
1294 F(105000, cxo, 2, 1, 91),
1295 F_END
1296};
1297
1298static struct rcg_clk tsif_ref_clk_src = {
1299 .cmd_rcgr_reg = TSIF_REF_CMD_RCGR,
1300 .set_rate = set_rate_mnd,
1301 .freq_tbl = ftbl_gcc_tsif_ref_clk,
1302 .current_freq = &rcg_dummy_freq,
1303 .base = &virt_bases[GCC_BASE],
1304 .c = {
1305 .dbg_name = "tsif_ref_clk_src",
1306 .ops = &clk_ops_rcg_mnd,
1307 VDD_DIG_FMAX_MAP1(LOW, 105500),
1308 CLK_INIT(tsif_ref_clk_src.c),
1309 },
1310};
1311
1312static struct clk_freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
1313 F(60000000, gpll0, 10, 0, 0),
1314 F_END
1315};
1316
1317static struct rcg_clk usb30_mock_utmi_clk_src = {
1318 .cmd_rcgr_reg = USB30_MOCK_UTMI_CMD_RCGR,
1319 .set_rate = set_rate_hid,
1320 .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
1321 .current_freq = &rcg_dummy_freq,
1322 .base = &virt_bases[GCC_BASE],
1323 .c = {
1324 .dbg_name = "usb30_mock_utmi_clk_src",
1325 .ops = &clk_ops_rcg,
1326 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000),
1327 CLK_INIT(usb30_mock_utmi_clk_src.c),
1328 },
1329};
1330
1331static struct clk_freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
1332 F(75000000, gpll0, 8, 0, 0),
1333 F_END
1334};
1335
1336static struct rcg_clk usb_hs_system_clk_src = {
1337 .cmd_rcgr_reg = USB_HS_SYSTEM_CMD_RCGR,
1338 .set_rate = set_rate_hid,
1339 .freq_tbl = ftbl_gcc_usb_hs_system_clk,
1340 .current_freq = &rcg_dummy_freq,
1341 .base = &virt_bases[GCC_BASE],
1342 .c = {
1343 .dbg_name = "usb_hs_system_clk_src",
1344 .ops = &clk_ops_rcg,
1345 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1346 CLK_INIT(usb_hs_system_clk_src.c),
1347 },
1348};
1349
1350static struct clk_freq_tbl ftbl_gcc_usb_hsic_clk[] = {
1351 F_HSIC(480000000, gpll1, 1, 0, 0),
1352 F_END
1353};
1354
1355static struct rcg_clk usb_hsic_clk_src = {
1356 .cmd_rcgr_reg = USB_HSIC_CMD_RCGR,
1357 .set_rate = set_rate_hid,
1358 .freq_tbl = ftbl_gcc_usb_hsic_clk,
1359 .current_freq = &rcg_dummy_freq,
1360 .base = &virt_bases[GCC_BASE],
1361 .c = {
1362 .dbg_name = "usb_hsic_clk_src",
1363 .ops = &clk_ops_rcg,
1364 VDD_DIG_FMAX_MAP1(LOW, 480000000),
1365 CLK_INIT(usb_hsic_clk_src.c),
1366 },
1367};
1368
1369static struct clk_freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
1370 F(9600000, cxo, 2, 0, 0),
1371 F_END
1372};
1373
1374static struct rcg_clk usb_hsic_io_cal_clk_src = {
1375 .cmd_rcgr_reg = USB_HSIC_IO_CAL_CMD_RCGR,
1376 .set_rate = set_rate_hid,
1377 .freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
1378 .current_freq = &rcg_dummy_freq,
1379 .base = &virt_bases[GCC_BASE],
1380 .c = {
1381 .dbg_name = "usb_hsic_io_cal_clk_src",
1382 .ops = &clk_ops_rcg,
1383 VDD_DIG_FMAX_MAP1(LOW, 9600000),
1384 CLK_INIT(usb_hsic_io_cal_clk_src.c),
1385 },
1386};
1387
1388static struct clk_freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
1389 F(75000000, gpll0, 8, 0, 0),
1390 F_END
1391};
1392
1393static struct rcg_clk usb_hsic_system_clk_src = {
1394 .cmd_rcgr_reg = USB_HSIC_SYSTEM_CMD_RCGR,
1395 .set_rate = set_rate_hid,
1396 .freq_tbl = ftbl_gcc_usb_hsic_system_clk,
1397 .current_freq = &rcg_dummy_freq,
1398 .base = &virt_bases[GCC_BASE],
1399 .c = {
1400 .dbg_name = "usb_hsic_system_clk_src",
1401 .ops = &clk_ops_rcg,
1402 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1403 CLK_INIT(usb_hsic_system_clk_src.c),
1404 },
1405};
1406
1407static struct local_vote_clk gcc_bam_dma_ahb_clk = {
1408 .cbcr_reg = BAM_DMA_AHB_CBCR,
1409 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1410 .en_mask = BIT(12),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001411 .base = &virt_bases[GCC_BASE],
1412 .c = {
1413 .dbg_name = "gcc_bam_dma_ahb_clk",
1414 .ops = &clk_ops_vote,
1415 CLK_INIT(gcc_bam_dma_ahb_clk.c),
1416 },
1417};
1418
1419static struct local_vote_clk gcc_blsp1_ahb_clk = {
1420 .cbcr_reg = BLSP1_AHB_CBCR,
1421 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1422 .en_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001423 .base = &virt_bases[GCC_BASE],
1424 .c = {
1425 .dbg_name = "gcc_blsp1_ahb_clk",
1426 .ops = &clk_ops_vote,
1427 CLK_INIT(gcc_blsp1_ahb_clk.c),
1428 },
1429};
1430
1431static struct branch_clk gcc_blsp1_qup1_i2c_apps_clk = {
1432 .cbcr_reg = BLSP1_QUP1_I2C_APPS_CBCR,
1433 .parent = &cxo_clk_src.c,
1434 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001435 .base = &virt_bases[GCC_BASE],
1436 .c = {
1437 .dbg_name = "gcc_blsp1_qup1_i2c_apps_clk",
1438 .ops = &clk_ops_branch,
1439 CLK_INIT(gcc_blsp1_qup1_i2c_apps_clk.c),
1440 },
1441};
1442
1443static struct branch_clk gcc_blsp1_qup1_spi_apps_clk = {
1444 .cbcr_reg = BLSP1_QUP1_SPI_APPS_CBCR,
1445 .parent = &blsp1_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001446 .base = &virt_bases[GCC_BASE],
1447 .c = {
1448 .dbg_name = "gcc_blsp1_qup1_spi_apps_clk",
1449 .ops = &clk_ops_branch,
1450 CLK_INIT(gcc_blsp1_qup1_spi_apps_clk.c),
1451 },
1452};
1453
1454static struct branch_clk gcc_blsp1_qup2_i2c_apps_clk = {
1455 .cbcr_reg = BLSP1_QUP2_I2C_APPS_CBCR,
1456 .parent = &cxo_clk_src.c,
1457 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001458 .base = &virt_bases[GCC_BASE],
1459 .c = {
1460 .dbg_name = "gcc_blsp1_qup2_i2c_apps_clk",
1461 .ops = &clk_ops_branch,
1462 CLK_INIT(gcc_blsp1_qup2_i2c_apps_clk.c),
1463 },
1464};
1465
1466static struct branch_clk gcc_blsp1_qup2_spi_apps_clk = {
1467 .cbcr_reg = BLSP1_QUP2_SPI_APPS_CBCR,
1468 .parent = &blsp1_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001469 .base = &virt_bases[GCC_BASE],
1470 .c = {
1471 .dbg_name = "gcc_blsp1_qup2_spi_apps_clk",
1472 .ops = &clk_ops_branch,
1473 CLK_INIT(gcc_blsp1_qup2_spi_apps_clk.c),
1474 },
1475};
1476
1477static struct branch_clk gcc_blsp1_qup3_i2c_apps_clk = {
1478 .cbcr_reg = BLSP1_QUP3_I2C_APPS_CBCR,
1479 .parent = &cxo_clk_src.c,
1480 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001481 .base = &virt_bases[GCC_BASE],
1482 .c = {
1483 .dbg_name = "gcc_blsp1_qup3_i2c_apps_clk",
1484 .ops = &clk_ops_branch,
1485 CLK_INIT(gcc_blsp1_qup3_i2c_apps_clk.c),
1486 },
1487};
1488
1489static struct branch_clk gcc_blsp1_qup3_spi_apps_clk = {
1490 .cbcr_reg = BLSP1_QUP3_SPI_APPS_CBCR,
1491 .parent = &blsp1_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001492 .base = &virt_bases[GCC_BASE],
1493 .c = {
1494 .dbg_name = "gcc_blsp1_qup3_spi_apps_clk",
1495 .ops = &clk_ops_branch,
1496 CLK_INIT(gcc_blsp1_qup3_spi_apps_clk.c),
1497 },
1498};
1499
1500static struct branch_clk gcc_blsp1_qup4_i2c_apps_clk = {
1501 .cbcr_reg = BLSP1_QUP4_I2C_APPS_CBCR,
1502 .parent = &cxo_clk_src.c,
1503 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001504 .base = &virt_bases[GCC_BASE],
1505 .c = {
1506 .dbg_name = "gcc_blsp1_qup4_i2c_apps_clk",
1507 .ops = &clk_ops_branch,
1508 CLK_INIT(gcc_blsp1_qup4_i2c_apps_clk.c),
1509 },
1510};
1511
1512static struct branch_clk gcc_blsp1_qup4_spi_apps_clk = {
1513 .cbcr_reg = BLSP1_QUP4_SPI_APPS_CBCR,
1514 .parent = &blsp1_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001515 .base = &virt_bases[GCC_BASE],
1516 .c = {
1517 .dbg_name = "gcc_blsp1_qup4_spi_apps_clk",
1518 .ops = &clk_ops_branch,
1519 CLK_INIT(gcc_blsp1_qup4_spi_apps_clk.c),
1520 },
1521};
1522
1523static struct branch_clk gcc_blsp1_qup5_i2c_apps_clk = {
1524 .cbcr_reg = BLSP1_QUP5_I2C_APPS_CBCR,
1525 .parent = &cxo_clk_src.c,
1526 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001527 .base = &virt_bases[GCC_BASE],
1528 .c = {
1529 .dbg_name = "gcc_blsp1_qup5_i2c_apps_clk",
1530 .ops = &clk_ops_branch,
1531 CLK_INIT(gcc_blsp1_qup5_i2c_apps_clk.c),
1532 },
1533};
1534
1535static struct branch_clk gcc_blsp1_qup5_spi_apps_clk = {
1536 .cbcr_reg = BLSP1_QUP5_SPI_APPS_CBCR,
1537 .parent = &blsp1_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001538 .base = &virt_bases[GCC_BASE],
1539 .c = {
1540 .dbg_name = "gcc_blsp1_qup5_spi_apps_clk",
1541 .ops = &clk_ops_branch,
1542 CLK_INIT(gcc_blsp1_qup5_spi_apps_clk.c),
1543 },
1544};
1545
1546static struct branch_clk gcc_blsp1_qup6_i2c_apps_clk = {
1547 .cbcr_reg = BLSP1_QUP6_I2C_APPS_CBCR,
1548 .parent = &cxo_clk_src.c,
1549 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001550 .base = &virt_bases[GCC_BASE],
1551 .c = {
1552 .dbg_name = "gcc_blsp1_qup6_i2c_apps_clk",
1553 .ops = &clk_ops_branch,
1554 CLK_INIT(gcc_blsp1_qup6_i2c_apps_clk.c),
1555 },
1556};
1557
1558static struct branch_clk gcc_blsp1_qup6_spi_apps_clk = {
1559 .cbcr_reg = BLSP1_QUP6_SPI_APPS_CBCR,
1560 .parent = &blsp1_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001561 .base = &virt_bases[GCC_BASE],
1562 .c = {
1563 .dbg_name = "gcc_blsp1_qup6_spi_apps_clk",
1564 .ops = &clk_ops_branch,
1565 CLK_INIT(gcc_blsp1_qup6_spi_apps_clk.c),
1566 },
1567};
1568
1569static struct branch_clk gcc_blsp1_uart1_apps_clk = {
1570 .cbcr_reg = BLSP1_UART1_APPS_CBCR,
1571 .parent = &blsp1_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001572 .base = &virt_bases[GCC_BASE],
1573 .c = {
1574 .dbg_name = "gcc_blsp1_uart1_apps_clk",
1575 .ops = &clk_ops_branch,
1576 CLK_INIT(gcc_blsp1_uart1_apps_clk.c),
1577 },
1578};
1579
1580static struct branch_clk gcc_blsp1_uart2_apps_clk = {
1581 .cbcr_reg = BLSP1_UART2_APPS_CBCR,
1582 .parent = &blsp1_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001583 .base = &virt_bases[GCC_BASE],
1584 .c = {
1585 .dbg_name = "gcc_blsp1_uart2_apps_clk",
1586 .ops = &clk_ops_branch,
1587 CLK_INIT(gcc_blsp1_uart2_apps_clk.c),
1588 },
1589};
1590
1591static struct branch_clk gcc_blsp1_uart3_apps_clk = {
1592 .cbcr_reg = BLSP1_UART3_APPS_CBCR,
1593 .parent = &blsp1_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001594 .base = &virt_bases[GCC_BASE],
1595 .c = {
1596 .dbg_name = "gcc_blsp1_uart3_apps_clk",
1597 .ops = &clk_ops_branch,
1598 CLK_INIT(gcc_blsp1_uart3_apps_clk.c),
1599 },
1600};
1601
1602static struct branch_clk gcc_blsp1_uart4_apps_clk = {
1603 .cbcr_reg = BLSP1_UART4_APPS_CBCR,
1604 .parent = &blsp1_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001605 .base = &virt_bases[GCC_BASE],
1606 .c = {
1607 .dbg_name = "gcc_blsp1_uart4_apps_clk",
1608 .ops = &clk_ops_branch,
1609 CLK_INIT(gcc_blsp1_uart4_apps_clk.c),
1610 },
1611};
1612
1613static struct branch_clk gcc_blsp1_uart5_apps_clk = {
1614 .cbcr_reg = BLSP1_UART5_APPS_CBCR,
1615 .parent = &blsp1_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001616 .base = &virt_bases[GCC_BASE],
1617 .c = {
1618 .dbg_name = "gcc_blsp1_uart5_apps_clk",
1619 .ops = &clk_ops_branch,
1620 CLK_INIT(gcc_blsp1_uart5_apps_clk.c),
1621 },
1622};
1623
1624static struct branch_clk gcc_blsp1_uart6_apps_clk = {
1625 .cbcr_reg = BLSP1_UART6_APPS_CBCR,
1626 .parent = &blsp1_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001627 .base = &virt_bases[GCC_BASE],
1628 .c = {
1629 .dbg_name = "gcc_blsp1_uart6_apps_clk",
1630 .ops = &clk_ops_branch,
1631 CLK_INIT(gcc_blsp1_uart6_apps_clk.c),
1632 },
1633};
1634
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001635static struct local_vote_clk gcc_boot_rom_ahb_clk = {
1636 .cbcr_reg = BOOT_ROM_AHB_CBCR,
1637 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1638 .en_mask = BIT(10),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001639 .base = &virt_bases[GCC_BASE],
1640 .c = {
1641 .dbg_name = "gcc_boot_rom_ahb_clk",
1642 .ops = &clk_ops_vote,
1643 CLK_INIT(gcc_boot_rom_ahb_clk.c),
1644 },
1645};
1646
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001647static struct local_vote_clk gcc_blsp2_ahb_clk = {
1648 .cbcr_reg = BLSP2_AHB_CBCR,
1649 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1650 .en_mask = BIT(15),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001651 .base = &virt_bases[GCC_BASE],
1652 .c = {
1653 .dbg_name = "gcc_blsp2_ahb_clk",
1654 .ops = &clk_ops_vote,
1655 CLK_INIT(gcc_blsp2_ahb_clk.c),
1656 },
1657};
1658
1659static struct branch_clk gcc_blsp2_qup1_i2c_apps_clk = {
1660 .cbcr_reg = BLSP2_QUP1_I2C_APPS_CBCR,
1661 .parent = &cxo_clk_src.c,
1662 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001663 .base = &virt_bases[GCC_BASE],
1664 .c = {
1665 .dbg_name = "gcc_blsp2_qup1_i2c_apps_clk",
1666 .ops = &clk_ops_branch,
1667 CLK_INIT(gcc_blsp2_qup1_i2c_apps_clk.c),
1668 },
1669};
1670
1671static struct branch_clk gcc_blsp2_qup1_spi_apps_clk = {
1672 .cbcr_reg = BLSP2_QUP1_SPI_APPS_CBCR,
1673 .parent = &blsp2_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001674 .base = &virt_bases[GCC_BASE],
1675 .c = {
1676 .dbg_name = "gcc_blsp2_qup1_spi_apps_clk",
1677 .ops = &clk_ops_branch,
1678 CLK_INIT(gcc_blsp2_qup1_spi_apps_clk.c),
1679 },
1680};
1681
1682static struct branch_clk gcc_blsp2_qup2_i2c_apps_clk = {
1683 .cbcr_reg = BLSP2_QUP2_I2C_APPS_CBCR,
1684 .parent = &cxo_clk_src.c,
1685 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001686 .base = &virt_bases[GCC_BASE],
1687 .c = {
1688 .dbg_name = "gcc_blsp2_qup2_i2c_apps_clk",
1689 .ops = &clk_ops_branch,
1690 CLK_INIT(gcc_blsp2_qup2_i2c_apps_clk.c),
1691 },
1692};
1693
1694static struct branch_clk gcc_blsp2_qup2_spi_apps_clk = {
1695 .cbcr_reg = BLSP2_QUP2_SPI_APPS_CBCR,
1696 .parent = &blsp2_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001697 .base = &virt_bases[GCC_BASE],
1698 .c = {
1699 .dbg_name = "gcc_blsp2_qup2_spi_apps_clk",
1700 .ops = &clk_ops_branch,
1701 CLK_INIT(gcc_blsp2_qup2_spi_apps_clk.c),
1702 },
1703};
1704
1705static struct branch_clk gcc_blsp2_qup3_i2c_apps_clk = {
1706 .cbcr_reg = BLSP2_QUP3_I2C_APPS_CBCR,
1707 .parent = &cxo_clk_src.c,
1708 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001709 .base = &virt_bases[GCC_BASE],
1710 .c = {
1711 .dbg_name = "gcc_blsp2_qup3_i2c_apps_clk",
1712 .ops = &clk_ops_branch,
1713 CLK_INIT(gcc_blsp2_qup3_i2c_apps_clk.c),
1714 },
1715};
1716
1717static struct branch_clk gcc_blsp2_qup3_spi_apps_clk = {
1718 .cbcr_reg = BLSP2_QUP3_SPI_APPS_CBCR,
1719 .parent = &blsp2_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001720 .base = &virt_bases[GCC_BASE],
1721 .c = {
1722 .dbg_name = "gcc_blsp2_qup3_spi_apps_clk",
1723 .ops = &clk_ops_branch,
1724 CLK_INIT(gcc_blsp2_qup3_spi_apps_clk.c),
1725 },
1726};
1727
1728static struct branch_clk gcc_blsp2_qup4_i2c_apps_clk = {
1729 .cbcr_reg = BLSP2_QUP4_I2C_APPS_CBCR,
1730 .parent = &cxo_clk_src.c,
1731 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001732 .base = &virt_bases[GCC_BASE],
1733 .c = {
1734 .dbg_name = "gcc_blsp2_qup4_i2c_apps_clk",
1735 .ops = &clk_ops_branch,
1736 CLK_INIT(gcc_blsp2_qup4_i2c_apps_clk.c),
1737 },
1738};
1739
1740static struct branch_clk gcc_blsp2_qup4_spi_apps_clk = {
1741 .cbcr_reg = BLSP2_QUP4_SPI_APPS_CBCR,
1742 .parent = &blsp2_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001743 .base = &virt_bases[GCC_BASE],
1744 .c = {
1745 .dbg_name = "gcc_blsp2_qup4_spi_apps_clk",
1746 .ops = &clk_ops_branch,
1747 CLK_INIT(gcc_blsp2_qup4_spi_apps_clk.c),
1748 },
1749};
1750
1751static struct branch_clk gcc_blsp2_qup5_i2c_apps_clk = {
1752 .cbcr_reg = BLSP2_QUP5_I2C_APPS_CBCR,
1753 .parent = &cxo_clk_src.c,
1754 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001755 .base = &virt_bases[GCC_BASE],
1756 .c = {
1757 .dbg_name = "gcc_blsp2_qup5_i2c_apps_clk",
1758 .ops = &clk_ops_branch,
1759 CLK_INIT(gcc_blsp2_qup5_i2c_apps_clk.c),
1760 },
1761};
1762
1763static struct branch_clk gcc_blsp2_qup5_spi_apps_clk = {
1764 .cbcr_reg = BLSP2_QUP5_SPI_APPS_CBCR,
1765 .parent = &blsp2_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001766 .base = &virt_bases[GCC_BASE],
1767 .c = {
1768 .dbg_name = "gcc_blsp2_qup5_spi_apps_clk",
1769 .ops = &clk_ops_branch,
1770 CLK_INIT(gcc_blsp2_qup5_spi_apps_clk.c),
1771 },
1772};
1773
1774static struct branch_clk gcc_blsp2_qup6_i2c_apps_clk = {
1775 .cbcr_reg = BLSP2_QUP6_I2C_APPS_CBCR,
1776 .parent = &cxo_clk_src.c,
1777 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001778 .base = &virt_bases[GCC_BASE],
1779 .c = {
1780 .dbg_name = "gcc_blsp2_qup6_i2c_apps_clk",
1781 .ops = &clk_ops_branch,
1782 CLK_INIT(gcc_blsp2_qup6_i2c_apps_clk.c),
1783 },
1784};
1785
1786static struct branch_clk gcc_blsp2_qup6_spi_apps_clk = {
1787 .cbcr_reg = BLSP2_QUP6_SPI_APPS_CBCR,
1788 .parent = &blsp2_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001789 .base = &virt_bases[GCC_BASE],
1790 .c = {
1791 .dbg_name = "gcc_blsp2_qup6_spi_apps_clk",
1792 .ops = &clk_ops_branch,
1793 CLK_INIT(gcc_blsp2_qup6_spi_apps_clk.c),
1794 },
1795};
1796
1797static struct branch_clk gcc_blsp2_uart1_apps_clk = {
1798 .cbcr_reg = BLSP2_UART1_APPS_CBCR,
1799 .parent = &blsp2_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001800 .base = &virt_bases[GCC_BASE],
1801 .c = {
1802 .dbg_name = "gcc_blsp2_uart1_apps_clk",
1803 .ops = &clk_ops_branch,
1804 CLK_INIT(gcc_blsp2_uart1_apps_clk.c),
1805 },
1806};
1807
1808static struct branch_clk gcc_blsp2_uart2_apps_clk = {
1809 .cbcr_reg = BLSP2_UART2_APPS_CBCR,
1810 .parent = &blsp2_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001811 .base = &virt_bases[GCC_BASE],
1812 .c = {
1813 .dbg_name = "gcc_blsp2_uart2_apps_clk",
1814 .ops = &clk_ops_branch,
1815 CLK_INIT(gcc_blsp2_uart2_apps_clk.c),
1816 },
1817};
1818
1819static struct branch_clk gcc_blsp2_uart3_apps_clk = {
1820 .cbcr_reg = BLSP2_UART3_APPS_CBCR,
1821 .parent = &blsp2_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001822 .base = &virt_bases[GCC_BASE],
1823 .c = {
1824 .dbg_name = "gcc_blsp2_uart3_apps_clk",
1825 .ops = &clk_ops_branch,
1826 CLK_INIT(gcc_blsp2_uart3_apps_clk.c),
1827 },
1828};
1829
1830static struct branch_clk gcc_blsp2_uart4_apps_clk = {
1831 .cbcr_reg = BLSP2_UART4_APPS_CBCR,
1832 .parent = &blsp2_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001833 .base = &virt_bases[GCC_BASE],
1834 .c = {
1835 .dbg_name = "gcc_blsp2_uart4_apps_clk",
1836 .ops = &clk_ops_branch,
1837 CLK_INIT(gcc_blsp2_uart4_apps_clk.c),
1838 },
1839};
1840
1841static struct branch_clk gcc_blsp2_uart5_apps_clk = {
1842 .cbcr_reg = BLSP2_UART5_APPS_CBCR,
1843 .parent = &blsp2_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001844 .base = &virt_bases[GCC_BASE],
1845 .c = {
1846 .dbg_name = "gcc_blsp2_uart5_apps_clk",
1847 .ops = &clk_ops_branch,
1848 CLK_INIT(gcc_blsp2_uart5_apps_clk.c),
1849 },
1850};
1851
1852static struct branch_clk gcc_blsp2_uart6_apps_clk = {
1853 .cbcr_reg = BLSP2_UART6_APPS_CBCR,
1854 .parent = &blsp2_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001855 .base = &virt_bases[GCC_BASE],
1856 .c = {
1857 .dbg_name = "gcc_blsp2_uart6_apps_clk",
1858 .ops = &clk_ops_branch,
1859 CLK_INIT(gcc_blsp2_uart6_apps_clk.c),
1860 },
1861};
1862
1863static struct local_vote_clk gcc_ce1_clk = {
1864 .cbcr_reg = CE1_CBCR,
1865 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1866 .en_mask = BIT(5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001867 .base = &virt_bases[GCC_BASE],
1868 .c = {
1869 .dbg_name = "gcc_ce1_clk",
1870 .ops = &clk_ops_vote,
1871 CLK_INIT(gcc_ce1_clk.c),
1872 },
1873};
1874
1875static struct local_vote_clk gcc_ce1_ahb_clk = {
1876 .cbcr_reg = CE1_AHB_CBCR,
1877 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1878 .en_mask = BIT(3),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001879 .base = &virt_bases[GCC_BASE],
1880 .c = {
1881 .dbg_name = "gcc_ce1_ahb_clk",
1882 .ops = &clk_ops_vote,
1883 CLK_INIT(gcc_ce1_ahb_clk.c),
1884 },
1885};
1886
1887static struct local_vote_clk gcc_ce1_axi_clk = {
1888 .cbcr_reg = CE1_AXI_CBCR,
1889 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1890 .en_mask = BIT(4),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001891 .base = &virt_bases[GCC_BASE],
1892 .c = {
1893 .dbg_name = "gcc_ce1_axi_clk",
1894 .ops = &clk_ops_vote,
1895 CLK_INIT(gcc_ce1_axi_clk.c),
1896 },
1897};
1898
1899static struct local_vote_clk gcc_ce2_clk = {
1900 .cbcr_reg = CE2_CBCR,
1901 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1902 .en_mask = BIT(2),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001903 .base = &virt_bases[GCC_BASE],
1904 .c = {
1905 .dbg_name = "gcc_ce2_clk",
1906 .ops = &clk_ops_vote,
1907 CLK_INIT(gcc_ce2_clk.c),
1908 },
1909};
1910
1911static struct local_vote_clk gcc_ce2_ahb_clk = {
1912 .cbcr_reg = CE2_AHB_CBCR,
1913 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1914 .en_mask = BIT(0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001915 .base = &virt_bases[GCC_BASE],
1916 .c = {
1917 .dbg_name = "gcc_ce1_ahb_clk",
1918 .ops = &clk_ops_vote,
1919 CLK_INIT(gcc_ce1_ahb_clk.c),
1920 },
1921};
1922
1923static struct local_vote_clk gcc_ce2_axi_clk = {
1924 .cbcr_reg = CE2_AXI_CBCR,
1925 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1926 .en_mask = BIT(1),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001927 .base = &virt_bases[GCC_BASE],
1928 .c = {
1929 .dbg_name = "gcc_ce1_axi_clk",
1930 .ops = &clk_ops_vote,
1931 CLK_INIT(gcc_ce2_axi_clk.c),
1932 },
1933};
1934
1935static struct branch_clk gcc_gp1_clk = {
1936 .cbcr_reg = GP1_CBCR,
1937 .parent = &gp1_clk_src.c,
1938 .base = &virt_bases[GCC_BASE],
1939 .c = {
1940 .dbg_name = "gcc_gp1_clk",
1941 .ops = &clk_ops_branch,
1942 CLK_INIT(gcc_gp1_clk.c),
1943 },
1944};
1945
1946static struct branch_clk gcc_gp2_clk = {
1947 .cbcr_reg = GP2_CBCR,
1948 .parent = &gp2_clk_src.c,
1949 .base = &virt_bases[GCC_BASE],
1950 .c = {
1951 .dbg_name = "gcc_gp2_clk",
1952 .ops = &clk_ops_branch,
1953 CLK_INIT(gcc_gp2_clk.c),
1954 },
1955};
1956
1957static struct branch_clk gcc_gp3_clk = {
1958 .cbcr_reg = GP3_CBCR,
1959 .parent = &gp3_clk_src.c,
1960 .base = &virt_bases[GCC_BASE],
1961 .c = {
1962 .dbg_name = "gcc_gp3_clk",
1963 .ops = &clk_ops_branch,
1964 CLK_INIT(gcc_gp3_clk.c),
1965 },
1966};
1967
1968static struct branch_clk gcc_pdm2_clk = {
1969 .cbcr_reg = PDM2_CBCR,
1970 .parent = &pdm2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001971 .base = &virt_bases[GCC_BASE],
1972 .c = {
1973 .dbg_name = "gcc_pdm2_clk",
1974 .ops = &clk_ops_branch,
1975 CLK_INIT(gcc_pdm2_clk.c),
1976 },
1977};
1978
1979static struct branch_clk gcc_pdm_ahb_clk = {
1980 .cbcr_reg = PDM_AHB_CBCR,
1981 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001982 .base = &virt_bases[GCC_BASE],
1983 .c = {
1984 .dbg_name = "gcc_pdm_ahb_clk",
1985 .ops = &clk_ops_branch,
1986 CLK_INIT(gcc_pdm_ahb_clk.c),
1987 },
1988};
1989
1990static struct local_vote_clk gcc_prng_ahb_clk = {
1991 .cbcr_reg = PRNG_AHB_CBCR,
1992 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1993 .en_mask = BIT(13),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001994 .base = &virt_bases[GCC_BASE],
1995 .c = {
1996 .dbg_name = "gcc_prng_ahb_clk",
1997 .ops = &clk_ops_vote,
1998 CLK_INIT(gcc_prng_ahb_clk.c),
1999 },
2000};
2001
2002static struct branch_clk gcc_sdcc1_ahb_clk = {
2003 .cbcr_reg = SDCC1_AHB_CBCR,
2004 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002005 .base = &virt_bases[GCC_BASE],
2006 .c = {
2007 .dbg_name = "gcc_sdcc1_ahb_clk",
2008 .ops = &clk_ops_branch,
2009 CLK_INIT(gcc_sdcc1_ahb_clk.c),
2010 },
2011};
2012
2013static struct branch_clk gcc_sdcc1_apps_clk = {
2014 .cbcr_reg = SDCC1_APPS_CBCR,
2015 .parent = &sdcc1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002016 .base = &virt_bases[GCC_BASE],
2017 .c = {
2018 .dbg_name = "gcc_sdcc1_apps_clk",
2019 .ops = &clk_ops_branch,
2020 CLK_INIT(gcc_sdcc1_apps_clk.c),
2021 },
2022};
2023
2024static struct branch_clk gcc_sdcc2_ahb_clk = {
2025 .cbcr_reg = SDCC2_AHB_CBCR,
2026 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002027 .base = &virt_bases[GCC_BASE],
2028 .c = {
2029 .dbg_name = "gcc_sdcc2_ahb_clk",
2030 .ops = &clk_ops_branch,
2031 CLK_INIT(gcc_sdcc2_ahb_clk.c),
2032 },
2033};
2034
2035static struct branch_clk gcc_sdcc2_apps_clk = {
2036 .cbcr_reg = SDCC2_APPS_CBCR,
2037 .parent = &sdcc2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002038 .base = &virt_bases[GCC_BASE],
2039 .c = {
2040 .dbg_name = "gcc_sdcc2_apps_clk",
2041 .ops = &clk_ops_branch,
2042 CLK_INIT(gcc_sdcc2_apps_clk.c),
2043 },
2044};
2045
2046static struct branch_clk gcc_sdcc3_ahb_clk = {
2047 .cbcr_reg = SDCC3_AHB_CBCR,
2048 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002049 .base = &virt_bases[GCC_BASE],
2050 .c = {
2051 .dbg_name = "gcc_sdcc3_ahb_clk",
2052 .ops = &clk_ops_branch,
2053 CLK_INIT(gcc_sdcc3_ahb_clk.c),
2054 },
2055};
2056
2057static struct branch_clk gcc_sdcc3_apps_clk = {
2058 .cbcr_reg = SDCC3_APPS_CBCR,
2059 .parent = &sdcc3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002060 .base = &virt_bases[GCC_BASE],
2061 .c = {
2062 .dbg_name = "gcc_sdcc3_apps_clk",
2063 .ops = &clk_ops_branch,
2064 CLK_INIT(gcc_sdcc3_apps_clk.c),
2065 },
2066};
2067
2068static struct branch_clk gcc_sdcc4_ahb_clk = {
2069 .cbcr_reg = SDCC4_AHB_CBCR,
2070 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002071 .base = &virt_bases[GCC_BASE],
2072 .c = {
2073 .dbg_name = "gcc_sdcc4_ahb_clk",
2074 .ops = &clk_ops_branch,
2075 CLK_INIT(gcc_sdcc4_ahb_clk.c),
2076 },
2077};
2078
2079static struct branch_clk gcc_sdcc4_apps_clk = {
2080 .cbcr_reg = SDCC4_APPS_CBCR,
2081 .parent = &sdcc4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002082 .base = &virt_bases[GCC_BASE],
2083 .c = {
2084 .dbg_name = "gcc_sdcc4_apps_clk",
2085 .ops = &clk_ops_branch,
2086 CLK_INIT(gcc_sdcc4_apps_clk.c),
2087 },
2088};
2089
2090static struct branch_clk gcc_tsif_ahb_clk = {
2091 .cbcr_reg = TSIF_AHB_CBCR,
2092 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002093 .base = &virt_bases[GCC_BASE],
2094 .c = {
2095 .dbg_name = "gcc_tsif_ahb_clk",
2096 .ops = &clk_ops_branch,
2097 CLK_INIT(gcc_tsif_ahb_clk.c),
2098 },
2099};
2100
2101static struct branch_clk gcc_tsif_ref_clk = {
2102 .cbcr_reg = TSIF_REF_CBCR,
2103 .parent = &tsif_ref_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002104 .base = &virt_bases[GCC_BASE],
2105 .c = {
2106 .dbg_name = "gcc_tsif_ref_clk",
2107 .ops = &clk_ops_branch,
2108 CLK_INIT(gcc_tsif_ref_clk.c),
2109 },
2110};
2111
2112static struct branch_clk gcc_usb30_master_clk = {
2113 .cbcr_reg = USB30_MASTER_CBCR,
2114 .parent = &usb30_master_clk_src.c,
2115 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002116 .base = &virt_bases[GCC_BASE],
2117 .c = {
2118 .dbg_name = "gcc_usb30_master_clk",
2119 .ops = &clk_ops_branch,
2120 CLK_INIT(gcc_usb30_master_clk.c),
2121 },
2122};
2123
2124static struct branch_clk gcc_usb30_mock_utmi_clk = {
2125 .cbcr_reg = USB30_MOCK_UTMI_CBCR,
2126 .parent = &usb30_mock_utmi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002127 .base = &virt_bases[GCC_BASE],
2128 .c = {
2129 .dbg_name = "gcc_usb30_mock_utmi_clk",
2130 .ops = &clk_ops_branch,
2131 CLK_INIT(gcc_usb30_mock_utmi_clk.c),
2132 },
2133};
2134
2135static struct branch_clk gcc_usb_hs_ahb_clk = {
2136 .cbcr_reg = USB_HS_AHB_CBCR,
2137 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002138 .base = &virt_bases[GCC_BASE],
2139 .c = {
2140 .dbg_name = "gcc_usb_hs_ahb_clk",
2141 .ops = &clk_ops_branch,
2142 CLK_INIT(gcc_usb_hs_ahb_clk.c),
2143 },
2144};
2145
2146static struct branch_clk gcc_usb_hs_system_clk = {
2147 .cbcr_reg = USB_HS_SYSTEM_CBCR,
2148 .parent = &usb_hs_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002149 .base = &virt_bases[GCC_BASE],
2150 .c = {
2151 .dbg_name = "gcc_usb_hs_system_clk",
2152 .ops = &clk_ops_branch,
2153 CLK_INIT(gcc_usb_hs_system_clk.c),
2154 },
2155};
2156
2157static struct branch_clk gcc_usb_hsic_ahb_clk = {
2158 .cbcr_reg = USB_HSIC_AHB_CBCR,
2159 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002160 .base = &virt_bases[GCC_BASE],
2161 .c = {
2162 .dbg_name = "gcc_usb_hsic_ahb_clk",
2163 .ops = &clk_ops_branch,
2164 CLK_INIT(gcc_usb_hsic_ahb_clk.c),
2165 },
2166};
2167
2168static struct branch_clk gcc_usb_hsic_clk = {
2169 .cbcr_reg = USB_HSIC_CBCR,
2170 .parent = &usb_hsic_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002171 .base = &virt_bases[GCC_BASE],
2172 .c = {
2173 .dbg_name = "gcc_usb_hsic_clk",
2174 .ops = &clk_ops_branch,
2175 CLK_INIT(gcc_usb_hsic_clk.c),
2176 },
2177};
2178
2179static struct branch_clk gcc_usb_hsic_io_cal_clk = {
2180 .cbcr_reg = USB_HSIC_IO_CAL_CBCR,
2181 .parent = &usb_hsic_io_cal_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002182 .base = &virt_bases[GCC_BASE],
2183 .c = {
2184 .dbg_name = "gcc_usb_hsic_io_cal_clk",
2185 .ops = &clk_ops_branch,
2186 CLK_INIT(gcc_usb_hsic_io_cal_clk.c),
2187 },
2188};
2189
2190static struct branch_clk gcc_usb_hsic_system_clk = {
2191 .cbcr_reg = USB_HSIC_SYSTEM_CBCR,
2192 .parent = &usb_hsic_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002193 .base = &virt_bases[GCC_BASE],
2194 .c = {
2195 .dbg_name = "gcc_usb_hsic_system_clk",
2196 .ops = &clk_ops_branch,
2197 CLK_INIT(gcc_usb_hsic_system_clk.c),
2198 },
2199};
2200
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07002201static struct branch_clk gcc_mss_cfg_ahb_clk = {
2202 .cbcr_reg = MSS_CFG_AHB_CBCR,
2203 .has_sibling = 1,
2204 .base = &virt_bases[GCC_BASE],
2205 .c = {
2206 .dbg_name = "gcc_mss_cfg_ahb_clk",
2207 .ops = &clk_ops_branch,
2208 CLK_INIT(gcc_mss_cfg_ahb_clk.c),
2209 },
2210};
2211
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002212static struct clk_freq_tbl ftbl_mmss_axi_clk[] = {
2213 F_MM( 19200000, cxo, 1, 0, 0),
2214 F_MM(150000000, gpll0, 4, 0, 0),
2215 F_MM(333330000, mmpll1, 3, 0, 0),
2216 F_MM(400000000, mmpll0, 2, 0, 0),
2217 F_END
2218};
2219
2220static struct rcg_clk axi_clk_src = {
2221 .cmd_rcgr_reg = 0x5040,
2222 .set_rate = set_rate_hid,
2223 .freq_tbl = ftbl_mmss_axi_clk,
2224 .current_freq = &rcg_dummy_freq,
2225 .base = &virt_bases[MMSS_BASE],
2226 .c = {
2227 .dbg_name = "axi_clk_src",
2228 .ops = &clk_ops_rcg,
2229 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 333330000,
2230 HIGH, 400000000),
2231 CLK_INIT(axi_clk_src.c),
2232 },
2233};
2234
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002235static struct clk_freq_tbl ftbl_ocmemnoc_clk[] = {
2236 F_MM( 19200000, cxo, 1, 0, 0),
2237 F_MM(150000000, gpll0, 4, 0, 0),
2238 F_MM(333330000, mmpll1, 3, 0, 0),
2239 F_MM(400000000, mmpll0, 2, 0, 0),
2240 F_END
2241};
2242
2243struct rcg_clk ocmemnoc_clk_src = {
2244 .cmd_rcgr_reg = OCMEMNOC_CMD_RCGR,
2245 .set_rate = set_rate_hid,
2246 .freq_tbl = ftbl_ocmemnoc_clk,
2247 .current_freq = &rcg_dummy_freq,
2248 .base = &virt_bases[MMSS_BASE],
2249 .c = {
2250 .dbg_name = "ocmemnoc_clk_src",
2251 .ops = &clk_ops_rcg,
2252 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 333330000,
2253 HIGH, 400000000),
2254 CLK_INIT(ocmemnoc_clk_src.c),
2255 },
2256};
2257
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002258static struct clk_freq_tbl ftbl_camss_csi0_3_clk[] = {
2259 F_MM(100000000, gpll0, 6, 0, 0),
2260 F_MM(200000000, mmpll0, 4, 0, 0),
2261 F_END
2262};
2263
2264static struct rcg_clk csi0_clk_src = {
2265 .cmd_rcgr_reg = CSI0_CMD_RCGR,
2266 .set_rate = set_rate_hid,
2267 .freq_tbl = ftbl_camss_csi0_3_clk,
2268 .current_freq = &rcg_dummy_freq,
2269 .base = &virt_bases[MMSS_BASE],
2270 .c = {
2271 .dbg_name = "csi0_clk_src",
2272 .ops = &clk_ops_rcg,
2273 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2274 CLK_INIT(csi0_clk_src.c),
2275 },
2276};
2277
2278static struct rcg_clk csi1_clk_src = {
2279 .cmd_rcgr_reg = CSI1_CMD_RCGR,
2280 .set_rate = set_rate_hid,
2281 .freq_tbl = ftbl_camss_csi0_3_clk,
2282 .current_freq = &rcg_dummy_freq,
2283 .base = &virt_bases[MMSS_BASE],
2284 .c = {
2285 .dbg_name = "csi1_clk_src",
2286 .ops = &clk_ops_rcg,
2287 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2288 CLK_INIT(csi1_clk_src.c),
2289 },
2290};
2291
2292static struct rcg_clk csi2_clk_src = {
2293 .cmd_rcgr_reg = CSI2_CMD_RCGR,
2294 .set_rate = set_rate_hid,
2295 .freq_tbl = ftbl_camss_csi0_3_clk,
2296 .current_freq = &rcg_dummy_freq,
2297 .base = &virt_bases[MMSS_BASE],
2298 .c = {
2299 .dbg_name = "csi2_clk_src",
2300 .ops = &clk_ops_rcg,
2301 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2302 CLK_INIT(csi2_clk_src.c),
2303 },
2304};
2305
2306static struct rcg_clk csi3_clk_src = {
2307 .cmd_rcgr_reg = CSI3_CMD_RCGR,
2308 .set_rate = set_rate_hid,
2309 .freq_tbl = ftbl_camss_csi0_3_clk,
2310 .current_freq = &rcg_dummy_freq,
2311 .base = &virt_bases[MMSS_BASE],
2312 .c = {
2313 .dbg_name = "csi3_clk_src",
2314 .ops = &clk_ops_rcg,
2315 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2316 CLK_INIT(csi3_clk_src.c),
2317 },
2318};
2319
2320static struct clk_freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
2321 F_MM( 37500000, gpll0, 16, 0, 0),
2322 F_MM( 50000000, gpll0, 12, 0, 0),
2323 F_MM( 60000000, gpll0, 10, 0, 0),
2324 F_MM( 80000000, gpll0, 7.5, 0, 0),
2325 F_MM(100000000, gpll0, 6, 0, 0),
2326 F_MM(109090000, gpll0, 5.5, 0, 0),
2327 F_MM(150000000, gpll0, 4, 0, 0),
2328 F_MM(200000000, gpll0, 3, 0, 0),
2329 F_MM(228570000, mmpll0, 3.5, 0, 0),
2330 F_MM(266670000, mmpll0, 3, 0, 0),
2331 F_MM(320000000, mmpll0, 2.5, 0, 0),
2332 F_END
2333};
2334
2335static struct rcg_clk vfe0_clk_src = {
2336 .cmd_rcgr_reg = VFE0_CMD_RCGR,
2337 .set_rate = set_rate_hid,
2338 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2339 .current_freq = &rcg_dummy_freq,
2340 .base = &virt_bases[MMSS_BASE],
2341 .c = {
2342 .dbg_name = "vfe0_clk_src",
2343 .ops = &clk_ops_rcg,
2344 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2345 HIGH, 320000000),
2346 CLK_INIT(vfe0_clk_src.c),
2347 },
2348};
2349
2350static struct rcg_clk vfe1_clk_src = {
2351 .cmd_rcgr_reg = VFE1_CMD_RCGR,
2352 .set_rate = set_rate_hid,
2353 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2354 .current_freq = &rcg_dummy_freq,
2355 .base = &virt_bases[MMSS_BASE],
2356 .c = {
2357 .dbg_name = "vfe1_clk_src",
2358 .ops = &clk_ops_rcg,
2359 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2360 HIGH, 320000000),
2361 CLK_INIT(vfe1_clk_src.c),
2362 },
2363};
2364
2365static struct clk_freq_tbl ftbl_mdss_mdp_clk[] = {
2366 F_MM( 37500000, gpll0, 16, 0, 0),
2367 F_MM( 60000000, gpll0, 10, 0, 0),
2368 F_MM( 75000000, gpll0, 8, 0, 0),
2369 F_MM( 85710000, gpll0, 7, 0, 0),
2370 F_MM(100000000, gpll0, 6, 0, 0),
2371 F_MM(133330000, mmpll0, 6, 0, 0),
2372 F_MM(160000000, mmpll0, 5, 0, 0),
2373 F_MM(200000000, mmpll0, 4, 0, 0),
2374 F_MM(266670000, mmpll0, 3, 0, 0),
2375 F_MM(320000000, mmpll0, 2.5, 0, 0),
2376 F_END
2377};
2378
2379static struct rcg_clk mdp_clk_src = {
2380 .cmd_rcgr_reg = MDP_CMD_RCGR,
2381 .set_rate = set_rate_hid,
2382 .freq_tbl = ftbl_mdss_mdp_clk,
2383 .current_freq = &rcg_dummy_freq,
2384 .base = &virt_bases[MMSS_BASE],
2385 .c = {
2386 .dbg_name = "mdp_clk_src",
2387 .ops = &clk_ops_rcg,
2388 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2389 HIGH, 320000000),
2390 CLK_INIT(mdp_clk_src.c),
2391 },
2392};
2393
2394static struct clk_freq_tbl ftbl_camss_cci_cci_clk[] = {
2395 F_MM(19200000, cxo, 1, 0, 0),
2396 F_END
2397};
2398
2399static struct rcg_clk cci_clk_src = {
2400 .cmd_rcgr_reg = CCI_CMD_RCGR,
2401 .set_rate = set_rate_hid,
2402 .freq_tbl = ftbl_camss_cci_cci_clk,
2403 .current_freq = &rcg_dummy_freq,
2404 .base = &virt_bases[MMSS_BASE],
2405 .c = {
2406 .dbg_name = "cci_clk_src",
2407 .ops = &clk_ops_rcg,
2408 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2409 CLK_INIT(cci_clk_src.c),
2410 },
2411};
2412
2413static struct clk_freq_tbl ftbl_camss_gp0_1_clk[] = {
2414 F_MM( 10000, cxo, 16, 1, 120),
2415 F_MM( 20000, cxo, 16, 1, 50),
2416 F_MM( 6000000, gpll0, 10, 1, 10),
2417 F_MM(12000000, gpll0, 10, 1, 5),
2418 F_MM(13000000, gpll0, 10, 13, 60),
2419 F_MM(24000000, gpll0, 5, 1, 5),
2420 F_END
2421};
2422
2423static struct rcg_clk mmss_gp0_clk_src = {
2424 .cmd_rcgr_reg = MMSS_GP0_CMD_RCGR,
2425 .set_rate = set_rate_mnd,
2426 .freq_tbl = ftbl_camss_gp0_1_clk,
2427 .current_freq = &rcg_dummy_freq,
2428 .base = &virt_bases[MMSS_BASE],
2429 .c = {
2430 .dbg_name = "mmss_gp0_clk_src",
2431 .ops = &clk_ops_rcg_mnd,
2432 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2433 CLK_INIT(mmss_gp0_clk_src.c),
2434 },
2435};
2436
2437static struct rcg_clk mmss_gp1_clk_src = {
2438 .cmd_rcgr_reg = MMSS_GP1_CMD_RCGR,
2439 .set_rate = set_rate_mnd,
2440 .freq_tbl = ftbl_camss_gp0_1_clk,
2441 .current_freq = &rcg_dummy_freq,
2442 .base = &virt_bases[MMSS_BASE],
2443 .c = {
2444 .dbg_name = "mmss_gp1_clk_src",
2445 .ops = &clk_ops_rcg_mnd,
2446 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2447 CLK_INIT(mmss_gp1_clk_src.c),
2448 },
2449};
2450
2451static struct clk_freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
2452 F_MM( 75000000, gpll0, 8, 0, 0),
2453 F_MM(150000000, gpll0, 4, 0, 0),
2454 F_MM(200000000, gpll0, 3, 0, 0),
2455 F_MM(228570000, mmpll0, 3.5, 0, 0),
2456 F_MM(266670000, mmpll0, 3, 0, 0),
2457 F_MM(320000000, mmpll0, 2.5, 0, 0),
2458 F_END
2459};
2460
2461static struct rcg_clk jpeg0_clk_src = {
2462 .cmd_rcgr_reg = JPEG0_CMD_RCGR,
2463 .set_rate = set_rate_hid,
2464 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2465 .current_freq = &rcg_dummy_freq,
2466 .base = &virt_bases[MMSS_BASE],
2467 .c = {
2468 .dbg_name = "jpeg0_clk_src",
2469 .ops = &clk_ops_rcg,
2470 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2471 HIGH, 320000000),
2472 CLK_INIT(jpeg0_clk_src.c),
2473 },
2474};
2475
2476static struct rcg_clk jpeg1_clk_src = {
2477 .cmd_rcgr_reg = JPEG1_CMD_RCGR,
2478 .set_rate = set_rate_hid,
2479 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2480 .current_freq = &rcg_dummy_freq,
2481 .base = &virt_bases[MMSS_BASE],
2482 .c = {
2483 .dbg_name = "jpeg1_clk_src",
2484 .ops = &clk_ops_rcg,
2485 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2486 HIGH, 320000000),
2487 CLK_INIT(jpeg1_clk_src.c),
2488 },
2489};
2490
2491static struct rcg_clk jpeg2_clk_src = {
2492 .cmd_rcgr_reg = JPEG2_CMD_RCGR,
2493 .set_rate = set_rate_hid,
2494 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2495 .current_freq = &rcg_dummy_freq,
2496 .base = &virt_bases[MMSS_BASE],
2497 .c = {
2498 .dbg_name = "jpeg2_clk_src",
2499 .ops = &clk_ops_rcg,
2500 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2501 HIGH, 320000000),
2502 CLK_INIT(jpeg2_clk_src.c),
2503 },
2504};
2505
2506static struct clk_freq_tbl ftbl_camss_mclk0_3_clk[] = {
2507 F_MM(66670000, gpll0, 9, 0, 0),
2508 F_END
2509};
2510
2511static struct rcg_clk mclk0_clk_src = {
2512 .cmd_rcgr_reg = MCLK0_CMD_RCGR,
2513 .set_rate = set_rate_hid,
2514 .freq_tbl = ftbl_camss_mclk0_3_clk,
2515 .current_freq = &rcg_dummy_freq,
2516 .base = &virt_bases[MMSS_BASE],
2517 .c = {
2518 .dbg_name = "mclk0_clk_src",
2519 .ops = &clk_ops_rcg,
2520 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2521 CLK_INIT(mclk0_clk_src.c),
2522 },
2523};
2524
2525static struct rcg_clk mclk1_clk_src = {
2526 .cmd_rcgr_reg = MCLK1_CMD_RCGR,
2527 .set_rate = set_rate_hid,
2528 .freq_tbl = ftbl_camss_mclk0_3_clk,
2529 .current_freq = &rcg_dummy_freq,
2530 .base = &virt_bases[MMSS_BASE],
2531 .c = {
2532 .dbg_name = "mclk1_clk_src",
2533 .ops = &clk_ops_rcg,
2534 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2535 CLK_INIT(mclk1_clk_src.c),
2536 },
2537};
2538
2539static struct rcg_clk mclk2_clk_src = {
2540 .cmd_rcgr_reg = MCLK2_CMD_RCGR,
2541 .set_rate = set_rate_hid,
2542 .freq_tbl = ftbl_camss_mclk0_3_clk,
2543 .current_freq = &rcg_dummy_freq,
2544 .base = &virt_bases[MMSS_BASE],
2545 .c = {
2546 .dbg_name = "mclk2_clk_src",
2547 .ops = &clk_ops_rcg,
2548 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2549 CLK_INIT(mclk2_clk_src.c),
2550 },
2551};
2552
2553static struct rcg_clk mclk3_clk_src = {
2554 .cmd_rcgr_reg = MCLK3_CMD_RCGR,
2555 .set_rate = set_rate_hid,
2556 .freq_tbl = ftbl_camss_mclk0_3_clk,
2557 .current_freq = &rcg_dummy_freq,
2558 .base = &virt_bases[MMSS_BASE],
2559 .c = {
2560 .dbg_name = "mclk3_clk_src",
2561 .ops = &clk_ops_rcg,
2562 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2563 CLK_INIT(mclk3_clk_src.c),
2564 },
2565};
2566
2567static struct clk_freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
2568 F_MM(100000000, gpll0, 6, 0, 0),
2569 F_MM(200000000, mmpll0, 4, 0, 0),
2570 F_END
2571};
2572
2573static struct rcg_clk csi0phytimer_clk_src = {
2574 .cmd_rcgr_reg = CSI0PHYTIMER_CMD_RCGR,
2575 .set_rate = set_rate_hid,
2576 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2577 .current_freq = &rcg_dummy_freq,
2578 .base = &virt_bases[MMSS_BASE],
2579 .c = {
2580 .dbg_name = "csi0phytimer_clk_src",
2581 .ops = &clk_ops_rcg,
2582 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2583 CLK_INIT(csi0phytimer_clk_src.c),
2584 },
2585};
2586
2587static struct rcg_clk csi1phytimer_clk_src = {
2588 .cmd_rcgr_reg = CSI1PHYTIMER_CMD_RCGR,
2589 .set_rate = set_rate_hid,
2590 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2591 .current_freq = &rcg_dummy_freq,
2592 .base = &virt_bases[MMSS_BASE],
2593 .c = {
2594 .dbg_name = "csi1phytimer_clk_src",
2595 .ops = &clk_ops_rcg,
2596 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2597 CLK_INIT(csi1phytimer_clk_src.c),
2598 },
2599};
2600
2601static struct rcg_clk csi2phytimer_clk_src = {
2602 .cmd_rcgr_reg = CSI2PHYTIMER_CMD_RCGR,
2603 .set_rate = set_rate_hid,
2604 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2605 .current_freq = &rcg_dummy_freq,
2606 .base = &virt_bases[MMSS_BASE],
2607 .c = {
2608 .dbg_name = "csi2phytimer_clk_src",
2609 .ops = &clk_ops_rcg,
2610 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2611 CLK_INIT(csi2phytimer_clk_src.c),
2612 },
2613};
2614
2615static struct clk_freq_tbl ftbl_camss_vfe_cpp_clk[] = {
2616 F_MM(150000000, gpll0, 4, 0, 0),
2617 F_MM(266670000, mmpll0, 3, 0, 0),
2618 F_MM(320000000, mmpll0, 2.5, 0, 0),
2619 F_END
2620};
2621
2622static struct rcg_clk cpp_clk_src = {
2623 .cmd_rcgr_reg = CPP_CMD_RCGR,
2624 .set_rate = set_rate_hid,
2625 .freq_tbl = ftbl_camss_vfe_cpp_clk,
2626 .current_freq = &rcg_dummy_freq,
2627 .base = &virt_bases[MMSS_BASE],
2628 .c = {
2629 .dbg_name = "cpp_clk_src",
2630 .ops = &clk_ops_rcg,
2631 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2632 HIGH, 320000000),
2633 CLK_INIT(cpp_clk_src.c),
2634 },
2635};
2636
2637static struct clk_freq_tbl ftbl_mdss_byte0_1_clk[] = {
2638 F_MDSS( 93750000, dsipll_750, 8, 0, 0),
2639 F_MDSS(187500000, dsipll_750, 4, 0, 0),
2640 F_END
2641};
2642
2643static struct rcg_clk byte0_clk_src = {
2644 .cmd_rcgr_reg = BYTE0_CMD_RCGR,
2645 .set_rate = set_rate_hid,
2646 .freq_tbl = ftbl_mdss_byte0_1_clk,
2647 .current_freq = &rcg_dummy_freq,
2648 .base = &virt_bases[MMSS_BASE],
2649 .c = {
2650 .dbg_name = "byte0_clk_src",
2651 .ops = &clk_ops_rcg,
2652 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2653 HIGH, 188000000),
2654 CLK_INIT(byte0_clk_src.c),
2655 },
2656};
2657
2658static struct rcg_clk byte1_clk_src = {
2659 .cmd_rcgr_reg = BYTE1_CMD_RCGR,
2660 .set_rate = set_rate_hid,
2661 .freq_tbl = ftbl_mdss_byte0_1_clk,
2662 .current_freq = &rcg_dummy_freq,
2663 .base = &virt_bases[MMSS_BASE],
2664 .c = {
2665 .dbg_name = "byte1_clk_src",
2666 .ops = &clk_ops_rcg,
2667 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2668 HIGH, 188000000),
2669 CLK_INIT(byte1_clk_src.c),
2670 },
2671};
2672
2673static struct clk_freq_tbl ftbl_mdss_edpaux_clk[] = {
2674 F_MM(19200000, cxo, 1, 0, 0),
2675 F_END
2676};
2677
2678static struct rcg_clk edpaux_clk_src = {
2679 .cmd_rcgr_reg = EDPAUX_CMD_RCGR,
2680 .set_rate = set_rate_hid,
2681 .freq_tbl = ftbl_mdss_edpaux_clk,
2682 .current_freq = &rcg_dummy_freq,
2683 .base = &virt_bases[MMSS_BASE],
2684 .c = {
2685 .dbg_name = "edpaux_clk_src",
2686 .ops = &clk_ops_rcg,
2687 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2688 CLK_INIT(edpaux_clk_src.c),
2689 },
2690};
2691
2692static struct clk_freq_tbl ftbl_mdss_edplink_clk[] = {
2693 F_MDSS(135000000, edppll_270, 2, 0, 0),
2694 F_MDSS(270000000, edppll_270, 11, 0, 0),
2695 F_END
2696};
2697
2698static struct rcg_clk edplink_clk_src = {
2699 .cmd_rcgr_reg = EDPLINK_CMD_RCGR,
2700 .set_rate = set_rate_hid,
2701 .freq_tbl = ftbl_mdss_edplink_clk,
2702 .current_freq = &rcg_dummy_freq,
2703 .base = &virt_bases[MMSS_BASE],
2704 .c = {
2705 .dbg_name = "edplink_clk_src",
2706 .ops = &clk_ops_rcg,
2707 VDD_DIG_FMAX_MAP2(LOW, 135000000, NOMINAL, 270000000),
2708 CLK_INIT(edplink_clk_src.c),
2709 },
2710};
2711
2712static struct clk_freq_tbl ftbl_mdss_edppixel_clk[] = {
2713 F_MDSS(175000000, edppll_350, 2, 0, 0),
2714 F_MDSS(350000000, edppll_350, 11, 0, 0),
2715 F_END
2716};
2717
2718static struct rcg_clk edppixel_clk_src = {
2719 .cmd_rcgr_reg = EDPPIXEL_CMD_RCGR,
2720 .set_rate = set_rate_mnd,
2721 .freq_tbl = ftbl_mdss_edppixel_clk,
2722 .current_freq = &rcg_dummy_freq,
2723 .base = &virt_bases[MMSS_BASE],
2724 .c = {
2725 .dbg_name = "edppixel_clk_src",
2726 .ops = &clk_ops_rcg_mnd,
2727 VDD_DIG_FMAX_MAP2(LOW, 175000000, NOMINAL, 350000000),
2728 CLK_INIT(edppixel_clk_src.c),
2729 },
2730};
2731
2732static struct clk_freq_tbl ftbl_mdss_esc0_1_clk[] = {
2733 F_MM(19200000, cxo, 1, 0, 0),
2734 F_END
2735};
2736
2737static struct rcg_clk esc0_clk_src = {
2738 .cmd_rcgr_reg = ESC0_CMD_RCGR,
2739 .set_rate = set_rate_hid,
2740 .freq_tbl = ftbl_mdss_esc0_1_clk,
2741 .current_freq = &rcg_dummy_freq,
2742 .base = &virt_bases[MMSS_BASE],
2743 .c = {
2744 .dbg_name = "esc0_clk_src",
2745 .ops = &clk_ops_rcg,
2746 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2747 CLK_INIT(esc0_clk_src.c),
2748 },
2749};
2750
2751static struct rcg_clk esc1_clk_src = {
2752 .cmd_rcgr_reg = ESC1_CMD_RCGR,
2753 .set_rate = set_rate_hid,
2754 .freq_tbl = ftbl_mdss_esc0_1_clk,
2755 .current_freq = &rcg_dummy_freq,
2756 .base = &virt_bases[MMSS_BASE],
2757 .c = {
2758 .dbg_name = "esc1_clk_src",
2759 .ops = &clk_ops_rcg,
2760 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2761 CLK_INIT(esc1_clk_src.c),
2762 },
2763};
2764
2765static struct clk_freq_tbl ftbl_mdss_extpclk_clk[] = {
2766 F_MDSS(148500000, hdmipll_297, 2, 0, 0),
2767 F_END
2768};
2769
2770static struct rcg_clk extpclk_clk_src = {
2771 .cmd_rcgr_reg = EXTPCLK_CMD_RCGR,
2772 .set_rate = set_rate_hid,
2773 .freq_tbl = ftbl_mdss_extpclk_clk,
2774 .current_freq = &rcg_dummy_freq,
2775 .base = &virt_bases[MMSS_BASE],
2776 .c = {
2777 .dbg_name = "extpclk_clk_src",
2778 .ops = &clk_ops_rcg,
2779 VDD_DIG_FMAX_MAP2(LOW, 148500000, NOMINAL, 297000000),
2780 CLK_INIT(extpclk_clk_src.c),
2781 },
2782};
2783
2784static struct clk_freq_tbl ftbl_mdss_hdmi_clk[] = {
2785 F_MDSS(19200000, cxo, 1, 0, 0),
2786 F_END
2787};
2788
2789static struct rcg_clk hdmi_clk_src = {
2790 .cmd_rcgr_reg = HDMI_CMD_RCGR,
2791 .set_rate = set_rate_hid,
2792 .freq_tbl = ftbl_mdss_hdmi_clk,
2793 .current_freq = &rcg_dummy_freq,
2794 .base = &virt_bases[MMSS_BASE],
2795 .c = {
2796 .dbg_name = "hdmi_clk_src",
2797 .ops = &clk_ops_rcg,
2798 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2799 CLK_INIT(hdmi_clk_src.c),
2800 },
2801};
2802
2803static struct clk_freq_tbl ftbl_mdss_pclk0_1_clk[] = {
2804 F_MDSS(125000000, dsipll_250, 2, 0, 0),
2805 F_MDSS(250000000, dsipll_250, 1, 0, 0),
2806 F_END
2807};
2808
2809static struct rcg_clk pclk0_clk_src = {
2810 .cmd_rcgr_reg = PCLK0_CMD_RCGR,
2811 .set_rate = set_rate_mnd,
2812 .freq_tbl = ftbl_mdss_pclk0_1_clk,
2813 .current_freq = &rcg_dummy_freq,
2814 .base = &virt_bases[MMSS_BASE],
2815 .c = {
2816 .dbg_name = "pclk0_clk_src",
2817 .ops = &clk_ops_rcg_mnd,
2818 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
2819 CLK_INIT(pclk0_clk_src.c),
2820 },
2821};
2822
2823static struct rcg_clk pclk1_clk_src = {
2824 .cmd_rcgr_reg = PCLK1_CMD_RCGR,
2825 .set_rate = set_rate_mnd,
2826 .freq_tbl = ftbl_mdss_pclk0_1_clk,
2827 .current_freq = &rcg_dummy_freq,
2828 .base = &virt_bases[MMSS_BASE],
2829 .c = {
2830 .dbg_name = "pclk1_clk_src",
2831 .ops = &clk_ops_rcg_mnd,
2832 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
2833 CLK_INIT(pclk1_clk_src.c),
2834 },
2835};
2836
2837static struct clk_freq_tbl ftbl_mdss_vsync_clk[] = {
2838 F_MDSS(19200000, cxo, 1, 0, 0),
2839 F_END
2840};
2841
2842static struct rcg_clk vsync_clk_src = {
2843 .cmd_rcgr_reg = VSYNC_CMD_RCGR,
2844 .set_rate = set_rate_hid,
2845 .freq_tbl = ftbl_mdss_vsync_clk,
2846 .current_freq = &rcg_dummy_freq,
2847 .base = &virt_bases[MMSS_BASE],
2848 .c = {
2849 .dbg_name = "vsync_clk_src",
2850 .ops = &clk_ops_rcg,
2851 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2852 CLK_INIT(vsync_clk_src.c),
2853 },
2854};
2855
2856static struct clk_freq_tbl ftbl_venus0_vcodec0_clk[] = {
2857 F_MM( 50000000, gpll0, 12, 0, 0),
2858 F_MM(100000000, gpll0, 6, 0, 0),
2859 F_MM(133330000, mmpll0, 6, 0, 0),
2860 F_MM(200000000, mmpll0, 4, 0, 0),
2861 F_MM(266670000, mmpll0, 3, 0, 0),
2862 F_MM(410000000, mmpll3, 2, 0, 0),
2863 F_END
2864};
2865
2866static struct rcg_clk vcodec0_clk_src = {
2867 .cmd_rcgr_reg = VCODEC0_CMD_RCGR,
2868 .set_rate = set_rate_mnd,
2869 .freq_tbl = ftbl_venus0_vcodec0_clk,
2870 .current_freq = &rcg_dummy_freq,
2871 .base = &virt_bases[MMSS_BASE],
2872 .c = {
2873 .dbg_name = "vcodec0_clk_src",
2874 .ops = &clk_ops_rcg_mnd,
2875 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2876 HIGH, 410000000),
2877 CLK_INIT(vcodec0_clk_src.c),
2878 },
2879};
2880
2881static struct branch_clk camss_cci_cci_ahb_clk = {
2882 .cbcr_reg = CAMSS_CCI_CCI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002883 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002884 .base = &virt_bases[MMSS_BASE],
2885 .c = {
2886 .dbg_name = "camss_cci_cci_ahb_clk",
2887 .ops = &clk_ops_branch,
2888 CLK_INIT(camss_cci_cci_ahb_clk.c),
2889 },
2890};
2891
2892static struct branch_clk camss_cci_cci_clk = {
2893 .cbcr_reg = CAMSS_CCI_CCI_CBCR,
2894 .parent = &cci_clk_src.c,
2895 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002896 .base = &virt_bases[MMSS_BASE],
2897 .c = {
2898 .dbg_name = "camss_cci_cci_clk",
2899 .ops = &clk_ops_branch,
2900 CLK_INIT(camss_cci_cci_clk.c),
2901 },
2902};
2903
2904static struct branch_clk camss_csi0_ahb_clk = {
2905 .cbcr_reg = CAMSS_CSI0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002906 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002907 .base = &virt_bases[MMSS_BASE],
2908 .c = {
2909 .dbg_name = "camss_csi0_ahb_clk",
2910 .ops = &clk_ops_branch,
2911 CLK_INIT(camss_csi0_ahb_clk.c),
2912 },
2913};
2914
2915static struct branch_clk camss_csi0_clk = {
2916 .cbcr_reg = CAMSS_CSI0_CBCR,
2917 .parent = &csi0_clk_src.c,
2918 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002919 .base = &virt_bases[MMSS_BASE],
2920 .c = {
2921 .dbg_name = "camss_csi0_clk",
2922 .ops = &clk_ops_branch,
2923 CLK_INIT(camss_csi0_clk.c),
2924 },
2925};
2926
2927static struct branch_clk camss_csi0phy_clk = {
2928 .cbcr_reg = CAMSS_CSI0PHY_CBCR,
2929 .parent = &csi0_clk_src.c,
2930 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002931 .base = &virt_bases[MMSS_BASE],
2932 .c = {
2933 .dbg_name = "camss_csi0phy_clk",
2934 .ops = &clk_ops_branch,
2935 CLK_INIT(camss_csi0phy_clk.c),
2936 },
2937};
2938
2939static struct branch_clk camss_csi0pix_clk = {
2940 .cbcr_reg = CAMSS_CSI0PIX_CBCR,
2941 .parent = &csi0_clk_src.c,
2942 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002943 .base = &virt_bases[MMSS_BASE],
2944 .c = {
2945 .dbg_name = "camss_csi0pix_clk",
2946 .ops = &clk_ops_branch,
2947 CLK_INIT(camss_csi0pix_clk.c),
2948 },
2949};
2950
2951static struct branch_clk camss_csi0rdi_clk = {
2952 .cbcr_reg = CAMSS_CSI0RDI_CBCR,
2953 .parent = &csi0_clk_src.c,
2954 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002955 .base = &virt_bases[MMSS_BASE],
2956 .c = {
2957 .dbg_name = "camss_csi0rdi_clk",
2958 .ops = &clk_ops_branch,
2959 CLK_INIT(camss_csi0rdi_clk.c),
2960 },
2961};
2962
2963static struct branch_clk camss_csi1_ahb_clk = {
2964 .cbcr_reg = CAMSS_CSI1_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002965 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002966 .base = &virt_bases[MMSS_BASE],
2967 .c = {
2968 .dbg_name = "camss_csi1_ahb_clk",
2969 .ops = &clk_ops_branch,
2970 CLK_INIT(camss_csi1_ahb_clk.c),
2971 },
2972};
2973
2974static struct branch_clk camss_csi1_clk = {
2975 .cbcr_reg = CAMSS_CSI1_CBCR,
2976 .parent = &csi1_clk_src.c,
2977 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002978 .base = &virt_bases[MMSS_BASE],
2979 .c = {
2980 .dbg_name = "camss_csi1_clk",
2981 .ops = &clk_ops_branch,
2982 CLK_INIT(camss_csi1_clk.c),
2983 },
2984};
2985
2986static struct branch_clk camss_csi1phy_clk = {
2987 .cbcr_reg = CAMSS_CSI1PHY_CBCR,
2988 .parent = &csi1_clk_src.c,
2989 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002990 .base = &virt_bases[MMSS_BASE],
2991 .c = {
2992 .dbg_name = "camss_csi1phy_clk",
2993 .ops = &clk_ops_branch,
2994 CLK_INIT(camss_csi1phy_clk.c),
2995 },
2996};
2997
2998static struct branch_clk camss_csi1pix_clk = {
2999 .cbcr_reg = CAMSS_CSI1PIX_CBCR,
3000 .parent = &csi1_clk_src.c,
3001 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003002 .base = &virt_bases[MMSS_BASE],
3003 .c = {
3004 .dbg_name = "camss_csi1pix_clk",
3005 .ops = &clk_ops_branch,
3006 CLK_INIT(camss_csi1pix_clk.c),
3007 },
3008};
3009
3010static struct branch_clk camss_csi1rdi_clk = {
3011 .cbcr_reg = CAMSS_CSI1RDI_CBCR,
3012 .parent = &csi1_clk_src.c,
3013 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003014 .base = &virt_bases[MMSS_BASE],
3015 .c = {
3016 .dbg_name = "camss_csi1rdi_clk",
3017 .ops = &clk_ops_branch,
3018 CLK_INIT(camss_csi1rdi_clk.c),
3019 },
3020};
3021
3022static struct branch_clk camss_csi2_ahb_clk = {
3023 .cbcr_reg = CAMSS_CSI2_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003024 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003025 .base = &virt_bases[MMSS_BASE],
3026 .c = {
3027 .dbg_name = "camss_csi2_ahb_clk",
3028 .ops = &clk_ops_branch,
3029 CLK_INIT(camss_csi2_ahb_clk.c),
3030 },
3031};
3032
3033static struct branch_clk camss_csi2_clk = {
3034 .cbcr_reg = CAMSS_CSI2_CBCR,
3035 .parent = &csi2_clk_src.c,
3036 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003037 .base = &virt_bases[MMSS_BASE],
3038 .c = {
3039 .dbg_name = "camss_csi2_clk",
3040 .ops = &clk_ops_branch,
3041 CLK_INIT(camss_csi2_clk.c),
3042 },
3043};
3044
3045static struct branch_clk camss_csi2phy_clk = {
3046 .cbcr_reg = CAMSS_CSI2PHY_CBCR,
3047 .parent = &csi2_clk_src.c,
3048 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003049 .base = &virt_bases[MMSS_BASE],
3050 .c = {
3051 .dbg_name = "camss_csi2phy_clk",
3052 .ops = &clk_ops_branch,
3053 CLK_INIT(camss_csi2phy_clk.c),
3054 },
3055};
3056
3057static struct branch_clk camss_csi2pix_clk = {
3058 .cbcr_reg = CAMSS_CSI2PIX_CBCR,
3059 .parent = &csi2_clk_src.c,
3060 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003061 .base = &virt_bases[MMSS_BASE],
3062 .c = {
3063 .dbg_name = "camss_csi2pix_clk",
3064 .ops = &clk_ops_branch,
3065 CLK_INIT(camss_csi2pix_clk.c),
3066 },
3067};
3068
3069static struct branch_clk camss_csi2rdi_clk = {
3070 .cbcr_reg = CAMSS_CSI2RDI_CBCR,
3071 .parent = &csi2_clk_src.c,
3072 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003073 .base = &virt_bases[MMSS_BASE],
3074 .c = {
3075 .dbg_name = "camss_csi2rdi_clk",
3076 .ops = &clk_ops_branch,
3077 CLK_INIT(camss_csi2rdi_clk.c),
3078 },
3079};
3080
3081static struct branch_clk camss_csi3_ahb_clk = {
3082 .cbcr_reg = CAMSS_CSI3_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003083 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003084 .base = &virt_bases[MMSS_BASE],
3085 .c = {
3086 .dbg_name = "camss_csi3_ahb_clk",
3087 .ops = &clk_ops_branch,
3088 CLK_INIT(camss_csi3_ahb_clk.c),
3089 },
3090};
3091
3092static struct branch_clk camss_csi3_clk = {
3093 .cbcr_reg = CAMSS_CSI3_CBCR,
3094 .parent = &csi3_clk_src.c,
3095 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003096 .base = &virt_bases[MMSS_BASE],
3097 .c = {
3098 .dbg_name = "camss_csi3_clk",
3099 .ops = &clk_ops_branch,
3100 CLK_INIT(camss_csi3_clk.c),
3101 },
3102};
3103
3104static struct branch_clk camss_csi3phy_clk = {
3105 .cbcr_reg = CAMSS_CSI3PHY_CBCR,
3106 .parent = &csi3_clk_src.c,
3107 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003108 .base = &virt_bases[MMSS_BASE],
3109 .c = {
3110 .dbg_name = "camss_csi3phy_clk",
3111 .ops = &clk_ops_branch,
3112 CLK_INIT(camss_csi3phy_clk.c),
3113 },
3114};
3115
3116static struct branch_clk camss_csi3pix_clk = {
3117 .cbcr_reg = CAMSS_CSI3PIX_CBCR,
3118 .parent = &csi3_clk_src.c,
3119 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003120 .base = &virt_bases[MMSS_BASE],
3121 .c = {
3122 .dbg_name = "camss_csi3pix_clk",
3123 .ops = &clk_ops_branch,
3124 CLK_INIT(camss_csi3pix_clk.c),
3125 },
3126};
3127
3128static struct branch_clk camss_csi3rdi_clk = {
3129 .cbcr_reg = CAMSS_CSI3RDI_CBCR,
3130 .parent = &csi3_clk_src.c,
3131 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003132 .base = &virt_bases[MMSS_BASE],
3133 .c = {
3134 .dbg_name = "camss_csi3rdi_clk",
3135 .ops = &clk_ops_branch,
3136 CLK_INIT(camss_csi3rdi_clk.c),
3137 },
3138};
3139
3140static struct branch_clk camss_csi_vfe0_clk = {
3141 .cbcr_reg = CAMSS_CSI_VFE0_CBCR,
3142 .parent = &vfe0_clk_src.c,
3143 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003144 .base = &virt_bases[MMSS_BASE],
3145 .c = {
3146 .dbg_name = "camss_csi_vfe0_clk",
3147 .ops = &clk_ops_branch,
3148 CLK_INIT(camss_csi_vfe0_clk.c),
3149 },
3150};
3151
3152static struct branch_clk camss_csi_vfe1_clk = {
3153 .cbcr_reg = CAMSS_CSI_VFE1_CBCR,
3154 .parent = &vfe1_clk_src.c,
3155 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003156 .base = &virt_bases[MMSS_BASE],
3157 .c = {
3158 .dbg_name = "camss_csi_vfe1_clk",
3159 .ops = &clk_ops_branch,
3160 CLK_INIT(camss_csi_vfe1_clk.c),
3161 },
3162};
3163
3164static struct branch_clk camss_gp0_clk = {
3165 .cbcr_reg = CAMSS_GP0_CBCR,
3166 .parent = &mmss_gp0_clk_src.c,
3167 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003168 .base = &virt_bases[MMSS_BASE],
3169 .c = {
3170 .dbg_name = "camss_gp0_clk",
3171 .ops = &clk_ops_branch,
3172 CLK_INIT(camss_gp0_clk.c),
3173 },
3174};
3175
3176static struct branch_clk camss_gp1_clk = {
3177 .cbcr_reg = CAMSS_GP1_CBCR,
3178 .parent = &mmss_gp1_clk_src.c,
3179 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003180 .base = &virt_bases[MMSS_BASE],
3181 .c = {
3182 .dbg_name = "camss_gp1_clk",
3183 .ops = &clk_ops_branch,
3184 CLK_INIT(camss_gp1_clk.c),
3185 },
3186};
3187
3188static struct branch_clk camss_ispif_ahb_clk = {
3189 .cbcr_reg = CAMSS_ISPIF_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003190 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003191 .base = &virt_bases[MMSS_BASE],
3192 .c = {
3193 .dbg_name = "camss_ispif_ahb_clk",
3194 .ops = &clk_ops_branch,
3195 CLK_INIT(camss_ispif_ahb_clk.c),
3196 },
3197};
3198
3199static struct branch_clk camss_jpeg_jpeg0_clk = {
3200 .cbcr_reg = CAMSS_JPEG_JPEG0_CBCR,
3201 .parent = &jpeg0_clk_src.c,
3202 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003203 .base = &virt_bases[MMSS_BASE],
3204 .c = {
3205 .dbg_name = "camss_jpeg_jpeg0_clk",
3206 .ops = &clk_ops_branch,
3207 CLK_INIT(camss_jpeg_jpeg0_clk.c),
3208 },
3209};
3210
3211static struct branch_clk camss_jpeg_jpeg1_clk = {
3212 .cbcr_reg = CAMSS_JPEG_JPEG1_CBCR,
3213 .parent = &jpeg1_clk_src.c,
3214 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003215 .base = &virt_bases[MMSS_BASE],
3216 .c = {
3217 .dbg_name = "camss_jpeg_jpeg1_clk",
3218 .ops = &clk_ops_branch,
3219 CLK_INIT(camss_jpeg_jpeg1_clk.c),
3220 },
3221};
3222
3223static struct branch_clk camss_jpeg_jpeg2_clk = {
3224 .cbcr_reg = CAMSS_JPEG_JPEG2_CBCR,
3225 .parent = &jpeg2_clk_src.c,
3226 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003227 .base = &virt_bases[MMSS_BASE],
3228 .c = {
3229 .dbg_name = "camss_jpeg_jpeg2_clk",
3230 .ops = &clk_ops_branch,
3231 CLK_INIT(camss_jpeg_jpeg2_clk.c),
3232 },
3233};
3234
3235static struct branch_clk camss_jpeg_jpeg_ahb_clk = {
3236 .cbcr_reg = CAMSS_JPEG_JPEG_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003237 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003238 .base = &virt_bases[MMSS_BASE],
3239 .c = {
3240 .dbg_name = "camss_jpeg_jpeg_ahb_clk",
3241 .ops = &clk_ops_branch,
3242 CLK_INIT(camss_jpeg_jpeg_ahb_clk.c),
3243 },
3244};
3245
3246static struct branch_clk camss_jpeg_jpeg_axi_clk = {
3247 .cbcr_reg = CAMSS_JPEG_JPEG_AXI_CBCR,
3248 .parent = &axi_clk_src.c,
3249 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003250 .base = &virt_bases[MMSS_BASE],
3251 .c = {
3252 .dbg_name = "camss_jpeg_jpeg_axi_clk",
3253 .ops = &clk_ops_branch,
3254 CLK_INIT(camss_jpeg_jpeg_axi_clk.c),
3255 },
3256};
3257
3258static struct branch_clk camss_jpeg_jpeg_ocmemnoc_clk = {
3259 .cbcr_reg = CAMSS_JPEG_JPEG_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003260 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003261 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003262 .base = &virt_bases[MMSS_BASE],
3263 .c = {
3264 .dbg_name = "camss_jpeg_jpeg_ocmemnoc_clk",
3265 .ops = &clk_ops_branch,
3266 CLK_INIT(camss_jpeg_jpeg_ocmemnoc_clk.c),
3267 },
3268};
3269
3270static struct branch_clk camss_mclk0_clk = {
3271 .cbcr_reg = CAMSS_MCLK0_CBCR,
3272 .parent = &mclk0_clk_src.c,
3273 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003274 .base = &virt_bases[MMSS_BASE],
3275 .c = {
3276 .dbg_name = "camss_mclk0_clk",
3277 .ops = &clk_ops_branch,
3278 CLK_INIT(camss_mclk0_clk.c),
3279 },
3280};
3281
3282static struct branch_clk camss_mclk1_clk = {
3283 .cbcr_reg = CAMSS_MCLK1_CBCR,
3284 .parent = &mclk1_clk_src.c,
3285 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003286 .base = &virt_bases[MMSS_BASE],
3287 .c = {
3288 .dbg_name = "camss_mclk1_clk",
3289 .ops = &clk_ops_branch,
3290 CLK_INIT(camss_mclk1_clk.c),
3291 },
3292};
3293
3294static struct branch_clk camss_mclk2_clk = {
3295 .cbcr_reg = CAMSS_MCLK2_CBCR,
3296 .parent = &mclk2_clk_src.c,
3297 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003298 .base = &virt_bases[MMSS_BASE],
3299 .c = {
3300 .dbg_name = "camss_mclk2_clk",
3301 .ops = &clk_ops_branch,
3302 CLK_INIT(camss_mclk2_clk.c),
3303 },
3304};
3305
3306static struct branch_clk camss_mclk3_clk = {
3307 .cbcr_reg = CAMSS_MCLK3_CBCR,
3308 .parent = &mclk3_clk_src.c,
3309 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003310 .base = &virt_bases[MMSS_BASE],
3311 .c = {
3312 .dbg_name = "camss_mclk3_clk",
3313 .ops = &clk_ops_branch,
3314 CLK_INIT(camss_mclk3_clk.c),
3315 },
3316};
3317
3318static struct branch_clk camss_micro_ahb_clk = {
3319 .cbcr_reg = CAMSS_MICRO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003320 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003321 .base = &virt_bases[MMSS_BASE],
3322 .c = {
3323 .dbg_name = "camss_micro_ahb_clk",
3324 .ops = &clk_ops_branch,
3325 CLK_INIT(camss_micro_ahb_clk.c),
3326 },
3327};
3328
3329static struct branch_clk camss_phy0_csi0phytimer_clk = {
3330 .cbcr_reg = CAMSS_PHY0_CSI0PHYTIMER_CBCR,
3331 .parent = &csi0phytimer_clk_src.c,
3332 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003333 .base = &virt_bases[MMSS_BASE],
3334 .c = {
3335 .dbg_name = "camss_phy0_csi0phytimer_clk",
3336 .ops = &clk_ops_branch,
3337 CLK_INIT(camss_phy0_csi0phytimer_clk.c),
3338 },
3339};
3340
3341static struct branch_clk camss_phy1_csi1phytimer_clk = {
3342 .cbcr_reg = CAMSS_PHY1_CSI1PHYTIMER_CBCR,
3343 .parent = &csi1phytimer_clk_src.c,
3344 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003345 .base = &virt_bases[MMSS_BASE],
3346 .c = {
3347 .dbg_name = "camss_phy1_csi1phytimer_clk",
3348 .ops = &clk_ops_branch,
3349 CLK_INIT(camss_phy1_csi1phytimer_clk.c),
3350 },
3351};
3352
3353static struct branch_clk camss_phy2_csi2phytimer_clk = {
3354 .cbcr_reg = CAMSS_PHY2_CSI2PHYTIMER_CBCR,
3355 .parent = &csi2phytimer_clk_src.c,
3356 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003357 .base = &virt_bases[MMSS_BASE],
3358 .c = {
3359 .dbg_name = "camss_phy2_csi2phytimer_clk",
3360 .ops = &clk_ops_branch,
3361 CLK_INIT(camss_phy2_csi2phytimer_clk.c),
3362 },
3363};
3364
3365static struct branch_clk camss_top_ahb_clk = {
3366 .cbcr_reg = CAMSS_TOP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003367 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003368 .base = &virt_bases[MMSS_BASE],
3369 .c = {
3370 .dbg_name = "camss_top_ahb_clk",
3371 .ops = &clk_ops_branch,
3372 CLK_INIT(camss_top_ahb_clk.c),
3373 },
3374};
3375
3376static struct branch_clk camss_vfe_cpp_ahb_clk = {
3377 .cbcr_reg = CAMSS_VFE_CPP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003378 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003379 .base = &virt_bases[MMSS_BASE],
3380 .c = {
3381 .dbg_name = "camss_vfe_cpp_ahb_clk",
3382 .ops = &clk_ops_branch,
3383 CLK_INIT(camss_vfe_cpp_ahb_clk.c),
3384 },
3385};
3386
3387static struct branch_clk camss_vfe_cpp_clk = {
3388 .cbcr_reg = CAMSS_VFE_CPP_CBCR,
3389 .parent = &cpp_clk_src.c,
3390 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003391 .base = &virt_bases[MMSS_BASE],
3392 .c = {
3393 .dbg_name = "camss_vfe_cpp_clk",
3394 .ops = &clk_ops_branch,
3395 CLK_INIT(camss_vfe_cpp_clk.c),
3396 },
3397};
3398
3399static struct branch_clk camss_vfe_vfe0_clk = {
3400 .cbcr_reg = CAMSS_VFE_VFE0_CBCR,
3401 .parent = &vfe0_clk_src.c,
3402 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003403 .base = &virt_bases[MMSS_BASE],
3404 .c = {
3405 .dbg_name = "camss_vfe_vfe0_clk",
3406 .ops = &clk_ops_branch,
3407 CLK_INIT(camss_vfe_vfe0_clk.c),
3408 },
3409};
3410
3411static struct branch_clk camss_vfe_vfe1_clk = {
3412 .cbcr_reg = CAMSS_VFE_VFE1_CBCR,
3413 .parent = &vfe1_clk_src.c,
3414 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003415 .base = &virt_bases[MMSS_BASE],
3416 .c = {
3417 .dbg_name = "camss_vfe_vfe1_clk",
3418 .ops = &clk_ops_branch,
3419 CLK_INIT(camss_vfe_vfe1_clk.c),
3420 },
3421};
3422
3423static struct branch_clk camss_vfe_vfe_ahb_clk = {
3424 .cbcr_reg = CAMSS_VFE_VFE_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003425 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003426 .base = &virt_bases[MMSS_BASE],
3427 .c = {
3428 .dbg_name = "camss_vfe_vfe_ahb_clk",
3429 .ops = &clk_ops_branch,
3430 CLK_INIT(camss_vfe_vfe_ahb_clk.c),
3431 },
3432};
3433
3434static struct branch_clk camss_vfe_vfe_axi_clk = {
3435 .cbcr_reg = CAMSS_VFE_VFE_AXI_CBCR,
3436 .parent = &axi_clk_src.c,
3437 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003438 .base = &virt_bases[MMSS_BASE],
3439 .c = {
3440 .dbg_name = "camss_vfe_vfe_axi_clk",
3441 .ops = &clk_ops_branch,
3442 CLK_INIT(camss_vfe_vfe_axi_clk.c),
3443 },
3444};
3445
3446static struct branch_clk camss_vfe_vfe_ocmemnoc_clk = {
3447 .cbcr_reg = CAMSS_VFE_VFE_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003448 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003449 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003450 .base = &virt_bases[MMSS_BASE],
3451 .c = {
3452 .dbg_name = "camss_vfe_vfe_ocmemnoc_clk",
3453 .ops = &clk_ops_branch,
3454 CLK_INIT(camss_vfe_vfe_ocmemnoc_clk.c),
3455 },
3456};
3457
3458static struct branch_clk mdss_ahb_clk = {
3459 .cbcr_reg = MDSS_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003460 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003461 .base = &virt_bases[MMSS_BASE],
3462 .c = {
3463 .dbg_name = "mdss_ahb_clk",
3464 .ops = &clk_ops_branch,
3465 CLK_INIT(mdss_ahb_clk.c),
3466 },
3467};
3468
3469static struct branch_clk mdss_axi_clk = {
3470 .cbcr_reg = MDSS_AXI_CBCR,
3471 .parent = &axi_clk_src.c,
3472 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003473 .base = &virt_bases[MMSS_BASE],
3474 .c = {
3475 .dbg_name = "mdss_axi_clk",
3476 .ops = &clk_ops_branch,
3477 CLK_INIT(mdss_axi_clk.c),
3478 },
3479};
3480
3481static struct branch_clk mdss_byte0_clk = {
3482 .cbcr_reg = MDSS_BYTE0_CBCR,
3483 .parent = &byte0_clk_src.c,
3484 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003485 .base = &virt_bases[MMSS_BASE],
3486 .c = {
3487 .dbg_name = "mdss_byte0_clk",
3488 .ops = &clk_ops_branch,
3489 CLK_INIT(mdss_byte0_clk.c),
3490 },
3491};
3492
3493static struct branch_clk mdss_byte1_clk = {
3494 .cbcr_reg = MDSS_BYTE1_CBCR,
3495 .parent = &byte1_clk_src.c,
3496 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003497 .base = &virt_bases[MMSS_BASE],
3498 .c = {
3499 .dbg_name = "mdss_byte1_clk",
3500 .ops = &clk_ops_branch,
3501 CLK_INIT(mdss_byte1_clk.c),
3502 },
3503};
3504
3505static struct branch_clk mdss_edpaux_clk = {
3506 .cbcr_reg = MDSS_EDPAUX_CBCR,
3507 .parent = &edpaux_clk_src.c,
3508 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003509 .base = &virt_bases[MMSS_BASE],
3510 .c = {
3511 .dbg_name = "mdss_edpaux_clk",
3512 .ops = &clk_ops_branch,
3513 CLK_INIT(mdss_edpaux_clk.c),
3514 },
3515};
3516
3517static struct branch_clk mdss_edplink_clk = {
3518 .cbcr_reg = MDSS_EDPLINK_CBCR,
3519 .parent = &edplink_clk_src.c,
3520 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003521 .base = &virt_bases[MMSS_BASE],
3522 .c = {
3523 .dbg_name = "mdss_edplink_clk",
3524 .ops = &clk_ops_branch,
3525 CLK_INIT(mdss_edplink_clk.c),
3526 },
3527};
3528
3529static struct branch_clk mdss_edppixel_clk = {
3530 .cbcr_reg = MDSS_EDPPIXEL_CBCR,
3531 .parent = &edppixel_clk_src.c,
3532 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003533 .base = &virt_bases[MMSS_BASE],
3534 .c = {
3535 .dbg_name = "mdss_edppixel_clk",
3536 .ops = &clk_ops_branch,
3537 CLK_INIT(mdss_edppixel_clk.c),
3538 },
3539};
3540
3541static struct branch_clk mdss_esc0_clk = {
3542 .cbcr_reg = MDSS_ESC0_CBCR,
3543 .parent = &esc0_clk_src.c,
3544 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003545 .base = &virt_bases[MMSS_BASE],
3546 .c = {
3547 .dbg_name = "mdss_esc0_clk",
3548 .ops = &clk_ops_branch,
3549 CLK_INIT(mdss_esc0_clk.c),
3550 },
3551};
3552
3553static struct branch_clk mdss_esc1_clk = {
3554 .cbcr_reg = MDSS_ESC1_CBCR,
3555 .parent = &esc1_clk_src.c,
3556 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003557 .base = &virt_bases[MMSS_BASE],
3558 .c = {
3559 .dbg_name = "mdss_esc1_clk",
3560 .ops = &clk_ops_branch,
3561 CLK_INIT(mdss_esc1_clk.c),
3562 },
3563};
3564
3565static struct branch_clk mdss_extpclk_clk = {
3566 .cbcr_reg = MDSS_EXTPCLK_CBCR,
3567 .parent = &extpclk_clk_src.c,
3568 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003569 .base = &virt_bases[MMSS_BASE],
3570 .c = {
3571 .dbg_name = "mdss_extpclk_clk",
3572 .ops = &clk_ops_branch,
3573 CLK_INIT(mdss_extpclk_clk.c),
3574 },
3575};
3576
3577static struct branch_clk mdss_hdmi_ahb_clk = {
3578 .cbcr_reg = MDSS_HDMI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003579 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003580 .base = &virt_bases[MMSS_BASE],
3581 .c = {
3582 .dbg_name = "mdss_hdmi_ahb_clk",
3583 .ops = &clk_ops_branch,
3584 CLK_INIT(mdss_hdmi_ahb_clk.c),
3585 },
3586};
3587
3588static struct branch_clk mdss_hdmi_clk = {
3589 .cbcr_reg = MDSS_HDMI_CBCR,
3590 .parent = &hdmi_clk_src.c,
3591 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003592 .base = &virt_bases[MMSS_BASE],
3593 .c = {
3594 .dbg_name = "mdss_hdmi_clk",
3595 .ops = &clk_ops_branch,
3596 CLK_INIT(mdss_hdmi_clk.c),
3597 },
3598};
3599
3600static struct branch_clk mdss_mdp_clk = {
3601 .cbcr_reg = MDSS_MDP_CBCR,
3602 .parent = &mdp_clk_src.c,
3603 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003604 .base = &virt_bases[MMSS_BASE],
3605 .c = {
3606 .dbg_name = "mdss_mdp_clk",
3607 .ops = &clk_ops_branch,
3608 CLK_INIT(mdss_mdp_clk.c),
3609 },
3610};
3611
3612static struct branch_clk mdss_mdp_lut_clk = {
3613 .cbcr_reg = MDSS_MDP_LUT_CBCR,
3614 .parent = &mdp_clk_src.c,
3615 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003616 .base = &virt_bases[MMSS_BASE],
3617 .c = {
3618 .dbg_name = "mdss_mdp_lut_clk",
3619 .ops = &clk_ops_branch,
3620 CLK_INIT(mdss_mdp_lut_clk.c),
3621 },
3622};
3623
3624static struct branch_clk mdss_pclk0_clk = {
3625 .cbcr_reg = MDSS_PCLK0_CBCR,
3626 .parent = &pclk0_clk_src.c,
3627 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003628 .base = &virt_bases[MMSS_BASE],
3629 .c = {
3630 .dbg_name = "mdss_pclk0_clk",
3631 .ops = &clk_ops_branch,
3632 CLK_INIT(mdss_pclk0_clk.c),
3633 },
3634};
3635
3636static struct branch_clk mdss_pclk1_clk = {
3637 .cbcr_reg = MDSS_PCLK1_CBCR,
3638 .parent = &pclk1_clk_src.c,
3639 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003640 .base = &virt_bases[MMSS_BASE],
3641 .c = {
3642 .dbg_name = "mdss_pclk1_clk",
3643 .ops = &clk_ops_branch,
3644 CLK_INIT(mdss_pclk1_clk.c),
3645 },
3646};
3647
3648static struct branch_clk mdss_vsync_clk = {
3649 .cbcr_reg = MDSS_VSYNC_CBCR,
3650 .parent = &vsync_clk_src.c,
3651 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003652 .base = &virt_bases[MMSS_BASE],
3653 .c = {
3654 .dbg_name = "mdss_vsync_clk",
3655 .ops = &clk_ops_branch,
3656 CLK_INIT(mdss_vsync_clk.c),
3657 },
3658};
3659
3660static struct branch_clk mmss_misc_ahb_clk = {
3661 .cbcr_reg = MMSS_MISC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003662 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003663 .base = &virt_bases[MMSS_BASE],
3664 .c = {
3665 .dbg_name = "mmss_misc_ahb_clk",
3666 .ops = &clk_ops_branch,
3667 CLK_INIT(mmss_misc_ahb_clk.c),
3668 },
3669};
3670
3671static struct branch_clk mmss_mmssnoc_ahb_clk = {
3672 .cbcr_reg = MMSS_MMSSNOC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003673 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003674 .base = &virt_bases[MMSS_BASE],
3675 .c = {
3676 .dbg_name = "mmss_mmssnoc_ahb_clk",
3677 .ops = &clk_ops_branch,
3678 CLK_INIT(mmss_mmssnoc_ahb_clk.c),
3679 },
3680};
3681
3682static struct branch_clk mmss_mmssnoc_bto_ahb_clk = {
3683 .cbcr_reg = MMSS_MMSSNOC_BTO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003684 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003685 .base = &virt_bases[MMSS_BASE],
3686 .c = {
3687 .dbg_name = "mmss_mmssnoc_bto_ahb_clk",
3688 .ops = &clk_ops_branch,
3689 CLK_INIT(mmss_mmssnoc_bto_ahb_clk.c),
3690 },
3691};
3692
3693static struct branch_clk mmss_mmssnoc_axi_clk = {
3694 .cbcr_reg = MMSS_MMSSNOC_AXI_CBCR,
3695 .parent = &axi_clk_src.c,
Vikram Mulukutlabb475ec2012-06-15 11:18:31 -07003696 /* The bus driver needs set_rate to go through to the parent */
3697 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003698 .base = &virt_bases[MMSS_BASE],
3699 .c = {
3700 .dbg_name = "mmss_mmssnoc_axi_clk",
3701 .ops = &clk_ops_branch,
3702 CLK_INIT(mmss_mmssnoc_axi_clk.c),
3703 },
3704};
3705
3706static struct branch_clk mmss_s0_axi_clk = {
3707 .cbcr_reg = MMSS_S0_AXI_CBCR,
3708 .parent = &axi_clk_src.c,
3709 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003710 .base = &virt_bases[MMSS_BASE],
3711 .c = {
3712 .dbg_name = "mmss_s0_axi_clk",
3713 .ops = &clk_ops_branch,
3714 CLK_INIT(mmss_s0_axi_clk.c),
3715 },
3716};
3717
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003718struct branch_clk ocmemnoc_clk = {
3719 .cbcr_reg = OCMEMNOC_CBCR,
3720 .parent = &ocmemnoc_clk_src.c,
3721 .has_sibling = 0,
3722 .bcr_reg = 0x50b0,
3723 .base = &virt_bases[MMSS_BASE],
3724 .c = {
3725 .dbg_name = "ocmemnoc_clk",
3726 .ops = &clk_ops_branch,
3727 CLK_INIT(ocmemnoc_clk.c),
3728 },
3729};
3730
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003731static struct branch_clk venus0_ahb_clk = {
3732 .cbcr_reg = VENUS0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003733 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003734 .base = &virt_bases[MMSS_BASE],
3735 .c = {
3736 .dbg_name = "venus0_ahb_clk",
3737 .ops = &clk_ops_branch,
3738 CLK_INIT(venus0_ahb_clk.c),
3739 },
3740};
3741
3742static struct branch_clk venus0_axi_clk = {
3743 .cbcr_reg = VENUS0_AXI_CBCR,
3744 .parent = &axi_clk_src.c,
3745 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003746 .base = &virt_bases[MMSS_BASE],
3747 .c = {
3748 .dbg_name = "venus0_axi_clk",
3749 .ops = &clk_ops_branch,
3750 CLK_INIT(venus0_axi_clk.c),
3751 },
3752};
3753
3754static struct branch_clk venus0_ocmemnoc_clk = {
3755 .cbcr_reg = VENUS0_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003756 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003757 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003758 .base = &virt_bases[MMSS_BASE],
3759 .c = {
3760 .dbg_name = "venus0_ocmemnoc_clk",
3761 .ops = &clk_ops_branch,
3762 CLK_INIT(venus0_ocmemnoc_clk.c),
3763 },
3764};
3765
3766static struct branch_clk venus0_vcodec0_clk = {
3767 .cbcr_reg = VENUS0_VCODEC0_CBCR,
3768 .parent = &vcodec0_clk_src.c,
3769 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003770 .base = &virt_bases[MMSS_BASE],
3771 .c = {
3772 .dbg_name = "venus0_vcodec0_clk",
3773 .ops = &clk_ops_branch,
3774 CLK_INIT(venus0_vcodec0_clk.c),
3775 },
3776};
3777
3778static struct branch_clk oxili_gfx3d_clk = {
3779 .cbcr_reg = OXILI_GFX3D_CBCR,
3780 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003781 .base = &virt_bases[MMSS_BASE],
3782 .c = {
3783 .dbg_name = "oxili_gfx3d_clk",
3784 .ops = &clk_ops_branch,
3785 CLK_INIT(oxili_gfx3d_clk.c),
3786 },
3787};
3788
3789static struct branch_clk oxilicx_ahb_clk = {
3790 .cbcr_reg = OXILICX_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003791 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003792 .base = &virt_bases[MMSS_BASE],
3793 .c = {
3794 .dbg_name = "oxilicx_ahb_clk",
3795 .ops = &clk_ops_branch,
3796 CLK_INIT(oxilicx_ahb_clk.c),
3797 },
3798};
3799
3800static struct branch_clk oxilicx_axi_clk = {
3801 .cbcr_reg = OXILICX_AXI_CBCR,
3802 .parent = &axi_clk_src.c,
3803 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003804 .base = &virt_bases[MMSS_BASE],
3805 .c = {
3806 .dbg_name = "oxilicx_axi_clk",
3807 .ops = &clk_ops_branch,
3808 CLK_INIT(oxilicx_axi_clk.c),
3809 },
3810};
3811
3812static struct clk_freq_tbl ftbl_audio_core_slimbus_core_clock[] = {
3813 F_LPASS(28800000, lpapll0, 1, 15, 256),
3814 F_END
3815};
3816
3817static struct rcg_clk audio_core_slimbus_core_clk_src = {
3818 .cmd_rcgr_reg = SLIMBUS_CMD_RCGR,
3819 .set_rate = set_rate_mnd,
3820 .freq_tbl = ftbl_audio_core_slimbus_core_clock,
3821 .current_freq = &rcg_dummy_freq,
3822 .base = &virt_bases[LPASS_BASE],
3823 .c = {
3824 .dbg_name = "audio_core_slimbus_core_clk_src",
3825 .ops = &clk_ops_rcg_mnd,
3826 VDD_DIG_FMAX_MAP2(LOW, 70000000, NOMINAL, 140000000),
3827 CLK_INIT(audio_core_slimbus_core_clk_src.c),
3828 },
3829};
3830
3831static struct branch_clk audio_core_slimbus_core_clk = {
3832 .cbcr_reg = AUDIO_CORE_SLIMBUS_CORE_CBCR,
3833 .parent = &audio_core_slimbus_core_clk_src.c,
3834 .base = &virt_bases[LPASS_BASE],
3835 .c = {
3836 .dbg_name = "audio_core_slimbus_core_clk",
3837 .ops = &clk_ops_branch,
3838 CLK_INIT(audio_core_slimbus_core_clk.c),
3839 },
3840};
3841
3842static struct branch_clk audio_core_slimbus_lfabif_clk = {
3843 .cbcr_reg = AUDIO_CORE_SLIMBUS_LFABIF_CBCR,
3844 .has_sibling = 1,
3845 .base = &virt_bases[LPASS_BASE],
3846 .c = {
3847 .dbg_name = "audio_core_slimbus_lfabif_clk",
3848 .ops = &clk_ops_branch,
3849 CLK_INIT(audio_core_slimbus_lfabif_clk.c),
3850 },
3851};
3852
3853static struct clk_freq_tbl ftbl_audio_core_lpaif_clock[] = {
3854 F_LPASS( 512000, lpapll0, 16, 1, 60),
3855 F_LPASS( 768000, lpapll0, 16, 1, 40),
3856 F_LPASS( 1024000, lpapll0, 16, 1, 30),
3857 F_LPASS( 1536000, lpapll0, 16, 1, 10),
3858 F_LPASS( 2048000, lpapll0, 16, 1, 15),
3859 F_LPASS( 3072000, lpapll0, 16, 1, 10),
3860 F_LPASS( 4096000, lpapll0, 15, 1, 8),
3861 F_LPASS( 6144000, lpapll0, 10, 1, 8),
3862 F_LPASS( 8192000, lpapll0, 15, 1, 4),
3863 F_LPASS(12288000, lpapll0, 10, 1, 4),
3864 F_END
3865};
3866
3867static struct rcg_clk audio_core_lpaif_codec_spkr_clk_src = {
3868 .cmd_rcgr_reg = LPAIF_SPKR_CMD_RCGR,
3869 .set_rate = set_rate_mnd,
3870 .freq_tbl = ftbl_audio_core_lpaif_clock,
3871 .current_freq = &rcg_dummy_freq,
3872 .base = &virt_bases[LPASS_BASE],
3873 .c = {
3874 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
3875 .ops = &clk_ops_rcg_mnd,
3876 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3877 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
3878 },
3879};
3880
3881static struct rcg_clk audio_core_lpaif_pri_clk_src = {
3882 .cmd_rcgr_reg = LPAIF_PRI_CMD_RCGR,
3883 .set_rate = set_rate_mnd,
3884 .freq_tbl = ftbl_audio_core_lpaif_clock,
3885 .current_freq = &rcg_dummy_freq,
3886 .base = &virt_bases[LPASS_BASE],
3887 .c = {
3888 .dbg_name = "audio_core_lpaif_pri_clk_src",
3889 .ops = &clk_ops_rcg_mnd,
3890 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3891 CLK_INIT(audio_core_lpaif_pri_clk_src.c),
3892 },
3893};
3894
3895static struct rcg_clk audio_core_lpaif_sec_clk_src = {
3896 .cmd_rcgr_reg = LPAIF_SEC_CMD_RCGR,
3897 .set_rate = set_rate_mnd,
3898 .freq_tbl = ftbl_audio_core_lpaif_clock,
3899 .current_freq = &rcg_dummy_freq,
3900 .base = &virt_bases[LPASS_BASE],
3901 .c = {
3902 .dbg_name = "audio_core_lpaif_sec_clk_src",
3903 .ops = &clk_ops_rcg_mnd,
3904 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3905 CLK_INIT(audio_core_lpaif_sec_clk_src.c),
3906 },
3907};
3908
3909static struct rcg_clk audio_core_lpaif_ter_clk_src = {
3910 .cmd_rcgr_reg = LPAIF_TER_CMD_RCGR,
3911 .set_rate = set_rate_mnd,
3912 .freq_tbl = ftbl_audio_core_lpaif_clock,
3913 .current_freq = &rcg_dummy_freq,
3914 .base = &virt_bases[LPASS_BASE],
3915 .c = {
3916 .dbg_name = "audio_core_lpaif_ter_clk_src",
3917 .ops = &clk_ops_rcg_mnd,
3918 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3919 CLK_INIT(audio_core_lpaif_ter_clk_src.c),
3920 },
3921};
3922
3923static struct rcg_clk audio_core_lpaif_quad_clk_src = {
3924 .cmd_rcgr_reg = LPAIF_QUAD_CMD_RCGR,
3925 .set_rate = set_rate_mnd,
3926 .freq_tbl = ftbl_audio_core_lpaif_clock,
3927 .current_freq = &rcg_dummy_freq,
3928 .base = &virt_bases[LPASS_BASE],
3929 .c = {
3930 .dbg_name = "audio_core_lpaif_quad_clk_src",
3931 .ops = &clk_ops_rcg_mnd,
3932 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3933 CLK_INIT(audio_core_lpaif_quad_clk_src.c),
3934 },
3935};
3936
3937static struct rcg_clk audio_core_lpaif_pcm0_clk_src = {
3938 .cmd_rcgr_reg = LPAIF_PCM0_CMD_RCGR,
3939 .set_rate = set_rate_mnd,
3940 .freq_tbl = ftbl_audio_core_lpaif_clock,
3941 .current_freq = &rcg_dummy_freq,
3942 .base = &virt_bases[LPASS_BASE],
3943 .c = {
3944 .dbg_name = "audio_core_lpaif_pcm0_clk_src",
3945 .ops = &clk_ops_rcg_mnd,
3946 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3947 CLK_INIT(audio_core_lpaif_pcm0_clk_src.c),
3948 },
3949};
3950
3951static struct rcg_clk audio_core_lpaif_pcm1_clk_src = {
3952 .cmd_rcgr_reg = LPAIF_PCM1_CMD_RCGR,
3953 .set_rate = set_rate_mnd,
3954 .freq_tbl = ftbl_audio_core_lpaif_clock,
3955 .current_freq = &rcg_dummy_freq,
3956 .base = &virt_bases[LPASS_BASE],
3957 .c = {
3958 .dbg_name = "audio_core_lpaif_pcm1_clk_src",
3959 .ops = &clk_ops_rcg_mnd,
3960 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3961 CLK_INIT(audio_core_lpaif_pcm1_clk_src.c),
3962 },
3963};
3964
3965static struct branch_clk audio_core_lpaif_codec_spkr_osr_clk = {
3966 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR,
3967 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
3968 .has_sibling = 1,
3969 .base = &virt_bases[LPASS_BASE],
3970 .c = {
3971 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
3972 .ops = &clk_ops_branch,
3973 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
3974 },
3975};
3976
3977static struct branch_clk audio_core_lpaif_codec_spkr_ebit_clk = {
3978 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003979 .has_sibling = 1,
3980 .base = &virt_bases[LPASS_BASE],
3981 .c = {
3982 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
3983 .ops = &clk_ops_branch,
3984 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
3985 },
3986};
3987
3988static struct branch_clk audio_core_lpaif_codec_spkr_ibit_clk = {
3989 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR,
3990 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
3991 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07003992 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003993 .base = &virt_bases[LPASS_BASE],
3994 .c = {
3995 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
3996 .ops = &clk_ops_branch,
3997 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
3998 },
3999};
4000
4001static struct branch_clk audio_core_lpaif_pri_osr_clk = {
4002 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_OSR_CBCR,
4003 .parent = &audio_core_lpaif_pri_clk_src.c,
4004 .has_sibling = 1,
4005 .base = &virt_bases[LPASS_BASE],
4006 .c = {
4007 .dbg_name = "audio_core_lpaif_pri_osr_clk",
4008 .ops = &clk_ops_branch,
4009 CLK_INIT(audio_core_lpaif_pri_osr_clk.c),
4010 },
4011};
4012
4013static struct branch_clk audio_core_lpaif_pri_ebit_clk = {
4014 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004015 .has_sibling = 1,
4016 .base = &virt_bases[LPASS_BASE],
4017 .c = {
4018 .dbg_name = "audio_core_lpaif_pri_ebit_clk",
4019 .ops = &clk_ops_branch,
4020 CLK_INIT(audio_core_lpaif_pri_ebit_clk.c),
4021 },
4022};
4023
4024static struct branch_clk audio_core_lpaif_pri_ibit_clk = {
4025 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_IBIT_CBCR,
4026 .parent = &audio_core_lpaif_pri_clk_src.c,
4027 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004028 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004029 .base = &virt_bases[LPASS_BASE],
4030 .c = {
4031 .dbg_name = "audio_core_lpaif_pri_ibit_clk",
4032 .ops = &clk_ops_branch,
4033 CLK_INIT(audio_core_lpaif_pri_ibit_clk.c),
4034 },
4035};
4036
4037static struct branch_clk audio_core_lpaif_sec_osr_clk = {
4038 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_OSR_CBCR,
4039 .parent = &audio_core_lpaif_sec_clk_src.c,
4040 .has_sibling = 1,
4041 .base = &virt_bases[LPASS_BASE],
4042 .c = {
4043 .dbg_name = "audio_core_lpaif_sec_osr_clk",
4044 .ops = &clk_ops_branch,
4045 CLK_INIT(audio_core_lpaif_sec_osr_clk.c),
4046 },
4047};
4048
4049static struct branch_clk audio_core_lpaif_sec_ebit_clk = {
4050 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004051 .has_sibling = 1,
4052 .base = &virt_bases[LPASS_BASE],
4053 .c = {
4054 .dbg_name = "audio_core_lpaif_sec_ebit_clk",
4055 .ops = &clk_ops_branch,
4056 CLK_INIT(audio_core_lpaif_sec_ebit_clk.c),
4057 },
4058};
4059
4060static struct branch_clk audio_core_lpaif_sec_ibit_clk = {
4061 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_IBIT_CBCR,
4062 .parent = &audio_core_lpaif_sec_clk_src.c,
4063 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004064 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004065 .base = &virt_bases[LPASS_BASE],
4066 .c = {
4067 .dbg_name = "audio_core_lpaif_sec_ibit_clk",
4068 .ops = &clk_ops_branch,
4069 CLK_INIT(audio_core_lpaif_sec_ibit_clk.c),
4070 },
4071};
4072
4073static struct branch_clk audio_core_lpaif_ter_osr_clk = {
4074 .cbcr_reg = AUDIO_CORE_LPAIF_TER_OSR_CBCR,
4075 .parent = &audio_core_lpaif_ter_clk_src.c,
4076 .has_sibling = 1,
4077 .base = &virt_bases[LPASS_BASE],
4078 .c = {
4079 .dbg_name = "audio_core_lpaif_ter_osr_clk",
4080 .ops = &clk_ops_branch,
4081 CLK_INIT(audio_core_lpaif_ter_osr_clk.c),
4082 },
4083};
4084
4085static struct branch_clk audio_core_lpaif_ter_ebit_clk = {
4086 .cbcr_reg = AUDIO_CORE_LPAIF_TER_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004087 .has_sibling = 1,
4088 .base = &virt_bases[LPASS_BASE],
4089 .c = {
4090 .dbg_name = "audio_core_lpaif_ter_ebit_clk",
4091 .ops = &clk_ops_branch,
4092 CLK_INIT(audio_core_lpaif_ter_ebit_clk.c),
4093 },
4094};
4095
4096static struct branch_clk audio_core_lpaif_ter_ibit_clk = {
4097 .cbcr_reg = AUDIO_CORE_LPAIF_TER_IBIT_CBCR,
4098 .parent = &audio_core_lpaif_ter_clk_src.c,
4099 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004100 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004101 .base = &virt_bases[LPASS_BASE],
4102 .c = {
4103 .dbg_name = "audio_core_lpaif_ter_ibit_clk",
4104 .ops = &clk_ops_branch,
4105 CLK_INIT(audio_core_lpaif_ter_ibit_clk.c),
4106 },
4107};
4108
4109static struct branch_clk audio_core_lpaif_quad_osr_clk = {
4110 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_OSR_CBCR,
4111 .parent = &audio_core_lpaif_quad_clk_src.c,
4112 .has_sibling = 1,
4113 .base = &virt_bases[LPASS_BASE],
4114 .c = {
4115 .dbg_name = "audio_core_lpaif_quad_osr_clk",
4116 .ops = &clk_ops_branch,
4117 CLK_INIT(audio_core_lpaif_quad_osr_clk.c),
4118 },
4119};
4120
4121static struct branch_clk audio_core_lpaif_quad_ebit_clk = {
4122 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004123 .has_sibling = 1,
4124 .base = &virt_bases[LPASS_BASE],
4125 .c = {
4126 .dbg_name = "audio_core_lpaif_quad_ebit_clk",
4127 .ops = &clk_ops_branch,
4128 CLK_INIT(audio_core_lpaif_quad_ebit_clk.c),
4129 },
4130};
4131
4132static struct branch_clk audio_core_lpaif_quad_ibit_clk = {
4133 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR,
4134 .parent = &audio_core_lpaif_quad_clk_src.c,
4135 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004136 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004137 .base = &virt_bases[LPASS_BASE],
4138 .c = {
4139 .dbg_name = "audio_core_lpaif_quad_ibit_clk",
4140 .ops = &clk_ops_branch,
4141 CLK_INIT(audio_core_lpaif_quad_ibit_clk.c),
4142 },
4143};
4144
4145static struct branch_clk audio_core_lpaif_pcm0_ebit_clk = {
4146 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004147 .has_sibling = 1,
4148 .base = &virt_bases[LPASS_BASE],
4149 .c = {
4150 .dbg_name = "audio_core_lpaif_pcm0_ebit_clk",
4151 .ops = &clk_ops_branch,
4152 CLK_INIT(audio_core_lpaif_pcm0_ebit_clk.c),
4153 },
4154};
4155
4156static struct branch_clk audio_core_lpaif_pcm0_ibit_clk = {
4157 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR,
4158 .parent = &audio_core_lpaif_pcm0_clk_src.c,
4159 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004160 .base = &virt_bases[LPASS_BASE],
4161 .c = {
4162 .dbg_name = "audio_core_lpaif_pcm0_ibit_clk",
4163 .ops = &clk_ops_branch,
4164 CLK_INIT(audio_core_lpaif_pcm0_ibit_clk.c),
4165 },
4166};
4167
4168static struct branch_clk audio_core_lpaif_pcm1_ebit_clk = {
4169 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR,
4170 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4171 .has_sibling = 1,
4172 .base = &virt_bases[LPASS_BASE],
4173 .c = {
4174 .dbg_name = "audio_core_lpaif_pcm1_ebit_clk",
4175 .ops = &clk_ops_branch,
4176 CLK_INIT(audio_core_lpaif_pcm1_ebit_clk.c),
4177 },
4178};
4179
4180static struct branch_clk audio_core_lpaif_pcm1_ibit_clk = {
4181 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR,
4182 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4183 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004184 .base = &virt_bases[LPASS_BASE],
4185 .c = {
4186 .dbg_name = "audio_core_lpaif_pcm1_ibit_clk",
4187 .ops = &clk_ops_branch,
4188 CLK_INIT(audio_core_lpaif_pcm1_ibit_clk.c),
4189 },
4190};
4191
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004192static struct branch_clk q6ss_ahb_lfabif_clk = {
4193 .cbcr_reg = LPASS_Q6SS_AHB_LFABIF_CBCR,
4194 .has_sibling = 1,
4195 .base = &virt_bases[LPASS_BASE],
4196 .c = {
4197 .dbg_name = "q6ss_ahb_lfabif_clk",
4198 .ops = &clk_ops_branch,
4199 CLK_INIT(q6ss_ahb_lfabif_clk.c),
4200 },
4201};
4202
4203static struct branch_clk q6ss_xo_clk = {
4204 .cbcr_reg = LPASS_Q6SS_XO_CBCR,
4205 .bcr_reg = LPASS_Q6SS_BCR,
4206 .has_sibling = 1,
4207 .base = &virt_bases[LPASS_BASE],
4208 .c = {
4209 .dbg_name = "q6ss_xo_clk",
4210 .ops = &clk_ops_branch,
4211 CLK_INIT(q6ss_xo_clk.c),
4212 },
4213};
4214
4215static struct branch_clk mss_xo_q6_clk = {
4216 .cbcr_reg = MSS_XO_Q6_CBCR,
4217 .bcr_reg = MSS_Q6SS_BCR,
4218 .has_sibling = 1,
4219 .base = &virt_bases[MSS_BASE],
4220 .c = {
4221 .dbg_name = "mss_xo_q6_clk",
4222 .ops = &clk_ops_branch,
4223 CLK_INIT(mss_xo_q6_clk.c),
4224 .depends = &gcc_mss_cfg_ahb_clk.c,
4225 },
4226};
4227
4228static struct branch_clk mss_bus_q6_clk = {
4229 .cbcr_reg = MSS_BUS_Q6_CBCR,
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004230 .has_sibling = 1,
4231 .base = &virt_bases[MSS_BASE],
4232 .c = {
4233 .dbg_name = "mss_bus_q6_clk",
4234 .ops = &clk_ops_branch,
4235 CLK_INIT(mss_bus_q6_clk.c),
4236 .depends = &gcc_mss_cfg_ahb_clk.c,
4237 },
4238};
4239
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004240#ifdef CONFIG_DEBUG_FS
4241
4242struct measure_mux_entry {
4243 struct clk *c;
4244 int base;
4245 u32 debug_mux;
4246};
4247
4248struct measure_mux_entry measure_mux[] = {
4249 {&gcc_bam_dma_ahb_clk.c, GCC_BASE, 0x00e8},
4250 {&gcc_blsp1_ahb_clk.c, GCC_BASE, 0x0090},
4251 {&gcc_blsp1_qup1_i2c_apps_clk.c, GCC_BASE, 0x0093},
4252 {&gcc_blsp1_qup1_spi_apps_clk.c, GCC_BASE, 0x0092},
4253 {&gcc_blsp1_qup2_i2c_apps_clk.c, GCC_BASE, 0x0098},
4254 {&gcc_blsp1_qup2_spi_apps_clk.c, GCC_BASE, 0x0096},
4255 {&gcc_blsp1_qup3_i2c_apps_clk.c, GCC_BASE, 0x009c},
4256 {&gcc_blsp1_qup3_spi_apps_clk.c, GCC_BASE, 0x009b},
4257 {&gcc_blsp1_qup4_i2c_apps_clk.c, GCC_BASE, 0x00a1},
4258 {&gcc_blsp1_qup4_spi_apps_clk.c, GCC_BASE, 0x00a0},
4259 {&gcc_blsp1_qup5_i2c_apps_clk.c, GCC_BASE, 0x00a5},
4260 {&gcc_blsp1_qup5_spi_apps_clk.c, GCC_BASE, 0x00a4},
4261 {&gcc_blsp1_qup6_i2c_apps_clk.c, GCC_BASE, 0x00aa},
4262 {&gcc_blsp1_qup6_spi_apps_clk.c, GCC_BASE, 0x00a9},
4263 {&gcc_blsp1_uart1_apps_clk.c, GCC_BASE, 0x0094},
4264 {&gcc_blsp1_uart2_apps_clk.c, GCC_BASE, 0x0099},
4265 {&gcc_blsp1_uart3_apps_clk.c, GCC_BASE, 0x009d},
4266 {&gcc_blsp1_uart4_apps_clk.c, GCC_BASE, 0x00a2},
4267 {&gcc_blsp1_uart5_apps_clk.c, GCC_BASE, 0x00a6},
4268 {&gcc_blsp1_uart6_apps_clk.c, GCC_BASE, 0x00ab},
4269 {&gcc_blsp2_ahb_clk.c, GCC_BASE, 0x00b0},
4270 {&gcc_blsp2_qup1_i2c_apps_clk.c, GCC_BASE, 0x00b3},
4271 {&gcc_blsp2_qup1_spi_apps_clk.c, GCC_BASE, 0x00b2},
4272 {&gcc_blsp2_qup2_i2c_apps_clk.c, GCC_BASE, 0x00b8},
4273 {&gcc_blsp2_qup2_spi_apps_clk.c, GCC_BASE, 0x00b6},
4274 {&gcc_blsp2_qup3_i2c_apps_clk.c, GCC_BASE, 0x00bc},
4275 {&gcc_blsp2_qup3_spi_apps_clk.c, GCC_BASE, 0x00bb},
4276 {&gcc_blsp2_qup4_i2c_apps_clk.c, GCC_BASE, 0x00c1},
4277 {&gcc_blsp2_qup4_spi_apps_clk.c, GCC_BASE, 0x00c0},
4278 {&gcc_blsp2_qup5_i2c_apps_clk.c, GCC_BASE, 0x00c5},
4279 {&gcc_blsp2_qup5_spi_apps_clk.c, GCC_BASE, 0x00c4},
4280 {&gcc_blsp2_qup6_i2c_apps_clk.c, GCC_BASE, 0x00ca},
4281 {&gcc_blsp2_qup6_spi_apps_clk.c, GCC_BASE, 0x00c9},
4282 {&gcc_blsp2_uart1_apps_clk.c, GCC_BASE, 0x00b4},
4283 {&gcc_blsp2_uart2_apps_clk.c, GCC_BASE, 0x00b9},
4284 {&gcc_blsp2_uart3_apps_clk.c, GCC_BASE, 0x00bd},
4285 {&gcc_blsp2_uart4_apps_clk.c, GCC_BASE, 0x00c2},
4286 {&gcc_blsp2_uart5_apps_clk.c, GCC_BASE, 0x00c6},
4287 {&gcc_blsp2_uart6_apps_clk.c, GCC_BASE, 0x00cb},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004288 {&gcc_boot_rom_ahb_clk.c, GCC_BASE, 0x0100},
4289 {&gcc_mss_cfg_ahb_clk.c, GCC_BASE, 0x0030},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004290 {&gcc_ce1_clk.c, GCC_BASE, 0x0140},
4291 {&gcc_ce2_clk.c, GCC_BASE, 0x0148},
4292 {&gcc_pdm2_clk.c, GCC_BASE, 0x00da},
4293 {&gcc_pdm_ahb_clk.c, GCC_BASE, 0x00d8},
4294 {&gcc_prng_ahb_clk.c, GCC_BASE, 0x00e0},
4295 {&gcc_sdcc1_ahb_clk.c, GCC_BASE, 0x0071},
4296 {&gcc_sdcc1_apps_clk.c, GCC_BASE, 0x0070},
4297 {&gcc_sdcc2_ahb_clk.c, GCC_BASE, 0x0079},
4298 {&gcc_sdcc2_apps_clk.c, GCC_BASE, 0x0078},
4299 {&gcc_sdcc3_ahb_clk.c, GCC_BASE, 0x0081},
4300 {&gcc_sdcc3_apps_clk.c, GCC_BASE, 0x0080},
4301 {&gcc_sdcc4_ahb_clk.c, GCC_BASE, 0x0089},
4302 {&gcc_sdcc4_apps_clk.c, GCC_BASE, 0x0088},
4303 {&gcc_tsif_ahb_clk.c, GCC_BASE, 0x00f0},
4304 {&gcc_tsif_ref_clk.c, GCC_BASE, 0x00f1},
4305 {&gcc_usb30_master_clk.c, GCC_BASE, 0x0050},
4306 {&gcc_usb30_mock_utmi_clk.c, GCC_BASE, 0x0052},
4307 {&gcc_usb_hs_ahb_clk.c, GCC_BASE, 0x0069},
4308 {&gcc_usb_hs_system_clk.c, GCC_BASE, 0x0068},
4309 {&gcc_usb_hsic_ahb_clk.c, GCC_BASE, 0x0060},
4310 {&gcc_usb_hsic_clk.c, GCC_BASE, 0x0062},
4311 {&gcc_usb_hsic_io_cal_clk.c, GCC_BASE, 0x0063},
4312 {&gcc_usb_hsic_system_clk.c, GCC_BASE, 0x0061},
4313 {&mmss_mmssnoc_ahb_clk.c, MMSS_BASE, 0x0001},
4314 {&mmss_mmssnoc_axi_clk.c, MMSS_BASE, 0x0004},
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004315 {&ocmemnoc_clk.c, MMSS_BASE, 0x0007},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004316 {&camss_cci_cci_ahb_clk.c, MMSS_BASE, 0x002e},
4317 {&camss_cci_cci_clk.c, MMSS_BASE, 0x002d},
4318 {&camss_csi0_ahb_clk.c, MMSS_BASE, 0x0042},
4319 {&camss_csi0_clk.c, MMSS_BASE, 0x0041},
4320 {&camss_csi0phy_clk.c, MMSS_BASE, 0x0043},
4321 {&camss_csi0pix_clk.c, MMSS_BASE, 0x0045},
4322 {&camss_csi0rdi_clk.c, MMSS_BASE, 0x0044},
4323 {&camss_csi1_ahb_clk.c, MMSS_BASE, 0x0047},
4324 {&camss_csi1_clk.c, MMSS_BASE, 0x0046},
4325 {&camss_csi1phy_clk.c, MMSS_BASE, 0x0048},
4326 {&camss_csi1pix_clk.c, MMSS_BASE, 0x004a},
4327 {&camss_csi1rdi_clk.c, MMSS_BASE, 0x0049},
4328 {&camss_csi2_ahb_clk.c, MMSS_BASE, 0x004c},
4329 {&camss_csi2_clk.c, MMSS_BASE, 0x004b},
4330 {&camss_csi2phy_clk.c, MMSS_BASE, 0x004d},
4331 {&camss_csi2pix_clk.c, MMSS_BASE, 0x004f},
4332 {&camss_csi2rdi_clk.c, MMSS_BASE, 0x004e},
4333 {&camss_csi3_ahb_clk.c, MMSS_BASE, 0x0051},
4334 {&camss_csi3_clk.c, MMSS_BASE, 0x0050},
4335 {&camss_csi3phy_clk.c, MMSS_BASE, 0x0052},
4336 {&camss_csi3pix_clk.c, MMSS_BASE, 0x0054},
4337 {&camss_csi3rdi_clk.c, MMSS_BASE, 0x0053},
4338 {&camss_csi_vfe0_clk.c, MMSS_BASE, 0x003f},
4339 {&camss_csi_vfe1_clk.c, MMSS_BASE, 0x0040},
4340 {&camss_gp0_clk.c, MMSS_BASE, 0x0027},
4341 {&camss_gp1_clk.c, MMSS_BASE, 0x0028},
4342 {&camss_ispif_ahb_clk.c, MMSS_BASE, 0x0055},
4343 {&camss_jpeg_jpeg0_clk.c, MMSS_BASE, 0x0032},
4344 {&camss_jpeg_jpeg1_clk.c, MMSS_BASE, 0x0033},
4345 {&camss_jpeg_jpeg2_clk.c, MMSS_BASE, 0x0034},
4346 {&camss_jpeg_jpeg_ahb_clk.c, MMSS_BASE, 0x0035},
4347 {&camss_jpeg_jpeg_axi_clk.c, MMSS_BASE, 0x0036},
4348 {&camss_jpeg_jpeg_ocmemnoc_clk.c, MMSS_BASE, 0x0037},
4349 {&camss_mclk0_clk.c, MMSS_BASE, 0x0029},
4350 {&camss_mclk1_clk.c, MMSS_BASE, 0x002a},
4351 {&camss_mclk2_clk.c, MMSS_BASE, 0x002b},
4352 {&camss_mclk3_clk.c, MMSS_BASE, 0x002c},
4353 {&camss_micro_ahb_clk.c, MMSS_BASE, 0x0026},
4354 {&camss_phy0_csi0phytimer_clk.c, MMSS_BASE, 0x002f},
4355 {&camss_phy1_csi1phytimer_clk.c, MMSS_BASE, 0x0030},
4356 {&camss_phy2_csi2phytimer_clk.c, MMSS_BASE, 0x0031},
4357 {&camss_top_ahb_clk.c, MMSS_BASE, 0x0025},
4358 {&camss_vfe_cpp_ahb_clk.c, MMSS_BASE, 0x003b},
4359 {&camss_vfe_cpp_clk.c, MMSS_BASE, 0x003a},
4360 {&camss_vfe_vfe0_clk.c, MMSS_BASE, 0x0038},
4361 {&camss_vfe_vfe1_clk.c, MMSS_BASE, 0x0039},
4362 {&camss_vfe_vfe_ahb_clk.c, MMSS_BASE, 0x003c},
4363 {&camss_vfe_vfe_axi_clk.c, MMSS_BASE, 0x003d},
4364 {&camss_vfe_vfe_ocmemnoc_clk.c, MMSS_BASE, 0x003e},
4365 {&mdss_ahb_clk.c, MMSS_BASE, 0x0022},
4366 {&mdss_hdmi_clk.c, MMSS_BASE, 0x001d},
4367 {&mdss_mdp_clk.c, MMSS_BASE, 0x0014},
4368 {&mdss_mdp_lut_clk.c, MMSS_BASE, 0x0015},
4369 {&mdss_axi_clk.c, MMSS_BASE, 0x0024},
4370 {&mdss_vsync_clk.c, MMSS_BASE, 0x001c},
4371 {&mdss_esc0_clk.c, MMSS_BASE, 0x0020},
4372 {&mdss_esc1_clk.c, MMSS_BASE, 0x0021},
4373 {&mdss_edpaux_clk.c, MMSS_BASE, 0x001b},
4374 {&mdss_byte0_clk.c, MMSS_BASE, 0x001e},
4375 {&mdss_byte1_clk.c, MMSS_BASE, 0x001f},
4376 {&mdss_edplink_clk.c, MMSS_BASE, 0x001a},
4377 {&mdss_edppixel_clk.c, MMSS_BASE, 0x0019},
4378 {&mdss_extpclk_clk.c, MMSS_BASE, 0x0018},
4379 {&mdss_hdmi_ahb_clk.c, MMSS_BASE, 0x0023},
4380 {&mdss_pclk0_clk.c, MMSS_BASE, 0x0016},
4381 {&mdss_pclk1_clk.c, MMSS_BASE, 0x0017},
4382 {&audio_core_lpaif_pri_clk_src.c, LPASS_BASE, 0x0017},
4383 {&audio_core_lpaif_sec_clk_src.c, LPASS_BASE, 0x0016},
4384 {&audio_core_lpaif_ter_clk_src.c, LPASS_BASE, 0x0015},
4385 {&audio_core_lpaif_quad_clk_src.c, LPASS_BASE, 0x0014},
4386 {&audio_core_lpaif_pcm0_clk_src.c, LPASS_BASE, 0x0013},
4387 {&audio_core_lpaif_pcm1_clk_src.c, LPASS_BASE, 0x0012},
4388 {&audio_core_slimbus_core_clk.c, LPASS_BASE, 0x003d},
4389 {&audio_core_slimbus_lfabif_clk.c, LPASS_BASE, 0x003e},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004390 {&q6ss_xo_clk.c, LPASS_BASE, 0x002b},
4391 {&q6ss_ahb_lfabif_clk.c, LPASS_BASE, 0x001e},
4392 {&mss_bus_q6_clk.c, MSS_BASE, 0x003c},
4393 {&mss_xo_q6_clk.c, MSS_BASE, 0x0007},
4394
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004395 {&dummy_clk, N_BASES, 0x0000},
4396};
4397
4398static int measure_clk_set_parent(struct clk *c, struct clk *parent)
4399{
4400 struct measure_clk *clk = to_measure_clk(c);
4401 unsigned long flags;
4402 u32 regval, clk_sel, i;
4403
4404 if (!parent)
4405 return -EINVAL;
4406
4407 for (i = 0; i < (ARRAY_SIZE(measure_mux) - 1); i++)
4408 if (measure_mux[i].c == parent)
4409 break;
4410
4411 if (measure_mux[i].c == &dummy_clk)
4412 return -EINVAL;
4413
4414 spin_lock_irqsave(&local_clock_reg_lock, flags);
4415 /*
4416 * Program the test vector, measurement period (sample_ticks)
4417 * and scaling multiplier.
4418 */
4419 clk->sample_ticks = 0x10000;
4420 clk->multiplier = 1;
4421
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004422 writel_relaxed(0, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004423 writel_relaxed(0, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4424 writel_relaxed(0, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4425 writel_relaxed(0, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4426
4427 switch (measure_mux[i].base) {
4428
4429 case GCC_BASE:
4430 clk_sel = measure_mux[i].debug_mux;
4431 break;
4432
4433 case MMSS_BASE:
4434 clk_sel = 0x02C;
4435 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4436 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4437
4438 /* Activate debug clock output */
4439 regval |= BIT(16);
4440 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4441 break;
4442
4443 case LPASS_BASE:
4444 clk_sel = 0x169;
4445 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4446 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4447
4448 /* Activate debug clock output */
4449 regval |= BIT(16);
4450 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4451 break;
4452
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004453 case MSS_BASE:
4454 clk_sel = 0x32;
4455 regval = BVAL(5, 0, measure_mux[i].debug_mux);
4456 writel_relaxed(regval, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
4457 break;
4458
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004459 default:
4460 return -EINVAL;
4461 }
4462
4463 /* Set debug mux clock index */
4464 regval = BVAL(8, 0, clk_sel);
4465 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4466
4467 /* Activate debug clock output */
4468 regval |= BIT(16);
4469 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4470
4471 /* Make sure test vector is set before starting measurements. */
4472 mb();
4473 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4474
4475 return 0;
4476}
4477
4478/* Sample clock for 'ticks' reference clock ticks. */
4479static u32 run_measurement(unsigned ticks)
4480{
4481 /* Stop counters and set the XO4 counter start value. */
4482 writel_relaxed(ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4483
4484 /* Wait for timer to become ready. */
4485 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4486 BIT(25)) != 0)
4487 cpu_relax();
4488
4489 /* Run measurement and wait for completion. */
4490 writel_relaxed(BIT(20)|ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4491 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4492 BIT(25)) == 0)
4493 cpu_relax();
4494
4495 /* Return measured ticks. */
4496 return readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4497 BM(24, 0);
4498}
4499
4500/*
4501 * Perform a hardware rate measurement for a given clock.
4502 * FOR DEBUG USE ONLY: Measurements take ~15 ms!
4503 */
4504static unsigned long measure_clk_get_rate(struct clk *c)
4505{
4506 unsigned long flags;
4507 u32 gcc_xo4_reg_backup;
4508 u64 raw_count_short, raw_count_full;
4509 struct measure_clk *clk = to_measure_clk(c);
4510 unsigned ret;
4511
4512 ret = clk_prepare_enable(&cxo_clk_src.c);
4513 if (ret) {
4514 pr_warning("CXO clock failed to enable. Can't measure\n");
4515 return 0;
4516 }
4517
4518 spin_lock_irqsave(&local_clock_reg_lock, flags);
4519
4520 /* Enable CXO/4 and RINGOSC branch. */
4521 gcc_xo4_reg_backup = readl_relaxed(GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4522 writel_relaxed(0x1, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4523
4524 /*
4525 * The ring oscillator counter will not reset if the measured clock
4526 * is not running. To detect this, run a short measurement before
4527 * the full measurement. If the raw results of the two are the same
4528 * then the clock must be off.
4529 */
4530
4531 /* Run a short measurement. (~1 ms) */
4532 raw_count_short = run_measurement(0x1000);
4533 /* Run a full measurement. (~14 ms) */
4534 raw_count_full = run_measurement(clk->sample_ticks);
4535
4536 writel_relaxed(gcc_xo4_reg_backup, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4537
4538 /* Return 0 if the clock is off. */
4539 if (raw_count_full == raw_count_short) {
4540 ret = 0;
4541 } else {
4542 /* Compute rate in Hz. */
4543 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
4544 do_div(raw_count_full, ((clk->sample_ticks * 10) + 35));
4545 ret = (raw_count_full * clk->multiplier);
4546 }
4547
4548 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4549
4550 clk_disable_unprepare(&cxo_clk_src.c);
4551
4552 return ret;
4553}
4554#else /* !CONFIG_DEBUG_FS */
4555static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
4556{
4557 return -EINVAL;
4558}
4559
4560static unsigned long measure_clk_get_rate(struct clk *clk)
4561{
4562 return 0;
4563}
4564#endif /* CONFIG_DEBUG_FS */
4565
Matt Wagantallae053222012-05-14 19:42:07 -07004566static struct clk_ops clk_ops_measure = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004567 .set_parent = measure_clk_set_parent,
4568 .get_rate = measure_clk_get_rate,
4569};
4570
4571static struct measure_clk measure_clk = {
4572 .c = {
4573 .dbg_name = "measure_clk",
Matt Wagantallae053222012-05-14 19:42:07 -07004574 .ops = &clk_ops_measure,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004575 CLK_INIT(measure_clk.c),
4576 },
4577 .multiplier = 1,
4578};
4579
4580static struct clk_lookup msm_clocks_copper[] = {
4581 CLK_LOOKUP("xo", cxo_clk_src.c, "msm_otg"),
4582 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-lpass"),
Matt Wagantall4e2599e2012-03-21 22:31:35 -07004583 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-mss"),
Matt Wagantalle6e00d52012-03-08 17:39:07 -08004584 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-mba"),
Tianyi Gou4307d6c2012-05-31 18:36:07 -07004585 CLK_LOOKUP("xo", cxo_clk_src.c, "pil_pronto"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004586 CLK_LOOKUP("measure", measure_clk.c, "debug"),
4587
4588 CLK_LOOKUP("dma_bam_pclk", gcc_bam_dma_ahb_clk.c, "msm_sps"),
4589 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "msm_serial_hsl.0"),
4590 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "spi_qsd.1"),
4591 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004592 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_spi_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004593 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004594 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_spi_apps_clk.c, "spi_qsd.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004595 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_i2c_apps_clk.c, ""),
4596 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_spi_apps_clk.c, ""),
4597 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_i2c_apps_clk.c, ""),
4598 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_spi_apps_clk.c, ""),
4599 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_i2c_apps_clk.c, ""),
4600 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_spi_apps_clk.c, ""),
4601 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_i2c_apps_clk.c, ""),
4602 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_spi_apps_clk.c, ""),
4603 CLK_LOOKUP("core_clk", gcc_blsp1_uart1_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004604 CLK_LOOKUP("core_clk", gcc_blsp1_uart2_apps_clk.c, ""),
4605 CLK_LOOKUP("core_clk", gcc_blsp1_uart3_apps_clk.c, "msm_serial_hsl.0"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004606 CLK_LOOKUP("core_clk", gcc_blsp1_uart4_apps_clk.c, ""),
4607 CLK_LOOKUP("core_clk", gcc_blsp1_uart5_apps_clk.c, ""),
4608 CLK_LOOKUP("core_clk", gcc_blsp1_uart6_apps_clk.c, ""),
4609
4610 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f9966000.i2c"),
4611 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f995e000.serial"),
4612 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_i2c_apps_clk.c, ""),
4613 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_spi_apps_clk.c, ""),
4614 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_i2c_apps_clk.c, ""),
4615 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004616 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_i2c_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004617 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004618 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_i2c_apps_clk.c, "f9966000.i2c"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004619 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_spi_apps_clk.c, ""),
4620 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_i2c_apps_clk.c, ""),
4621 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_spi_apps_clk.c, ""),
4622 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_i2c_apps_clk.c, ""),
4623 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004624 CLK_LOOKUP("core_clk", gcc_blsp2_uart1_apps_clk.c, ""),
4625 CLK_LOOKUP("core_clk", gcc_blsp2_uart2_apps_clk.c, "f995e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004626 CLK_LOOKUP("core_clk", gcc_blsp2_uart3_apps_clk.c, ""),
4627 CLK_LOOKUP("core_clk", gcc_blsp2_uart4_apps_clk.c, ""),
4628 CLK_LOOKUP("core_clk", gcc_blsp2_uart5_apps_clk.c, ""),
4629 CLK_LOOKUP("core_clk", gcc_blsp2_uart6_apps_clk.c, ""),
4630
4631 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, ""),
4632 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, ""),
4633 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, ""),
4634 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, ""),
4635 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, ""),
4636 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, ""),
4637
4638 CLK_LOOKUP("core_clk", gcc_gp1_clk.c, ""),
4639 CLK_LOOKUP("core_clk", gcc_gp2_clk.c, ""),
4640 CLK_LOOKUP("core_clk", gcc_gp3_clk.c, ""),
4641
4642 CLK_LOOKUP("core_clk", gcc_pdm2_clk.c, ""),
4643 CLK_LOOKUP("iface_clk", gcc_pdm_ahb_clk.c, ""),
4644 CLK_LOOKUP("iface_clk", gcc_prng_ahb_clk.c, ""),
4645
4646 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4647 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304648 CLK_LOOKUP("bus_clk", pnoc_sdcc1_clk.c, "msm_sdcc.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004649 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4650 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304651 CLK_LOOKUP("bus_clk", pnoc_sdcc2_clk.c, "msm_sdcc.2"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004652 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4653 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304654 CLK_LOOKUP("bus_clk", pnoc_sdcc3_clk.c, "msm_sdcc.3"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004655 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4656 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304657 CLK_LOOKUP("bus_clk", pnoc_sdcc4_clk.c, "msm_sdcc.4"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004658
4659 CLK_LOOKUP("iface_clk", gcc_tsif_ahb_clk.c, ""),
4660 CLK_LOOKUP("ref_clk", gcc_tsif_ref_clk.c, ""),
4661
Manu Gautam51be9712012-06-06 14:54:52 +05304662 CLK_LOOKUP("core_clk", gcc_usb30_master_clk.c, "msm_dwc3"),
4663 CLK_LOOKUP("utmi_clk", gcc_usb30_mock_utmi_clk.c, "msm_dwc3"),
4664 CLK_LOOKUP("iface_clk", gcc_usb_hs_ahb_clk.c, "msm_otg"),
4665 CLK_LOOKUP("core_clk", gcc_usb_hs_system_clk.c, "msm_otg"),
4666 CLK_LOOKUP("iface_clk", gcc_usb_hsic_ahb_clk.c, "msm_hsic_host"),
4667 CLK_LOOKUP("phy_clk", gcc_usb_hsic_clk.c, "msm_hsic_host"),
4668 CLK_LOOKUP("cal_clk", gcc_usb_hsic_io_cal_clk.c, "msm_hsic_host"),
4669 CLK_LOOKUP("core_clk", gcc_usb_hsic_system_clk.c, "msm_hsic_host"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004670
4671 /* Multimedia clocks */
4672 CLK_LOOKUP("bus_clk_src", axi_clk_src.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004673 CLK_LOOKUP("bus_clk", mmss_mmssnoc_ahb_clk.c, ""),
4674 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, ""),
4675 CLK_LOOKUP("core_clk", mdss_edpaux_clk.c, ""),
4676 CLK_LOOKUP("core_clk", mdss_edppixel_clk.c, ""),
4677 CLK_LOOKUP("core_clk", mdss_esc0_clk.c, ""),
4678 CLK_LOOKUP("core_clk", mdss_esc1_clk.c, ""),
4679 CLK_LOOKUP("iface_clk", mdss_hdmi_ahb_clk.c, ""),
4680 CLK_LOOKUP("core_clk", mdss_hdmi_clk.c, ""),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004681 CLK_LOOKUP("core_clk", mdss_mdp_clk.c, "mdp.0"),
4682 CLK_LOOKUP("lut_clk", mdss_mdp_lut_clk.c, "mdp.0"),
4683 CLK_LOOKUP("core_clk_src", mdp_clk_src.c, "mdp.0"),
4684 CLK_LOOKUP("vsync_clk", mdss_vsync_clk.c, "mdp.0"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004685 CLK_LOOKUP("iface_clk", camss_cci_cci_ahb_clk.c, ""),
4686 CLK_LOOKUP("core_clk", camss_cci_cci_clk.c, ""),
4687 CLK_LOOKUP("iface_clk", camss_csi0_ahb_clk.c, ""),
4688 CLK_LOOKUP("camss_csi0_clk", camss_csi0_clk.c, ""),
4689 CLK_LOOKUP("camss_csi0phy_clk", camss_csi0phy_clk.c, ""),
4690 CLK_LOOKUP("camss_csi0pix_clk", camss_csi0pix_clk.c, ""),
4691 CLK_LOOKUP("camss_csi0rdi_clk", camss_csi0rdi_clk.c, ""),
4692 CLK_LOOKUP("iface_clk", camss_csi1_ahb_clk.c, ""),
4693 CLK_LOOKUP("camss_csi1_clk", camss_csi1_clk.c, ""),
4694 CLK_LOOKUP("camss_csi1phy_clk", camss_csi1phy_clk.c, ""),
4695 CLK_LOOKUP("camss_csi1pix_clk", camss_csi1pix_clk.c, ""),
4696 CLK_LOOKUP("camss_csi1rdi_clk", camss_csi1rdi_clk.c, ""),
4697 CLK_LOOKUP("iface_clk", camss_csi2_ahb_clk.c, ""),
4698 CLK_LOOKUP("camss_csi2_clk", camss_csi2_clk.c, ""),
4699 CLK_LOOKUP("camss_csi2phy_clk", camss_csi2phy_clk.c, ""),
4700 CLK_LOOKUP("camss_csi2pix_clk", camss_csi2pix_clk.c, ""),
4701 CLK_LOOKUP("camss_csi2rdi_clk", camss_csi2rdi_clk.c, ""),
4702 CLK_LOOKUP("iface_clk", camss_csi3_ahb_clk.c, ""),
4703 CLK_LOOKUP("camss_csi3_clk", camss_csi3_clk.c, ""),
4704 CLK_LOOKUP("camss_csi3phy_clk", camss_csi3phy_clk.c, ""),
4705 CLK_LOOKUP("camss_csi3pix_clk", camss_csi3pix_clk.c, ""),
4706 CLK_LOOKUP("camss_csi3rdi_clk", camss_csi3rdi_clk.c, ""),
4707 CLK_LOOKUP("camss_csi0_clk_src", csi0_clk_src.c, ""),
4708 CLK_LOOKUP("camss_csi1_clk_src", csi1_clk_src.c, ""),
4709 CLK_LOOKUP("camss_csi2_clk_src", csi2_clk_src.c, ""),
4710 CLK_LOOKUP("camss_csi3_clk_src", csi3_clk_src.c, ""),
4711 CLK_LOOKUP("camss_csi_vfe0_clk", camss_csi_vfe0_clk.c, ""),
4712 CLK_LOOKUP("camss_csi_vfe1_clk", camss_csi_vfe1_clk.c, ""),
4713 CLK_LOOKUP("core_clk", camss_gp0_clk.c, ""),
4714 CLK_LOOKUP("core_clk", camss_gp1_clk.c, ""),
4715 CLK_LOOKUP("iface_clk", camss_ispif_ahb_clk.c, ""),
4716 CLK_LOOKUP("core_clk", camss_jpeg_jpeg0_clk.c, ""),
4717 CLK_LOOKUP("core_clk", camss_jpeg_jpeg1_clk.c, ""),
4718 CLK_LOOKUP("core_clk", camss_jpeg_jpeg2_clk.c, ""),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004719 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
4720 "fda64000.qcom,iommu"),
4721 CLK_LOOKUP("core_clk", camss_jpeg_jpeg_axi_clk.c,
4722 "fda64000.qcom,iommu"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004723 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_axi_clk.c, ""),
4724 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c, ""),
4725 CLK_LOOKUP("core_clk", camss_mclk0_clk.c, ""),
4726 CLK_LOOKUP("core_clk", camss_mclk1_clk.c, ""),
4727 CLK_LOOKUP("core_clk", camss_mclk2_clk.c, ""),
4728 CLK_LOOKUP("core_clk", camss_mclk3_clk.c, ""),
4729 CLK_LOOKUP("iface_clk", camss_micro_ahb_clk.c, ""),
4730 CLK_LOOKUP("core_clk", camss_phy0_csi0phytimer_clk.c, ""),
4731 CLK_LOOKUP("core_clk", camss_phy1_csi1phytimer_clk.c, ""),
4732 CLK_LOOKUP("core_clk", camss_phy2_csi2phytimer_clk.c, ""),
4733 CLK_LOOKUP("iface_clk", camss_top_ahb_clk.c, ""),
4734 CLK_LOOKUP("iface_clk", camss_vfe_cpp_ahb_clk.c, ""),
4735 CLK_LOOKUP("core_clk", camss_vfe_cpp_clk.c, ""),
4736 CLK_LOOKUP("camss_vfe_vfe0_clk", camss_vfe_vfe0_clk.c, ""),
4737 CLK_LOOKUP("camss_vfe_vfe1_clk", camss_vfe_vfe1_clk.c, ""),
4738 CLK_LOOKUP("vfe0_clk_src", vfe0_clk_src.c, ""),
4739 CLK_LOOKUP("vfe1_clk_src", vfe1_clk_src.c, ""),
4740 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, ""),
4741 CLK_LOOKUP("bus_clk", camss_vfe_vfe_axi_clk.c, ""),
4742 CLK_LOOKUP("bus_clk", camss_vfe_vfe_ocmemnoc_clk.c, ""),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004743 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "mdp.0"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004744 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd928000.qcom,iommu"),
4745 CLK_LOOKUP("core_clk", mdss_axi_clk.c, "fd928000.qcom,iommu"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004746 CLK_LOOKUP("bus_clk", mdss_axi_clk.c, "mdp.0"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004747 CLK_LOOKUP("core_clk", oxili_gfx3d_clk.c, ""),
4748 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, ""),
4749 CLK_LOOKUP("bus_clk", oxilicx_axi_clk.c, ""),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004750 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc84000.qcom,iommu"),
4751 CLK_LOOKUP("core_clk", venus0_axi_clk.c, "fdc84000.qcom,iommu"),
4752 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004753
4754 /* LPASS clocks */
4755 CLK_LOOKUP("core_clk", audio_core_slimbus_core_clk.c, "fe12f000.slim"),
4756 CLK_LOOKUP("iface_clk", audio_core_slimbus_lfabif_clk.c,
4757 "fe12f000.slim"),
4758 CLK_LOOKUP("core_clk", audio_core_lpaif_codec_spkr_clk_src.c, ""),
4759 CLK_LOOKUP("osr_clk", audio_core_lpaif_codec_spkr_osr_clk.c, ""),
4760 CLK_LOOKUP("ebit_clk", audio_core_lpaif_codec_spkr_ebit_clk.c, ""),
4761 CLK_LOOKUP("ibit_clk", audio_core_lpaif_codec_spkr_ibit_clk.c, ""),
4762 CLK_LOOKUP("core_clk", audio_core_lpaif_pri_clk_src.c, ""),
4763 CLK_LOOKUP("osr_clk", audio_core_lpaif_pri_osr_clk.c, ""),
4764 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pri_ebit_clk.c, ""),
4765 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pri_ibit_clk.c, ""),
4766 CLK_LOOKUP("core_clk", audio_core_lpaif_sec_clk_src.c, ""),
4767 CLK_LOOKUP("osr_clk", audio_core_lpaif_sec_osr_clk.c, ""),
4768 CLK_LOOKUP("ebit_clk", audio_core_lpaif_sec_ebit_clk.c, ""),
4769 CLK_LOOKUP("ibit_clk", audio_core_lpaif_sec_ibit_clk.c, ""),
4770 CLK_LOOKUP("core_clk", audio_core_lpaif_ter_clk_src.c, ""),
4771 CLK_LOOKUP("osr_clk", audio_core_lpaif_ter_osr_clk.c, ""),
4772 CLK_LOOKUP("ebit_clk", audio_core_lpaif_ter_ebit_clk.c, ""),
4773 CLK_LOOKUP("ibit_clk", audio_core_lpaif_ter_ibit_clk.c, ""),
4774 CLK_LOOKUP("core_clk", audio_core_lpaif_quad_clk_src.c, ""),
4775 CLK_LOOKUP("osr_clk", audio_core_lpaif_quad_osr_clk.c, ""),
4776 CLK_LOOKUP("ebit_clk", audio_core_lpaif_quad_ebit_clk.c, ""),
4777 CLK_LOOKUP("ibit_clk", audio_core_lpaif_quad_ibit_clk.c, ""),
4778 CLK_LOOKUP("core_clk", audio_core_lpaif_pcm0_clk_src.c, ""),
4779 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm0_ebit_clk.c, ""),
4780 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm0_ibit_clk.c, ""),
4781 CLK_LOOKUP("core_clk", audio_core_lpaif_pcm1_clk_src.c, ""),
4782 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm1_ebit_clk.c, ""),
4783 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm1_ibit_clk.c, ""),
4784
Matt Wagantall4e2599e2012-03-21 22:31:35 -07004785 CLK_LOOKUP("core_clk", mss_xo_q6_clk.c, "pil-q6v5-mss"),
4786 CLK_LOOKUP("bus_clk", mss_bus_q6_clk.c, "pil-q6v5-mss"),
4787 CLK_LOOKUP("bus_clk", gcc_mss_cfg_ahb_clk.c, ""),
4788 CLK_LOOKUP("mem_clk", gcc_boot_rom_ahb_clk.c, "pil-q6v5-mss"),
Matt Wagantalld41ce772012-05-10 23:16:41 -07004789 CLK_LOOKUP("core_clk", q6ss_xo_clk.c, "pil-q6v5-lpass"),
4790 CLK_LOOKUP("bus_clk", q6ss_ahb_lfabif_clk.c, "pil-q6v5-lpass"),
Hariprasad Dhalinarasimhade991f02012-05-31 13:15:51 -07004791 CLK_LOOKUP("core_clk", gcc_prng_ahb_clk.c, "msm_rng"),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004792
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004793 /* TODO: Remove dummy clocks as soon as they become unnecessary */
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004794 CLK_DUMMY("dfab_clk", DFAB_CLK, "msm_sps", OFF),
4795 CLK_DUMMY("mem_clk", NULL, "msm_sps", OFF),
4796 CLK_DUMMY("bus_clk", NULL, "scm", OFF),
Ramesh Masavarapufb1f01e2012-06-14 09:40:40 -07004797 CLK_DUMMY("bus_clk", NULL, "qseecom", OFF),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004798
4799 CLK_LOOKUP("bus_clk", snoc_clk.c, ""),
4800 CLK_LOOKUP("bus_clk", pnoc_clk.c, ""),
4801 CLK_LOOKUP("bus_clk", cnoc_clk.c, ""),
4802 CLK_LOOKUP("mem_clk", bimc_clk.c, ""),
4803 CLK_LOOKUP("mem_clk", ocmemgx_clk.c, ""),
4804 CLK_LOOKUP("bus_clk", snoc_a_clk.c, ""),
4805 CLK_LOOKUP("bus_clk", pnoc_a_clk.c, ""),
4806 CLK_LOOKUP("bus_clk", cnoc_a_clk.c, ""),
4807 CLK_LOOKUP("mem_clk", bimc_a_clk.c, ""),
4808 CLK_LOOKUP("mem_clk", ocmemgx_a_clk.c, ""),
4809
4810 CLK_LOOKUP("bus_clk", cnoc_msmbus_clk.c, "msm_config_noc"),
4811 CLK_LOOKUP("bus_a_clk", cnoc_msmbus_a_clk.c, "msm_config_noc"),
4812 CLK_LOOKUP("bus_clk", snoc_msmbus_clk.c, "msm_sys_noc"),
4813 CLK_LOOKUP("bus_a_clk", snoc_msmbus_a_clk.c, "msm_sys_noc"),
4814 CLK_LOOKUP("bus_clk", pnoc_msmbus_clk.c, "msm_periph_noc"),
4815 CLK_LOOKUP("bus_a_clk", pnoc_msmbus_a_clk.c, "msm_periph_noc"),
4816 CLK_LOOKUP("mem_clk", bimc_msmbus_clk.c, "msm_bimc"),
4817 CLK_LOOKUP("mem_a_clk", bimc_msmbus_a_clk.c, "msm_bimc"),
4818 CLK_LOOKUP("mem_clk", bimc_acpu_a_clk.c, ""),
4819 CLK_LOOKUP("ocmem_clk", ocmemgx_msmbus_clk.c, "msm_bus"),
4820 CLK_LOOKUP("ocmem_a_clk", ocmemgx_msmbus_a_clk.c, "msm_bus"),
4821 CLK_LOOKUP("bus_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
4822 CLK_LOOKUP("bus_a_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
Vikram Mulukutlabb475ec2012-06-15 11:18:31 -07004823 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, "msm_mmss_noc"),
4824 CLK_LOOKUP("bus_a_clk", mmss_mmssnoc_axi_clk.c, "msm_mmss_noc"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004825};
4826
4827static struct pll_config_regs gpll0_regs __initdata = {
4828 .l_reg = (void __iomem *)GPLL0_L_REG,
4829 .m_reg = (void __iomem *)GPLL0_M_REG,
4830 .n_reg = (void __iomem *)GPLL0_N_REG,
4831 .config_reg = (void __iomem *)GPLL0_USER_CTL_REG,
4832 .mode_reg = (void __iomem *)GPLL0_MODE_REG,
4833 .base = &virt_bases[GCC_BASE],
4834};
4835
4836/* GPLL0 at 600 MHz, main output enabled. */
4837static struct pll_config gpll0_config __initdata = {
4838 .l = 0x1f,
4839 .m = 0x1,
4840 .n = 0x4,
4841 .vco_val = 0x0,
4842 .vco_mask = BM(21, 20),
4843 .pre_div_val = 0x0,
4844 .pre_div_mask = BM(14, 12),
4845 .post_div_val = 0x0,
4846 .post_div_mask = BM(9, 8),
4847 .mn_ena_val = BIT(24),
4848 .mn_ena_mask = BIT(24),
4849 .main_output_val = BIT(0),
4850 .main_output_mask = BIT(0),
4851};
4852
4853static struct pll_config_regs gpll1_regs __initdata = {
4854 .l_reg = (void __iomem *)GPLL1_L_REG,
4855 .m_reg = (void __iomem *)GPLL1_M_REG,
4856 .n_reg = (void __iomem *)GPLL1_N_REG,
4857 .config_reg = (void __iomem *)GPLL1_USER_CTL_REG,
4858 .mode_reg = (void __iomem *)GPLL1_MODE_REG,
4859 .base = &virt_bases[GCC_BASE],
4860};
4861
4862/* GPLL1 at 480 MHz, main output enabled. */
4863static struct pll_config gpll1_config __initdata = {
4864 .l = 0x19,
4865 .m = 0x0,
4866 .n = 0x1,
4867 .vco_val = 0x0,
4868 .vco_mask = BM(21, 20),
4869 .pre_div_val = 0x0,
4870 .pre_div_mask = BM(14, 12),
4871 .post_div_val = 0x0,
4872 .post_div_mask = BM(9, 8),
4873 .main_output_val = BIT(0),
4874 .main_output_mask = BIT(0),
4875};
4876
4877static struct pll_config_regs mmpll0_regs __initdata = {
4878 .l_reg = (void __iomem *)MMPLL0_L_REG,
4879 .m_reg = (void __iomem *)MMPLL0_M_REG,
4880 .n_reg = (void __iomem *)MMPLL0_N_REG,
4881 .config_reg = (void __iomem *)MMPLL0_USER_CTL_REG,
4882 .mode_reg = (void __iomem *)MMPLL0_MODE_REG,
4883 .base = &virt_bases[MMSS_BASE],
4884};
4885
4886/* MMPLL0 at 800 MHz, main output enabled. */
4887static struct pll_config mmpll0_config __initdata = {
4888 .l = 0x29,
4889 .m = 0x2,
4890 .n = 0x3,
4891 .vco_val = 0x0,
4892 .vco_mask = BM(21, 20),
4893 .pre_div_val = 0x0,
4894 .pre_div_mask = BM(14, 12),
4895 .post_div_val = 0x0,
4896 .post_div_mask = BM(9, 8),
4897 .mn_ena_val = BIT(24),
4898 .mn_ena_mask = BIT(24),
4899 .main_output_val = BIT(0),
4900 .main_output_mask = BIT(0),
4901};
4902
4903static struct pll_config_regs mmpll1_regs __initdata = {
4904 .l_reg = (void __iomem *)MMPLL1_L_REG,
4905 .m_reg = (void __iomem *)MMPLL1_M_REG,
4906 .n_reg = (void __iomem *)MMPLL1_N_REG,
4907 .config_reg = (void __iomem *)MMPLL1_USER_CTL_REG,
4908 .mode_reg = (void __iomem *)MMPLL1_MODE_REG,
4909 .base = &virt_bases[MMSS_BASE],
4910};
4911
4912/* MMPLL1 at 1000 MHz, main output enabled. */
4913static struct pll_config mmpll1_config __initdata = {
4914 .l = 0x34,
4915 .m = 0x1,
4916 .n = 0xC,
4917 .vco_val = 0x0,
4918 .vco_mask = BM(21, 20),
4919 .pre_div_val = 0x0,
4920 .pre_div_mask = BM(14, 12),
4921 .post_div_val = 0x0,
4922 .post_div_mask = BM(9, 8),
4923 .mn_ena_val = BIT(24),
4924 .mn_ena_mask = BIT(24),
4925 .main_output_val = BIT(0),
4926 .main_output_mask = BIT(0),
4927};
4928
4929static struct pll_config_regs mmpll3_regs __initdata = {
4930 .l_reg = (void __iomem *)MMPLL3_L_REG,
4931 .m_reg = (void __iomem *)MMPLL3_M_REG,
4932 .n_reg = (void __iomem *)MMPLL3_N_REG,
4933 .config_reg = (void __iomem *)MMPLL3_USER_CTL_REG,
4934 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
4935 .base = &virt_bases[MMSS_BASE],
4936};
4937
4938/* MMPLL3 at 820 MHz, main output enabled. */
4939static struct pll_config mmpll3_config __initdata = {
4940 .l = 0x2A,
4941 .m = 0x11,
4942 .n = 0x18,
4943 .vco_val = 0x0,
4944 .vco_mask = BM(21, 20),
4945 .pre_div_val = 0x0,
4946 .pre_div_mask = BM(14, 12),
4947 .post_div_val = 0x0,
4948 .post_div_mask = BM(9, 8),
4949 .mn_ena_val = BIT(24),
4950 .mn_ena_mask = BIT(24),
4951 .main_output_val = BIT(0),
4952 .main_output_mask = BIT(0),
4953};
4954
4955static struct pll_config_regs lpapll0_regs __initdata = {
4956 .l_reg = (void __iomem *)LPAPLL_L_REG,
4957 .m_reg = (void __iomem *)LPAPLL_M_REG,
4958 .n_reg = (void __iomem *)LPAPLL_N_REG,
4959 .config_reg = (void __iomem *)LPAPLL_USER_CTL_REG,
4960 .mode_reg = (void __iomem *)LPAPLL_MODE_REG,
4961 .base = &virt_bases[LPASS_BASE],
4962};
4963
4964/* LPAPLL0 at 491.52 MHz, main output enabled. */
4965static struct pll_config lpapll0_config __initdata = {
4966 .l = 0x33,
4967 .m = 0x1,
4968 .n = 0x5,
4969 .vco_val = 0x0,
4970 .vco_mask = BM(21, 20),
4971 .pre_div_val = BVAL(14, 12, 0x1),
4972 .pre_div_mask = BM(14, 12),
4973 .post_div_val = 0x0,
4974 .post_div_mask = BM(9, 8),
4975 .mn_ena_val = BIT(24),
4976 .mn_ena_mask = BIT(24),
4977 .main_output_val = BIT(0),
4978 .main_output_mask = BIT(0),
4979};
4980
4981#define PLL_AUX_OUTPUT BIT(1)
4982
4983static void __init reg_init(void)
4984{
4985 u32 regval;
4986
4987 if (!(readl_relaxed(GCC_REG_BASE(GPLL0_STATUS_REG))
4988 & gpll0_clk_src.status_mask))
4989 configure_pll(&gpll0_config, &gpll0_regs, 1);
4990
4991 if (!(readl_relaxed(GCC_REG_BASE(GPLL1_STATUS_REG))
4992 & gpll1_clk_src.status_mask))
4993 configure_pll(&gpll1_config, &gpll1_regs, 1);
4994
4995 configure_pll(&mmpll0_config, &mmpll0_regs, 1);
4996 configure_pll(&mmpll1_config, &mmpll1_regs, 1);
4997 configure_pll(&mmpll3_config, &mmpll3_regs, 0);
4998 configure_pll(&lpapll0_config, &lpapll0_regs, 1);
4999
5000 /* Active GPLL0's aux output. This is needed by acpuclock. */
5001 regval = readl_relaxed(GCC_REG_BASE(GPLL0_USER_CTL_REG));
5002 regval |= BIT(PLL_AUX_OUTPUT);
5003 writel_relaxed(regval, GCC_REG_BASE(GPLL0_USER_CTL_REG));
5004
5005 /* Vote for GPLL0 to turn on. Needed by acpuclock. */
5006 regval = readl_relaxed(GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5007 regval |= BIT(0);
5008 writel_relaxed(regval, GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5009
5010 /*
5011 * TODO: Confirm that no clocks need to be voted on in this sleep vote
5012 * register.
5013 */
5014 writel_relaxed(0x0, GCC_REG_BASE(APCS_CLOCK_SLEEP_ENA_VOTE));
5015}
5016
5017static void __init msmcopper_clock_post_init(void)
5018{
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005019 clk_set_rate(&axi_clk_src.c, 333330000);
5020
5021 /* Set rates for single-rate clocks. */
5022 clk_set_rate(&usb30_master_clk_src.c,
5023 usb30_master_clk_src.freq_tbl[0].freq_hz);
5024 clk_set_rate(&tsif_ref_clk_src.c,
5025 tsif_ref_clk_src.freq_tbl[0].freq_hz);
5026 clk_set_rate(&usb_hs_system_clk_src.c,
5027 usb_hs_system_clk_src.freq_tbl[0].freq_hz);
5028 clk_set_rate(&usb_hsic_clk_src.c,
5029 usb_hsic_clk_src.freq_tbl[0].freq_hz);
5030 clk_set_rate(&usb_hsic_io_cal_clk_src.c,
5031 usb_hsic_io_cal_clk_src.freq_tbl[0].freq_hz);
5032 clk_set_rate(&usb_hsic_system_clk_src.c,
5033 usb_hsic_system_clk_src.freq_tbl[0].freq_hz);
5034 clk_set_rate(&usb30_mock_utmi_clk_src.c,
5035 usb30_mock_utmi_clk_src.freq_tbl[0].freq_hz);
5036 clk_set_rate(&pdm2_clk_src.c, pdm2_clk_src.freq_tbl[0].freq_hz);
5037 clk_set_rate(&cci_clk_src.c, cci_clk_src.freq_tbl[0].freq_hz);
5038 clk_set_rate(&mclk0_clk_src.c, mclk0_clk_src.freq_tbl[0].freq_hz);
5039 clk_set_rate(&mclk1_clk_src.c, mclk1_clk_src.freq_tbl[0].freq_hz);
5040 clk_set_rate(&mclk2_clk_src.c, mclk2_clk_src.freq_tbl[0].freq_hz);
5041 clk_set_rate(&edpaux_clk_src.c, edpaux_clk_src.freq_tbl[0].freq_hz);
5042 clk_set_rate(&esc0_clk_src.c, esc0_clk_src.freq_tbl[0].freq_hz);
5043 clk_set_rate(&esc1_clk_src.c, esc1_clk_src.freq_tbl[0].freq_hz);
5044 clk_set_rate(&hdmi_clk_src.c, hdmi_clk_src.freq_tbl[0].freq_hz);
5045 clk_set_rate(&vsync_clk_src.c, vsync_clk_src.freq_tbl[0].freq_hz);
5046 clk_set_rate(&audio_core_slimbus_core_clk_src.c,
5047 audio_core_slimbus_core_clk_src.freq_tbl[0].freq_hz);
5048}
5049
5050#define GCC_CC_PHYS 0xFC400000
5051#define GCC_CC_SIZE SZ_16K
5052
5053#define MMSS_CC_PHYS 0xFD8C0000
5054#define MMSS_CC_SIZE SZ_256K
5055
5056#define LPASS_CC_PHYS 0xFE000000
5057#define LPASS_CC_SIZE SZ_256K
5058
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005059#define MSS_CC_PHYS 0xFC980000
5060#define MSS_CC_SIZE SZ_16K
5061
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005062static void __init msmcopper_clock_pre_init(void)
5063{
5064 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5065 if (!virt_bases[GCC_BASE])
5066 panic("clock-copper: Unable to ioremap GCC memory!");
5067
5068 virt_bases[MMSS_BASE] = ioremap(MMSS_CC_PHYS, MMSS_CC_SIZE);
5069 if (!virt_bases[MMSS_BASE])
5070 panic("clock-copper: Unable to ioremap MMSS_CC memory!");
5071
5072 virt_bases[LPASS_BASE] = ioremap(LPASS_CC_PHYS, LPASS_CC_SIZE);
5073 if (!virt_bases[LPASS_BASE])
5074 panic("clock-copper: Unable to ioremap LPASS_CC memory!");
5075
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005076 virt_bases[MSS_BASE] = ioremap(MSS_CC_PHYS, MSS_CC_SIZE);
5077 if (!virt_bases[MSS_BASE])
5078 panic("clock-copper: Unable to ioremap MSS_CC memory!");
5079
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005080 clk_ops_local_pll.enable = copper_pll_clk_enable;
5081
5082 reg_init();
5083}
5084
5085struct clock_init_data msmcopper_clock_init_data __initdata = {
5086 .table = msm_clocks_copper,
5087 .size = ARRAY_SIZE(msm_clocks_copper),
5088 .pre_init = msmcopper_clock_pre_init,
5089 .post_init = msmcopper_clock_post_init,
5090};