| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
| Paul Mundt | 757e3c1 | 2009-04-20 21:11:07 +0900 | [diff] [blame] | 2 | * Low-Level PCI Support for the SH7751 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3 | * | 
| Paul Mundt | 757e3c1 | 2009-04-20 21:11:07 +0900 | [diff] [blame] | 4 | *  Copyright (C) 2003 - 2009  Paul Mundt | 
|  | 5 | *  Copyright (C) 2001  Dustin McIntire | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 6 | * | 
| Paul Mundt | 757e3c1 | 2009-04-20 21:11:07 +0900 | [diff] [blame] | 7 | *  With cleanup by Paul van Gool <pvangool@mimotech.com>, 2003. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 8 | * | 
| Paul Mundt | 757e3c1 | 2009-04-20 21:11:07 +0900 | [diff] [blame] | 9 | * This file is subject to the terms and conditions of the GNU General Public | 
|  | 10 | * License.  See the file "COPYING" in the main directory of this archive | 
|  | 11 | * for more details. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 12 | */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 13 | #include <linux/init.h> | 
|  | 14 | #include <linux/pci.h> | 
| Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 15 | #include <linux/types.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 16 | #include <linux/errno.h> | 
| Paul Mundt | 757e3c1 | 2009-04-20 21:11:07 +0900 | [diff] [blame] | 17 | #include <linux/io.h> | 
| Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 18 | #include "pci-sh4.h" | 
|  | 19 | #include <asm/addrspace.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 20 |  | 
| Paul Mundt | 757e3c1 | 2009-04-20 21:11:07 +0900 | [diff] [blame] | 21 | static int __init __area_sdram_check(struct pci_channel *chan, | 
|  | 22 | unsigned int area) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 23 | { | 
| Paul Mundt | 757e3c1 | 2009-04-20 21:11:07 +0900 | [diff] [blame] | 24 | unsigned long word; | 
|  | 25 |  | 
|  | 26 | word = __raw_readl(SH7751_BCR1); | 
|  | 27 | /* check BCR for SDRAM in area */ | 
|  | 28 | if (((word >> area) & 1) == 0) { | 
|  | 29 | printk("PCI: Area %d is not configured for SDRAM. BCR1=0x%lx\n", | 
|  | 30 | area, word); | 
|  | 31 | return 0; | 
|  | 32 | } | 
|  | 33 | pci_write_reg(chan, word, SH4_PCIBCR1); | 
|  | 34 |  | 
|  | 35 | word = __raw_readw(SH7751_BCR2); | 
|  | 36 | /* check BCR2 for 32bit SDRAM interface*/ | 
|  | 37 | if (((word >> (area << 1)) & 0x3) != 0x3) { | 
|  | 38 | printk("PCI: Area %d is not 32 bit SDRAM. BCR2=0x%lx\n", | 
|  | 39 | area, word); | 
|  | 40 | return 0; | 
|  | 41 | } | 
|  | 42 | pci_write_reg(chan, word, SH4_PCIBCR2); | 
|  | 43 |  | 
|  | 44 | return 1; | 
|  | 45 | } | 
|  | 46 |  | 
| Paul Mundt | b6c58b1 | 2010-02-01 20:01:50 +0900 | [diff] [blame] | 47 | static struct resource sh7751_pci_resources[] = { | 
|  | 48 | { | 
|  | 49 | .name	= "SH7751_IO", | 
|  | 50 | .start	= SH7751_PCI_IO_BASE, | 
|  | 51 | .end	= SH7751_PCI_IO_BASE + SH7751_PCI_IO_SIZE - 1, | 
|  | 52 | .flags	= IORESOURCE_IO | 
|  | 53 | }, { | 
|  | 54 | .name	= "SH7751_mem", | 
|  | 55 | .start	= SH7751_PCI_MEMORY_BASE, | 
|  | 56 | .end	= SH7751_PCI_MEMORY_BASE + SH7751_PCI_MEM_SIZE - 1, | 
|  | 57 | .flags	= IORESOURCE_MEM | 
|  | 58 | }, | 
| Paul Mundt | 757e3c1 | 2009-04-20 21:11:07 +0900 | [diff] [blame] | 59 | }; | 
|  | 60 |  | 
|  | 61 | static struct pci_channel sh7751_pci_controller = { | 
|  | 62 | .pci_ops	= &sh4_pci_ops, | 
| Paul Mundt | b6c58b1 | 2010-02-01 20:01:50 +0900 | [diff] [blame] | 63 | .resources	= sh7751_pci_resources, | 
|  | 64 | .nr_resources	= ARRAY_SIZE(sh7751_pci_resources), | 
| Paul Mundt | 757e3c1 | 2009-04-20 21:11:07 +0900 | [diff] [blame] | 65 | .mem_offset	= 0x00000000, | 
| Paul Mundt | 757e3c1 | 2009-04-20 21:11:07 +0900 | [diff] [blame] | 66 | .io_offset	= 0x00000000, | 
| Paul Mundt | d076d2b | 2009-05-26 23:10:15 +0900 | [diff] [blame] | 67 | .io_map_base	= SH7751_PCI_IO_BASE, | 
| Paul Mundt | 757e3c1 | 2009-04-20 21:11:07 +0900 | [diff] [blame] | 68 | }; | 
|  | 69 |  | 
|  | 70 | static struct sh4_pci_address_map sh7751_pci_map = { | 
|  | 71 | .window0	= { | 
|  | 72 | .base	= SH7751_CS3_BASE_ADDR, | 
|  | 73 | .size	= 0x04000000, | 
|  | 74 | }, | 
|  | 75 | }; | 
|  | 76 |  | 
|  | 77 | static int __init sh7751_pci_init(void) | 
|  | 78 | { | 
|  | 79 | struct pci_channel *chan = &sh7751_pci_controller; | 
| Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 80 | unsigned int id; | 
| Paul Mundt | 757e3c1 | 2009-04-20 21:11:07 +0900 | [diff] [blame] | 81 | u32 word, reg; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 82 |  | 
| Paul Mundt | 757e3c1 | 2009-04-20 21:11:07 +0900 | [diff] [blame] | 83 | printk(KERN_NOTICE "PCI: Starting intialization.\n"); | 
| Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 84 |  | 
| Magnus Damm | e4c6a36 | 2008-02-19 21:35:04 +0900 | [diff] [blame] | 85 | chan->reg_base = 0xfe200000; | 
|  | 86 |  | 
| Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 87 | /* check for SH7751/SH7751R hardware */ | 
| Magnus Damm | d0e3db4 | 2009-03-11 15:46:14 +0900 | [diff] [blame] | 88 | id = pci_read_reg(chan, SH7751_PCICONF0); | 
| Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 89 | if (id != ((SH7751_DEVICE_ID << 16) | SH7751_VENDOR_ID) && | 
|  | 90 | id != ((SH7751R_DEVICE_ID << 16) | SH7751_VENDOR_ID)) { | 
|  | 91 | pr_debug("PCI: This is not an SH7751(R) (%x)\n", id); | 
|  | 92 | return -ENODEV; | 
|  | 93 | } | 
|  | 94 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 95 | /* Set the BCR's to enable PCI access */ | 
| Paul Mundt | 9d56dd3 | 2010-01-26 12:58:40 +0900 | [diff] [blame] | 96 | reg = __raw_readl(SH7751_BCR1); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 97 | reg |= 0x80000; | 
| Paul Mundt | 9d56dd3 | 2010-01-26 12:58:40 +0900 | [diff] [blame] | 98 | __raw_writel(reg, SH7751_BCR1); | 
| Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 99 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 100 | /* Turn the clocks back on (not done in reset)*/ | 
| Magnus Damm | b8b47bf | 2009-03-11 15:41:51 +0900 | [diff] [blame] | 101 | pci_write_reg(chan, 0, SH4_PCICLKR); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 102 | /* Clear Powerdown IRQ's (not done in reset) */ | 
| Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 103 | word = SH4_PCIPINT_D3 | SH4_PCIPINT_D0; | 
| Magnus Damm | b8b47bf | 2009-03-11 15:41:51 +0900 | [diff] [blame] | 104 | pci_write_reg(chan, word, SH4_PCIPINT); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 105 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 106 | /* set the command/status bits to: | 
|  | 107 | * Wait Cycle Control + Parity Enable + Bus Master + | 
|  | 108 | * Mem space enable | 
|  | 109 | */ | 
| Paul Mundt | cd6c7ea | 2007-03-29 00:04:39 +0900 | [diff] [blame] | 110 | word = SH7751_PCICONF1_WCC | SH7751_PCICONF1_PER | | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 111 | SH7751_PCICONF1_BUM | SH7751_PCICONF1_MES; | 
| Magnus Damm | b8b47bf | 2009-03-11 15:41:51 +0900 | [diff] [blame] | 112 | pci_write_reg(chan, word, SH7751_PCICONF1); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 113 |  | 
|  | 114 | /* define this host as the host bridge */ | 
| Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 115 | word = PCI_BASE_CLASS_BRIDGE << 24; | 
| Magnus Damm | b8b47bf | 2009-03-11 15:41:51 +0900 | [diff] [blame] | 116 | pci_write_reg(chan, word, SH7751_PCICONF2); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 117 |  | 
| Paul Mundt | cd6c7ea | 2007-03-29 00:04:39 +0900 | [diff] [blame] | 118 | /* Set IO and Mem windows to local address | 
|  | 119 | * Make PCI and local address the same for easy 1 to 1 mapping | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 120 | */ | 
| Paul Mundt | 757e3c1 | 2009-04-20 21:11:07 +0900 | [diff] [blame] | 121 | word = sh7751_pci_map.window0.size - 1; | 
| Magnus Damm | b8b47bf | 2009-03-11 15:41:51 +0900 | [diff] [blame] | 122 | pci_write_reg(chan, word, SH4_PCILSR0); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 123 | /* Set the values on window 0 PCI config registers */ | 
| Paul Mundt | 757e3c1 | 2009-04-20 21:11:07 +0900 | [diff] [blame] | 124 | word = P2SEGADDR(sh7751_pci_map.window0.base); | 
| Magnus Damm | b8b47bf | 2009-03-11 15:41:51 +0900 | [diff] [blame] | 125 | pci_write_reg(chan, word, SH4_PCILAR0); | 
|  | 126 | pci_write_reg(chan, word, SH7751_PCICONF5); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 127 |  | 
| Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 128 | /* Set the local 16MB PCI memory space window to | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 129 | * the lowest PCI mapped address | 
|  | 130 | */ | 
| Paul Mundt | b6c58b1 | 2010-02-01 20:01:50 +0900 | [diff] [blame] | 131 | word = chan->resources[1].start & SH4_PCIMBR_MASK; | 
| Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 132 | pr_debug("PCI: Setting upper bits of Memory window to 0x%x\n", word); | 
| Magnus Damm | b8b47bf | 2009-03-11 15:41:51 +0900 | [diff] [blame] | 133 | pci_write_reg(chan, word , SH4_PCIMBR); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 134 |  | 
| Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 135 | /* Make sure the MSB's of IO window are set to access PCI space | 
|  | 136 | * correctly */ | 
| Paul Mundt | b6c58b1 | 2010-02-01 20:01:50 +0900 | [diff] [blame] | 137 | word = chan->resources[0].start & SH4_PCIIOBR_MASK; | 
| Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 138 | pr_debug("PCI: Setting upper bits of IO window to 0x%x\n", word); | 
| Magnus Damm | b8b47bf | 2009-03-11 15:41:51 +0900 | [diff] [blame] | 139 | pci_write_reg(chan, word, SH4_PCIIOBR); | 
| Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 140 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 141 | /* Set PCI WCRx, BCRx's, copy from BSC locations */ | 
|  | 142 |  | 
|  | 143 | /* check BCR for SDRAM in specified area */ | 
| Paul Mundt | 757e3c1 | 2009-04-20 21:11:07 +0900 | [diff] [blame] | 144 | switch (sh7751_pci_map.window0.base) { | 
| Magnus Damm | b8b47bf | 2009-03-11 15:41:51 +0900 | [diff] [blame] | 145 | case SH7751_CS0_BASE_ADDR: word = __area_sdram_check(chan, 0); break; | 
|  | 146 | case SH7751_CS1_BASE_ADDR: word = __area_sdram_check(chan, 1); break; | 
|  | 147 | case SH7751_CS2_BASE_ADDR: word = __area_sdram_check(chan, 2); break; | 
|  | 148 | case SH7751_CS3_BASE_ADDR: word = __area_sdram_check(chan, 3); break; | 
|  | 149 | case SH7751_CS4_BASE_ADDR: word = __area_sdram_check(chan, 4); break; | 
|  | 150 | case SH7751_CS5_BASE_ADDR: word = __area_sdram_check(chan, 5); break; | 
|  | 151 | case SH7751_CS6_BASE_ADDR: word = __area_sdram_check(chan, 6); break; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 152 | } | 
| Paul Mundt | cd6c7ea | 2007-03-29 00:04:39 +0900 | [diff] [blame] | 153 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 154 | if (!word) | 
| Magnus Damm | d0e3db4 | 2009-03-11 15:46:14 +0900 | [diff] [blame] | 155 | return -1; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 156 |  | 
|  | 157 | /* configure the wait control registers */ | 
| Paul Mundt | 9d56dd3 | 2010-01-26 12:58:40 +0900 | [diff] [blame] | 158 | word = __raw_readl(SH7751_WCR1); | 
| Magnus Damm | b8b47bf | 2009-03-11 15:41:51 +0900 | [diff] [blame] | 159 | pci_write_reg(chan, word, SH4_PCIWCR1); | 
| Paul Mundt | 9d56dd3 | 2010-01-26 12:58:40 +0900 | [diff] [blame] | 160 | word = __raw_readl(SH7751_WCR2); | 
| Magnus Damm | b8b47bf | 2009-03-11 15:41:51 +0900 | [diff] [blame] | 161 | pci_write_reg(chan, word, SH4_PCIWCR2); | 
| Paul Mundt | 9d56dd3 | 2010-01-26 12:58:40 +0900 | [diff] [blame] | 162 | word = __raw_readl(SH7751_WCR3); | 
| Magnus Damm | b8b47bf | 2009-03-11 15:41:51 +0900 | [diff] [blame] | 163 | pci_write_reg(chan, word, SH4_PCIWCR3); | 
| Paul Mundt | 9d56dd3 | 2010-01-26 12:58:40 +0900 | [diff] [blame] | 164 | word = __raw_readl(SH7751_MCR); | 
| Magnus Damm | b8b47bf | 2009-03-11 15:41:51 +0900 | [diff] [blame] | 165 | pci_write_reg(chan, word, SH4_PCIMCR); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 166 |  | 
|  | 167 | /* NOTE: I'm ignoring the PCI error IRQs for now.. | 
|  | 168 | * TODO: add support for the internal error interrupts and | 
|  | 169 | * DMA interrupts... | 
|  | 170 | */ | 
|  | 171 |  | 
| Magnus Damm | b8b47bf | 2009-03-11 15:41:51 +0900 | [diff] [blame] | 172 | pci_fixup_pcic(chan); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 173 |  | 
|  | 174 | /* SH7751 init done, set central function init complete */ | 
|  | 175 | /* use round robin mode to stop a device starving/overruning */ | 
| Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 176 | word = SH4_PCICR_PREFIX | SH4_PCICR_CFIN | SH4_PCICR_ARBM; | 
| Magnus Damm | b8b47bf | 2009-03-11 15:41:51 +0900 | [diff] [blame] | 177 | pci_write_reg(chan, word, SH4_PCICR); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 178 |  | 
| Paul Mundt | bcf3935 | 2010-02-01 13:11:25 +0900 | [diff] [blame] | 179 | return register_pci_controller(chan); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 180 | } | 
| Paul Mundt | 757e3c1 | 2009-04-20 21:11:07 +0900 | [diff] [blame] | 181 | arch_initcall(sh7751_pci_init); |