blob: 1a89a2b68d1539a92939e4d33747a1bcd916390c [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#include <linux/init.h>
2#include <linux/kernel.h>
3
4#include <linux/string.h>
5#include <linux/bitops.h>
6#include <linux/smp.h>
Ingo Molnar83ce4002009-02-26 20:16:58 +01007#include <linux/sched.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07008#include <linux/thread_info.h>
Nick Piggin53e86b92005-11-13 16:07:23 -08009#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010
11#include <asm/processor.h>
Sam Ravnborgd72b1b42007-10-17 18:04:33 +020012#include <asm/pgtable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <asm/msr.h>
14#include <asm/uaccess.h>
Markus Metzgereee3af42008-01-30 13:31:09 +010015#include <asm/ds.h>
Harvey Harrison73bdb732008-02-04 16:48:04 +010016#include <asm/bugs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017
Yinghai Lu185f3b92008-09-09 16:40:35 -070018#ifdef CONFIG_X86_64
19#include <asm/topology.h>
20#include <asm/numa_64.h>
21#endif
22
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include "cpu.h"
24
25#ifdef CONFIG_X86_LOCAL_APIC
26#include <asm/mpspec.h>
27#include <asm/apic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#endif
29
Thomas Petazzoni03ae5762008-02-15 12:00:23 +010030static void __cpuinit early_init_intel(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -070031{
Ingo Molnar99fb4d32009-01-26 04:30:41 +010032 /* Unmask CPUID levels if masked: */
H. Peter Anvin30a0fb92009-01-26 09:40:58 -080033 if (c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xd)) {
Ingo Molnar99fb4d32009-01-26 04:30:41 +010034 u64 misc_enable;
H. Peter Anvin066941b2009-01-21 15:04:32 -080035
Ingo Molnar99fb4d32009-01-26 04:30:41 +010036 rdmsrl(MSR_IA32_MISC_ENABLE, misc_enable);
37
38 if (misc_enable & MSR_IA32_MISC_ENABLE_LIMIT_CPUID) {
39 misc_enable &= ~MSR_IA32_MISC_ENABLE_LIMIT_CPUID;
40 wrmsrl(MSR_IA32_MISC_ENABLE, misc_enable);
41 c->cpuid_level = cpuid_eax(0);
42 }
H. Peter Anvin066941b2009-01-21 15:04:32 -080043 }
44
Andi Kleen2b16a232008-01-30 13:32:40 +010045 if ((c->x86 == 0xf && c->x86_model >= 0x03) ||
46 (c->x86 == 0x6 && c->x86_model >= 0x0e))
47 set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
Yinghai Lu185f3b92008-09-09 16:40:35 -070048
49#ifdef CONFIG_X86_64
50 set_cpu_cap(c, X86_FEATURE_SYSENTER32);
51#else
52 /* Netburst reports 64 bytes clflush size, but does IO in 128 bytes */
53 if (c->x86 == 15 && c->x86_cache_alignment == 64)
54 c->x86_cache_alignment = 128;
55#endif
Venki Pallipadi40fb1712008-11-17 16:11:37 -080056
57 /*
58 * c->x86_power is 8000_0007 edx. Bit 8 is TSC runs at constant rate
Ingo Molnar83ce4002009-02-26 20:16:58 +010059 * with P/T states and does not stop in deep C-states.
60 *
61 * It is also reliable across cores and sockets. (but not across
62 * cabinets - we turn it off in that case explicitly.)
Venki Pallipadi40fb1712008-11-17 16:11:37 -080063 */
64 if (c->x86_power & (1 << 8)) {
65 set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
66 set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC);
Ingo Molnar83ce4002009-02-26 20:16:58 +010067 set_cpu_cap(c, X86_FEATURE_TSC_RELIABLE);
68 sched_clock_stable = 1;
Venki Pallipadi40fb1712008-11-17 16:11:37 -080069 }
70
H. Peter Anvin75a04812009-01-22 16:17:05 -080071 /*
72 * There is a known erratum on Pentium III and Core Solo
73 * and Core Duo CPUs.
74 * " Page with PAT set to WC while associated MTRR is UC
75 * may consolidate to UC "
76 * Because of this erratum, it is better to stick with
77 * setting WC in MTRR rather than using PAT on these CPUs.
78 *
79 * Enable PAT WC only on P4, Core 2 or later CPUs.
80 */
81 if (c->x86 == 6 && c->x86_model < 15)
82 clear_cpu_cap(c, X86_FEATURE_PAT);
Linus Torvalds1da177e2005-04-16 15:20:36 -070083}
84
Yinghai Lu185f3b92008-09-09 16:40:35 -070085#ifdef CONFIG_X86_32
Linus Torvalds1da177e2005-04-16 15:20:36 -070086/*
87 * Early probe support logic for ppro memory erratum #50
88 *
89 * This is called before we do cpu ident work
90 */
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +010091
Chuck Ebbert3bc9b762006-03-23 02:59:33 -080092int __cpuinit ppro_with_ram_bug(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070093{
94 /* Uses data from early_cpu_detect now */
95 if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL &&
96 boot_cpu_data.x86 == 6 &&
97 boot_cpu_data.x86_model == 1 &&
98 boot_cpu_data.x86_mask < 8) {
99 printk(KERN_INFO "Pentium Pro with Errata#50 detected. Taking evasive action.\n");
100 return 1;
101 }
102 return 0;
103}
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100104
Yinghai Lu185f3b92008-09-09 16:40:35 -0700105#ifdef CONFIG_X86_F00F_BUG
106static void __cpuinit trap_init_f00f_bug(void)
107{
108 __set_fixmap(FIX_F00F_IDT, __pa(&idt_table), PAGE_KERNEL_RO);
109
110 /*
111 * Update the IDT descriptor and reload the IDT so that
112 * it uses the read-only mapped virtual address.
113 */
114 idt_descr.address = fix_to_virt(FIX_F00F_IDT);
115 load_idt(&idt_descr);
116}
117#endif
Yinghai Lu40527042008-09-09 16:40:38 -0700118
119static void __cpuinit intel_workarounds(struct cpuinfo_x86 *c)
120{
121 unsigned long lo, hi;
122
123#ifdef CONFIG_X86_F00F_BUG
124 /*
125 * All current models of Pentium and Pentium with MMX technology CPUs
126 * have the F0 0F bug, which lets nonprivileged users lock up the system.
127 * Note that the workaround only should be initialized once...
128 */
129 c->f00f_bug = 0;
130 if (!paravirt_enabled() && c->x86 == 5) {
131 static int f00f_workaround_enabled;
132
133 c->f00f_bug = 1;
134 if (!f00f_workaround_enabled) {
135 trap_init_f00f_bug();
136 printk(KERN_NOTICE "Intel Pentium with F0 0F bug - workaround enabled.\n");
137 f00f_workaround_enabled = 1;
138 }
139 }
140#endif
141
142 /*
143 * SEP CPUID bug: Pentium Pro reports SEP but doesn't have it until
144 * model 3 mask 3
145 */
146 if ((c->x86<<8 | c->x86_model<<4 | c->x86_mask) < 0x633)
147 clear_cpu_cap(c, X86_FEATURE_SEP);
148
149 /*
150 * P4 Xeon errata 037 workaround.
151 * Hardware prefetcher may cause stale data to be loaded into the cache.
152 */
153 if ((c->x86 == 15) && (c->x86_model == 1) && (c->x86_mask == 1)) {
154 rdmsr(MSR_IA32_MISC_ENABLE, lo, hi);
Vegard Nossumecab22a2009-02-20 11:56:38 +0100155 if ((lo & MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE) == 0) {
Yinghai Lu40527042008-09-09 16:40:38 -0700156 printk (KERN_INFO "CPU: C0 stepping P4 Xeon detected.\n");
157 printk (KERN_INFO "CPU: Disabling hardware prefetching (Errata 037)\n");
Vegard Nossumecab22a2009-02-20 11:56:38 +0100158 lo |= MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE;
Yinghai Lu40527042008-09-09 16:40:38 -0700159 wrmsr (MSR_IA32_MISC_ENABLE, lo, hi);
160 }
161 }
162
163 /*
164 * See if we have a good local APIC by checking for buggy Pentia,
165 * i.e. all B steppings and the C2 stepping of P54C when using their
166 * integrated APIC (see 11AP erratum in "Pentium Processor
167 * Specification Update").
168 */
169 if (cpu_has_apic && (c->x86<<8 | c->x86_model<<4) == 0x520 &&
170 (c->x86_mask < 0x6 || c->x86_mask == 0xb))
171 set_cpu_cap(c, X86_FEATURE_11AP);
172
173
174#ifdef CONFIG_X86_INTEL_USERCOPY
175 /*
176 * Set up the preferred alignment for movsl bulk memory moves
177 */
178 switch (c->x86) {
179 case 4: /* 486: untested */
180 break;
181 case 5: /* Old Pentia: untested */
182 break;
183 case 6: /* PII/PIII only like movsl with 8-byte alignment */
184 movsl_mask.mask = 7;
185 break;
186 case 15: /* P4 is OK down to 8-byte alignment */
187 movsl_mask.mask = 7;
188 break;
189 }
190#endif
191
192#ifdef CONFIG_X86_NUMAQ
193 numaq_tsc_disable();
194#endif
195}
196#else
197static void __cpuinit intel_workarounds(struct cpuinfo_x86 *c)
198{
199}
Yinghai Lu185f3b92008-09-09 16:40:35 -0700200#endif
201
202static void __cpuinit srat_detect_node(void)
203{
204#if defined(CONFIG_NUMA) && defined(CONFIG_X86_64)
205 unsigned node;
206 int cpu = smp_processor_id();
207 int apicid = hard_smp_processor_id();
208
209 /* Don't do the funky fallback heuristics the AMD version employs
210 for now. */
211 node = apicid_to_node[apicid];
212 if (node == NUMA_NO_NODE || !node_online(node))
213 node = first_node(node_online_map);
214 numa_set_node(cpu, node);
215
Yinghai Lu823b2592008-09-10 21:56:46 -0700216 printk(KERN_INFO "CPU %d/0x%x -> Node %d\n", cpu, apicid, node);
Yinghai Lu185f3b92008-09-09 16:40:35 -0700217#endif
218}
219
Andi Kleen3dd9d512005-04-16 15:25:15 -0700220/*
221 * find out the number of processor cores on the die
222 */
Yinghai Luf69feff2008-09-07 17:58:58 -0700223static int __cpuinit intel_num_cpu_cores(struct cpuinfo_x86 *c)
Andi Kleen3dd9d512005-04-16 15:25:15 -0700224{
Zachary Amsdenf2ab4462005-09-03 15:56:42 -0700225 unsigned int eax, ebx, ecx, edx;
Andi Kleen3dd9d512005-04-16 15:25:15 -0700226
227 if (c->cpuid_level < 4)
228 return 1;
229
Zachary Amsdenf2ab4462005-09-03 15:56:42 -0700230 /* Intel has a non-standard dependency on %ecx for this CPUID level. */
231 cpuid_count(4, 0, &eax, &ebx, &ecx, &edx);
Andi Kleen3dd9d512005-04-16 15:25:15 -0700232 if (eax & 0x1f)
233 return ((eax >> 26) + 1);
234 else
235 return 1;
236}
237
Sheng Yange38e05a2008-09-10 18:53:34 +0800238static void __cpuinit detect_vmx_virtcap(struct cpuinfo_x86 *c)
239{
240 /* Intel VMX MSR indicated features */
241#define X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW 0x00200000
242#define X86_VMX_FEATURE_PROC_CTLS_VNMI 0x00400000
243#define X86_VMX_FEATURE_PROC_CTLS_2ND_CTLS 0x80000000
244#define X86_VMX_FEATURE_PROC_CTLS2_VIRT_APIC 0x00000001
245#define X86_VMX_FEATURE_PROC_CTLS2_EPT 0x00000002
246#define X86_VMX_FEATURE_PROC_CTLS2_VPID 0x00000020
247
248 u32 vmx_msr_low, vmx_msr_high, msr_ctl, msr_ctl2;
249
250 clear_cpu_cap(c, X86_FEATURE_TPR_SHADOW);
251 clear_cpu_cap(c, X86_FEATURE_VNMI);
252 clear_cpu_cap(c, X86_FEATURE_FLEXPRIORITY);
253 clear_cpu_cap(c, X86_FEATURE_EPT);
254 clear_cpu_cap(c, X86_FEATURE_VPID);
255
256 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS, vmx_msr_low, vmx_msr_high);
257 msr_ctl = vmx_msr_high | vmx_msr_low;
258 if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW)
259 set_cpu_cap(c, X86_FEATURE_TPR_SHADOW);
260 if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_VNMI)
261 set_cpu_cap(c, X86_FEATURE_VNMI);
262 if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_2ND_CTLS) {
263 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
264 vmx_msr_low, vmx_msr_high);
265 msr_ctl2 = vmx_msr_high | vmx_msr_low;
266 if ((msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_VIRT_APIC) &&
267 (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW))
268 set_cpu_cap(c, X86_FEATURE_FLEXPRIORITY);
269 if (msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_EPT)
270 set_cpu_cap(c, X86_FEATURE_EPT);
271 if (msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_VPID)
272 set_cpu_cap(c, X86_FEATURE_VPID);
273 }
274}
275
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800276static void __cpuinit init_intel(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277{
278 unsigned int l2 = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279
Andi Kleen2b16a232008-01-30 13:32:40 +0100280 early_init_intel(c);
281
Yinghai Lu40527042008-09-09 16:40:38 -0700282 intel_workarounds(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283
Suresh Siddha345077c2008-12-18 18:09:21 -0800284 /*
285 * Detect the extended topology information if available. This
286 * will reinitialise the initial_apicid which will be used
287 * in init_intel_cacheinfo()
288 */
289 detect_extended_topology(c);
290
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291 l2 = init_intel_cacheinfo(c);
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100292 if (c->cpuid_level > 9) {
Venkatesh Pallipadi0080e662006-06-26 13:59:59 +0200293 unsigned eax = cpuid_eax(10);
294 /* Check for version and the number of counters */
295 if ((eax & 0xff) && (((eax>>8) & 0xff) > 1))
Ingo Molnard0e95eb2008-02-26 08:52:33 +0100296 set_cpu_cap(c, X86_FEATURE_ARCH_PERFMON);
Venkatesh Pallipadi0080e662006-06-26 13:59:59 +0200297 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298
Yinghai Lu40527042008-09-09 16:40:38 -0700299 if (cpu_has_xmm2)
300 set_cpu_cap(c, X86_FEATURE_LFENCE_RDTSC);
301 if (cpu_has_ds) {
302 unsigned int l1;
303 rdmsr(MSR_IA32_MISC_ENABLE, l1, l2);
304 if (!(l1 & (1<<11)))
305 set_cpu_cap(c, X86_FEATURE_BTS);
306 if (!(l1 & (1<<12)))
307 set_cpu_cap(c, X86_FEATURE_PEBS);
308 ds_init_intel(c);
309 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310
Pallipadi, Venkateshe736ad52009-02-06 16:52:05 -0800311 if (c->x86 == 6 && c->x86_model == 29 && cpu_has_clflush)
312 set_cpu_cap(c, X86_FEATURE_CLFLUSH_MONITOR);
313
Yinghai Lu40527042008-09-09 16:40:38 -0700314#ifdef CONFIG_X86_64
315 if (c->x86 == 15)
316 c->x86_cache_alignment = c->x86_clflush_size * 2;
317 if (c->x86 == 6)
318 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
319#else
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100320 /*
321 * Names for the Pentium II/Celeron processors
322 * detectable only by also checking the cache size.
323 * Dixon is NOT a Celeron.
324 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325 if (c->x86 == 6) {
Yinghai Lu40527042008-09-09 16:40:38 -0700326 char *p = NULL;
327
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 switch (c->x86_model) {
329 case 5:
330 if (c->x86_mask == 0) {
331 if (l2 == 0)
332 p = "Celeron (Covington)";
333 else if (l2 == 256)
334 p = "Mobile Pentium II (Dixon)";
335 }
336 break;
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100337
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338 case 6:
339 if (l2 == 128)
340 p = "Celeron (Mendocino)";
341 else if (c->x86_mask == 0 || c->x86_mask == 5)
342 p = "Celeron-A";
343 break;
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100344
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 case 8:
346 if (l2 == 128)
347 p = "Celeron (Coppermine)";
348 break;
349 }
Yinghai Lu40527042008-09-09 16:40:38 -0700350
351 if (p)
352 strcpy(c->x86_model_id, p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353 }
354
Yinghai Lu185f3b92008-09-09 16:40:35 -0700355 if (c->x86 == 15)
356 set_cpu_cap(c, X86_FEATURE_P4);
357 if (c->x86 == 6)
358 set_cpu_cap(c, X86_FEATURE_P3);
Markus Metzgerf4166c52008-11-09 14:29:21 +0100359#endif
Yinghai Lu185f3b92008-09-09 16:40:35 -0700360
Yinghai Lu185f3b92008-09-09 16:40:35 -0700361 if (!cpu_has(c, X86_FEATURE_XTOPOLOGY)) {
362 /*
363 * let's use the legacy cpuid vector 0x1 and 0x4 for topology
364 * detection.
365 */
366 c->x86_max_cores = intel_num_cpu_cores(c);
367#ifdef CONFIG_X86_32
368 detect_ht(c);
369#endif
370 }
371
372 /* Work around errata */
373 srat_detect_node();
Sheng Yange38e05a2008-09-10 18:53:34 +0800374
375 if (cpu_has(c, X86_FEATURE_VMX))
376 detect_vmx_virtcap(c);
Stephane Eranian42ed4582006-12-07 02:14:01 +0100377}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378
Yinghai Lu185f3b92008-09-09 16:40:35 -0700379#ifdef CONFIG_X86_32
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100380static unsigned int __cpuinit intel_size_cache(struct cpuinfo_x86 *c, unsigned int size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381{
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100382 /*
383 * Intel PIII Tualatin. This comes in two flavours.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384 * One has 256kb of cache, the other 512. We have no way
385 * to determine which, so we use a boottime override
386 * for the 512kb model, and assume 256 otherwise.
387 */
388 if ((c->x86 == 6) && (c->x86_model == 11) && (size == 0))
389 size = 256;
390 return size;
391}
Yinghai Lu185f3b92008-09-09 16:40:35 -0700392#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800394static struct cpu_dev intel_cpu_dev __cpuinitdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395 .c_vendor = "Intel",
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100396 .c_ident = { "GenuineIntel" },
Yinghai Lu185f3b92008-09-09 16:40:35 -0700397#ifdef CONFIG_X86_32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398 .c_models = {
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100399 { .vendor = X86_VENDOR_INTEL, .family = 4, .model_names =
400 {
401 [0] = "486 DX-25/33",
402 [1] = "486 DX-50",
403 [2] = "486 SX",
404 [3] = "486 DX/2",
405 [4] = "486 SL",
406 [5] = "486 SX/2",
407 [7] = "486 DX/2-WB",
408 [8] = "486 DX/4",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409 [9] = "486 DX/4-WB"
410 }
411 },
412 { .vendor = X86_VENDOR_INTEL, .family = 5, .model_names =
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100413 {
414 [0] = "Pentium 60/66 A-step",
415 [1] = "Pentium 60/66",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416 [2] = "Pentium 75 - 200",
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100417 [3] = "OverDrive PODP5V83",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418 [4] = "Pentium MMX",
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100419 [7] = "Mobile Pentium 75 - 200",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420 [8] = "Mobile Pentium MMX"
421 }
422 },
423 { .vendor = X86_VENDOR_INTEL, .family = 6, .model_names =
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100424 {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 [0] = "Pentium Pro A-step",
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100426 [1] = "Pentium Pro",
427 [3] = "Pentium II (Klamath)",
428 [4] = "Pentium II (Deschutes)",
429 [5] = "Pentium II (Deschutes)",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430 [6] = "Mobile Pentium II",
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100431 [7] = "Pentium III (Katmai)",
432 [8] = "Pentium III (Coppermine)",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 [10] = "Pentium III (Cascades)",
434 [11] = "Pentium III (Tualatin)",
435 }
436 },
437 { .vendor = X86_VENDOR_INTEL, .family = 15, .model_names =
438 {
439 [0] = "Pentium 4 (Unknown)",
440 [1] = "Pentium 4 (Willamette)",
441 [2] = "Pentium 4 (Northwood)",
442 [4] = "Pentium 4 (Foster)",
443 [5] = "Pentium 4 (Foster)",
444 }
445 },
446 },
Yinghai Lu185f3b92008-09-09 16:40:35 -0700447 .c_size_cache = intel_size_cache,
448#endif
Thomas Petazzoni03ae5762008-02-15 12:00:23 +0100449 .c_early_init = early_init_intel,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450 .c_init = init_intel,
Yinghai Lu10a434f2008-09-04 21:09:45 +0200451 .c_x86_vendor = X86_VENDOR_INTEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452};
453
Yinghai Lu10a434f2008-09-04 21:09:45 +0200454cpu_dev_register(intel_cpu_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455