blob: 22c3772a3840955bfa257bb705ef3bc16a2ca3ca [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001#ifndef _MSM_KGSL_H
2#define _MSM_KGSL_H
3
4#define KGSL_VERSION_MAJOR 3
Wei Zouc8c01632012-03-24 17:27:26 -07005#define KGSL_VERSION_MINOR 8
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006
7/*context flags */
Wei Zouc8c01632012-03-24 17:27:26 -07008#define KGSL_CONTEXT_SAVE_GMEM 1
9#define KGSL_CONTEXT_NO_GMEM_ALLOC 2
10#define KGSL_CONTEXT_SUBMIT_IB_LIST 4
11#define KGSL_CONTEXT_CTX_SWITCH 8
12#define KGSL_CONTEXT_PREAMBLE 16
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070013
14/* Memory allocayion flags */
15#define KGSL_MEMFLAGS_GPUREADONLY 0x01000000
16
17/* generic flag values */
18#define KGSL_FLAGS_NORMALMODE 0x00000000
19#define KGSL_FLAGS_SAFEMODE 0x00000001
20#define KGSL_FLAGS_INITIALIZED0 0x00000002
21#define KGSL_FLAGS_INITIALIZED 0x00000004
22#define KGSL_FLAGS_STARTED 0x00000008
23#define KGSL_FLAGS_ACTIVE 0x00000010
24#define KGSL_FLAGS_RESERVED0 0x00000020
25#define KGSL_FLAGS_RESERVED1 0x00000040
26#define KGSL_FLAGS_RESERVED2 0x00000080
27#define KGSL_FLAGS_SOFT_RESET 0x00000100
28
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -060029/* Clock flags to show which clocks should be controled by a given platform */
30#define KGSL_CLK_SRC 0x00000001
31#define KGSL_CLK_CORE 0x00000002
32#define KGSL_CLK_IFACE 0x00000004
33#define KGSL_CLK_MEM 0x00000008
34#define KGSL_CLK_MEM_IFACE 0x00000010
35#define KGSL_CLK_AXI 0x00000020
36
Shubhraprakash Das2dfe5dd2012-02-10 13:49:53 -070037/*
38 * Reset status values for context
39 */
40enum kgsl_ctx_reset_stat {
41 KGSL_CTX_STAT_NO_ERROR = 0x00000000,
42 KGSL_CTX_STAT_GUILTY_CONTEXT_RESET_EXT = 0x00000001,
43 KGSL_CTX_STAT_INNOCENT_CONTEXT_RESET_EXT = 0x00000002,
44 KGSL_CTX_STAT_UNKNOWN_CONTEXT_RESET_EXT = 0x00000003
45};
46
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070047#define KGSL_MAX_PWRLEVELS 5
48
Suman Tatiraju0123d182011-09-30 14:59:06 -070049#define KGSL_CONVERT_TO_MBPS(val) \
50 (val*1000*1000U)
51
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070052/* device id */
53enum kgsl_deviceid {
54 KGSL_DEVICE_3D0 = 0x00000000,
55 KGSL_DEVICE_2D0 = 0x00000001,
56 KGSL_DEVICE_2D1 = 0x00000002,
57 KGSL_DEVICE_MAX = 0x00000003
58};
59
60enum kgsl_user_mem_type {
61 KGSL_USER_MEM_TYPE_PMEM = 0x00000000,
62 KGSL_USER_MEM_TYPE_ASHMEM = 0x00000001,
Jordan Crouse8eab35a2011-10-12 16:57:48 -060063 KGSL_USER_MEM_TYPE_ADDR = 0x00000002,
64 KGSL_USER_MEM_TYPE_ION = 0x00000003,
Lynus Vaz31b5290e2012-01-18 19:20:24 +053065 KGSL_USER_MEM_TYPE_MAX = 0x00000004,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070066};
67
68struct kgsl_devinfo {
69
70 unsigned int device_id;
71 /* chip revision id
72 * coreid:8 majorrev:8 minorrev:8 patch:8
73 */
74 unsigned int chip_id;
75 unsigned int mmu_enabled;
76 unsigned int gmem_gpubaseaddr;
77 /*
78 * This field contains the adreno revision
79 * number 200, 205, 220, etc...
80 */
81 unsigned int gpu_id;
82 unsigned int gmem_sizebytes;
83};
84
85/* this structure defines the region of memory that can be mmap()ed from this
86 driver. The timestamp fields are volatile because they are written by the
87 GPU
88*/
89struct kgsl_devmemstore {
90 volatile unsigned int soptimestamp;
91 unsigned int sbz;
92 volatile unsigned int eoptimestamp;
93 unsigned int sbz2;
94 volatile unsigned int ts_cmp_enable;
95 unsigned int sbz3;
96 volatile unsigned int ref_wait_ts;
97 unsigned int sbz4;
98 unsigned int current_context;
99 unsigned int sbz5;
100};
101
Wei Zouc8c01632012-03-24 17:27:26 -0700102#define KGSL_DEVICE_MEMSTORE_OFFSET(field) \
103 offsetof(struct kgsl_devmemstore, field)
104
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700105
106/* timestamp id*/
107enum kgsl_timestamp_type {
108 KGSL_TIMESTAMP_CONSUMED = 0x00000001, /* start-of-pipeline timestamp */
109 KGSL_TIMESTAMP_RETIRED = 0x00000002, /* end-of-pipeline timestamp*/
110 KGSL_TIMESTAMP_MAX = 0x00000002,
111};
112
113/* property types - used with kgsl_device_getproperty */
114enum kgsl_property_type {
115 KGSL_PROP_DEVICE_INFO = 0x00000001,
116 KGSL_PROP_DEVICE_SHADOW = 0x00000002,
117 KGSL_PROP_DEVICE_POWER = 0x00000003,
118 KGSL_PROP_SHMEM = 0x00000004,
119 KGSL_PROP_SHMEM_APERTURES = 0x00000005,
120 KGSL_PROP_MMU_ENABLE = 0x00000006,
121 KGSL_PROP_INTERRUPT_WAITS = 0x00000007,
122 KGSL_PROP_VERSION = 0x00000008,
Shubhraprakash Das2dfe5dd2012-02-10 13:49:53 -0700123 KGSL_PROP_GPU_RESET_STAT = 0x00000009
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700124};
125
126struct kgsl_shadowprop {
127 unsigned int gpuaddr;
128 unsigned int size;
129 unsigned int flags; /* contains KGSL_FLAGS_ values */
130};
131
132struct kgsl_pwrlevel {
133 unsigned int gpu_freq;
134 unsigned int bus_freq;
Lucille Sylvester596d4c22011-10-19 18:04:01 -0600135 unsigned int io_fraction;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700136};
137
138struct kgsl_version {
139 unsigned int drv_major;
140 unsigned int drv_minor;
141 unsigned int dev_major;
142 unsigned int dev_minor;
143};
144
145#ifdef __KERNEL__
146
147#define KGSL_3D0_REG_MEMORY "kgsl_3d0_reg_memory"
148#define KGSL_3D0_IRQ "kgsl_3d0_irq"
149#define KGSL_2D0_REG_MEMORY "kgsl_2d0_reg_memory"
150#define KGSL_2D0_IRQ "kgsl_2d0_irq"
151#define KGSL_2D1_REG_MEMORY "kgsl_2d1_reg_memory"
152#define KGSL_2D1_IRQ "kgsl_2d1_irq"
153
Jordan Crouse46cf4bb2012-02-21 08:54:52 -0700154struct kgsl_device_iommu_data {
155 const char **iommu_ctx_names;
156 int iommu_ctx_count;
157 unsigned int physstart;
158 unsigned int physend;
159};
160
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600161struct kgsl_device_platform_data {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700162 struct kgsl_pwrlevel pwrlevel[KGSL_MAX_PWRLEVELS];
163 int init_level;
164 int num_levels;
165 int (*set_grp_async)(void);
166 unsigned int idle_timeout;
167 unsigned int nap_allowed;
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600168 unsigned int clk_map;
Kedar Joshic11d0982012-02-07 10:59:49 +0530169 unsigned int idle_needed;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700170 struct msm_bus_scale_pdata *bus_scale_table;
Jordan Crouse46cf4bb2012-02-21 08:54:52 -0700171 struct kgsl_device_iommu_data *iommu_data;
172 int iommu_count;
Lucille Sylvester6e362412011-12-09 16:21:42 -0700173 struct msm_dcvs_core_info *core_info;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700174};
175
176#endif
177
178/* structure holds list of ibs */
179struct kgsl_ibdesc {
180 unsigned int gpuaddr;
181 void *hostptr;
182 unsigned int sizedwords;
183 unsigned int ctrl;
184};
185
186/* ioctls */
187#define KGSL_IOC_TYPE 0x09
188
189/* get misc info about the GPU
190 type should be a value from enum kgsl_property_type
191 value points to a structure that varies based on type
192 sizebytes is sizeof() that structure
193 for KGSL_PROP_DEVICE_INFO, use struct kgsl_devinfo
194 this structure contaings hardware versioning info.
195 for KGSL_PROP_DEVICE_SHADOW, use struct kgsl_shadowprop
196 this is used to find mmap() offset and sizes for mapping
197 struct kgsl_memstore into userspace.
198*/
199struct kgsl_device_getproperty {
200 unsigned int type;
201 void *value;
202 unsigned int sizebytes;
203};
204
205#define IOCTL_KGSL_DEVICE_GETPROPERTY \
206 _IOWR(KGSL_IOC_TYPE, 0x2, struct kgsl_device_getproperty)
207
Harsh Vardhan Dwivedib6cebfe2012-03-15 18:20:59 -0600208/* IOCTL_KGSL_DEVICE_READ (0x3) - removed 03/2012
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700209 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700210
211/* block until the GPU has executed past a given timestamp
212 * timeout is in milliseconds.
213 */
214struct kgsl_device_waittimestamp {
215 unsigned int timestamp;
216 unsigned int timeout;
217};
218
219#define IOCTL_KGSL_DEVICE_WAITTIMESTAMP \
220 _IOW(KGSL_IOC_TYPE, 0x6, struct kgsl_device_waittimestamp)
221
222
223/* issue indirect commands to the GPU.
224 * drawctxt_id must have been created with IOCTL_KGSL_DRAWCTXT_CREATE
225 * ibaddr and sizedwords must specify a subset of a buffer created
226 * with IOCTL_KGSL_SHAREDMEM_FROM_PMEM
227 * flags may be a mask of KGSL_CONTEXT_ values
228 * timestamp is a returned counter value which can be passed to
229 * other ioctls to determine when the commands have been executed by
230 * the GPU.
231 */
232struct kgsl_ringbuffer_issueibcmds {
233 unsigned int drawctxt_id;
234 unsigned int ibdesc_addr;
235 unsigned int numibs;
236 unsigned int timestamp; /*output param */
237 unsigned int flags;
238};
239
240#define IOCTL_KGSL_RINGBUFFER_ISSUEIBCMDS \
241 _IOWR(KGSL_IOC_TYPE, 0x10, struct kgsl_ringbuffer_issueibcmds)
242
243/* read the most recently executed timestamp value
244 * type should be a value from enum kgsl_timestamp_type
245 */
246struct kgsl_cmdstream_readtimestamp {
247 unsigned int type;
248 unsigned int timestamp; /*output param */
249};
250
Jason Varbedian80ba33d2011-07-11 17:29:05 -0700251#define IOCTL_KGSL_CMDSTREAM_READTIMESTAMP_OLD \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700252 _IOR(KGSL_IOC_TYPE, 0x11, struct kgsl_cmdstream_readtimestamp)
253
Jason Varbedian80ba33d2011-07-11 17:29:05 -0700254#define IOCTL_KGSL_CMDSTREAM_READTIMESTAMP \
255 _IOWR(KGSL_IOC_TYPE, 0x11, struct kgsl_cmdstream_readtimestamp)
256
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700257/* free memory when the GPU reaches a given timestamp.
258 * gpuaddr specify a memory region created by a
259 * IOCTL_KGSL_SHAREDMEM_FROM_PMEM call
260 * type should be a value from enum kgsl_timestamp_type
261 */
262struct kgsl_cmdstream_freememontimestamp {
263 unsigned int gpuaddr;
264 unsigned int type;
265 unsigned int timestamp;
266};
267
268#define IOCTL_KGSL_CMDSTREAM_FREEMEMONTIMESTAMP \
269 _IOW(KGSL_IOC_TYPE, 0x12, struct kgsl_cmdstream_freememontimestamp)
270
271/* Previous versions of this header had incorrectly defined
272 IOCTL_KGSL_CMDSTREAM_FREEMEMONTIMESTAMP as a read-only ioctl instead
273 of a write only ioctl. To ensure binary compatability, the following
274 #define will be used to intercept the incorrect ioctl
275*/
276
277#define IOCTL_KGSL_CMDSTREAM_FREEMEMONTIMESTAMP_OLD \
278 _IOR(KGSL_IOC_TYPE, 0x12, struct kgsl_cmdstream_freememontimestamp)
279
280/* create a draw context, which is used to preserve GPU state.
281 * The flags field may contain a mask KGSL_CONTEXT_* values
282 */
283struct kgsl_drawctxt_create {
284 unsigned int flags;
285 unsigned int drawctxt_id; /*output param */
286};
287
288#define IOCTL_KGSL_DRAWCTXT_CREATE \
289 _IOWR(KGSL_IOC_TYPE, 0x13, struct kgsl_drawctxt_create)
290
291/* destroy a draw context */
292struct kgsl_drawctxt_destroy {
293 unsigned int drawctxt_id;
294};
295
296#define IOCTL_KGSL_DRAWCTXT_DESTROY \
297 _IOW(KGSL_IOC_TYPE, 0x14, struct kgsl_drawctxt_destroy)
298
299/* add a block of pmem, fb, ashmem or user allocated address
300 * into the GPU address space */
301struct kgsl_map_user_mem {
302 int fd;
303 unsigned int gpuaddr; /*output param */
304 unsigned int len;
305 unsigned int offset;
306 unsigned int hostptr; /*input param */
307 enum kgsl_user_mem_type memtype;
308 unsigned int reserved; /* May be required to add
309 params for another mem type */
310};
311
312#define IOCTL_KGSL_MAP_USER_MEM \
313 _IOWR(KGSL_IOC_TYPE, 0x15, struct kgsl_map_user_mem)
314
315/* add a block of pmem or fb into the GPU address space */
316struct kgsl_sharedmem_from_pmem {
317 int pmem_fd;
318 unsigned int gpuaddr; /*output param */
319 unsigned int len;
320 unsigned int offset;
321};
322
323#define IOCTL_KGSL_SHAREDMEM_FROM_PMEM \
324 _IOWR(KGSL_IOC_TYPE, 0x20, struct kgsl_sharedmem_from_pmem)
325
326/* remove memory from the GPU's address space */
327struct kgsl_sharedmem_free {
328 unsigned int gpuaddr;
329};
330
331#define IOCTL_KGSL_SHAREDMEM_FREE \
332 _IOW(KGSL_IOC_TYPE, 0x21, struct kgsl_sharedmem_free)
333
Sushmita Susheelendra41f8fa32011-05-11 17:15:58 -0600334struct kgsl_cff_user_event {
335 unsigned char cff_opcode;
336 unsigned int op1;
337 unsigned int op2;
338 unsigned int op3;
339 unsigned int op4;
340 unsigned int op5;
341 unsigned int __pad[2];
342};
343
344#define IOCTL_KGSL_CFF_USER_EVENT \
345 _IOW(KGSL_IOC_TYPE, 0x31, struct kgsl_cff_user_event)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700346
347struct kgsl_gmem_desc {
348 unsigned int x;
349 unsigned int y;
350 unsigned int width;
351 unsigned int height;
352 unsigned int pitch;
353};
354
355struct kgsl_buffer_desc {
356 void *hostptr;
357 unsigned int gpuaddr;
358 int size;
359 unsigned int format;
360 unsigned int pitch;
361 unsigned int enabled;
362};
363
364struct kgsl_bind_gmem_shadow {
365 unsigned int drawctxt_id;
366 struct kgsl_gmem_desc gmem_desc;
367 unsigned int shadow_x;
368 unsigned int shadow_y;
369 struct kgsl_buffer_desc shadow_buffer;
370 unsigned int buffer_id;
371};
372
373#define IOCTL_KGSL_DRAWCTXT_BIND_GMEM_SHADOW \
374 _IOW(KGSL_IOC_TYPE, 0x22, struct kgsl_bind_gmem_shadow)
375
376/* add a block of memory into the GPU address space */
377struct kgsl_sharedmem_from_vmalloc {
378 unsigned int gpuaddr; /*output param */
379 unsigned int hostptr;
380 unsigned int flags;
381};
382
383#define IOCTL_KGSL_SHAREDMEM_FROM_VMALLOC \
384 _IOWR(KGSL_IOC_TYPE, 0x23, struct kgsl_sharedmem_from_vmalloc)
385
386#define IOCTL_KGSL_SHAREDMEM_FLUSH_CACHE \
387 _IOW(KGSL_IOC_TYPE, 0x24, struct kgsl_sharedmem_free)
388
389struct kgsl_drawctxt_set_bin_base_offset {
390 unsigned int drawctxt_id;
391 unsigned int offset;
392};
393
394#define IOCTL_KGSL_DRAWCTXT_SET_BIN_BASE_OFFSET \
395 _IOW(KGSL_IOC_TYPE, 0x25, struct kgsl_drawctxt_set_bin_base_offset)
396
397enum kgsl_cmdwindow_type {
398 KGSL_CMDWINDOW_MIN = 0x00000000,
399 KGSL_CMDWINDOW_2D = 0x00000000,
400 KGSL_CMDWINDOW_3D = 0x00000001, /* legacy */
401 KGSL_CMDWINDOW_MMU = 0x00000002,
402 KGSL_CMDWINDOW_ARBITER = 0x000000FF,
403 KGSL_CMDWINDOW_MAX = 0x000000FF,
404};
405
406/* write to the command window */
407struct kgsl_cmdwindow_write {
408 enum kgsl_cmdwindow_type target;
409 unsigned int addr;
410 unsigned int data;
411};
412
413#define IOCTL_KGSL_CMDWINDOW_WRITE \
414 _IOW(KGSL_IOC_TYPE, 0x2e, struct kgsl_cmdwindow_write)
415
416struct kgsl_gpumem_alloc {
417 unsigned long gpuaddr;
418 size_t size;
419 unsigned int flags;
420};
421
422#define IOCTL_KGSL_GPUMEM_ALLOC \
423 _IOWR(KGSL_IOC_TYPE, 0x2f, struct kgsl_gpumem_alloc)
424
Jeremy Gebbena7423e42011-04-18 15:11:21 -0600425struct kgsl_cff_syncmem {
426 unsigned int gpuaddr;
427 unsigned int len;
428 unsigned int __pad[2]; /* For future binary compatibility */
429};
430
431#define IOCTL_KGSL_CFF_SYNCMEM \
432 _IOW(KGSL_IOC_TYPE, 0x30, struct kgsl_cff_syncmem)
433
Jordan Croused4bc9d22011-11-17 13:39:21 -0700434/*
435 * A timestamp event allows the user space to register an action following an
436 * expired timestamp.
437 */
438
439struct kgsl_timestamp_event {
440 int type; /* Type of event (see list below) */
441 unsigned int timestamp; /* Timestamp to trigger event on */
442 unsigned int context_id; /* Context for the timestamp */
443 void *priv; /* Pointer to the event specific blob */
444 size_t len; /* Size of the event specific blob */
445};
446
447#define IOCTL_KGSL_TIMESTAMP_EVENT \
448 _IOW(KGSL_IOC_TYPE, 0x31, struct kgsl_timestamp_event)
449
450/* A genlock timestamp event releases an existing lock on timestamp expire */
451
452#define KGSL_TIMESTAMP_EVENT_GENLOCK 1
453
454struct kgsl_timestamp_event_genlock {
455 int handle; /* Handle of the genlock lock to release */
456};
457
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700458#ifdef __KERNEL__
459#ifdef CONFIG_MSM_KGSL_DRM
460int kgsl_gem_obj_addr(int drm_fd, int handle, unsigned long *start,
461 unsigned long *len);
462#else
463#define kgsl_gem_obj_addr(...) 0
464#endif
465#endif
466#endif /* _MSM_KGSL_H */