blob: 6804a998ab36e8426dee027649195ce248b0fc6a [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001/* Copyright (c) 2010-2011, Code Aurora Forum. All rights reserved.
Steve Mucklea55df6e2010-01-07 12:43:24 -08002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
Steve Mucklea55df6e2010-01-07 12:43:24 -080012 */
13
14#include <linux/kernel.h>
15#include <linux/platform_device.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070016#include <linux/gpio.h>
Steve Muckle9161d302010-02-11 11:50:40 -080017#include <linux/irq.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070018#include <linux/io.h>
19#include <linux/mfd/pmic8058.h>
Steve Mucklea55df6e2010-01-07 12:43:24 -080020
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070021#include <linux/input/pmic8058-keypad.h>
22#include <linux/pmic8058-batt-alarm.h>
23#include <linux/pmic8058-pwrkey.h>
Ashay Jaiswal4d1ab552011-07-15 11:30:49 +053024#include <linux/rtc/rtc-pm8058.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070025#include <linux/pmic8058-vibrator.h>
26#include <linux/leds.h>
27#include <linux/pmic8058-othc.h>
28#include <linux/mfd/pmic8901.h>
29#include <linux/regulator/pmic8058-regulator.h>
30#include <linux/regulator/pmic8901-regulator.h>
31#include <linux/bootmem.h>
32#include <linux/pwm.h>
33#include <linux/pmic8058-pwm.h>
34#include <linux/leds-pmic8058.h>
35#include <linux/pmic8058-xoadc.h>
36#include <linux/msm_adc.h>
37#include <linux/m_adcproc.h>
38#include <linux/mfd/marimba.h>
39#include <linux/msm-charger.h>
40#include <linux/i2c.h>
41#include <linux/i2c/sx150x.h>
42#include <linux/smsc911x.h>
43#include <linux/spi/spi.h>
44#include <linux/input/tdisc_shinetsu.h>
45#include <linux/input/cy8c_ts.h>
46#include <linux/cyttsp.h>
47#include <linux/i2c/isa1200.h>
48#include <linux/dma-mapping.h>
49#include <linux/i2c/bq27520.h>
50
51#ifdef CONFIG_ANDROID_PMEM
52#include <linux/android_pmem.h>
53#endif
54
55#if defined(CONFIG_SMB137B_CHARGER) || defined(CONFIG_SMB137B_CHARGER_MODULE)
56#include <linux/i2c/smb137b.h>
57#endif
Lei Zhou338cab82011-08-19 13:38:17 -040058#ifdef CONFIG_SND_SOC_WM8903
59#include <sound/wm8903.h>
60#endif
Steve Mucklea55df6e2010-01-07 12:43:24 -080061#include <asm/mach-types.h>
62#include <asm/mach/arch.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070063#include <asm/setup.h>
Steve Mucklea55df6e2010-01-07 12:43:24 -080064
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070065#include <mach/dma.h>
66#include <mach/mpp.h>
Steve Mucklea55df6e2010-01-07 12:43:24 -080067#include <mach/board.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070068#include <mach/irqs.h>
69#include <mach/msm_spi.h>
70#include <mach/msm_serial_hs.h>
71#include <mach/msm_serial_hs_lite.h>
Steve Mucklea55df6e2010-01-07 12:43:24 -080072#include <mach/msm_iomap.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070073#include <mach/msm_memtypes.h>
74#include <asm/mach/mmc.h>
75#include <mach/msm_battery.h>
76#include <mach/msm_hsusb.h>
Rohit Vaswania513aa8d2011-07-18 15:14:28 -070077#include <mach/gpiomux.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070078#ifdef CONFIG_MSM_DSPS
79#include <mach/msm_dsps.h>
80#endif
81#include <mach/msm_xo.h>
82#include <mach/msm_bus_board.h>
83#include <mach/socinfo.h>
84#include <linux/i2c/isl9519.h>
85#ifdef CONFIG_USB_G_ANDROID
86#include <linux/usb/android.h>
87#include <mach/usbdiag.h>
88#endif
89#include <linux/regulator/consumer.h>
90#include <linux/regulator/machine.h>
91#include <mach/sdio_al.h>
92#include <mach/rpm.h>
93#include <mach/rpm-regulator.h>
Abhijeet Dharmapurikar6d565fd2011-09-15 18:49:56 -070094#include <mach/restart.h>
Steve Mucklea55df6e2010-01-07 12:43:24 -080095
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070096#include "devices.h"
97#include "devices-msm8x60.h"
98#include "cpuidle.h"
99#include "pm.h"
100#include "mpm.h"
101#include "spm.h"
102#include "rpm_log.h"
103#include "timer.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700104#include "gpiomux-8x60.h"
105#include "rpm_stats.h"
106#include "peripheral-loader.h"
107#include <linux/platform_data/qcom_crypto_device.h>
108#include "rpm_resources.h"
Matt Wagantall6d9ebee2011-08-26 12:15:24 -0700109#include "acpuclock.h"
Steve Mucklea55df6e2010-01-07 12:43:24 -0800110
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700111#define MSM_SHARED_RAM_PHYS 0x40000000
112
113/* Macros assume PMIC GPIOs start at 0 */
114#define PM8058_GPIO_BASE NR_MSM_GPIOS
115#define PM8058_GPIO_PM_TO_SYS(pm_gpio) (pm_gpio + PM8058_GPIO_BASE)
116#define PM8058_GPIO_SYS_TO_PM(sys_gpio) (sys_gpio - PM8058_GPIO_BASE)
117#define PM8058_MPP_BASE (PM8058_GPIO_BASE + PM8058_GPIOS)
118#define PM8058_MPP_PM_TO_SYS(pm_gpio) (pm_gpio + PM8058_MPP_BASE)
119#define PM8058_MPP_SYS_TO_PM(sys_gpio) (sys_gpio - PM8058_MPP_BASE)
120#define PM8058_IRQ_BASE (NR_MSM_IRQS + NR_GPIO_IRQS)
121
122#define PM8901_GPIO_BASE (PM8058_GPIO_BASE + \
123 PM8058_GPIOS + PM8058_MPPS)
124#define PM8901_GPIO_PM_TO_SYS(pm_gpio) (pm_gpio + PM8901_GPIO_BASE)
125#define PM8901_GPIO_SYS_TO_PM(sys_gpio) (sys_gpio - PM901_GPIO_BASE)
126#define PM8901_IRQ_BASE (PM8058_IRQ_BASE + \
127 NR_PMIC8058_IRQS)
128
129#define MDM2AP_SYNC 129
130
Terence Hampson1c73fef2011-07-19 17:10:49 -0400131#define GPIO_ETHERNET_RESET_N_DRAGON 30
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700132#define LCDC_SPI_GPIO_CLK 73
133#define LCDC_SPI_GPIO_CS 72
134#define LCDC_SPI_GPIO_MOSI 70
135#define LCDC_AUO_PANEL_NAME "lcdc_auo_wvga"
136#define LCDC_SAMSUNG_OLED_PANEL_NAME "lcdc_samsung_oled"
137#define LCDC_SAMSUNG_WSVGA_PANEL_NAME "lcdc_samsung_wsvga"
138#define LCDC_SAMSUNG_SPI_DEVICE_NAME "lcdc_samsung_ams367pe02"
139#define LCDC_AUO_SPI_DEVICE_NAME "lcdc_auo_nt35582"
Zhang Chang Ken3a8b8512011-08-04 18:41:39 -0400140#define LCDC_NT35582_PANEL_NAME "lcdc_nt35582_wvga"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700141
Ravishangar Kalyanam61a7bd12011-07-28 16:48:36 -0700142#define PANEL_NAME_MAX_LEN 30
143#define MIPI_CMD_NOVATEK_QHD_PANEL_NAME "mipi_cmd_novatek_qhd"
144#define MIPI_VIDEO_NOVATEK_QHD_PANEL_NAME "mipi_video_novatek_qhd"
145#define MIPI_VIDEO_TOSHIBA_WVGA_PANEL_NAME "mipi_video_toshiba_wvga"
146#define HDMI_PANEL_NAME "hdmi_msm"
147#define TVOUT_PANEL_NAME "tvout_msm"
148
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700149#define DSPS_PIL_GENERIC_NAME "dsps"
150#define DSPS_PIL_FLUID_NAME "dsps_fluid"
151
152enum {
153 GPIO_EXPANDER_IRQ_BASE = PM8901_IRQ_BASE + NR_PMIC8901_IRQS,
154 GPIO_EXPANDER_GPIO_BASE = PM8901_GPIO_BASE + PM8901_MPPS,
155 /* CORE expander */
156 GPIO_CORE_EXPANDER_BASE = GPIO_EXPANDER_GPIO_BASE,
157 GPIO_CLASS_D1_EN = GPIO_CORE_EXPANDER_BASE,
158 GPIO_WLAN_DEEP_SLEEP_N,
159 GPIO_LVDS_SHUTDOWN_N,
160 GPIO_DISP_RESX_N = GPIO_LVDS_SHUTDOWN_N,
161 GPIO_MS_SYS_RESET_N,
162 GPIO_CAP_TS_RESOUT_N,
163 GPIO_CAP_GAUGE_BI_TOUT,
164 GPIO_ETHERNET_PME,
165 GPIO_EXT_GPS_LNA_EN,
166 GPIO_MSM_WAKES_BT,
167 GPIO_ETHERNET_RESET_N,
168 GPIO_HEADSET_DET_N,
169 GPIO_USB_UICC_EN,
170 GPIO_BACKLIGHT_EN,
171 GPIO_EXT_CAMIF_PWR_EN,
172 GPIO_BATT_GAUGE_INT_N,
173 GPIO_BATT_GAUGE_EN,
174 /* DOCKING expander */
175 GPIO_DOCKING_EXPANDER_BASE = GPIO_EXPANDER_GPIO_BASE + 16,
176 GPIO_MIPI_DSI_RST_N = GPIO_DOCKING_EXPANDER_BASE,
177 GPIO_AUX_JTAG_DET_N,
178 GPIO_DONGLE_DET_N,
179 GPIO_SVIDEO_LOAD_DET,
180 GPIO_SVID_AMP_SHUTDOWN1_N,
181 GPIO_SVID_AMP_SHUTDOWN0_N,
182 GPIO_SDC_WP,
183 GPIO_IRDA_PWDN,
184 GPIO_IRDA_RESET_N,
185 GPIO_DONGLE_GPIO0,
186 GPIO_DONGLE_GPIO1,
187 GPIO_DONGLE_GPIO2,
188 GPIO_DONGLE_GPIO3,
189 GPIO_DONGLE_PWR_EN,
190 GPIO_EMMC_RESET_N,
191 GPIO_TP_EXP2_IO15,
192 /* SURF expander */
193 GPIO_SURF_EXPANDER_BASE = GPIO_EXPANDER_GPIO_BASE + (16 * 2),
194 GPIO_SD_CARD_DET_1 = GPIO_SURF_EXPANDER_BASE,
195 GPIO_SD_CARD_DET_2,
196 GPIO_SD_CARD_DET_4,
197 GPIO_SD_CARD_DET_5,
198 GPIO_UIM3_RST,
199 GPIO_SURF_EXPANDER_IO5,
200 GPIO_SURF_EXPANDER_IO6,
201 GPIO_ADC_I2C_EN,
202 GPIO_SURF_EXPANDER_IO8,
203 GPIO_SURF_EXPANDER_IO9,
204 GPIO_SURF_EXPANDER_IO10,
205 GPIO_SURF_EXPANDER_IO11,
206 GPIO_SURF_EXPANDER_IO12,
207 GPIO_SURF_EXPANDER_IO13,
208 GPIO_SURF_EXPANDER_IO14,
209 GPIO_SURF_EXPANDER_IO15,
210 /* LEFT KB IO expander */
211 GPIO_LEFT_KB_EXPANDER_BASE = GPIO_EXPANDER_GPIO_BASE + (16 * 3),
212 GPIO_LEFT_LED_1 = GPIO_LEFT_KB_EXPANDER_BASE,
213 GPIO_LEFT_LED_2,
214 GPIO_LEFT_LED_3,
215 GPIO_LEFT_LED_WLAN,
216 GPIO_JOYSTICK_EN,
217 GPIO_CAP_TS_SLEEP,
218 GPIO_LEFT_KB_IO6,
219 GPIO_LEFT_LED_5,
220 /* RIGHT KB IO expander */
221 GPIO_RIGHT_KB_EXPANDER_BASE = GPIO_EXPANDER_GPIO_BASE + (16 * 3) + 8,
222 GPIO_RIGHT_LED_1 = GPIO_RIGHT_KB_EXPANDER_BASE,
223 GPIO_RIGHT_LED_2,
224 GPIO_RIGHT_LED_3,
225 GPIO_RIGHT_LED_BT,
226 GPIO_WEB_CAMIF_STANDBY,
227 GPIO_COMPASS_RST_N,
228 GPIO_WEB_CAMIF_RESET_N,
229 GPIO_RIGHT_LED_5,
230 GPIO_R_ALTIMETER_RESET_N,
231 /* FLUID S IO expander */
232 GPIO_SOUTH_EXPANDER_BASE,
233 GPIO_MIC2_ANCR_SEL = GPIO_SOUTH_EXPANDER_BASE,
234 GPIO_MIC1_ANCL_SEL,
235 GPIO_HS_MIC4_SEL,
236 GPIO_FML_MIC3_SEL,
237 GPIO_FMR_MIC5_SEL,
238 GPIO_TS_SLEEP,
239 GPIO_HAP_SHIFT_LVL_OE,
240 GPIO_HS_SW_DIR,
241 /* FLUID N IO expander */
242 GPIO_NORTH_EXPANDER_BASE,
243 GPIO_EPM_3_3V_EN = GPIO_NORTH_EXPANDER_BASE,
244 GPIO_EPM_5V_BOOST_EN,
245 GPIO_AUX_CAM_2P7_EN,
246 GPIO_LED_FLASH_EN,
247 GPIO_LED1_GREEN_N,
248 GPIO_LED2_RED_N,
249 GPIO_FRONT_CAM_RESET_N,
250 GPIO_EPM_LVLSFT_EN,
251 GPIO_N_ALTIMETER_RESET_N,
252 /* EPM expander */
253 GPIO_EPM_EXPANDER_BASE,
254 GPIO_PWR_MON_START = GPIO_EPM_EXPANDER_BASE,
255 GPIO_PWR_MON_RESET_N,
256 GPIO_ADC1_PWDN_N,
257 GPIO_ADC2_PWDN_N,
258 GPIO_EPM_EXPANDER_IO4,
259 GPIO_ADC1_MUX_SPI_INT_N_3_3V,
260 GPIO_ADC2_MUX_SPI_INT_N,
261 GPIO_EPM_EXPANDER_IO7,
262 GPIO_PWR_MON_ENABLE,
263 GPIO_EPM_SPI_ADC1_CS_N,
264 GPIO_EPM_SPI_ADC2_CS_N,
265 GPIO_EPM_EXPANDER_IO11,
266 GPIO_EPM_EXPANDER_IO12,
267 GPIO_EPM_EXPANDER_IO13,
268 GPIO_EPM_EXPANDER_IO14,
269 GPIO_EPM_EXPANDER_IO15,
270};
271
272/*
273 * The UI_INTx_N lines are pmic gpio lines which connect i2c
274 * gpio expanders to the pm8058.
275 */
276#define UI_INT1_N 25
277#define UI_INT2_N 34
278#define UI_INT3_N 14
279/*
280FM GPIO is GPIO 18 on PMIC 8058.
281As the index starts from 0 in the PMIC driver, and hence 17
282corresponds to GPIO 18 on PMIC 8058.
283*/
284#define FM_GPIO 17
285
286#ifdef CONFIG_MMC_MSM_SDC2_SUPPORT
287static void (*sdc2_status_notify_cb)(int card_present, void *dev_id);
288static void *sdc2_status_notify_cb_devid;
289#endif
290
291#ifdef CONFIG_MMC_MSM_SDC5_SUPPORT
292static void (*sdc5_status_notify_cb)(int card_present, void *dev_id);
293static void *sdc5_status_notify_cb_devid;
294#endif
295
296static struct msm_spm_platform_data msm_spm_data_v1[] __initdata = {
297 [0] = {
298 .reg_base_addr = MSM_SAW0_BASE,
299
300#ifdef CONFIG_MSM_AVS_HW
301 .reg_init_values[MSM_SPM_REG_SAW_AVS_CTL] = 0x586020FF,
302#endif
303 .reg_init_values[MSM_SPM_REG_SAW_CFG] = 0x0F,
304 .reg_init_values[MSM_SPM_REG_SAW_SPM_CTL] = 0x68,
305 .reg_init_values[MSM_SPM_REG_SAW_SPM_SLP_TMR_DLY] = 0xFFFFFFFF,
306 .reg_init_values[MSM_SPM_REG_SAW_SPM_WAKE_TMR_DLY] = 0xFFFFFFFF,
307
308 .reg_init_values[MSM_SPM_REG_SAW_SLP_CLK_EN] = 0x01,
309 .reg_init_values[MSM_SPM_REG_SAW_SLP_HSFS_PRECLMP_EN] = 0x07,
310 .reg_init_values[MSM_SPM_REG_SAW_SLP_HSFS_POSTCLMP_EN] = 0x00,
311
312 .reg_init_values[MSM_SPM_REG_SAW_SLP_CLMP_EN] = 0x01,
313 .reg_init_values[MSM_SPM_REG_SAW_SLP_RST_EN] = 0x00,
314 .reg_init_values[MSM_SPM_REG_SAW_SPM_MPM_CFG] = 0x00,
315
316 .awake_vlevel = 0x94,
317 .retention_vlevel = 0x81,
318 .collapse_vlevel = 0x20,
319 .retention_mid_vlevel = 0x94,
320 .collapse_mid_vlevel = 0x8C,
321
322 .vctl_timeout_us = 50,
323 },
324
325 [1] = {
326 .reg_base_addr = MSM_SAW1_BASE,
327
328#ifdef CONFIG_MSM_AVS_HW
329 .reg_init_values[MSM_SPM_REG_SAW_AVS_CTL] = 0x586020FF,
330#endif
331 .reg_init_values[MSM_SPM_REG_SAW_CFG] = 0x0F,
332 .reg_init_values[MSM_SPM_REG_SAW_SPM_CTL] = 0x68,
333 .reg_init_values[MSM_SPM_REG_SAW_SPM_SLP_TMR_DLY] = 0xFFFFFFFF,
334 .reg_init_values[MSM_SPM_REG_SAW_SPM_WAKE_TMR_DLY] = 0xFFFFFFFF,
335
336 .reg_init_values[MSM_SPM_REG_SAW_SLP_CLK_EN] = 0x13,
337 .reg_init_values[MSM_SPM_REG_SAW_SLP_HSFS_PRECLMP_EN] = 0x07,
338 .reg_init_values[MSM_SPM_REG_SAW_SLP_HSFS_POSTCLMP_EN] = 0x00,
339
340 .reg_init_values[MSM_SPM_REG_SAW_SLP_CLMP_EN] = 0x01,
341 .reg_init_values[MSM_SPM_REG_SAW_SLP_RST_EN] = 0x00,
342 .reg_init_values[MSM_SPM_REG_SAW_SPM_MPM_CFG] = 0x00,
343
344 .awake_vlevel = 0x94,
345 .retention_vlevel = 0x81,
346 .collapse_vlevel = 0x20,
347 .retention_mid_vlevel = 0x94,
348 .collapse_mid_vlevel = 0x8C,
349
350 .vctl_timeout_us = 50,
351 },
352};
353
354static struct msm_spm_platform_data msm_spm_data[] __initdata = {
355 [0] = {
356 .reg_base_addr = MSM_SAW0_BASE,
357
358#ifdef CONFIG_MSM_AVS_HW
359 .reg_init_values[MSM_SPM_REG_SAW_AVS_CTL] = 0x586020FF,
360#endif
361 .reg_init_values[MSM_SPM_REG_SAW_CFG] = 0x1C,
362 .reg_init_values[MSM_SPM_REG_SAW_SPM_CTL] = 0x68,
363 .reg_init_values[MSM_SPM_REG_SAW_SPM_SLP_TMR_DLY] = 0x0C0CFFFF,
364 .reg_init_values[MSM_SPM_REG_SAW_SPM_WAKE_TMR_DLY] = 0x78780FFF,
365
366 .reg_init_values[MSM_SPM_REG_SAW_SLP_CLK_EN] = 0x01,
367 .reg_init_values[MSM_SPM_REG_SAW_SLP_HSFS_PRECLMP_EN] = 0x07,
368 .reg_init_values[MSM_SPM_REG_SAW_SLP_HSFS_POSTCLMP_EN] = 0x00,
369
370 .reg_init_values[MSM_SPM_REG_SAW_SLP_CLMP_EN] = 0x01,
371 .reg_init_values[MSM_SPM_REG_SAW_SLP_RST_EN] = 0x00,
372 .reg_init_values[MSM_SPM_REG_SAW_SPM_MPM_CFG] = 0x00,
373
374 .awake_vlevel = 0xA0,
375 .retention_vlevel = 0x89,
376 .collapse_vlevel = 0x20,
377 .retention_mid_vlevel = 0x89,
378 .collapse_mid_vlevel = 0x89,
379
380 .vctl_timeout_us = 50,
381 },
382
383 [1] = {
384 .reg_base_addr = MSM_SAW1_BASE,
385
386#ifdef CONFIG_MSM_AVS_HW
387 .reg_init_values[MSM_SPM_REG_SAW_AVS_CTL] = 0x586020FF,
388#endif
389 .reg_init_values[MSM_SPM_REG_SAW_CFG] = 0x1C,
390 .reg_init_values[MSM_SPM_REG_SAW_SPM_CTL] = 0x68,
391 .reg_init_values[MSM_SPM_REG_SAW_SPM_SLP_TMR_DLY] = 0x0C0CFFFF,
392 .reg_init_values[MSM_SPM_REG_SAW_SPM_WAKE_TMR_DLY] = 0x78780FFF,
393
394 .reg_init_values[MSM_SPM_REG_SAW_SLP_CLK_EN] = 0x13,
395 .reg_init_values[MSM_SPM_REG_SAW_SLP_HSFS_PRECLMP_EN] = 0x07,
396 .reg_init_values[MSM_SPM_REG_SAW_SLP_HSFS_POSTCLMP_EN] = 0x00,
397
398 .reg_init_values[MSM_SPM_REG_SAW_SLP_CLMP_EN] = 0x01,
399 .reg_init_values[MSM_SPM_REG_SAW_SLP_RST_EN] = 0x00,
400 .reg_init_values[MSM_SPM_REG_SAW_SPM_MPM_CFG] = 0x00,
401
402 .awake_vlevel = 0xA0,
403 .retention_vlevel = 0x89,
404 .collapse_vlevel = 0x20,
405 .retention_mid_vlevel = 0x89,
406 .collapse_mid_vlevel = 0x89,
407
408 .vctl_timeout_us = 50,
409 },
410};
411
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700412/*
413 * Consumer specific regulator names:
414 * regulator name consumer dev_name
415 */
416static struct regulator_consumer_supply vreg_consumers_8901_S0[] = {
417 REGULATOR_SUPPLY("8901_s0", NULL),
418};
419static struct regulator_consumer_supply vreg_consumers_8901_S1[] = {
420 REGULATOR_SUPPLY("8901_s1", NULL),
421};
422
423static struct regulator_init_data saw_s0_init_data = {
424 .constraints = {
425 .name = "8901_s0",
426 .valid_ops_mask = REGULATOR_CHANGE_VOLTAGE,
Tianyi Gou7c81dfa2011-07-27 12:15:24 -0700427 .min_uV = 800000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700428 .max_uV = 1250000,
429 },
430 .consumer_supplies = vreg_consumers_8901_S0,
431 .num_consumer_supplies = ARRAY_SIZE(vreg_consumers_8901_S0),
432};
433
434static struct regulator_init_data saw_s1_init_data = {
435 .constraints = {
436 .name = "8901_s1",
437 .valid_ops_mask = REGULATOR_CHANGE_VOLTAGE,
Tianyi Gou7c81dfa2011-07-27 12:15:24 -0700438 .min_uV = 800000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700439 .max_uV = 1250000,
440 },
441 .consumer_supplies = vreg_consumers_8901_S1,
442 .num_consumer_supplies = ARRAY_SIZE(vreg_consumers_8901_S1),
443};
444
445static struct platform_device msm_device_saw_s0 = {
446 .name = "saw-regulator",
447 .id = 0,
448 .dev = {
449 .platform_data = &saw_s0_init_data,
450 },
451};
452
453static struct platform_device msm_device_saw_s1 = {
454 .name = "saw-regulator",
455 .id = 1,
456 .dev = {
457 .platform_data = &saw_s1_init_data,
458 },
459};
460
461/*
462 * The smc91x configuration varies depending on platform.
463 * The resources data structure is filled in at runtime.
464 */
465static struct resource smc91x_resources[] = {
466 [0] = {
467 .flags = IORESOURCE_MEM,
468 },
469 [1] = {
470 .flags = IORESOURCE_IRQ,
471 },
472};
473
474static struct platform_device smc91x_device = {
475 .name = "smc91x",
476 .id = 0,
477 .num_resources = ARRAY_SIZE(smc91x_resources),
478 .resource = smc91x_resources,
479};
480
481static struct resource smsc911x_resources[] = {
482 [0] = {
483 .flags = IORESOURCE_MEM,
484 .start = 0x1b800000,
485 .end = 0x1b8000ff
486 },
487 [1] = {
488 .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_LOWLEVEL,
489 },
490};
491
492static struct smsc911x_platform_config smsc911x_config = {
493 .irq_polarity = SMSC911X_IRQ_POLARITY_ACTIVE_LOW,
494 .irq_type = SMSC911X_IRQ_TYPE_PUSH_PULL,
495 .flags = SMSC911X_USE_16BIT,
496 .has_reset_gpio = 1,
497 .reset_gpio = GPIO_ETHERNET_RESET_N
498};
499
500static struct platform_device smsc911x_device = {
501 .name = "smsc911x",
502 .id = 0,
503 .num_resources = ARRAY_SIZE(smsc911x_resources),
504 .resource = smsc911x_resources,
505 .dev = {
506 .platform_data = &smsc911x_config
507 }
508};
509
510#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
511 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE) || \
512 defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
513 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
514
515#define QCE_SIZE 0x10000
516#define QCE_0_BASE 0x18500000
517
518#define QCE_HW_KEY_SUPPORT 0
519#define QCE_SHA_HMAC_SUPPORT 0
520#define QCE_SHARE_CE_RESOURCE 2
521#define QCE_CE_SHARED 1
522
523static struct resource qcrypto_resources[] = {
524 [0] = {
525 .start = QCE_0_BASE,
526 .end = QCE_0_BASE + QCE_SIZE - 1,
527 .flags = IORESOURCE_MEM,
528 },
529 [1] = {
530 .name = "crypto_channels",
531 .start = DMOV_CE_IN_CHAN,
532 .end = DMOV_CE_OUT_CHAN,
533 .flags = IORESOURCE_DMA,
534 },
535 [2] = {
536 .name = "crypto_crci_in",
537 .start = DMOV_CE_IN_CRCI,
538 .end = DMOV_CE_IN_CRCI,
539 .flags = IORESOURCE_DMA,
540 },
541 [3] = {
542 .name = "crypto_crci_out",
543 .start = DMOV_CE_OUT_CRCI,
544 .end = DMOV_CE_OUT_CRCI,
545 .flags = IORESOURCE_DMA,
546 },
547 [4] = {
548 .name = "crypto_crci_hash",
549 .start = DMOV_CE_HASH_CRCI,
550 .end = DMOV_CE_HASH_CRCI,
551 .flags = IORESOURCE_DMA,
552 },
553};
554
555static struct resource qcedev_resources[] = {
556 [0] = {
557 .start = QCE_0_BASE,
558 .end = QCE_0_BASE + QCE_SIZE - 1,
559 .flags = IORESOURCE_MEM,
560 },
561 [1] = {
562 .name = "crypto_channels",
563 .start = DMOV_CE_IN_CHAN,
564 .end = DMOV_CE_OUT_CHAN,
565 .flags = IORESOURCE_DMA,
566 },
567 [2] = {
568 .name = "crypto_crci_in",
569 .start = DMOV_CE_IN_CRCI,
570 .end = DMOV_CE_IN_CRCI,
571 .flags = IORESOURCE_DMA,
572 },
573 [3] = {
574 .name = "crypto_crci_out",
575 .start = DMOV_CE_OUT_CRCI,
576 .end = DMOV_CE_OUT_CRCI,
577 .flags = IORESOURCE_DMA,
578 },
579 [4] = {
580 .name = "crypto_crci_hash",
581 .start = DMOV_CE_HASH_CRCI,
582 .end = DMOV_CE_HASH_CRCI,
583 .flags = IORESOURCE_DMA,
584 },
585};
586
587#endif
588
589#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
590 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE)
591
592static struct msm_ce_hw_support qcrypto_ce_hw_suppport = {
593 .ce_shared = QCE_CE_SHARED,
594 .shared_ce_resource = QCE_SHARE_CE_RESOURCE,
595 .hw_key_support = QCE_HW_KEY_SUPPORT,
596 .sha_hmac = QCE_SHA_HMAC_SUPPORT,
597};
598
599static struct platform_device qcrypto_device = {
600 .name = "qcrypto",
601 .id = 0,
602 .num_resources = ARRAY_SIZE(qcrypto_resources),
603 .resource = qcrypto_resources,
604 .dev = {
605 .coherent_dma_mask = DMA_BIT_MASK(32),
606 .platform_data = &qcrypto_ce_hw_suppport,
607 },
608};
609#endif
610
611#if defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
612 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
613
614static struct msm_ce_hw_support qcedev_ce_hw_suppport = {
615 .ce_shared = QCE_CE_SHARED,
616 .shared_ce_resource = QCE_SHARE_CE_RESOURCE,
617 .hw_key_support = QCE_HW_KEY_SUPPORT,
618 .sha_hmac = QCE_SHA_HMAC_SUPPORT,
619};
620
621static struct platform_device qcedev_device = {
622 .name = "qce",
623 .id = 0,
624 .num_resources = ARRAY_SIZE(qcedev_resources),
625 .resource = qcedev_resources,
626 .dev = {
627 .coherent_dma_mask = DMA_BIT_MASK(32),
628 .platform_data = &qcedev_ce_hw_suppport,
629 },
630};
631#endif
632
633#if defined(CONFIG_HAPTIC_ISA1200) || \
634 defined(CONFIG_HAPTIC_ISA1200_MODULE)
635
636static const char *vregs_isa1200_name[] = {
637 "8058_s3",
638 "8901_l4",
639};
640
641static const int vregs_isa1200_val[] = {
642 1800000,/* uV */
643 2600000,
644};
645static struct regulator *vregs_isa1200[ARRAY_SIZE(vregs_isa1200_name)];
646static struct msm_xo_voter *xo_handle_a1;
647
648static int isa1200_power(int vreg_on)
Steve Mucklea55df6e2010-01-07 12:43:24 -0800649{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700650 int i, rc = 0;
651
652 for (i = 0; i < ARRAY_SIZE(vregs_isa1200_name); i++) {
653 rc = vreg_on ? regulator_enable(vregs_isa1200[i]) :
654 regulator_disable(vregs_isa1200[i]);
655 if (rc < 0) {
656 pr_err("%s: vreg %s %s failed (%d)\n",
657 __func__, vregs_isa1200_name[i],
658 vreg_on ? "enable" : "disable", rc);
659 goto vreg_fail;
660 }
661 }
662
663 rc = vreg_on ? msm_xo_mode_vote(xo_handle_a1, MSM_XO_MODE_ON) :
664 msm_xo_mode_vote(xo_handle_a1, MSM_XO_MODE_OFF);
665 if (rc < 0) {
666 pr_err("%s: failed to %svote for TCXO A1 buffer%d\n",
667 __func__, vreg_on ? "" : "de-", rc);
668 goto vreg_fail;
669 }
670 return 0;
671
672vreg_fail:
673 while (i--)
674 !vreg_on ? regulator_enable(vregs_isa1200[i]) :
675 regulator_disable(vregs_isa1200[i]);
676 return rc;
Steve Mucklea55df6e2010-01-07 12:43:24 -0800677}
678
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700679static int isa1200_dev_setup(bool enable)
Steve Mucklea55df6e2010-01-07 12:43:24 -0800680{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700681 int i, rc;
Steve Muckle9161d302010-02-11 11:50:40 -0800682
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700683 if (enable == true) {
684 for (i = 0; i < ARRAY_SIZE(vregs_isa1200_name); i++) {
685 vregs_isa1200[i] = regulator_get(NULL,
686 vregs_isa1200_name[i]);
687 if (IS_ERR(vregs_isa1200[i])) {
688 pr_err("%s: regulator get of %s failed (%ld)\n",
689 __func__, vregs_isa1200_name[i],
690 PTR_ERR(vregs_isa1200[i]));
691 rc = PTR_ERR(vregs_isa1200[i]);
692 goto vreg_get_fail;
693 }
694 rc = regulator_set_voltage(vregs_isa1200[i],
695 vregs_isa1200_val[i], vregs_isa1200_val[i]);
696 if (rc) {
697 pr_err("%s: regulator_set_voltage(%s) failed\n",
698 __func__, vregs_isa1200_name[i]);
699 goto vreg_get_fail;
700 }
701 }
Steve Muckle9161d302010-02-11 11:50:40 -0800702
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700703 rc = gpio_request(GPIO_HAP_SHIFT_LVL_OE, "haptics_shft_lvl_oe");
704 if (rc) {
705 pr_err("%s: unable to request gpio %d (%d)\n",
706 __func__, GPIO_HAP_SHIFT_LVL_OE, rc);
707 goto vreg_get_fail;
708 }
Steve Muckle9161d302010-02-11 11:50:40 -0800709
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700710 rc = gpio_direction_output(GPIO_HAP_SHIFT_LVL_OE, 1);
711 if (rc) {
712 pr_err("%s: Unable to set direction\n", __func__);;
713 goto free_gpio;
714 }
715
716 xo_handle_a1 = msm_xo_get(MSM_XO_TCXO_A1, "isa1200");
717 if (IS_ERR(xo_handle_a1)) {
718 rc = PTR_ERR(xo_handle_a1);
719 pr_err("%s: failed to get the handle for A1(%d)\n",
720 __func__, rc);
721 goto gpio_set_dir;
722 }
723 } else {
724 gpio_set_value(GPIO_HAP_SHIFT_LVL_OE, 0);
725 gpio_free(GPIO_HAP_SHIFT_LVL_OE);
726
727 for (i = 0; i < ARRAY_SIZE(vregs_isa1200_name); i++)
728 regulator_put(vregs_isa1200[i]);
729
730 msm_xo_put(xo_handle_a1);
731 }
732
733 return 0;
734gpio_set_dir:
735 gpio_set_value(GPIO_HAP_SHIFT_LVL_OE, 0);
736free_gpio:
737 gpio_free(GPIO_HAP_SHIFT_LVL_OE);
738vreg_get_fail:
739 while (i)
740 regulator_put(vregs_isa1200[--i]);
741 return rc;
742}
743
744#define PMIC_GPIO_HAP_ENABLE 18 /* PMIC GPIO Number 19 */
745static struct isa1200_platform_data isa1200_1_pdata = {
746 .name = "vibrator",
747 .power_on = isa1200_power,
748 .dev_setup = isa1200_dev_setup,
749 /*gpio to enable haptic*/
750 .hap_en_gpio = PM8058_GPIO_PM_TO_SYS(PMIC_GPIO_HAP_ENABLE),
751 .max_timeout = 15000,
752 .mode_ctrl = PWM_GEN_MODE,
753 .pwm_fd = {
754 .pwm_div = 256,
755 },
756 .is_erm = false,
757 .smart_en = true,
758 .ext_clk_en = true,
759 .chip_en = 1,
760};
761
762static struct i2c_board_info msm_isa1200_board_info[] = {
763 {
764 I2C_BOARD_INFO("isa1200_1", 0x90>>1),
765 .platform_data = &isa1200_1_pdata,
766 },
767};
768#endif
769
770#if defined(CONFIG_BATTERY_BQ27520) || \
771 defined(CONFIG_BATTERY_BQ27520_MODULE)
772static struct bq27520_platform_data bq27520_pdata = {
773 .name = "fuel-gauge",
774 .vreg_name = "8058_s3",
775 .vreg_value = 1800000,
776 .soc_int = GPIO_BATT_GAUGE_INT_N,
777 .bi_tout = GPIO_CAP_GAUGE_BI_TOUT,
778 .chip_en = GPIO_BATT_GAUGE_EN,
779 .enable_dlog = 0, /* if enable coulomb counter logger */
780};
781
782static struct i2c_board_info msm_bq27520_board_info[] = {
783 {
784 I2C_BOARD_INFO("bq27520", 0xaa>>1),
785 .platform_data = &bq27520_pdata,
786 },
787};
788#endif
789
790static struct msm_pm_platform_data msm_pm_data[MSM_PM_SLEEP_MODE_NR * 2] = {
791 [MSM_PM_MODE(0, MSM_PM_SLEEP_MODE_POWER_COLLAPSE)] = {
792 .idle_supported = 1,
793 .suspend_supported = 1,
794 .idle_enabled = 0,
795 .suspend_enabled = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700796 },
797
798 [MSM_PM_MODE(0, MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE)] = {
799 .idle_supported = 1,
800 .suspend_supported = 1,
801 .idle_enabled = 0,
802 .suspend_enabled = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700803 },
804
805 [MSM_PM_MODE(0, MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT)] = {
806 .idle_supported = 1,
807 .suspend_supported = 1,
808 .idle_enabled = 1,
809 .suspend_enabled = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700810 },
811
812 [MSM_PM_MODE(1, MSM_PM_SLEEP_MODE_POWER_COLLAPSE)] = {
813 .idle_supported = 1,
814 .suspend_supported = 1,
815 .idle_enabled = 0,
816 .suspend_enabled = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700817 },
818
819 [MSM_PM_MODE(1, MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE)] = {
820 .idle_supported = 1,
821 .suspend_supported = 1,
822 .idle_enabled = 0,
823 .suspend_enabled = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700824 },
825
826 [MSM_PM_MODE(1, MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT)] = {
827 .idle_supported = 1,
828 .suspend_supported = 1,
829 .idle_enabled = 1,
830 .suspend_enabled = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700831 },
832};
833
834static struct msm_cpuidle_state msm_cstates[] __initdata = {
835 {0, 0, "C0", "WFI",
836 MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT},
837
838 {0, 1, "C1", "STANDALONE_POWER_COLLAPSE",
839 MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE},
840
841 {0, 2, "C2", "POWER_COLLAPSE",
842 MSM_PM_SLEEP_MODE_POWER_COLLAPSE},
843
844 {1, 0, "C0", "WFI",
845 MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT},
846
847 {1, 1, "C1", "STANDALONE_POWER_COLLAPSE",
848 MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE},
849};
850
851static struct msm_rpmrs_level msm_rpmrs_levels[] __initdata = {
852 {
853 MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT,
854 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
855 true,
856 1, 8000, 100000, 1,
857 },
858
859 {
860 MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE,
861 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
862 true,
863 1500, 5000, 60100000, 3000,
864 },
865
866 {
867 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
868 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
869 false,
870 1800, 5000, 60350000, 3500,
871 },
872 {
873 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
874 MSM_RPMRS_LIMITS(OFF, ACTIVE, MAX, ACTIVE),
875 false,
876 3800, 4500, 65350000, 5500,
877 },
878
879 {
880 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
881 MSM_RPMRS_LIMITS(ON, HSFS_OPEN, MAX, ACTIVE),
882 false,
883 2800, 2500, 66850000, 4800,
884 },
885
886 {
887 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
888 MSM_RPMRS_LIMITS(OFF, HSFS_OPEN, MAX, ACTIVE),
889 false,
890 4800, 2000, 71850000, 6800,
891 },
892
893 {
894 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
895 MSM_RPMRS_LIMITS(OFF, HSFS_OPEN, ACTIVE, RET_HIGH),
896 false,
897 6800, 500, 75850000, 8800,
898 },
899
900 {
901 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
902 MSM_RPMRS_LIMITS(OFF, HSFS_OPEN, RET_HIGH, RET_LOW),
903 false,
904 7800, 0, 76350000, 9800,
905 },
906};
907
908#if defined(CONFIG_USB_PEHCI_HCD) || defined(CONFIG_USB_PEHCI_HCD_MODULE)
909
910#define ISP1763_INT_GPIO 117
911#define ISP1763_RST_GPIO 152
912static struct resource isp1763_resources[] = {
913 [0] = {
914 .flags = IORESOURCE_MEM,
915 .start = 0x1D000000,
916 .end = 0x1D005FFF, /* 24KB */
917 },
918 [1] = {
919 .flags = IORESOURCE_IRQ,
920 },
921};
922static void __init msm8x60_cfg_isp1763(void)
923{
924 isp1763_resources[1].start = gpio_to_irq(ISP1763_INT_GPIO);
925 isp1763_resources[1].end = gpio_to_irq(ISP1763_INT_GPIO);
926}
927
928static int isp1763_setup_gpio(int enable)
929{
930 int status = 0;
931
932 if (enable) {
933 status = gpio_request(ISP1763_INT_GPIO, "isp1763_usb");
934 if (status) {
935 pr_err("%s:Failed to request GPIO %d\n",
936 __func__, ISP1763_INT_GPIO);
937 return status;
938 }
939 status = gpio_direction_input(ISP1763_INT_GPIO);
940 if (status) {
941 pr_err("%s:Failed to configure GPIO %d\n",
942 __func__, ISP1763_INT_GPIO);
943 goto gpio_free_int;
944 }
945 status = gpio_request(ISP1763_RST_GPIO, "isp1763_usb");
946 if (status) {
947 pr_err("%s:Failed to request GPIO %d\n",
948 __func__, ISP1763_RST_GPIO);
949 goto gpio_free_int;
950 }
951 status = gpio_direction_output(ISP1763_RST_GPIO, 1);
952 if (status) {
953 pr_err("%s:Failed to configure GPIO %d\n",
954 __func__, ISP1763_RST_GPIO);
955 goto gpio_free_rst;
956 }
957 pr_debug("\nISP GPIO configuration done\n");
958 return status;
959 }
960
961gpio_free_rst:
962 gpio_free(ISP1763_RST_GPIO);
963gpio_free_int:
964 gpio_free(ISP1763_INT_GPIO);
965
966 return status;
967}
968static struct isp1763_platform_data isp1763_pdata = {
969 .reset_gpio = ISP1763_RST_GPIO,
970 .setup_gpio = isp1763_setup_gpio
971};
972
973static struct platform_device isp1763_device = {
974 .name = "isp1763_usb",
975 .num_resources = ARRAY_SIZE(isp1763_resources),
976 .resource = isp1763_resources,
977 .dev = {
978 .platform_data = &isp1763_pdata
979 }
980};
981#endif
982
983#if defined(CONFIG_USB_GADGET_MSM_72K) || defined(CONFIG_USB_EHCI_MSM_72K)
Anji jonnalaeb9e60d2011-10-05 12:19:46 +0530984static struct msm_otg_platform_data msm_otg_pdata;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700985static struct regulator *ldo6_3p3;
986static struct regulator *ldo7_1p8;
987static struct regulator *vdd_cx;
988#define PMICID_INT PM8058_GPIO_IRQ(PM8058_IRQ_BASE, 36)
989notify_vbus_state notify_vbus_state_func_ptr;
990static int usb_phy_susp_dig_vol = 750000;
991static int pmic_id_notif_supported;
992
993#ifdef CONFIG_USB_EHCI_MSM_72K
994#define USB_PMIC_ID_DET_DELAY msecs_to_jiffies(100)
995struct delayed_work pmic_id_det;
996
997static int __init usb_id_pin_rework_setup(char *support)
998{
999 if (strncmp(support, "true", 4) == 0)
1000 pmic_id_notif_supported = 1;
1001
1002 return 1;
1003}
1004__setup("usb_id_pin_rework=", usb_id_pin_rework_setup);
1005
1006static void pmic_id_detect(struct work_struct *w)
1007{
1008 int val = gpio_get_value_cansleep(PM8058_GPIO_PM_TO_SYS(36));
1009 pr_debug("%s(): gpio_read_value = %d\n", __func__, val);
1010
1011 if (notify_vbus_state_func_ptr)
1012 (*notify_vbus_state_func_ptr) (val);
1013}
1014
1015static irqreturn_t pmic_id_on_irq(int irq, void *data)
1016{
1017 /*
1018 * Spurious interrupts are observed on pmic gpio line
1019 * even though there is no state change on USB ID. Schedule the
1020 * work to to allow debounce on gpio
Steve Muckle9161d302010-02-11 11:50:40 -08001021 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001022 schedule_delayed_work(&pmic_id_det, USB_PMIC_ID_DET_DELAY);
Steve Muckle9161d302010-02-11 11:50:40 -08001023
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001024 return IRQ_HANDLED;
1025}
1026
1027static int msm_hsusb_pmic_id_notif_init(void (*callback)(int online), int init)
1028{
1029 unsigned ret = -ENODEV;
1030
1031 if (!callback)
1032 return -EINVAL;
1033
1034 if (machine_is_msm8x60_fluid())
1035 return -ENOTSUPP;
1036
1037 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) != 2) {
1038 pr_debug("%s: USB_ID pin is not routed to PMIC"
1039 "on V1 surf/ffa\n", __func__);
1040 return -ENOTSUPP;
1041 }
1042
1043 if ((machine_is_msm8x60_fusion() || machine_is_msm8x60_fusn_ffa()) &&
1044 !pmic_id_notif_supported) {
1045 pr_debug("%s: USB_ID is not routed to PMIC"
1046 "on V2 ffa\n", __func__);
1047 return -ENOTSUPP;
1048 }
1049
1050 usb_phy_susp_dig_vol = 500000;
1051
1052 if (init) {
1053 notify_vbus_state_func_ptr = callback;
1054 ret = pm8901_mpp_config_digital_out(1,
1055 PM8901_MPP_DIG_LEVEL_L5, 1);
1056 if (ret) {
1057 pr_err("%s: MPP2 configuration failed\n", __func__);
1058 return -ENODEV;
1059 }
1060 INIT_DELAYED_WORK(&pmic_id_det, pmic_id_detect);
1061 ret = request_threaded_irq(PMICID_INT, NULL, pmic_id_on_irq,
1062 (IRQF_TRIGGER_RISING|IRQF_TRIGGER_FALLING),
1063 "msm_otg_id", NULL);
1064 if (ret) {
1065 pm8901_mpp_config_digital_out(1,
1066 PM8901_MPP_DIG_LEVEL_L5, 0);
1067 pr_err("%s:pmic_usb_id interrupt registration failed",
1068 __func__);
1069 return ret;
1070 }
1071 /* Notify the initial Id status */
1072 pmic_id_detect(&pmic_id_det.work);
Anji jonnalaeb9e60d2011-10-05 12:19:46 +05301073 msm_otg_pdata.pmic_id_irq = PMICID_INT;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001074 } else {
1075 free_irq(PMICID_INT, 0);
Anji jonnalaeb9e60d2011-10-05 12:19:46 +05301076 msm_otg_pdata.pmic_id_irq = 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001077 cancel_delayed_work_sync(&pmic_id_det);
1078 notify_vbus_state_func_ptr = NULL;
1079 ret = pm8901_mpp_config_digital_out(1,
1080 PM8901_MPP_DIG_LEVEL_L5, 0);
1081 if (ret) {
1082 pr_err("%s:MPP2 configuration failed\n", __func__);
1083 return -ENODEV;
1084 }
1085 }
1086 return 0;
1087}
1088#endif
1089
1090#define USB_PHY_OPERATIONAL_MIN_VDD_DIG_VOL 1000000
1091#define USB_PHY_MAX_VDD_DIG_VOL 1320000
1092static int msm_hsusb_init_vddcx(int init)
1093{
1094 int ret = 0;
1095
1096 if (init) {
1097 vdd_cx = regulator_get(NULL, "8058_s1");
1098 if (IS_ERR(vdd_cx)) {
1099 return PTR_ERR(vdd_cx);
1100 }
1101
1102 ret = regulator_set_voltage(vdd_cx,
1103 USB_PHY_OPERATIONAL_MIN_VDD_DIG_VOL,
1104 USB_PHY_MAX_VDD_DIG_VOL);
1105 if (ret) {
1106 pr_err("%s: unable to set the voltage for regulator"
1107 "vdd_cx\n", __func__);
1108 regulator_put(vdd_cx);
1109 return ret;
1110 }
1111
1112 ret = regulator_enable(vdd_cx);
1113 if (ret) {
1114 pr_err("%s: unable to enable regulator"
1115 "vdd_cx\n", __func__);
1116 regulator_put(vdd_cx);
1117 }
1118 } else {
1119 ret = regulator_disable(vdd_cx);
1120 if (ret) {
1121 pr_err("%s: Unable to disable the regulator:"
1122 "vdd_cx\n", __func__);
1123 return ret;
1124 }
1125
1126 regulator_put(vdd_cx);
1127 }
1128
1129 return ret;
1130}
1131
1132static int msm_hsusb_config_vddcx(int high)
1133{
1134 int max_vol = USB_PHY_MAX_VDD_DIG_VOL;
1135 int min_vol;
1136 int ret;
1137
1138 if (high)
1139 min_vol = USB_PHY_OPERATIONAL_MIN_VDD_DIG_VOL;
1140 else
1141 min_vol = usb_phy_susp_dig_vol;
1142
1143 ret = regulator_set_voltage(vdd_cx, min_vol, max_vol);
1144 if (ret) {
1145 pr_err("%s: unable to set the voltage for regulator"
1146 "vdd_cx\n", __func__);
1147 return ret;
1148 }
1149
1150 pr_debug("%s: min_vol:%d max_vol:%d\n", __func__, min_vol, max_vol);
1151
1152 return ret;
1153}
1154
1155#define USB_PHY_3P3_VOL_MIN 3050000 /* uV */
1156#define USB_PHY_3P3_VOL_MAX 3050000 /* uV */
1157#define USB_PHY_3P3_HPM_LOAD 50000 /* uA */
1158#define USB_PHY_3P3_LPM_LOAD 4000 /* uA */
1159
1160#define USB_PHY_1P8_VOL_MIN 1800000 /* uV */
1161#define USB_PHY_1P8_VOL_MAX 1800000 /* uV */
1162#define USB_PHY_1P8_HPM_LOAD 50000 /* uA */
1163#define USB_PHY_1P8_LPM_LOAD 4000 /* uA */
1164static int msm_hsusb_ldo_init(int init)
1165{
1166 int rc = 0;
1167
1168 if (init) {
1169 ldo6_3p3 = regulator_get(NULL, "8058_l6");
1170 if (IS_ERR(ldo6_3p3))
1171 return PTR_ERR(ldo6_3p3);
1172
1173 ldo7_1p8 = regulator_get(NULL, "8058_l7");
1174 if (IS_ERR(ldo7_1p8)) {
1175 rc = PTR_ERR(ldo7_1p8);
1176 goto put_3p3;
1177 }
1178
1179 rc = regulator_set_voltage(ldo6_3p3, USB_PHY_3P3_VOL_MIN,
1180 USB_PHY_3P3_VOL_MAX);
1181 if (rc) {
1182 pr_err("%s: Unable to set voltage level for"
1183 "ldo6_3p3 regulator\n", __func__);
1184 goto put_1p8;
1185 }
1186 rc = regulator_enable(ldo6_3p3);
1187 if (rc) {
1188 pr_err("%s: Unable to enable the regulator:"
1189 "ldo6_3p3\n", __func__);
1190 goto put_1p8;
1191 }
1192 rc = regulator_set_voltage(ldo7_1p8, USB_PHY_1P8_VOL_MIN,
1193 USB_PHY_1P8_VOL_MAX);
1194 if (rc) {
1195 pr_err("%s: Unable to set voltage level for"
1196 "ldo7_1p8 regulator\n", __func__);
1197 goto disable_3p3;
1198 }
1199 rc = regulator_enable(ldo7_1p8);
1200 if (rc) {
1201 pr_err("%s: Unable to enable the regulator:"
1202 "ldo7_1p8\n", __func__);
1203 goto disable_3p3;
1204 }
1205
1206 return 0;
1207 }
1208
1209 regulator_disable(ldo7_1p8);
1210disable_3p3:
1211 regulator_disable(ldo6_3p3);
1212put_1p8:
1213 regulator_put(ldo7_1p8);
1214put_3p3:
1215 regulator_put(ldo6_3p3);
1216 return rc;
1217}
1218
1219static int msm_hsusb_ldo_enable(int on)
1220{
1221 int ret = 0;
1222
1223 if (!ldo7_1p8 || IS_ERR(ldo7_1p8)) {
1224 pr_err("%s: ldo7_1p8 is not initialized\n", __func__);
1225 return -ENODEV;
1226 }
1227
1228 if (!ldo6_3p3 || IS_ERR(ldo6_3p3)) {
1229 pr_err("%s: ldo6_3p3 is not initialized\n", __func__);
1230 return -ENODEV;
1231 }
1232
1233 if (on) {
1234 ret = regulator_set_optimum_mode(ldo7_1p8,
1235 USB_PHY_1P8_HPM_LOAD);
1236 if (ret < 0) {
1237 pr_err("%s: Unable to set HPM of the regulator:"
1238 "ldo7_1p8\n", __func__);
1239 return ret;
1240 }
1241 ret = regulator_set_optimum_mode(ldo6_3p3,
1242 USB_PHY_3P3_HPM_LOAD);
1243 if (ret < 0) {
1244 pr_err("%s: Unable to set HPM of the regulator:"
1245 "ldo6_3p3\n", __func__);
1246 regulator_set_optimum_mode(ldo7_1p8,
1247 USB_PHY_1P8_LPM_LOAD);
1248 return ret;
1249 }
1250 } else {
1251 ret = regulator_set_optimum_mode(ldo7_1p8,
1252 USB_PHY_1P8_LPM_LOAD);
1253 if (ret < 0)
1254 pr_err("%s: Unable to set LPM of the regulator:"
1255 "ldo7_1p8\n", __func__);
1256 ret = regulator_set_optimum_mode(ldo6_3p3,
1257 USB_PHY_3P3_LPM_LOAD);
1258 if (ret < 0)
1259 pr_err("%s: Unable to set LPM of the regulator:"
1260 "ldo6_3p3\n", __func__);
1261 }
1262
1263 pr_debug("reg (%s)\n", on ? "HPM" : "LPM");
1264 return ret < 0 ? ret : 0;
1265 }
1266#endif
1267#ifdef CONFIG_USB_EHCI_MSM_72K
1268#if defined(CONFIG_SMB137B_CHARGER) || defined(CONFIG_SMB137B_CHARGER_MODULE)
1269static void msm_hsusb_smb137b_vbus_power(unsigned phy_info, int on)
1270{
1271 static int vbus_is_on;
1272
1273 /* If VBUS is already on (or off), do nothing. */
1274 if (on == vbus_is_on)
1275 return;
1276 smb137b_otg_power(on);
1277 vbus_is_on = on;
1278}
1279#endif
1280static void msm_hsusb_vbus_power(unsigned phy_info, int on)
1281{
1282 static struct regulator *votg_5v_switch;
1283 static struct regulator *ext_5v_reg;
1284 static int vbus_is_on;
1285
1286 /* If VBUS is already on (or off), do nothing. */
1287 if (on == vbus_is_on)
1288 return;
1289
1290 if (!votg_5v_switch) {
1291 votg_5v_switch = regulator_get(NULL, "8901_usb_otg");
1292 if (IS_ERR(votg_5v_switch)) {
1293 pr_err("%s: unable to get votg_5v_switch\n", __func__);
1294 return;
1295 }
1296 }
1297 if (!ext_5v_reg) {
1298 ext_5v_reg = regulator_get(NULL, "8901_mpp0");
1299 if (IS_ERR(ext_5v_reg)) {
1300 pr_err("%s: unable to get ext_5v_reg\n", __func__);
1301 return;
1302 }
1303 }
1304 if (on) {
1305 if (regulator_enable(ext_5v_reg)) {
1306 pr_err("%s: Unable to enable the regulator:"
1307 " ext_5v_reg\n", __func__);
1308 return;
1309 }
1310 if (regulator_enable(votg_5v_switch)) {
1311 pr_err("%s: Unable to enable the regulator:"
1312 " votg_5v_switch\n", __func__);
1313 return;
1314 }
1315 } else {
1316 if (regulator_disable(votg_5v_switch))
1317 pr_err("%s: Unable to enable the regulator:"
1318 " votg_5v_switch\n", __func__);
1319 if (regulator_disable(ext_5v_reg))
1320 pr_err("%s: Unable to enable the regulator:"
1321 " ext_5v_reg\n", __func__);
1322 }
1323
1324 vbus_is_on = on;
1325}
1326
1327static struct msm_usb_host_platform_data msm_usb_host_pdata = {
1328 .phy_info = (USB_PHY_INTEGRATED | USB_PHY_MODEL_45NM),
1329 .power_budget = 390,
1330};
1331#endif
1332
1333#ifdef CONFIG_BATTERY_MSM8X60
1334static int msm_hsusb_pmic_vbus_notif_init(void (*callback)(int online),
1335 int init)
1336{
1337 int ret = -ENOTSUPP;
1338
1339#if defined(CONFIG_SMB137B_CHARGER) || defined(CONFIG_SMB137B_CHARGER_MODULE)
1340 if (machine_is_msm8x60_fluid()) {
1341 if (init)
1342 msm_charger_register_vbus_sn(callback);
1343 else
1344 msm_charger_unregister_vbus_sn(callback);
1345 return 0;
1346 }
1347#endif
1348 /* ID and VBUS lines are connected to pmic on 8660.V2.SURF,
1349 * hence, irrespective of either peripheral only mode or
1350 * OTG (host and peripheral) modes, can depend on pmic for
1351 * vbus notifications
Steve Muckle9161d302010-02-11 11:50:40 -08001352 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001353 if ((SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2)
1354 && (machine_is_msm8x60_surf() ||
1355 pmic_id_notif_supported)) {
1356 if (init)
1357 ret = msm_charger_register_vbus_sn(callback);
1358 else {
1359 msm_charger_unregister_vbus_sn(callback);
1360 ret = 0;
1361 }
1362 } else {
1363#if !defined(CONFIG_USB_EHCI_MSM_72K)
1364 if (init)
1365 ret = msm_charger_register_vbus_sn(callback);
1366 else {
1367 msm_charger_unregister_vbus_sn(callback);
1368 ret = 0;
1369 }
1370#endif
1371 }
1372 return ret;
1373}
1374#endif
1375
1376#if defined(CONFIG_USB_GADGET_MSM_72K) || defined(CONFIG_USB_EHCI_MSM_72K)
1377static struct msm_otg_platform_data msm_otg_pdata = {
1378 /* if usb link is in sps there is no need for
1379 * usb pclk as dayatona fabric clock will be
1380 * used instead
1381 */
1382 .pclk_src_name = "dfab_usb_hs_clk",
1383 .pemp_level = PRE_EMPHASIS_WITH_20_PERCENT,
1384 .cdr_autoreset = CDR_AUTO_RESET_DISABLE,
1385 .se1_gating = SE1_GATING_DISABLE,
Chandra Devireddyb3fc78c2011-08-30 17:25:55 +05301386 .bam_disable = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001387#ifdef CONFIG_USB_EHCI_MSM_72K
1388 .pmic_id_notif_init = msm_hsusb_pmic_id_notif_init,
1389#endif
1390#ifdef CONFIG_USB_EHCI_MSM_72K
1391 .vbus_power = msm_hsusb_vbus_power,
1392#endif
1393#ifdef CONFIG_BATTERY_MSM8X60
1394 .pmic_vbus_notif_init = msm_hsusb_pmic_vbus_notif_init,
1395#endif
1396 .ldo_init = msm_hsusb_ldo_init,
1397 .ldo_enable = msm_hsusb_ldo_enable,
1398 .config_vddcx = msm_hsusb_config_vddcx,
1399 .init_vddcx = msm_hsusb_init_vddcx,
1400#ifdef CONFIG_BATTERY_MSM8X60
1401 .chg_vbus_draw = msm_charger_vbus_draw,
1402#endif
1403};
1404#endif
1405
1406#ifdef CONFIG_USB_GADGET_MSM_72K
1407static struct msm_hsusb_gadget_platform_data msm_gadget_pdata = {
1408 .is_phy_status_timer_on = 1,
1409};
1410#endif
1411
1412#ifdef CONFIG_USB_G_ANDROID
1413
1414#define PID_MAGIC_ID 0x71432909
1415#define SERIAL_NUM_MAGIC_ID 0x61945374
1416#define SERIAL_NUMBER_LENGTH 127
1417#define DLOAD_USB_BASE_ADD 0x2A05F0C8
1418
1419struct magic_num_struct {
1420 uint32_t pid;
1421 uint32_t serial_num;
1422};
1423
1424struct dload_struct {
1425 uint32_t reserved1;
1426 uint32_t reserved2;
1427 uint32_t reserved3;
1428 uint16_t reserved4;
1429 uint16_t pid;
1430 char serial_number[SERIAL_NUMBER_LENGTH];
1431 uint16_t reserved5;
1432 struct magic_num_struct
1433 magic_struct;
1434};
1435
1436static int usb_diag_update_pid_and_serial_num(uint32_t pid, const char *snum)
1437{
1438 struct dload_struct __iomem *dload = 0;
1439
1440 dload = ioremap(DLOAD_USB_BASE_ADD, sizeof(*dload));
1441 if (!dload) {
1442 pr_err("%s: cannot remap I/O memory region: %08x\n",
1443 __func__, DLOAD_USB_BASE_ADD);
1444 return -ENXIO;
1445 }
1446
1447 pr_debug("%s: dload:%p pid:%x serial_num:%s\n",
1448 __func__, dload, pid, snum);
1449 /* update pid */
1450 dload->magic_struct.pid = PID_MAGIC_ID;
1451 dload->pid = pid;
1452
1453 /* update serial number */
1454 dload->magic_struct.serial_num = 0;
1455 if (!snum)
1456 return 0;
1457
1458 dload->magic_struct.serial_num = SERIAL_NUM_MAGIC_ID;
1459 strncpy(dload->serial_number, snum, SERIAL_NUMBER_LENGTH);
1460 dload->serial_number[SERIAL_NUMBER_LENGTH - 1] = '\0';
1461
1462 iounmap(dload);
1463
1464 return 0;
1465}
1466
1467static struct android_usb_platform_data android_usb_pdata = {
1468 .update_pid_and_serial_num = usb_diag_update_pid_and_serial_num,
1469};
1470
1471static struct platform_device android_usb_device = {
1472 .name = "android_usb",
1473 .id = -1,
1474 .dev = {
1475 .platform_data = &android_usb_pdata,
1476 },
1477};
1478
1479
1480#endif
1481
1482#ifdef CONFIG_MSM_VPE
1483static struct resource msm_vpe_resources[] = {
1484 {
1485 .start = 0x05300000,
1486 .end = 0x05300000 + SZ_1M - 1,
1487 .flags = IORESOURCE_MEM,
1488 },
1489 {
1490 .start = INT_VPE,
1491 .end = INT_VPE,
1492 .flags = IORESOURCE_IRQ,
1493 },
1494};
1495
1496static struct platform_device msm_vpe_device = {
1497 .name = "msm_vpe",
1498 .id = 0,
1499 .num_resources = ARRAY_SIZE(msm_vpe_resources),
1500 .resource = msm_vpe_resources,
1501};
1502#endif
1503
1504#ifdef CONFIG_MSM_CAMERA
1505#ifdef CONFIG_MSM_CAMERA_FLASH
1506#define VFE_CAMIF_TIMER1_GPIO 29
1507#define VFE_CAMIF_TIMER2_GPIO 30
1508#define VFE_CAMIF_TIMER3_GPIO_INT 31
1509#define FUSION_VFE_CAMIF_TIMER1_GPIO 42
1510static struct msm_camera_sensor_flash_src msm_flash_src = {
1511 .flash_sr_type = MSM_CAMERA_FLASH_SRC_PMIC,
1512 ._fsrc.pmic_src.num_of_src = 2,
1513 ._fsrc.pmic_src.low_current = 100,
1514 ._fsrc.pmic_src.high_current = 300,
1515 ._fsrc.pmic_src.led_src_1 = PMIC8058_ID_FLASH_LED_0,
1516 ._fsrc.pmic_src.led_src_2 = PMIC8058_ID_FLASH_LED_1,
1517 ._fsrc.pmic_src.pmic_set_current = pm8058_set_flash_led_current,
1518};
1519#ifdef CONFIG_IMX074
1520static struct msm_camera_sensor_strobe_flash_data strobe_flash_xenon = {
1521 .flash_trigger = VFE_CAMIF_TIMER2_GPIO,
1522 .flash_charge = VFE_CAMIF_TIMER1_GPIO,
1523 .flash_charge_done = VFE_CAMIF_TIMER3_GPIO_INT,
1524 .flash_recharge_duration = 50000,
1525 .irq = MSM_GPIO_TO_INT(VFE_CAMIF_TIMER3_GPIO_INT),
1526};
1527#endif
1528#endif
1529
1530int msm_cam_gpio_tbl[] = {
1531 32,/*CAMIF_MCLK*/
1532 47,/*CAMIF_I2C_DATA*/
1533 48,/*CAMIF_I2C_CLK*/
1534 105,/*STANDBY*/
1535};
1536
1537enum msm_cam_stat{
1538 MSM_CAM_OFF,
1539 MSM_CAM_ON,
1540};
1541
1542static int config_gpio_table(enum msm_cam_stat stat)
1543{
1544 int rc = 0, i = 0;
1545 if (stat == MSM_CAM_ON) {
1546 for (i = 0; i < ARRAY_SIZE(msm_cam_gpio_tbl); i++) {
1547 rc = gpio_request(msm_cam_gpio_tbl[i], "CAM_GPIO");
1548 if (unlikely(rc < 0)) {
1549 pr_err("%s not able to get gpio\n", __func__);
1550 for (i--; i >= 0; i--)
1551 gpio_free(msm_cam_gpio_tbl[i]);
1552 break;
1553 }
1554 }
1555 } else {
1556 for (i = 0; i < ARRAY_SIZE(msm_cam_gpio_tbl); i++)
1557 gpio_free(msm_cam_gpio_tbl[i]);
1558 }
1559 return rc;
1560}
1561
1562static struct msm_camera_sensor_platform_info sensor_board_info = {
1563 .mount_angle = 0
1564};
1565
1566/*external regulator VREG_5V*/
1567static struct regulator *reg_flash_5V;
1568
1569static int config_camera_on_gpios_fluid(void)
1570{
1571 int rc = 0;
1572
1573 reg_flash_5V = regulator_get(NULL, "8901_mpp0");
1574 if (IS_ERR(reg_flash_5V)) {
1575 pr_err("'%s' regulator not found, rc=%ld\n",
1576 "8901_mpp0", IS_ERR(reg_flash_5V));
1577 return -ENODEV;
1578 }
1579
1580 rc = regulator_enable(reg_flash_5V);
1581 if (rc) {
1582 pr_err("'%s' regulator enable failed, rc=%d\n",
1583 "8901_mpp0", rc);
1584 regulator_put(reg_flash_5V);
1585 return rc;
1586 }
1587
1588#ifdef CONFIG_IMX074
1589 sensor_board_info.mount_angle = 90;
1590#endif
1591 rc = config_gpio_table(MSM_CAM_ON);
1592 if (rc < 0) {
1593 printk(KERN_ERR "%s: CAMSENSOR gpio table request"
1594 "failed\n", __func__);
1595 return rc;
1596 }
1597
1598 rc = gpio_request(GPIO_EXT_CAMIF_PWR_EN, "CAM_EN");
1599 if (rc < 0) {
1600 printk(KERN_ERR "%s: CAMSENSOR gpio %d request"
1601 "failed\n", __func__, GPIO_EXT_CAMIF_PWR_EN);
1602 regulator_disable(reg_flash_5V);
1603 regulator_put(reg_flash_5V);
1604 return rc;
1605 }
1606 gpio_direction_output(GPIO_EXT_CAMIF_PWR_EN, 0);
1607 msleep(20);
1608 gpio_set_value_cansleep(GPIO_EXT_CAMIF_PWR_EN, 1);
1609
1610
1611 /*Enable LED_FLASH_EN*/
1612 rc = gpio_request(GPIO_LED_FLASH_EN, "LED_FLASH_EN");
1613 if (rc < 0) {
1614 printk(KERN_ERR "%s: CAMSENSOR gpio %d request"
1615 "failed\n", __func__, GPIO_LED_FLASH_EN);
1616
1617 regulator_disable(reg_flash_5V);
1618 regulator_put(reg_flash_5V);
1619 config_gpio_table(MSM_CAM_OFF);
1620 gpio_set_value_cansleep(GPIO_EXT_CAMIF_PWR_EN, 0);
1621 gpio_free(GPIO_EXT_CAMIF_PWR_EN);
1622 return rc;
1623 }
1624 gpio_direction_output(GPIO_LED_FLASH_EN, 1);
1625 msleep(20);
1626 return rc;
1627}
1628
1629
1630static void config_camera_off_gpios_fluid(void)
1631{
1632 regulator_disable(reg_flash_5V);
1633 regulator_put(reg_flash_5V);
1634
1635 gpio_direction_output(GPIO_LED_FLASH_EN, 0);
1636 gpio_free(GPIO_LED_FLASH_EN);
1637
1638 config_gpio_table(MSM_CAM_OFF);
1639
1640 gpio_set_value_cansleep(GPIO_EXT_CAMIF_PWR_EN, 0);
1641 gpio_free(GPIO_EXT_CAMIF_PWR_EN);
1642}
1643static int config_camera_on_gpios(void)
1644{
1645 int rc = 0;
1646
1647 if (machine_is_msm8x60_fluid())
1648 return config_camera_on_gpios_fluid();
1649
1650 rc = config_gpio_table(MSM_CAM_ON);
1651 if (rc < 0) {
1652 printk(KERN_ERR "%s: CAMSENSOR gpio table request"
1653 "failed\n", __func__);
1654 return rc;
1655 }
1656
Jilai Wang971f97f2011-07-13 14:25:25 -04001657 if (!machine_is_msm8x60_dragon()) {
1658 rc = gpio_request(GPIO_EXT_CAMIF_PWR_EN, "CAM_EN");
1659 if (rc < 0) {
1660 config_gpio_table(MSM_CAM_OFF);
1661 pr_err("%s: CAMSENSOR gpio %d request"
1662 "failed\n", __func__, GPIO_EXT_CAMIF_PWR_EN);
1663 return rc;
1664 }
1665 gpio_direction_output(GPIO_EXT_CAMIF_PWR_EN, 0);
1666 msleep(20);
1667 gpio_set_value_cansleep(GPIO_EXT_CAMIF_PWR_EN, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001668 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001669
1670#ifdef CONFIG_MSM_CAMERA_FLASH
1671#ifdef CONFIG_IMX074
1672 if (machine_is_msm8x60_fusion() || machine_is_msm8x60_fusn_ffa())
1673 strobe_flash_xenon.flash_charge = FUSION_VFE_CAMIF_TIMER1_GPIO;
1674#endif
1675#endif
1676 return rc;
1677}
1678
1679static void config_camera_off_gpios(void)
1680{
1681 if (machine_is_msm8x60_fluid())
1682 return config_camera_off_gpios_fluid();
1683
1684
1685 config_gpio_table(MSM_CAM_OFF);
1686
Jilai Wang971f97f2011-07-13 14:25:25 -04001687 if (!machine_is_msm8x60_dragon()) {
1688 gpio_set_value_cansleep(GPIO_EXT_CAMIF_PWR_EN, 0);
1689 gpio_free(GPIO_EXT_CAMIF_PWR_EN);
1690 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001691}
1692
1693#ifdef CONFIG_QS_S5K4E1
1694
1695#define QS_CAM_HC37_CAM_PD PM8058_GPIO_PM_TO_SYS(26)
1696
1697static int config_camera_on_gpios_qs_cam_fluid(void)
1698{
1699 int rc = 0;
1700
1701 /* request QS_CAM_HC37_CAM_PD as an output to HC37 ASIC pin CAM_PD */
1702 rc = gpio_request(QS_CAM_HC37_CAM_PD, "QS_CAM_HC37_CAM_PD");
1703 if (rc < 0) {
1704 printk(KERN_ERR "%s: QS_CAM_HC37_CAM_PD gpio %d request"
1705 " failed\n", __func__, QS_CAM_HC37_CAM_PD);
1706 return rc;
1707 }
1708 gpio_direction_output(QS_CAM_HC37_CAM_PD, 0);
1709 msleep(20);
1710 gpio_set_value_cansleep(QS_CAM_HC37_CAM_PD, 1);
1711 msleep(20);
1712
1713 /*
1714 * Set GPIO_AUX_CAM_2P7_EN to 1 on North Expander IO2
1715 * to enable 2.7V power to Camera
1716 */
1717 rc = gpio_request(GPIO_AUX_CAM_2P7_EN, "CAM_2P7_EN");
1718 if (rc < 0) {
1719 printk(KERN_ERR "%s: CAMSENSOR gpio %d request"
1720 " failed\n", __func__, GPIO_AUX_CAM_2P7_EN);
1721 gpio_set_value_cansleep(QS_CAM_HC37_CAM_PD, 0);
1722 gpio_free(QS_CAM_HC37_CAM_PD);
1723 return rc;
1724 }
1725 gpio_direction_output(GPIO_AUX_CAM_2P7_EN, 0);
1726 msleep(20);
1727 gpio_set_value_cansleep(GPIO_AUX_CAM_2P7_EN, 1);
1728 msleep(20);
1729
1730 rc = config_camera_on_gpios_fluid();
1731 if (rc < 0) {
1732 printk(KERN_ERR "%s: config_camera_on_gpios_fluid"
1733 " failed\n", __func__);
1734 gpio_set_value_cansleep(QS_CAM_HC37_CAM_PD, 0);
1735 gpio_free(QS_CAM_HC37_CAM_PD);
1736 gpio_set_value_cansleep(GPIO_AUX_CAM_2P7_EN, 0);
1737 gpio_free(GPIO_AUX_CAM_2P7_EN);
1738 return rc;
1739 }
1740 return rc;
1741}
1742
1743static void config_camera_off_gpios_qs_cam_fluid(void)
1744{
1745 /*
1746 * Set GPIO_AUX_CAM_2P7_EN to 0 on North Expander IO2
1747 * to disable 2.7V power to Camera
1748 */
1749 gpio_set_value_cansleep(GPIO_AUX_CAM_2P7_EN, 0);
1750 gpio_free(GPIO_AUX_CAM_2P7_EN);
1751
1752 /* set QS_CAM_HC37_CAM_PD to 0 to power off HC37 ASIC*/
1753 gpio_set_value_cansleep(QS_CAM_HC37_CAM_PD, 0);
1754 gpio_free(QS_CAM_HC37_CAM_PD);
1755
1756 config_camera_off_gpios_fluid();
1757 return;
1758}
1759
1760static int config_camera_on_gpios_qs_cam(void)
1761{
1762 int rc = 0;
1763
1764 if (machine_is_msm8x60_fluid())
1765 return config_camera_on_gpios_qs_cam_fluid();
1766
1767 rc = config_camera_on_gpios();
1768 return rc;
1769}
1770
1771static void config_camera_off_gpios_qs_cam(void)
1772{
1773 if (machine_is_msm8x60_fluid())
1774 return config_camera_off_gpios_qs_cam_fluid();
1775
1776 config_camera_off_gpios();
1777 return;
1778}
1779#endif
1780
1781static int config_camera_on_gpios_web_cam(void)
1782{
1783 int rc = 0;
1784 rc = config_gpio_table(MSM_CAM_ON);
1785 if (rc < 0) {
1786 printk(KERN_ERR "%s: CAMSENSOR gpio table request"
1787 "failed\n", __func__);
1788 return rc;
1789 }
1790
Jilai Wang53d27a82011-07-13 14:32:58 -04001791 if (!(machine_is_msm8x60_fluid() || machine_is_msm8x60_dragon())) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001792 rc = gpio_request(GPIO_WEB_CAMIF_STANDBY, "CAM_EN");
1793 if (rc < 0) {
1794 config_gpio_table(MSM_CAM_OFF);
1795 pr_err(KERN_ERR "%s: CAMSENSOR gpio %d request"
1796 "failed\n", __func__, GPIO_WEB_CAMIF_STANDBY);
1797 return rc;
1798 }
1799 gpio_direction_output(GPIO_WEB_CAMIF_STANDBY, 0);
1800 }
1801 return rc;
1802}
1803
1804static void config_camera_off_gpios_web_cam(void)
1805{
1806 config_gpio_table(MSM_CAM_OFF);
Jilai Wang53d27a82011-07-13 14:32:58 -04001807 if (!(machine_is_msm8x60_fluid() || machine_is_msm8x60_dragon())) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001808 gpio_set_value_cansleep(GPIO_WEB_CAMIF_STANDBY, 1);
1809 gpio_free(GPIO_WEB_CAMIF_STANDBY);
1810 }
1811 return;
1812}
1813
1814#ifdef CONFIG_MSM_BUS_SCALING
1815static struct msm_bus_vectors cam_init_vectors[] = {
1816 {
1817 .src = MSM_BUS_MASTER_VFE,
1818 .dst = MSM_BUS_SLAVE_SMI,
1819 .ab = 0,
1820 .ib = 0,
1821 },
1822 {
1823 .src = MSM_BUS_MASTER_VFE,
1824 .dst = MSM_BUS_SLAVE_EBI_CH0,
1825 .ab = 0,
1826 .ib = 0,
1827 },
1828 {
1829 .src = MSM_BUS_MASTER_VPE,
1830 .dst = MSM_BUS_SLAVE_SMI,
1831 .ab = 0,
1832 .ib = 0,
1833 },
1834 {
1835 .src = MSM_BUS_MASTER_VPE,
1836 .dst = MSM_BUS_SLAVE_EBI_CH0,
1837 .ab = 0,
1838 .ib = 0,
1839 },
1840 {
1841 .src = MSM_BUS_MASTER_JPEG_ENC,
1842 .dst = MSM_BUS_SLAVE_SMI,
1843 .ab = 0,
1844 .ib = 0,
1845 },
1846 {
1847 .src = MSM_BUS_MASTER_JPEG_ENC,
1848 .dst = MSM_BUS_SLAVE_EBI_CH0,
1849 .ab = 0,
1850 .ib = 0,
1851 },
1852};
1853
1854static struct msm_bus_vectors cam_preview_vectors[] = {
1855 {
1856 .src = MSM_BUS_MASTER_VFE,
1857 .dst = MSM_BUS_SLAVE_SMI,
1858 .ab = 0,
1859 .ib = 0,
1860 },
1861 {
1862 .src = MSM_BUS_MASTER_VFE,
1863 .dst = MSM_BUS_SLAVE_EBI_CH0,
1864 .ab = 283115520,
1865 .ib = 452984832,
1866 },
1867 {
1868 .src = MSM_BUS_MASTER_VPE,
1869 .dst = MSM_BUS_SLAVE_SMI,
1870 .ab = 0,
1871 .ib = 0,
1872 },
1873 {
1874 .src = MSM_BUS_MASTER_VPE,
1875 .dst = MSM_BUS_SLAVE_EBI_CH0,
1876 .ab = 0,
1877 .ib = 0,
1878 },
1879 {
1880 .src = MSM_BUS_MASTER_JPEG_ENC,
1881 .dst = MSM_BUS_SLAVE_SMI,
1882 .ab = 0,
1883 .ib = 0,
1884 },
1885 {
1886 .src = MSM_BUS_MASTER_JPEG_ENC,
1887 .dst = MSM_BUS_SLAVE_EBI_CH0,
1888 .ab = 0,
1889 .ib = 0,
1890 },
1891};
1892
1893static struct msm_bus_vectors cam_video_vectors[] = {
1894 {
1895 .src = MSM_BUS_MASTER_VFE,
1896 .dst = MSM_BUS_SLAVE_SMI,
1897 .ab = 283115520,
1898 .ib = 452984832,
1899 },
1900 {
1901 .src = MSM_BUS_MASTER_VFE,
1902 .dst = MSM_BUS_SLAVE_EBI_CH0,
1903 .ab = 283115520,
1904 .ib = 452984832,
1905 },
1906 {
1907 .src = MSM_BUS_MASTER_VPE,
1908 .dst = MSM_BUS_SLAVE_SMI,
1909 .ab = 319610880,
1910 .ib = 511377408,
1911 },
1912 {
1913 .src = MSM_BUS_MASTER_VPE,
1914 .dst = MSM_BUS_SLAVE_EBI_CH0,
1915 .ab = 0,
1916 .ib = 0,
1917 },
1918 {
1919 .src = MSM_BUS_MASTER_JPEG_ENC,
1920 .dst = MSM_BUS_SLAVE_SMI,
1921 .ab = 0,
1922 .ib = 0,
1923 },
1924 {
1925 .src = MSM_BUS_MASTER_JPEG_ENC,
1926 .dst = MSM_BUS_SLAVE_EBI_CH0,
1927 .ab = 0,
1928 .ib = 0,
1929 },
1930};
1931
1932static struct msm_bus_vectors cam_snapshot_vectors[] = {
1933 {
1934 .src = MSM_BUS_MASTER_VFE,
1935 .dst = MSM_BUS_SLAVE_SMI,
1936 .ab = 566231040,
1937 .ib = 905969664,
1938 },
1939 {
1940 .src = MSM_BUS_MASTER_VFE,
1941 .dst = MSM_BUS_SLAVE_EBI_CH0,
1942 .ab = 69984000,
1943 .ib = 111974400,
1944 },
1945 {
1946 .src = MSM_BUS_MASTER_VPE,
1947 .dst = MSM_BUS_SLAVE_SMI,
1948 .ab = 0,
1949 .ib = 0,
1950 },
1951 {
1952 .src = MSM_BUS_MASTER_VPE,
1953 .dst = MSM_BUS_SLAVE_EBI_CH0,
1954 .ab = 0,
1955 .ib = 0,
1956 },
1957 {
1958 .src = MSM_BUS_MASTER_JPEG_ENC,
1959 .dst = MSM_BUS_SLAVE_SMI,
1960 .ab = 320864256,
1961 .ib = 513382810,
1962 },
1963 {
1964 .src = MSM_BUS_MASTER_JPEG_ENC,
1965 .dst = MSM_BUS_SLAVE_EBI_CH0,
1966 .ab = 320864256,
1967 .ib = 513382810,
1968 },
1969};
1970
1971static struct msm_bus_vectors cam_zsl_vectors[] = {
1972 {
1973 .src = MSM_BUS_MASTER_VFE,
1974 .dst = MSM_BUS_SLAVE_SMI,
1975 .ab = 566231040,
1976 .ib = 905969664,
1977 },
1978 {
1979 .src = MSM_BUS_MASTER_VFE,
1980 .dst = MSM_BUS_SLAVE_EBI_CH0,
1981 .ab = 706199040,
1982 .ib = 1129918464,
1983 },
1984 {
1985 .src = MSM_BUS_MASTER_VPE,
1986 .dst = MSM_BUS_SLAVE_SMI,
1987 .ab = 0,
1988 .ib = 0,
1989 },
1990 {
1991 .src = MSM_BUS_MASTER_VPE,
1992 .dst = MSM_BUS_SLAVE_EBI_CH0,
1993 .ab = 0,
1994 .ib = 0,
1995 },
1996 {
1997 .src = MSM_BUS_MASTER_JPEG_ENC,
1998 .dst = MSM_BUS_SLAVE_SMI,
1999 .ab = 320864256,
2000 .ib = 513382810,
2001 },
2002 {
2003 .src = MSM_BUS_MASTER_JPEG_ENC,
2004 .dst = MSM_BUS_SLAVE_EBI_CH0,
2005 .ab = 320864256,
2006 .ib = 513382810,
2007 },
2008};
2009
2010static struct msm_bus_vectors cam_stereo_video_vectors[] = {
2011 {
2012 .src = MSM_BUS_MASTER_VFE,
2013 .dst = MSM_BUS_SLAVE_SMI,
2014 .ab = 212336640,
2015 .ib = 339738624,
2016 },
2017 {
2018 .src = MSM_BUS_MASTER_VFE,
2019 .dst = MSM_BUS_SLAVE_EBI_CH0,
2020 .ab = 25090560,
2021 .ib = 40144896,
2022 },
2023 {
2024 .src = MSM_BUS_MASTER_VPE,
2025 .dst = MSM_BUS_SLAVE_SMI,
2026 .ab = 239708160,
2027 .ib = 383533056,
2028 },
2029 {
2030 .src = MSM_BUS_MASTER_VPE,
2031 .dst = MSM_BUS_SLAVE_EBI_CH0,
2032 .ab = 79902720,
2033 .ib = 127844352,
2034 },
2035 {
2036 .src = MSM_BUS_MASTER_JPEG_ENC,
2037 .dst = MSM_BUS_SLAVE_SMI,
2038 .ab = 0,
2039 .ib = 0,
2040 },
2041 {
2042 .src = MSM_BUS_MASTER_JPEG_ENC,
2043 .dst = MSM_BUS_SLAVE_EBI_CH0,
2044 .ab = 0,
2045 .ib = 0,
2046 },
2047};
2048
2049static struct msm_bus_vectors cam_stereo_snapshot_vectors[] = {
2050 {
2051 .src = MSM_BUS_MASTER_VFE,
2052 .dst = MSM_BUS_SLAVE_SMI,
2053 .ab = 0,
2054 .ib = 0,
2055 },
2056 {
2057 .src = MSM_BUS_MASTER_VFE,
2058 .dst = MSM_BUS_SLAVE_EBI_CH0,
2059 .ab = 300902400,
2060 .ib = 481443840,
2061 },
2062 {
2063 .src = MSM_BUS_MASTER_VPE,
2064 .dst = MSM_BUS_SLAVE_SMI,
2065 .ab = 230307840,
2066 .ib = 368492544,
2067 },
2068 {
2069 .src = MSM_BUS_MASTER_VPE,
2070 .dst = MSM_BUS_SLAVE_EBI_CH0,
2071 .ab = 245113344,
2072 .ib = 392181351,
2073 },
2074 {
2075 .src = MSM_BUS_MASTER_JPEG_ENC,
2076 .dst = MSM_BUS_SLAVE_SMI,
2077 .ab = 106536960,
2078 .ib = 170459136,
2079 },
2080 {
2081 .src = MSM_BUS_MASTER_JPEG_ENC,
2082 .dst = MSM_BUS_SLAVE_EBI_CH0,
2083 .ab = 106536960,
2084 .ib = 170459136,
2085 },
2086};
2087
2088static struct msm_bus_paths cam_bus_client_config[] = {
2089 {
2090 ARRAY_SIZE(cam_init_vectors),
2091 cam_init_vectors,
2092 },
2093 {
2094 ARRAY_SIZE(cam_preview_vectors),
2095 cam_preview_vectors,
2096 },
2097 {
2098 ARRAY_SIZE(cam_video_vectors),
2099 cam_video_vectors,
2100 },
2101 {
2102 ARRAY_SIZE(cam_snapshot_vectors),
2103 cam_snapshot_vectors,
2104 },
2105 {
2106 ARRAY_SIZE(cam_zsl_vectors),
2107 cam_zsl_vectors,
2108 },
2109 {
2110 ARRAY_SIZE(cam_stereo_video_vectors),
2111 cam_stereo_video_vectors,
2112 },
2113 {
2114 ARRAY_SIZE(cam_stereo_snapshot_vectors),
2115 cam_stereo_snapshot_vectors,
2116 },
2117};
2118
2119static struct msm_bus_scale_pdata cam_bus_client_pdata = {
2120 cam_bus_client_config,
2121 ARRAY_SIZE(cam_bus_client_config),
2122 .name = "msm_camera",
2123};
2124#endif
2125
2126struct msm_camera_device_platform_data msm_camera_device_data = {
2127 .camera_gpio_on = config_camera_on_gpios,
2128 .camera_gpio_off = config_camera_off_gpios,
2129 .ioext.csiphy = 0x04800000,
2130 .ioext.csisz = 0x00000400,
2131 .ioext.csiirq = CSI_0_IRQ,
2132 .ioclk.mclk_clk_rate = 24000000,
2133 .ioclk.vfe_clk_rate = 228570000,
2134#ifdef CONFIG_MSM_BUS_SCALING
2135 .cam_bus_scale_table = &cam_bus_client_pdata,
2136#endif
2137};
2138
2139#ifdef CONFIG_QS_S5K4E1
2140struct msm_camera_device_platform_data msm_camera_device_data_qs_cam = {
2141 .camera_gpio_on = config_camera_on_gpios_qs_cam,
2142 .camera_gpio_off = config_camera_off_gpios_qs_cam,
2143 .ioext.csiphy = 0x04800000,
2144 .ioext.csisz = 0x00000400,
2145 .ioext.csiirq = CSI_0_IRQ,
2146 .ioclk.mclk_clk_rate = 24000000,
2147 .ioclk.vfe_clk_rate = 228570000,
2148#ifdef CONFIG_MSM_BUS_SCALING
2149 .cam_bus_scale_table = &cam_bus_client_pdata,
2150#endif
2151};
2152#endif
2153
2154struct msm_camera_device_platform_data msm_camera_device_data_web_cam = {
2155 .camera_gpio_on = config_camera_on_gpios_web_cam,
2156 .camera_gpio_off = config_camera_off_gpios_web_cam,
2157 .ioext.csiphy = 0x04900000,
2158 .ioext.csisz = 0x00000400,
2159 .ioext.csiirq = CSI_1_IRQ,
2160 .ioclk.mclk_clk_rate = 24000000,
2161 .ioclk.vfe_clk_rate = 228570000,
2162#ifdef CONFIG_MSM_BUS_SCALING
2163 .cam_bus_scale_table = &cam_bus_client_pdata,
2164#endif
2165};
2166
2167struct resource msm_camera_resources[] = {
2168 {
2169 .start = 0x04500000,
2170 .end = 0x04500000 + SZ_1M - 1,
2171 .flags = IORESOURCE_MEM,
2172 },
2173 {
2174 .start = VFE_IRQ,
2175 .end = VFE_IRQ,
2176 .flags = IORESOURCE_IRQ,
2177 },
2178};
2179#ifdef CONFIG_MT9E013
2180static struct msm_camera_sensor_platform_info mt9e013_sensor_8660_info = {
2181 .mount_angle = 0
2182};
2183
2184static struct msm_camera_sensor_flash_data flash_mt9e013 = {
2185 .flash_type = MSM_CAMERA_FLASH_LED,
2186 .flash_src = &msm_flash_src
2187};
2188
2189static struct msm_camera_sensor_info msm_camera_sensor_mt9e013_data = {
2190 .sensor_name = "mt9e013",
2191 .sensor_reset = 106,
2192 .sensor_pwd = 85,
2193 .vcm_pwd = 1,
2194 .vcm_enable = 0,
2195 .pdata = &msm_camera_device_data,
2196 .resource = msm_camera_resources,
2197 .num_resources = ARRAY_SIZE(msm_camera_resources),
2198 .flash_data = &flash_mt9e013,
2199 .strobe_flash_data = &strobe_flash_xenon,
2200 .sensor_platform_info = &mt9e013_sensor_8660_info,
2201 .csi_if = 1
2202};
2203struct platform_device msm_camera_sensor_mt9e013 = {
2204 .name = "msm_camera_mt9e013",
2205 .dev = {
2206 .platform_data = &msm_camera_sensor_mt9e013_data,
2207 },
2208};
2209#endif
2210
2211#ifdef CONFIG_IMX074
2212static struct msm_camera_sensor_flash_data flash_imx074 = {
2213 .flash_type = MSM_CAMERA_FLASH_LED,
2214 .flash_src = &msm_flash_src
2215};
2216
2217static struct msm_camera_sensor_info msm_camera_sensor_imx074_data = {
2218 .sensor_name = "imx074",
2219 .sensor_reset = 106,
2220 .sensor_pwd = 85,
2221 .vcm_pwd = GPIO_AUX_CAM_2P7_EN,
2222 .vcm_enable = 1,
2223 .pdata = &msm_camera_device_data,
2224 .resource = msm_camera_resources,
2225 .num_resources = ARRAY_SIZE(msm_camera_resources),
2226 .flash_data = &flash_imx074,
2227 .strobe_flash_data = &strobe_flash_xenon,
2228 .sensor_platform_info = &sensor_board_info,
2229 .csi_if = 1
2230};
2231struct platform_device msm_camera_sensor_imx074 = {
2232 .name = "msm_camera_imx074",
2233 .dev = {
2234 .platform_data = &msm_camera_sensor_imx074_data,
2235 },
2236};
2237#endif
2238#ifdef CONFIG_WEBCAM_OV9726
2239
2240static struct msm_camera_sensor_platform_info ov9726_sensor_8660_info = {
2241 .mount_angle = 0
2242};
2243
2244static struct msm_camera_sensor_flash_data flash_ov9726 = {
2245 .flash_type = MSM_CAMERA_FLASH_LED,
2246 .flash_src = &msm_flash_src
2247};
2248static struct msm_camera_sensor_info msm_camera_sensor_ov9726_data = {
2249 .sensor_name = "ov9726",
Kevin Chan3382c512011-07-19 21:00:45 -07002250 .sensor_reset_enable = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002251 .sensor_reset = GPIO_FRONT_CAM_RESET_N,
2252 .sensor_pwd = 85,
2253 .vcm_pwd = 1,
2254 .vcm_enable = 0,
2255 .pdata = &msm_camera_device_data_web_cam,
2256 .resource = msm_camera_resources,
2257 .num_resources = ARRAY_SIZE(msm_camera_resources),
2258 .flash_data = &flash_ov9726,
2259 .sensor_platform_info = &ov9726_sensor_8660_info,
2260 .csi_if = 1
2261};
2262struct platform_device msm_camera_sensor_webcam_ov9726 = {
2263 .name = "msm_camera_ov9726",
2264 .dev = {
2265 .platform_data = &msm_camera_sensor_ov9726_data,
2266 },
2267};
2268#endif
2269#ifdef CONFIG_WEBCAM_OV7692
2270static struct msm_camera_sensor_flash_data flash_ov7692 = {
2271 .flash_type = MSM_CAMERA_FLASH_LED,
2272 .flash_src = &msm_flash_src
2273};
2274static struct msm_camera_sensor_info msm_camera_sensor_ov7692_data = {
2275 .sensor_name = "ov7692",
2276 .sensor_reset = GPIO_WEB_CAMIF_RESET_N,
2277 .sensor_pwd = 85,
2278 .vcm_pwd = 1,
2279 .vcm_enable = 0,
2280 .pdata = &msm_camera_device_data_web_cam,
2281 .resource = msm_camera_resources,
2282 .num_resources = ARRAY_SIZE(msm_camera_resources),
2283 .flash_data = &flash_ov7692,
2284 .csi_if = 1
2285};
2286
2287static struct platform_device msm_camera_sensor_webcam_ov7692 = {
2288 .name = "msm_camera_ov7692",
2289 .dev = {
2290 .platform_data = &msm_camera_sensor_ov7692_data,
2291 },
2292};
2293#endif
Jilai Wang971f97f2011-07-13 14:25:25 -04002294#ifdef CONFIG_VX6953
2295static struct msm_camera_sensor_platform_info vx6953_sensor_8660_info = {
2296 .mount_angle = 270
2297};
2298
2299static struct msm_camera_sensor_flash_data flash_vx6953 = {
2300 .flash_type = MSM_CAMERA_FLASH_NONE,
2301 .flash_src = &msm_flash_src
2302};
2303
2304static struct msm_camera_sensor_info msm_camera_sensor_vx6953_data = {
2305 .sensor_name = "vx6953",
2306 .sensor_reset = 63,
2307 .sensor_pwd = 63,
2308 .vcm_pwd = GPIO_AUX_CAM_2P7_EN,
2309 .vcm_enable = 1,
2310 .pdata = &msm_camera_device_data,
2311 .resource = msm_camera_resources,
2312 .num_resources = ARRAY_SIZE(msm_camera_resources),
2313 .flash_data = &flash_vx6953,
2314 .sensor_platform_info = &vx6953_sensor_8660_info,
2315 .csi_if = 1
2316};
2317struct platform_device msm_camera_sensor_vx6953 = {
2318 .name = "msm_camera_vx6953",
2319 .dev = {
2320 .platform_data = &msm_camera_sensor_vx6953_data,
2321 },
2322};
2323#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002324#ifdef CONFIG_QS_S5K4E1
2325
Nishant Pandit613ab7a2011-09-02 03:36:01 +05302326static struct msm_camera_sensor_platform_info qs_s5k4e1_sensor_8660_info = {
2327#ifdef CONFIG_FB_MSM_MIPI_NOVATEK_CMD_QHD_PT
2328 .mount_angle = 90
2329#else
2330 .mount_angle = 0
2331#endif
2332};
2333
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002334static char eeprom_data[864];
2335static struct msm_camera_sensor_flash_data flash_qs_s5k4e1 = {
2336 .flash_type = MSM_CAMERA_FLASH_LED,
2337 .flash_src = &msm_flash_src
2338};
2339
2340static struct msm_camera_sensor_info msm_camera_sensor_qs_s5k4e1_data = {
2341 .sensor_name = "qs_s5k4e1",
2342 .sensor_reset = 106,
2343 .sensor_pwd = 85,
2344 .vcm_pwd = 1,
2345 .vcm_enable = 0,
2346 .pdata = &msm_camera_device_data_qs_cam,
2347 .resource = msm_camera_resources,
2348 .num_resources = ARRAY_SIZE(msm_camera_resources),
2349 .flash_data = &flash_qs_s5k4e1,
2350 .strobe_flash_data = &strobe_flash_xenon,
Nishant Pandit613ab7a2011-09-02 03:36:01 +05302351 .sensor_platform_info = &qs_s5k4e1_sensor_8660_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002352 .csi_if = 1,
2353 .eeprom_data = eeprom_data,
2354};
2355struct platform_device msm_camera_sensor_qs_s5k4e1 = {
2356 .name = "msm_camera_qs_s5k4e1",
2357 .dev = {
2358 .platform_data = &msm_camera_sensor_qs_s5k4e1_data,
2359 },
2360};
2361#endif
2362static struct i2c_board_info msm_camera_boardinfo[] __initdata = {
2363 #ifdef CONFIG_MT9E013
2364 {
2365 I2C_BOARD_INFO("mt9e013", 0x6C >> 2),
2366 },
2367 #endif
2368 #ifdef CONFIG_IMX074
2369 {
2370 I2C_BOARD_INFO("imx074", 0x1A),
2371 },
2372 #endif
2373 #ifdef CONFIG_WEBCAM_OV7692
2374 {
2375 I2C_BOARD_INFO("ov7692", 0x78),
2376 },
2377 #endif
2378 #ifdef CONFIG_WEBCAM_OV9726
2379 {
2380 I2C_BOARD_INFO("ov9726", 0x10),
2381 },
2382 #endif
2383 #ifdef CONFIG_QS_S5K4E1
2384 {
2385 I2C_BOARD_INFO("qs_s5k4e1", 0x20),
2386 },
2387 #endif
2388};
Jilai Wang971f97f2011-07-13 14:25:25 -04002389
2390static struct i2c_board_info msm_camera_dragon_boardinfo[] __initdata = {
Jilai Wang53d27a82011-07-13 14:32:58 -04002391 #ifdef CONFIG_WEBCAM_OV9726
2392 {
2393 I2C_BOARD_INFO("ov9726", 0x10),
2394 },
2395 #endif
Jilai Wang971f97f2011-07-13 14:25:25 -04002396 #ifdef CONFIG_VX6953
2397 {
2398 I2C_BOARD_INFO("vx6953", 0x20),
2399 },
2400 #endif
2401};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002402#endif
2403
2404#ifdef CONFIG_MSM_GEMINI
2405static struct resource msm_gemini_resources[] = {
2406 {
2407 .start = 0x04600000,
2408 .end = 0x04600000 + SZ_1M - 1,
2409 .flags = IORESOURCE_MEM,
2410 },
2411 {
2412 .start = INT_JPEG,
2413 .end = INT_JPEG,
2414 .flags = IORESOURCE_IRQ,
2415 },
2416};
2417
2418static struct platform_device msm_gemini_device = {
2419 .name = "msm_gemini",
2420 .resource = msm_gemini_resources,
2421 .num_resources = ARRAY_SIZE(msm_gemini_resources),
2422};
2423#endif
2424
2425#ifdef CONFIG_I2C_QUP
2426static void gsbi_qup_i2c_gpio_config(int adap_id, int config_type)
2427{
2428}
2429
2430static struct msm_i2c_platform_data msm_gsbi3_qup_i2c_pdata = {
2431 .clk_freq = 384000,
2432 .src_clk_rate = 24000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002433 .msm_i2c_config_gpio = gsbi_qup_i2c_gpio_config,
2434};
2435
2436static struct msm_i2c_platform_data msm_gsbi4_qup_i2c_pdata = {
2437 .clk_freq = 100000,
2438 .src_clk_rate = 24000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002439 .msm_i2c_config_gpio = gsbi_qup_i2c_gpio_config,
2440};
2441
2442static struct msm_i2c_platform_data msm_gsbi7_qup_i2c_pdata = {
2443 .clk_freq = 100000,
2444 .src_clk_rate = 24000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002445 .msm_i2c_config_gpio = gsbi_qup_i2c_gpio_config,
2446};
2447
2448static struct msm_i2c_platform_data msm_gsbi8_qup_i2c_pdata = {
2449 .clk_freq = 100000,
2450 .src_clk_rate = 24000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002451 .msm_i2c_config_gpio = gsbi_qup_i2c_gpio_config,
2452};
2453
2454static struct msm_i2c_platform_data msm_gsbi9_qup_i2c_pdata = {
2455 .clk_freq = 100000,
2456 .src_clk_rate = 24000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002457 .msm_i2c_config_gpio = gsbi_qup_i2c_gpio_config,
2458};
2459
2460static struct msm_i2c_platform_data msm_gsbi12_qup_i2c_pdata = {
2461 .clk_freq = 100000,
2462 .src_clk_rate = 24000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002463 .use_gsbi_shared_mode = 1,
2464 .msm_i2c_config_gpio = gsbi_qup_i2c_gpio_config,
2465};
2466#endif
2467
2468#if defined(CONFIG_SPI_QUP) || defined(CONFIG_SPI_QUP_MODULE)
2469static struct msm_spi_platform_data msm_gsbi1_qup_spi_pdata = {
2470 .max_clock_speed = 24000000,
2471};
2472
2473static struct msm_spi_platform_data msm_gsbi10_qup_spi_pdata = {
2474 .max_clock_speed = 24000000,
2475};
2476#endif
2477
2478#ifdef CONFIG_I2C_SSBI
2479/* PMIC SSBI */
2480static struct msm_i2c_ssbi_platform_data msm_ssbi1_pdata = {
2481 .controller_type = MSM_SBI_CTRL_PMIC_ARBITER,
2482};
2483
2484/* PMIC SSBI */
2485static struct msm_i2c_ssbi_platform_data msm_ssbi2_pdata = {
2486 .controller_type = MSM_SBI_CTRL_PMIC_ARBITER,
2487};
2488
2489/* CODEC/TSSC SSBI */
2490static struct msm_i2c_ssbi_platform_data msm_ssbi3_pdata = {
2491 .controller_type = MSM_SBI_CTRL_SSBI,
2492};
2493#endif
2494
2495#ifdef CONFIG_BATTERY_MSM
2496/* Use basic value for fake MSM battery */
2497static struct msm_psy_batt_pdata msm_psy_batt_data = {
2498 .avail_chg_sources = AC_CHG,
2499};
2500
2501static struct platform_device msm_batt_device = {
2502 .name = "msm-battery",
2503 .id = -1,
2504 .dev.platform_data = &msm_psy_batt_data,
2505};
2506#endif
2507
2508#ifdef CONFIG_FB_MSM_LCDC_DSUB
2509/* VGA = 1440 x 900 x 4(bpp) x 2(pages)
2510 prim = 1024 x 600 x 4(bpp) x 2(pages)
2511 This is the difference. */
2512#define MSM_FB_DSUB_PMEM_ADDER (0xA32000-0x4B0000)
2513#else
2514#define MSM_FB_DSUB_PMEM_ADDER (0)
2515#endif
2516
2517/* Sensors DSPS platform data */
2518#ifdef CONFIG_MSM_DSPS
2519
2520static struct dsps_gpio_info dsps_surf_gpios[] = {
2521 {
2522 .name = "compass_rst_n",
2523 .num = GPIO_COMPASS_RST_N,
2524 .on_val = 1, /* device not in reset */
2525 .off_val = 0, /* device in reset */
2526 },
2527 {
2528 .name = "gpio_r_altimeter_reset_n",
2529 .num = GPIO_R_ALTIMETER_RESET_N,
2530 .on_val = 1, /* device not in reset */
2531 .off_val = 0, /* device in reset */
2532 }
2533};
2534
2535static struct dsps_gpio_info dsps_fluid_gpios[] = {
2536 {
2537 .name = "gpio_n_altimeter_reset_n",
2538 .num = GPIO_N_ALTIMETER_RESET_N,
2539 .on_val = 1, /* device not in reset */
2540 .off_val = 0, /* device in reset */
2541 }
2542};
2543
2544static void __init msm8x60_init_dsps(void)
2545{
2546 struct msm_dsps_platform_data *pdata =
2547 msm_dsps_device.dev.platform_data;
2548 /*
2549 * On Fluid the Compass sensor Chip-Select (CS) is directly connected
2550 * to the power supply and not controled via GPIOs. Fluid uses a
2551 * different IO-Expender (north) than used on surf/ffa.
2552 */
2553 if (machine_is_msm8x60_fluid()) {
2554 /* fluid has different firmware, gpios */
2555 peripheral_dsps.name = DSPS_PIL_FLUID_NAME;
2556 pdata->pil_name = DSPS_PIL_FLUID_NAME;
2557 pdata->gpios = dsps_fluid_gpios;
2558 pdata->gpios_num = ARRAY_SIZE(dsps_fluid_gpios);
2559 } else {
2560 peripheral_dsps.name = DSPS_PIL_GENERIC_NAME;
2561 pdata->pil_name = DSPS_PIL_GENERIC_NAME;
2562 pdata->gpios = dsps_surf_gpios;
2563 pdata->gpios_num = ARRAY_SIZE(dsps_surf_gpios);
2564 }
2565
2566 msm_pil_add_device(&peripheral_dsps);
2567
2568 platform_device_register(&msm_dsps_device);
2569}
2570#endif /* CONFIG_MSM_DSPS */
2571
2572#ifdef CONFIG_FB_MSM_TRIPLE_BUFFER
kuogee hsiehc9a2e6d2011-09-12 15:27:01 -07002573#define MSM_FB_PRIM_BUF_SIZE (1024 * 600 * 4 * 3) /* 4 bpp x 3 pages */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002574#else
kuogee hsiehc9a2e6d2011-09-12 15:27:01 -07002575#define MSM_FB_PRIM_BUF_SIZE (1024 * 600 * 4 * 2) /* 4 bpp x 2 pages */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002576#endif
2577
kuogee hsiehc9a2e6d2011-09-12 15:27:01 -07002578#ifdef CONFIG_FB_MSM_HDMI_MSM_PANEL
2579#define MSM_FB_EXT_BUF_SIZE (1920 * 1080 * 2 * 1) /* 2 bpp x 1 page */
2580#elif defined(CONFIG_FB_MSM_TVOUT)
2581#define MSM_FB_EXT_BUF_SIZE (720 * 576 * 2 * 2) /* 2 bpp x 2 pages */
2582#else
2583#define MSM_FB_EXT_BUFT_SIZE 0
2584#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002585
2586#ifdef CONFIG_FB_MSM_OVERLAY_WRITEBACK
kuogee hsieha39040b2011-08-11 15:40:45 -07002587/* width x height x 3 bpp x 2 frame buffer */
2588#define MSM_FB_WRITEBACK_SIZE (1024 * 600 * 3 * 2)
kuogee hsiehc9a2e6d2011-09-12 15:27:01 -07002589#define MSM_FB_WRITEBACK_OFFSET \
2590 (MSM_FB_PRIM_BUF_SIZE + MSM_FB_EXT_BUF_SIZE)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002591#else
kuogee hsiehc9a2e6d2011-09-12 15:27:01 -07002592#define MSM_FB_WRITEBACK_SIZE 0
2593#define MSM_FB_WRITEBACK_OFFSET 0
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002594#endif
2595
kuogee hsiehc9a2e6d2011-09-12 15:27:01 -07002596
2597/* Note: must be multiple of 4096 */
2598#define MSM_FB_SIZE roundup(MSM_FB_PRIM_BUF_SIZE + MSM_FB_EXT_BUF_SIZE + \
2599 MSM_FB_WRITEBACK_SIZE + \
2600 MSM_FB_DSUB_PMEM_ADDER, 4096)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002601
2602#define MSM_PMEM_SF_SIZE 0x4000000 /* 64 Mbytes */
2603
kuogee hsiehc9a2e6d2011-09-12 15:27:01 -07002604static int writeback_offset(void)
2605{
2606 return MSM_FB_WRITEBACK_OFFSET;
2607}
2608
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002609#define MSM_PMEM_KERNEL_EBI1_SIZE 0x600000
2610#define MSM_PMEM_ADSP_SIZE 0x2000000
Ben Romberger09e462d2011-08-09 15:24:37 -07002611#define MSM_PMEM_AUDIO_SIZE 0x28B000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002612
2613#define MSM_SMI_BASE 0x38000000
2614#define MSM_SMI_SIZE 0x4000000
2615
2616#define KERNEL_SMI_BASE (MSM_SMI_BASE)
2617#define KERNEL_SMI_SIZE 0x300000
2618
2619#define USER_SMI_BASE (KERNEL_SMI_BASE + KERNEL_SMI_SIZE)
2620#define USER_SMI_SIZE (MSM_SMI_SIZE - KERNEL_SMI_SIZE)
2621#define MSM_PMEM_SMIPOOL_SIZE USER_SMI_SIZE
2622
2623static unsigned fb_size;
2624static int __init fb_size_setup(char *p)
2625{
2626 fb_size = memparse(p, NULL);
2627 return 0;
2628}
2629early_param("fb_size", fb_size_setup);
2630
2631static unsigned pmem_kernel_ebi1_size = MSM_PMEM_KERNEL_EBI1_SIZE;
2632static int __init pmem_kernel_ebi1_size_setup(char *p)
2633{
2634 pmem_kernel_ebi1_size = memparse(p, NULL);
2635 return 0;
2636}
2637early_param("pmem_kernel_ebi1_size", pmem_kernel_ebi1_size_setup);
2638
2639#ifdef CONFIG_ANDROID_PMEM
2640static unsigned pmem_sf_size = MSM_PMEM_SF_SIZE;
2641static int __init pmem_sf_size_setup(char *p)
2642{
2643 pmem_sf_size = memparse(p, NULL);
2644 return 0;
2645}
2646early_param("pmem_sf_size", pmem_sf_size_setup);
2647
2648static unsigned pmem_adsp_size = MSM_PMEM_ADSP_SIZE;
2649
2650static int __init pmem_adsp_size_setup(char *p)
2651{
2652 pmem_adsp_size = memparse(p, NULL);
2653 return 0;
2654}
2655early_param("pmem_adsp_size", pmem_adsp_size_setup);
2656
2657static unsigned pmem_audio_size = MSM_PMEM_AUDIO_SIZE;
2658
2659static int __init pmem_audio_size_setup(char *p)
2660{
2661 pmem_audio_size = memparse(p, NULL);
2662 return 0;
2663}
2664early_param("pmem_audio_size", pmem_audio_size_setup);
2665#endif
2666
2667static struct resource msm_fb_resources[] = {
2668 {
2669 .flags = IORESOURCE_DMA,
2670 }
2671};
2672
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002673static int msm_fb_detect_panel(const char *name)
2674{
2675 if (machine_is_msm8x60_fluid()) {
2676 uint32_t soc_platform_version = socinfo_get_platform_version();
2677 if (SOCINFO_VERSION_MAJOR(soc_platform_version) < 3) {
2678#ifdef CONFIG_FB_MSM_LCDC_SAMSUNG_OLED_PT
2679 if (!strncmp(name, LCDC_SAMSUNG_OLED_PANEL_NAME,
Ravishangar Kalyanam61a7bd12011-07-28 16:48:36 -07002680 strnlen(LCDC_SAMSUNG_OLED_PANEL_NAME,
2681 PANEL_NAME_MAX_LEN)))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002682 return 0;
2683#endif
2684 } else { /*P3 and up use AUO panel */
2685#ifdef CONFIG_FB_MSM_LCDC_AUO_WVGA
2686 if (!strncmp(name, LCDC_AUO_PANEL_NAME,
Ravishangar Kalyanam61a7bd12011-07-28 16:48:36 -07002687 strnlen(LCDC_AUO_PANEL_NAME,
2688 PANEL_NAME_MAX_LEN)))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002689 return 0;
2690#endif
2691 }
Zhang Chang Ken3a8b8512011-08-04 18:41:39 -04002692#ifdef CONFIG_FB_MSM_LCDC_NT35582_WVGA
2693 } else if machine_is_msm8x60_dragon() {
2694 if (!strncmp(name, LCDC_NT35582_PANEL_NAME,
Ravishangar Kalyanam61a7bd12011-07-28 16:48:36 -07002695 strnlen(LCDC_NT35582_PANEL_NAME,
2696 PANEL_NAME_MAX_LEN)))
Zhang Chang Ken3a8b8512011-08-04 18:41:39 -04002697 return 0;
2698#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002699 } else {
2700 if (!strncmp(name, LCDC_SAMSUNG_WSVGA_PANEL_NAME,
Ravishangar Kalyanam61a7bd12011-07-28 16:48:36 -07002701 strnlen(LCDC_SAMSUNG_WSVGA_PANEL_NAME,
2702 PANEL_NAME_MAX_LEN)))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002703 return 0;
Ravishangar Kalyanam61a7bd12011-07-28 16:48:36 -07002704
2705#if !defined(CONFIG_FB_MSM_LCDC_AUTO_DETECT) && \
2706 !defined(CONFIG_FB_MSM_MIPI_PANEL_AUTO_DETECT) && \
2707 !defined(CONFIG_FB_MSM_LCDC_MIPI_PANEL_AUTO_DETECT)
2708 if (!strncmp(name, MIPI_VIDEO_TOSHIBA_WVGA_PANEL_NAME,
2709 strnlen(MIPI_VIDEO_TOSHIBA_WVGA_PANEL_NAME,
2710 PANEL_NAME_MAX_LEN)))
2711 return 0;
2712
2713 if (!strncmp(name, MIPI_VIDEO_NOVATEK_QHD_PANEL_NAME,
2714 strnlen(MIPI_VIDEO_NOVATEK_QHD_PANEL_NAME,
2715 PANEL_NAME_MAX_LEN)))
2716 return 0;
2717
2718 if (!strncmp(name, MIPI_CMD_NOVATEK_QHD_PANEL_NAME,
2719 strnlen(MIPI_CMD_NOVATEK_QHD_PANEL_NAME,
2720 PANEL_NAME_MAX_LEN)))
2721 return 0;
2722#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002723 }
Ravishangar Kalyanam61a7bd12011-07-28 16:48:36 -07002724
2725 if (!strncmp(name, HDMI_PANEL_NAME,
2726 strnlen(HDMI_PANEL_NAME,
2727 PANEL_NAME_MAX_LEN)))
2728 return 0;
2729
2730 if (!strncmp(name, TVOUT_PANEL_NAME,
2731 strnlen(TVOUT_PANEL_NAME,
2732 PANEL_NAME_MAX_LEN)))
2733 return 0;
2734
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002735 pr_warning("%s: not supported '%s'", __func__, name);
2736 return -ENODEV;
2737}
2738
2739static struct msm_fb_platform_data msm_fb_pdata = {
2740 .detect_client = msm_fb_detect_panel,
2741};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002742
2743static struct platform_device msm_fb_device = {
2744 .name = "msm_fb",
2745 .id = 0,
2746 .num_resources = ARRAY_SIZE(msm_fb_resources),
2747 .resource = msm_fb_resources,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002748 .dev.platform_data = &msm_fb_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002749};
2750
2751#ifdef CONFIG_ANDROID_PMEM
2752static struct android_pmem_platform_data android_pmem_pdata = {
2753 .name = "pmem",
2754 .allocator_type = PMEM_ALLOCATORTYPE_ALLORNOTHING,
2755 .cached = 1,
2756 .memory_type = MEMTYPE_EBI1,
2757};
2758
2759static struct platform_device android_pmem_device = {
2760 .name = "android_pmem",
2761 .id = 0,
2762 .dev = {.platform_data = &android_pmem_pdata},
2763};
2764
2765static struct android_pmem_platform_data android_pmem_adsp_pdata = {
2766 .name = "pmem_adsp",
2767 .allocator_type = PMEM_ALLOCATORTYPE_BITMAP,
2768 .cached = 0,
2769 .memory_type = MEMTYPE_EBI1,
2770};
2771
2772static struct platform_device android_pmem_adsp_device = {
2773 .name = "android_pmem",
2774 .id = 2,
2775 .dev = { .platform_data = &android_pmem_adsp_pdata },
2776};
2777
2778static struct android_pmem_platform_data android_pmem_audio_pdata = {
2779 .name = "pmem_audio",
2780 .allocator_type = PMEM_ALLOCATORTYPE_BITMAP,
2781 .cached = 0,
2782 .memory_type = MEMTYPE_EBI1,
2783};
2784
2785static struct platform_device android_pmem_audio_device = {
2786 .name = "android_pmem",
2787 .id = 4,
2788 .dev = { .platform_data = &android_pmem_audio_pdata },
2789};
2790
Laura Abbott1e36a022011-06-22 17:08:13 -07002791#define PMEM_BUS_WIDTH(_bw) \
2792 { \
2793 .vectors = &(struct msm_bus_vectors){ \
2794 .src = MSM_BUS_MASTER_AMPSS_M0, \
2795 .dst = MSM_BUS_SLAVE_SMI, \
2796 .ib = (_bw), \
2797 .ab = 0, \
2798 }, \
2799 .num_paths = 1, \
2800 }
2801static struct msm_bus_paths pmem_smi_table[] = {
2802 [0] = PMEM_BUS_WIDTH(0), /* Off */
2803 [1] = PMEM_BUS_WIDTH(1), /* On */
2804};
2805
2806static struct msm_bus_scale_pdata smi_client_pdata = {
2807 .usecase = pmem_smi_table,
2808 .num_usecases = ARRAY_SIZE(pmem_smi_table),
2809 .name = "pmem_smi",
2810};
2811
2812void pmem_request_smi_region(void *data)
2813{
2814 int bus_id = (int) data;
2815
2816 msm_bus_scale_client_update_request(bus_id, 1);
2817}
2818
2819void pmem_release_smi_region(void *data)
2820{
2821 int bus_id = (int) data;
2822
2823 msm_bus_scale_client_update_request(bus_id, 0);
2824}
2825
2826void *pmem_setup_smi_region(void)
2827{
2828 return (void *)msm_bus_scale_register_client(&smi_client_pdata);
2829}
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002830static struct android_pmem_platform_data android_pmem_smipool_pdata = {
2831 .name = "pmem_smipool",
2832 .allocator_type = PMEM_ALLOCATORTYPE_BITMAP,
2833 .cached = 0,
2834 .memory_type = MEMTYPE_SMI,
Laura Abbott1e36a022011-06-22 17:08:13 -07002835 .request_region = pmem_request_smi_region,
2836 .release_region = pmem_release_smi_region,
2837 .setup_region = pmem_setup_smi_region,
2838 .map_on_demand = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002839};
2840static struct platform_device android_pmem_smipool_device = {
2841 .name = "android_pmem",
2842 .id = 7,
2843 .dev = { .platform_data = &android_pmem_smipool_pdata },
2844};
2845
2846#endif
2847
2848#define GPIO_DONGLE_PWR_EN 258
2849static void setup_display_power(void);
2850static int lcdc_vga_enabled;
2851static int vga_enable_request(int enable)
2852{
2853 if (enable)
2854 lcdc_vga_enabled = 1;
2855 else
2856 lcdc_vga_enabled = 0;
2857 setup_display_power();
2858
2859 return 0;
2860}
2861
2862#define GPIO_BACKLIGHT_PWM0 0
2863#define GPIO_BACKLIGHT_PWM1 1
2864
2865static int pmic_backlight_gpio[2]
2866 = { GPIO_BACKLIGHT_PWM0, GPIO_BACKLIGHT_PWM1 };
2867static struct msm_panel_common_pdata lcdc_samsung_panel_data = {
2868 .gpio_num = pmic_backlight_gpio, /* two LPG CHANNELS for backlight */
2869 .vga_switch = vga_enable_request,
2870};
2871
2872static struct platform_device lcdc_samsung_panel_device = {
2873 .name = LCDC_SAMSUNG_WSVGA_PANEL_NAME,
2874 .id = 0,
2875 .dev = {
2876 .platform_data = &lcdc_samsung_panel_data,
2877 }
2878};
2879#if (!defined(CONFIG_SPI_QUP)) && \
2880 (defined(CONFIG_FB_MSM_LCDC_SAMSUNG_OLED_PT) || \
2881 defined(CONFIG_FB_MSM_LCDC_AUO_WVGA))
2882
2883static int lcdc_spi_gpio_array_num[] = {
2884 LCDC_SPI_GPIO_CLK,
2885 LCDC_SPI_GPIO_CS,
2886 LCDC_SPI_GPIO_MOSI,
2887};
2888
2889static uint32_t lcdc_spi_gpio_config_data[] = {
2890 GPIO_CFG(LCDC_SPI_GPIO_CLK, 0,
2891 GPIO_CFG_OUTPUT, GPIO_CFG_NO_PULL, GPIO_CFG_2MA),
2892 GPIO_CFG(LCDC_SPI_GPIO_CS, 0,
2893 GPIO_CFG_OUTPUT, GPIO_CFG_NO_PULL, GPIO_CFG_2MA),
2894 GPIO_CFG(LCDC_SPI_GPIO_MOSI, 0,
2895 GPIO_CFG_OUTPUT, GPIO_CFG_NO_PULL, GPIO_CFG_2MA),
2896};
2897
2898static void lcdc_config_spi_gpios(int enable)
2899{
2900 int n;
2901 for (n = 0; n < ARRAY_SIZE(lcdc_spi_gpio_config_data); ++n)
2902 gpio_tlmm_config(lcdc_spi_gpio_config_data[n], 0);
2903}
2904#endif
2905
2906#ifdef CONFIG_FB_MSM_LCDC_SAMSUNG_OLED_PT
2907#ifdef CONFIG_SPI_QUP
2908static struct spi_board_info lcdc_samsung_spi_board_info[] __initdata = {
2909 {
2910 .modalias = LCDC_SAMSUNG_SPI_DEVICE_NAME,
2911 .mode = SPI_MODE_3,
2912 .bus_num = 1,
2913 .chip_select = 0,
2914 .max_speed_hz = 10800000,
2915 }
2916};
2917#endif /* CONFIG_SPI_QUP */
2918
2919static struct msm_panel_common_pdata lcdc_samsung_oled_panel_data = {
2920#ifndef CONFIG_SPI_QUP
2921 .panel_config_gpio = lcdc_config_spi_gpios,
2922 .gpio_num = lcdc_spi_gpio_array_num,
2923#endif
2924};
2925
2926static struct platform_device lcdc_samsung_oled_panel_device = {
2927 .name = LCDC_SAMSUNG_OLED_PANEL_NAME,
2928 .id = 0,
2929 .dev.platform_data = &lcdc_samsung_oled_panel_data,
2930};
2931#endif /*CONFIG_FB_MSM_LCDC_SAMSUNG_OLED_PT */
2932
2933#ifdef CONFIG_FB_MSM_LCDC_AUO_WVGA
2934#ifdef CONFIG_SPI_QUP
2935static struct spi_board_info lcdc_auo_spi_board_info[] __initdata = {
2936 {
2937 .modalias = LCDC_AUO_SPI_DEVICE_NAME,
2938 .mode = SPI_MODE_3,
2939 .bus_num = 1,
2940 .chip_select = 0,
2941 .max_speed_hz = 10800000,
2942 }
2943};
2944#endif
2945
2946static struct msm_panel_common_pdata lcdc_auo_wvga_panel_data = {
2947#ifndef CONFIG_SPI_QUP
2948 .panel_config_gpio = lcdc_config_spi_gpios,
2949 .gpio_num = lcdc_spi_gpio_array_num,
2950#endif
2951};
2952
2953static struct platform_device lcdc_auo_wvga_panel_device = {
2954 .name = LCDC_AUO_PANEL_NAME,
2955 .id = 0,
2956 .dev.platform_data = &lcdc_auo_wvga_panel_data,
2957};
2958#endif /*CONFIG_FB_MSM_LCDC_AUO_WVGA*/
2959
Zhang Chang Ken3a8b8512011-08-04 18:41:39 -04002960#ifdef CONFIG_FB_MSM_LCDC_NT35582_WVGA
2961
2962#define GPIO_NT35582_RESET 94
2963#define GPIO_NT35582_BL_EN_HW_PIN 24
2964#define GPIO_NT35582_BL_EN \
2965 PM8058_GPIO_PM_TO_SYS(GPIO_NT35582_BL_EN_HW_PIN - 1)
2966
2967static int lcdc_nt35582_pmic_gpio[] = {GPIO_NT35582_BL_EN };
2968
2969static struct msm_panel_common_pdata lcdc_nt35582_panel_data = {
2970 .gpio_num = lcdc_nt35582_pmic_gpio,
2971};
2972
2973static struct platform_device lcdc_nt35582_panel_device = {
2974 .name = LCDC_NT35582_PANEL_NAME,
2975 .id = 0,
2976 .dev = {
2977 .platform_data = &lcdc_nt35582_panel_data,
2978 }
2979};
2980
2981static struct spi_board_info lcdc_nt35582_spi_board_info[] __initdata = {
2982 {
2983 .modalias = "lcdc_nt35582_spi",
2984 .mode = SPI_MODE_0,
2985 .bus_num = 0,
2986 .chip_select = 0,
2987 .max_speed_hz = 1100000,
2988 }
2989};
2990#endif
2991
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002992#ifdef CONFIG_FB_MSM_HDMI_MSM_PANEL
2993static struct resource hdmi_msm_resources[] = {
2994 {
2995 .name = "hdmi_msm_qfprom_addr",
2996 .start = 0x00700000,
2997 .end = 0x007060FF,
2998 .flags = IORESOURCE_MEM,
2999 },
3000 {
3001 .name = "hdmi_msm_hdmi_addr",
3002 .start = 0x04A00000,
3003 .end = 0x04A00FFF,
3004 .flags = IORESOURCE_MEM,
3005 },
3006 {
3007 .name = "hdmi_msm_irq",
3008 .start = HDMI_IRQ,
3009 .end = HDMI_IRQ,
3010 .flags = IORESOURCE_IRQ,
3011 },
3012};
3013
3014static int hdmi_enable_5v(int on);
3015static int hdmi_core_power(int on, int show);
3016static int hdmi_cec_power(int on);
3017
3018static struct msm_hdmi_platform_data hdmi_msm_data = {
3019 .irq = HDMI_IRQ,
3020 .enable_5v = hdmi_enable_5v,
3021 .core_power = hdmi_core_power,
3022 .cec_power = hdmi_cec_power,
3023};
3024
3025static struct platform_device hdmi_msm_device = {
3026 .name = "hdmi_msm",
3027 .id = 0,
3028 .num_resources = ARRAY_SIZE(hdmi_msm_resources),
3029 .resource = hdmi_msm_resources,
3030 .dev.platform_data = &hdmi_msm_data,
3031};
3032#endif /* CONFIG_FB_MSM_HDMI_MSM_PANEL */
3033
3034#ifdef CONFIG_FB_MSM_MIPI_DSI
3035static struct platform_device mipi_dsi_toshiba_panel_device = {
3036 .name = "mipi_toshiba",
3037 .id = 0,
3038};
3039
3040#define FPGA_3D_GPIO_CONFIG_ADDR 0x1D00017A
3041
Nagamalleswararao Ganjieac5dfa2011-07-23 17:31:16 -07003042static struct mipi_dsi_panel_platform_data novatek_pdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003043 .fpga_3d_config_addr = FPGA_3D_GPIO_CONFIG_ADDR,
Chandan Uddaraju83eac3c2011-09-11 18:32:23 -07003044 .fpga_ctrl_mode = FPGA_EBI2_INTF,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003045};
3046
3047static struct platform_device mipi_dsi_novatek_panel_device = {
3048 .name = "mipi_novatek",
3049 .id = 0,
3050 .dev = {
3051 .platform_data = &novatek_pdata,
3052 }
3053};
3054#endif
3055
3056static void __init msm8x60_allocate_memory_regions(void)
3057{
3058 void *addr;
3059 unsigned long size;
3060
3061 size = MSM_FB_SIZE;
3062 addr = alloc_bootmem_align(size, 0x1000);
3063 msm_fb_resources[0].start = __pa(addr);
3064 msm_fb_resources[0].end = msm_fb_resources[0].start + size - 1;
3065 pr_info("allocating %lu bytes at %p (%lx physical) for fb\n",
3066 size, addr, __pa(addr));
3067
3068}
3069
3070#if defined(CONFIG_TOUCHSCREEN_CYTTSP_I2C) || \
3071 defined(CONFIG_TOUCHSCREEN_CYTTSP_I2C_MODULE)
3072/*virtual key support */
3073static ssize_t tma300_vkeys_show(struct kobject *kobj,
3074 struct kobj_attribute *attr, char *buf)
3075{
3076 return sprintf(buf,
3077 __stringify(EV_KEY) ":" __stringify(KEY_BACK) ":60:900:90:120"
3078 ":" __stringify(EV_KEY) ":" __stringify(KEY_MENU) ":180:900:90:120"
3079 ":" __stringify(EV_KEY) ":" __stringify(KEY_HOME) ":300:900:90:120"
3080 ":" __stringify(EV_KEY) ":" __stringify(KEY_SEARCH) ":420:900:90:120"
3081 "\n");
3082}
3083
3084static struct kobj_attribute tma300_vkeys_attr = {
3085 .attr = {
3086 .mode = S_IRUGO,
3087 },
3088 .show = &tma300_vkeys_show,
3089};
3090
3091static struct attribute *tma300_properties_attrs[] = {
3092 &tma300_vkeys_attr.attr,
3093 NULL
3094};
3095
3096static struct attribute_group tma300_properties_attr_group = {
3097 .attrs = tma300_properties_attrs,
3098};
3099
3100static struct kobject *properties_kobj;
3101
3102
3103
3104#define CYTTSP_TS_GPIO_IRQ 61
3105static int cyttsp_platform_init(struct i2c_client *client)
3106{
3107 int rc = -EINVAL;
3108 struct regulator *pm8058_l5 = NULL, *pm8058_s3;
3109
3110 if (machine_is_msm8x60_fluid()) {
3111 pm8058_l5 = regulator_get(NULL, "8058_l5");
3112 if (IS_ERR(pm8058_l5)) {
3113 pr_err("%s: regulator get of 8058_l5 failed (%ld)\n",
3114 __func__, PTR_ERR(pm8058_l5));
3115 rc = PTR_ERR(pm8058_l5);
3116 return rc;
3117 }
3118 rc = regulator_set_voltage(pm8058_l5, 2850000, 2850000);
3119 if (rc) {
3120 pr_err("%s: regulator_set_voltage of 8058_l5 failed(%d)\n",
3121 __func__, rc);
3122 goto reg_l5_put;
3123 }
3124
3125 rc = regulator_enable(pm8058_l5);
3126 if (rc) {
3127 pr_err("%s: regulator_enable of 8058_l5 failed(%d)\n",
3128 __func__, rc);
3129 goto reg_l5_put;
3130 }
3131 }
3132 /* vote for s3 to enable i2c communication lines */
3133 pm8058_s3 = regulator_get(NULL, "8058_s3");
3134 if (IS_ERR(pm8058_s3)) {
3135 pr_err("%s: regulator get of 8058_s3 failed (%ld)\n",
3136 __func__, PTR_ERR(pm8058_s3));
3137 rc = PTR_ERR(pm8058_s3);
3138 goto reg_l5_disable;
3139 }
3140
3141 rc = regulator_set_voltage(pm8058_s3, 1800000, 1800000);
3142 if (rc) {
3143 pr_err("%s: regulator_set_voltage() = %d\n",
3144 __func__, rc);
3145 goto reg_s3_put;
3146 }
3147
3148 rc = regulator_enable(pm8058_s3);
3149 if (rc) {
3150 pr_err("%s: regulator_enable of 8058_l5 failed(%d)\n",
3151 __func__, rc);
3152 goto reg_s3_put;
3153 }
3154
3155 /* wait for vregs to stabilize */
3156 usleep_range(10000, 10000);
3157
3158 /* check this device active by reading first byte/register */
3159 rc = i2c_smbus_read_byte_data(client, 0x01);
3160 if (rc < 0) {
3161 pr_err("%s: i2c sanity check failed\n", __func__);
3162 goto reg_s3_disable;
3163 }
3164
3165 /* virtual keys */
3166 if (machine_is_msm8x60_fluid()) {
3167 tma300_vkeys_attr.attr.name = "virtualkeys.cyttsp-i2c";
3168 properties_kobj = kobject_create_and_add("board_properties",
3169 NULL);
3170 if (properties_kobj)
3171 rc = sysfs_create_group(properties_kobj,
3172 &tma300_properties_attr_group);
3173 if (!properties_kobj || rc)
3174 pr_err("%s: failed to create board_properties\n",
3175 __func__);
3176 }
3177 return CY_OK;
3178
3179reg_s3_disable:
3180 regulator_disable(pm8058_s3);
3181reg_s3_put:
3182 regulator_put(pm8058_s3);
3183reg_l5_disable:
3184 if (machine_is_msm8x60_fluid())
3185 regulator_disable(pm8058_l5);
3186reg_l5_put:
3187 if (machine_is_msm8x60_fluid())
3188 regulator_put(pm8058_l5);
3189 return rc;
3190}
3191
3192static int cyttsp_platform_resume(struct i2c_client *client)
3193{
3194 /* add any special code to strobe a wakeup pin or chip reset */
3195 msleep(10);
3196
3197 return CY_OK;
3198}
3199
3200static struct cyttsp_platform_data cyttsp_fluid_pdata = {
3201 .flags = 0x04,
3202 .gen = CY_GEN3, /* or */
3203 .use_st = CY_USE_ST,
3204 .use_mt = CY_USE_MT,
3205 .use_hndshk = CY_SEND_HNDSHK,
3206 .use_trk_id = CY_USE_TRACKING_ID,
Anirudh Ghayal15187772011-06-22 17:39:41 +05303207 .use_sleep = CY_USE_DEEP_SLEEP_SEL | CY_USE_LOW_POWER_SEL,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003208 .use_gestures = CY_USE_GESTURES,
3209 /* activate up to 4 groups
3210 * and set active distance
3211 */
3212 .gest_set = CY_GEST_GRP1 | CY_GEST_GRP2 |
3213 CY_GEST_GRP3 | CY_GEST_GRP4 |
3214 CY_ACT_DIST,
3215 /* change act_intrvl to customize the Active power state
3216 * scanning/processing refresh interval for Operating mode
3217 */
3218 .act_intrvl = CY_ACT_INTRVL_DFLT,
3219 /* change tch_tmout to customize the touch timeout for the
3220 * Active power state for Operating mode
3221 */
3222 .tch_tmout = CY_TCH_TMOUT_DFLT,
3223 /* change lp_intrvl to customize the Low Power power state
3224 * scanning/processing refresh interval for Operating mode
3225 */
3226 .lp_intrvl = CY_LP_INTRVL_DFLT,
3227 .sleep_gpio = -1,
3228 .resout_gpio = -1,
3229 .irq_gpio = CYTTSP_TS_GPIO_IRQ,
3230 .resume = cyttsp_platform_resume,
3231 .init = cyttsp_platform_init,
3232};
3233
3234static struct cyttsp_platform_data cyttsp_tmg240_pdata = {
3235 .panel_maxx = 1083,
3236 .panel_maxy = 659,
3237 .disp_minx = 30,
3238 .disp_maxx = 1053,
3239 .disp_miny = 30,
3240 .disp_maxy = 629,
3241 .correct_fw_ver = 8,
3242 .fw_fname = "cyttsp_8660_ffa.hex",
3243 .flags = 0x00,
3244 .gen = CY_GEN2, /* or */
3245 .use_st = CY_USE_ST,
3246 .use_mt = CY_USE_MT,
3247 .use_hndshk = CY_SEND_HNDSHK,
3248 .use_trk_id = CY_USE_TRACKING_ID,
Anirudh Ghayal15187772011-06-22 17:39:41 +05303249 .use_sleep = CY_USE_DEEP_SLEEP_SEL | CY_USE_LOW_POWER_SEL,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003250 .use_gestures = CY_USE_GESTURES,
3251 /* activate up to 4 groups
3252 * and set active distance
3253 */
3254 .gest_set = CY_GEST_GRP1 | CY_GEST_GRP2 |
3255 CY_GEST_GRP3 | CY_GEST_GRP4 |
3256 CY_ACT_DIST,
3257 /* change act_intrvl to customize the Active power state
3258 * scanning/processing refresh interval for Operating mode
3259 */
3260 .act_intrvl = CY_ACT_INTRVL_DFLT,
3261 /* change tch_tmout to customize the touch timeout for the
3262 * Active power state for Operating mode
3263 */
3264 .tch_tmout = CY_TCH_TMOUT_DFLT,
3265 /* change lp_intrvl to customize the Low Power power state
3266 * scanning/processing refresh interval for Operating mode
3267 */
3268 .lp_intrvl = CY_LP_INTRVL_DFLT,
3269 .sleep_gpio = -1,
3270 .resout_gpio = -1,
3271 .irq_gpio = CYTTSP_TS_GPIO_IRQ,
3272 .resume = cyttsp_platform_resume,
3273 .init = cyttsp_platform_init,
Mohan Pallaka1ea7d8a2011-08-18 15:06:00 +05303274 .disable_ghost_det = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003275};
3276static void cyttsp_set_params(void)
3277{
3278 if (SOCINFO_VERSION_MAJOR(socinfo_get_platform_version()) < 3) {
3279 cyttsp_fluid_pdata.fw_fname = "cyttsp_8660_fluid_p2.hex";
3280 cyttsp_fluid_pdata.panel_maxx = 539;
3281 cyttsp_fluid_pdata.panel_maxy = 994;
3282 cyttsp_fluid_pdata.disp_minx = 30;
3283 cyttsp_fluid_pdata.disp_maxx = 509;
3284 cyttsp_fluid_pdata.disp_miny = 60;
3285 cyttsp_fluid_pdata.disp_maxy = 859;
3286 cyttsp_fluid_pdata.correct_fw_ver = 4;
3287 } else {
3288 cyttsp_fluid_pdata.fw_fname = "cyttsp_8660_fluid_p3.hex";
3289 cyttsp_fluid_pdata.panel_maxx = 550;
3290 cyttsp_fluid_pdata.panel_maxy = 1013;
3291 cyttsp_fluid_pdata.disp_minx = 35;
3292 cyttsp_fluid_pdata.disp_maxx = 515;
3293 cyttsp_fluid_pdata.disp_miny = 69;
3294 cyttsp_fluid_pdata.disp_maxy = 869;
3295 cyttsp_fluid_pdata.correct_fw_ver = 5;
3296 }
3297
3298}
3299
3300static struct i2c_board_info cyttsp_fluid_info[] __initdata = {
3301 {
3302 I2C_BOARD_INFO(CY_I2C_NAME, 0x24),
3303 .platform_data = &cyttsp_fluid_pdata,
3304#ifndef CY_USE_TIMER
3305 .irq = MSM_GPIO_TO_INT(CYTTSP_TS_GPIO_IRQ),
3306#endif /* CY_USE_TIMER */
3307 },
3308};
3309
3310static struct i2c_board_info cyttsp_ffa_info[] __initdata = {
3311 {
3312 I2C_BOARD_INFO(CY_I2C_NAME, 0x3b),
3313 .platform_data = &cyttsp_tmg240_pdata,
3314#ifndef CY_USE_TIMER
3315 .irq = MSM_GPIO_TO_INT(CYTTSP_TS_GPIO_IRQ),
3316#endif /* CY_USE_TIMER */
3317 },
3318};
3319#endif
3320
3321static struct regulator *vreg_tmg200;
3322
3323#define TS_PEN_IRQ_GPIO 61
3324static int tmg200_power(int vreg_on)
3325{
3326 int rc = -EINVAL;
3327
3328 if (!vreg_tmg200) {
3329 printk(KERN_ERR "%s: regulator 8058_s3 not found (%d)\n",
3330 __func__, rc);
3331 return rc;
3332 }
3333
3334 rc = vreg_on ? regulator_enable(vreg_tmg200) :
3335 regulator_disable(vreg_tmg200);
3336 if (rc < 0)
3337 printk(KERN_ERR "%s: vreg 8058_s3 %s failed (%d)\n",
3338 __func__, vreg_on ? "enable" : "disable", rc);
3339
3340 /* wait for vregs to stabilize */
Amy Maloche12b5d4e2011-08-03 15:42:28 -07003341 msleep(20);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003342
3343 return rc;
3344}
3345
3346static int tmg200_dev_setup(bool enable)
3347{
3348 int rc;
3349
3350 if (enable) {
3351 vreg_tmg200 = regulator_get(NULL, "8058_s3");
3352 if (IS_ERR(vreg_tmg200)) {
3353 pr_err("%s: regulator get of 8058_s3 failed (%ld)\n",
3354 __func__, PTR_ERR(vreg_tmg200));
3355 rc = PTR_ERR(vreg_tmg200);
3356 return rc;
3357 }
3358
3359 rc = regulator_set_voltage(vreg_tmg200, 1800000, 1800000);
3360 if (rc) {
3361 pr_err("%s: regulator_set_voltage() = %d\n",
3362 __func__, rc);
3363 goto reg_put;
3364 }
3365 } else {
3366 /* put voltage sources */
3367 regulator_put(vreg_tmg200);
3368 }
3369 return 0;
3370reg_put:
3371 regulator_put(vreg_tmg200);
3372 return rc;
3373}
3374
3375static struct cy8c_ts_platform_data cy8ctmg200_pdata = {
3376 .ts_name = "msm_tmg200_ts",
3377 .dis_min_x = 0,
3378 .dis_max_x = 1023,
3379 .dis_min_y = 0,
3380 .dis_max_y = 599,
3381 .min_tid = 0,
3382 .max_tid = 255,
3383 .min_touch = 0,
3384 .max_touch = 255,
3385 .min_width = 0,
3386 .max_width = 255,
3387 .power_on = tmg200_power,
3388 .dev_setup = tmg200_dev_setup,
3389 .nfingers = 2,
3390 .irq_gpio = TS_PEN_IRQ_GPIO,
3391 .resout_gpio = GPIO_CAP_TS_RESOUT_N,
3392};
3393
3394static struct i2c_board_info cy8ctmg200_board_info[] = {
3395 {
3396 I2C_BOARD_INFO("cy8ctmg200", 0x2),
3397 .platform_data = &cy8ctmg200_pdata,
3398 }
3399};
3400
Zhang Chang Ken211df572011-07-05 19:16:39 -04003401static struct regulator *vreg_tma340;
3402
3403static int tma340_power(int vreg_on)
3404{
3405 int rc = -EINVAL;
3406
3407 if (!vreg_tma340) {
3408 pr_err("%s: regulator 8901_l2 not found (%d)\n",
3409 __func__, rc);
3410 return rc;
3411 }
3412
3413 rc = vreg_on ? regulator_enable(vreg_tma340) :
3414 regulator_disable(vreg_tma340);
3415 if (rc < 0)
3416 pr_err("%s: vreg 8901_l2 %s failed (%d)\n",
3417 __func__, vreg_on ? "enable" : "disable", rc);
3418
3419 /* wait for vregs to stabilize */
Amy Malocheb5c67e8d2011-08-18 16:39:35 -07003420 msleep(100);
Zhang Chang Ken211df572011-07-05 19:16:39 -04003421
3422 return rc;
3423}
3424
3425static struct kobject *tma340_prop_kobj;
3426
3427static int tma340_dragon_dev_setup(bool enable)
3428{
3429 int rc;
3430
3431 if (enable) {
3432 vreg_tma340 = regulator_get(NULL, "8901_l2");
3433 if (IS_ERR(vreg_tma340)) {
3434 pr_err("%s: regulator get of 8901_l2 failed (%ld)\n",
3435 __func__, PTR_ERR(vreg_tma340));
3436 rc = PTR_ERR(vreg_tma340);
3437 return rc;
3438 }
3439
3440 rc = regulator_set_voltage(vreg_tma340, 3300000, 3300000);
3441 if (rc) {
3442 pr_err("%s: regulator_set_voltage() = %d\n",
3443 __func__, rc);
3444 goto reg_put;
3445 }
3446 tma300_vkeys_attr.attr.name = "virtualkeys.cy8ctma340";
3447 tma340_prop_kobj = kobject_create_and_add("board_properties",
3448 NULL);
3449 if (tma340_prop_kobj) {
3450 rc = sysfs_create_group(tma340_prop_kobj,
3451 &tma300_properties_attr_group);
3452 if (rc) {
3453 kobject_put(tma340_prop_kobj);
3454 pr_err("%s: failed to create board_properties\n",
3455 __func__);
3456 goto reg_put;
3457 }
3458 }
3459
3460 } else {
3461 /* put voltage sources */
3462 regulator_put(vreg_tma340);
3463 /* destroy virtual keys */
3464 if (tma340_prop_kobj) {
3465 sysfs_remove_group(tma340_prop_kobj,
3466 &tma300_properties_attr_group);
3467 kobject_put(tma340_prop_kobj);
3468 }
3469 }
3470 return 0;
3471reg_put:
3472 regulator_put(vreg_tma340);
3473 return rc;
3474}
3475
3476
3477static struct cy8c_ts_platform_data cy8ctma340_dragon_pdata = {
3478 .ts_name = "cy8ctma340",
3479 .dis_min_x = 0,
3480 .dis_max_x = 479,
3481 .dis_min_y = 0,
3482 .dis_max_y = 799,
3483 .min_tid = 0,
3484 .max_tid = 255,
3485 .min_touch = 0,
3486 .max_touch = 255,
3487 .min_width = 0,
3488 .max_width = 255,
3489 .power_on = tma340_power,
3490 .dev_setup = tma340_dragon_dev_setup,
3491 .nfingers = 2,
3492 .irq_gpio = TS_PEN_IRQ_GPIO,
3493 .resout_gpio = -1,
3494};
3495
3496static struct i2c_board_info cy8ctma340_dragon_board_info[] = {
3497 {
3498 I2C_BOARD_INFO("cy8ctma340", 0x24),
3499 .platform_data = &cy8ctma340_dragon_pdata,
3500 }
3501};
3502
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003503#ifdef CONFIG_SERIAL_MSM_HS
3504static int configure_uart_gpios(int on)
3505{
3506 int ret = 0, i;
3507 int uart_gpios[] = {53, 54, 55, 56};
3508 for (i = 0; i < ARRAY_SIZE(uart_gpios); i++) {
3509 if (on) {
3510 ret = msm_gpiomux_get(uart_gpios[i]);
3511 if (unlikely(ret))
3512 break;
3513 } else {
3514 ret = msm_gpiomux_put(uart_gpios[i]);
3515 if (unlikely(ret))
3516 return ret;
3517 }
3518 }
3519 if (ret)
3520 for (; i >= 0; i--)
3521 msm_gpiomux_put(uart_gpios[i]);
3522 return ret;
3523}
3524static struct msm_serial_hs_platform_data msm_uart_dm1_pdata = {
3525 .inject_rx_on_wakeup = 1,
3526 .rx_to_inject = 0xFD,
3527 .gpio_config = configure_uart_gpios,
3528};
3529#endif
3530
3531
3532#if defined(CONFIG_GPIO_SX150X) || defined(CONFIG_GPIO_SX150X_MODULE)
3533
3534static struct gpio_led gpio_exp_leds_config[] = {
3535 {
3536 .name = "left_led1:green",
3537 .gpio = GPIO_LEFT_LED_1,
3538 .active_low = 1,
3539 .retain_state_suspended = 0,
3540 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3541 },
3542 {
3543 .name = "left_led2:red",
3544 .gpio = GPIO_LEFT_LED_2,
3545 .active_low = 1,
3546 .retain_state_suspended = 0,
3547 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3548 },
3549 {
3550 .name = "left_led3:green",
3551 .gpio = GPIO_LEFT_LED_3,
3552 .active_low = 1,
3553 .retain_state_suspended = 0,
3554 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3555 },
3556 {
3557 .name = "wlan_led:orange",
3558 .gpio = GPIO_LEFT_LED_WLAN,
3559 .active_low = 1,
3560 .retain_state_suspended = 0,
3561 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3562 },
3563 {
3564 .name = "left_led5:green",
3565 .gpio = GPIO_LEFT_LED_5,
3566 .active_low = 1,
3567 .retain_state_suspended = 0,
3568 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3569 },
3570 {
3571 .name = "right_led1:green",
3572 .gpio = GPIO_RIGHT_LED_1,
3573 .active_low = 1,
3574 .retain_state_suspended = 0,
3575 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3576 },
3577 {
3578 .name = "right_led2:red",
3579 .gpio = GPIO_RIGHT_LED_2,
3580 .active_low = 1,
3581 .retain_state_suspended = 0,
3582 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3583 },
3584 {
3585 .name = "right_led3:green",
3586 .gpio = GPIO_RIGHT_LED_3,
3587 .active_low = 1,
3588 .retain_state_suspended = 0,
3589 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3590 },
3591 {
3592 .name = "bt_led:blue",
3593 .gpio = GPIO_RIGHT_LED_BT,
3594 .active_low = 1,
3595 .retain_state_suspended = 0,
3596 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3597 },
3598 {
3599 .name = "right_led5:green",
3600 .gpio = GPIO_RIGHT_LED_5,
3601 .active_low = 1,
3602 .retain_state_suspended = 0,
3603 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3604 },
3605};
3606
3607static struct gpio_led_platform_data gpio_leds_pdata = {
3608 .num_leds = ARRAY_SIZE(gpio_exp_leds_config),
3609 .leds = gpio_exp_leds_config,
3610};
3611
3612static struct platform_device gpio_leds = {
3613 .name = "leds-gpio",
3614 .id = -1,
3615 .dev = {
3616 .platform_data = &gpio_leds_pdata,
3617 },
3618};
3619
3620static struct gpio_led fluid_gpio_leds[] = {
3621 {
3622 .name = "dual_led:green",
3623 .gpio = GPIO_LED1_GREEN_N,
3624 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3625 .active_low = 1,
3626 .retain_state_suspended = 0,
3627 },
3628 {
3629 .name = "dual_led:red",
3630 .gpio = GPIO_LED2_RED_N,
3631 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3632 .active_low = 1,
3633 .retain_state_suspended = 0,
3634 },
3635};
3636
3637static struct gpio_led_platform_data gpio_led_pdata = {
3638 .leds = fluid_gpio_leds,
3639 .num_leds = ARRAY_SIZE(fluid_gpio_leds),
3640};
3641
3642static struct platform_device fluid_leds_gpio = {
3643 .name = "leds-gpio",
3644 .id = -1,
3645 .dev = {
3646 .platform_data = &gpio_led_pdata,
3647 },
3648};
3649
3650#endif
3651
3652#if defined(CONFIG_MSM_RPM_LOG) || defined(CONFIG_MSM_RPM_LOG_MODULE)
3653
3654static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
3655 .phys_addr_base = 0x00106000,
3656 .reg_offsets = {
3657 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000C80,
3658 [MSM_RPM_LOG_PAGE_BUFFER] = 0x00000CA0,
3659 },
3660 .phys_size = SZ_8K,
3661 .log_len = 4096, /* log's buffer length in bytes */
3662 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
3663};
3664
3665static struct platform_device msm_rpm_log_device = {
3666 .name = "msm_rpm_log",
3667 .id = -1,
3668 .dev = {
3669 .platform_data = &msm_rpm_log_pdata,
3670 },
3671};
3672#endif
3673
3674#ifdef CONFIG_BATTERY_MSM8X60
3675static struct msm_charger_platform_data msm_charger_data = {
3676 .safety_time = 180,
3677 .update_time = 1,
3678 .max_voltage = 4200,
3679 .min_voltage = 3200,
3680};
3681
3682static struct platform_device msm_charger_device = {
3683 .name = "msm-charger",
3684 .id = -1,
3685 .dev = {
3686 .platform_data = &msm_charger_data,
3687 }
3688};
3689#endif
3690
3691/*
3692 * Consumer specific regulator names:
3693 * regulator name consumer dev_name
3694 */
3695static struct regulator_consumer_supply vreg_consumers_PM8058_L0[] = {
3696 REGULATOR_SUPPLY("8058_l0", NULL),
3697};
3698static struct regulator_consumer_supply vreg_consumers_PM8058_L1[] = {
3699 REGULATOR_SUPPLY("8058_l1", NULL),
3700};
3701static struct regulator_consumer_supply vreg_consumers_PM8058_L2[] = {
3702 REGULATOR_SUPPLY("8058_l2", NULL),
3703};
3704static struct regulator_consumer_supply vreg_consumers_PM8058_L3[] = {
3705 REGULATOR_SUPPLY("8058_l3", NULL),
3706};
3707static struct regulator_consumer_supply vreg_consumers_PM8058_L4[] = {
3708 REGULATOR_SUPPLY("8058_l4", NULL),
3709};
3710static struct regulator_consumer_supply vreg_consumers_PM8058_L5[] = {
3711 REGULATOR_SUPPLY("8058_l5", NULL),
3712};
3713static struct regulator_consumer_supply vreg_consumers_PM8058_L6[] = {
3714 REGULATOR_SUPPLY("8058_l6", NULL),
3715};
3716static struct regulator_consumer_supply vreg_consumers_PM8058_L7[] = {
3717 REGULATOR_SUPPLY("8058_l7", NULL),
3718};
3719static struct regulator_consumer_supply vreg_consumers_PM8058_L8[] = {
3720 REGULATOR_SUPPLY("8058_l8", NULL),
3721};
3722static struct regulator_consumer_supply vreg_consumers_PM8058_L9[] = {
3723 REGULATOR_SUPPLY("8058_l9", NULL),
3724};
3725static struct regulator_consumer_supply vreg_consumers_PM8058_L10[] = {
3726 REGULATOR_SUPPLY("8058_l10", NULL),
3727};
3728static struct regulator_consumer_supply vreg_consumers_PM8058_L11[] = {
3729 REGULATOR_SUPPLY("8058_l11", NULL),
3730};
3731static struct regulator_consumer_supply vreg_consumers_PM8058_L12[] = {
3732 REGULATOR_SUPPLY("8058_l12", NULL),
3733};
3734static struct regulator_consumer_supply vreg_consumers_PM8058_L13[] = {
3735 REGULATOR_SUPPLY("8058_l13", NULL),
3736};
3737static struct regulator_consumer_supply vreg_consumers_PM8058_L14[] = {
3738 REGULATOR_SUPPLY("8058_l14", NULL),
3739};
3740static struct regulator_consumer_supply vreg_consumers_PM8058_L15[] = {
3741 REGULATOR_SUPPLY("8058_l15", NULL),
3742};
3743static struct regulator_consumer_supply vreg_consumers_PM8058_L16[] = {
3744 REGULATOR_SUPPLY("8058_l16", NULL),
3745};
3746static struct regulator_consumer_supply vreg_consumers_PM8058_L17[] = {
3747 REGULATOR_SUPPLY("8058_l17", NULL),
3748};
3749static struct regulator_consumer_supply vreg_consumers_PM8058_L18[] = {
3750 REGULATOR_SUPPLY("8058_l18", NULL),
3751};
3752static struct regulator_consumer_supply vreg_consumers_PM8058_L19[] = {
3753 REGULATOR_SUPPLY("8058_l19", NULL),
3754};
3755static struct regulator_consumer_supply vreg_consumers_PM8058_L20[] = {
3756 REGULATOR_SUPPLY("8058_l20", NULL),
3757};
3758static struct regulator_consumer_supply vreg_consumers_PM8058_L21[] = {
3759 REGULATOR_SUPPLY("8058_l21", NULL),
3760};
3761static struct regulator_consumer_supply vreg_consumers_PM8058_L22[] = {
3762 REGULATOR_SUPPLY("8058_l22", NULL),
3763};
3764static struct regulator_consumer_supply vreg_consumers_PM8058_L23[] = {
3765 REGULATOR_SUPPLY("8058_l23", NULL),
3766};
3767static struct regulator_consumer_supply vreg_consumers_PM8058_L24[] = {
3768 REGULATOR_SUPPLY("8058_l24", NULL),
3769};
3770static struct regulator_consumer_supply vreg_consumers_PM8058_L25[] = {
3771 REGULATOR_SUPPLY("8058_l25", NULL),
3772};
3773static struct regulator_consumer_supply vreg_consumers_PM8058_S0[] = {
3774 REGULATOR_SUPPLY("8058_s0", NULL),
3775};
3776static struct regulator_consumer_supply vreg_consumers_PM8058_S1[] = {
3777 REGULATOR_SUPPLY("8058_s1", NULL),
3778};
3779static struct regulator_consumer_supply vreg_consumers_PM8058_S2[] = {
3780 REGULATOR_SUPPLY("8058_s2", NULL),
3781};
3782static struct regulator_consumer_supply vreg_consumers_PM8058_S3[] = {
3783 REGULATOR_SUPPLY("8058_s3", NULL),
3784};
3785static struct regulator_consumer_supply vreg_consumers_PM8058_S4[] = {
3786 REGULATOR_SUPPLY("8058_s4", NULL),
3787};
3788static struct regulator_consumer_supply vreg_consumers_PM8058_LVS0[] = {
3789 REGULATOR_SUPPLY("8058_lvs0", NULL),
3790};
3791static struct regulator_consumer_supply vreg_consumers_PM8058_LVS1[] = {
3792 REGULATOR_SUPPLY("8058_lvs1", NULL),
3793};
3794static struct regulator_consumer_supply vreg_consumers_PM8058_NCP[] = {
3795 REGULATOR_SUPPLY("8058_ncp", NULL),
3796};
3797
3798static struct regulator_consumer_supply vreg_consumers_PM8901_L0[] = {
3799 REGULATOR_SUPPLY("8901_l0", NULL),
3800};
3801static struct regulator_consumer_supply vreg_consumers_PM8901_L1[] = {
3802 REGULATOR_SUPPLY("8901_l1", NULL),
3803};
3804static struct regulator_consumer_supply vreg_consumers_PM8901_L2[] = {
3805 REGULATOR_SUPPLY("8901_l2", NULL),
3806};
3807static struct regulator_consumer_supply vreg_consumers_PM8901_L3[] = {
3808 REGULATOR_SUPPLY("8901_l3", NULL),
3809};
3810static struct regulator_consumer_supply vreg_consumers_PM8901_L4[] = {
3811 REGULATOR_SUPPLY("8901_l4", NULL),
3812};
3813static struct regulator_consumer_supply vreg_consumers_PM8901_L5[] = {
3814 REGULATOR_SUPPLY("8901_l5", NULL),
3815};
3816static struct regulator_consumer_supply vreg_consumers_PM8901_L6[] = {
3817 REGULATOR_SUPPLY("8901_l6", NULL),
3818};
3819static struct regulator_consumer_supply vreg_consumers_PM8901_S2[] = {
3820 REGULATOR_SUPPLY("8901_s2", NULL),
3821};
3822static struct regulator_consumer_supply vreg_consumers_PM8901_S3[] = {
3823 REGULATOR_SUPPLY("8901_s3", NULL),
3824};
3825static struct regulator_consumer_supply vreg_consumers_PM8901_S4[] = {
3826 REGULATOR_SUPPLY("8901_s4", NULL),
3827};
3828static struct regulator_consumer_supply vreg_consumers_PM8901_LVS0[] = {
3829 REGULATOR_SUPPLY("8901_lvs0", NULL),
3830};
3831static struct regulator_consumer_supply vreg_consumers_PM8901_LVS1[] = {
3832 REGULATOR_SUPPLY("8901_lvs1", NULL),
3833};
3834static struct regulator_consumer_supply vreg_consumers_PM8901_LVS2[] = {
3835 REGULATOR_SUPPLY("8901_lvs2", NULL),
3836};
3837static struct regulator_consumer_supply vreg_consumers_PM8901_LVS3[] = {
3838 REGULATOR_SUPPLY("8901_lvs3", NULL),
3839};
3840static struct regulator_consumer_supply vreg_consumers_PM8901_MVS0[] = {
3841 REGULATOR_SUPPLY("8901_mvs0", NULL),
3842};
3843
David Collins6f032ba2011-08-31 14:08:15 -07003844/* Pin control regulators */
3845static struct regulator_consumer_supply vreg_consumers_PM8058_L8_PC[] = {
3846 REGULATOR_SUPPLY("8058_l8_pc", NULL),
3847};
3848static struct regulator_consumer_supply vreg_consumers_PM8058_L20_PC[] = {
3849 REGULATOR_SUPPLY("8058_l20_pc", NULL),
3850};
3851static struct regulator_consumer_supply vreg_consumers_PM8058_L21_PC[] = {
3852 REGULATOR_SUPPLY("8058_l21_pc", NULL),
3853};
3854static struct regulator_consumer_supply vreg_consumers_PM8058_S2_PC[] = {
3855 REGULATOR_SUPPLY("8058_s2_pc", NULL),
3856};
3857static struct regulator_consumer_supply vreg_consumers_PM8901_L0_PC[] = {
3858 REGULATOR_SUPPLY("8901_l0_pc", NULL),
3859};
3860static struct regulator_consumer_supply vreg_consumers_PM8901_S4_PC[] = {
3861 REGULATOR_SUPPLY("8901_s4_pc", NULL),
3862};
3863
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003864#define RPM_VREG_INIT(_id, _min_uV, _max_uV, _modes, _ops, _apply_uV, \
3865 _default_uV, _peak_uA, _avg_uA, _pull_down, _pin_ctrl, \
David Collins6f032ba2011-08-31 14:08:15 -07003866 _freq, _pin_fn, _force_mode, _state, _sleep_selectable, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003867 _always_on) \
David Collins6f032ba2011-08-31 14:08:15 -07003868 { \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003869 .init_data = { \
3870 .constraints = { \
David Collins6f032ba2011-08-31 14:08:15 -07003871 .valid_modes_mask = _modes, \
3872 .valid_ops_mask = _ops, \
3873 .min_uV = _min_uV, \
3874 .max_uV = _max_uV, \
3875 .input_uV = _min_uV, \
3876 .apply_uV = _apply_uV, \
3877 .always_on = _always_on, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003878 }, \
David Collins6f032ba2011-08-31 14:08:15 -07003879 .consumer_supplies = vreg_consumers_##_id, \
3880 .num_consumer_supplies = \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003881 ARRAY_SIZE(vreg_consumers_##_id), \
3882 }, \
David Collins6f032ba2011-08-31 14:08:15 -07003883 .id = RPM_VREG_ID_##_id, \
3884 .default_uV = _default_uV, \
3885 .peak_uA = _peak_uA, \
3886 .avg_uA = _avg_uA, \
3887 .pull_down_enable = _pull_down, \
3888 .pin_ctrl = _pin_ctrl, \
3889 .freq = RPM_VREG_FREQ_##_freq, \
3890 .pin_fn = _pin_fn, \
3891 .force_mode = _force_mode, \
3892 .state = _state, \
3893 .sleep_selectable = _sleep_selectable, \
3894 }
3895
3896/* Pin control initialization */
3897#define RPM_PC(_id, _always_on, _pin_fn, _pin_ctrl) \
3898 { \
3899 .init_data = { \
3900 .constraints = { \
3901 .valid_ops_mask = REGULATOR_CHANGE_STATUS, \
3902 .always_on = _always_on, \
3903 }, \
3904 .num_consumer_supplies = \
3905 ARRAY_SIZE(vreg_consumers_##_id##_PC), \
3906 .consumer_supplies = vreg_consumers_##_id##_PC, \
3907 }, \
3908 .id = RPM_VREG_ID_##_id##_PC, \
3909 .pin_fn = RPM_VREG_PIN_FN_8660_##_pin_fn, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003910 .pin_ctrl = _pin_ctrl, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003911 }
3912
3913/*
3914 * The default LPM/HPM state of an RPM controlled regulator can be controlled
3915 * via the peak_uA value specified in the table below. If the value is less
3916 * than the high power min threshold for the regulator, then the regulator will
3917 * be set to LPM. Otherwise, it will be set to HPM.
3918 *
3919 * This value can be further overridden by specifying an initial mode via
3920 * .init_data.constraints.initial_mode.
3921 */
3922
David Collins6f032ba2011-08-31 14:08:15 -07003923#define RPM_LDO(_id, _always_on, _pd, _sleep_selectable, _min_uV, _max_uV, \
3924 _init_peak_uA) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003925 RPM_VREG_INIT(_id, _min_uV, _max_uV, REGULATOR_MODE_FAST | \
3926 REGULATOR_MODE_NORMAL | REGULATOR_MODE_IDLE | \
3927 REGULATOR_MODE_STANDBY, REGULATOR_CHANGE_VOLTAGE | \
3928 REGULATOR_CHANGE_STATUS | REGULATOR_CHANGE_MODE | \
3929 REGULATOR_CHANGE_DRMS, 0, _min_uV, _init_peak_uA, \
David Collins6f032ba2011-08-31 14:08:15 -07003930 _init_peak_uA, _pd, RPM_VREG_PIN_CTRL_NONE, NONE, \
3931 RPM_VREG_PIN_FN_8660_ENABLE, \
3932 RPM_VREG_FORCE_MODE_8660_NONE, RPM_VREG_STATE_OFF, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003933 _sleep_selectable, _always_on)
3934
David Collins6f032ba2011-08-31 14:08:15 -07003935#define RPM_SMPS(_id, _always_on, _pd, _sleep_selectable, _min_uV, _max_uV, \
3936 _init_peak_uA, _freq) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003937 RPM_VREG_INIT(_id, _min_uV, _max_uV, REGULATOR_MODE_FAST | \
3938 REGULATOR_MODE_NORMAL | REGULATOR_MODE_IDLE | \
3939 REGULATOR_MODE_STANDBY, REGULATOR_CHANGE_VOLTAGE | \
3940 REGULATOR_CHANGE_STATUS | REGULATOR_CHANGE_MODE | \
3941 REGULATOR_CHANGE_DRMS, 0, _min_uV, _init_peak_uA, \
David Collins6f032ba2011-08-31 14:08:15 -07003942 _init_peak_uA, _pd, RPM_VREG_PIN_CTRL_NONE, _freq, \
3943 RPM_VREG_PIN_FN_8660_ENABLE, \
3944 RPM_VREG_FORCE_MODE_8660_NONE, RPM_VREG_STATE_OFF, \
3945 _sleep_selectable, _always_on)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003946
David Collins6f032ba2011-08-31 14:08:15 -07003947#define RPM_VS(_id, _always_on, _pd, _sleep_selectable) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003948 RPM_VREG_INIT(_id, 0, 0, REGULATOR_MODE_NORMAL | REGULATOR_MODE_IDLE, \
3949 REGULATOR_CHANGE_STATUS | REGULATOR_CHANGE_MODE, 0, 0, \
David Collins6f032ba2011-08-31 14:08:15 -07003950 1000, 1000, _pd, RPM_VREG_PIN_CTRL_NONE, NONE, \
3951 RPM_VREG_PIN_FN_8660_ENABLE, \
3952 RPM_VREG_FORCE_MODE_8660_NONE, RPM_VREG_STATE_OFF, \
3953 _sleep_selectable, _always_on)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003954
David Collins6f032ba2011-08-31 14:08:15 -07003955#define RPM_NCP(_id, _always_on, _pd, _sleep_selectable, _min_uV, _max_uV) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003956 RPM_VREG_INIT(_id, _min_uV, _max_uV, REGULATOR_MODE_NORMAL, \
3957 REGULATOR_CHANGE_VOLTAGE | REGULATOR_CHANGE_STATUS, 0, \
David Collins6f032ba2011-08-31 14:08:15 -07003958 _min_uV, 1000, 1000, _pd, RPM_VREG_PIN_CTRL_NONE, NONE, \
3959 RPM_VREG_PIN_FN_8660_ENABLE, \
3960 RPM_VREG_FORCE_MODE_8660_NONE, RPM_VREG_STATE_OFF, \
3961 _sleep_selectable, _always_on)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003962
David Collins6f032ba2011-08-31 14:08:15 -07003963#define LDO50HMIN RPM_VREG_8660_LDO_50_HPM_MIN_LOAD
3964#define LDO150HMIN RPM_VREG_8660_LDO_150_HPM_MIN_LOAD
3965#define LDO300HMIN RPM_VREG_8660_LDO_300_HPM_MIN_LOAD
3966#define SMPS_HMIN RPM_VREG_8660_SMPS_HPM_MIN_LOAD
3967#define FTS_HMIN RPM_VREG_8660_FTSMPS_HPM_MIN_LOAD
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003968
David Collins6f032ba2011-08-31 14:08:15 -07003969/* RPM early regulator constraints */
3970static struct rpm_regulator_init_data rpm_regulator_early_init_data[] = {
3971 /* ID a_on pd ss min_uV max_uV init_ip freq */
3972 RPM_SMPS(PM8058_S0, 0, 1, 1, 500000, 1250000, SMPS_HMIN, 1p60),
3973 RPM_SMPS(PM8058_S1, 0, 1, 1, 500000, 1250000, SMPS_HMIN, 1p60),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003974};
3975
David Collins6f032ba2011-08-31 14:08:15 -07003976/* RPM regulator constraints */
3977static struct rpm_regulator_init_data rpm_regulator_init_data[] = {
3978 /* ID a_on pd ss min_uV max_uV init_ip */
3979 RPM_LDO(PM8058_L0, 0, 1, 0, 1200000, 1200000, LDO150HMIN),
3980 RPM_LDO(PM8058_L1, 0, 1, 0, 1200000, 1200000, LDO300HMIN),
3981 RPM_LDO(PM8058_L2, 0, 1, 0, 1800000, 2600000, LDO300HMIN),
3982 RPM_LDO(PM8058_L3, 0, 1, 0, 1800000, 1800000, LDO150HMIN),
3983 RPM_LDO(PM8058_L4, 0, 1, 0, 2850000, 2850000, LDO50HMIN),
3984 RPM_LDO(PM8058_L5, 0, 1, 0, 2850000, 2850000, LDO300HMIN),
3985 RPM_LDO(PM8058_L6, 0, 1, 0, 3000000, 3600000, LDO50HMIN),
3986 RPM_LDO(PM8058_L7, 0, 1, 0, 1800000, 1800000, LDO50HMIN),
3987 RPM_LDO(PM8058_L8, 0, 1, 0, 2900000, 3050000, LDO300HMIN),
3988 RPM_LDO(PM8058_L9, 0, 1, 0, 1800000, 1800000, LDO300HMIN),
3989 RPM_LDO(PM8058_L10, 0, 1, 0, 2600000, 2600000, LDO300HMIN),
3990 RPM_LDO(PM8058_L11, 0, 1, 0, 1500000, 1500000, LDO150HMIN),
3991 RPM_LDO(PM8058_L12, 0, 1, 0, 2900000, 2900000, LDO150HMIN),
3992 RPM_LDO(PM8058_L13, 0, 1, 0, 2050000, 2050000, LDO300HMIN),
3993 RPM_LDO(PM8058_L14, 0, 0, 0, 2850000, 2850000, LDO300HMIN),
3994 RPM_LDO(PM8058_L15, 0, 1, 0, 2850000, 2850000, LDO300HMIN),
3995 RPM_LDO(PM8058_L16, 1, 1, 0, 1800000, 1800000, LDO300HMIN),
3996 RPM_LDO(PM8058_L17, 0, 1, 0, 2600000, 2600000, LDO150HMIN),
3997 RPM_LDO(PM8058_L18, 0, 1, 0, 2200000, 2200000, LDO150HMIN),
3998 RPM_LDO(PM8058_L19, 0, 1, 0, 2500000, 2500000, LDO150HMIN),
3999 RPM_LDO(PM8058_L20, 0, 1, 0, 1800000, 1800000, LDO150HMIN),
4000 RPM_LDO(PM8058_L21, 1, 1, 0, 1200000, 1200000, LDO150HMIN),
4001 RPM_LDO(PM8058_L22, 0, 1, 0, 1150000, 1150000, LDO300HMIN),
4002 RPM_LDO(PM8058_L23, 0, 1, 0, 1200000, 1200000, LDO300HMIN),
4003 RPM_LDO(PM8058_L24, 0, 1, 0, 1200000, 1200000, LDO150HMIN),
4004 RPM_LDO(PM8058_L25, 0, 1, 0, 1200000, 1200000, LDO150HMIN),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004005
David Collins6f032ba2011-08-31 14:08:15 -07004006 /* ID a_on pd ss min_uV max_uV init_ip freq */
4007 RPM_SMPS(PM8058_S2, 0, 1, 1, 1200000, 1400000, SMPS_HMIN, 1p60),
4008 RPM_SMPS(PM8058_S3, 1, 1, 0, 1800000, 1800000, SMPS_HMIN, 1p60),
4009 RPM_SMPS(PM8058_S4, 1, 1, 0, 2200000, 2200000, SMPS_HMIN, 1p60),
4010
4011 /* ID a_on pd ss */
4012 RPM_VS(PM8058_LVS0, 0, 1, 0),
4013 RPM_VS(PM8058_LVS1, 0, 1, 0),
4014
4015 /* ID a_on pd ss min_uV max_uV */
4016 RPM_NCP(PM8058_NCP, 0, 1, 0, 1800000, 1800000),
4017
4018 /* ID a_on pd ss min_uV max_uV init_ip */
4019 RPM_LDO(PM8901_L0, 0, 1, 0, 1200000, 1200000, LDO300HMIN),
4020 RPM_LDO(PM8901_L1, 0, 1, 0, 3300000, 3300000, LDO300HMIN),
4021 RPM_LDO(PM8901_L2, 0, 1, 0, 2850000, 3300000, LDO300HMIN),
4022 RPM_LDO(PM8901_L3, 0, 1, 0, 3300000, 3300000, LDO300HMIN),
4023 RPM_LDO(PM8901_L4, 0, 1, 0, 2600000, 2600000, LDO300HMIN),
4024 RPM_LDO(PM8901_L5, 0, 1, 0, 2850000, 2850000, LDO300HMIN),
4025 RPM_LDO(PM8901_L6, 0, 1, 0, 2200000, 2200000, LDO300HMIN),
4026
4027 /* ID a_on pd ss min_uV max_uV init_ip freq */
4028 RPM_SMPS(PM8901_S2, 0, 1, 0, 1300000, 1300000, FTS_HMIN, 1p60),
4029 RPM_SMPS(PM8901_S3, 0, 1, 0, 1100000, 1100000, FTS_HMIN, 1p60),
4030 RPM_SMPS(PM8901_S4, 0, 1, 0, 1225000, 1225000, FTS_HMIN, 1p60),
4031
4032 /* ID a_on pd ss */
4033 RPM_VS(PM8901_LVS0, 1, 1, 0),
4034 RPM_VS(PM8901_LVS1, 0, 1, 0),
4035 RPM_VS(PM8901_LVS2, 0, 1, 0),
4036 RPM_VS(PM8901_LVS3, 0, 1, 0),
4037 RPM_VS(PM8901_MVS0, 0, 1, 0),
4038
4039 /* ID a_on pin_func pin_ctrl */
4040 RPM_PC(PM8058_L8, 0, SLEEP_B, RPM_VREG_PIN_CTRL_NONE),
4041 RPM_PC(PM8058_L20, 0, SLEEP_B, RPM_VREG_PIN_CTRL_NONE),
4042 RPM_PC(PM8058_L21, 1, SLEEP_B, RPM_VREG_PIN_CTRL_NONE),
4043 RPM_PC(PM8058_S2, 0, ENABLE, RPM_VREG_PIN_CTRL_PM8058_A0),
4044 RPM_PC(PM8901_L0, 0, ENABLE, RPM_VREG_PIN_CTRL_PM8901_A0),
4045 RPM_PC(PM8901_S4, 0, ENABLE, RPM_VREG_PIN_CTRL_PM8901_A0),
4046};
4047
4048static struct rpm_regulator_platform_data rpm_regulator_early_pdata = {
4049 .init_data = rpm_regulator_early_init_data,
4050 .num_regulators = ARRAY_SIZE(rpm_regulator_early_init_data),
4051 .version = RPM_VREG_VERSION_8660,
4052 .vreg_id_vdd_mem = RPM_VREG_ID_PM8058_S0,
4053 .vreg_id_vdd_dig = RPM_VREG_ID_PM8058_S1,
4054};
4055
4056static struct rpm_regulator_platform_data rpm_regulator_pdata = {
4057 .init_data = rpm_regulator_init_data,
4058 .num_regulators = ARRAY_SIZE(rpm_regulator_init_data),
4059 .version = RPM_VREG_VERSION_8660,
4060};
4061
4062static struct platform_device rpm_regulator_early_device = {
4063 .name = "rpm-regulator",
4064 .id = 0,
4065 .dev = {
4066 .platform_data = &rpm_regulator_early_pdata,
4067 },
4068};
4069
4070static struct platform_device rpm_regulator_device = {
4071 .name = "rpm-regulator",
4072 .id = 1,
4073 .dev = {
4074 .platform_data = &rpm_regulator_pdata,
4075 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004076};
4077
4078static struct platform_device *early_regulators[] __initdata = {
4079 &msm_device_saw_s0,
4080 &msm_device_saw_s1,
David Collins6f032ba2011-08-31 14:08:15 -07004081 &rpm_regulator_early_device,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004082};
4083
4084static struct platform_device *early_devices[] __initdata = {
4085#ifdef CONFIG_MSM_BUS_SCALING
4086 &msm_bus_apps_fabric,
4087 &msm_bus_sys_fabric,
4088 &msm_bus_mm_fabric,
4089 &msm_bus_sys_fpb,
4090 &msm_bus_cpss_fpb,
4091#endif
4092 &msm_device_dmov_adm0,
4093 &msm_device_dmov_adm1,
4094};
4095
4096#if (defined(CONFIG_MARIMBA_CORE)) && \
4097 (defined(CONFIG_MSM_BT_POWER) || defined(CONFIG_MSM_BT_POWER_MODULE))
4098
4099static int bluetooth_power(int);
4100static struct platform_device msm_bt_power_device = {
4101 .name = "bt_power",
4102 .id = -1,
4103 .dev = {
4104 .platform_data = &bluetooth_power,
4105 },
4106};
4107#endif
4108
4109static struct platform_device msm_tsens_device = {
4110 .name = "tsens-tm",
4111 .id = -1,
4112};
4113
4114static struct platform_device *rumi_sim_devices[] __initdata = {
4115 &smc91x_device,
4116 &msm_device_uart_dm12,
4117#ifdef CONFIG_I2C_QUP
4118 &msm_gsbi3_qup_i2c_device,
4119 &msm_gsbi4_qup_i2c_device,
4120 &msm_gsbi7_qup_i2c_device,
4121 &msm_gsbi8_qup_i2c_device,
4122 &msm_gsbi9_qup_i2c_device,
4123 &msm_gsbi12_qup_i2c_device,
4124#endif
4125#ifdef CONFIG_I2C_SSBI
4126 &msm_device_ssbi1,
4127 &msm_device_ssbi2,
4128 &msm_device_ssbi3,
4129#endif
4130#ifdef CONFIG_ANDROID_PMEM
4131 &android_pmem_device,
4132 &android_pmem_adsp_device,
4133 &android_pmem_audio_device,
4134 &android_pmem_smipool_device,
4135#endif
4136#ifdef CONFIG_MSM_ROTATOR
4137 &msm_rotator_device,
4138#endif
4139 &msm_fb_device,
4140 &msm_kgsl_3d0,
4141 &msm_kgsl_2d0,
4142 &msm_kgsl_2d1,
4143 &lcdc_samsung_panel_device,
4144#ifdef CONFIG_FB_MSM_HDMI_MSM_PANEL
4145 &hdmi_msm_device,
4146#endif /* CONFIG_FB_MSM_HDMI_MSM_PANEL */
4147#ifdef CONFIG_MSM_CAMERA
4148#ifdef CONFIG_MT9E013
4149 &msm_camera_sensor_mt9e013,
4150#endif
4151#ifdef CONFIG_IMX074
4152 &msm_camera_sensor_imx074,
4153#endif
Jilai Wang971f97f2011-07-13 14:25:25 -04004154#ifdef CONFIG_VX6953
4155 &msm_camera_sensor_vx6953,
4156#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004157#ifdef CONFIG_WEBCAM_OV7692
4158 &msm_camera_sensor_webcam_ov7692,
4159#endif
4160#ifdef CONFIG_WEBCAM_OV9726
4161 &msm_camera_sensor_webcam_ov9726,
4162#endif
4163#ifdef CONFIG_QS_S5K4E1
4164 &msm_camera_sensor_qs_s5k4e1,
4165#endif
4166#endif
4167#ifdef CONFIG_MSM_GEMINI
4168 &msm_gemini_device,
4169#endif
4170#ifdef CONFIG_MSM_VPE
4171 &msm_vpe_device,
4172#endif
4173 &msm_device_vidc,
4174};
4175
4176#if defined(CONFIG_GPIO_SX150X) || defined(CONFIG_GPIO_SX150X_MODULE)
4177enum {
4178 SX150X_CORE,
4179 SX150X_DOCKING,
4180 SX150X_SURF,
4181 SX150X_LEFT_FHA,
4182 SX150X_RIGHT_FHA,
4183 SX150X_SOUTH,
4184 SX150X_NORTH,
4185 SX150X_CORE_FLUID,
4186};
4187
4188static struct sx150x_platform_data sx150x_data[] __initdata = {
4189 [SX150X_CORE] = {
4190 .gpio_base = GPIO_CORE_EXPANDER_BASE,
4191 .oscio_is_gpo = false,
4192 .io_pullup_ena = 0x0c08,
4193 .io_pulldn_ena = 0x4060,
4194 .io_open_drain_ena = 0x000c,
4195 .io_polarity = 0,
4196 .irq_summary = -1, /* see fixup_i2c_configs() */
4197 .irq_base = GPIO_EXPANDER_IRQ_BASE,
4198 },
4199 [SX150X_DOCKING] = {
4200 .gpio_base = GPIO_DOCKING_EXPANDER_BASE,
4201 .oscio_is_gpo = false,
4202 .io_pullup_ena = 0x5e06,
4203 .io_pulldn_ena = 0x81b8,
4204 .io_open_drain_ena = 0,
4205 .io_polarity = 0,
4206 .irq_summary = PM8058_GPIO_IRQ(PM8058_IRQ_BASE,
4207 UI_INT2_N),
4208 .irq_base = GPIO_EXPANDER_IRQ_BASE +
4209 GPIO_DOCKING_EXPANDER_BASE -
4210 GPIO_EXPANDER_GPIO_BASE,
4211 },
4212 [SX150X_SURF] = {
4213 .gpio_base = GPIO_SURF_EXPANDER_BASE,
4214 .oscio_is_gpo = false,
4215 .io_pullup_ena = 0,
4216 .io_pulldn_ena = 0,
4217 .io_open_drain_ena = 0,
4218 .io_polarity = 0,
4219 .irq_summary = PM8058_GPIO_IRQ(PM8058_IRQ_BASE,
4220 UI_INT1_N),
4221 .irq_base = GPIO_EXPANDER_IRQ_BASE +
4222 GPIO_SURF_EXPANDER_BASE -
4223 GPIO_EXPANDER_GPIO_BASE,
4224 },
4225 [SX150X_LEFT_FHA] = {
4226 .gpio_base = GPIO_LEFT_KB_EXPANDER_BASE,
4227 .oscio_is_gpo = false,
4228 .io_pullup_ena = 0,
4229 .io_pulldn_ena = 0x40,
4230 .io_open_drain_ena = 0,
4231 .io_polarity = 0,
4232 .irq_summary = PM8058_GPIO_IRQ(PM8058_IRQ_BASE,
4233 UI_INT3_N),
4234 .irq_base = GPIO_EXPANDER_IRQ_BASE +
4235 GPIO_LEFT_KB_EXPANDER_BASE -
4236 GPIO_EXPANDER_GPIO_BASE,
4237 },
4238 [SX150X_RIGHT_FHA] = {
4239 .gpio_base = GPIO_RIGHT_KB_EXPANDER_BASE,
4240 .oscio_is_gpo = true,
4241 .io_pullup_ena = 0,
4242 .io_pulldn_ena = 0,
4243 .io_open_drain_ena = 0,
4244 .io_polarity = 0,
4245 .irq_summary = PM8058_GPIO_IRQ(PM8058_IRQ_BASE,
4246 UI_INT3_N),
4247 .irq_base = GPIO_EXPANDER_IRQ_BASE +
4248 GPIO_RIGHT_KB_EXPANDER_BASE -
4249 GPIO_EXPANDER_GPIO_BASE,
4250 },
4251 [SX150X_SOUTH] = {
4252 .gpio_base = GPIO_SOUTH_EXPANDER_BASE,
4253 .irq_base = GPIO_EXPANDER_IRQ_BASE +
4254 GPIO_SOUTH_EXPANDER_BASE -
4255 GPIO_EXPANDER_GPIO_BASE,
4256 .irq_summary = PM8058_GPIO_IRQ(PM8058_IRQ_BASE, UI_INT3_N),
4257 },
4258 [SX150X_NORTH] = {
4259 .gpio_base = GPIO_NORTH_EXPANDER_BASE,
4260 .irq_base = GPIO_EXPANDER_IRQ_BASE +
4261 GPIO_NORTH_EXPANDER_BASE -
4262 GPIO_EXPANDER_GPIO_BASE,
4263 .irq_summary = PM8058_GPIO_IRQ(PM8058_IRQ_BASE, UI_INT3_N),
4264 .oscio_is_gpo = true,
4265 .io_open_drain_ena = 0x30,
4266 },
4267 [SX150X_CORE_FLUID] = {
4268 .gpio_base = GPIO_CORE_EXPANDER_BASE,
4269 .oscio_is_gpo = false,
4270 .io_pullup_ena = 0x0408,
4271 .io_pulldn_ena = 0x4060,
4272 .io_open_drain_ena = 0x0008,
4273 .io_polarity = 0,
4274 .irq_summary = -1, /* see fixup_i2c_configs() */
4275 .irq_base = GPIO_EXPANDER_IRQ_BASE,
4276 },
4277};
4278
4279#ifdef CONFIG_SENSORS_MSM_ADC
4280/* Configuration of EPM expander is done when client
4281 * request an adc read
4282 */
4283static struct sx150x_platform_data sx150x_epmdata = {
4284 .gpio_base = GPIO_EPM_EXPANDER_BASE,
4285 .irq_base = GPIO_EXPANDER_IRQ_BASE +
4286 GPIO_EPM_EXPANDER_BASE -
4287 GPIO_EXPANDER_GPIO_BASE,
4288 .irq_summary = -1,
4289};
4290#endif
4291
4292/* sx150x_low_power_cfg
4293 *
4294 * This data and init function are used to put unused gpio-expander output
4295 * lines into their low-power states at boot. The init
4296 * function must be deferred until a later init stage because the i2c
4297 * gpio expander drivers do not probe until after they are registered
4298 * (see register_i2c_devices) and the work-queues for those registrations
4299 * are processed. Because these lines are unused, there is no risk of
4300 * competing with a device driver for the gpio.
4301 *
4302 * gpio lines whose low-power states are input are naturally in their low-
4303 * power configurations once probed, see the platform data structures above.
4304 */
4305struct sx150x_low_power_cfg {
4306 unsigned gpio;
4307 unsigned val;
4308};
4309
4310static struct sx150x_low_power_cfg
4311common_sx150x_lp_cfgs[] __initdata = {
4312 {GPIO_WLAN_DEEP_SLEEP_N, 0},
4313 {GPIO_EXT_GPS_LNA_EN, 0},
4314 {GPIO_MSM_WAKES_BT, 0},
4315 {GPIO_USB_UICC_EN, 0},
4316 {GPIO_BATT_GAUGE_EN, 0},
4317};
4318
4319static struct sx150x_low_power_cfg
4320surf_ffa_sx150x_lp_cfgs[] __initdata = {
4321 {GPIO_MIPI_DSI_RST_N, 0},
4322 {GPIO_DONGLE_PWR_EN, 0},
4323 {GPIO_CAP_TS_SLEEP, 1},
4324 {GPIO_WEB_CAMIF_RESET_N, 0},
4325};
4326
4327static void __init
4328cfg_gpio_low_power(struct sx150x_low_power_cfg *cfgs, unsigned nelems)
4329{
4330 unsigned n;
4331 int rc;
4332
4333 for (n = 0; n < nelems; ++n) {
4334 rc = gpio_request(cfgs[n].gpio, NULL);
4335 if (!rc) {
4336 rc = gpio_direction_output(cfgs[n].gpio, cfgs[n].val);
4337 gpio_free(cfgs[n].gpio);
4338 }
4339
4340 if (rc) {
4341 printk(KERN_NOTICE "%s: failed to sleep gpio %d: %d\n",
4342 __func__, cfgs[n].gpio, rc);
4343 }
Steve Muckle9161d302010-02-11 11:50:40 -08004344 }
Steve Mucklea55df6e2010-01-07 12:43:24 -08004345}
4346
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004347static int __init cfg_sx150xs_low_power(void)
Steve Mucklea55df6e2010-01-07 12:43:24 -08004348{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004349 cfg_gpio_low_power(common_sx150x_lp_cfgs,
4350 ARRAY_SIZE(common_sx150x_lp_cfgs));
4351 if (!machine_is_msm8x60_fluid())
4352 cfg_gpio_low_power(surf_ffa_sx150x_lp_cfgs,
4353 ARRAY_SIZE(surf_ffa_sx150x_lp_cfgs));
4354 return 0;
4355}
4356module_init(cfg_sx150xs_low_power);
4357
4358#ifdef CONFIG_I2C
4359static struct i2c_board_info core_expander_i2c_info[] __initdata = {
4360 {
4361 I2C_BOARD_INFO("sx1509q", 0x3e),
4362 .platform_data = &sx150x_data[SX150X_CORE]
4363 },
4364};
4365
4366static struct i2c_board_info docking_expander_i2c_info[] __initdata = {
4367 {
4368 I2C_BOARD_INFO("sx1509q", 0x3f),
4369 .platform_data = &sx150x_data[SX150X_DOCKING]
4370 },
4371};
4372
4373static struct i2c_board_info surf_expanders_i2c_info[] __initdata = {
4374 {
4375 I2C_BOARD_INFO("sx1509q", 0x70),
4376 .platform_data = &sx150x_data[SX150X_SURF]
4377 }
4378};
4379
4380static struct i2c_board_info fha_expanders_i2c_info[] __initdata = {
4381 {
4382 I2C_BOARD_INFO("sx1508q", 0x21),
4383 .platform_data = &sx150x_data[SX150X_LEFT_FHA]
4384 },
4385 {
4386 I2C_BOARD_INFO("sx1508q", 0x22),
4387 .platform_data = &sx150x_data[SX150X_RIGHT_FHA]
4388 }
4389};
4390
4391static struct i2c_board_info fluid_expanders_i2c_info[] __initdata = {
4392 {
4393 I2C_BOARD_INFO("sx1508q", 0x23),
4394 .platform_data = &sx150x_data[SX150X_SOUTH]
4395 },
4396 {
4397 I2C_BOARD_INFO("sx1508q", 0x20),
4398 .platform_data = &sx150x_data[SX150X_NORTH]
4399 }
4400};
4401
4402static struct i2c_board_info fluid_core_expander_i2c_info[] __initdata = {
4403 {
4404 I2C_BOARD_INFO("sx1509q", 0x3e),
4405 .platform_data = &sx150x_data[SX150X_CORE_FLUID]
4406 },
4407};
4408
4409#ifdef CONFIG_SENSORS_MSM_ADC
4410static struct i2c_board_info fluid_expanders_i2c_epm_info[] = {
4411 {
4412 I2C_BOARD_INFO("sx1509q", 0x3e),
4413 .platform_data = &sx150x_epmdata
4414 },
4415};
4416#endif
4417#endif
4418#endif
4419
4420#ifdef CONFIG_SENSORS_MSM_ADC
4421static struct resource resources_adc[] = {
4422 {
4423 .start = PM8058_ADC_IRQ(PM8058_IRQ_BASE),
4424 .end = PM8058_ADC_IRQ(PM8058_IRQ_BASE),
4425 .flags = IORESOURCE_IRQ,
4426 },
4427};
4428
4429static struct adc_access_fn xoadc_fn = {
4430 pm8058_xoadc_select_chan_and_start_conv,
4431 pm8058_xoadc_read_adc_code,
4432 pm8058_xoadc_get_properties,
4433 pm8058_xoadc_slot_request,
4434 pm8058_xoadc_restore_slot,
4435 pm8058_xoadc_calibrate,
4436};
4437
4438#if defined(CONFIG_I2C) && \
4439 (defined(CONFIG_GPIO_SX150X) || defined(CONFIG_GPIO_SX150X_MODULE))
4440static struct regulator *vreg_adc_epm1;
4441
4442static struct i2c_client *epm_expander_i2c_register_board(void)
4443
4444{
4445 struct i2c_adapter *i2c_adap;
4446 struct i2c_client *client = NULL;
4447 i2c_adap = i2c_get_adapter(0x0);
4448
4449 if (i2c_adap == NULL)
4450 printk(KERN_ERR "\nepm_expander_i2c_adapter is NULL\n");
4451
4452 if (i2c_adap != NULL)
4453 client = i2c_new_device(i2c_adap,
4454 &fluid_expanders_i2c_epm_info[0]);
4455 return client;
4456
4457}
4458
4459static unsigned int msm_adc_gpio_configure_expander_enable(void)
4460{
4461 int rc = 0;
4462 static struct i2c_client *epm_i2c_client;
4463
4464 printk(KERN_DEBUG "Enter msm_adc_gpio_configure_expander_enable\n");
4465
4466 vreg_adc_epm1 = regulator_get(NULL, "8058_s3");
4467
4468 if (IS_ERR(vreg_adc_epm1)) {
4469 printk(KERN_ERR "%s: Unable to get 8058_s3\n", __func__);
4470 return 0;
4471 }
4472
4473 rc = regulator_set_voltage(vreg_adc_epm1, 1800000, 1800000);
4474 if (rc)
4475 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable: "
4476 "regulator set voltage failed\n");
4477
4478 rc = regulator_enable(vreg_adc_epm1);
4479 if (rc) {
4480 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable: "
4481 "Error while enabling regulator for epm s3 %d\n", rc);
4482 return rc;
4483 }
4484
4485 printk(KERN_DEBUG "msm_adc_gpio_configure_expander_enable: Start"
4486 " setting the value of the EPM 3.3, 5v and lvlsft\n");
4487
4488 msleep(1000);
4489
4490 rc = gpio_request(GPIO_EPM_5V_BOOST_EN, "boost_epm_5v");
4491 if (!rc) {
4492 printk(KERN_DEBUG "msm_adc_gpio_configure_expander_enable: "
4493 "Configure 5v boost\n");
4494 gpio_direction_output(GPIO_EPM_5V_BOOST_EN, 1);
4495 } else {
4496 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable: "
4497 "Error for epm 5v boost en\n");
4498 goto exit_vreg_epm;
4499 }
4500
4501 msleep(500);
4502
4503 rc = gpio_request(GPIO_EPM_3_3V_EN, "epm_3_3v");
4504 if (!rc) {
4505 gpio_direction_output(GPIO_EPM_3_3V_EN, 1);
4506 printk(KERN_DEBUG "msm_adc_gpio_configure_expander_enable: "
4507 "Configure epm 3.3v\n");
4508 } else {
4509 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable: "
4510 "Error for gpio 3.3ven\n");
4511 goto exit_vreg_epm;
4512 }
4513 msleep(500);
4514
4515 printk(KERN_DEBUG "msm_adc_gpio_configure_expander_enable: "
4516 "Trying to request EPM LVLSFT_EN\n");
4517 rc = gpio_request(GPIO_EPM_LVLSFT_EN, "lvsft_en");
4518 if (!rc) {
4519 gpio_direction_output(GPIO_EPM_LVLSFT_EN, 1);
4520 printk(KERN_DEBUG "msm_adc_gpio_configure_expander_enable: "
4521 "Configure the lvlsft\n");
4522 } else {
4523 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable: "
4524 "Error for epm lvlsft_en\n");
4525 goto exit_vreg_epm;
4526 }
4527
4528 msleep(500);
4529
4530 if (!epm_i2c_client)
4531 epm_i2c_client = epm_expander_i2c_register_board();
4532
4533 rc = gpio_request(GPIO_PWR_MON_ENABLE, "pwr_mon_enable");
4534 if (!rc)
4535 rc = gpio_direction_output(GPIO_PWR_MON_ENABLE, 1);
4536 if (rc) {
4537 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable"
4538 ": GPIO PWR MON Enable issue\n");
4539 goto exit_vreg_epm;
4540 }
4541
4542 msleep(1000);
4543
4544 rc = gpio_request(GPIO_ADC1_PWDN_N, "adc1_pwdn");
4545 if (!rc) {
4546 rc = gpio_direction_output(GPIO_ADC1_PWDN_N, 1);
4547 if (rc) {
4548 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable"
4549 ": ADC1_PWDN error direction out\n");
4550 goto exit_vreg_epm;
4551 }
4552 }
4553
4554 msleep(100);
4555
4556 rc = gpio_request(GPIO_ADC2_PWDN_N, "adc2_pwdn");
4557 if (!rc) {
4558 rc = gpio_direction_output(GPIO_ADC2_PWDN_N, 1);
4559 if (rc) {
4560 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable"
4561 ": ADC2_PWD error direction out\n");
4562 goto exit_vreg_epm;
4563 }
4564 }
4565
4566 msleep(1000);
4567
4568 rc = gpio_request(GPIO_PWR_MON_START, "pwr_mon_start");
4569 if (!rc) {
4570 rc = gpio_direction_output(GPIO_PWR_MON_START, 0);
4571 if (rc) {
4572 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable"
4573 "Gpio request problem %d\n", rc);
4574 goto exit_vreg_epm;
4575 }
4576 }
4577
4578 rc = gpio_request(GPIO_EPM_SPI_ADC1_CS_N, "spi_adc1_cs");
4579 if (!rc) {
4580 rc = gpio_direction_output(GPIO_EPM_SPI_ADC1_CS_N, 0);
4581 if (rc) {
4582 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable"
4583 ": EPM_SPI_ADC1_CS_N error\n");
4584 goto exit_vreg_epm;
4585 }
4586 }
4587
4588 rc = gpio_request(GPIO_EPM_SPI_ADC2_CS_N, "spi_adc2_cs");
4589 if (!rc) {
4590 rc = gpio_direction_output(GPIO_EPM_SPI_ADC2_CS_N, 0);
4591 if (rc) {
4592 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable"
4593 ": EPM_SPI_ADC2_Cs_N error\n");
4594 goto exit_vreg_epm;
4595 }
4596 }
4597
4598 printk(KERN_DEBUG "msm_adc_gpio_configure_expander_enable: Set "
4599 "the power monitor reset for epm\n");
4600
4601 rc = gpio_request(GPIO_PWR_MON_RESET_N, "pwr_mon_reset_n");
4602 if (!rc) {
4603 gpio_direction_output(GPIO_PWR_MON_RESET_N, 0);
4604 if (rc) {
4605 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable"
4606 ": Error in the power mon reset\n");
4607 goto exit_vreg_epm;
4608 }
4609 }
4610
4611 msleep(1000);
4612
4613 gpio_set_value_cansleep(GPIO_PWR_MON_RESET_N, 1);
4614
4615 msleep(500);
4616
4617 gpio_set_value_cansleep(GPIO_EPM_SPI_ADC1_CS_N, 1);
4618
4619 gpio_set_value_cansleep(GPIO_EPM_SPI_ADC2_CS_N, 1);
4620
4621 return rc;
4622
4623exit_vreg_epm:
4624 regulator_disable(vreg_adc_epm1);
4625
4626 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable: Exit."
4627 " rc = %d.\n", rc);
4628 return rc;
4629};
4630
4631static unsigned int msm_adc_gpio_configure_expander_disable(void)
4632{
4633 int rc = 0;
4634
4635 gpio_set_value_cansleep(GPIO_PWR_MON_RESET_N, 0);
4636 gpio_free(GPIO_PWR_MON_RESET_N);
4637
4638 gpio_set_value_cansleep(GPIO_EPM_SPI_ADC1_CS_N, 0);
4639 gpio_free(GPIO_EPM_SPI_ADC1_CS_N);
4640
4641 gpio_set_value_cansleep(GPIO_EPM_SPI_ADC2_CS_N, 0);
4642 gpio_free(GPIO_EPM_SPI_ADC2_CS_N);
4643
4644 gpio_set_value_cansleep(GPIO_PWR_MON_START, 0);
4645 gpio_free(GPIO_PWR_MON_START);
4646
4647 gpio_direction_output(GPIO_ADC1_PWDN_N, 0);
4648 gpio_free(GPIO_ADC1_PWDN_N);
4649
4650 gpio_direction_output(GPIO_ADC2_PWDN_N, 0);
4651 gpio_free(GPIO_ADC2_PWDN_N);
4652
4653 gpio_set_value_cansleep(GPIO_PWR_MON_ENABLE, 0);
4654 gpio_free(GPIO_PWR_MON_ENABLE);
4655
4656 gpio_set_value_cansleep(GPIO_EPM_LVLSFT_EN, 0);
4657 gpio_free(GPIO_EPM_LVLSFT_EN);
4658
4659 gpio_set_value_cansleep(GPIO_EPM_5V_BOOST_EN, 0);
4660 gpio_free(GPIO_EPM_5V_BOOST_EN);
4661
4662 gpio_set_value_cansleep(GPIO_EPM_3_3V_EN, 0);
4663 gpio_free(GPIO_EPM_3_3V_EN);
4664
4665 rc = regulator_disable(vreg_adc_epm1);
4666 if (rc)
4667 printk(KERN_DEBUG "msm_adc_gpio_configure_expander_disable: "
4668 "Error while enabling regulator for epm s3 %d\n", rc);
4669 regulator_put(vreg_adc_epm1);
4670
4671 printk(KERN_DEBUG "Exi msm_adc_gpio_configure_expander_disable\n");
4672 return rc;
4673};
4674
4675unsigned int msm_adc_gpio_expander_enable(int cs_enable)
4676{
4677 int rc = 0;
4678
4679 printk(KERN_DEBUG "msm_adc_gpio_expander_enable: cs_enable = %d",
4680 cs_enable);
4681
4682 if (cs_enable < 16) {
4683 gpio_set_value_cansleep(GPIO_EPM_SPI_ADC1_CS_N, 0);
4684 gpio_set_value_cansleep(GPIO_EPM_SPI_ADC2_CS_N, 1);
4685 } else {
4686 gpio_set_value_cansleep(GPIO_EPM_SPI_ADC2_CS_N, 0);
4687 gpio_set_value_cansleep(GPIO_EPM_SPI_ADC1_CS_N, 1);
4688 }
4689 return rc;
4690};
4691
4692unsigned int msm_adc_gpio_expander_disable(int cs_disable)
4693{
4694 int rc = 0;
4695
4696 printk(KERN_DEBUG "Enter msm_adc_gpio_expander_disable.\n");
4697
4698 gpio_set_value_cansleep(GPIO_EPM_SPI_ADC1_CS_N, 1);
4699
4700 gpio_set_value_cansleep(GPIO_EPM_SPI_ADC2_CS_N, 1);
4701
4702 return rc;
4703};
4704#endif
4705
4706static struct msm_adc_channels msm_adc_channels_data[] = {
4707 {"vbatt", CHANNEL_ADC_VBATT, 0, &xoadc_fn, CHAN_PATH_TYPE2,
4708 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE3, scale_default},
4709 {"vcoin", CHANNEL_ADC_VCOIN, 0, &xoadc_fn, CHAN_PATH_TYPE1,
4710 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE2, scale_default},
4711 {"vcharger_channel", CHANNEL_ADC_VCHG, 0, &xoadc_fn, CHAN_PATH_TYPE3,
4712 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE4, scale_default},
4713 {"charger_current_monitor", CHANNEL_ADC_CHG_MONITOR, 0, &xoadc_fn,
4714 CHAN_PATH_TYPE4,
4715 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE1, scale_default},
4716 {"vph_pwr", CHANNEL_ADC_VPH_PWR, 0, &xoadc_fn, CHAN_PATH_TYPE5,
4717 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE3, scale_default},
4718 {"usb_vbus", CHANNEL_ADC_USB_VBUS, 0, &xoadc_fn, CHAN_PATH_TYPE11,
4719 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE3, scale_default},
4720 {"pmic_therm", CHANNEL_ADC_DIE_TEMP, 0, &xoadc_fn, CHAN_PATH_TYPE12,
4721 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE1, scale_pmic_therm},
4722 {"pmic_therm_4K", CHANNEL_ADC_DIE_TEMP_4K, 0, &xoadc_fn,
4723 CHAN_PATH_TYPE12,
4724 ADC_CONFIG_TYPE1, ADC_CALIB_CONFIG_TYPE7, scale_pmic_therm},
4725 {"xo_therm", CHANNEL_ADC_XOTHERM, 0, &xoadc_fn, CHAN_PATH_TYPE_NONE,
4726 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE5, tdkntcgtherm},
4727 {"xo_therm_4K", CHANNEL_ADC_XOTHERM_4K, 0, &xoadc_fn,
4728 CHAN_PATH_TYPE_NONE,
4729 ADC_CONFIG_TYPE1, ADC_CALIB_CONFIG_TYPE6, tdkntcgtherm},
4730 {"hdset_detect", CHANNEL_ADC_HDSET, 0, &xoadc_fn, CHAN_PATH_TYPE6,
4731 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE1, scale_default},
4732 {"chg_batt_amon", CHANNEL_ADC_BATT_AMON, 0, &xoadc_fn, CHAN_PATH_TYPE10,
4733 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE1,
4734 scale_xtern_chgr_cur},
4735 {"msm_therm", CHANNEL_ADC_MSM_THERM, 0, &xoadc_fn, CHAN_PATH_TYPE8,
4736 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE2, scale_msm_therm},
4737 {"batt_therm", CHANNEL_ADC_BATT_THERM, 0, &xoadc_fn, CHAN_PATH_TYPE7,
4738 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE2, scale_batt_therm},
4739 {"batt_id", CHANNEL_ADC_BATT_ID, 0, &xoadc_fn, CHAN_PATH_TYPE9,
4740 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE2, scale_default},
4741 {"ref_625mv", CHANNEL_ADC_625_REF, 0, &xoadc_fn, CHAN_PATH_TYPE15,
4742 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE2, scale_default},
4743 {"ref_1250mv", CHANNEL_ADC_1250_REF, 0, &xoadc_fn, CHAN_PATH_TYPE13,
4744 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE2, scale_default},
4745 {"ref_325mv", CHANNEL_ADC_325_REF, 0, &xoadc_fn, CHAN_PATH_TYPE14,
4746 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE2, scale_default},
4747};
4748
4749static char *msm_adc_fluid_device_names[] = {
4750 "ADS_ADC1",
4751 "ADS_ADC2",
4752};
4753
4754static struct msm_adc_platform_data msm_adc_pdata = {
4755 .channel = msm_adc_channels_data,
4756 .num_chan_supported = ARRAY_SIZE(msm_adc_channels_data),
4757#if defined(CONFIG_I2C) && \
4758 (defined(CONFIG_GPIO_SX150X) || defined(CONFIG_GPIO_SX150X_MODULE))
4759 .adc_gpio_enable = msm_adc_gpio_expander_enable,
4760 .adc_gpio_disable = msm_adc_gpio_expander_disable,
4761 .adc_fluid_enable = msm_adc_gpio_configure_expander_enable,
4762 .adc_fluid_disable = msm_adc_gpio_configure_expander_disable,
4763#endif
4764};
4765
4766static struct platform_device msm_adc_device = {
4767 .name = "msm_adc",
4768 .id = -1,
4769 .dev = {
4770 .platform_data = &msm_adc_pdata,
4771 },
4772};
4773
4774static void pmic8058_xoadc_mpp_config(void)
4775{
4776 int rc;
4777
4778 rc = pm8901_mpp_config_digital_out(XOADC_MPP_4,
4779 PM8901_MPP_DIG_LEVEL_S4, PM_MPP_DOUT_CTL_LOW);
4780 if (rc)
4781 pr_err("%s: Config mpp4 on pmic 8901 failed\n", __func__);
4782
4783 rc = pm8058_mpp_config_analog_input(XOADC_MPP_3,
4784 PM_MPP_AIN_AMUX_CH5, PM_MPP_AOUT_CTL_DISABLE);
4785 if (rc)
4786 pr_err("%s: Config mpp3 on pmic 8058 failed\n", __func__);
4787
4788 rc = pm8058_mpp_config_analog_input(XOADC_MPP_5,
4789 PM_MPP_AIN_AMUX_CH9, PM_MPP_AOUT_CTL_DISABLE);
4790 if (rc)
4791 pr_err("%s: Config mpp5 on pmic 8058 failed\n", __func__);
4792
4793 rc = pm8058_mpp_config_analog_input(XOADC_MPP_7,
4794 PM_MPP_AIN_AMUX_CH6, PM_MPP_AOUT_CTL_DISABLE);
4795 if (rc)
4796 pr_err("%s: Config mpp7 on pmic 8058 failed\n", __func__);
4797
4798 rc = pm8058_mpp_config_analog_input(XOADC_MPP_8,
4799 PM_MPP_AIN_AMUX_CH8, PM_MPP_AOUT_CTL_DISABLE);
4800 if (rc)
4801 pr_err("%s: Config mpp8 on pmic 8058 failed\n", __func__);
4802
4803 rc = pm8058_mpp_config_analog_input(XOADC_MPP_10,
4804 PM_MPP_AIN_AMUX_CH7, PM_MPP_AOUT_CTL_DISABLE);
4805 if (rc)
4806 pr_err("%s: Config mpp10 on pmic 8058 failed\n", __func__);
4807}
4808
4809static struct regulator *vreg_ldo18_adc;
4810
4811static int pmic8058_xoadc_vreg_config(int on)
4812{
4813 int rc;
4814
4815 if (on) {
4816 rc = regulator_enable(vreg_ldo18_adc);
4817 if (rc)
4818 pr_err("%s: Enable of regulator ldo18_adc "
4819 "failed\n", __func__);
4820 } else {
4821 rc = regulator_disable(vreg_ldo18_adc);
4822 if (rc)
4823 pr_err("%s: Disable of regulator ldo18_adc "
4824 "failed\n", __func__);
4825 }
4826
4827 return rc;
4828}
4829
4830static int pmic8058_xoadc_vreg_setup(void)
4831{
4832 int rc;
4833
4834 vreg_ldo18_adc = regulator_get(NULL, "8058_l18");
4835 if (IS_ERR(vreg_ldo18_adc)) {
4836 printk(KERN_ERR "%s: vreg get failed (%ld)\n",
4837 __func__, PTR_ERR(vreg_ldo18_adc));
4838 rc = PTR_ERR(vreg_ldo18_adc);
4839 goto fail;
4840 }
4841
4842 rc = regulator_set_voltage(vreg_ldo18_adc, 2200000, 2200000);
4843 if (rc) {
4844 pr_err("%s: unable to set ldo18 voltage to 2.2V\n", __func__);
4845 goto fail;
4846 }
4847
4848 return rc;
4849fail:
4850 regulator_put(vreg_ldo18_adc);
4851 return rc;
4852}
4853
4854static void pmic8058_xoadc_vreg_shutdown(void)
4855{
4856 regulator_put(vreg_ldo18_adc);
4857}
4858
4859/* usec. For this ADC,
4860 * this time represents clk rate @ txco w/ 1024 decimation ratio.
4861 * Each channel has different configuration, thus at the time of starting
4862 * the conversion, xoadc will return actual conversion time
4863 * */
4864static struct adc_properties pm8058_xoadc_data = {
4865 .adc_reference = 2200, /* milli-voltage for this adc */
4866 .bitresolution = 15,
4867 .bipolar = 0,
4868 .conversiontime = 54,
4869};
4870
4871static struct xoadc_platform_data xoadc_pdata = {
4872 .xoadc_prop = &pm8058_xoadc_data,
4873 .xoadc_mpp_config = pmic8058_xoadc_mpp_config,
4874 .xoadc_vreg_set = pmic8058_xoadc_vreg_config,
4875 .xoadc_num = XOADC_PMIC_0,
4876 .xoadc_vreg_setup = pmic8058_xoadc_vreg_setup,
4877 .xoadc_vreg_shutdown = pmic8058_xoadc_vreg_shutdown,
4878};
4879#endif
4880
4881#ifdef CONFIG_MSM_SDIO_AL
4882
4883static unsigned mdm2ap_status = 140;
4884
4885static int configure_mdm2ap_status(int on)
4886{
4887 int ret = 0;
4888 if (on)
4889 ret = msm_gpiomux_get(mdm2ap_status);
4890 else
4891 ret = msm_gpiomux_put(mdm2ap_status);
4892
4893 if (ret)
4894 pr_err("%s: mdm2ap_status config failed, on = %d\n", __func__,
4895 on);
4896
4897 return ret;
4898}
4899
4900
4901static int get_mdm2ap_status(void)
4902{
4903 return gpio_get_value(mdm2ap_status);
4904}
4905
4906static struct sdio_al_platform_data sdio_al_pdata = {
4907 .config_mdm2ap_status = configure_mdm2ap_status,
4908 .get_mdm2ap_status = get_mdm2ap_status,
4909 .allow_sdioc_version_major_2 = 0,
Konstantin Dorfmanee2e3082011-08-16 15:12:01 +03004910 .peer_sdioc_version_minor = 0x0202,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004911 .peer_sdioc_version_major = 0x0004,
4912 .peer_sdioc_boot_version_minor = 0x0001,
4913 .peer_sdioc_boot_version_major = 0x0003
4914};
4915
4916struct platform_device msm_device_sdio_al = {
4917 .name = "msm_sdio_al",
4918 .id = -1,
4919 .dev = {
Maya Erez6862b142011-08-22 09:07:07 +03004920 .parent = &msm_charm_modem.dev,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004921 .platform_data = &sdio_al_pdata,
4922 },
4923};
4924
4925#endif /* CONFIG_MSM_SDIO_AL */
4926
4927static struct platform_device *charm_devices[] __initdata = {
4928 &msm_charm_modem,
4929#ifdef CONFIG_MSM_SDIO_AL
4930 &msm_device_sdio_al,
4931#endif
4932};
4933
Lei Zhou338cab82011-08-19 13:38:17 -04004934#ifdef CONFIG_SND_SOC_MSM8660_APQ
4935static struct platform_device *dragon_alsa_devices[] __initdata = {
4936 &msm_pcm,
4937 &msm_pcm_routing,
4938 &msm_cpudai0,
4939 &msm_cpudai1,
4940 &msm_cpudai_hdmi_rx,
4941 &msm_cpudai_bt_rx,
4942 &msm_cpudai_bt_tx,
4943 &msm_cpudai_fm_rx,
4944 &msm_cpudai_fm_tx,
4945 &msm_cpu_fe,
4946 &msm_stub_codec,
4947 &msm_lpa_pcm,
4948};
4949#endif
4950
4951static struct platform_device *asoc_devices[] __initdata = {
4952 &asoc_msm_pcm,
4953 &asoc_msm_dai0,
4954 &asoc_msm_dai1,
4955};
4956
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004957static struct platform_device *surf_devices[] __initdata = {
4958 &msm_device_smd,
4959 &msm_device_uart_dm12,
4960#ifdef CONFIG_I2C_QUP
4961 &msm_gsbi3_qup_i2c_device,
4962 &msm_gsbi4_qup_i2c_device,
4963 &msm_gsbi7_qup_i2c_device,
4964 &msm_gsbi8_qup_i2c_device,
4965 &msm_gsbi9_qup_i2c_device,
4966 &msm_gsbi12_qup_i2c_device,
4967#endif
4968#ifdef CONFIG_SERIAL_MSM_HS
4969 &msm_device_uart_dm1,
4970#endif
4971#ifdef CONFIG_I2C_SSBI
4972 &msm_device_ssbi1,
4973 &msm_device_ssbi2,
4974 &msm_device_ssbi3,
4975#endif
4976#if defined(CONFIG_USB_PEHCI_HCD) || defined(CONFIG_USB_PEHCI_HCD_MODULE)
4977 &isp1763_device,
4978#endif
4979
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004980#if defined (CONFIG_MSM_8x60_VOIP)
4981 &asoc_msm_mvs,
4982 &asoc_mvs_dai0,
4983 &asoc_mvs_dai1,
4984#endif
Lei Zhou338cab82011-08-19 13:38:17 -04004985
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004986#if defined(CONFIG_USB_GADGET_MSM_72K) || defined(CONFIG_USB_EHCI_HCD)
4987 &msm_device_otg,
4988#endif
4989#ifdef CONFIG_USB_GADGET_MSM_72K
4990 &msm_device_gadget_peripheral,
4991#endif
4992#ifdef CONFIG_USB_G_ANDROID
4993 &android_usb_device,
4994#endif
4995#ifdef CONFIG_BATTERY_MSM
4996 &msm_batt_device,
4997#endif
4998#ifdef CONFIG_ANDROID_PMEM
4999 &android_pmem_device,
5000 &android_pmem_adsp_device,
5001 &android_pmem_audio_device,
5002 &android_pmem_smipool_device,
5003#endif
5004#ifdef CONFIG_MSM_ROTATOR
5005 &msm_rotator_device,
5006#endif
5007 &msm_fb_device,
5008 &msm_kgsl_3d0,
5009 &msm_kgsl_2d0,
5010 &msm_kgsl_2d1,
5011 &lcdc_samsung_panel_device,
Zhang Chang Ken3a8b8512011-08-04 18:41:39 -04005012#ifdef CONFIG_FB_MSM_LCDC_NT35582_WVGA
5013 &lcdc_nt35582_panel_device,
5014#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005015#ifdef CONFIG_FB_MSM_LCDC_SAMSUNG_OLED_PT
5016 &lcdc_samsung_oled_panel_device,
5017#endif
5018#ifdef CONFIG_FB_MSM_LCDC_AUO_WVGA
5019 &lcdc_auo_wvga_panel_device,
5020#endif
5021#ifdef CONFIG_FB_MSM_HDMI_MSM_PANEL
5022 &hdmi_msm_device,
5023#endif /* CONFIG_FB_MSM_HDMI_MSM_PANEL */
5024#ifdef CONFIG_FB_MSM_MIPI_DSI
5025 &mipi_dsi_toshiba_panel_device,
5026 &mipi_dsi_novatek_panel_device,
5027#endif
5028#ifdef CONFIG_MSM_CAMERA
5029#ifdef CONFIG_MT9E013
5030 &msm_camera_sensor_mt9e013,
5031#endif
5032#ifdef CONFIG_IMX074
5033 &msm_camera_sensor_imx074,
5034#endif
5035#ifdef CONFIG_WEBCAM_OV7692
5036 &msm_camera_sensor_webcam_ov7692,
5037#endif
5038#ifdef CONFIG_WEBCAM_OV9726
5039 &msm_camera_sensor_webcam_ov9726,
5040#endif
5041#ifdef CONFIG_QS_S5K4E1
5042 &msm_camera_sensor_qs_s5k4e1,
5043#endif
Jilai Wang971f97f2011-07-13 14:25:25 -04005044#ifdef CONFIG_VX6953
5045 &msm_camera_sensor_vx6953,
5046#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005047#endif
5048#ifdef CONFIG_MSM_GEMINI
5049 &msm_gemini_device,
5050#endif
5051#ifdef CONFIG_MSM_VPE
5052 &msm_vpe_device,
5053#endif
5054
5055#if defined(CONFIG_MSM_RPM_LOG) || defined(CONFIG_MSM_RPM_LOG_MODULE)
5056 &msm_rpm_log_device,
5057#endif
5058#if defined(CONFIG_MSM_RPM_STATS_LOG)
5059 &msm_rpm_stat_device,
5060#endif
5061 &msm_device_vidc,
5062#if (defined(CONFIG_MARIMBA_CORE)) && \
5063 (defined(CONFIG_MSM_BT_POWER) || defined(CONFIG_MSM_BT_POWER_MODULE))
5064 &msm_bt_power_device,
5065#endif
5066#ifdef CONFIG_SENSORS_MSM_ADC
5067 &msm_adc_device,
5068#endif
David Collins6f032ba2011-08-31 14:08:15 -07005069 &rpm_regulator_device,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005070
5071#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
5072 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE)
5073 &qcrypto_device,
5074#endif
5075
5076#if defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
5077 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
5078 &qcedev_device,
5079#endif
5080
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005081
5082#if defined(CONFIG_TSIF) || defined(CONFIG_TSIF_MODULE)
5083#ifdef CONFIG_MSM_USE_TSIF1
5084 &msm_device_tsif[1],
5085#else
5086 &msm_device_tsif[0],
5087#endif /* CONFIG_MSM_USE_TSIF1 */
5088#endif /* CONFIG_TSIF */
5089
5090#ifdef CONFIG_HW_RANDOM_MSM
5091 &msm_device_rng,
5092#endif
5093
5094 &msm_tsens_device,
Praveen Chidambaram043f4ce2011-08-02 09:37:59 -06005095 &msm_rpm_device,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005096
5097};
5098
5099static struct memtype_reserve msm8x60_reserve_table[] __initdata = {
5100 /* Kernel SMI memory pool for video core, used for firmware */
5101 /* and encoder, decoder scratch buffers */
5102 /* Kernel SMI memory pool should always precede the user space */
5103 /* SMI memory pool, as the video core will use offset address */
5104 /* from the Firmware base */
5105 [MEMTYPE_SMI_KERNEL] = {
5106 .start = KERNEL_SMI_BASE,
5107 .limit = KERNEL_SMI_SIZE,
5108 .size = KERNEL_SMI_SIZE,
5109 .flags = MEMTYPE_FLAGS_FIXED,
5110 },
5111 /* User space SMI memory pool for video core */
5112 /* used for encoder, decoder input & output buffers */
5113 [MEMTYPE_SMI] = {
5114 .start = USER_SMI_BASE,
5115 .limit = USER_SMI_SIZE,
5116 .flags = MEMTYPE_FLAGS_FIXED,
5117 },
5118 [MEMTYPE_EBI0] = {
5119 .flags = MEMTYPE_FLAGS_1M_ALIGN,
5120 },
5121 [MEMTYPE_EBI1] = {
5122 .flags = MEMTYPE_FLAGS_1M_ALIGN,
5123 },
5124};
5125
5126static void __init size_pmem_devices(void)
5127{
5128#ifdef CONFIG_ANDROID_PMEM
5129 android_pmem_adsp_pdata.size = pmem_adsp_size;
5130 android_pmem_smipool_pdata.size = MSM_PMEM_SMIPOOL_SIZE;
5131 android_pmem_audio_pdata.size = MSM_PMEM_AUDIO_SIZE;
5132 android_pmem_pdata.size = pmem_sf_size;
5133#endif
5134}
5135
5136static void __init reserve_memory_for(struct android_pmem_platform_data *p)
5137{
5138 msm8x60_reserve_table[p->memory_type].size += p->size;
5139}
5140
5141static void __init reserve_pmem_memory(void)
5142{
5143#ifdef CONFIG_ANDROID_PMEM
5144 reserve_memory_for(&android_pmem_adsp_pdata);
5145 reserve_memory_for(&android_pmem_smipool_pdata);
5146 reserve_memory_for(&android_pmem_audio_pdata);
5147 reserve_memory_for(&android_pmem_pdata);
5148 msm8x60_reserve_table[MEMTYPE_EBI1].size += pmem_kernel_ebi1_size;
5149#endif
5150}
5151
5152static void __init msm8x60_calculate_reserve_sizes(void)
5153{
5154 size_pmem_devices();
5155 reserve_pmem_memory();
5156}
5157
5158static int msm8x60_paddr_to_memtype(unsigned int paddr)
5159{
5160 if (paddr >= 0x40000000 && paddr < 0x60000000)
5161 return MEMTYPE_EBI1;
5162 if (paddr >= 0x38000000 && paddr < 0x40000000)
5163 return MEMTYPE_SMI;
5164 return MEMTYPE_NONE;
5165}
5166
5167static struct reserve_info msm8x60_reserve_info __initdata = {
5168 .memtype_reserve_table = msm8x60_reserve_table,
5169 .calculate_reserve_sizes = msm8x60_calculate_reserve_sizes,
5170 .paddr_to_memtype = msm8x60_paddr_to_memtype,
5171};
5172
5173static void __init msm8x60_reserve(void)
5174{
5175 reserve_info = &msm8x60_reserve_info;
5176 msm_reserve();
5177}
5178
5179#define EXT_CHG_VALID_MPP 10
5180#define EXT_CHG_VALID_MPP_2 11
5181
5182#ifdef CONFIG_ISL9519_CHARGER
5183static int isl_detection_setup(void)
5184{
5185 int ret = 0;
5186
5187 ret = pm8058_mpp_config_digital_in(EXT_CHG_VALID_MPP,
5188 PM8058_MPP_DIG_LEVEL_S3,
5189 PM_MPP_DIN_TO_INT);
5190 ret |= pm8058_mpp_config_bi_dir(EXT_CHG_VALID_MPP_2,
5191 PM8058_MPP_DIG_LEVEL_S3,
5192 PM_MPP_BI_PULLUP_10KOHM
5193 );
5194 return ret;
5195}
5196
5197static struct isl_platform_data isl_data __initdata = {
5198 .chgcurrent = 700,
5199 .valid_n_gpio = PM8058_MPP_PM_TO_SYS(10),
5200 .chg_detection_config = isl_detection_setup,
5201 .max_system_voltage = 4200,
5202 .min_system_voltage = 3200,
5203 .term_current = 120,
5204 .input_current = 2048,
5205};
5206
5207static struct i2c_board_info isl_charger_i2c_info[] __initdata = {
5208 {
5209 I2C_BOARD_INFO("isl9519q", 0x9),
5210 .irq = PM8058_CBLPWR_IRQ(PM8058_IRQ_BASE),
5211 .platform_data = &isl_data,
5212 },
5213};
5214#endif
5215
5216#if defined(CONFIG_SMB137B_CHARGER) || defined(CONFIG_SMB137B_CHARGER_MODULE)
5217static int smb137b_detection_setup(void)
5218{
5219 int ret = 0;
5220
5221 ret = pm8058_mpp_config_digital_in(EXT_CHG_VALID_MPP,
5222 PM8058_MPP_DIG_LEVEL_S3,
5223 PM_MPP_DIN_TO_INT);
5224 ret |= pm8058_mpp_config_bi_dir(EXT_CHG_VALID_MPP_2,
5225 PM8058_MPP_DIG_LEVEL_S3,
5226 PM_MPP_BI_PULLUP_10KOHM);
5227 return ret;
5228}
5229
5230static struct smb137b_platform_data smb137b_data __initdata = {
5231 .chg_detection_config = smb137b_detection_setup,
5232 .valid_n_gpio = PM8058_MPP_PM_TO_SYS(10),
5233 .batt_mah_rating = 950,
5234};
5235
5236static struct i2c_board_info smb137b_charger_i2c_info[] __initdata = {
5237 {
5238 I2C_BOARD_INFO("smb137b", 0x08),
5239 .irq = PM8058_CBLPWR_IRQ(PM8058_IRQ_BASE),
5240 .platform_data = &smb137b_data,
5241 },
5242};
5243#endif
5244
5245#ifdef CONFIG_PMIC8058
5246#define PMIC_GPIO_SDC3_DET 22
5247
5248static int pm8058_gpios_init(void)
5249{
5250 int i;
5251 int rc;
5252 struct pm8058_gpio_cfg {
5253 int gpio;
5254 struct pm8058_gpio cfg;
5255 };
5256
5257 struct pm8058_gpio_cfg gpio_cfgs[] = {
5258 { /* FFA ethernet */
5259 6,
5260 {
5261 .direction = PM_GPIO_DIR_IN,
5262 .pull = PM_GPIO_PULL_DN,
5263 .vin_sel = 2,
5264 .function = PM_GPIO_FUNC_NORMAL,
5265 .inv_int_pol = 0,
5266 },
5267 },
5268#ifdef CONFIG_MMC_MSM_CARD_HW_DETECTION
5269 {
5270 PMIC_GPIO_SDC3_DET - 1,
5271 {
5272 .direction = PM_GPIO_DIR_IN,
5273 .pull = PM_GPIO_PULL_UP_30,
5274 .vin_sel = 2,
5275 .function = PM_GPIO_FUNC_NORMAL,
5276 .inv_int_pol = 0,
5277 },
5278 },
5279#endif
5280 { /* core&surf gpio expander */
5281 UI_INT1_N,
5282 {
5283 .direction = PM_GPIO_DIR_IN,
5284 .pull = PM_GPIO_PULL_NO,
5285 .vin_sel = PM_GPIO_VIN_S3,
5286 .function = PM_GPIO_FUNC_NORMAL,
5287 .inv_int_pol = 0,
5288 },
5289 },
5290 { /* docking gpio expander */
5291 UI_INT2_N,
5292 {
5293 .direction = PM_GPIO_DIR_IN,
5294 .pull = PM_GPIO_PULL_NO,
5295 .vin_sel = PM_GPIO_VIN_S3,
5296 .function = PM_GPIO_FUNC_NORMAL,
5297 .inv_int_pol = 0,
5298 },
5299 },
5300 { /* FHA/keypad gpio expanders */
5301 UI_INT3_N,
5302 {
5303 .direction = PM_GPIO_DIR_IN,
5304 .pull = PM_GPIO_PULL_NO,
5305 .vin_sel = PM_GPIO_VIN_S3,
5306 .function = PM_GPIO_FUNC_NORMAL,
5307 .inv_int_pol = 0,
5308 },
5309 },
5310 { /* TouchDisc Interrupt */
5311 5,
5312 {
5313 .direction = PM_GPIO_DIR_IN,
5314 .pull = PM_GPIO_PULL_UP_1P5,
5315 .vin_sel = 2,
5316 .function = PM_GPIO_FUNC_NORMAL,
5317 .inv_int_pol = 0,
5318 }
5319 },
5320 { /* Timpani Reset */
5321 20,
5322 {
5323 .direction = PM_GPIO_DIR_OUT,
5324 .output_value = 1,
5325 .output_buffer = PM_GPIO_OUT_BUF_CMOS,
5326 .pull = PM_GPIO_PULL_DN,
5327 .out_strength = PM_GPIO_STRENGTH_HIGH,
5328 .function = PM_GPIO_FUNC_NORMAL,
5329 .vin_sel = 2,
5330 .inv_int_pol = 0,
5331 }
5332 },
5333 { /* PMIC ID interrupt */
5334 36,
5335 {
5336 .direction = PM_GPIO_DIR_IN,
5337 .pull = PM_GPIO_PULL_UP_1P5,
5338 .function = PM_GPIO_FUNC_NORMAL,
5339 .vin_sel = 2,
5340 .inv_int_pol = 0,
5341 }
5342 },
5343 };
5344
5345#if defined(CONFIG_HAPTIC_ISA1200) || \
5346 defined(CONFIG_HAPTIC_ISA1200_MODULE)
5347
5348 struct pm8058_gpio_cfg en_hap_gpio_cfg = {
5349 PMIC_GPIO_HAP_ENABLE,
5350 {
5351 .direction = PM_GPIO_DIR_OUT,
5352 .pull = PM_GPIO_PULL_NO,
5353 .out_strength = PM_GPIO_STRENGTH_HIGH,
5354 .function = PM_GPIO_FUNC_NORMAL,
5355 .inv_int_pol = 0,
5356 .vin_sel = 2,
5357 .output_buffer = PM_GPIO_OUT_BUF_CMOS,
5358 .output_value = 0,
5359 }
5360
5361 };
5362#endif
5363
5364#if defined(CONFIG_PMIC8058_OTHC) || defined(CONFIG_PMIC8058_OTHC_MODULE)
5365 struct pm8058_gpio_cfg line_in_gpio_cfg = {
5366 18,
5367 {
5368 .direction = PM_GPIO_DIR_IN,
5369 .pull = PM_GPIO_PULL_UP_1P5,
5370 .vin_sel = 2,
5371 .function = PM_GPIO_FUNC_NORMAL,
5372 .inv_int_pol = 0,
5373 }
5374 };
5375#endif
5376
5377#if defined(CONFIG_QS_S5K4E1)
5378 {
5379 struct pm8058_gpio_cfg qs_hc37_cam_pd_gpio_cfg = {
5380 26,
5381 {
5382 .direction = PM_GPIO_DIR_OUT,
5383 .output_value = 0,
5384 .output_buffer = PM_GPIO_OUT_BUF_CMOS,
5385 .pull = PM_GPIO_PULL_DN,
5386 .out_strength = PM_GPIO_STRENGTH_HIGH,
5387 .function = PM_GPIO_FUNC_NORMAL,
5388 .vin_sel = 2,
5389 .inv_int_pol = 0,
5390 }
5391 };
5392#endif
Zhang Chang Ken3a8b8512011-08-04 18:41:39 -04005393#ifdef CONFIG_FB_MSM_LCDC_NT35582_WVGA
5394 struct pm8058_gpio_cfg pmic_lcdc_nt35582_gpio_cfg = {
5395 GPIO_NT35582_BL_EN_HW_PIN - 1,
5396 {
5397 .direction = PM_GPIO_DIR_OUT,
5398 .output_buffer = PM_GPIO_OUT_BUF_CMOS,
5399 .output_value = 1,
5400 .pull = PM_GPIO_PULL_UP_30,
5401 /* 2.9V PM_GPIO_VIN_L2, which gives 2.6V */
5402 .vin_sel = PM_GPIO_VIN_L5,
5403 .out_strength = PM_GPIO_STRENGTH_HIGH,
5404 .function = PM_GPIO_FUNC_NORMAL,
5405 .inv_int_pol = 0,
5406 }
5407 };
5408#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005409#if defined(CONFIG_HAPTIC_ISA1200) || \
5410 defined(CONFIG_HAPTIC_ISA1200_MODULE)
5411 if (machine_is_msm8x60_fluid()) {
5412 rc = pm8058_gpio_config(en_hap_gpio_cfg.gpio,
5413 &en_hap_gpio_cfg.cfg);
5414 if (rc < 0) {
5415 pr_err("%s pmic haptics gpio config failed\n",
5416 __func__);
5417 return rc;
5418 }
5419 }
5420#endif
5421
5422#if defined(CONFIG_PMIC8058_OTHC) || defined(CONFIG_PMIC8058_OTHC_MODULE)
5423 /* Line_in only for 8660 ffa & surf */
5424 if (machine_is_msm8x60_ffa() || machine_is_msm8x60_surf() ||
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04005425 machine_is_msm8x60_fusion() || machine_is_msm8x60_dragon() ||
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005426 machine_is_msm8x60_fusn_ffa()) {
5427 rc = pm8058_gpio_config(line_in_gpio_cfg.gpio,
5428 &line_in_gpio_cfg.cfg);
5429 if (rc < 0) {
5430 pr_err("%s pmic line_in gpio config failed\n",
5431 __func__);
5432 return rc;
5433 }
5434 }
5435#endif
5436
Zhang Chang Ken3a8b8512011-08-04 18:41:39 -04005437#ifdef CONFIG_FB_MSM_LCDC_NT35582_WVGA
5438 if (machine_is_msm8x60_dragon()) {
5439 rc = pm8058_gpio_config(pmic_lcdc_nt35582_gpio_cfg.gpio,
5440 &pmic_lcdc_nt35582_gpio_cfg.cfg);
5441 if (rc < 0) {
5442 pr_err("%s pmic gpio config failed\n", __func__);
5443 return rc;
5444 }
5445 }
5446#endif
5447
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005448#if defined(CONFIG_QS_S5K4E1)
5449 /* qs_cam_hc37_cam_pd only for 8660 fluid qs camera*/
5450 if (machine_is_msm8x60_fluid()) {
5451 rc = pm8058_gpio_config(qs_hc37_cam_pd_gpio_cfg.gpio,
5452 &qs_hc37_cam_pd_gpio_cfg.cfg);
5453 if (rc < 0) {
5454 pr_err("%s pmic qs_hc37_cam_pd gpio config failed\n",
5455 __func__);
5456 return rc;
5457 }
5458 }
5459 }
5460#endif
5461
5462 for (i = 0; i < ARRAY_SIZE(gpio_cfgs); ++i) {
5463 rc = pm8058_gpio_config(gpio_cfgs[i].gpio,
5464 &gpio_cfgs[i].cfg);
5465 if (rc < 0) {
5466 pr_err("%s pmic gpio config failed\n",
5467 __func__);
5468 return rc;
5469 }
5470 }
5471
5472 return 0;
5473}
5474
5475static const unsigned int ffa_keymap[] = {
5476 KEY(0, 0, KEY_FN_F1), /* LS - PUSH1 */
5477 KEY(0, 1, KEY_UP), /* NAV - UP */
5478 KEY(0, 2, KEY_LEFT), /* NAV - LEFT */
5479 KEY(0, 3, KEY_VOLUMEUP), /* Shuttle SW_UP */
5480
5481 KEY(1, 0, KEY_FN_F2), /* LS - PUSH2 */
5482 KEY(1, 1, KEY_RIGHT), /* NAV - RIGHT */
5483 KEY(1, 2, KEY_DOWN), /* NAV - DOWN */
5484 KEY(1, 3, KEY_VOLUMEDOWN),
5485
5486 KEY(2, 3, KEY_ENTER), /* SW_PUSH key */
5487
5488 KEY(4, 0, KEY_CAMERA_FOCUS), /* RS - PUSH1 */
5489 KEY(4, 1, KEY_UP), /* USER_UP */
5490 KEY(4, 2, KEY_LEFT), /* USER_LEFT */
5491 KEY(4, 3, KEY_HOME), /* Right switch: MIC Bd */
5492 KEY(4, 4, KEY_FN_F3), /* Reserved MIC */
5493
5494 KEY(5, 0, KEY_CAMERA), /* RS - PUSH2 */
5495 KEY(5, 1, KEY_RIGHT), /* USER_RIGHT */
5496 KEY(5, 2, KEY_DOWN), /* USER_DOWN */
5497 KEY(5, 3, KEY_BACK), /* Left switch: MIC */
5498 KEY(5, 4, KEY_MENU), /* Center switch: MIC */
5499};
5500
Zhang Chang Ken683be172011-08-10 17:45:34 -04005501static const unsigned int dragon_keymap[] = {
5502 KEY(0, 0, KEY_MENU),
5503 KEY(0, 2, KEY_1),
5504 KEY(0, 3, KEY_4),
5505 KEY(0, 4, KEY_7),
5506
5507 KEY(1, 0, KEY_UP),
5508 KEY(1, 1, KEY_LEFT),
5509 KEY(1, 2, KEY_DOWN),
5510 KEY(1, 3, KEY_5),
5511 KEY(1, 4, KEY_8),
5512
5513 KEY(2, 0, KEY_HOME),
5514 KEY(2, 1, KEY_REPLY),
5515 KEY(2, 2, KEY_2),
5516 KEY(2, 3, KEY_6),
5517 KEY(2, 4, KEY_0),
5518
5519 KEY(3, 0, KEY_VOLUMEUP),
5520 KEY(3, 1, KEY_RIGHT),
5521 KEY(3, 2, KEY_3),
5522 KEY(3, 3, KEY_9),
5523 KEY(3, 4, KEY_SWITCHVIDEOMODE),
5524
5525 KEY(4, 0, KEY_VOLUMEDOWN),
5526 KEY(4, 1, KEY_BACK),
5527 KEY(4, 2, KEY_CAMERA),
5528 KEY(4, 3, KEY_KBDILLUMTOGGLE),
5529};
5530
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005531static struct resource resources_keypad[] = {
5532 {
5533 .start = PM8058_KEYPAD_IRQ(PM8058_IRQ_BASE),
5534 .end = PM8058_KEYPAD_IRQ(PM8058_IRQ_BASE),
5535 .flags = IORESOURCE_IRQ,
5536 },
5537 {
5538 .start = PM8058_KEYSTUCK_IRQ(PM8058_IRQ_BASE),
5539 .end = PM8058_KEYSTUCK_IRQ(PM8058_IRQ_BASE),
5540 .flags = IORESOURCE_IRQ,
5541 },
5542};
5543
5544static struct matrix_keymap_data ffa_keymap_data = {
5545 .keymap_size = ARRAY_SIZE(ffa_keymap),
5546 .keymap = ffa_keymap,
5547};
5548
5549static struct pmic8058_keypad_data ffa_keypad_data = {
5550 .input_name = "ffa-keypad",
5551 .input_phys_device = "ffa-keypad/input0",
5552 .num_rows = 6,
5553 .num_cols = 5,
5554 .rows_gpio_start = 8,
5555 .cols_gpio_start = 0,
5556 .debounce_ms = {8, 10},
5557 .scan_delay_ms = 32,
5558 .row_hold_ns = 91500,
5559 .wakeup = 1,
5560 .keymap_data = &ffa_keymap_data,
5561};
5562
Zhang Chang Ken683be172011-08-10 17:45:34 -04005563static struct matrix_keymap_data dragon_keymap_data = {
5564 .keymap_size = ARRAY_SIZE(dragon_keymap),
5565 .keymap = dragon_keymap,
5566};
5567
5568static struct pmic8058_keypad_data dragon_keypad_data = {
5569 .input_name = "dragon-keypad",
5570 .input_phys_device = "dragon-keypad/input0",
5571 .num_rows = 6,
5572 .num_cols = 5,
5573 .rows_gpio_start = 8,
5574 .cols_gpio_start = 0,
5575 .debounce_ms = {8, 10},
5576 .scan_delay_ms = 32,
5577 .row_hold_ns = 91500,
5578 .wakeup = 1,
5579 .keymap_data = &dragon_keymap_data,
5580};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005581static const unsigned int fluid_keymap[] = {
5582 KEY(0, 0, KEY_FN_F1), /* LS - PUSH1 */
5583 KEY(0, 1, KEY_UP), /* NAV - UP */
5584 KEY(0, 2, KEY_LEFT), /* NAV - LEFT */
5585 KEY(0, 3, KEY_VOLUMEDOWN), /* Shuttle SW_UP */
5586
5587 KEY(1, 0, KEY_FN_F2), /* LS - PUSH2 */
5588 KEY(1, 1, KEY_RIGHT), /* NAV - RIGHT */
5589 KEY(1, 2, KEY_DOWN), /* NAV - DOWN */
5590 KEY(1, 3, KEY_VOLUMEUP),
5591
5592 KEY(2, 3, KEY_ENTER), /* SW_PUSH key */
5593
5594 KEY(4, 0, KEY_CAMERA_FOCUS), /* RS - PUSH1 */
5595 KEY(4, 1, KEY_UP), /* USER_UP */
5596 KEY(4, 2, KEY_LEFT), /* USER_LEFT */
5597 KEY(4, 3, KEY_HOME), /* Right switch: MIC Bd */
5598 KEY(4, 4, KEY_FN_F3), /* Reserved MIC */
5599
Jilai Wang9a895102011-07-12 14:00:35 -04005600 KEY(5, 0, KEY_CAMERA), /* RS - PUSH2 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005601 KEY(5, 1, KEY_RIGHT), /* USER_RIGHT */
5602 KEY(5, 2, KEY_DOWN), /* USER_DOWN */
5603 KEY(5, 3, KEY_BACK), /* Left switch: MIC */
5604 KEY(5, 4, KEY_MENU), /* Center switch: MIC */
5605};
5606
5607static struct matrix_keymap_data fluid_keymap_data = {
5608 .keymap_size = ARRAY_SIZE(fluid_keymap),
5609 .keymap = fluid_keymap,
5610};
5611
5612static struct pmic8058_keypad_data fluid_keypad_data = {
5613 .input_name = "fluid-keypad",
5614 .input_phys_device = "fluid-keypad/input0",
5615 .num_rows = 6,
5616 .num_cols = 5,
5617 .rows_gpio_start = 8,
5618 .cols_gpio_start = 0,
5619 .debounce_ms = {8, 10},
5620 .scan_delay_ms = 32,
5621 .row_hold_ns = 91500,
5622 .wakeup = 1,
5623 .keymap_data = &fluid_keymap_data,
5624};
5625
5626static struct resource resources_pwrkey[] = {
5627 {
5628 .start = PM8058_PWRKEY_REL_IRQ(PM8058_IRQ_BASE),
5629 .end = PM8058_PWRKEY_REL_IRQ(PM8058_IRQ_BASE),
5630 .flags = IORESOURCE_IRQ,
5631 },
5632 {
5633 .start = PM8058_PWRKEY_PRESS_IRQ(PM8058_IRQ_BASE),
5634 .end = PM8058_PWRKEY_PRESS_IRQ(PM8058_IRQ_BASE),
5635 .flags = IORESOURCE_IRQ,
5636 },
5637};
5638
5639static struct pmic8058_pwrkey_pdata pwrkey_pdata = {
5640 .pull_up = 1,
5641 .kpd_trigger_delay_us = 970,
5642 .wakeup = 1,
5643 .pwrkey_time_ms = 500,
5644};
5645
5646static struct pmic8058_vibrator_pdata pmic_vib_pdata = {
5647 .initial_vibrate_ms = 500,
5648 .level_mV = 3000,
5649 .max_timeout_ms = 15000,
5650};
5651
5652#if defined(CONFIG_PMIC8058_OTHC) || defined(CONFIG_PMIC8058_OTHC_MODULE)
5653#define PM8058_OTHC_CNTR_BASE0 0xA0
5654#define PM8058_OTHC_CNTR_BASE1 0x134
5655#define PM8058_OTHC_CNTR_BASE2 0x137
5656#define PM8058_LINE_IN_DET_GPIO PM8058_GPIO_PM_TO_SYS(18)
5657
5658static struct othc_accessory_info othc_accessories[] = {
5659 {
5660 .accessory = OTHC_SVIDEO_OUT,
5661 .detect_flags = OTHC_MICBIAS_DETECT | OTHC_SWITCH_DETECT
5662 | OTHC_ADC_DETECT,
5663 .key_code = SW_VIDEOOUT_INSERT,
5664 .enabled = false,
5665 .adc_thres = {
5666 .min_threshold = 20,
5667 .max_threshold = 40,
5668 },
5669 },
5670 {
5671 .accessory = OTHC_ANC_HEADPHONE,
5672 .detect_flags = OTHC_MICBIAS_DETECT | OTHC_GPIO_DETECT |
5673 OTHC_SWITCH_DETECT,
5674 .gpio = PM8058_LINE_IN_DET_GPIO,
5675 .active_low = 1,
5676 .key_code = SW_HEADPHONE_INSERT,
5677 .enabled = true,
5678 },
5679 {
5680 .accessory = OTHC_ANC_HEADSET,
5681 .detect_flags = OTHC_MICBIAS_DETECT | OTHC_GPIO_DETECT,
5682 .gpio = PM8058_LINE_IN_DET_GPIO,
5683 .active_low = 1,
5684 .key_code = SW_HEADPHONE_INSERT,
5685 .enabled = true,
5686 },
5687 {
5688 .accessory = OTHC_HEADPHONE,
5689 .detect_flags = OTHC_MICBIAS_DETECT | OTHC_SWITCH_DETECT,
5690 .key_code = SW_HEADPHONE_INSERT,
5691 .enabled = true,
5692 },
5693 {
5694 .accessory = OTHC_MICROPHONE,
5695 .detect_flags = OTHC_GPIO_DETECT,
5696 .gpio = PM8058_LINE_IN_DET_GPIO,
5697 .active_low = 1,
5698 .key_code = SW_MICROPHONE_INSERT,
5699 .enabled = true,
5700 },
5701 {
5702 .accessory = OTHC_HEADSET,
5703 .detect_flags = OTHC_MICBIAS_DETECT,
5704 .key_code = SW_HEADPHONE_INSERT,
5705 .enabled = true,
5706 },
5707};
5708
5709static struct othc_switch_info switch_info[] = {
5710 {
5711 .min_adc_threshold = 0,
5712 .max_adc_threshold = 100,
5713 .key_code = KEY_PLAYPAUSE,
5714 },
5715 {
5716 .min_adc_threshold = 100,
5717 .max_adc_threshold = 200,
5718 .key_code = KEY_REWIND,
5719 },
5720 {
5721 .min_adc_threshold = 200,
5722 .max_adc_threshold = 500,
5723 .key_code = KEY_FASTFORWARD,
5724 },
5725};
5726
5727static struct othc_n_switch_config switch_config = {
5728 .voltage_settling_time_ms = 0,
5729 .num_adc_samples = 3,
5730 .adc_channel = CHANNEL_ADC_HDSET,
5731 .switch_info = switch_info,
5732 .num_keys = ARRAY_SIZE(switch_info),
5733 .default_sw_en = true,
5734 .default_sw_idx = 0,
5735};
5736
5737static struct hsed_bias_config hsed_bias_config = {
5738 /* HSED mic bias config info */
5739 .othc_headset = OTHC_HEADSET_NO,
5740 .othc_lowcurr_thresh_uA = 100,
5741 .othc_highcurr_thresh_uA = 600,
5742 .othc_hyst_prediv_us = 7800,
5743 .othc_period_clkdiv_us = 62500,
5744 .othc_hyst_clk_us = 121000,
5745 .othc_period_clk_us = 312500,
5746 .othc_wakeup = 1,
5747};
5748
5749static struct othc_hsed_config hsed_config_1 = {
5750 .hsed_bias_config = &hsed_bias_config,
5751 /*
5752 * The detection delay and switch reporting delay are
5753 * required to encounter a hardware bug (spurious switch
5754 * interrupts on slow insertion/removal of the headset).
5755 * This will introduce a delay in reporting the accessory
5756 * insertion and removal to the userspace.
5757 */
5758 .detection_delay_ms = 1500,
5759 /* Switch info */
5760 .switch_debounce_ms = 1500,
5761 .othc_support_n_switch = false,
5762 .switch_config = &switch_config,
5763 .ir_gpio = -1,
5764 /* Accessory info */
5765 .accessories_support = true,
5766 .accessories = othc_accessories,
5767 .othc_num_accessories = ARRAY_SIZE(othc_accessories),
5768};
5769
5770static struct othc_regulator_config othc_reg = {
5771 .regulator = "8058_l5",
5772 .max_uV = 2850000,
5773 .min_uV = 2850000,
5774};
5775
5776/* MIC_BIAS0 is configured as normal MIC BIAS */
5777static struct pmic8058_othc_config_pdata othc_config_pdata_0 = {
5778 .micbias_select = OTHC_MICBIAS_0,
5779 .micbias_capability = OTHC_MICBIAS,
5780 .micbias_enable = OTHC_SIGNAL_OFF,
5781 .micbias_regulator = &othc_reg,
5782};
5783
5784/* MIC_BIAS1 is configured as HSED_BIAS for OTHC */
5785static struct pmic8058_othc_config_pdata othc_config_pdata_1 = {
5786 .micbias_select = OTHC_MICBIAS_1,
5787 .micbias_capability = OTHC_MICBIAS_HSED,
5788 .micbias_enable = OTHC_SIGNAL_PWM_TCXO,
5789 .micbias_regulator = &othc_reg,
5790 .hsed_config = &hsed_config_1,
5791 .hsed_name = "8660_handset",
5792};
5793
5794/* MIC_BIAS2 is configured as normal MIC BIAS */
5795static struct pmic8058_othc_config_pdata othc_config_pdata_2 = {
5796 .micbias_select = OTHC_MICBIAS_2,
5797 .micbias_capability = OTHC_MICBIAS,
5798 .micbias_enable = OTHC_SIGNAL_OFF,
5799 .micbias_regulator = &othc_reg,
5800};
5801
5802static struct resource resources_othc_0[] = {
5803 {
5804 .name = "othc_base",
5805 .start = PM8058_OTHC_CNTR_BASE0,
5806 .end = PM8058_OTHC_CNTR_BASE0,
5807 .flags = IORESOURCE_IO,
5808 },
5809};
5810
5811static struct resource resources_othc_1[] = {
5812 {
5813 .start = PM8058_SW_1_IRQ(PM8058_IRQ_BASE),
5814 .end = PM8058_SW_1_IRQ(PM8058_IRQ_BASE),
5815 .flags = IORESOURCE_IRQ,
5816 },
5817 {
5818 .start = PM8058_IR_1_IRQ(PM8058_IRQ_BASE),
5819 .end = PM8058_IR_1_IRQ(PM8058_IRQ_BASE),
5820 .flags = IORESOURCE_IRQ,
5821 },
5822 {
5823 .name = "othc_base",
5824 .start = PM8058_OTHC_CNTR_BASE1,
5825 .end = PM8058_OTHC_CNTR_BASE1,
5826 .flags = IORESOURCE_IO,
5827 },
5828};
5829
5830static struct resource resources_othc_2[] = {
5831 {
5832 .name = "othc_base",
5833 .start = PM8058_OTHC_CNTR_BASE2,
5834 .end = PM8058_OTHC_CNTR_BASE2,
5835 .flags = IORESOURCE_IO,
5836 },
5837};
5838
5839static void __init msm8x60_init_pm8058_othc(void)
5840{
5841 int i;
5842
5843 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2 ||
5844 machine_is_msm8x60_fluid() || machine_is_msm8x60_fusion() ||
5845 machine_is_msm8x60_fusn_ffa()) {
5846 /* 3-switch headset supported only by V2 FFA and FLUID */
5847 hsed_config_1.accessories_adc_support = true,
5848 /* ADC based accessory detection works only on V2 and FLUID */
5849 hsed_config_1.accessories_adc_channel = CHANNEL_ADC_HDSET,
5850 hsed_config_1.othc_support_n_switch = true;
5851 }
5852
5853 /* IR GPIO is absent on FLUID */
5854 if (machine_is_msm8x60_fluid())
5855 hsed_config_1.ir_gpio = -1;
5856
5857 for (i = 0; i < ARRAY_SIZE(othc_accessories); i++) {
5858 if (machine_is_msm8x60_fluid()) {
5859 switch (othc_accessories[i].accessory) {
5860 case OTHC_ANC_HEADPHONE:
5861 case OTHC_ANC_HEADSET:
5862 othc_accessories[i].gpio = GPIO_HEADSET_DET_N;
5863 break;
5864 case OTHC_MICROPHONE:
5865 othc_accessories[i].enabled = false;
5866 break;
5867 case OTHC_SVIDEO_OUT:
5868 othc_accessories[i].enabled = true;
5869 hsed_config_1.video_out_gpio = GPIO_HS_SW_DIR;
5870 break;
5871 }
5872 }
5873 }
5874}
5875#endif
5876
5877static struct resource resources_pm8058_charger[] = {
5878 { .name = "CHGVAL",
5879 .start = PM8058_CHGVAL_IRQ(PM8058_IRQ_BASE),
5880 .end = PM8058_CHGVAL_IRQ(PM8058_IRQ_BASE),
5881 .flags = IORESOURCE_IRQ,
5882 },
5883 { .name = "CHGINVAL",
5884 .start = PM8058_CHGINVAL_IRQ(PM8058_IRQ_BASE),
5885 .end = PM8058_CHGINVAL_IRQ(PM8058_IRQ_BASE),
5886 .flags = IORESOURCE_IRQ,
5887 },
5888 {
5889 .name = "CHGILIM",
5890 .start = PM8058_CHGILIM_IRQ(PM8058_IRQ_BASE),
5891 .end = PM8058_CHGILIM_IRQ(PM8058_IRQ_BASE),
5892 .flags = IORESOURCE_IRQ,
5893 },
5894 {
5895 .name = "VCP",
5896 .start = PM8058_VCP_IRQ(PM8058_IRQ_BASE),
5897 .end = PM8058_VCP_IRQ(PM8058_IRQ_BASE),
5898 .flags = IORESOURCE_IRQ,
5899 },
5900 {
5901 .name = "ATC_DONE",
5902 .start = PM8058_ATC_DONE_IRQ(PM8058_IRQ_BASE),
5903 .end = PM8058_ATC_DONE_IRQ(PM8058_IRQ_BASE),
5904 .flags = IORESOURCE_IRQ,
5905 },
5906 {
5907 .name = "ATCFAIL",
5908 .start = PM8058_ATCFAIL_IRQ(PM8058_IRQ_BASE),
5909 .end = PM8058_ATCFAIL_IRQ(PM8058_IRQ_BASE),
5910 .flags = IORESOURCE_IRQ,
5911 },
5912 {
5913 .name = "AUTO_CHGDONE",
5914 .start = PM8058_AUTO_CHGDONE_IRQ(PM8058_IRQ_BASE),
5915 .end = PM8058_AUTO_CHGDONE_IRQ(PM8058_IRQ_BASE),
5916 .flags = IORESOURCE_IRQ,
5917 },
5918 {
5919 .name = "AUTO_CHGFAIL",
5920 .start = PM8058_AUTO_CHGFAIL_IRQ(PM8058_IRQ_BASE),
5921 .end = PM8058_AUTO_CHGFAIL_IRQ(PM8058_IRQ_BASE),
5922 .flags = IORESOURCE_IRQ,
5923 },
5924 {
5925 .name = "CHGSTATE",
5926 .start = PM8058_CHGSTATE_IRQ(PM8058_IRQ_BASE),
5927 .end = PM8058_CHGSTATE_IRQ(PM8058_IRQ_BASE),
5928 .flags = IORESOURCE_IRQ,
5929 },
5930 {
5931 .name = "FASTCHG",
5932 .start = PM8058_FASTCHG_IRQ(PM8058_IRQ_BASE),
5933 .end = PM8058_FASTCHG_IRQ(PM8058_IRQ_BASE),
5934 .flags = IORESOURCE_IRQ,
5935 },
5936 {
5937 .name = "CHG_END",
5938 .start = PM8058_CHG_END_IRQ(PM8058_IRQ_BASE),
5939 .end = PM8058_CHG_END_IRQ(PM8058_IRQ_BASE),
5940 .flags = IORESOURCE_IRQ,
5941 },
5942 {
5943 .name = "BATTTEMP",
5944 .start = PM8058_BATTTEMP_IRQ(PM8058_IRQ_BASE),
5945 .end = PM8058_BATTTEMP_IRQ(PM8058_IRQ_BASE),
5946 .flags = IORESOURCE_IRQ,
5947 },
5948 {
5949 .name = "CHGHOT",
5950 .start = PM8058_CHGHOT_IRQ(PM8058_IRQ_BASE),
5951 .end = PM8058_CHGHOT_IRQ(PM8058_IRQ_BASE),
5952 .flags = IORESOURCE_IRQ,
5953 },
5954 {
5955 .name = "CHGTLIMIT",
5956 .start = PM8058_CHGTLIMIT_IRQ(PM8058_IRQ_BASE),
5957 .end = PM8058_CHGTLIMIT_IRQ(PM8058_IRQ_BASE),
5958 .flags = IORESOURCE_IRQ,
5959 },
5960 {
5961 .name = "CHG_GONE",
5962 .start = PM8058_CHG_GONE_IRQ(PM8058_IRQ_BASE),
5963 .end = PM8058_CHG_GONE_IRQ(PM8058_IRQ_BASE),
5964 .flags = IORESOURCE_IRQ,
5965 },
5966 {
5967 .name = "VCPMAJOR",
5968 .start = PM8058_VCPMAJOR_IRQ(PM8058_IRQ_BASE),
5969 .end = PM8058_VCPMAJOR_IRQ(PM8058_IRQ_BASE),
5970 .flags = IORESOURCE_IRQ,
5971 },
5972 {
5973 .name = "VBATDET",
5974 .start = PM8058_VBATDET_IRQ(PM8058_IRQ_BASE),
5975 .end = PM8058_VBATDET_IRQ(PM8058_IRQ_BASE),
5976 .flags = IORESOURCE_IRQ,
5977 },
5978 {
5979 .name = "BATFET",
5980 .start = PM8058_BATFET_IRQ(PM8058_IRQ_BASE),
5981 .end = PM8058_BATFET_IRQ(PM8058_IRQ_BASE),
5982 .flags = IORESOURCE_IRQ,
5983 },
5984 {
5985 .name = "BATT_REPLACE",
5986 .start = PM8058_BATT_REPLACE_IRQ(PM8058_IRQ_BASE),
5987 .end = PM8058_BATT_REPLACE_IRQ(PM8058_IRQ_BASE),
5988 .flags = IORESOURCE_IRQ,
5989 },
5990 {
5991 .name = "BATTCONNECT",
5992 .start = PM8058_BATTCONNECT_IRQ(PM8058_IRQ_BASE),
5993 .end = PM8058_BATTCONNECT_IRQ(PM8058_IRQ_BASE),
5994 .flags = IORESOURCE_IRQ,
5995 },
5996 {
5997 .name = "VBATDET_LOW",
5998 .start = PM8058_VBATDET_LOW_IRQ(PM8058_IRQ_BASE),
5999 .end = PM8058_VBATDET_LOW_IRQ(PM8058_IRQ_BASE),
6000 .flags = IORESOURCE_IRQ,
6001 },
6002};
6003
6004static int pm8058_pwm_config(struct pwm_device *pwm, int ch, int on)
6005{
6006 struct pm8058_gpio pwm_gpio_config = {
6007 .direction = PM_GPIO_DIR_OUT,
6008 .output_buffer = PM_GPIO_OUT_BUF_CMOS,
6009 .output_value = 0,
6010 .pull = PM_GPIO_PULL_NO,
6011 .vin_sel = PM_GPIO_VIN_VPH,
6012 .out_strength = PM_GPIO_STRENGTH_HIGH,
6013 .function = PM_GPIO_FUNC_2,
6014 };
6015
6016 int rc = -EINVAL;
6017 int id, mode, max_mA;
6018
6019 id = mode = max_mA = 0;
6020 switch (ch) {
6021 case 0:
6022 case 1:
6023 case 2:
6024 if (on) {
6025 id = 24 + ch;
6026 rc = pm8058_gpio_config(id - 1, &pwm_gpio_config);
6027 if (rc)
6028 pr_err("%s: pm8058_gpio_config(%d): rc=%d\n",
6029 __func__, id, rc);
6030 }
6031 break;
6032
6033 case 6:
6034 id = PM_PWM_LED_FLASH;
6035 mode = PM_PWM_CONF_PWM1;
6036 max_mA = 300;
6037 break;
6038
6039 case 7:
6040 id = PM_PWM_LED_FLASH1;
6041 mode = PM_PWM_CONF_PWM1;
6042 max_mA = 300;
6043 break;
6044
6045 default:
6046 break;
6047 }
6048
6049 if (ch >= 6 && ch <= 7) {
6050 if (!on) {
6051 mode = PM_PWM_CONF_NONE;
6052 max_mA = 0;
6053 }
6054 rc = pm8058_pwm_config_led(pwm, id, mode, max_mA);
6055 if (rc)
6056 pr_err("%s: pm8058_pwm_config_led(ch=%d): rc=%d\n",
6057 __func__, ch, rc);
6058 }
6059 return rc;
6060
6061}
6062
6063static struct pm8058_pwm_pdata pm8058_pwm_data = {
6064 .config = pm8058_pwm_config,
6065};
6066
6067#define PM8058_GPIO_INT 88
6068
6069static struct pm8058_gpio_platform_data pm8058_gpio_data = {
6070 .gpio_base = PM8058_GPIO_PM_TO_SYS(0),
6071 .irq_base = PM8058_GPIO_IRQ(PM8058_IRQ_BASE, 0),
6072 .init = pm8058_gpios_init,
6073};
6074
6075static struct pm8058_gpio_platform_data pm8058_mpp_data = {
6076 .gpio_base = PM8058_GPIO_PM_TO_SYS(PM8058_GPIOS),
6077 .irq_base = PM8058_MPP_IRQ(PM8058_IRQ_BASE, 0),
6078};
6079
6080static struct resource resources_rtc[] = {
6081 {
6082 .start = PM8058_RTC_IRQ(PM8058_IRQ_BASE),
6083 .end = PM8058_RTC_IRQ(PM8058_IRQ_BASE),
6084 .flags = IORESOURCE_IRQ,
6085 },
6086 {
6087 .start = PM8058_RTC_ALARM_IRQ(PM8058_IRQ_BASE),
6088 .end = PM8058_RTC_ALARM_IRQ(PM8058_IRQ_BASE),
6089 .flags = IORESOURCE_IRQ,
6090 },
6091};
6092
Ashay Jaiswal4d1ab552011-07-15 11:30:49 +05306093static struct pm8058_rtc_platform_data pm8058_rtc_pdata = {
6094 .rtc_alarm_powerup = false,
6095};
6096
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006097static struct pmic8058_led pmic8058_flash_leds[] = {
6098 [0] = {
6099 .name = "camera:flash0",
6100 .max_brightness = 15,
6101 .id = PMIC8058_ID_FLASH_LED_0,
6102 },
6103 [1] = {
6104 .name = "camera:flash1",
6105 .max_brightness = 15,
6106 .id = PMIC8058_ID_FLASH_LED_1,
6107 },
6108};
6109
6110static struct pmic8058_leds_platform_data pm8058_flash_leds_data = {
6111 .num_leds = ARRAY_SIZE(pmic8058_flash_leds),
6112 .leds = pmic8058_flash_leds,
6113};
6114
Terence Hampsonc0b6dfb2011-07-15 11:07:17 -04006115static struct pmic8058_led pmic8058_dragon_leds[] = {
6116 [0] = {
6117 /* RED */
6118 .name = "led_drv0",
6119 .max_brightness = 15,
6120 .id = PMIC8058_ID_LED_0,
6121 },/* 300 mA flash led0 drv sink */
6122 [1] = {
6123 /* Yellow */
6124 .name = "led_drv1",
6125 .max_brightness = 15,
6126 .id = PMIC8058_ID_LED_1,
6127 },/* 300 mA flash led0 drv sink */
6128 [2] = {
6129 /* Green */
6130 .name = "led_drv2",
6131 .max_brightness = 15,
6132 .id = PMIC8058_ID_LED_2,
6133 },/* 300 mA flash led0 drv sink */
6134 [3] = {
6135 .name = "led_psensor",
6136 .max_brightness = 15,
6137 .id = PMIC8058_ID_LED_KB_LIGHT,
6138 },/* 300 mA flash led0 drv sink */
6139};
6140
6141static struct pmic8058_leds_platform_data pm8058_dragon_leds_data = {
6142 .num_leds = ARRAY_SIZE(pmic8058_dragon_leds),
6143 .leds = pmic8058_dragon_leds,
6144};
6145
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006146static struct pmic8058_led pmic8058_fluid_flash_leds[] = {
6147 [0] = {
6148 .name = "led:drv0",
6149 .max_brightness = 15,
6150 .id = PMIC8058_ID_FLASH_LED_0,
6151 },/* 300 mA flash led0 drv sink */
6152 [1] = {
6153 .name = "led:drv1",
6154 .max_brightness = 15,
6155 .id = PMIC8058_ID_FLASH_LED_1,
6156 },/* 300 mA flash led1 sink */
6157 [2] = {
6158 .name = "led:drv2",
6159 .max_brightness = 20,
6160 .id = PMIC8058_ID_LED_0,
6161 },/* 40 mA led0 sink */
6162 [3] = {
6163 .name = "keypad:drv",
6164 .max_brightness = 15,
6165 .id = PMIC8058_ID_LED_KB_LIGHT,
6166 },/* 300 mA keypad drv sink */
6167};
6168
6169static struct pmic8058_leds_platform_data pm8058_fluid_flash_leds_data = {
6170 .num_leds = ARRAY_SIZE(pmic8058_fluid_flash_leds),
6171 .leds = pmic8058_fluid_flash_leds,
6172};
6173
6174static struct resource resources_temp_alarm[] = {
6175 {
6176 .start = PM8058_TEMP_ALARM_IRQ(PM8058_IRQ_BASE),
6177 .end = PM8058_TEMP_ALARM_IRQ(PM8058_IRQ_BASE),
6178 .flags = IORESOURCE_IRQ,
6179 },
6180};
6181
6182static struct resource resources_pm8058_misc[] = {
6183 {
6184 .start = PM8058_OSCHALT_IRQ(PM8058_IRQ_BASE),
6185 .end = PM8058_OSCHALT_IRQ(PM8058_IRQ_BASE),
6186 .flags = IORESOURCE_IRQ,
6187 },
6188};
6189
6190static struct resource resources_pm8058_batt_alarm[] = {
6191 {
6192 .start = PM8058_BATT_ALARM_IRQ(PM8058_IRQ_BASE),
6193 .end = PM8058_BATT_ALARM_IRQ(PM8058_IRQ_BASE),
6194 .flags = IORESOURCE_IRQ,
6195 },
6196};
6197
6198#define PM8058_SUBDEV_KPD 0
6199#define PM8058_SUBDEV_LED 1
6200#define PM8058_SUBDEV_VIB 2
6201
6202static struct mfd_cell pm8058_subdevs[] = {
6203 {
6204 .name = "pm8058-keypad",
6205 .id = -1,
6206 .num_resources = ARRAY_SIZE(resources_keypad),
6207 .resources = resources_keypad,
6208 },
6209 { .name = "pm8058-led",
6210 .id = -1,
6211 },
6212 {
6213 .name = "pm8058-vib",
6214 .id = -1,
6215 },
6216 { .name = "pm8058-gpio",
6217 .id = -1,
6218 .platform_data = &pm8058_gpio_data,
6219 .pdata_size = sizeof(pm8058_gpio_data),
6220 },
6221 { .name = "pm8058-mpp",
6222 .id = -1,
6223 .platform_data = &pm8058_mpp_data,
6224 .pdata_size = sizeof(pm8058_mpp_data),
6225 },
6226 { .name = "pm8058-pwrkey",
6227 .id = -1,
6228 .resources = resources_pwrkey,
6229 .num_resources = ARRAY_SIZE(resources_pwrkey),
6230 .platform_data = &pwrkey_pdata,
6231 .pdata_size = sizeof(pwrkey_pdata),
6232 },
6233 {
6234 .name = "pm8058-pwm",
6235 .id = -1,
6236 .platform_data = &pm8058_pwm_data,
6237 .pdata_size = sizeof(pm8058_pwm_data),
6238 },
6239#ifdef CONFIG_SENSORS_MSM_ADC
6240 {
6241 .name = "pm8058-xoadc",
6242 .id = -1,
6243 .num_resources = ARRAY_SIZE(resources_adc),
6244 .resources = resources_adc,
6245 .platform_data = &xoadc_pdata,
6246 .pdata_size = sizeof(xoadc_pdata),
6247 },
6248#endif
6249#if defined(CONFIG_PMIC8058_OTHC) || defined(CONFIG_PMIC8058_OTHC_MODULE)
6250 {
6251 .name = "pm8058-othc",
6252 .id = 0,
6253 .platform_data = &othc_config_pdata_0,
6254 .pdata_size = sizeof(othc_config_pdata_0),
6255 .num_resources = ARRAY_SIZE(resources_othc_0),
6256 .resources = resources_othc_0,
6257 },
6258 {
6259 /* OTHC1 module has headset/switch dection */
6260 .name = "pm8058-othc",
6261 .id = 1,
6262 .num_resources = ARRAY_SIZE(resources_othc_1),
6263 .resources = resources_othc_1,
6264 .platform_data = &othc_config_pdata_1,
6265 .pdata_size = sizeof(othc_config_pdata_1),
6266 },
6267 {
6268 .name = "pm8058-othc",
6269 .id = 2,
6270 .platform_data = &othc_config_pdata_2,
6271 .pdata_size = sizeof(othc_config_pdata_2),
6272 .num_resources = ARRAY_SIZE(resources_othc_2),
6273 .resources = resources_othc_2,
6274 },
6275#endif
6276 {
6277 .name = "pm8058-rtc",
6278 .id = -1,
6279 .num_resources = ARRAY_SIZE(resources_rtc),
6280 .resources = resources_rtc,
Ashay Jaiswal4d1ab552011-07-15 11:30:49 +05306281 .platform_data = &pm8058_rtc_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006282 },
6283 {
6284 .name = "pm8058-tm",
6285 .id = -1,
6286 .num_resources = ARRAY_SIZE(resources_temp_alarm),
6287 .resources = resources_temp_alarm,
6288 },
6289 { .name = "pm8058-upl",
6290 .id = -1,
6291 },
6292 {
6293 .name = "pm8058-misc",
6294 .id = -1,
6295 .num_resources = ARRAY_SIZE(resources_pm8058_misc),
6296 .resources = resources_pm8058_misc,
6297 },
6298 { .name = "pm8058-batt-alarm",
6299 .id = -1,
6300 .num_resources = ARRAY_SIZE(resources_pm8058_batt_alarm),
6301 .resources = resources_pm8058_batt_alarm,
6302 },
6303};
6304
Terence Hampson90508a92011-08-09 10:40:08 -04006305static struct pmic8058_charger_data pmic8058_charger_dragon = {
6306 .max_source_current = 1800,
6307 .charger_type = CHG_TYPE_AC,
6308};
6309
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006310static struct mfd_cell pm8058_charger_sub_dev = {
6311 .name = "pm8058-charger",
6312 .id = -1,
6313 .num_resources = ARRAY_SIZE(resources_pm8058_charger),
6314 .resources = resources_pm8058_charger,
6315};
6316
6317static struct pm8058_platform_data pm8058_platform_data = {
6318 .irq_base = PM8058_IRQ_BASE,
6319
6320 .num_subdevs = ARRAY_SIZE(pm8058_subdevs),
6321 .sub_devices = pm8058_subdevs,
6322 .irq_trigger_flags = IRQF_TRIGGER_LOW,
6323};
6324
6325static struct i2c_board_info pm8058_boardinfo[] __initdata = {
6326 {
6327 I2C_BOARD_INFO("pm8058-core", 0x55),
6328 .irq = MSM_GPIO_TO_INT(PM8058_GPIO_INT),
6329 .platform_data = &pm8058_platform_data,
6330 },
6331};
6332#endif /* CONFIG_PMIC8058 */
6333
6334#if defined(CONFIG_TOUCHDISC_VTD518_SHINETSU) || \
6335 defined(CONFIG_TOUCHDISC_VTD518_SHINETSU_MODULE)
6336#define TDISC_I2C_SLAVE_ADDR 0x67
6337#define PMIC_GPIO_TDISC PM8058_GPIO_PM_TO_SYS(5)
6338#define TDISC_INT PM8058_GPIO_IRQ(PM8058_IRQ_BASE, 5)
6339
6340static const char *vregs_tdisc_name[] = {
6341 "8058_l5",
6342 "8058_s3",
6343};
6344
6345static const int vregs_tdisc_val[] = {
6346 2850000,/* uV */
6347 1800000,
6348};
6349static struct regulator *vregs_tdisc[ARRAY_SIZE(vregs_tdisc_name)];
6350
6351static int tdisc_shinetsu_setup(void)
6352{
6353 int rc, i;
6354
6355 rc = gpio_request(PMIC_GPIO_TDISC, "tdisc_interrupt");
6356 if (rc) {
6357 pr_err("%s: gpio_request failed for PMIC_GPIO_TDISC\n",
6358 __func__);
6359 return rc;
6360 }
6361
6362 rc = gpio_request(GPIO_JOYSTICK_EN, "tdisc_oe");
6363 if (rc) {
6364 pr_err("%s: gpio_request failed for GPIO_JOYSTICK_EN\n",
6365 __func__);
6366 goto fail_gpio_oe;
6367 }
6368
6369 rc = gpio_direction_output(GPIO_JOYSTICK_EN, 1);
6370 if (rc) {
6371 pr_err("%s: gpio_direction_output failed for GPIO_JOYSTICK_EN\n",
6372 __func__);
6373 gpio_free(GPIO_JOYSTICK_EN);
6374 goto fail_gpio_oe;
6375 }
6376
6377 for (i = 0; i < ARRAY_SIZE(vregs_tdisc_name); i++) {
6378 vregs_tdisc[i] = regulator_get(NULL, vregs_tdisc_name[i]);
6379 if (IS_ERR(vregs_tdisc[i])) {
6380 printk(KERN_ERR "%s: regulator get %s failed (%ld)\n",
6381 __func__, vregs_tdisc_name[i],
6382 PTR_ERR(vregs_tdisc[i]));
6383 rc = PTR_ERR(vregs_tdisc[i]);
6384 goto vreg_get_fail;
6385 }
6386
6387 rc = regulator_set_voltage(vregs_tdisc[i],
6388 vregs_tdisc_val[i], vregs_tdisc_val[i]);
6389 if (rc) {
6390 printk(KERN_ERR "%s: regulator_set_voltage() = %d\n",
6391 __func__, rc);
6392 goto vreg_set_voltage_fail;
6393 }
6394 }
6395
6396 return rc;
6397vreg_set_voltage_fail:
6398 i++;
6399vreg_get_fail:
6400 while (i)
6401 regulator_put(vregs_tdisc[--i]);
6402fail_gpio_oe:
6403 gpio_free(PMIC_GPIO_TDISC);
6404 return rc;
6405}
6406
6407static void tdisc_shinetsu_release(void)
6408{
6409 int i;
6410
6411 for (i = 0; i < ARRAY_SIZE(vregs_tdisc_name); i++)
6412 regulator_put(vregs_tdisc[i]);
6413
6414 gpio_free(PMIC_GPIO_TDISC);
6415 gpio_free(GPIO_JOYSTICK_EN);
6416}
6417
6418static int tdisc_shinetsu_enable(void)
6419{
6420 int i, rc = -EINVAL;
6421
6422 for (i = 0; i < ARRAY_SIZE(vregs_tdisc_name); i++) {
6423 rc = regulator_enable(vregs_tdisc[i]);
6424 if (rc < 0) {
6425 printk(KERN_ERR "%s: vreg %s enable failed (%d)\n",
6426 __func__, vregs_tdisc_name[i], rc);
6427 goto vreg_fail;
6428 }
6429 }
6430
6431 /* Enable the OE (output enable) gpio */
6432 gpio_set_value_cansleep(GPIO_JOYSTICK_EN, 1);
6433 /* voltage and gpio stabilization delay */
6434 msleep(50);
6435
6436 return 0;
6437vreg_fail:
6438 while (i)
6439 regulator_disable(vregs_tdisc[--i]);
6440 return rc;
6441}
6442
6443static int tdisc_shinetsu_disable(void)
6444{
6445 int i, rc;
6446
6447 for (i = 0; i < ARRAY_SIZE(vregs_tdisc_name); i++) {
6448 rc = regulator_disable(vregs_tdisc[i]);
6449 if (rc < 0) {
6450 printk(KERN_ERR "%s: vreg %s disable failed (%d)\n",
6451 __func__, vregs_tdisc_name[i], rc);
6452 goto tdisc_reg_fail;
6453 }
6454 }
6455
6456 /* Disable the OE (output enable) gpio */
6457 gpio_set_value_cansleep(GPIO_JOYSTICK_EN, 0);
6458
6459 return 0;
6460
6461tdisc_reg_fail:
6462 while (i)
6463 regulator_enable(vregs_tdisc[--i]);
6464 return rc;
6465}
6466
6467static struct tdisc_abs_values tdisc_abs = {
6468 .x_max = 32,
6469 .y_max = 32,
6470 .x_min = -32,
6471 .y_min = -32,
6472 .pressure_max = 32,
6473 .pressure_min = 0,
6474};
6475
6476static struct tdisc_platform_data tdisc_data = {
6477 .tdisc_setup = tdisc_shinetsu_setup,
6478 .tdisc_release = tdisc_shinetsu_release,
6479 .tdisc_enable = tdisc_shinetsu_enable,
6480 .tdisc_disable = tdisc_shinetsu_disable,
6481 .tdisc_wakeup = 0,
6482 .tdisc_gpio = PMIC_GPIO_TDISC,
6483 .tdisc_report_keys = true,
6484 .tdisc_report_relative = true,
6485 .tdisc_report_absolute = false,
6486 .tdisc_report_wheel = false,
6487 .tdisc_reverse_x = false,
6488 .tdisc_reverse_y = true,
6489 .tdisc_abs = &tdisc_abs,
6490};
6491
6492static struct i2c_board_info msm_i2c_gsbi3_tdisc_info[] = {
6493 {
6494 I2C_BOARD_INFO("vtd518", TDISC_I2C_SLAVE_ADDR),
6495 .irq = TDISC_INT,
6496 .platform_data = &tdisc_data,
6497 },
6498};
6499#endif
6500
6501#define PM_GPIO_CDC_RST_N 20
6502#define GPIO_CDC_RST_N PM8058_GPIO_PM_TO_SYS(PM_GPIO_CDC_RST_N)
6503
6504static struct regulator *vreg_timpani_1;
6505static struct regulator *vreg_timpani_2;
6506
6507static unsigned int msm_timpani_setup_power(void)
6508{
6509 int rc;
6510
6511 vreg_timpani_1 = regulator_get(NULL, "8058_l0");
6512 if (IS_ERR(vreg_timpani_1)) {
6513 pr_err("%s: Unable to get 8058_l0\n", __func__);
6514 return -ENODEV;
6515 }
6516
6517 vreg_timpani_2 = regulator_get(NULL, "8058_s3");
6518 if (IS_ERR(vreg_timpani_2)) {
6519 pr_err("%s: Unable to get 8058_s3\n", __func__);
6520 regulator_put(vreg_timpani_1);
6521 return -ENODEV;
6522 }
6523
6524 rc = regulator_set_voltage(vreg_timpani_1, 1200000, 1200000);
6525 if (rc) {
6526 pr_err("%s: unable to set L0 voltage to 1.2V\n", __func__);
6527 goto fail;
6528 }
6529
6530 rc = regulator_set_voltage(vreg_timpani_2, 1800000, 1800000);
6531 if (rc) {
6532 pr_err("%s: unable to set S3 voltage to 1.8V\n", __func__);
6533 goto fail;
6534 }
6535
6536 rc = regulator_enable(vreg_timpani_1);
6537 if (rc) {
6538 pr_err("%s: Enable regulator 8058_l0 failed\n", __func__);
6539 goto fail;
6540 }
6541
6542 /* The settings for LDO0 should be set such that
6543 * it doesn't require to reset the timpani. */
6544 rc = regulator_set_optimum_mode(vreg_timpani_1, 5000);
6545 if (rc < 0) {
6546 pr_err("Timpani regulator optimum mode setting failed\n");
6547 goto fail;
6548 }
6549
6550 rc = regulator_enable(vreg_timpani_2);
6551 if (rc) {
6552 pr_err("%s: Enable regulator 8058_s3 failed\n", __func__);
6553 regulator_disable(vreg_timpani_1);
6554 goto fail;
6555 }
6556
6557 rc = gpio_request(GPIO_CDC_RST_N, "CDC_RST_N");
6558 if (rc) {
6559 pr_err("%s: GPIO Request %d failed\n", __func__,
6560 GPIO_CDC_RST_N);
6561 regulator_disable(vreg_timpani_1);
6562 regulator_disable(vreg_timpani_2);
6563 goto fail;
6564 } else {
6565 gpio_direction_output(GPIO_CDC_RST_N, 1);
6566 usleep_range(1000, 1050);
6567 gpio_direction_output(GPIO_CDC_RST_N, 0);
6568 usleep_range(1000, 1050);
6569 gpio_direction_output(GPIO_CDC_RST_N, 1);
6570 gpio_free(GPIO_CDC_RST_N);
6571 }
6572 return rc;
6573
6574fail:
6575 regulator_put(vreg_timpani_1);
6576 regulator_put(vreg_timpani_2);
6577 return rc;
6578}
6579
6580static void msm_timpani_shutdown_power(void)
6581{
6582 int rc;
6583
6584 rc = regulator_disable(vreg_timpani_1);
6585 if (rc)
6586 pr_err("%s: Disable regulator 8058_l0 failed\n", __func__);
6587
6588 regulator_put(vreg_timpani_1);
6589
6590 rc = regulator_disable(vreg_timpani_2);
6591 if (rc)
6592 pr_err("%s: Disable regulator 8058_s3 failed\n", __func__);
6593
6594 regulator_put(vreg_timpani_2);
6595}
6596
6597/* Power analog function of codec */
6598static struct regulator *vreg_timpani_cdc_apwr;
6599static int msm_timpani_codec_power(int vreg_on)
6600{
6601 int rc = 0;
6602
6603 if (!vreg_timpani_cdc_apwr) {
6604
6605 vreg_timpani_cdc_apwr = regulator_get(NULL, "8058_s4");
6606
6607 if (IS_ERR(vreg_timpani_cdc_apwr)) {
6608 pr_err("%s: vreg_get failed (%ld)\n",
6609 __func__, PTR_ERR(vreg_timpani_cdc_apwr));
6610 rc = PTR_ERR(vreg_timpani_cdc_apwr);
6611 return rc;
6612 }
6613 }
6614
6615 if (vreg_on) {
6616
6617 rc = regulator_set_voltage(vreg_timpani_cdc_apwr,
6618 2200000, 2200000);
6619 if (rc) {
6620 pr_err("%s: unable to set 8058_s4 voltage to 2.2 V\n",
6621 __func__);
6622 goto vreg_fail;
6623 }
6624
6625 rc = regulator_enable(vreg_timpani_cdc_apwr);
6626 if (rc) {
6627 pr_err("%s: vreg_enable failed %d\n", __func__, rc);
6628 goto vreg_fail;
6629 }
6630 } else {
6631 rc = regulator_disable(vreg_timpani_cdc_apwr);
6632 if (rc) {
6633 pr_err("%s: vreg_disable failed %d\n",
6634 __func__, rc);
6635 goto vreg_fail;
6636 }
6637 }
6638
6639 return 0;
6640
6641vreg_fail:
6642 regulator_put(vreg_timpani_cdc_apwr);
6643 vreg_timpani_cdc_apwr = NULL;
6644 return rc;
6645}
6646
6647static struct marimba_codec_platform_data timpani_codec_pdata = {
6648 .marimba_codec_power = msm_timpani_codec_power,
6649};
6650
6651#define TIMPANI_SLAVE_ID_CDC_ADDR 0X77
6652#define TIMPANI_SLAVE_ID_QMEMBIST_ADDR 0X66
6653
6654static struct marimba_platform_data timpani_pdata = {
6655 .slave_id[MARIMBA_SLAVE_ID_CDC] = TIMPANI_SLAVE_ID_CDC_ADDR,
6656 .slave_id[MARIMBA_SLAVE_ID_QMEMBIST] = TIMPANI_SLAVE_ID_QMEMBIST_ADDR,
6657 .marimba_setup = msm_timpani_setup_power,
6658 .marimba_shutdown = msm_timpani_shutdown_power,
6659 .codec = &timpani_codec_pdata,
6660 .tsadc_ssbi_adap = MARIMBA_SSBI_ADAP,
6661};
6662
6663#define TIMPANI_I2C_SLAVE_ADDR 0xD
6664
6665static struct i2c_board_info msm_i2c_gsbi7_timpani_info[] = {
6666 {
6667 I2C_BOARD_INFO("timpani", TIMPANI_I2C_SLAVE_ADDR),
6668 .platform_data = &timpani_pdata,
6669 },
6670};
6671
Lei Zhou338cab82011-08-19 13:38:17 -04006672#ifdef CONFIG_SND_SOC_WM8903
6673static struct wm8903_platform_data wm8903_pdata = {
6674 .gpio_cfg[2] = 0x3A8,
6675};
6676
6677#define WM8903_I2C_SLAVE_ADDR 0x34
6678static struct i2c_board_info wm8903_codec_i2c_info[] = {
6679 {
6680 I2C_BOARD_INFO("wm8903", WM8903_I2C_SLAVE_ADDR >> 1),
6681 .platform_data = &wm8903_pdata,
6682 },
6683};
6684#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006685#ifdef CONFIG_PMIC8901
6686
6687#define PM8901_GPIO_INT 91
6688
6689static struct pm8901_gpio_platform_data pm8901_mpp_data = {
6690 .gpio_base = PM8901_GPIO_PM_TO_SYS(0),
6691 .irq_base = PM8901_MPP_IRQ(PM8901_IRQ_BASE, 0),
6692};
6693
6694static struct resource pm8901_temp_alarm[] = {
6695 {
6696 .start = PM8901_TEMP_ALARM_IRQ(PM8901_IRQ_BASE),
6697 .end = PM8901_TEMP_ALARM_IRQ(PM8901_IRQ_BASE),
6698 .flags = IORESOURCE_IRQ,
6699 },
6700 {
6701 .start = PM8901_TEMP_HI_ALARM_IRQ(PM8901_IRQ_BASE),
6702 .end = PM8901_TEMP_HI_ALARM_IRQ(PM8901_IRQ_BASE),
6703 .flags = IORESOURCE_IRQ,
6704 },
6705};
6706
6707/*
6708 * Consumer specific regulator names:
6709 * regulator name consumer dev_name
6710 */
6711static struct regulator_consumer_supply vreg_consumers_8901_MPP0[] = {
6712 REGULATOR_SUPPLY("8901_mpp0", NULL),
6713};
6714static struct regulator_consumer_supply vreg_consumers_8901_USB_OTG[] = {
6715 REGULATOR_SUPPLY("8901_usb_otg", NULL),
6716};
6717static struct regulator_consumer_supply vreg_consumers_8901_HDMI_MVS[] = {
6718 REGULATOR_SUPPLY("8901_hdmi_mvs", NULL),
6719};
6720
6721#define PM8901_VREG_INIT(_id, _min_uV, _max_uV, _modes, _ops, _apply_uV, \
6722 _always_on, _active_high) \
6723 [PM8901_VREG_ID_##_id] = { \
6724 .init_data = { \
6725 .constraints = { \
6726 .valid_modes_mask = _modes, \
6727 .valid_ops_mask = _ops, \
6728 .min_uV = _min_uV, \
6729 .max_uV = _max_uV, \
6730 .input_uV = _min_uV, \
6731 .apply_uV = _apply_uV, \
6732 .always_on = _always_on, \
6733 }, \
6734 .consumer_supplies = vreg_consumers_8901_##_id, \
6735 .num_consumer_supplies = \
6736 ARRAY_SIZE(vreg_consumers_8901_##_id), \
6737 }, \
6738 .active_high = _active_high, \
6739 }
6740
6741#define PM8901_VREG_INIT_MPP(_id, _active_high) \
6742 PM8901_VREG_INIT(_id, 0, 0, REGULATOR_MODE_NORMAL, \
6743 REGULATOR_CHANGE_STATUS, 0, 0, _active_high)
6744
6745#define PM8901_VREG_INIT_VS(_id) \
6746 PM8901_VREG_INIT(_id, 0, 0, REGULATOR_MODE_NORMAL, \
6747 REGULATOR_CHANGE_STATUS, 0, 0, 0)
6748
6749static struct pm8901_vreg_pdata pm8901_vreg_init_pdata[PM8901_VREG_MAX] = {
6750 PM8901_VREG_INIT_MPP(MPP0, 1),
6751
6752 PM8901_VREG_INIT_VS(USB_OTG),
6753 PM8901_VREG_INIT_VS(HDMI_MVS),
6754};
6755
6756#define PM8901_VREG(_id) { \
6757 .name = "pm8901-regulator", \
6758 .id = _id, \
6759 .platform_data = &pm8901_vreg_init_pdata[_id], \
6760 .pdata_size = sizeof(pm8901_vreg_init_pdata[_id]), \
6761}
6762
6763static struct mfd_cell pm8901_subdevs[] = {
6764 { .name = "pm8901-mpp",
6765 .id = -1,
6766 .platform_data = &pm8901_mpp_data,
6767 .pdata_size = sizeof(pm8901_mpp_data),
6768 },
6769 { .name = "pm8901-tm",
6770 .id = -1,
6771 .num_resources = ARRAY_SIZE(pm8901_temp_alarm),
6772 .resources = pm8901_temp_alarm,
6773 },
6774 PM8901_VREG(PM8901_VREG_ID_MPP0),
6775 PM8901_VREG(PM8901_VREG_ID_USB_OTG),
6776 PM8901_VREG(PM8901_VREG_ID_HDMI_MVS),
6777};
6778
6779static struct pm8901_platform_data pm8901_platform_data = {
6780 .irq_base = PM8901_IRQ_BASE,
6781 .num_subdevs = ARRAY_SIZE(pm8901_subdevs),
6782 .sub_devices = pm8901_subdevs,
6783 .irq_trigger_flags = IRQF_TRIGGER_LOW,
6784};
6785
6786static struct i2c_board_info pm8901_boardinfo[] __initdata = {
6787 {
6788 I2C_BOARD_INFO("pm8901-core", 0x55),
6789 .irq = MSM_GPIO_TO_INT(PM8901_GPIO_INT),
6790 .platform_data = &pm8901_platform_data,
6791 },
6792};
6793
6794#endif /* CONFIG_PMIC8901 */
6795
6796#if defined(CONFIG_MARIMBA_CORE) && (defined(CONFIG_GPIO_SX150X) \
6797 || defined(CONFIG_GPIO_SX150X_MODULE))
6798
6799static struct regulator *vreg_bahama;
Zhang Chang Kene1fd3da2011-08-10 08:25:57 -04006800static int msm_bahama_sys_rst = GPIO_MS_SYS_RESET_N;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006801
6802struct bahama_config_register{
6803 u8 reg;
6804 u8 value;
6805 u8 mask;
6806};
6807
6808enum version{
6809 VER_1_0,
6810 VER_2_0,
6811 VER_UNSUPPORTED = 0xFF
6812};
6813
6814static u8 read_bahama_ver(void)
6815{
6816 int rc;
6817 struct marimba config = { .mod_id = SLAVE_ID_BAHAMA };
6818 u8 bahama_version;
6819
6820 rc = marimba_read_bit_mask(&config, 0x00, &bahama_version, 1, 0x1F);
6821 if (rc < 0) {
6822 printk(KERN_ERR
6823 "%s: version read failed: %d\n",
6824 __func__, rc);
6825 return VER_UNSUPPORTED;
6826 } else {
6827 printk(KERN_INFO
6828 "%s: version read got: 0x%x\n",
6829 __func__, bahama_version);
6830 }
6831
6832 switch (bahama_version) {
6833 case 0x08: /* varient of bahama v1 */
6834 case 0x10:
6835 case 0x00:
6836 return VER_1_0;
6837 case 0x09: /* variant of bahama v2 */
6838 return VER_2_0;
6839 default:
6840 return VER_UNSUPPORTED;
6841 }
6842}
6843
6844static unsigned int msm_bahama_setup_power(void)
6845{
6846 int rc = 0;
6847 const char *msm_bahama_regulator = "8058_s3";
Zhang Chang Kene1fd3da2011-08-10 08:25:57 -04006848
6849 if (machine_is_msm8x60_dragon())
6850 msm_bahama_sys_rst = GPIO_CDC_RST_N;
6851
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006852 vreg_bahama = regulator_get(NULL, msm_bahama_regulator);
6853
6854 if (IS_ERR(vreg_bahama)) {
6855 rc = PTR_ERR(vreg_bahama);
6856 pr_err("%s: regulator_get %s = %d\n", __func__,
6857 msm_bahama_regulator, rc);
6858 }
6859
6860 if (!rc)
6861 rc = regulator_set_voltage(vreg_bahama, 1800000, 1800000);
6862 else {
6863 pr_err("%s: regulator_set_voltage %s = %d\n", __func__,
6864 msm_bahama_regulator, rc);
6865 goto unget;
6866 }
6867
6868 if (!rc)
6869 rc = regulator_enable(vreg_bahama);
6870 else {
6871 pr_err("%s: regulator_enable %s = %d\n", __func__,
6872 msm_bahama_regulator, rc);
6873 goto unget;
6874 }
6875
Zhang Chang Kene1fd3da2011-08-10 08:25:57 -04006876 if (!rc) {
6877 rc = gpio_request(msm_bahama_sys_rst, "bahama sys_rst_n");
6878 } else {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006879 pr_err("%s: gpio_request %d = %d\n", __func__,
Zhang Chang Kene1fd3da2011-08-10 08:25:57 -04006880 msm_bahama_sys_rst, rc);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006881 goto unenable;
6882 }
6883
Siddartha Mohanadoss72d796e2011-07-20 22:08:34 -07006884 if (!rc) {
Zhang Chang Kene1fd3da2011-08-10 08:25:57 -04006885 gpio_direction_output(msm_bahama_sys_rst, 0);
Siddartha Mohanadoss72d796e2011-07-20 22:08:34 -07006886 usleep_range(1000, 1050);
Zhang Chang Kene1fd3da2011-08-10 08:25:57 -04006887 gpio_set_value_cansleep(msm_bahama_sys_rst, 1);
Siddartha Mohanadoss72d796e2011-07-20 22:08:34 -07006888 usleep_range(1000, 1050);
6889 } else {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006890 pr_err("%s: gpio_direction_output %d = %d\n", __func__,
Zhang Chang Kene1fd3da2011-08-10 08:25:57 -04006891 msm_bahama_sys_rst, rc);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006892 goto unrequest;
6893 }
6894
6895 return rc;
6896
6897unrequest:
Zhang Chang Kene1fd3da2011-08-10 08:25:57 -04006898 gpio_free(msm_bahama_sys_rst);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006899unenable:
6900 regulator_disable(vreg_bahama);
6901unget:
6902 regulator_put(vreg_bahama);
6903 return rc;
6904};
6905static unsigned int msm_bahama_shutdown_power(int value)
6906
6907
6908{
Zhang Chang Kene1fd3da2011-08-10 08:25:57 -04006909 gpio_set_value_cansleep(msm_bahama_sys_rst, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006910
Zhang Chang Kene1fd3da2011-08-10 08:25:57 -04006911 gpio_free(msm_bahama_sys_rst);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006912
6913 regulator_disable(vreg_bahama);
6914
6915 regulator_put(vreg_bahama);
6916
6917 return 0;
6918};
6919
6920static unsigned int msm_bahama_core_config(int type)
6921{
6922 int rc = 0;
6923
6924 if (type == BAHAMA_ID) {
6925
6926 int i;
6927 struct marimba config = { .mod_id = SLAVE_ID_BAHAMA };
6928
6929 const struct bahama_config_register v20_init[] = {
6930 /* reg, value, mask */
6931 { 0xF4, 0x84, 0xFF }, /* AREG */
6932 { 0xF0, 0x04, 0xFF } /* DREG */
6933 };
6934
6935 if (read_bahama_ver() == VER_2_0) {
6936 for (i = 0; i < ARRAY_SIZE(v20_init); i++) {
6937 u8 value = v20_init[i].value;
6938 rc = marimba_write_bit_mask(&config,
6939 v20_init[i].reg,
6940 &value,
6941 sizeof(v20_init[i].value),
6942 v20_init[i].mask);
6943 if (rc < 0) {
6944 printk(KERN_ERR
6945 "%s: reg %d write failed: %d\n",
6946 __func__, v20_init[i].reg, rc);
6947 return rc;
6948 }
6949 printk(KERN_INFO "%s: reg 0x%02x value 0x%02x"
6950 " mask 0x%02x\n",
6951 __func__, v20_init[i].reg,
6952 v20_init[i].value, v20_init[i].mask);
6953 }
6954 }
6955 }
6956 printk(KERN_INFO "core type: %d\n", type);
6957
6958 return rc;
6959}
6960
6961static struct regulator *fm_regulator_s3;
6962static struct msm_xo_voter *fm_clock;
6963
6964static int fm_radio_setup(struct marimba_fm_platform_data *pdata)
6965{
6966 int rc = 0;
6967 struct pm8058_gpio cfg = {
6968 .direction = PM_GPIO_DIR_IN,
6969 .pull = PM_GPIO_PULL_NO,
6970 .vin_sel = PM_GPIO_VIN_S3,
6971 .function = PM_GPIO_FUNC_NORMAL,
6972 .inv_int_pol = 0,
6973 };
6974
6975 if (!fm_regulator_s3) {
6976 fm_regulator_s3 = regulator_get(NULL, "8058_s3");
6977 if (IS_ERR(fm_regulator_s3)) {
6978 rc = PTR_ERR(fm_regulator_s3);
6979 printk(KERN_ERR "%s: regulator get s3 (%d)\n",
6980 __func__, rc);
6981 goto out;
6982 }
6983 }
6984
6985
6986 rc = regulator_set_voltage(fm_regulator_s3, 1800000, 1800000);
6987 if (rc < 0) {
6988 printk(KERN_ERR "%s: regulator set voltage failed (%d)\n",
6989 __func__, rc);
6990 goto fm_fail_put;
6991 }
6992
6993 rc = regulator_enable(fm_regulator_s3);
6994 if (rc < 0) {
6995 printk(KERN_ERR "%s: regulator s3 enable failed (%d)\n",
6996 __func__, rc);
6997 goto fm_fail_put;
6998 }
6999
7000 /*Vote for XO clock*/
7001 fm_clock = msm_xo_get(MSM_XO_TCXO_D0, "fm_power");
7002
7003 if (IS_ERR(fm_clock)) {
7004 rc = PTR_ERR(fm_clock);
7005 printk(KERN_ERR "%s: Couldn't get TCXO_D0 vote for FM (%d)\n",
7006 __func__, rc);
7007 goto fm_fail_switch;
7008 }
7009
7010 rc = msm_xo_mode_vote(fm_clock, MSM_XO_MODE_ON);
7011 if (rc < 0) {
7012 printk(KERN_ERR "%s: Failed to vote for TCX0_D0 ON (%d)\n",
7013 __func__, rc);
7014 goto fm_fail_vote;
7015 }
7016
7017 /*GPIO 18 on PMIC is FM_IRQ*/
7018 rc = pm8058_gpio_config(FM_GPIO, &cfg);
7019 if (rc) {
7020 printk(KERN_ERR "%s: return val of pm8058_gpio_config: %d\n",
7021 __func__, rc);
7022 goto fm_fail_clock;
7023 }
7024 goto out;
7025
7026fm_fail_clock:
7027 msm_xo_mode_vote(fm_clock, MSM_XO_MODE_OFF);
7028fm_fail_vote:
7029 msm_xo_put(fm_clock);
7030fm_fail_switch:
7031 regulator_disable(fm_regulator_s3);
7032fm_fail_put:
7033 regulator_put(fm_regulator_s3);
7034out:
7035 return rc;
7036};
7037
7038static void fm_radio_shutdown(struct marimba_fm_platform_data *pdata)
7039{
7040 int rc = 0;
7041 if (fm_regulator_s3 != NULL) {
7042 rc = regulator_disable(fm_regulator_s3);
7043 if (rc < 0) {
7044 printk(KERN_ERR "%s: regulator s3 disable (%d)\n",
7045 __func__, rc);
7046 }
7047 regulator_put(fm_regulator_s3);
7048 fm_regulator_s3 = NULL;
7049 }
7050 printk(KERN_ERR "%s: Voting off for XO", __func__);
7051
7052 if (fm_clock != NULL) {
7053 rc = msm_xo_mode_vote(fm_clock, MSM_XO_MODE_OFF);
7054 if (rc < 0) {
7055 printk(KERN_ERR "%s: Voting off XO clock (%d)\n",
7056 __func__, rc);
7057 }
7058 msm_xo_put(fm_clock);
7059 }
7060 printk(KERN_ERR "%s: coming out of fm_radio_shutdown", __func__);
7061}
7062
7063/* Slave id address for FM/CDC/QMEMBIST
7064 * Values can be programmed using Marimba slave id 0
7065 * should there be a conflict with other I2C devices
7066 * */
7067#define BAHAMA_SLAVE_ID_FM_ADDR 0x2A
7068#define BAHAMA_SLAVE_ID_QMEMBIST_ADDR 0x7B
7069
7070static struct marimba_fm_platform_data marimba_fm_pdata = {
7071 .fm_setup = fm_radio_setup,
7072 .fm_shutdown = fm_radio_shutdown,
7073 .irq = PM8058_GPIO_IRQ(PM8058_IRQ_BASE, FM_GPIO),
7074 .is_fm_soc_i2s_master = false,
7075 .config_i2s_gpio = NULL,
7076};
7077
7078/*
7079Just initializing the BAHAMA related slave
7080*/
7081static struct marimba_platform_data marimba_pdata = {
7082 .slave_id[SLAVE_ID_BAHAMA_FM] = BAHAMA_SLAVE_ID_FM_ADDR,
7083 .slave_id[SLAVE_ID_BAHAMA_QMEMBIST] = BAHAMA_SLAVE_ID_QMEMBIST_ADDR,
7084 .bahama_setup = msm_bahama_setup_power,
7085 .bahama_shutdown = msm_bahama_shutdown_power,
7086 .bahama_core_config = msm_bahama_core_config,
7087 .fm = &marimba_fm_pdata,
7088 .tsadc_ssbi_adap = MARIMBA_SSBI_ADAP,
7089};
7090
7091
7092static struct i2c_board_info msm_marimba_board_info[] = {
7093 {
7094 I2C_BOARD_INFO("marimba", 0xc),
7095 .platform_data = &marimba_pdata,
7096 }
7097};
7098#endif /* CONFIG_MAIMBA_CORE */
7099
7100#ifdef CONFIG_I2C
7101#define I2C_SURF 1
7102#define I2C_FFA (1 << 1)
7103#define I2C_RUMI (1 << 2)
7104#define I2C_SIM (1 << 3)
7105#define I2C_FLUID (1 << 4)
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04007106#define I2C_DRAGON (1 << 5)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007107
7108struct i2c_registry {
7109 u8 machs;
7110 int bus;
7111 struct i2c_board_info *info;
7112 int len;
7113};
7114
7115static struct i2c_registry msm8x60_i2c_devices[] __initdata = {
7116#ifdef CONFIG_PMIC8058
7117 {
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04007118 I2C_SURF | I2C_FFA | I2C_FLUID | I2C_DRAGON,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007119 MSM_SSBI1_I2C_BUS_ID,
7120 pm8058_boardinfo,
7121 ARRAY_SIZE(pm8058_boardinfo),
7122 },
7123#endif
7124#ifdef CONFIG_PMIC8901
7125 {
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04007126 I2C_SURF | I2C_FFA | I2C_FLUID | I2C_DRAGON,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007127 MSM_SSBI2_I2C_BUS_ID,
7128 pm8901_boardinfo,
7129 ARRAY_SIZE(pm8901_boardinfo),
7130 },
7131#endif
7132#if defined(CONFIG_GPIO_SX150X) || defined(CONFIG_GPIO_SX150X_MODULE)
7133 {
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04007134 I2C_SURF | I2C_FFA | I2C_DRAGON,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007135 MSM_GSBI8_QUP_I2C_BUS_ID,
7136 core_expander_i2c_info,
7137 ARRAY_SIZE(core_expander_i2c_info),
7138 },
7139 {
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04007140 I2C_SURF | I2C_FFA | I2C_DRAGON,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007141 MSM_GSBI8_QUP_I2C_BUS_ID,
7142 docking_expander_i2c_info,
7143 ARRAY_SIZE(docking_expander_i2c_info),
7144 },
7145 {
7146 I2C_SURF,
7147 MSM_GSBI8_QUP_I2C_BUS_ID,
7148 surf_expanders_i2c_info,
7149 ARRAY_SIZE(surf_expanders_i2c_info),
7150 },
7151 {
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04007152 I2C_SURF | I2C_FFA | I2C_DRAGON,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007153 MSM_GSBI3_QUP_I2C_BUS_ID,
7154 fha_expanders_i2c_info,
7155 ARRAY_SIZE(fha_expanders_i2c_info),
7156 },
7157 {
7158 I2C_FLUID,
7159 MSM_GSBI3_QUP_I2C_BUS_ID,
7160 fluid_expanders_i2c_info,
7161 ARRAY_SIZE(fluid_expanders_i2c_info),
7162 },
7163 {
7164 I2C_FLUID,
7165 MSM_GSBI8_QUP_I2C_BUS_ID,
7166 fluid_core_expander_i2c_info,
7167 ARRAY_SIZE(fluid_core_expander_i2c_info),
7168 },
7169#endif
7170#if defined(CONFIG_TOUCHDISC_VTD518_SHINETSU) || \
7171 defined(CONFIG_TOUCHDISC_VTD518_SHINETSU_MODULE)
7172 {
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04007173 I2C_SURF | I2C_FFA | I2C_FLUID | I2C_DRAGON,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007174 MSM_GSBI3_QUP_I2C_BUS_ID,
7175 msm_i2c_gsbi3_tdisc_info,
7176 ARRAY_SIZE(msm_i2c_gsbi3_tdisc_info),
7177 },
7178#endif
7179 {
Zhang Chang Ken211df572011-07-05 19:16:39 -04007180 I2C_SURF | I2C_FFA | I2C_FLUID,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007181 MSM_GSBI3_QUP_I2C_BUS_ID,
7182 cy8ctmg200_board_info,
7183 ARRAY_SIZE(cy8ctmg200_board_info),
7184 },
Zhang Chang Ken211df572011-07-05 19:16:39 -04007185 {
7186 I2C_DRAGON,
7187 MSM_GSBI3_QUP_I2C_BUS_ID,
7188 cy8ctma340_dragon_board_info,
7189 ARRAY_SIZE(cy8ctma340_dragon_board_info),
7190 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007191#if defined(CONFIG_TOUCHSCREEN_CYTTSP_I2C) || \
7192 defined(CONFIG_TOUCHSCREEN_CYTTSP_I2C_MODULE)
7193 {
7194 I2C_FLUID,
7195 MSM_GSBI3_QUP_I2C_BUS_ID,
7196 cyttsp_fluid_info,
7197 ARRAY_SIZE(cyttsp_fluid_info),
7198 },
7199 {
7200 I2C_FFA | I2C_SURF,
7201 MSM_GSBI3_QUP_I2C_BUS_ID,
7202 cyttsp_ffa_info,
7203 ARRAY_SIZE(cyttsp_ffa_info),
7204 },
7205#endif
7206#ifdef CONFIG_MSM_CAMERA
Jilai Wang971f97f2011-07-13 14:25:25 -04007207 {
7208 I2C_SURF | I2C_FFA | I2C_FLUID ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007209 MSM_GSBI4_QUP_I2C_BUS_ID,
7210 msm_camera_boardinfo,
7211 ARRAY_SIZE(msm_camera_boardinfo),
7212 },
Jilai Wang971f97f2011-07-13 14:25:25 -04007213 {
7214 I2C_DRAGON,
7215 MSM_GSBI4_QUP_I2C_BUS_ID,
7216 msm_camera_dragon_boardinfo,
7217 ARRAY_SIZE(msm_camera_dragon_boardinfo),
7218 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007219#endif
7220 {
7221 I2C_SURF | I2C_FFA | I2C_FLUID,
7222 MSM_GSBI7_QUP_I2C_BUS_ID,
7223 msm_i2c_gsbi7_timpani_info,
7224 ARRAY_SIZE(msm_i2c_gsbi7_timpani_info),
7225 },
7226#if defined(CONFIG_MARIMBA_CORE)
7227 {
Zhang Chang Kene1fd3da2011-08-10 08:25:57 -04007228 I2C_SURF | I2C_FFA | I2C_FLUID | I2C_DRAGON,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007229 MSM_GSBI7_QUP_I2C_BUS_ID,
7230 msm_marimba_board_info,
7231 ARRAY_SIZE(msm_marimba_board_info),
7232 },
7233#endif /* CONFIG_MARIMBA_CORE */
7234#ifdef CONFIG_ISL9519_CHARGER
7235 {
7236 I2C_SURF | I2C_FFA,
7237 MSM_GSBI8_QUP_I2C_BUS_ID,
7238 isl_charger_i2c_info,
7239 ARRAY_SIZE(isl_charger_i2c_info),
7240 },
7241#endif
7242#if defined(CONFIG_HAPTIC_ISA1200) || \
7243 defined(CONFIG_HAPTIC_ISA1200_MODULE)
7244 {
7245 I2C_FLUID,
7246 MSM_GSBI8_QUP_I2C_BUS_ID,
7247 msm_isa1200_board_info,
7248 ARRAY_SIZE(msm_isa1200_board_info),
7249 },
7250#endif
7251#if defined(CONFIG_SMB137B_CHARGER) || defined(CONFIG_SMB137B_CHARGER_MODULE)
7252 {
7253 I2C_FLUID,
7254 MSM_GSBI8_QUP_I2C_BUS_ID,
7255 smb137b_charger_i2c_info,
7256 ARRAY_SIZE(smb137b_charger_i2c_info),
7257 },
7258#endif
7259#if defined(CONFIG_BATTERY_BQ27520) || \
7260 defined(CONFIG_BATTERY_BQ27520_MODULE)
7261 {
7262 I2C_FLUID,
7263 MSM_GSBI8_QUP_I2C_BUS_ID,
7264 msm_bq27520_board_info,
7265 ARRAY_SIZE(msm_bq27520_board_info),
7266 },
7267#endif
Lei Zhou338cab82011-08-19 13:38:17 -04007268#if defined(CONFIG_SND_SOC_WM8903) || defined(CONFIG_SND_SOC_WM8903_MODULE)
7269 {
7270 I2C_DRAGON,
7271 MSM_GSBI8_QUP_I2C_BUS_ID,
7272 wm8903_codec_i2c_info,
7273 ARRAY_SIZE(wm8903_codec_i2c_info),
7274 },
7275#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007276};
7277#endif /* CONFIG_I2C */
7278
7279static void fixup_i2c_configs(void)
7280{
7281#ifdef CONFIG_I2C
7282#if defined(CONFIG_GPIO_SX150X) || defined(CONFIG_GPIO_SX150X_MODULE)
7283 if (machine_is_msm8x60_surf() || machine_is_msm8x60_fusion())
7284 sx150x_data[SX150X_CORE].irq_summary =
7285 PM8058_GPIO_IRQ(PM8058_IRQ_BASE, UI_INT2_N);
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04007286 else if (machine_is_msm8x60_ffa() || machine_is_msm8x60_fusn_ffa() ||
7287 machine_is_msm8x60_dragon())
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007288 sx150x_data[SX150X_CORE].irq_summary =
7289 PM8058_GPIO_IRQ(PM8058_IRQ_BASE, UI_INT1_N);
7290 else if (machine_is_msm8x60_fluid())
7291 sx150x_data[SX150X_CORE_FLUID].irq_summary =
7292 PM8058_GPIO_IRQ(PM8058_IRQ_BASE, UI_INT1_N);
7293#endif
7294 /*
7295 * Set PMIC 8901 MPP0 active_high to 0 for surf and charm_surf. This
7296 * implies that the regulator connected to MPP0 is enabled when
7297 * MPP0 is low.
7298 */
7299 if (machine_is_msm8x60_surf() || machine_is_msm8x60_fusion())
7300 pm8901_vreg_init_pdata[PM8901_VREG_ID_MPP0].active_high = 0;
7301 else
7302 pm8901_vreg_init_pdata[PM8901_VREG_ID_MPP0].active_high = 1;
7303#endif
7304}
7305
7306static void register_i2c_devices(void)
7307{
7308#ifdef CONFIG_I2C
7309 u8 mach_mask = 0;
7310 int i;
7311
7312 /* Build the matching 'supported_machs' bitmask */
7313 if (machine_is_msm8x60_surf() || machine_is_msm8x60_fusion())
7314 mach_mask = I2C_SURF;
7315 else if (machine_is_msm8x60_ffa() || machine_is_msm8x60_fusn_ffa())
7316 mach_mask = I2C_FFA;
7317 else if (machine_is_msm8x60_rumi3())
7318 mach_mask = I2C_RUMI;
7319 else if (machine_is_msm8x60_sim())
7320 mach_mask = I2C_SIM;
7321 else if (machine_is_msm8x60_fluid())
7322 mach_mask = I2C_FLUID;
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04007323 else if (machine_is_msm8x60_dragon())
7324 mach_mask = I2C_DRAGON;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007325 else
7326 pr_err("unmatched machine ID in register_i2c_devices\n");
7327
7328 /* Run the array and install devices as appropriate */
7329 for (i = 0; i < ARRAY_SIZE(msm8x60_i2c_devices); ++i) {
7330 if (msm8x60_i2c_devices[i].machs & mach_mask)
7331 i2c_register_board_info(msm8x60_i2c_devices[i].bus,
7332 msm8x60_i2c_devices[i].info,
7333 msm8x60_i2c_devices[i].len);
7334 }
7335#endif
7336}
7337
7338static void __init msm8x60_init_uart12dm(void)
7339{
7340#if !defined(CONFIG_USB_PEHCI_HCD) && !defined(CONFIG_USB_PEHCI_HCD_MODULE)
7341 /* 0x1D000000 now belongs to EBI2:CS3 i.e. USB ISP Controller */
7342 void *fpga_mem = ioremap_nocache(0x1D000000, SZ_4K);
7343
7344 if (!fpga_mem)
7345 pr_err("%s(): Error getting memory\n", __func__);
7346
7347 /* Advanced mode */
7348 writew(0xFFFF, fpga_mem + 0x15C);
7349 /* FPGA_UART_SEL */
7350 writew(0, fpga_mem + 0x172);
7351 /* FPGA_GPIO_CONFIG_117 */
7352 writew(1, fpga_mem + 0xEA);
7353 /* FPGA_GPIO_CONFIG_118 */
7354 writew(1, fpga_mem + 0xEC);
7355 mb();
7356 iounmap(fpga_mem);
7357#endif
7358}
7359
7360#define MSM_GSBI9_PHYS 0x19900000
7361#define GSBI_DUAL_MODE_CODE 0x60
7362
7363static void __init msm8x60_init_buses(void)
7364{
7365#ifdef CONFIG_I2C_QUP
7366 void *gsbi_mem = ioremap_nocache(0x19C00000, 4);
7367 /* Setting protocol code to 0x60 for dual UART/I2C in GSBI12 */
7368 writel_relaxed(0x6 << 4, gsbi_mem);
7369 /* Ensure protocol code is written before proceeding further */
7370 mb();
7371 iounmap(gsbi_mem);
7372
7373 msm_gsbi3_qup_i2c_device.dev.platform_data = &msm_gsbi3_qup_i2c_pdata;
7374 msm_gsbi4_qup_i2c_device.dev.platform_data = &msm_gsbi4_qup_i2c_pdata;
7375 msm_gsbi7_qup_i2c_device.dev.platform_data = &msm_gsbi7_qup_i2c_pdata;
7376 msm_gsbi8_qup_i2c_device.dev.platform_data = &msm_gsbi8_qup_i2c_pdata;
7377
7378#ifdef CONFIG_MSM_GSBI9_UART
7379 if (machine_is_msm8x60_fusion() || machine_is_msm8x60_fusn_ffa()) {
7380 /* Setting protocol code to 0x60 for dual UART/I2C in GSBI9 */
7381 gsbi_mem = ioremap_nocache(MSM_GSBI9_PHYS, 4);
7382 writel_relaxed(GSBI_DUAL_MODE_CODE, gsbi_mem);
7383 iounmap(gsbi_mem);
7384 msm_gsbi9_qup_i2c_pdata.use_gsbi_shared_mode = 1;
7385 }
7386#endif
7387 msm_gsbi9_qup_i2c_device.dev.platform_data = &msm_gsbi9_qup_i2c_pdata;
7388 msm_gsbi12_qup_i2c_device.dev.platform_data = &msm_gsbi12_qup_i2c_pdata;
7389#endif
7390#if defined(CONFIG_SPI_QUP) || defined(CONFIG_SPI_QUP_MODULE)
7391 msm_gsbi1_qup_spi_device.dev.platform_data = &msm_gsbi1_qup_spi_pdata;
7392#endif
7393#ifdef CONFIG_I2C_SSBI
7394 msm_device_ssbi1.dev.platform_data = &msm_ssbi1_pdata;
7395 msm_device_ssbi2.dev.platform_data = &msm_ssbi2_pdata;
7396 msm_device_ssbi3.dev.platform_data = &msm_ssbi3_pdata;
7397#endif
7398
7399 if (machine_is_msm8x60_fluid()) {
7400#if (defined(CONFIG_USB_EHCI_MSM_72K) && \
7401 (defined(CONFIG_SMB137B_CHARGER) || \
7402 defined(CONFIG_SMB137B_CHARGER_MODULE)))
7403 msm_otg_pdata.vbus_power = msm_hsusb_smb137b_vbus_power;
7404#endif
7405#if defined(CONFIG_SPI_QUP) || defined(CONFIG_SPI_QUP_MODULE)
7406 msm_gsbi10_qup_spi_device.dev.platform_data =
7407 &msm_gsbi10_qup_spi_pdata;
7408#endif
7409 }
7410
7411#if defined(CONFIG_USB_GADGET_MSM_72K) || defined(CONFIG_USB_EHCI_HCD)
7412 /*
7413 * We can not put USB regulators (8058_l6 and 8058_l7) in LPM
7414 * when we depend on USB PHY for VBUS/ID notifications. VBUS
7415 * and ID notifications are available only on V2 surf and FFA
7416 * with a hardware workaround.
7417 */
7418 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2 &&
7419 (machine_is_msm8x60_surf() ||
7420 (machine_is_msm8x60_ffa() &&
7421 pmic_id_notif_supported)))
7422 msm_otg_pdata.phy_can_powercollapse = 1;
7423 msm_device_otg.dev.platform_data = &msm_otg_pdata;
7424#endif
7425
7426#ifdef CONFIG_USB_GADGET_MSM_72K
7427 msm_device_gadget_peripheral.dev.platform_data = &msm_gadget_pdata;
7428#endif
7429
7430#ifdef CONFIG_SERIAL_MSM_HS
7431 msm_uart_dm1_pdata.wakeup_irq = gpio_to_irq(54); /* GSBI6(2) */
7432 msm_device_uart_dm1.dev.platform_data = &msm_uart_dm1_pdata;
7433#endif
7434#ifdef CONFIG_MSM_GSBI9_UART
7435 if (machine_is_msm8x60_fusion() || machine_is_msm8x60_fusn_ffa()) {
7436 msm_device_uart_gsbi9 = msm_add_gsbi9_uart();
7437 if (IS_ERR(msm_device_uart_gsbi9))
7438 pr_err("%s(): Failed to create uart gsbi9 device\n",
7439 __func__);
7440 }
7441#endif
7442
7443#ifdef CONFIG_MSM_BUS_SCALING
7444
7445 /* RPM calls are only enabled on V2 */
7446 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2) {
7447 msm_bus_apps_fabric_pdata.rpm_enabled = 1;
7448 msm_bus_sys_fabric_pdata.rpm_enabled = 1;
7449 msm_bus_mm_fabric_pdata.rpm_enabled = 1;
7450 msm_bus_sys_fpb_pdata.rpm_enabled = 1;
7451 msm_bus_cpss_fpb_pdata.rpm_enabled = 1;
7452 }
7453
7454 msm_bus_apps_fabric.dev.platform_data = &msm_bus_apps_fabric_pdata;
7455 msm_bus_sys_fabric.dev.platform_data = &msm_bus_sys_fabric_pdata;
7456 msm_bus_mm_fabric.dev.platform_data = &msm_bus_mm_fabric_pdata;
7457 msm_bus_sys_fpb.dev.platform_data = &msm_bus_sys_fpb_pdata;
7458 msm_bus_cpss_fpb.dev.platform_data = &msm_bus_cpss_fpb_pdata;
7459#endif
7460}
7461
7462static void __init msm8x60_map_io(void)
7463{
7464 msm_shared_ram_phys = MSM_SHARED_RAM_PHYS;
7465 msm_map_msm8x60_io();
Jeff Ohlstein3a77f9f2011-09-06 14:50:20 -07007466
7467 if (socinfo_init() < 0)
7468 pr_err("socinfo_init() failed!\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007469}
7470
7471/*
7472 * Most segments of the EBI2 bus are disabled by default.
7473 */
7474static void __init msm8x60_init_ebi2(void)
7475{
7476 uint32_t ebi2_cfg;
7477 void *ebi2_cfg_ptr;
Terence Hampsonb36a38c2011-09-19 19:10:40 -04007478 struct clk *mem_clk = clk_get_sys("msm_ebi2", "mem_clk");
7479
7480 if (IS_ERR(mem_clk)) {
7481 pr_err("%s: clk_get_sys(%s,%s), failed", __func__,
7482 "msm_ebi2", "mem_clk");
7483 return;
7484 }
7485 clk_enable(mem_clk);
7486 clk_put(mem_clk);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007487
7488 ebi2_cfg_ptr = ioremap_nocache(0x1a100000, sizeof(uint32_t));
7489 if (ebi2_cfg_ptr != 0) {
7490 ebi2_cfg = readl_relaxed(ebi2_cfg_ptr);
7491
7492 if (machine_is_msm8x60_surf() || machine_is_msm8x60_ffa() ||
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04007493 machine_is_msm8x60_fluid() ||
7494 machine_is_msm8x60_dragon())
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007495 ebi2_cfg |= (1 << 4) | (1 << 5); /* CS2, CS3 */
7496 else if (machine_is_msm8x60_sim())
7497 ebi2_cfg |= (1 << 4); /* CS2 */
7498 else if (machine_is_msm8x60_rumi3())
7499 ebi2_cfg |= (1 << 5); /* CS3 */
7500
7501 writel_relaxed(ebi2_cfg, ebi2_cfg_ptr);
7502 iounmap(ebi2_cfg_ptr);
7503 }
7504
7505 if (machine_is_msm8x60_surf() || machine_is_msm8x60_ffa() ||
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04007506 machine_is_msm8x60_fluid() || machine_is_msm8x60_dragon()) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007507 ebi2_cfg_ptr = ioremap_nocache(0x1a110000, SZ_4K);
7508 if (ebi2_cfg_ptr != 0) {
7509 /* EBI2_XMEM_CFG:PWRSAVE_MODE off */
7510 writel_relaxed(0UL, ebi2_cfg_ptr);
7511
7512 /* CS2: Delay 9 cycles (140ns@64MHz) between SMSC
7513 * LAN9221 Ethernet controller reads and writes.
7514 * The lowest 4 bits are the read delay, the next
7515 * 4 are the write delay. */
7516 writel_relaxed(0x031F1C99, ebi2_cfg_ptr + 0x10);
7517#if defined(CONFIG_USB_PEHCI_HCD) || defined(CONFIG_USB_PEHCI_HCD_MODULE)
7518 /*
7519 * RECOVERY=5, HOLD_WR=1
7520 * INIT_LATENCY_WR=1, INIT_LATENCY_RD=1
7521 * WAIT_WR=1, WAIT_RD=2
7522 */
7523 writel_relaxed(0x51010112, ebi2_cfg_ptr + 0x14);
7524 /*
7525 * HOLD_RD=1
7526 * ADV_OE_RECOVERY=0, ADDR_HOLD_ENA=1
7527 */
7528 writel_relaxed(0x01000020, ebi2_cfg_ptr + 0x34);
7529#else
7530 /* EBI2 CS3 muxed address/data,
7531 * two cyc addr enable */
7532 writel_relaxed(0xA3030020, ebi2_cfg_ptr + 0x34);
7533
7534#endif
7535 iounmap(ebi2_cfg_ptr);
7536 }
7537 }
7538}
7539
7540static void __init msm8x60_configure_smc91x(void)
7541{
7542 if (machine_is_msm8x60_sim()) {
7543
7544 smc91x_resources[0].start = 0x1b800300;
7545 smc91x_resources[0].end = 0x1b8003ff;
7546
7547 smc91x_resources[1].start = (NR_MSM_IRQS + 40);
7548 smc91x_resources[1].end = (NR_MSM_IRQS + 40);
7549
7550 } else if (machine_is_msm8x60_rumi3()) {
7551
7552 smc91x_resources[0].start = 0x1d000300;
7553 smc91x_resources[0].end = 0x1d0003ff;
7554
7555 smc91x_resources[1].start = TLMM_MSM_DIR_CONN_IRQ_0;
7556 smc91x_resources[1].end = TLMM_MSM_DIR_CONN_IRQ_0;
7557 }
7558}
7559
7560static void __init msm8x60_init_tlmm(void)
7561{
7562 if (machine_is_msm8x60_rumi3())
7563 msm_gpio_install_direct_irq(0, 0, 1);
7564}
7565
7566#if (defined(CONFIG_MMC_MSM_SDC1_SUPPORT)\
7567 || defined(CONFIG_MMC_MSM_SDC2_SUPPORT)\
7568 || defined(CONFIG_MMC_MSM_SDC3_SUPPORT)\
7569 || defined(CONFIG_MMC_MSM_SDC4_SUPPORT)\
7570 || defined(CONFIG_MMC_MSM_SDC5_SUPPORT))
7571
7572/* 8x60 is having 5 SDCC controllers */
7573#define MAX_SDCC_CONTROLLER 5
7574
7575struct msm_sdcc_gpio {
7576 /* maximum 10 GPIOs per SDCC controller */
7577 s16 no;
7578 /* name of this GPIO */
7579 const char *name;
7580 bool always_on;
7581 bool is_enabled;
7582};
7583
7584#ifdef CONFIG_MMC_MSM_SDC1_SUPPORT
7585static struct msm_sdcc_gpio sdc1_gpio_cfg[] = {
7586 {159, "sdc1_dat_0"},
7587 {160, "sdc1_dat_1"},
7588 {161, "sdc1_dat_2"},
7589 {162, "sdc1_dat_3"},
7590#ifdef CONFIG_MMC_MSM_SDC1_8_BIT_SUPPORT
7591 {163, "sdc1_dat_4"},
7592 {164, "sdc1_dat_5"},
7593 {165, "sdc1_dat_6"},
7594 {166, "sdc1_dat_7"},
7595#endif
7596 {167, "sdc1_clk"},
7597 {168, "sdc1_cmd"}
7598};
7599#endif
7600
7601#ifdef CONFIG_MMC_MSM_SDC2_SUPPORT
7602static struct msm_sdcc_gpio sdc2_gpio_cfg[] = {
7603 {143, "sdc2_dat_0"},
7604 {144, "sdc2_dat_1", 1},
7605 {145, "sdc2_dat_2"},
7606 {146, "sdc2_dat_3"},
7607#ifdef CONFIG_MMC_MSM_SDC2_8_BIT_SUPPORT
7608 {147, "sdc2_dat_4"},
7609 {148, "sdc2_dat_5"},
7610 {149, "sdc2_dat_6"},
7611 {150, "sdc2_dat_7"},
7612#endif
7613 {151, "sdc2_cmd"},
7614 {152, "sdc2_clk", 1}
7615};
7616#endif
7617
7618#ifdef CONFIG_MMC_MSM_SDC5_SUPPORT
7619static struct msm_sdcc_gpio sdc5_gpio_cfg[] = {
7620 {95, "sdc5_cmd"},
7621 {96, "sdc5_dat_3"},
7622 {97, "sdc5_clk", 1},
7623 {98, "sdc5_dat_2"},
7624 {99, "sdc5_dat_1", 1},
7625 {100, "sdc5_dat_0"}
7626};
7627#endif
7628
7629struct msm_sdcc_pad_pull_cfg {
7630 enum msm_tlmm_pull_tgt pull;
7631 u32 pull_val;
7632};
7633
7634struct msm_sdcc_pad_drv_cfg {
7635 enum msm_tlmm_hdrive_tgt drv;
7636 u32 drv_val;
7637};
7638
7639#ifdef CONFIG_MMC_MSM_SDC3_SUPPORT
7640static struct msm_sdcc_pad_drv_cfg sdc3_pad_on_drv_cfg[] = {
7641 {TLMM_HDRV_SDC3_CLK, GPIO_CFG_8MA},
7642 {TLMM_HDRV_SDC3_CMD, GPIO_CFG_8MA},
7643 {TLMM_HDRV_SDC3_DATA, GPIO_CFG_8MA}
7644};
7645
7646static struct msm_sdcc_pad_pull_cfg sdc3_pad_on_pull_cfg[] = {
7647 {TLMM_PULL_SDC3_CMD, GPIO_CFG_PULL_UP},
7648 {TLMM_PULL_SDC3_DATA, GPIO_CFG_PULL_UP}
7649};
7650
7651static struct msm_sdcc_pad_drv_cfg sdc3_pad_off_drv_cfg[] = {
7652 {TLMM_HDRV_SDC3_CLK, GPIO_CFG_2MA},
7653 {TLMM_HDRV_SDC3_CMD, GPIO_CFG_2MA},
7654 {TLMM_HDRV_SDC3_DATA, GPIO_CFG_2MA}
7655};
7656
7657static struct msm_sdcc_pad_pull_cfg sdc3_pad_off_pull_cfg[] = {
7658 {TLMM_PULL_SDC3_CMD, GPIO_CFG_PULL_DOWN},
7659 {TLMM_PULL_SDC3_DATA, GPIO_CFG_PULL_DOWN}
7660};
7661#endif
7662
7663#ifdef CONFIG_MMC_MSM_SDC4_SUPPORT
7664static struct msm_sdcc_pad_drv_cfg sdc4_pad_on_drv_cfg[] = {
7665 {TLMM_HDRV_SDC4_CLK, GPIO_CFG_8MA},
7666 {TLMM_HDRV_SDC4_CMD, GPIO_CFG_8MA},
7667 {TLMM_HDRV_SDC4_DATA, GPIO_CFG_8MA}
7668};
7669
7670static struct msm_sdcc_pad_pull_cfg sdc4_pad_on_pull_cfg[] = {
7671 {TLMM_PULL_SDC4_CMD, GPIO_CFG_PULL_UP},
7672 {TLMM_PULL_SDC4_DATA, GPIO_CFG_PULL_UP}
7673};
7674
7675static struct msm_sdcc_pad_drv_cfg sdc4_pad_off_drv_cfg[] = {
7676 {TLMM_HDRV_SDC4_CLK, GPIO_CFG_2MA},
7677 {TLMM_HDRV_SDC4_CMD, GPIO_CFG_2MA},
7678 {TLMM_HDRV_SDC4_DATA, GPIO_CFG_2MA}
7679};
7680
7681static struct msm_sdcc_pad_pull_cfg sdc4_pad_off_pull_cfg[] = {
7682 {TLMM_PULL_SDC4_CMD, GPIO_CFG_PULL_DOWN},
7683 {TLMM_PULL_SDC4_DATA, GPIO_CFG_PULL_DOWN}
7684};
7685#endif
7686
7687struct msm_sdcc_pin_cfg {
7688 /*
7689 * = 1 if controller pins are using gpios
7690 * = 0 if controller has dedicated MSM pins
7691 */
7692 u8 is_gpio;
7693 u8 cfg_sts;
7694 u8 gpio_data_size;
7695 struct msm_sdcc_gpio *gpio_data;
7696 struct msm_sdcc_pad_drv_cfg *pad_drv_on_data;
7697 struct msm_sdcc_pad_drv_cfg *pad_drv_off_data;
7698 struct msm_sdcc_pad_pull_cfg *pad_pull_on_data;
7699 struct msm_sdcc_pad_pull_cfg *pad_pull_off_data;
7700 u8 pad_drv_data_size;
7701 u8 pad_pull_data_size;
7702 u8 sdio_lpm_gpio_cfg;
7703};
7704
7705
7706static struct msm_sdcc_pin_cfg sdcc_pin_cfg_data[MAX_SDCC_CONTROLLER] = {
7707#ifdef CONFIG_MMC_MSM_SDC1_SUPPORT
7708 [0] = {
7709 .is_gpio = 1,
7710 .gpio_data_size = ARRAY_SIZE(sdc1_gpio_cfg),
7711 .gpio_data = sdc1_gpio_cfg
7712 },
7713#endif
7714#ifdef CONFIG_MMC_MSM_SDC2_SUPPORT
7715 [1] = {
7716 .is_gpio = 1,
7717 .gpio_data_size = ARRAY_SIZE(sdc2_gpio_cfg),
7718 .gpio_data = sdc2_gpio_cfg
7719 },
7720#endif
7721#ifdef CONFIG_MMC_MSM_SDC3_SUPPORT
7722 [2] = {
7723 .is_gpio = 0,
7724 .pad_drv_on_data = sdc3_pad_on_drv_cfg,
7725 .pad_drv_off_data = sdc3_pad_off_drv_cfg,
7726 .pad_pull_on_data = sdc3_pad_on_pull_cfg,
7727 .pad_pull_off_data = sdc3_pad_off_pull_cfg,
7728 .pad_drv_data_size = ARRAY_SIZE(sdc3_pad_on_drv_cfg),
7729 .pad_pull_data_size = ARRAY_SIZE(sdc3_pad_on_pull_cfg)
7730 },
7731#endif
7732#ifdef CONFIG_MMC_MSM_SDC4_SUPPORT
7733 [3] = {
7734 .is_gpio = 0,
7735 .pad_drv_on_data = sdc4_pad_on_drv_cfg,
7736 .pad_drv_off_data = sdc4_pad_off_drv_cfg,
7737 .pad_pull_on_data = sdc4_pad_on_pull_cfg,
7738 .pad_pull_off_data = sdc4_pad_off_pull_cfg,
7739 .pad_drv_data_size = ARRAY_SIZE(sdc4_pad_on_drv_cfg),
7740 .pad_pull_data_size = ARRAY_SIZE(sdc4_pad_on_pull_cfg)
7741 },
7742#endif
7743#ifdef CONFIG_MMC_MSM_SDC5_SUPPORT
7744 [4] = {
7745 .is_gpio = 1,
7746 .gpio_data_size = ARRAY_SIZE(sdc5_gpio_cfg),
7747 .gpio_data = sdc5_gpio_cfg
7748 }
7749#endif
7750};
7751
7752static int msm_sdcc_setup_gpio(int dev_id, unsigned int enable)
7753{
7754 int rc = 0;
7755 struct msm_sdcc_pin_cfg *curr;
7756 int n;
7757
7758 curr = &sdcc_pin_cfg_data[dev_id - 1];
7759 if (!curr->gpio_data)
7760 goto out;
7761
7762 for (n = 0; n < curr->gpio_data_size; n++) {
7763 if (enable) {
7764
7765 if (curr->gpio_data[n].always_on &&
7766 curr->gpio_data[n].is_enabled)
7767 continue;
7768 pr_debug("%s: enable: %s\n", __func__,
7769 curr->gpio_data[n].name);
7770 rc = gpio_request(curr->gpio_data[n].no,
7771 curr->gpio_data[n].name);
7772 if (rc) {
7773 pr_err("%s: gpio_request(%d, %s)"
7774 "failed", __func__,
7775 curr->gpio_data[n].no,
7776 curr->gpio_data[n].name);
7777 goto free_gpios;
7778 }
7779 /* set direction as output for all GPIOs */
7780 rc = gpio_direction_output(
7781 curr->gpio_data[n].no, 1);
7782 if (rc) {
7783 pr_err("%s: gpio_direction_output"
7784 "(%d, 1) failed\n", __func__,
7785 curr->gpio_data[n].no);
7786 goto free_gpios;
7787 }
7788 curr->gpio_data[n].is_enabled = 1;
7789 } else {
7790 /*
7791 * now free this GPIO which will put GPIO
7792 * in low power mode and will also put GPIO
7793 * in input mode
7794 */
7795 if (curr->gpio_data[n].always_on)
7796 continue;
7797 pr_debug("%s: disable: %s\n", __func__,
7798 curr->gpio_data[n].name);
7799 gpio_free(curr->gpio_data[n].no);
7800 curr->gpio_data[n].is_enabled = 0;
7801 }
7802 }
7803 curr->cfg_sts = enable;
7804 goto out;
7805
7806free_gpios:
7807 for (; n >= 0; n--)
7808 gpio_free(curr->gpio_data[n].no);
7809out:
7810 return rc;
7811}
7812
7813static int msm_sdcc_setup_pad(int dev_id, unsigned int enable)
7814{
7815 int rc = 0;
7816 struct msm_sdcc_pin_cfg *curr;
7817 int n;
7818
7819 curr = &sdcc_pin_cfg_data[dev_id - 1];
7820 if (!curr->pad_drv_on_data || !curr->pad_pull_on_data)
7821 goto out;
7822
7823 if (enable) {
7824 /*
7825 * set up the normal driver strength and
7826 * pull config for pads
7827 */
7828 for (n = 0; n < curr->pad_drv_data_size; n++) {
7829 if (curr->sdio_lpm_gpio_cfg) {
7830 if (curr->pad_drv_on_data[n].drv ==
7831 TLMM_HDRV_SDC4_DATA)
7832 continue;
7833 }
7834 msm_tlmm_set_hdrive(curr->pad_drv_on_data[n].drv,
7835 curr->pad_drv_on_data[n].drv_val);
7836 }
7837 for (n = 0; n < curr->pad_pull_data_size; n++) {
7838 if (curr->sdio_lpm_gpio_cfg) {
7839 if (curr->pad_pull_on_data[n].pull ==
7840 TLMM_PULL_SDC4_DATA)
7841 continue;
7842 }
7843 msm_tlmm_set_pull(curr->pad_pull_on_data[n].pull,
7844 curr->pad_pull_on_data[n].pull_val);
7845 }
7846 } else {
7847 /* set the low power config for pads */
7848 for (n = 0; n < curr->pad_drv_data_size; n++) {
7849 if (curr->sdio_lpm_gpio_cfg) {
7850 if (curr->pad_drv_off_data[n].drv ==
7851 TLMM_HDRV_SDC4_DATA)
7852 continue;
7853 }
7854 msm_tlmm_set_hdrive(
7855 curr->pad_drv_off_data[n].drv,
7856 curr->pad_drv_off_data[n].drv_val);
7857 }
7858 for (n = 0; n < curr->pad_pull_data_size; n++) {
7859 if (curr->sdio_lpm_gpio_cfg) {
7860 if (curr->pad_pull_off_data[n].pull ==
7861 TLMM_PULL_SDC4_DATA)
7862 continue;
7863 }
7864 msm_tlmm_set_pull(
7865 curr->pad_pull_off_data[n].pull,
7866 curr->pad_pull_off_data[n].pull_val);
7867 }
7868 }
7869 curr->cfg_sts = enable;
7870out:
7871 return rc;
7872}
7873
7874struct sdcc_reg {
7875 /* VDD/VCC/VCCQ regulator name on PMIC8058/PMIC8089*/
7876 const char *reg_name;
7877 /*
7878 * is set voltage supported for this regulator?
7879 * 0 = not supported, 1 = supported
7880 */
7881 unsigned char set_voltage_sup;
7882 /* voltage level to be set */
7883 unsigned int level;
7884 /* VDD/VCC/VCCQ voltage regulator handle */
7885 struct regulator *reg;
7886 /* is this regulator enabled? */
7887 bool enabled;
7888 /* is this regulator needs to be always on? */
7889 bool always_on;
7890 /* is operating power mode setting required for this regulator? */
7891 bool op_pwr_mode_sup;
7892 /* Load values for low power and high power mode */
7893 unsigned int lpm_uA;
7894 unsigned int hpm_uA;
7895};
7896/* all SDCC controllers requires VDD/VCC voltage */
7897static struct sdcc_reg sdcc_vdd_reg_data[MAX_SDCC_CONTROLLER];
7898/* only SDCC1 requires VCCQ voltage */
7899static struct sdcc_reg sdcc_vccq_reg_data[1];
7900/* all SDCC controllers may require voting for VDD PAD voltage */
7901static struct sdcc_reg sdcc_vddp_reg_data[MAX_SDCC_CONTROLLER];
7902
7903struct sdcc_reg_data {
7904 struct sdcc_reg *vdd_data; /* keeps VDD/VCC regulator info */
7905 struct sdcc_reg *vccq_data; /* keeps VCCQ regulator info */
7906 struct sdcc_reg *vddp_data; /* keeps VDD Pad regulator info */
7907 unsigned char sts; /* regulator enable/disable status */
7908};
7909/* msm8x60 have 5 SDCC controllers */
7910static struct sdcc_reg_data sdcc_vreg_data[MAX_SDCC_CONTROLLER];
7911
7912static int msm_sdcc_vreg_init_reg(struct sdcc_reg *vreg)
7913{
7914 int rc = 0;
7915
7916 /* Get the regulator handle */
7917 vreg->reg = regulator_get(NULL, vreg->reg_name);
7918 if (IS_ERR(vreg->reg)) {
7919 rc = PTR_ERR(vreg->reg);
7920 pr_err("%s: regulator_get(%s) failed. rc=%d\n",
7921 __func__, vreg->reg_name, rc);
7922 goto out;
7923 }
7924
7925 /* Set the voltage level if required */
7926 if (vreg->set_voltage_sup) {
7927 rc = regulator_set_voltage(vreg->reg, vreg->level,
7928 vreg->level);
7929 if (rc) {
7930 pr_err("%s: regulator_set_voltage(%s) failed rc=%d\n",
7931 __func__, vreg->reg_name, rc);
7932 goto vreg_put;
7933 }
7934 }
7935 goto out;
7936
7937vreg_put:
7938 regulator_put(vreg->reg);
7939out:
7940 return rc;
7941}
7942
7943static inline void msm_sdcc_vreg_deinit_reg(struct sdcc_reg *vreg)
7944{
7945 regulator_put(vreg->reg);
7946}
7947
7948/* this init function should be called only once for each SDCC */
7949static int msm_sdcc_vreg_init(int dev_id, unsigned char init)
7950{
7951 int rc = 0;
7952 struct sdcc_reg *curr_vdd_reg, *curr_vccq_reg, *curr_vddp_reg;
7953 struct sdcc_reg_data *curr;
7954
7955 curr = &sdcc_vreg_data[dev_id - 1];
7956 curr_vdd_reg = curr->vdd_data;
7957 curr_vccq_reg = curr->vccq_data;
7958 curr_vddp_reg = curr->vddp_data;
7959
7960 if (init) {
7961 /*
7962 * get the regulator handle from voltage regulator framework
7963 * and then try to set the voltage level for the regulator
7964 */
7965 if (curr_vdd_reg) {
7966 rc = msm_sdcc_vreg_init_reg(curr_vdd_reg);
7967 if (rc)
7968 goto out;
7969 }
7970 if (curr_vccq_reg) {
7971 rc = msm_sdcc_vreg_init_reg(curr_vccq_reg);
7972 if (rc)
7973 goto vdd_reg_deinit;
7974 }
7975 if (curr_vddp_reg) {
7976 rc = msm_sdcc_vreg_init_reg(curr_vddp_reg);
7977 if (rc)
7978 goto vccq_reg_deinit;
7979 }
7980 goto out;
7981 } else
7982 /* deregister with all regulators from regulator framework */
7983 goto vddp_reg_deinit;
7984
7985vddp_reg_deinit:
7986 if (curr_vddp_reg)
7987 msm_sdcc_vreg_deinit_reg(curr_vddp_reg);
7988vccq_reg_deinit:
7989 if (curr_vccq_reg)
7990 msm_sdcc_vreg_deinit_reg(curr_vccq_reg);
7991vdd_reg_deinit:
7992 if (curr_vdd_reg)
7993 msm_sdcc_vreg_deinit_reg(curr_vdd_reg);
7994out:
7995 return rc;
7996}
7997
7998static int msm_sdcc_vreg_enable(struct sdcc_reg *vreg)
7999{
8000 int rc;
8001
8002 if (!vreg->enabled) {
8003 rc = regulator_enable(vreg->reg);
8004 if (rc) {
8005 pr_err("%s: regulator_enable(%s) failed. rc=%d\n",
8006 __func__, vreg->reg_name, rc);
8007 goto out;
8008 }
8009 vreg->enabled = 1;
8010 }
8011
8012 /* Put always_on regulator in HPM (high power mode) */
8013 if (vreg->always_on && vreg->op_pwr_mode_sup) {
8014 rc = regulator_set_optimum_mode(vreg->reg, vreg->hpm_uA);
8015 if (rc < 0) {
8016 pr_err("%s: reg=%s: HPM setting failed"
8017 " hpm_uA=%d, rc=%d\n",
8018 __func__, vreg->reg_name,
8019 vreg->hpm_uA, rc);
8020 goto vreg_disable;
8021 }
8022 rc = 0;
8023 }
8024 goto out;
8025
8026vreg_disable:
8027 regulator_disable(vreg->reg);
8028 vreg->enabled = 0;
8029out:
8030 return rc;
8031}
8032
8033static int msm_sdcc_vreg_disable(struct sdcc_reg *vreg)
8034{
8035 int rc;
8036
8037 /* Never disable always_on regulator */
8038 if (!vreg->always_on) {
8039 rc = regulator_disable(vreg->reg);
8040 if (rc) {
8041 pr_err("%s: regulator_disable(%s) failed. rc=%d\n",
8042 __func__, vreg->reg_name, rc);
8043 goto out;
8044 }
8045 vreg->enabled = 0;
8046 }
8047
8048 /* Put always_on regulator in LPM (low power mode) */
8049 if (vreg->always_on && vreg->op_pwr_mode_sup) {
8050 rc = regulator_set_optimum_mode(vreg->reg, vreg->lpm_uA);
8051 if (rc < 0) {
8052 pr_err("%s: reg=%s: LPM setting failed"
8053 " lpm_uA=%d, rc=%d\n",
8054 __func__,
8055 vreg->reg_name,
8056 vreg->lpm_uA, rc);
8057 goto out;
8058 }
8059 rc = 0;
8060 }
8061
8062out:
8063 return rc;
8064}
8065
8066static int msm_sdcc_setup_vreg(int dev_id, unsigned char enable)
8067{
8068 int rc = 0;
8069 struct sdcc_reg *curr_vdd_reg, *curr_vccq_reg, *curr_vddp_reg;
8070 struct sdcc_reg_data *curr;
8071
8072 curr = &sdcc_vreg_data[dev_id - 1];
8073 curr_vdd_reg = curr->vdd_data;
8074 curr_vccq_reg = curr->vccq_data;
8075 curr_vddp_reg = curr->vddp_data;
8076
8077 /* check if regulators are initialized or not? */
8078 if ((curr_vdd_reg && !curr_vdd_reg->reg) ||
8079 (curr_vccq_reg && !curr_vccq_reg->reg) ||
8080 (curr_vddp_reg && !curr_vddp_reg->reg)) {
8081 /* initialize voltage regulators required for this SDCC */
8082 rc = msm_sdcc_vreg_init(dev_id, 1);
8083 if (rc) {
8084 pr_err("%s: regulator init failed = %d\n",
8085 __func__, rc);
8086 goto out;
8087 }
8088 }
8089
8090 if (curr->sts == enable)
8091 goto out;
8092
8093 if (curr_vdd_reg) {
8094 if (enable)
8095 rc = msm_sdcc_vreg_enable(curr_vdd_reg);
8096 else
8097 rc = msm_sdcc_vreg_disable(curr_vdd_reg);
8098 if (rc)
8099 goto out;
8100 }
8101
8102 if (curr_vccq_reg) {
8103 if (enable)
8104 rc = msm_sdcc_vreg_enable(curr_vccq_reg);
8105 else
8106 rc = msm_sdcc_vreg_disable(curr_vccq_reg);
8107 if (rc)
8108 goto out;
8109 }
8110
8111 if (curr_vddp_reg) {
8112 if (enable)
8113 rc = msm_sdcc_vreg_enable(curr_vddp_reg);
8114 else
8115 rc = msm_sdcc_vreg_disable(curr_vddp_reg);
8116 if (rc)
8117 goto out;
8118 }
8119 curr->sts = enable;
8120
8121out:
8122 return rc;
8123}
8124
8125static u32 msm_sdcc_setup_power(struct device *dv, unsigned int vdd)
8126{
8127 u32 rc_pin_cfg = 0;
8128 u32 rc_vreg_cfg = 0;
8129 u32 rc = 0;
8130 struct platform_device *pdev;
8131 struct msm_sdcc_pin_cfg *curr_pin_cfg;
8132
8133 pdev = container_of(dv, struct platform_device, dev);
8134
8135 /* setup gpio/pad */
8136 curr_pin_cfg = &sdcc_pin_cfg_data[pdev->id - 1];
8137 if (curr_pin_cfg->cfg_sts == !!vdd)
8138 goto setup_vreg;
8139
8140 if (curr_pin_cfg->is_gpio)
8141 rc_pin_cfg = msm_sdcc_setup_gpio(pdev->id, !!vdd);
8142 else
8143 rc_pin_cfg = msm_sdcc_setup_pad(pdev->id, !!vdd);
8144
8145setup_vreg:
8146 /* setup voltage regulators */
8147 rc_vreg_cfg = msm_sdcc_setup_vreg(pdev->id, !!vdd);
8148
8149 if (rc_pin_cfg || rc_vreg_cfg)
8150 rc = rc_pin_cfg ? rc_pin_cfg : rc_vreg_cfg;
8151
8152 return rc;
8153}
8154
8155static void msm_sdcc_sdio_lpm_gpio(struct device *dv, unsigned int active)
8156{
8157 struct msm_sdcc_pin_cfg *curr_pin_cfg;
8158 struct platform_device *pdev;
8159
8160 pdev = container_of(dv, struct platform_device, dev);
8161 /* setup gpio/pad */
8162 curr_pin_cfg = &sdcc_pin_cfg_data[pdev->id - 1];
8163
8164 if (curr_pin_cfg->cfg_sts == active)
8165 return;
8166
8167 curr_pin_cfg->sdio_lpm_gpio_cfg = 1;
8168 if (curr_pin_cfg->is_gpio)
8169 msm_sdcc_setup_gpio(pdev->id, active);
8170 else
8171 msm_sdcc_setup_pad(pdev->id, active);
8172 curr_pin_cfg->sdio_lpm_gpio_cfg = 0;
8173}
8174
8175static int msm_sdc3_get_wpswitch(struct device *dev)
8176{
8177 struct platform_device *pdev;
8178 int status;
8179 pdev = container_of(dev, struct platform_device, dev);
8180
8181 status = gpio_request(GPIO_SDC_WP, "SD_WP_Switch");
8182 if (status) {
8183 pr_err("%s:Failed to request GPIO %d\n",
8184 __func__, GPIO_SDC_WP);
8185 } else {
8186 status = gpio_direction_input(GPIO_SDC_WP);
8187 if (!status) {
8188 status = gpio_get_value_cansleep(GPIO_SDC_WP);
8189 pr_info("%s: WP Status for Slot %d = %d\n",
8190 __func__, pdev->id, status);
8191 }
8192 gpio_free(GPIO_SDC_WP);
8193 }
8194 return status;
8195}
8196
8197#ifdef CONFIG_MMC_MSM_SDC5_SUPPORT
8198int sdc5_register_status_notify(void (*callback)(int, void *),
8199 void *dev_id)
8200{
8201 sdc5_status_notify_cb = callback;
8202 sdc5_status_notify_cb_devid = dev_id;
8203 return 0;
8204}
8205#endif
8206
8207#ifdef CONFIG_MMC_MSM_SDC2_SUPPORT
8208int sdc2_register_status_notify(void (*callback)(int, void *),
8209 void *dev_id)
8210{
8211 sdc2_status_notify_cb = callback;
8212 sdc2_status_notify_cb_devid = dev_id;
8213 return 0;
8214}
8215#endif
8216
8217/* Interrupt handler for SDC2 and SDC5 detection
8218 * This function uses dual-edge interrputs settings in order
8219 * to get SDIO detection when the GPIO is rising and SDIO removal
8220 * when the GPIO is falling */
8221static irqreturn_t msm8x60_multi_sdio_slot_status_irq(int irq, void *dev_id)
8222{
8223 int status;
8224
8225 if (!machine_is_msm8x60_fusion() &&
8226 !machine_is_msm8x60_fusn_ffa())
8227 return IRQ_NONE;
8228
8229 status = gpio_get_value(MDM2AP_SYNC);
8230 pr_info("%s: MDM2AP_SYNC Status = %d\n",
8231 __func__, status);
8232
8233#ifdef CONFIG_MMC_MSM_SDC2_SUPPORT
8234 if (sdc2_status_notify_cb) {
8235 pr_info("%s: calling sdc2_status_notify_cb\n", __func__);
8236 sdc2_status_notify_cb(status,
8237 sdc2_status_notify_cb_devid);
8238 }
8239#endif
8240
8241#ifdef CONFIG_MMC_MSM_SDC5_SUPPORT
8242 if (sdc5_status_notify_cb) {
8243 pr_info("%s: calling sdc5_status_notify_cb\n", __func__);
8244 sdc5_status_notify_cb(status,
8245 sdc5_status_notify_cb_devid);
8246 }
8247#endif
8248 return IRQ_HANDLED;
8249}
8250
8251static int msm8x60_multi_sdio_init(void)
8252{
8253 int ret, irq_num;
8254
8255 if (!machine_is_msm8x60_fusion() &&
8256 !machine_is_msm8x60_fusn_ffa())
8257 return 0;
8258
8259 ret = msm_gpiomux_get(MDM2AP_SYNC);
8260 if (ret) {
8261 pr_err("%s:Failed to request GPIO %d, ret=%d\n",
8262 __func__, MDM2AP_SYNC, ret);
8263 return ret;
8264 }
8265
8266 irq_num = gpio_to_irq(MDM2AP_SYNC);
8267
8268 ret = request_irq(irq_num,
8269 msm8x60_multi_sdio_slot_status_irq,
8270 IRQ_TYPE_EDGE_BOTH,
8271 "sdio_multidetection", NULL);
8272
8273 if (ret) {
8274 pr_err("%s:Failed to request irq, ret=%d\n",
8275 __func__, ret);
8276 return ret;
8277 }
8278
8279 return ret;
8280}
8281
8282#ifdef CONFIG_MMC_MSM_SDC3_SUPPORT
8283#ifdef CONFIG_MMC_MSM_CARD_HW_DETECTION
8284static unsigned int msm8x60_sdcc_slot_status(struct device *dev)
8285{
8286 int status;
8287
8288 status = gpio_request(PM8058_GPIO_PM_TO_SYS(PMIC_GPIO_SDC3_DET - 1)
8289 , "SD_HW_Detect");
8290 if (status) {
8291 pr_err("%s:Failed to request GPIO %d\n", __func__,
8292 PM8058_GPIO_PM_TO_SYS(PMIC_GPIO_SDC3_DET - 1));
8293 } else {
8294 status = gpio_direction_input(
8295 PM8058_GPIO_PM_TO_SYS(PMIC_GPIO_SDC3_DET - 1));
8296 if (!status)
8297 status = !(gpio_get_value_cansleep(
8298 PM8058_GPIO_PM_TO_SYS(PMIC_GPIO_SDC3_DET - 1)));
8299 gpio_free(PM8058_GPIO_PM_TO_SYS(PMIC_GPIO_SDC3_DET - 1));
8300 }
8301 return (unsigned int) status;
8302}
8303#endif
8304#endif
8305
8306#ifdef CONFIG_MMC_MSM_SDC4_SUPPORT
8307static int msm_sdcc_cfg_mpm_sdiowakeup(struct device *dev, unsigned mode)
8308{
8309 struct platform_device *pdev;
8310 enum msm_mpm_pin pin;
8311 int ret = 0;
8312
8313 pdev = container_of(dev, struct platform_device, dev);
8314
8315 /* Only SDCC4 slot connected to WLAN chip has wakeup capability */
8316 if (pdev->id == 4)
8317 pin = MSM_MPM_PIN_SDC4_DAT1;
8318 else
8319 return -EINVAL;
8320
8321 switch (mode) {
8322 case SDC_DAT1_DISABLE:
8323 ret = msm_mpm_enable_pin(pin, 0);
8324 break;
8325 case SDC_DAT1_ENABLE:
8326 ret = msm_mpm_set_pin_type(pin, IRQ_TYPE_LEVEL_LOW);
8327 ret = msm_mpm_enable_pin(pin, 1);
8328 break;
8329 case SDC_DAT1_ENWAKE:
8330 ret = msm_mpm_set_pin_wake(pin, 1);
8331 break;
8332 case SDC_DAT1_DISWAKE:
8333 ret = msm_mpm_set_pin_wake(pin, 0);
8334 break;
8335 default:
8336 ret = -EINVAL;
8337 break;
8338 }
8339 return ret;
8340}
8341#endif
8342#endif
8343
8344#ifdef CONFIG_MMC_MSM_SDC1_SUPPORT
8345static struct mmc_platform_data msm8x60_sdc1_data = {
8346 .ocr_mask = MMC_VDD_27_28 | MMC_VDD_28_29,
8347 .translate_vdd = msm_sdcc_setup_power,
8348#ifdef CONFIG_MMC_MSM_SDC1_8_BIT_SUPPORT
8349 .mmc_bus_width = MMC_CAP_8_BIT_DATA,
8350#else
8351 .mmc_bus_width = MMC_CAP_4_BIT_DATA,
8352#endif
8353 .msmsdcc_fmin = 400000,
8354 .msmsdcc_fmid = 24000000,
8355 .msmsdcc_fmax = 48000000,
8356 .nonremovable = 1,
8357 .pclk_src_dfab = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07008358};
8359#endif
8360
8361#ifdef CONFIG_MMC_MSM_SDC2_SUPPORT
8362static struct mmc_platform_data msm8x60_sdc2_data = {
8363 .ocr_mask = MMC_VDD_27_28 | MMC_VDD_28_29 | MMC_VDD_165_195,
8364 .translate_vdd = msm_sdcc_setup_power,
8365 .sdio_lpm_gpio_setup = msm_sdcc_sdio_lpm_gpio,
8366 .mmc_bus_width = MMC_CAP_8_BIT_DATA,
8367 .msmsdcc_fmin = 400000,
8368 .msmsdcc_fmid = 24000000,
8369 .msmsdcc_fmax = 48000000,
8370 .nonremovable = 0,
8371 .pclk_src_dfab = 1,
8372 .register_status_notify = sdc2_register_status_notify,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07008373#ifdef CONFIG_MSM_SDIO_AL
8374 .is_sdio_al_client = 1,
8375#endif
8376};
8377#endif
8378
8379#ifdef CONFIG_MMC_MSM_SDC3_SUPPORT
8380static struct mmc_platform_data msm8x60_sdc3_data = {
8381 .ocr_mask = MMC_VDD_27_28 | MMC_VDD_28_29,
8382 .translate_vdd = msm_sdcc_setup_power,
8383 .mmc_bus_width = MMC_CAP_4_BIT_DATA,
8384 .wpswitch = msm_sdc3_get_wpswitch,
8385#ifdef CONFIG_MMC_MSM_CARD_HW_DETECTION
8386 .status = msm8x60_sdcc_slot_status,
8387 .status_irq = PM8058_GPIO_IRQ(PM8058_IRQ_BASE,
8388 PMIC_GPIO_SDC3_DET - 1),
8389 .irq_flags = IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING,
8390#endif
8391 .msmsdcc_fmin = 400000,
8392 .msmsdcc_fmid = 24000000,
8393 .msmsdcc_fmax = 48000000,
8394 .nonremovable = 0,
8395 .pclk_src_dfab = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07008396};
8397#endif
8398
8399#ifdef CONFIG_MMC_MSM_SDC4_SUPPORT
8400static struct mmc_platform_data msm8x60_sdc4_data = {
8401 .ocr_mask = MMC_VDD_27_28 | MMC_VDD_28_29,
8402 .translate_vdd = msm_sdcc_setup_power,
8403 .mmc_bus_width = MMC_CAP_4_BIT_DATA,
8404 .msmsdcc_fmin = 400000,
8405 .msmsdcc_fmid = 24000000,
8406 .msmsdcc_fmax = 48000000,
8407 .nonremovable = 0,
8408 .pclk_src_dfab = 1,
8409 .cfg_mpm_sdiowakeup = msm_sdcc_cfg_mpm_sdiowakeup,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07008410};
8411#endif
8412
8413#ifdef CONFIG_MMC_MSM_SDC5_SUPPORT
8414static struct mmc_platform_data msm8x60_sdc5_data = {
8415 .ocr_mask = MMC_VDD_27_28 | MMC_VDD_28_29 | MMC_VDD_165_195,
8416 .translate_vdd = msm_sdcc_setup_power,
8417 .sdio_lpm_gpio_setup = msm_sdcc_sdio_lpm_gpio,
8418 .mmc_bus_width = MMC_CAP_4_BIT_DATA,
8419 .msmsdcc_fmin = 400000,
8420 .msmsdcc_fmid = 24000000,
8421 .msmsdcc_fmax = 48000000,
8422 .nonremovable = 0,
8423 .pclk_src_dfab = 1,
8424 .register_status_notify = sdc5_register_status_notify,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07008425#ifdef CONFIG_MSM_SDIO_AL
8426 .is_sdio_al_client = 1,
8427#endif
8428};
8429#endif
8430
8431static void __init msm8x60_init_mmc(void)
8432{
8433#ifdef CONFIG_MMC_MSM_SDC1_SUPPORT
8434 /* SDCC1 : eMMC card connected */
8435 sdcc_vreg_data[0].vdd_data = &sdcc_vdd_reg_data[0];
8436 sdcc_vreg_data[0].vdd_data->reg_name = "8901_l5";
8437 sdcc_vreg_data[0].vdd_data->set_voltage_sup = 1;
8438 sdcc_vreg_data[0].vdd_data->level = 2850000;
Subhash Jadavania8482a32011-08-08 11:01:44 +05308439 sdcc_vreg_data[0].vdd_data->always_on = 1;
8440 sdcc_vreg_data[0].vdd_data->op_pwr_mode_sup = 1;
8441 sdcc_vreg_data[0].vdd_data->lpm_uA = 9000;
8442 sdcc_vreg_data[0].vdd_data->hpm_uA = 200000;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07008443
8444 sdcc_vreg_data[0].vccq_data = &sdcc_vccq_reg_data[0];
8445 sdcc_vreg_data[0].vccq_data->reg_name = "8901_lvs0";
8446 sdcc_vreg_data[0].vccq_data->set_voltage_sup = 0;
8447 sdcc_vreg_data[0].vccq_data->always_on = 1;
8448
8449 msm_add_sdcc(1, &msm8x60_sdc1_data);
8450#endif
8451#ifdef CONFIG_MMC_MSM_SDC2_SUPPORT
8452 /*
8453 * MDM SDIO client is connected to SDC2 on charm SURF/FFA
8454 * and no card is connected on 8660 SURF/FFA/FLUID.
8455 */
8456 sdcc_vreg_data[1].vdd_data = &sdcc_vdd_reg_data[1];
8457 sdcc_vreg_data[1].vdd_data->reg_name = "8058_s3";
8458 sdcc_vreg_data[1].vdd_data->set_voltage_sup = 1;
8459 sdcc_vreg_data[1].vdd_data->level = 1800000;
8460
8461 sdcc_vreg_data[1].vccq_data = NULL;
8462
8463 if (machine_is_msm8x60_fusion())
8464 msm8x60_sdc2_data.msmsdcc_fmax = 24000000;
8465 if (machine_is_msm8x60_fusion() || machine_is_msm8x60_fusn_ffa()) {
8466#ifdef CONFIG_MMC_MSM_SDIO_SUPPORT
8467 msm8x60_sdc2_data.sdiowakeup_irq = gpio_to_irq(144);
8468 msm_sdcc_setup_gpio(2, 1);
8469#endif
8470 msm_add_sdcc(2, &msm8x60_sdc2_data);
8471 }
8472#endif
8473#ifdef CONFIG_MMC_MSM_SDC3_SUPPORT
8474 /* SDCC3 : External card slot connected */
8475 sdcc_vreg_data[2].vdd_data = &sdcc_vdd_reg_data[2];
8476 sdcc_vreg_data[2].vdd_data->reg_name = "8058_l14";
8477 sdcc_vreg_data[2].vdd_data->set_voltage_sup = 1;
8478 sdcc_vreg_data[2].vdd_data->level = 2850000;
8479 sdcc_vreg_data[2].vdd_data->always_on = 1;
8480 sdcc_vreg_data[2].vdd_data->op_pwr_mode_sup = 1;
8481 sdcc_vreg_data[2].vdd_data->lpm_uA = 9000;
8482 sdcc_vreg_data[2].vdd_data->hpm_uA = 200000;
8483
8484 sdcc_vreg_data[2].vccq_data = NULL;
8485
8486 sdcc_vreg_data[2].vddp_data = &sdcc_vddp_reg_data[2];
8487 sdcc_vreg_data[2].vddp_data->reg_name = "8058_l5";
8488 sdcc_vreg_data[2].vddp_data->set_voltage_sup = 1;
8489 sdcc_vreg_data[2].vddp_data->level = 2850000;
8490 sdcc_vreg_data[2].vddp_data->always_on = 1;
8491 sdcc_vreg_data[2].vddp_data->op_pwr_mode_sup = 1;
8492 /* Sleep current required is ~300 uA. But min. RPM
8493 * vote can be in terms of mA (min. 1 mA).
8494 * So let's vote for 2 mA during sleep.
8495 */
8496 sdcc_vreg_data[2].vddp_data->lpm_uA = 2000;
8497 /* Max. Active current required is 16 mA */
8498 sdcc_vreg_data[2].vddp_data->hpm_uA = 16000;
8499
8500 if (machine_is_msm8x60_fluid())
8501 msm8x60_sdc3_data.wpswitch = NULL;
8502 msm_add_sdcc(3, &msm8x60_sdc3_data);
8503#endif
8504#ifdef CONFIG_MMC_MSM_SDC4_SUPPORT
8505 /* SDCC4 : WLAN WCN1314 chip is connected */
8506 sdcc_vreg_data[3].vdd_data = &sdcc_vdd_reg_data[3];
8507 sdcc_vreg_data[3].vdd_data->reg_name = "8058_s3";
8508 sdcc_vreg_data[3].vdd_data->set_voltage_sup = 1;
8509 sdcc_vreg_data[3].vdd_data->level = 1800000;
8510
8511 sdcc_vreg_data[3].vccq_data = NULL;
8512
8513 msm_add_sdcc(4, &msm8x60_sdc4_data);
8514#endif
8515#ifdef CONFIG_MMC_MSM_SDC5_SUPPORT
8516 /*
8517 * MDM SDIO client is connected to SDC5 on charm SURF/FFA
8518 * and no card is connected on 8660 SURF/FFA/FLUID.
8519 */
8520 sdcc_vreg_data[4].vdd_data = &sdcc_vdd_reg_data[4];
8521 sdcc_vreg_data[4].vdd_data->reg_name = "8058_s3";
8522 sdcc_vreg_data[4].vdd_data->set_voltage_sup = 1;
8523 sdcc_vreg_data[4].vdd_data->level = 1800000;
8524
8525 sdcc_vreg_data[4].vccq_data = NULL;
8526
8527 if (machine_is_msm8x60_fusion())
8528 msm8x60_sdc5_data.msmsdcc_fmax = 24000000;
8529 if (machine_is_msm8x60_fusion() || machine_is_msm8x60_fusn_ffa()) {
8530#ifdef CONFIG_MMC_MSM_SDIO_SUPPORT
8531 msm8x60_sdc5_data.sdiowakeup_irq = gpio_to_irq(99);
8532 msm_sdcc_setup_gpio(5, 1);
8533#endif
8534 msm_add_sdcc(5, &msm8x60_sdc5_data);
8535 }
8536#endif
8537}
8538
8539#if !defined(CONFIG_GPIO_SX150X) && !defined(CONFIG_GPIO_SX150X_MODULE)
8540static inline void display_common_power(int on) {}
8541#else
8542
8543#define _GET_REGULATOR(var, name) do { \
8544 if (var == NULL) { \
8545 var = regulator_get(NULL, name); \
8546 if (IS_ERR(var)) { \
8547 pr_err("'%s' regulator not found, rc=%ld\n", \
8548 name, PTR_ERR(var)); \
8549 var = NULL; \
8550 } \
8551 } \
8552} while (0)
8553
8554static int dsub_regulator(int on)
8555{
8556 static struct regulator *dsub_reg;
8557 static struct regulator *mpp0_reg;
8558 static int dsub_reg_enabled;
8559 int rc = 0;
8560
8561 _GET_REGULATOR(dsub_reg, "8901_l3");
8562 if (IS_ERR(dsub_reg)) {
8563 printk(KERN_ERR "%s: failed to get reg 8901_l3 err=%ld",
8564 __func__, PTR_ERR(dsub_reg));
8565 return PTR_ERR(dsub_reg);
8566 }
8567
8568 _GET_REGULATOR(mpp0_reg, "8901_mpp0");
8569 if (IS_ERR(mpp0_reg)) {
8570 printk(KERN_ERR "%s: failed to get reg 8901_mpp0 err=%ld",
8571 __func__, PTR_ERR(mpp0_reg));
8572 return PTR_ERR(mpp0_reg);
8573 }
8574
8575 if (on && !dsub_reg_enabled) {
8576 rc = regulator_set_voltage(dsub_reg, 3300000, 3300000);
8577 if (rc) {
8578 printk(KERN_ERR "%s: failed to set reg 8901_l3 voltage"
8579 " err=%d", __func__, rc);
8580 goto dsub_regulator_err;
8581 }
8582 rc = regulator_enable(dsub_reg);
8583 if (rc) {
8584 printk(KERN_ERR "%s: failed to enable reg 8901_l3"
8585 " err=%d", __func__, rc);
8586 goto dsub_regulator_err;
8587 }
8588 rc = regulator_enable(mpp0_reg);
8589 if (rc) {
8590 printk(KERN_ERR "%s: failed to enable reg 8901_mpp0"
8591 " err=%d", __func__, rc);
8592 goto dsub_regulator_err;
8593 }
8594 dsub_reg_enabled = 1;
8595 } else if (!on && dsub_reg_enabled) {
8596 rc = regulator_disable(dsub_reg);
8597 if (rc)
8598 printk(KERN_WARNING "%s: failed to disable reg 8901_l3"
8599 " err=%d", __func__, rc);
8600 rc = regulator_disable(mpp0_reg);
8601 if (rc)
8602 printk(KERN_WARNING "%s: failed to disable reg "
8603 "8901_mpp0 err=%d", __func__, rc);
8604 dsub_reg_enabled = 0;
8605 }
8606
8607 return rc;
8608
8609dsub_regulator_err:
8610 regulator_put(mpp0_reg);
8611 regulator_put(dsub_reg);
8612 return rc;
8613}
8614
8615static int display_power_on;
8616static void setup_display_power(void)
8617{
8618 if (display_power_on)
8619 if (lcdc_vga_enabled) {
8620 dsub_regulator(1);
8621 gpio_set_value_cansleep(GPIO_LVDS_SHUTDOWN_N, 0);
8622 gpio_set_value_cansleep(GPIO_BACKLIGHT_EN, 0);
8623 if (machine_is_msm8x60_ffa() ||
8624 machine_is_msm8x60_fusn_ffa())
8625 gpio_set_value_cansleep(GPIO_DONGLE_PWR_EN, 1);
8626 } else {
8627 dsub_regulator(0);
8628 gpio_set_value_cansleep(GPIO_LVDS_SHUTDOWN_N, 1);
8629 gpio_set_value_cansleep(GPIO_BACKLIGHT_EN, 1);
8630 if (machine_is_msm8x60_ffa() ||
8631 machine_is_msm8x60_fusn_ffa())
8632 gpio_set_value_cansleep(GPIO_DONGLE_PWR_EN, 0);
8633 }
8634 else {
8635 dsub_regulator(0);
8636 if (machine_is_msm8x60_ffa() || machine_is_msm8x60_fusn_ffa())
8637 gpio_set_value_cansleep(GPIO_DONGLE_PWR_EN, 0);
8638 /* BACKLIGHT */
8639 gpio_set_value_cansleep(GPIO_BACKLIGHT_EN, 0);
8640 /* LVDS */
8641 gpio_set_value_cansleep(GPIO_LVDS_SHUTDOWN_N, 0);
8642 }
8643}
8644
8645#define _GET_REGULATOR(var, name) do { \
8646 if (var == NULL) { \
8647 var = regulator_get(NULL, name); \
8648 if (IS_ERR(var)) { \
8649 pr_err("'%s' regulator not found, rc=%ld\n", \
8650 name, PTR_ERR(var)); \
8651 var = NULL; \
8652 } \
8653 } \
8654} while (0)
8655
8656#define GPIO_RESX_N (GPIO_EXPANDER_GPIO_BASE + 2)
8657
8658static void display_common_power(int on)
8659{
8660 int rc;
8661 static struct regulator *display_reg;
8662
8663 if (machine_is_msm8x60_surf() || machine_is_msm8x60_ffa() ||
8664 machine_is_msm8x60_fusion() || machine_is_msm8x60_fusn_ffa()) {
8665 if (on) {
8666 /* LVDS */
8667 _GET_REGULATOR(display_reg, "8901_l2");
8668 if (!display_reg)
8669 return;
8670 rc = regulator_set_voltage(display_reg,
8671 3300000, 3300000);
8672 if (rc)
8673 goto out;
8674 rc = regulator_enable(display_reg);
8675 if (rc)
8676 goto out;
8677 rc = gpio_request(GPIO_LVDS_SHUTDOWN_N,
8678 "LVDS_STDN_OUT_N");
8679 if (rc) {
8680 printk(KERN_ERR "%s: LVDS gpio %d request"
8681 "failed\n", __func__,
8682 GPIO_LVDS_SHUTDOWN_N);
8683 goto out2;
8684 }
8685
8686 /* BACKLIGHT */
8687 rc = gpio_request(GPIO_BACKLIGHT_EN, "BACKLIGHT_EN");
8688 if (rc) {
8689 printk(KERN_ERR "%s: BACKLIGHT gpio %d request"
8690 "failed\n", __func__,
8691 GPIO_BACKLIGHT_EN);
8692 goto out3;
8693 }
8694
8695 if (machine_is_msm8x60_ffa() ||
8696 machine_is_msm8x60_fusn_ffa()) {
8697 rc = gpio_request(GPIO_DONGLE_PWR_EN,
8698 "DONGLE_PWR_EN");
8699 if (rc) {
8700 printk(KERN_ERR "%s: DONGLE_PWR_EN gpio"
8701 " %d request failed\n", __func__,
8702 GPIO_DONGLE_PWR_EN);
8703 goto out4;
8704 }
8705 }
8706
8707 gpio_direction_output(GPIO_LVDS_SHUTDOWN_N, 0);
8708 gpio_direction_output(GPIO_BACKLIGHT_EN, 0);
8709 if (machine_is_msm8x60_ffa() ||
8710 machine_is_msm8x60_fusn_ffa())
8711 gpio_direction_output(GPIO_DONGLE_PWR_EN, 0);
8712 mdelay(20);
8713 display_power_on = 1;
8714 setup_display_power();
8715 } else {
8716 if (display_power_on) {
8717 display_power_on = 0;
8718 setup_display_power();
8719 mdelay(20);
8720 if (machine_is_msm8x60_ffa() ||
8721 machine_is_msm8x60_fusn_ffa())
8722 gpio_free(GPIO_DONGLE_PWR_EN);
8723 goto out4;
8724 }
8725 }
8726 }
8727#if defined(CONFIG_FB_MSM_LCDC_SAMSUNG_OLED_PT) || \
8728 defined(CONFIG_FB_MSM_LCDC_AUO_WVGA)
8729 else if (machine_is_msm8x60_fluid()) {
8730 static struct regulator *fluid_reg;
8731 static struct regulator *fluid_reg2;
8732
8733 if (on) {
8734 _GET_REGULATOR(fluid_reg, "8901_l2");
8735 if (!fluid_reg)
8736 return;
8737 _GET_REGULATOR(fluid_reg2, "8058_s3");
8738 if (!fluid_reg2) {
8739 regulator_put(fluid_reg);
8740 return;
8741 }
8742 rc = gpio_request(GPIO_RESX_N, "RESX_N");
8743 if (rc) {
8744 regulator_put(fluid_reg2);
8745 regulator_put(fluid_reg);
8746 return;
8747 }
8748 regulator_set_voltage(fluid_reg, 2850000, 2850000);
8749 regulator_set_voltage(fluid_reg2, 1800000, 1800000);
8750 regulator_enable(fluid_reg);
8751 regulator_enable(fluid_reg2);
8752 msleep(20);
8753 gpio_direction_output(GPIO_RESX_N, 0);
8754 udelay(10);
8755 gpio_set_value_cansleep(GPIO_RESX_N, 1);
8756 display_power_on = 1;
8757 setup_display_power();
8758 } else {
8759 gpio_set_value_cansleep(GPIO_RESX_N, 0);
8760 gpio_free(GPIO_RESX_N);
8761 msleep(20);
8762 regulator_disable(fluid_reg2);
8763 regulator_disable(fluid_reg);
8764 regulator_put(fluid_reg2);
8765 regulator_put(fluid_reg);
8766 display_power_on = 0;
8767 setup_display_power();
8768 fluid_reg = NULL;
8769 fluid_reg2 = NULL;
8770 }
8771 }
8772#endif
Zhang Chang Ken3a8b8512011-08-04 18:41:39 -04008773#if defined(CONFIG_FB_MSM_LCDC_NT35582_WVGA)
8774 else if (machine_is_msm8x60_dragon()) {
8775 static struct regulator *dragon_reg;
8776 static struct regulator *dragon_reg2;
8777
8778 if (on) {
8779 _GET_REGULATOR(dragon_reg, "8901_l2");
8780 if (!dragon_reg)
8781 return;
8782 _GET_REGULATOR(dragon_reg2, "8058_l16");
8783 if (!dragon_reg2) {
8784 regulator_put(dragon_reg);
8785 dragon_reg = NULL;
8786 return;
8787 }
8788
8789 rc = gpio_request(GPIO_NT35582_BL_EN, "lcdc_bl_en");
8790 if (rc) {
8791 pr_err("%s: gpio %d request failed with rc=%d\n",
8792 __func__, GPIO_NT35582_BL_EN, rc);
8793 regulator_put(dragon_reg);
8794 regulator_put(dragon_reg2);
8795 dragon_reg = NULL;
8796 dragon_reg2 = NULL;
8797 return;
8798 }
8799
8800 if (gpio_tlmm_config(GPIO_CFG(GPIO_NT35582_RESET, 0,
8801 GPIO_CFG_OUTPUT, GPIO_CFG_PULL_DOWN,
8802 GPIO_CFG_16MA), GPIO_CFG_ENABLE)) {
8803 pr_err("%s: config gpio '%d' failed!\n",
8804 __func__, GPIO_NT35582_RESET);
8805 gpio_free(GPIO_NT35582_BL_EN);
8806 regulator_put(dragon_reg);
8807 regulator_put(dragon_reg2);
8808 dragon_reg = NULL;
8809 dragon_reg2 = NULL;
8810 return;
8811 }
8812
8813 rc = gpio_request(GPIO_NT35582_RESET, "lcdc_reset");
8814 if (rc) {
8815 pr_err("%s: unable to request gpio %d (rc=%d)\n",
8816 __func__, GPIO_NT35582_RESET, rc);
8817 gpio_free(GPIO_NT35582_BL_EN);
8818 regulator_put(dragon_reg);
8819 regulator_put(dragon_reg2);
8820 dragon_reg = NULL;
8821 dragon_reg2 = NULL;
8822 return;
8823 }
8824
8825 regulator_set_voltage(dragon_reg, 3300000, 3300000);
8826 regulator_set_voltage(dragon_reg2, 1800000, 1800000);
8827 regulator_enable(dragon_reg);
8828 regulator_enable(dragon_reg2);
8829 msleep(20);
8830
8831 gpio_set_value_cansleep(GPIO_NT35582_RESET, 1);
8832 msleep(20);
8833 gpio_set_value_cansleep(GPIO_NT35582_RESET, 0);
8834 msleep(20);
8835 gpio_set_value_cansleep(GPIO_NT35582_RESET, 1);
8836 msleep(50);
8837
8838 gpio_set_value_cansleep(GPIO_NT35582_BL_EN, 1);
8839
8840 display_power_on = 1;
8841 } else if ((dragon_reg != NULL) && (dragon_reg2 != NULL)) {
8842 gpio_free(GPIO_NT35582_RESET);
8843 gpio_free(GPIO_NT35582_BL_EN);
8844 regulator_disable(dragon_reg2);
8845 regulator_disable(dragon_reg);
8846 regulator_put(dragon_reg2);
8847 regulator_put(dragon_reg);
8848 display_power_on = 0;
8849 dragon_reg = NULL;
8850 dragon_reg2 = NULL;
8851 }
8852 }
8853#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07008854 return;
8855
8856out4:
8857 gpio_free(GPIO_BACKLIGHT_EN);
8858out3:
8859 gpio_free(GPIO_LVDS_SHUTDOWN_N);
8860out2:
8861 regulator_disable(display_reg);
8862out:
8863 regulator_put(display_reg);
8864 display_reg = NULL;
8865}
8866#undef _GET_REGULATOR
8867#endif
8868
8869static int mipi_dsi_panel_power(int on);
8870
8871#define LCDC_NUM_GPIO 28
8872#define LCDC_GPIO_START 0
8873
8874static void lcdc_samsung_panel_power(int on)
8875{
8876 int n, ret = 0;
8877
8878 display_common_power(on);
8879
8880 for (n = 0; n < LCDC_NUM_GPIO; n++) {
8881 if (on) {
8882 ret = gpio_request(LCDC_GPIO_START + n, "LCDC_GPIO");
8883 if (unlikely(ret)) {
8884 pr_err("%s not able to get gpio\n", __func__);
8885 break;
8886 }
8887 } else
8888 gpio_free(LCDC_GPIO_START + n);
8889 }
8890
8891 if (ret) {
8892 for (n--; n >= 0; n--)
8893 gpio_free(LCDC_GPIO_START + n);
8894 }
8895
8896 mipi_dsi_panel_power(0); /* set 8058_ldo0 to LPM */
8897}
8898
8899#ifdef CONFIG_FB_MSM_HDMI_MSM_PANEL
8900#define _GET_REGULATOR(var, name) do { \
8901 var = regulator_get(NULL, name); \
8902 if (IS_ERR(var)) { \
8903 pr_err("'%s' regulator not found, rc=%ld\n", \
8904 name, IS_ERR(var)); \
8905 var = NULL; \
8906 return -ENODEV; \
8907 } \
8908} while (0)
8909
8910static int hdmi_enable_5v(int on)
8911{
8912 static struct regulator *reg_8901_hdmi_mvs; /* HDMI_5V */
8913 static struct regulator *reg_8901_mpp0; /* External 5V */
8914 static int prev_on;
8915 int rc;
8916
8917 if (on == prev_on)
8918 return 0;
8919
8920 if (!reg_8901_hdmi_mvs)
8921 _GET_REGULATOR(reg_8901_hdmi_mvs, "8901_hdmi_mvs");
8922 if (!reg_8901_mpp0)
8923 _GET_REGULATOR(reg_8901_mpp0, "8901_mpp0");
8924
8925 if (on) {
8926 rc = regulator_enable(reg_8901_mpp0);
8927 if (rc) {
8928 pr_err("'%s' regulator enable failed, rc=%d\n",
8929 "reg_8901_mpp0", rc);
8930 return rc;
8931 }
8932 rc = regulator_enable(reg_8901_hdmi_mvs);
8933 if (rc) {
8934 pr_err("'%s' regulator enable failed, rc=%d\n",
8935 "8901_hdmi_mvs", rc);
8936 return rc;
8937 }
8938 pr_info("%s(on): success\n", __func__);
8939 } else {
8940 rc = regulator_disable(reg_8901_hdmi_mvs);
8941 if (rc)
8942 pr_warning("'%s' regulator disable failed, rc=%d\n",
8943 "8901_hdmi_mvs", rc);
8944 rc = regulator_disable(reg_8901_mpp0);
8945 if (rc)
8946 pr_warning("'%s' regulator disable failed, rc=%d\n",
8947 "reg_8901_mpp0", rc);
8948 pr_info("%s(off): success\n", __func__);
8949 }
8950
8951 prev_on = on;
8952
8953 return 0;
8954}
8955
8956static int hdmi_core_power(int on, int show)
8957{
8958 static struct regulator *reg_8058_l16; /* VDD_HDMI */
8959 static int prev_on;
8960 int rc;
8961
8962 if (on == prev_on)
8963 return 0;
8964
8965 if (!reg_8058_l16)
8966 _GET_REGULATOR(reg_8058_l16, "8058_l16");
8967
8968 if (on) {
8969 rc = regulator_set_voltage(reg_8058_l16, 1800000, 1800000);
8970 if (!rc)
8971 rc = regulator_enable(reg_8058_l16);
8972 if (rc) {
8973 pr_err("'%s' regulator enable failed, rc=%d\n",
8974 "8058_l16", rc);
8975 return rc;
8976 }
8977 rc = gpio_request(170, "HDMI_DDC_CLK");
8978 if (rc) {
8979 pr_err("'%s'(%d) gpio_request failed, rc=%d\n",
8980 "HDMI_DDC_CLK", 170, rc);
8981 goto error1;
8982 }
8983 rc = gpio_request(171, "HDMI_DDC_DATA");
8984 if (rc) {
8985 pr_err("'%s'(%d) gpio_request failed, rc=%d\n",
8986 "HDMI_DDC_DATA", 171, rc);
8987 goto error2;
8988 }
8989 rc = gpio_request(172, "HDMI_HPD");
8990 if (rc) {
8991 pr_err("'%s'(%d) gpio_request failed, rc=%d\n",
8992 "HDMI_HPD", 172, rc);
8993 goto error3;
8994 }
8995 pr_info("%s(on): success\n", __func__);
8996 } else {
8997 gpio_free(170);
8998 gpio_free(171);
8999 gpio_free(172);
9000 rc = regulator_disable(reg_8058_l16);
9001 if (rc)
9002 pr_warning("'%s' regulator disable failed, rc=%d\n",
9003 "8058_l16", rc);
9004 pr_info("%s(off): success\n", __func__);
9005 }
9006
9007 prev_on = on;
9008
9009 return 0;
9010
9011error3:
9012 gpio_free(171);
9013error2:
9014 gpio_free(170);
9015error1:
9016 regulator_disable(reg_8058_l16);
9017 return rc;
9018}
9019
9020static int hdmi_cec_power(int on)
9021{
9022 static struct regulator *reg_8901_l3; /* HDMI_CEC */
9023 static int prev_on;
9024 int rc;
9025
9026 if (on == prev_on)
9027 return 0;
9028
9029 if (!reg_8901_l3)
9030 _GET_REGULATOR(reg_8901_l3, "8901_l3");
9031
9032 if (on) {
9033 rc = regulator_set_voltage(reg_8901_l3, 3300000, 3300000);
9034 if (!rc)
9035 rc = regulator_enable(reg_8901_l3);
9036 if (rc) {
9037 pr_err("'%s' regulator enable failed, rc=%d\n",
9038 "8901_l3", rc);
9039 return rc;
9040 }
9041 rc = gpio_request(169, "HDMI_CEC_VAR");
9042 if (rc) {
9043 pr_err("'%s'(%d) gpio_request failed, rc=%d\n",
9044 "HDMI_CEC_VAR", 169, rc);
9045 goto error;
9046 }
9047 pr_info("%s(on): success\n", __func__);
9048 } else {
9049 gpio_free(169);
9050 rc = regulator_disable(reg_8901_l3);
9051 if (rc)
9052 pr_warning("'%s' regulator disable failed, rc=%d\n",
9053 "8901_l3", rc);
9054 pr_info("%s(off): success\n", __func__);
9055 }
9056
9057 prev_on = on;
9058
9059 return 0;
9060error:
9061 regulator_disable(reg_8901_l3);
9062 return rc;
9063}
9064
9065#undef _GET_REGULATOR
9066
9067#endif /* CONFIG_FB_MSM_HDMI_MSM_PANEL */
9068
9069static int lcdc_panel_power(int on)
9070{
9071 int flag_on = !!on;
9072 static int lcdc_power_save_on;
9073
9074 if (lcdc_power_save_on == flag_on)
9075 return 0;
9076
9077 lcdc_power_save_on = flag_on;
9078
9079 lcdc_samsung_panel_power(on);
9080
9081 return 0;
9082}
9083
9084#ifdef CONFIG_MSM_BUS_SCALING
9085#ifdef CONFIG_FB_MSM_LCDC_DSUB
9086static struct msm_bus_vectors mdp_init_vectors[] = {
9087 /* For now, 0th array entry is reserved.
9088 * Please leave 0 as is and don't use it
9089 */
9090 {
9091 .src = MSM_BUS_MASTER_MDP_PORT0,
9092 .dst = MSM_BUS_SLAVE_SMI,
9093 .ab = 0,
9094 .ib = 0,
9095 },
9096 /* Master and slaves can be from different fabrics */
9097 {
9098 .src = MSM_BUS_MASTER_MDP_PORT0,
9099 .dst = MSM_BUS_SLAVE_EBI_CH0,
9100 .ab = 0,
9101 .ib = 0,
9102 },
9103};
9104
9105static struct msm_bus_vectors mdp_sd_smi_vectors[] = {
9106 /* Default case static display/UI/2d/3d if FB SMI */
9107 {
9108 .src = MSM_BUS_MASTER_MDP_PORT0,
9109 .dst = MSM_BUS_SLAVE_SMI,
9110 .ab = 388800000,
9111 .ib = 486000000,
9112 },
9113 /* Master and slaves can be from different fabrics */
9114 {
9115 .src = MSM_BUS_MASTER_MDP_PORT0,
9116 .dst = MSM_BUS_SLAVE_EBI_CH0,
9117 .ab = 0,
9118 .ib = 0,
9119 },
9120};
9121
9122static struct msm_bus_vectors mdp_sd_ebi_vectors[] = {
9123 /* Default case static display/UI/2d/3d if FB SMI */
9124 {
9125 .src = MSM_BUS_MASTER_MDP_PORT0,
9126 .dst = MSM_BUS_SLAVE_SMI,
9127 .ab = 0,
9128 .ib = 0,
9129 },
9130 /* Master and slaves can be from different fabrics */
9131 {
9132 .src = MSM_BUS_MASTER_MDP_PORT0,
9133 .dst = MSM_BUS_SLAVE_EBI_CH0,
9134 .ab = 388800000,
9135 .ib = 486000000 * 2,
9136 },
9137};
9138static struct msm_bus_vectors mdp_vga_vectors[] = {
9139 /* VGA and less video */
9140 {
9141 .src = MSM_BUS_MASTER_MDP_PORT0,
9142 .dst = MSM_BUS_SLAVE_SMI,
9143 .ab = 458092800,
9144 .ib = 572616000,
9145 },
9146 {
9147 .src = MSM_BUS_MASTER_MDP_PORT0,
9148 .dst = MSM_BUS_SLAVE_EBI_CH0,
9149 .ab = 458092800,
9150 .ib = 572616000 * 2,
9151 },
9152};
9153static struct msm_bus_vectors mdp_720p_vectors[] = {
9154 /* 720p and less video */
9155 {
9156 .src = MSM_BUS_MASTER_MDP_PORT0,
9157 .dst = MSM_BUS_SLAVE_SMI,
9158 .ab = 471744000,
9159 .ib = 589680000,
9160 },
9161 /* Master and slaves can be from different fabrics */
9162 {
9163 .src = MSM_BUS_MASTER_MDP_PORT0,
9164 .dst = MSM_BUS_SLAVE_EBI_CH0,
9165 .ab = 471744000,
9166 .ib = 589680000 * 2,
9167 },
9168};
9169
9170static struct msm_bus_vectors mdp_1080p_vectors[] = {
9171 /* 1080p and less video */
9172 {
9173 .src = MSM_BUS_MASTER_MDP_PORT0,
9174 .dst = MSM_BUS_SLAVE_SMI,
9175 .ab = 575424000,
9176 .ib = 719280000,
9177 },
9178 /* Master and slaves can be from different fabrics */
9179 {
9180 .src = MSM_BUS_MASTER_MDP_PORT0,
9181 .dst = MSM_BUS_SLAVE_EBI_CH0,
9182 .ab = 575424000,
9183 .ib = 719280000 * 2,
9184 },
9185};
9186
9187#else
9188static struct msm_bus_vectors mdp_init_vectors[] = {
9189 /* For now, 0th array entry is reserved.
9190 * Please leave 0 as is and don't use it
9191 */
9192 {
9193 .src = MSM_BUS_MASTER_MDP_PORT0,
9194 .dst = MSM_BUS_SLAVE_SMI,
9195 .ab = 0,
9196 .ib = 0,
9197 },
9198 /* Master and slaves can be from different fabrics */
9199 {
9200 .src = MSM_BUS_MASTER_MDP_PORT0,
9201 .dst = MSM_BUS_SLAVE_EBI_CH0,
9202 .ab = 0,
9203 .ib = 0,
9204 },
9205};
9206
9207static struct msm_bus_vectors mdp_sd_smi_vectors[] = {
9208 /* Default case static display/UI/2d/3d if FB SMI */
9209 {
9210 .src = MSM_BUS_MASTER_MDP_PORT0,
9211 .dst = MSM_BUS_SLAVE_SMI,
9212 .ab = 175110000,
9213 .ib = 218887500,
9214 },
9215 /* Master and slaves can be from different fabrics */
9216 {
9217 .src = MSM_BUS_MASTER_MDP_PORT0,
9218 .dst = MSM_BUS_SLAVE_EBI_CH0,
9219 .ab = 0,
9220 .ib = 0,
9221 },
9222};
9223
9224static struct msm_bus_vectors mdp_sd_ebi_vectors[] = {
9225 /* Default case static display/UI/2d/3d if FB SMI */
9226 {
9227 .src = MSM_BUS_MASTER_MDP_PORT0,
9228 .dst = MSM_BUS_SLAVE_SMI,
9229 .ab = 0,
9230 .ib = 0,
9231 },
9232 /* Master and slaves can be from different fabrics */
9233 {
9234 .src = MSM_BUS_MASTER_MDP_PORT0,
9235 .dst = MSM_BUS_SLAVE_EBI_CH0,
9236 .ab = 216000000,
9237 .ib = 270000000 * 2,
9238 },
9239};
9240static struct msm_bus_vectors mdp_vga_vectors[] = {
9241 /* VGA and less video */
9242 {
9243 .src = MSM_BUS_MASTER_MDP_PORT0,
9244 .dst = MSM_BUS_SLAVE_SMI,
9245 .ab = 216000000,
9246 .ib = 270000000,
9247 },
9248 {
9249 .src = MSM_BUS_MASTER_MDP_PORT0,
9250 .dst = MSM_BUS_SLAVE_EBI_CH0,
9251 .ab = 216000000,
9252 .ib = 270000000 * 2,
9253 },
9254};
9255
9256static struct msm_bus_vectors mdp_720p_vectors[] = {
9257 /* 720p and less video */
9258 {
9259 .src = MSM_BUS_MASTER_MDP_PORT0,
9260 .dst = MSM_BUS_SLAVE_SMI,
9261 .ab = 230400000,
9262 .ib = 288000000,
9263 },
9264 /* Master and slaves can be from different fabrics */
9265 {
9266 .src = MSM_BUS_MASTER_MDP_PORT0,
9267 .dst = MSM_BUS_SLAVE_EBI_CH0,
9268 .ab = 230400000,
9269 .ib = 288000000 * 2,
9270 },
9271};
9272
9273static struct msm_bus_vectors mdp_1080p_vectors[] = {
9274 /* 1080p and less video */
9275 {
9276 .src = MSM_BUS_MASTER_MDP_PORT0,
9277 .dst = MSM_BUS_SLAVE_SMI,
9278 .ab = 334080000,
9279 .ib = 417600000,
9280 },
9281 /* Master and slaves can be from different fabrics */
9282 {
9283 .src = MSM_BUS_MASTER_MDP_PORT0,
9284 .dst = MSM_BUS_SLAVE_EBI_CH0,
9285 .ab = 334080000,
Ravishangar Kalyanam731beb92011-07-07 18:27:32 -07009286 .ib = 550000000 * 2,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07009287 },
9288};
9289
9290#endif
9291static struct msm_bus_paths mdp_bus_scale_usecases[] = {
9292 {
9293 ARRAY_SIZE(mdp_init_vectors),
9294 mdp_init_vectors,
9295 },
9296 {
9297 ARRAY_SIZE(mdp_sd_smi_vectors),
9298 mdp_sd_smi_vectors,
9299 },
9300 {
9301 ARRAY_SIZE(mdp_sd_ebi_vectors),
9302 mdp_sd_ebi_vectors,
9303 },
9304 {
9305 ARRAY_SIZE(mdp_vga_vectors),
9306 mdp_vga_vectors,
9307 },
9308 {
9309 ARRAY_SIZE(mdp_720p_vectors),
9310 mdp_720p_vectors,
9311 },
9312 {
9313 ARRAY_SIZE(mdp_1080p_vectors),
9314 mdp_1080p_vectors,
9315 },
9316};
9317static struct msm_bus_scale_pdata mdp_bus_scale_pdata = {
9318 mdp_bus_scale_usecases,
9319 ARRAY_SIZE(mdp_bus_scale_usecases),
9320 .name = "mdp",
9321};
9322
9323#endif
9324#ifdef CONFIG_MSM_BUS_SCALING
9325static struct msm_bus_vectors dtv_bus_init_vectors[] = {
9326 /* For now, 0th array entry is reserved.
9327 * Please leave 0 as is and don't use it
9328 */
9329 {
9330 .src = MSM_BUS_MASTER_MDP_PORT0,
9331 .dst = MSM_BUS_SLAVE_SMI,
9332 .ab = 0,
9333 .ib = 0,
9334 },
9335 /* Master and slaves can be from different fabrics */
9336 {
9337 .src = MSM_BUS_MASTER_MDP_PORT0,
9338 .dst = MSM_BUS_SLAVE_EBI_CH0,
9339 .ab = 0,
9340 .ib = 0,
9341 },
9342};
9343static struct msm_bus_vectors dtv_bus_def_vectors[] = {
9344 /* For now, 0th array entry is reserved.
9345 * Please leave 0 as is and don't use it
9346 */
9347 {
9348 .src = MSM_BUS_MASTER_MDP_PORT0,
9349 .dst = MSM_BUS_SLAVE_SMI,
9350 .ab = 566092800,
9351 .ib = 707616000,
9352 },
9353 /* Master and slaves can be from different fabrics */
9354 {
9355 .src = MSM_BUS_MASTER_MDP_PORT0,
9356 .dst = MSM_BUS_SLAVE_EBI_CH0,
9357 .ab = 566092800,
9358 .ib = 707616000,
9359 },
9360};
9361static struct msm_bus_paths dtv_bus_scale_usecases[] = {
9362 {
9363 ARRAY_SIZE(dtv_bus_init_vectors),
9364 dtv_bus_init_vectors,
9365 },
9366 {
9367 ARRAY_SIZE(dtv_bus_def_vectors),
9368 dtv_bus_def_vectors,
9369 },
9370};
9371static struct msm_bus_scale_pdata dtv_bus_scale_pdata = {
9372 dtv_bus_scale_usecases,
9373 ARRAY_SIZE(dtv_bus_scale_usecases),
9374 .name = "dtv",
9375};
9376
9377static struct lcdc_platform_data dtv_pdata = {
9378 .bus_scale_table = &dtv_bus_scale_pdata,
9379};
9380#endif
9381
9382
9383static struct lcdc_platform_data lcdc_pdata = {
9384 .lcdc_power_save = lcdc_panel_power,
9385};
9386
9387
9388#define MDP_VSYNC_GPIO 28
9389
9390/*
9391 * MIPI_DSI only use 8058_LDO0 which need always on
9392 * therefore it need to be put at low power mode if
9393 * it was not used instead of turn it off.
9394 */
9395static int mipi_dsi_panel_power(int on)
9396{
9397 int flag_on = !!on;
9398 static int mipi_dsi_power_save_on;
9399 static struct regulator *ldo0;
9400 int rc = 0;
9401
9402 if (mipi_dsi_power_save_on == flag_on)
9403 return 0;
9404
9405 mipi_dsi_power_save_on = flag_on;
9406
9407 if (ldo0 == NULL) { /* init */
9408 ldo0 = regulator_get(NULL, "8058_l0");
9409 if (IS_ERR(ldo0)) {
9410 pr_debug("%s: LDO0 failed\n", __func__);
9411 rc = PTR_ERR(ldo0);
9412 return rc;
9413 }
9414
9415 rc = regulator_set_voltage(ldo0, 1200000, 1200000);
9416 if (rc)
9417 goto out;
9418
9419 rc = regulator_enable(ldo0);
9420 if (rc)
9421 goto out;
9422 }
9423
9424 if (on) {
9425 /* set ldo0 to HPM */
9426 rc = regulator_set_optimum_mode(ldo0, 100000);
9427 if (rc < 0)
9428 goto out;
9429 } else {
9430 /* set ldo0 to LPM */
9431 rc = regulator_set_optimum_mode(ldo0, 9000);
9432 if (rc < 0)
9433 goto out;
9434 }
9435
9436 return 0;
9437out:
9438 regulator_disable(ldo0);
9439 regulator_put(ldo0);
9440 ldo0 = NULL;
9441 return rc;
9442}
9443
9444static struct mipi_dsi_platform_data mipi_dsi_pdata = {
9445 .vsync_gpio = MDP_VSYNC_GPIO,
9446 .dsi_power_save = mipi_dsi_panel_power,
9447};
9448
9449#ifdef CONFIG_FB_MSM_TVOUT
9450static struct regulator *reg_8058_l13;
9451
9452static int atv_dac_power(int on)
9453{
9454 int rc = 0;
9455 #define _GET_REGULATOR(var, name) do { \
9456 var = regulator_get(NULL, name); \
9457 if (IS_ERR(var)) { \
9458 pr_info("'%s' regulator not found, rc=%ld\n", \
9459 name, IS_ERR(var)); \
9460 var = NULL; \
9461 return -ENODEV; \
9462 } \
9463 } while (0)
9464
9465 if (!reg_8058_l13)
9466 _GET_REGULATOR(reg_8058_l13, "8058_l13");
9467 #undef _GET_REGULATOR
9468
9469 if (on) {
9470 rc = regulator_set_voltage(reg_8058_l13, 2050000, 2050000);
9471 if (rc) {
9472 pr_info("%s: '%s' regulator set voltage failed,\
9473 rc=%d\n", __func__, "8058_l13", rc);
9474 return rc;
9475 }
9476
9477 rc = regulator_enable(reg_8058_l13);
9478 if (rc) {
9479 pr_err("%s: '%s' regulator enable failed,\
9480 rc=%d\n", __func__, "8058_l13", rc);
9481 return rc;
9482 }
9483 } else {
9484 rc = regulator_force_disable(reg_8058_l13);
9485 if (rc)
9486 pr_warning("%s: '%s' regulator disable failed, rc=%d\n",
9487 __func__, "8058_l13", rc);
9488 }
9489 return rc;
9490
9491}
9492#endif
9493
9494#ifdef CONFIG_FB_MSM_MIPI_DSI
9495int mdp_core_clk_rate_table[] = {
9496 85330000,
9497 85330000,
9498 160000000,
9499 200000000,
9500};
9501#else
9502int mdp_core_clk_rate_table[] = {
9503 59080000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07009504 85330000,
kuogee hsieh26791a92011-08-01 18:35:58 -07009505 128000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07009506 200000000,
9507};
9508#endif
9509
9510static struct msm_panel_common_pdata mdp_pdata = {
9511 .gpio = MDP_VSYNC_GPIO,
9512 .mdp_core_clk_rate = 59080000,
9513 .mdp_core_clk_table = mdp_core_clk_rate_table,
9514 .num_mdp_clk = ARRAY_SIZE(mdp_core_clk_rate_table),
9515#ifdef CONFIG_MSM_BUS_SCALING
9516 .mdp_bus_scale_table = &mdp_bus_scale_pdata,
9517#endif
9518 .mdp_rev = MDP_REV_41,
kuogee hsiehc9a2e6d2011-09-12 15:27:01 -07009519 .writeback_offset = writeback_offset,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07009520};
9521
9522#ifdef CONFIG_FB_MSM_TVOUT
9523
9524#ifdef CONFIG_MSM_BUS_SCALING
9525static struct msm_bus_vectors atv_bus_init_vectors[] = {
9526 /* For now, 0th array entry is reserved.
9527 * Please leave 0 as is and don't use it
9528 */
9529 {
9530 .src = MSM_BUS_MASTER_MDP_PORT0,
9531 .dst = MSM_BUS_SLAVE_SMI,
9532 .ab = 0,
9533 .ib = 0,
9534 },
9535 /* Master and slaves can be from different fabrics */
9536 {
9537 .src = MSM_BUS_MASTER_MDP_PORT0,
9538 .dst = MSM_BUS_SLAVE_EBI_CH0,
9539 .ab = 0,
9540 .ib = 0,
9541 },
9542};
9543static struct msm_bus_vectors atv_bus_def_vectors[] = {
9544 /* For now, 0th array entry is reserved.
9545 * Please leave 0 as is and don't use it
9546 */
9547 {
9548 .src = MSM_BUS_MASTER_MDP_PORT0,
9549 .dst = MSM_BUS_SLAVE_SMI,
9550 .ab = 236390400,
9551 .ib = 265939200,
9552 },
9553 /* Master and slaves can be from different fabrics */
9554 {
9555 .src = MSM_BUS_MASTER_MDP_PORT0,
9556 .dst = MSM_BUS_SLAVE_EBI_CH0,
9557 .ab = 236390400,
9558 .ib = 265939200,
9559 },
9560};
9561static struct msm_bus_paths atv_bus_scale_usecases[] = {
9562 {
9563 ARRAY_SIZE(atv_bus_init_vectors),
9564 atv_bus_init_vectors,
9565 },
9566 {
9567 ARRAY_SIZE(atv_bus_def_vectors),
9568 atv_bus_def_vectors,
9569 },
9570};
9571static struct msm_bus_scale_pdata atv_bus_scale_pdata = {
9572 atv_bus_scale_usecases,
9573 ARRAY_SIZE(atv_bus_scale_usecases),
9574 .name = "atv",
9575};
9576#endif
9577
9578static struct tvenc_platform_data atv_pdata = {
9579 .poll = 0,
9580 .pm_vid_en = atv_dac_power,
9581#ifdef CONFIG_MSM_BUS_SCALING
9582 .bus_scale_table = &atv_bus_scale_pdata,
9583#endif
9584};
9585#endif
9586
9587static void __init msm_fb_add_devices(void)
9588{
9589#ifdef CONFIG_FB_MSM_LCDC_DSUB
9590 mdp_pdata.mdp_core_clk_table = NULL;
9591 mdp_pdata.num_mdp_clk = 0;
9592 mdp_pdata.mdp_core_clk_rate = 200000000;
9593#endif
9594 if (machine_is_msm8x60_rumi3())
9595 msm_fb_register_device("mdp", NULL);
9596 else
9597 msm_fb_register_device("mdp", &mdp_pdata);
9598
9599 msm_fb_register_device("lcdc", &lcdc_pdata);
9600 msm_fb_register_device("mipi_dsi", &mipi_dsi_pdata);
9601#ifdef CONFIG_MSM_BUS_SCALING
9602 msm_fb_register_device("dtv", &dtv_pdata);
9603#endif
9604#ifdef CONFIG_FB_MSM_TVOUT
9605 msm_fb_register_device("tvenc", &atv_pdata);
9606 msm_fb_register_device("tvout_device", NULL);
9607#endif
9608}
9609
9610#if (defined(CONFIG_MARIMBA_CORE)) && \
9611 (defined(CONFIG_MSM_BT_POWER) || defined(CONFIG_MSM_BT_POWER_MODULE))
9612
9613static const struct {
9614 char *name;
9615 int vmin;
9616 int vmax;
9617} bt_regs_info[] = {
9618 { "8058_s3", 1800000, 1800000 },
9619 { "8058_s2", 1300000, 1300000 },
9620 { "8058_l8", 2900000, 3050000 },
9621};
9622
9623static struct {
9624 bool enabled;
9625} bt_regs_status[] = {
9626 { false },
9627 { false },
9628 { false },
9629};
9630static struct regulator *bt_regs[ARRAY_SIZE(bt_regs_info)];
9631
9632static int bahama_bt(int on)
9633{
9634 int rc;
9635 int i;
9636 struct marimba config = { .mod_id = SLAVE_ID_BAHAMA};
9637
9638 struct bahama_variant_register {
9639 const size_t size;
9640 const struct bahama_config_register *set;
9641 };
9642
9643 const struct bahama_config_register *p;
9644
9645 u8 version;
9646
9647 const struct bahama_config_register v10_bt_on[] = {
9648 { 0xE9, 0x00, 0xFF },
9649 { 0xF4, 0x80, 0xFF },
9650 { 0xE4, 0x00, 0xFF },
9651 { 0xE5, 0x00, 0x0F },
9652#ifdef CONFIG_WLAN
9653 { 0xE6, 0x38, 0x7F },
9654 { 0xE7, 0x06, 0xFF },
9655#endif
9656 { 0xE9, 0x21, 0xFF },
9657 { 0x01, 0x0C, 0x1F },
9658 { 0x01, 0x08, 0x1F },
9659 };
9660
9661 const struct bahama_config_register v20_bt_on_fm_off[] = {
9662 { 0x11, 0x0C, 0xFF },
9663 { 0x13, 0x01, 0xFF },
9664 { 0xF4, 0x80, 0xFF },
9665 { 0xF0, 0x00, 0xFF },
9666 { 0xE9, 0x00, 0xFF },
9667#ifdef CONFIG_WLAN
9668 { 0x81, 0x00, 0x7F },
9669 { 0x82, 0x00, 0xFF },
9670 { 0xE6, 0x38, 0x7F },
9671 { 0xE7, 0x06, 0xFF },
9672#endif
9673 { 0xE9, 0x21, 0xFF },
9674 };
9675
9676 const struct bahama_config_register v20_bt_on_fm_on[] = {
9677 { 0x11, 0x0C, 0xFF },
9678 { 0x13, 0x01, 0xFF },
9679 { 0xF4, 0x86, 0xFF },
9680 { 0xF0, 0x06, 0xFF },
9681 { 0xE9, 0x00, 0xFF },
9682#ifdef CONFIG_WLAN
9683 { 0x81, 0x00, 0x7F },
9684 { 0x82, 0x00, 0xFF },
9685 { 0xE6, 0x38, 0x7F },
9686 { 0xE7, 0x06, 0xFF },
9687#endif
9688 { 0xE9, 0x21, 0xFF },
9689 };
9690
9691 const struct bahama_config_register v10_bt_off[] = {
9692 { 0xE9, 0x00, 0xFF },
9693 };
9694
9695 const struct bahama_config_register v20_bt_off_fm_off[] = {
9696 { 0xF4, 0x84, 0xFF },
9697 { 0xF0, 0x04, 0xFF },
9698 { 0xE9, 0x00, 0xFF }
9699 };
9700
9701 const struct bahama_config_register v20_bt_off_fm_on[] = {
9702 { 0xF4, 0x86, 0xFF },
9703 { 0xF0, 0x06, 0xFF },
9704 { 0xE9, 0x00, 0xFF }
9705 };
9706 const struct bahama_variant_register bt_bahama[2][3] = {
9707 {
9708 { ARRAY_SIZE(v10_bt_off), v10_bt_off },
9709 { ARRAY_SIZE(v20_bt_off_fm_off), v20_bt_off_fm_off },
9710 { ARRAY_SIZE(v20_bt_off_fm_on), v20_bt_off_fm_on }
9711 },
9712 {
9713 { ARRAY_SIZE(v10_bt_on), v10_bt_on },
9714 { ARRAY_SIZE(v20_bt_on_fm_off), v20_bt_on_fm_off },
9715 { ARRAY_SIZE(v20_bt_on_fm_on), v20_bt_on_fm_on }
9716 }
9717 };
9718
9719 u8 offset = 0; /* index into bahama configs */
9720
9721 on = on ? 1 : 0;
9722 version = read_bahama_ver();
9723
9724 if (version == VER_UNSUPPORTED) {
9725 dev_err(&msm_bt_power_device.dev,
9726 "%s: unsupported version\n",
9727 __func__);
9728 return -EIO;
9729 }
9730
9731 if (version == VER_2_0) {
9732 if (marimba_get_fm_status(&config))
9733 offset = 0x01;
9734 }
9735
9736 /* Voting off 1.3V S2 Regulator,BahamaV2 used in Normal mode */
9737 if (on && (version == VER_2_0)) {
9738 for (i = 0; i < ARRAY_SIZE(bt_regs_info); i++) {
9739 if ((!strcmp(bt_regs_info[i].name, "8058_s2"))
9740 && (bt_regs_status[i].enabled == true)) {
9741 if (regulator_disable(bt_regs[i])) {
9742 dev_err(&msm_bt_power_device.dev,
9743 "%s: regulator disable failed",
9744 __func__);
9745 }
9746 bt_regs_status[i].enabled = false;
9747 break;
9748 }
9749 }
9750 }
9751
9752 p = bt_bahama[on][version + offset].set;
9753
9754 dev_info(&msm_bt_power_device.dev,
9755 "%s: found version %d\n", __func__, version);
9756
9757 for (i = 0; i < bt_bahama[on][version + offset].size; i++) {
9758 u8 value = (p+i)->value;
9759 rc = marimba_write_bit_mask(&config,
9760 (p+i)->reg,
9761 &value,
9762 sizeof((p+i)->value),
9763 (p+i)->mask);
9764 if (rc < 0) {
9765 dev_err(&msm_bt_power_device.dev,
9766 "%s: reg %d write failed: %d\n",
9767 __func__, (p+i)->reg, rc);
9768 return rc;
9769 }
9770 dev_dbg(&msm_bt_power_device.dev,
9771 "%s: reg 0x%02x write value 0x%02x mask 0x%02x\n",
9772 __func__, (p+i)->reg,
9773 value, (p+i)->mask);
9774 }
9775 /* Update BT Status */
9776 if (on)
9777 marimba_set_bt_status(&config, true);
9778 else
9779 marimba_set_bt_status(&config, false);
9780
9781 return 0;
9782}
9783
9784static int bluetooth_use_regulators(int on)
9785{
9786 int i, recover = -1, rc = 0;
9787
9788 for (i = 0; i < ARRAY_SIZE(bt_regs_info); i++) {
9789 bt_regs[i] = on ? regulator_get(&msm_bt_power_device.dev,
9790 bt_regs_info[i].name) :
9791 (regulator_put(bt_regs[i]), NULL);
9792 if (IS_ERR(bt_regs[i])) {
9793 rc = PTR_ERR(bt_regs[i]);
9794 dev_err(&msm_bt_power_device.dev,
9795 "regulator %s get failed (%d)\n",
9796 bt_regs_info[i].name, rc);
9797 recover = i - 1;
9798 bt_regs[i] = NULL;
9799 break;
9800 }
9801
9802 if (!on)
9803 continue;
9804
9805 rc = regulator_set_voltage(bt_regs[i],
9806 bt_regs_info[i].vmin,
9807 bt_regs_info[i].vmax);
9808 if (rc < 0) {
9809 dev_err(&msm_bt_power_device.dev,
9810 "regulator %s voltage set (%d)\n",
9811 bt_regs_info[i].name, rc);
9812 recover = i;
9813 break;
9814 }
9815 }
9816
9817 if (on && (recover > -1))
9818 for (i = recover; i >= 0; i--) {
9819 regulator_put(bt_regs[i]);
9820 bt_regs[i] = NULL;
9821 }
9822
9823 return rc;
9824}
9825
9826static int bluetooth_switch_regulators(int on)
9827{
9828 int i, rc = 0;
9829
9830 for (i = 0; i < ARRAY_SIZE(bt_regs_info); i++) {
9831 if (on && (bt_regs_status[i].enabled == false)) {
9832 rc = regulator_enable(bt_regs[i]);
9833 if (rc < 0) {
9834 dev_err(&msm_bt_power_device.dev,
9835 "regulator %s %s failed (%d)\n",
9836 bt_regs_info[i].name,
9837 "enable", rc);
9838 if (i > 0) {
9839 while (--i) {
9840 regulator_disable(bt_regs[i]);
9841 bt_regs_status[i].enabled
9842 = false;
9843 }
9844 break;
9845 }
9846 }
9847 bt_regs_status[i].enabled = true;
9848 } else if (!on && (bt_regs_status[i].enabled == true)) {
9849 rc = regulator_disable(bt_regs[i]);
9850 if (rc < 0) {
9851 dev_err(&msm_bt_power_device.dev,
9852 "regulator %s %s failed (%d)\n",
9853 bt_regs_info[i].name,
9854 "disable", rc);
9855 break;
9856 }
9857 bt_regs_status[i].enabled = false;
9858 }
9859 }
9860 return rc;
9861}
9862
9863static struct msm_xo_voter *bt_clock;
9864
9865static int bluetooth_power(int on)
9866{
9867 int rc = 0;
9868 int id;
9869
9870 /* In case probe function fails, cur_connv_type would be -1 */
9871 id = adie_get_detected_connectivity_type();
9872 if (id != BAHAMA_ID) {
9873 pr_err("%s: unexpected adie connectivity type: %d\n",
9874 __func__, id);
9875 return -ENODEV;
9876 }
9877
9878 if (on) {
9879
9880 rc = bluetooth_use_regulators(1);
9881 if (rc < 0)
9882 goto out;
9883
9884 rc = bluetooth_switch_regulators(1);
9885
9886 if (rc < 0)
9887 goto fail_put;
9888
9889 bt_clock = msm_xo_get(MSM_XO_TCXO_D0, "bt_power");
9890
9891 if (IS_ERR(bt_clock)) {
9892 pr_err("Couldn't get TCXO_D0 voter\n");
9893 goto fail_switch;
9894 }
9895
9896 rc = msm_xo_mode_vote(bt_clock, MSM_XO_MODE_ON);
9897
9898 if (rc < 0) {
9899 pr_err("Failed to vote for TCXO_DO ON\n");
9900 goto fail_vote;
9901 }
9902
9903 rc = bahama_bt(1);
9904
9905 if (rc < 0)
9906 goto fail_clock;
9907
9908 msleep(10);
9909
9910 rc = msm_xo_mode_vote(bt_clock, MSM_XO_MODE_PIN_CTRL);
9911
9912 if (rc < 0) {
9913 pr_err("Failed to vote for TCXO_DO pin control\n");
9914 goto fail_vote;
9915 }
9916 } else {
9917 /* check for initial RFKILL block (power off) */
9918 /* some RFKILL versions/configurations rfkill_register */
9919 /* calls here for an initial set_block */
9920 /* avoid calling i2c and regulator before unblock (on) */
9921 if (platform_get_drvdata(&msm_bt_power_device) == NULL) {
9922 dev_info(&msm_bt_power_device.dev,
9923 "%s: initialized OFF/blocked\n", __func__);
9924 goto out;
9925 }
9926
9927 bahama_bt(0);
9928
9929fail_clock:
9930 msm_xo_mode_vote(bt_clock, MSM_XO_MODE_OFF);
9931fail_vote:
9932 msm_xo_put(bt_clock);
9933fail_switch:
9934 bluetooth_switch_regulators(0);
9935fail_put:
9936 bluetooth_use_regulators(0);
9937 }
9938
9939out:
9940 if (rc < 0)
9941 on = 0;
9942 dev_info(&msm_bt_power_device.dev,
9943 "Bluetooth power switch: state %d result %d\n", on, rc);
9944
9945 return rc;
9946}
9947
9948#endif /*CONFIG_MARIMBA_CORE, CONFIG_MSM_BT_POWER, CONFIG_MSM_BT_POWER_MODULE*/
9949
9950static void __init msm8x60_cfg_smsc911x(void)
9951{
9952 smsc911x_resources[1].start =
9953 PM8058_GPIO_IRQ(PM8058_IRQ_BASE, 6);
9954 smsc911x_resources[1].end =
9955 PM8058_GPIO_IRQ(PM8058_IRQ_BASE, 6);
9956}
9957
9958#ifdef CONFIG_MSM_RPM
9959static struct msm_rpm_platform_data msm_rpm_data = {
9960 .reg_base_addrs = {
9961 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
9962 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
9963 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
9964 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
9965 },
9966
9967 .irq_ack = RPM_SCSS_CPU0_GP_HIGH_IRQ,
9968 .irq_err = RPM_SCSS_CPU0_GP_LOW_IRQ,
9969 .irq_vmpm = RPM_SCSS_CPU0_GP_MEDIUM_IRQ,
9970 .msm_apps_ipc_rpm_reg = MSM_GCC_BASE + 0x008,
9971 .msm_apps_ipc_rpm_val = 4,
9972};
9973#endif
9974
Laura Abbott5d2d1e62011-08-10 16:27:35 -07009975void msm_fusion_setup_pinctrl(void)
9976{
9977 struct msm_xo_voter *a1;
9978
9979 if (socinfo_get_platform_subtype() == 0x3) {
9980 /*
9981 * Vote for the A1 clock to be in pin control mode before
9982 * the external images are loaded.
9983 */
9984 a1 = msm_xo_get(MSM_XO_TCXO_A1, "mdm");
9985 BUG_ON(!a1);
9986 msm_xo_mode_vote(a1, MSM_XO_MODE_PIN_CTRL);
9987 }
9988}
9989
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07009990struct msm_board_data {
9991 struct msm_gpiomux_configs *gpiomux_cfgs;
9992};
9993
9994static struct msm_board_data msm8x60_rumi3_board_data __initdata = {
9995 .gpiomux_cfgs = msm8x60_surf_ffa_gpiomux_cfgs,
9996};
9997
9998static struct msm_board_data msm8x60_sim_board_data __initdata = {
9999 .gpiomux_cfgs = msm8x60_surf_ffa_gpiomux_cfgs,
10000};
10001
10002static struct msm_board_data msm8x60_surf_board_data __initdata = {
10003 .gpiomux_cfgs = msm8x60_surf_ffa_gpiomux_cfgs,
10004};
10005
10006static struct msm_board_data msm8x60_ffa_board_data __initdata = {
10007 .gpiomux_cfgs = msm8x60_surf_ffa_gpiomux_cfgs,
10008};
10009
10010static struct msm_board_data msm8x60_fluid_board_data __initdata = {
10011 .gpiomux_cfgs = msm8x60_fluid_gpiomux_cfgs,
10012};
10013
10014static struct msm_board_data msm8x60_charm_surf_board_data __initdata = {
10015 .gpiomux_cfgs = msm8x60_charm_gpiomux_cfgs,
10016};
10017
10018static struct msm_board_data msm8x60_charm_ffa_board_data __initdata = {
10019 .gpiomux_cfgs = msm8x60_charm_gpiomux_cfgs,
10020};
10021
Zhang Chang Kenef05b172011-07-27 15:28:13 -040010022static struct msm_board_data msm8x60_dragon_board_data __initdata = {
10023 .gpiomux_cfgs = msm8x60_dragon_gpiomux_cfgs,
10024};
10025
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010026static void __init msm8x60_init(struct msm_board_data *board_data)
10027{
10028 uint32_t soc_platform_version;
10029
Abhijeet Dharmapurikar6d565fd2011-09-15 18:49:56 -070010030 pmic_reset_irq = PM8058_RESOUT_IRQ(PM8058_IRQ_BASE);
10031
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010032 /*
10033 * Initialize RPM first as other drivers and devices may need
10034 * it for their initialization.
10035 */
10036#ifdef CONFIG_MSM_RPM
10037 BUG_ON(msm_rpm_init(&msm_rpm_data));
10038#endif
10039 BUG_ON(msm_rpmrs_levels_init(msm_rpmrs_levels,
10040 ARRAY_SIZE(msm_rpmrs_levels)));
10041 if (msm_xo_init())
10042 pr_err("Failed to initialize XO votes\n");
10043
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010044 msm8x60_check_2d_hardware();
10045
10046 /* Change SPM handling of core 1 if PMM 8160 is present. */
10047 soc_platform_version = socinfo_get_platform_version();
10048 if (SOCINFO_VERSION_MAJOR(soc_platform_version) == 1 &&
10049 SOCINFO_VERSION_MINOR(soc_platform_version) >= 2) {
10050 struct msm_spm_platform_data *spm_data;
10051
10052 spm_data = &msm_spm_data_v1[1];
10053 spm_data->reg_init_values[MSM_SPM_REG_SAW_CFG] &= ~0x0F00UL;
10054 spm_data->reg_init_values[MSM_SPM_REG_SAW_CFG] |= 0x0100UL;
10055
10056 spm_data = &msm_spm_data[1];
10057 spm_data->reg_init_values[MSM_SPM_REG_SAW_CFG] &= ~0x0F00UL;
10058 spm_data->reg_init_values[MSM_SPM_REG_SAW_CFG] |= 0x0100UL;
10059 }
10060
10061 /*
10062 * Initialize SPM before acpuclock as the latter calls into SPM
10063 * driver to set ACPU voltages.
10064 */
10065 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) != 1)
10066 msm_spm_init(msm_spm_data, ARRAY_SIZE(msm_spm_data));
10067 else
10068 msm_spm_init(msm_spm_data_v1, ARRAY_SIZE(msm_spm_data_v1));
10069
10070 /*
10071 * Set regulators 8901_l4 and 8901_l6 to be always on in HPM for SURF
10072 * devices so that the RPM doesn't drop into a low power mode that an
10073 * un-reworked SURF cannot resume from.
10074 */
10075 if (machine_is_msm8x60_surf()) {
David Collins6f032ba2011-08-31 14:08:15 -070010076 int i;
10077
10078 for (i = 0; i < ARRAY_SIZE(rpm_regulator_init_data); i++)
10079 if (rpm_regulator_init_data[i].id
10080 == RPM_VREG_ID_PM8901_L4
10081 || rpm_regulator_init_data[i].id
10082 == RPM_VREG_ID_PM8901_L6)
10083 rpm_regulator_init_data[i]
10084 .init_data.constraints.always_on = 1;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010085 }
10086
10087 /*
10088 * Disable regulator info printing so that regulator registration
10089 * messages do not enter the kmsg log.
10090 */
10091 regulator_suppress_info_printing();
10092
10093 /* Initialize regulators needed for clock_init. */
10094 platform_add_devices(early_regulators, ARRAY_SIZE(early_regulators));
10095
Stephen Boydbb600ae2011-08-02 20:11:40 -070010096 msm_clock_init(&msm8x60_clock_init_data);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010097
10098 /* Buses need to be initialized before early-device registration
10099 * to get the platform data for fabrics.
10100 */
10101 msm8x60_init_buses();
10102 platform_add_devices(early_devices, ARRAY_SIZE(early_devices));
10103 /* CPU frequency control is not supported on simulated targets. */
10104 if (!machine_is_msm8x60_rumi3() && !machine_is_msm8x60_sim())
Matt Wagantallec57f062011-08-16 23:54:46 -070010105 acpuclk_init(&acpuclk_8x60_soc_data);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010106
Terence Hampsonb36a38c2011-09-19 19:10:40 -040010107 /*
10108 * Enable EBI2 only for boards which make use of it. Leave
10109 * it disabled for all others for additional power savings.
10110 */
10111 if (machine_is_msm8x60_surf() || machine_is_msm8x60_ffa() ||
10112 machine_is_msm8x60_rumi3() ||
10113 machine_is_msm8x60_sim() ||
10114 machine_is_msm8x60_fluid() ||
10115 machine_is_msm8x60_dragon())
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010116 msm8x60_init_ebi2();
10117 msm8x60_init_tlmm();
10118 msm8x60_init_gpiomux(board_data->gpiomux_cfgs);
10119 msm8x60_init_uart12dm();
10120 msm8x60_init_mmc();
10121
10122#if defined(CONFIG_PMIC8058_OTHC) || defined(CONFIG_PMIC8058_OTHC_MODULE)
10123 msm8x60_init_pm8058_othc();
10124#endif
10125
10126 if (machine_is_msm8x60_fluid()) {
10127 pm8058_platform_data.sub_devices[PM8058_SUBDEV_KPD].
10128 platform_data = &fluid_keypad_data;
10129 pm8058_platform_data.sub_devices[PM8058_SUBDEV_KPD].pdata_size
10130 = sizeof(fluid_keypad_data);
Zhang Chang Ken683be172011-08-10 17:45:34 -040010131 } else if (machine_is_msm8x60_dragon()) {
10132 pm8058_platform_data.sub_devices[PM8058_SUBDEV_KPD].
10133 platform_data = &dragon_keypad_data;
10134 pm8058_platform_data.sub_devices[PM8058_SUBDEV_KPD].pdata_size
10135 = sizeof(dragon_keypad_data);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010136 } else {
10137 pm8058_platform_data.sub_devices[PM8058_SUBDEV_KPD].
10138 platform_data = &ffa_keypad_data;
10139 pm8058_platform_data.sub_devices[PM8058_SUBDEV_KPD].pdata_size
10140 = sizeof(ffa_keypad_data);
10141
10142 }
10143
10144 /* Disable END_CALL simulation function of powerkey on fluid */
10145 if (machine_is_msm8x60_fluid()) {
10146 pwrkey_pdata.pwrkey_time_ms = 0;
10147 }
10148
Jilai Wang53d27a82011-07-13 14:32:58 -040010149 /* Specify reset pin for OV9726 */
10150 if (machine_is_msm8x60_dragon()) {
10151 msm_camera_sensor_ov9726_data.sensor_reset = 62;
10152 ov9726_sensor_8660_info.mount_angle = 270;
10153 }
10154
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010155 if (machine_is_msm8x60_surf() || machine_is_msm8x60_ffa() ||
10156 machine_is_msm8x60_fluid() || machine_is_msm8x60_fusion() ||
Zhang Chang Ken6baadf02011-08-05 09:48:15 -040010157 machine_is_msm8x60_fusn_ffa() || machine_is_msm8x60_dragon()) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010158 msm8x60_cfg_smsc911x();
10159 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) != 1)
10160 platform_add_devices(msm_footswitch_devices,
10161 msm_num_footswitch_devices);
10162 platform_add_devices(surf_devices,
10163 ARRAY_SIZE(surf_devices));
10164
10165#ifdef CONFIG_MSM_DSPS
10166 if (machine_is_msm8x60_fluid()) {
10167 platform_device_unregister(&msm_gsbi12_qup_i2c_device);
10168 msm8x60_init_dsps();
10169 }
10170#endif
10171
10172#ifdef CONFIG_USB_EHCI_MSM_72K
10173 /*
10174 * Drive MPP2 pin HIGH for PHY to generate ID interrupts on 8660
10175 * fluid
10176 */
10177 if (machine_is_msm8x60_fluid()) {
10178 pm8901_mpp_config_digital_out(1,
10179 PM8901_MPP_DIG_LEVEL_L5, 1);
10180 }
10181 msm_add_host(0, &msm_usb_host_pdata);
10182#endif
Lei Zhou338cab82011-08-19 13:38:17 -040010183
10184#ifdef CONFIG_SND_SOC_MSM8660_APQ
10185 if (machine_is_msm8x60_dragon())
10186 platform_add_devices(dragon_alsa_devices,
10187 ARRAY_SIZE(dragon_alsa_devices));
10188 else
10189#endif
10190 platform_add_devices(asoc_devices,
10191 ARRAY_SIZE(asoc_devices));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010192 } else {
10193 msm8x60_configure_smc91x();
10194 platform_add_devices(rumi_sim_devices,
10195 ARRAY_SIZE(rumi_sim_devices));
10196 }
10197#if defined(CONFIG_USB_PEHCI_HCD) || defined(CONFIG_USB_PEHCI_HCD_MODULE)
Zhang Chang Ken6baadf02011-08-05 09:48:15 -040010198 if (machine_is_msm8x60_surf() || machine_is_msm8x60_ffa() ||
10199 machine_is_msm8x60_dragon())
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010200 msm8x60_cfg_isp1763();
10201#endif
10202#ifdef CONFIG_BATTERY_MSM8X60
10203 if (machine_is_msm8x60_surf() || machine_is_msm8x60_ffa() ||
Zhang Chang Ken6baadf02011-08-05 09:48:15 -040010204 machine_is_msm8x60_fusion() || machine_is_msm8x60_dragon() ||
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010205 machine_is_msm8x60_fusn_ffa() || machine_is_msm8x60_fluid())
10206 platform_device_register(&msm_charger_device);
10207#endif
10208
10209 if (machine_is_msm8x60_fusion() || machine_is_msm8x60_fusn_ffa())
10210 platform_add_devices(charm_devices, ARRAY_SIZE(charm_devices));
10211
Terence Hampson90508a92011-08-09 10:40:08 -040010212 if (machine_is_msm8x60_dragon()) {
10213 pm8058_charger_sub_dev.platform_data
10214 = &pmic8058_charger_dragon;
10215 pm8058_charger_sub_dev.pdata_size
10216 = sizeof(pmic8058_charger_dragon);
10217 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010218 if (!machine_is_msm8x60_fluid())
10219 pm8058_platform_data.charger_sub_device
10220 = &pm8058_charger_sub_dev;
10221
10222#if defined(CONFIG_SPI_QUP) || defined(CONFIG_SPI_QUP_MODULE)
10223 if (machine_is_msm8x60_fluid())
10224 platform_device_register(&msm_gsbi10_qup_spi_device);
10225 else
10226 platform_device_register(&msm_gsbi1_qup_spi_device);
10227#endif
10228
10229#if defined(CONFIG_TOUCHSCREEN_CYTTSP_I2C) || \
10230 defined(CONFIG_TOUCHSCREEN_CYTTSP_I2C_MODULE)
10231 if (machine_is_msm8x60_fluid())
10232 cyttsp_set_params();
10233#endif
10234 if (!machine_is_msm8x60_sim())
10235 msm_fb_add_devices();
10236 fixup_i2c_configs();
10237 register_i2c_devices();
10238
Terence Hampson1c73fef2011-07-19 17:10:49 -040010239 if (machine_is_msm8x60_dragon())
10240 smsc911x_config.reset_gpio
10241 = GPIO_ETHERNET_RESET_N_DRAGON;
10242
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010243 platform_device_register(&smsc911x_device);
10244
10245#if (defined(CONFIG_SPI_QUP)) && \
10246 (defined(CONFIG_FB_MSM_LCDC_SAMSUNG_OLED_PT) || \
Zhang Chang Ken3a8b8512011-08-04 18:41:39 -040010247 defined(CONFIG_FB_MSM_LCDC_AUO_WVGA) || \
10248 defined(CONFIG_FB_MSM_LCDC_NT35582_WVGA))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010249
10250 if (machine_is_msm8x60_fluid()) {
10251#ifdef CONFIG_FB_MSM_LCDC_SAMSUNG_OLED_PT
10252 if (SOCINFO_VERSION_MAJOR(soc_platform_version) < 3) {
10253 spi_register_board_info(lcdc_samsung_spi_board_info,
10254 ARRAY_SIZE(lcdc_samsung_spi_board_info));
10255 } else
10256#endif
10257 {
10258#ifdef CONFIG_FB_MSM_LCDC_AUO_WVGA
10259 spi_register_board_info(lcdc_auo_spi_board_info,
10260 ARRAY_SIZE(lcdc_auo_spi_board_info));
10261#endif
10262 }
Zhang Chang Ken3a8b8512011-08-04 18:41:39 -040010263#ifdef CONFIG_FB_MSM_LCDC_NT35582_WVGA
10264 } else if (machine_is_msm8x60_dragon()) {
10265 spi_register_board_info(lcdc_nt35582_spi_board_info,
10266 ARRAY_SIZE(lcdc_nt35582_spi_board_info));
10267#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010268 }
10269#endif
10270
10271 msm_pm_set_platform_data(msm_pm_data, ARRAY_SIZE(msm_pm_data));
10272 msm_pm_set_rpm_wakeup_irq(RPM_SCSS_CPU0_WAKE_UP_IRQ);
10273 msm_cpuidle_set_states(msm_cstates, ARRAY_SIZE(msm_cstates),
10274 msm_pm_data);
10275
10276#ifdef CONFIG_SENSORS_MSM_ADC
10277 if (machine_is_msm8x60_fluid()) {
10278 msm_adc_pdata.dev_names = msm_adc_fluid_device_names;
10279 msm_adc_pdata.num_adc = ARRAY_SIZE(msm_adc_fluid_device_names);
10280 if (SOCINFO_VERSION_MAJOR(soc_platform_version) < 3)
10281 msm_adc_pdata.gpio_config = APROC_CONFIG;
10282 else
10283 msm_adc_pdata.gpio_config = MPROC_CONFIG;
10284 }
10285 msm_adc_pdata.target_hw = MSM_8x60;
10286#endif
10287#ifdef CONFIG_MSM8X60_AUDIO
10288 msm_snddev_init();
10289#endif
10290#if defined(CONFIG_GPIO_SX150X) || defined(CONFIG_GPIO_SX150X_MODULE)
10291 if (machine_is_msm8x60_fluid())
10292 platform_device_register(&fluid_leds_gpio);
10293 else
10294 platform_device_register(&gpio_leds);
10295#endif
10296
10297 /* configure pmic leds */
10298 if (machine_is_msm8x60_fluid()) {
10299 pm8058_platform_data.sub_devices[PM8058_SUBDEV_LED].
10300 platform_data = &pm8058_fluid_flash_leds_data;
10301 pm8058_platform_data.sub_devices[PM8058_SUBDEV_LED].pdata_size
10302 = sizeof(pm8058_fluid_flash_leds_data);
Terence Hampsonc0b6dfb2011-07-15 11:07:17 -040010303 } else if (machine_is_msm8x60_dragon()) {
10304 pm8058_platform_data.sub_devices[PM8058_SUBDEV_LED].
10305 platform_data = &pm8058_dragon_leds_data;
10306 pm8058_platform_data.sub_devices[PM8058_SUBDEV_LED].pdata_size
10307 = sizeof(pm8058_dragon_leds_data);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010308 } else {
10309 pm8058_platform_data.sub_devices[PM8058_SUBDEV_LED].
10310 platform_data = &pm8058_flash_leds_data;
10311 pm8058_platform_data.sub_devices[PM8058_SUBDEV_LED].pdata_size
10312 = sizeof(pm8058_flash_leds_data);
10313 }
10314
Zhang Chang Ken6baadf02011-08-05 09:48:15 -040010315 if (machine_is_msm8x60_ffa() || machine_is_msm8x60_fusn_ffa() ||
10316 machine_is_msm8x60_dragon()) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010317 pm8058_platform_data.sub_devices[PM8058_SUBDEV_VIB].
10318 platform_data = &pmic_vib_pdata;
10319 pm8058_platform_data.sub_devices[PM8058_SUBDEV_VIB].
10320 pdata_size = sizeof(pmic_vib_pdata);
10321 }
10322
10323 msm8x60_multi_sdio_init();
Laura Abbott5d2d1e62011-08-10 16:27:35 -070010324
10325 if (machine_is_msm8x60_fusion() || machine_is_msm8x60_fusn_ffa())
10326 msm_fusion_setup_pinctrl();
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010327}
10328
10329static void __init msm8x60_rumi3_init(void)
10330{
10331 msm8x60_init(&msm8x60_rumi3_board_data);
10332}
10333
10334static void __init msm8x60_sim_init(void)
10335{
10336 msm8x60_init(&msm8x60_sim_board_data);
10337}
10338
10339static void __init msm8x60_surf_init(void)
10340{
10341 msm8x60_init(&msm8x60_surf_board_data);
10342}
10343
10344static void __init msm8x60_ffa_init(void)
10345{
10346 msm8x60_init(&msm8x60_ffa_board_data);
10347}
10348
10349static void __init msm8x60_fluid_init(void)
10350{
10351 msm8x60_init(&msm8x60_fluid_board_data);
10352}
10353
10354static void __init msm8x60_charm_surf_init(void)
10355{
10356 msm8x60_init(&msm8x60_charm_surf_board_data);
10357}
10358
10359static void __init msm8x60_charm_ffa_init(void)
10360{
10361 msm8x60_init(&msm8x60_charm_ffa_board_data);
10362}
10363
10364static void __init msm8x60_charm_init_early(void)
10365{
10366 msm8x60_allocate_memory_regions();
Steve Mucklea55df6e2010-01-07 12:43:24 -080010367}
10368
Zhang Chang Kenef05b172011-07-27 15:28:13 -040010369static void __init msm8x60_dragon_init(void)
10370{
10371 msm8x60_init(&msm8x60_dragon_board_data);
10372}
10373
Steve Mucklea55df6e2010-01-07 12:43:24 -080010374MACHINE_START(MSM8X60_RUMI3, "QCT MSM8X60 RUMI3")
10375 .map_io = msm8x60_map_io,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010376 .reserve = msm8x60_reserve,
Steve Mucklea55df6e2010-01-07 12:43:24 -080010377 .init_irq = msm8x60_init_irq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010378 .init_machine = msm8x60_rumi3_init,
Steve Mucklea55df6e2010-01-07 12:43:24 -080010379 .timer = &msm_timer,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010380 .init_early = msm8x60_charm_init_early,
Steve Muckle49b76f72010-03-19 17:00:08 -070010381MACHINE_END
Steve Muckle57bbf1c2010-01-07 12:51:10 -080010382
10383MACHINE_START(MSM8X60_SIM, "QCT MSM8X60 SIMULATOR")
10384 .map_io = msm8x60_map_io,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010385 .reserve = msm8x60_reserve,
Steve Muckle57bbf1c2010-01-07 12:51:10 -080010386 .init_irq = msm8x60_init_irq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010387 .init_machine = msm8x60_sim_init,
Steve Muckle57bbf1c2010-01-07 12:51:10 -080010388 .timer = &msm_timer,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010389 .init_early = msm8x60_charm_init_early,
10390MACHINE_END
10391
10392MACHINE_START(MSM8X60_SURF, "QCT MSM8X60 SURF")
10393 .map_io = msm8x60_map_io,
10394 .reserve = msm8x60_reserve,
10395 .init_irq = msm8x60_init_irq,
10396 .init_machine = msm8x60_surf_init,
10397 .timer = &msm_timer,
10398 .init_early = msm8x60_charm_init_early,
Steve Muckle57bbf1c2010-01-07 12:51:10 -080010399MACHINE_END
Gregory Bean69b7f6f2010-04-04 22:29:02 -070010400
10401MACHINE_START(MSM8X60_FFA, "QCT MSM8X60 FFA")
10402 .map_io = msm8x60_map_io,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010403 .reserve = msm8x60_reserve,
Gregory Bean69b7f6f2010-04-04 22:29:02 -070010404 .init_irq = msm8x60_init_irq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010405 .init_machine = msm8x60_ffa_init,
Gregory Bean69b7f6f2010-04-04 22:29:02 -070010406 .timer = &msm_timer,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010407 .init_early = msm8x60_charm_init_early,
10408MACHINE_END
10409
10410MACHINE_START(MSM8X60_FLUID, "QCT MSM8X60 FLUID")
10411 .map_io = msm8x60_map_io,
10412 .reserve = msm8x60_reserve,
10413 .init_irq = msm8x60_init_irq,
10414 .init_machine = msm8x60_fluid_init,
10415 .timer = &msm_timer,
10416 .init_early = msm8x60_charm_init_early,
10417MACHINE_END
10418
10419MACHINE_START(MSM8X60_FUSION, "QCT MSM8X60 FUSION SURF")
10420 .map_io = msm8x60_map_io,
10421 .reserve = msm8x60_reserve,
10422 .init_irq = msm8x60_init_irq,
10423 .init_machine = msm8x60_charm_surf_init,
10424 .timer = &msm_timer,
10425 .init_early = msm8x60_charm_init_early,
10426MACHINE_END
10427
10428MACHINE_START(MSM8X60_FUSN_FFA, "QCT MSM8X60 FUSION FFA")
10429 .map_io = msm8x60_map_io,
10430 .reserve = msm8x60_reserve,
10431 .init_irq = msm8x60_init_irq,
10432 .init_machine = msm8x60_charm_ffa_init,
10433 .timer = &msm_timer,
10434 .init_early = msm8x60_charm_init_early,
Gregory Bean69b7f6f2010-04-04 22:29:02 -070010435MACHINE_END
Zhang Chang Kenef05b172011-07-27 15:28:13 -040010436
10437MACHINE_START(MSM8X60_DRAGON, "QCT MSM8X60 DRAGON")
10438 .map_io = msm8x60_map_io,
10439 .reserve = msm8x60_reserve,
10440 .init_irq = msm8x60_init_irq,
10441 .init_machine = msm8x60_dragon_init,
10442 .timer = &msm_timer,
10443 .init_early = msm8x60_charm_init_early,
10444MACHINE_END