blob: 8dc26adc1975bc7c4e6f37f51fec0a6ab6256278 [file] [log] [blame]
Zhu Yib481de92007-09-25 17:54:57 -07001/******************************************************************************
2 *
Reinette Chatreeb7ae892008-03-11 16:17:17 -07003 * Copyright(c) 2003 - 2008 Intel Corporation. All rights reserved.
Zhu Yib481de92007-09-25 17:54:57 -07004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
22 * James P. Ketrenos <ipw2100-admin@linux.intel.com>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 *****************************************************************************/
26
27#include <linux/kernel.h>
28#include <linux/module.h>
Zhu Yib481de92007-09-25 17:54:57 -070029#include <linux/init.h>
30#include <linux/pci.h>
31#include <linux/dma-mapping.h>
32#include <linux/delay.h>
33#include <linux/skbuff.h>
34#include <linux/netdevice.h>
35#include <linux/wireless.h>
36#include <linux/firmware.h>
Zhu Yib481de92007-09-25 17:54:57 -070037#include <linux/etherdevice.h>
Zhu Yi12342c42007-12-20 11:27:32 +080038#include <asm/unaligned.h>
39#include <net/mac80211.h>
Zhu Yib481de92007-09-25 17:54:57 -070040
Tomas Winkler82b9a122008-03-04 18:09:30 -080041#include "iwl-3945-core.h"
Zhu Yib481de92007-09-25 17:54:57 -070042#include "iwl-3945.h"
Christoph Hellwig5d08cd12007-10-25 17:15:50 +080043#include "iwl-helpers.h"
Zhu Yib481de92007-09-25 17:54:57 -070044#include "iwl-3945-rs.h"
45
46#define IWL_DECLARE_RATE_INFO(r, ip, in, rp, rn, pp, np) \
47 [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
48 IWL_RATE_##r##M_IEEE, \
49 IWL_RATE_##ip##M_INDEX, \
50 IWL_RATE_##in##M_INDEX, \
51 IWL_RATE_##rp##M_INDEX, \
52 IWL_RATE_##rn##M_INDEX, \
53 IWL_RATE_##pp##M_INDEX, \
Mohamed Abbas14577f22007-11-12 11:37:42 +080054 IWL_RATE_##np##M_INDEX, \
55 IWL_RATE_##r##M_INDEX_TABLE, \
56 IWL_RATE_##ip##M_INDEX_TABLE }
Zhu Yib481de92007-09-25 17:54:57 -070057
58/*
59 * Parameter order:
60 * rate, prev rate, next rate, prev tgg rate, next tgg rate
61 *
62 * If there isn't a valid next or previous rate then INV is used which
63 * maps to IWL_RATE_INVALID
64 *
65 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -080066const struct iwl3945_rate_info iwl3945_rates[IWL_RATE_COUNT] = {
Mohamed Abbas14577f22007-11-12 11:37:42 +080067 IWL_DECLARE_RATE_INFO(1, INV, 2, INV, 2, INV, 2), /* 1mbps */
68 IWL_DECLARE_RATE_INFO(2, 1, 5, 1, 5, 1, 5), /* 2mbps */
69 IWL_DECLARE_RATE_INFO(5, 2, 6, 2, 11, 2, 11), /*5.5mbps */
70 IWL_DECLARE_RATE_INFO(11, 9, 12, 5, 12, 5, 18), /* 11mbps */
Zhu Yib481de92007-09-25 17:54:57 -070071 IWL_DECLARE_RATE_INFO(6, 5, 9, 5, 11, 5, 11), /* 6mbps */
72 IWL_DECLARE_RATE_INFO(9, 6, 11, 5, 11, 5, 11), /* 9mbps */
73 IWL_DECLARE_RATE_INFO(12, 11, 18, 11, 18, 11, 18), /* 12mbps */
74 IWL_DECLARE_RATE_INFO(18, 12, 24, 12, 24, 11, 24), /* 18mbps */
75 IWL_DECLARE_RATE_INFO(24, 18, 36, 18, 36, 18, 36), /* 24mbps */
76 IWL_DECLARE_RATE_INFO(36, 24, 48, 24, 48, 24, 48), /* 36mbps */
77 IWL_DECLARE_RATE_INFO(48, 36, 54, 36, 54, 36, 54), /* 48mbps */
78 IWL_DECLARE_RATE_INFO(54, 48, INV, 48, INV, 48, INV),/* 54mbps */
Zhu Yib481de92007-09-25 17:54:57 -070079};
80
Christoph Hellwigbb8c0932008-01-27 16:41:47 -080081/* 1 = enable the iwl3945_disable_events() function */
Zhu Yib481de92007-09-25 17:54:57 -070082#define IWL_EVT_DISABLE (0)
83#define IWL_EVT_DISABLE_SIZE (1532/32)
84
85/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -080086 * iwl3945_disable_events - Disable selected events in uCode event log
Zhu Yib481de92007-09-25 17:54:57 -070087 *
88 * Disable an event by writing "1"s into "disable"
89 * bitmap in SRAM. Bit position corresponds to Event # (id/type).
90 * Default values of 0 enable uCode events to be logged.
91 * Use for only special debugging. This function is just a placeholder as-is,
92 * you'll need to provide the special bits! ...
93 * ... and set IWL_EVT_DISABLE to 1. */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -080094void iwl3945_disable_events(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -070095{
Tomas Winkleraf7cca22007-10-25 17:15:36 +080096 int ret;
Zhu Yib481de92007-09-25 17:54:57 -070097 int i;
98 u32 base; /* SRAM address of event log header */
99 u32 disable_ptr; /* SRAM address of event-disable bitmap array */
100 u32 array_size; /* # of u32 entries in array */
101 u32 evt_disable[IWL_EVT_DISABLE_SIZE] = {
102 0x00000000, /* 31 - 0 Event id numbers */
103 0x00000000, /* 63 - 32 */
104 0x00000000, /* 95 - 64 */
105 0x00000000, /* 127 - 96 */
106 0x00000000, /* 159 - 128 */
107 0x00000000, /* 191 - 160 */
108 0x00000000, /* 223 - 192 */
109 0x00000000, /* 255 - 224 */
110 0x00000000, /* 287 - 256 */
111 0x00000000, /* 319 - 288 */
112 0x00000000, /* 351 - 320 */
113 0x00000000, /* 383 - 352 */
114 0x00000000, /* 415 - 384 */
115 0x00000000, /* 447 - 416 */
116 0x00000000, /* 479 - 448 */
117 0x00000000, /* 511 - 480 */
118 0x00000000, /* 543 - 512 */
119 0x00000000, /* 575 - 544 */
120 0x00000000, /* 607 - 576 */
121 0x00000000, /* 639 - 608 */
122 0x00000000, /* 671 - 640 */
123 0x00000000, /* 703 - 672 */
124 0x00000000, /* 735 - 704 */
125 0x00000000, /* 767 - 736 */
126 0x00000000, /* 799 - 768 */
127 0x00000000, /* 831 - 800 */
128 0x00000000, /* 863 - 832 */
129 0x00000000, /* 895 - 864 */
130 0x00000000, /* 927 - 896 */
131 0x00000000, /* 959 - 928 */
132 0x00000000, /* 991 - 960 */
133 0x00000000, /* 1023 - 992 */
134 0x00000000, /* 1055 - 1024 */
135 0x00000000, /* 1087 - 1056 */
136 0x00000000, /* 1119 - 1088 */
137 0x00000000, /* 1151 - 1120 */
138 0x00000000, /* 1183 - 1152 */
139 0x00000000, /* 1215 - 1184 */
140 0x00000000, /* 1247 - 1216 */
141 0x00000000, /* 1279 - 1248 */
142 0x00000000, /* 1311 - 1280 */
143 0x00000000, /* 1343 - 1312 */
144 0x00000000, /* 1375 - 1344 */
145 0x00000000, /* 1407 - 1376 */
146 0x00000000, /* 1439 - 1408 */
147 0x00000000, /* 1471 - 1440 */
148 0x00000000, /* 1503 - 1472 */
149 };
150
151 base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800152 if (!iwl3945_hw_valid_rtc_data_addr(base)) {
Zhu Yib481de92007-09-25 17:54:57 -0700153 IWL_ERROR("Invalid event log pointer 0x%08X\n", base);
154 return;
155 }
156
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800157 ret = iwl3945_grab_nic_access(priv);
Tomas Winkleraf7cca22007-10-25 17:15:36 +0800158 if (ret) {
Zhu Yib481de92007-09-25 17:54:57 -0700159 IWL_WARNING("Can not read from adapter at this time.\n");
160 return;
161 }
162
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800163 disable_ptr = iwl3945_read_targ_mem(priv, base + (4 * sizeof(u32)));
164 array_size = iwl3945_read_targ_mem(priv, base + (5 * sizeof(u32)));
165 iwl3945_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -0700166
167 if (IWL_EVT_DISABLE && (array_size == IWL_EVT_DISABLE_SIZE)) {
168 IWL_DEBUG_INFO("Disabling selected uCode log events at 0x%x\n",
169 disable_ptr);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800170 ret = iwl3945_grab_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -0700171 for (i = 0; i < IWL_EVT_DISABLE_SIZE; i++)
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800172 iwl3945_write_targ_mem(priv,
Tomas Winkleraf7cca22007-10-25 17:15:36 +0800173 disable_ptr + (i * sizeof(u32)),
174 evt_disable[i]);
Zhu Yib481de92007-09-25 17:54:57 -0700175
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800176 iwl3945_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -0700177 } else {
178 IWL_DEBUG_INFO("Selected uCode log events may be disabled\n");
179 IWL_DEBUG_INFO(" by writing \"1\"s into disable bitmap\n");
180 IWL_DEBUG_INFO(" in SRAM at 0x%x, size %d u32s\n",
181 disable_ptr, array_size);
182 }
183
184}
185
Tomas Winkler17744ff2008-03-02 01:52:00 +0200186static int iwl3945_hwrate_to_plcp_idx(u8 plcp)
187{
188 int idx;
189
190 for (idx = 0; idx < IWL_RATE_COUNT; idx++)
191 if (iwl3945_rates[idx].plcp == plcp)
192 return idx;
193 return -1;
194}
195
Zhu Yib481de92007-09-25 17:54:57 -0700196/**
197 * iwl3945_get_antenna_flags - Get antenna flags for RXON command
198 * @priv: eeprom and antenna fields are used to determine antenna flags
199 *
200 * priv->eeprom is used to determine if antenna AUX/MAIN are reversed
201 * priv->antenna specifies the antenna diversity mode:
202 *
203 * IWL_ANTENNA_DIVERISTY - NIC selects best antenna by itself
204 * IWL_ANTENNA_MAIN - Force MAIN antenna
205 * IWL_ANTENNA_AUX - Force AUX antenna
206 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800207__le32 iwl3945_get_antenna_flags(const struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700208{
209 switch (priv->antenna) {
210 case IWL_ANTENNA_DIVERSITY:
211 return 0;
212
213 case IWL_ANTENNA_MAIN:
214 if (priv->eeprom.antenna_switch_type)
215 return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_B_MSK;
216 return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_A_MSK;
217
218 case IWL_ANTENNA_AUX:
219 if (priv->eeprom.antenna_switch_type)
220 return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_A_MSK;
221 return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_B_MSK;
222 }
223
224 /* bad antenna selector value */
225 IWL_ERROR("Bad antenna selector value (0x%x)\n", priv->antenna);
226 return 0; /* "diversity" is default if error */
227}
228
Tomas Winkler91c066f2008-03-06 17:36:55 -0800229#ifdef CONFIG_IWL3945_DEBUG
230#define TX_STATUS_ENTRY(x) case TX_STATUS_FAIL_ ## x: return #x
231
232static const char *iwl3945_get_tx_fail_reason(u32 status)
233{
234 switch (status & TX_STATUS_MSK) {
235 case TX_STATUS_SUCCESS:
236 return "SUCCESS";
237 TX_STATUS_ENTRY(SHORT_LIMIT);
238 TX_STATUS_ENTRY(LONG_LIMIT);
239 TX_STATUS_ENTRY(FIFO_UNDERRUN);
240 TX_STATUS_ENTRY(MGMNT_ABORT);
241 TX_STATUS_ENTRY(NEXT_FRAG);
242 TX_STATUS_ENTRY(LIFE_EXPIRE);
243 TX_STATUS_ENTRY(DEST_PS);
244 TX_STATUS_ENTRY(ABORTED);
245 TX_STATUS_ENTRY(BT_RETRY);
246 TX_STATUS_ENTRY(STA_INVALID);
247 TX_STATUS_ENTRY(FRAG_DROPPED);
248 TX_STATUS_ENTRY(TID_DISABLE);
249 TX_STATUS_ENTRY(FRAME_FLUSHED);
250 TX_STATUS_ENTRY(INSUFFICIENT_CF_POLL);
251 TX_STATUS_ENTRY(TX_LOCKED);
252 TX_STATUS_ENTRY(NO_BEACON_ON_RADAR);
253 }
254
255 return "UNKNOWN";
256}
257#else
258static inline const char *iwl3945_get_tx_fail_reason(u32 status)
259{
260 return "";
261}
262#endif
263
264
265/**
266 * iwl3945_tx_queue_reclaim - Reclaim Tx queue entries already Tx'd
267 *
268 * When FW advances 'R' index, all entries between old and new 'R' index
269 * need to be reclaimed. As result, some free space forms. If there is
270 * enough free space (> low mark), wake the stack that feeds us.
271 */
272static void iwl3945_tx_queue_reclaim(struct iwl3945_priv *priv,
273 int txq_id, int index)
274{
275 struct iwl3945_tx_queue *txq = &priv->txq[txq_id];
276 struct iwl3945_queue *q = &txq->q;
277 struct iwl3945_tx_info *tx_info;
278
279 BUG_ON(txq_id == IWL_CMD_QUEUE_NUM);
280
281 for (index = iwl_queue_inc_wrap(index, q->n_bd); q->read_ptr != index;
282 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
283
284 tx_info = &txq->txb[txq->q.read_ptr];
Johannes Berge039fa42008-05-15 12:55:29 +0200285 ieee80211_tx_status_irqsafe(priv->hw, tx_info->skb[0]);
Tomas Winkler91c066f2008-03-06 17:36:55 -0800286 tx_info->skb[0] = NULL;
287 iwl3945_hw_txq_free_tfd(priv, txq);
288 }
289
290 if (iwl3945_queue_space(q) > q->low_mark && (txq_id >= 0) &&
291 (txq_id != IWL_CMD_QUEUE_NUM) &&
292 priv->mac80211_registered)
293 ieee80211_wake_queue(priv->hw, txq_id);
294}
295
296/**
297 * iwl3945_rx_reply_tx - Handle Tx response
298 */
299static void iwl3945_rx_reply_tx(struct iwl3945_priv *priv,
300 struct iwl3945_rx_mem_buffer *rxb)
301{
302 struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
303 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
304 int txq_id = SEQ_TO_QUEUE(sequence);
305 int index = SEQ_TO_INDEX(sequence);
306 struct iwl3945_tx_queue *txq = &priv->txq[txq_id];
Johannes Berge039fa42008-05-15 12:55:29 +0200307 struct ieee80211_tx_info *info;
Tomas Winkler91c066f2008-03-06 17:36:55 -0800308 struct iwl3945_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
309 u32 status = le32_to_cpu(tx_resp->status);
310 int rate_idx;
311
312 if ((index >= txq->q.n_bd) || (iwl3945_x2_queue_used(&txq->q, index) == 0)) {
313 IWL_ERROR("Read index for DMA queue txq_id (%d) index %d "
314 "is out of range [0-%d] %d %d\n", txq_id,
315 index, txq->q.n_bd, txq->q.write_ptr,
316 txq->q.read_ptr);
317 return;
318 }
319
Johannes Berge039fa42008-05-15 12:55:29 +0200320 info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb[0]);
321 memset(&info->status, 0, sizeof(info->status));
Tomas Winkler91c066f2008-03-06 17:36:55 -0800322
Johannes Berge039fa42008-05-15 12:55:29 +0200323 info->status.retry_count = tx_resp->failure_frame;
Tomas Winkler91c066f2008-03-06 17:36:55 -0800324 /* tx_status->rts_retry_count = tx_resp->failure_rts; */
Johannes Berge039fa42008-05-15 12:55:29 +0200325 info->flags |= ((status & TX_STATUS_MSK) == TX_STATUS_SUCCESS) ?
326 IEEE80211_TX_STAT_ACK : 0;
Tomas Winkler91c066f2008-03-06 17:36:55 -0800327
328 IWL_DEBUG_TX("Tx queue %d Status %s (0x%08x) plcp rate %d retries %d\n",
329 txq_id, iwl3945_get_tx_fail_reason(status), status,
330 tx_resp->rate, tx_resp->failure_frame);
331
332 rate_idx = iwl3945_hwrate_to_plcp_idx(tx_resp->rate);
Johannes Berge039fa42008-05-15 12:55:29 +0200333 if (info->band == IEEE80211_BAND_5GHZ)
Johannes Berg2e92e6f2008-05-15 12:55:27 +0200334 rate_idx -= IWL_FIRST_OFDM_RATE;
Johannes Berge039fa42008-05-15 12:55:29 +0200335 info->tx_rate_idx = rate_idx;
Tomas Winkler91c066f2008-03-06 17:36:55 -0800336 IWL_DEBUG_TX_REPLY("Tx queue reclaim %d\n", index);
337 iwl3945_tx_queue_reclaim(priv, txq_id, index);
338
339 if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
340 IWL_ERROR("TODO: Implement Tx ABORT REQUIRED!!!\n");
341}
342
343
344
Zhu Yib481de92007-09-25 17:54:57 -0700345/*****************************************************************************
346 *
347 * Intel PRO/Wireless 3945ABG/BG Network Connection
348 *
349 * RX handler implementations
350 *
Zhu Yib481de92007-09-25 17:54:57 -0700351 *****************************************************************************/
352
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800353void iwl3945_hw_rx_statistics(struct iwl3945_priv *priv, struct iwl3945_rx_mem_buffer *rxb)
Zhu Yib481de92007-09-25 17:54:57 -0700354{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800355 struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
Zhu Yib481de92007-09-25 17:54:57 -0700356 IWL_DEBUG_RX("Statistics notification received (%d vs %d).\n",
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800357 (int)sizeof(struct iwl3945_notif_statistics),
Zhu Yib481de92007-09-25 17:54:57 -0700358 le32_to_cpu(pkt->len));
359
360 memcpy(&priv->statistics, pkt->u.raw, sizeof(priv->statistics));
361
Mohamed Abbasab53d8a2008-03-25 16:33:36 -0700362 iwl3945_led_background(priv);
363
Zhu Yib481de92007-09-25 17:54:57 -0700364 priv->last_statistics_time = jiffies;
365}
366
Tomas Winkler17744ff2008-03-02 01:52:00 +0200367/******************************************************************************
368 *
369 * Misc. internal state and helper functions
370 *
371 ******************************************************************************/
372#ifdef CONFIG_IWL3945_DEBUG
373
374/**
375 * iwl3945_report_frame - dump frame to syslog during debug sessions
376 *
377 * You may hack this function to show different aspects of received frames,
378 * including selective frame dumps.
379 * group100 parameter selects whether to show 1 out of 100 good frames.
380 */
381static void iwl3945_dbg_report_frame(struct iwl3945_priv *priv,
382 struct iwl3945_rx_packet *pkt,
383 struct ieee80211_hdr *header, int group100)
384{
385 u32 to_us;
386 u32 print_summary = 0;
387 u32 print_dump = 0; /* set to 1 to dump all frames' contents */
388 u32 hundred = 0;
389 u32 dataframe = 0;
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700390 __le16 fc;
Tomas Winkler17744ff2008-03-02 01:52:00 +0200391 u16 seq_ctl;
392 u16 channel;
393 u16 phy_flags;
394 u16 length;
395 u16 status;
396 u16 bcn_tmr;
397 u32 tsf_low;
398 u64 tsf;
399 u8 rssi;
400 u8 agc;
401 u16 sig_avg;
402 u16 noise_diff;
403 struct iwl3945_rx_frame_stats *rx_stats = IWL_RX_STATS(pkt);
404 struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
405 struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
406 u8 *data = IWL_RX_DATA(pkt);
407
408 /* MAC header */
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700409 fc = header->frame_control;
Tomas Winkler17744ff2008-03-02 01:52:00 +0200410 seq_ctl = le16_to_cpu(header->seq_ctrl);
411
412 /* metadata */
413 channel = le16_to_cpu(rx_hdr->channel);
414 phy_flags = le16_to_cpu(rx_hdr->phy_flags);
415 length = le16_to_cpu(rx_hdr->len);
416
417 /* end-of-frame status and timestamp */
418 status = le32_to_cpu(rx_end->status);
419 bcn_tmr = le32_to_cpu(rx_end->beacon_timestamp);
420 tsf_low = le64_to_cpu(rx_end->timestamp) & 0x0ffffffff;
421 tsf = le64_to_cpu(rx_end->timestamp);
422
423 /* signal statistics */
424 rssi = rx_stats->rssi;
425 agc = rx_stats->agc;
426 sig_avg = le16_to_cpu(rx_stats->sig_avg);
427 noise_diff = le16_to_cpu(rx_stats->noise_diff);
428
429 to_us = !compare_ether_addr(header->addr1, priv->mac_addr);
430
431 /* if data frame is to us and all is good,
432 * (optionally) print summary for only 1 out of every 100 */
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700433 if (to_us && (fc & ~cpu_to_le16(IEEE80211_FCTL_PROTECTED)) ==
434 cpu_to_le16(IEEE80211_FCTL_FROMDS | IEEE80211_FTYPE_DATA)) {
Tomas Winkler17744ff2008-03-02 01:52:00 +0200435 dataframe = 1;
436 if (!group100)
437 print_summary = 1; /* print each frame */
438 else if (priv->framecnt_to_us < 100) {
439 priv->framecnt_to_us++;
440 print_summary = 0;
441 } else {
442 priv->framecnt_to_us = 0;
443 print_summary = 1;
444 hundred = 1;
445 }
446 } else {
447 /* print summary for all other frames */
448 print_summary = 1;
449 }
450
451 if (print_summary) {
452 char *title;
Darren Jenkins0ff1cca2008-07-03 09:41:38 +1000453 int rate;
Tomas Winkler17744ff2008-03-02 01:52:00 +0200454
455 if (hundred)
456 title = "100Frames";
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700457 else if (ieee80211_has_retry(fc))
Tomas Winkler17744ff2008-03-02 01:52:00 +0200458 title = "Retry";
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700459 else if (ieee80211_is_assoc_resp(fc))
Tomas Winkler17744ff2008-03-02 01:52:00 +0200460 title = "AscRsp";
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700461 else if (ieee80211_is_reassoc_resp(fc))
Tomas Winkler17744ff2008-03-02 01:52:00 +0200462 title = "RasRsp";
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700463 else if (ieee80211_is_probe_resp(fc)) {
Tomas Winkler17744ff2008-03-02 01:52:00 +0200464 title = "PrbRsp";
465 print_dump = 1; /* dump frame contents */
466 } else if (ieee80211_is_beacon(fc)) {
467 title = "Beacon";
468 print_dump = 1; /* dump frame contents */
469 } else if (ieee80211_is_atim(fc))
470 title = "ATIM";
471 else if (ieee80211_is_auth(fc))
472 title = "Auth";
473 else if (ieee80211_is_deauth(fc))
474 title = "DeAuth";
475 else if (ieee80211_is_disassoc(fc))
476 title = "DisAssoc";
477 else
478 title = "Frame";
479
480 rate = iwl3945_hwrate_to_plcp_idx(rx_hdr->rate);
481 if (rate == -1)
482 rate = 0;
483 else
484 rate = iwl3945_rates[rate].ieee / 2;
485
486 /* print frame summary.
487 * MAC addresses show just the last byte (for brevity),
488 * but you can hack it to show more, if you'd like to. */
489 if (dataframe)
490 IWL_DEBUG_RX("%s: mhd=0x%04x, dst=0x%02x, "
Darren Jenkins0ff1cca2008-07-03 09:41:38 +1000491 "len=%u, rssi=%d, chnl=%d, rate=%d, \n",
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700492 title, le16_to_cpu(fc), header->addr1[5],
Tomas Winkler17744ff2008-03-02 01:52:00 +0200493 length, rssi, channel, rate);
494 else {
495 /* src/dst addresses assume managed mode */
496 IWL_DEBUG_RX("%s: 0x%04x, dst=0x%02x, "
497 "src=0x%02x, rssi=%u, tim=%lu usec, "
498 "phy=0x%02x, chnl=%d\n",
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700499 title, le16_to_cpu(fc), header->addr1[5],
Tomas Winkler17744ff2008-03-02 01:52:00 +0200500 header->addr3[5], rssi,
501 tsf_low - priv->scan_start_tsf,
502 phy_flags, channel);
503 }
504 }
505 if (print_dump)
506 iwl3945_print_hex_dump(IWL_DL_RX, data, length);
507}
508#else
509static inline void iwl3945_dbg_report_frame(struct iwl3945_priv *priv,
510 struct iwl3945_rx_packet *pkt,
511 struct ieee80211_hdr *header, int group100)
512{
513}
514#endif
515
Adel Gadllah4bd9b4f2008-07-11 11:53:29 +0800516/* This is necessary only for a number of statistics, see the caller. */
517static int iwl3945_is_network_packet(struct iwl3945_priv *priv,
518 struct ieee80211_hdr *header)
519{
520 /* Filter incoming packets to determine if they are targeted toward
521 * this network, discarding packets coming from ourselves */
522 switch (priv->iw_mode) {
523 case IEEE80211_IF_TYPE_IBSS: /* Header: Dest. | Source | BSSID */
524 /* packets to our IBSS update information */
525 return !compare_ether_addr(header->addr3, priv->bssid);
526 case IEEE80211_IF_TYPE_STA: /* Header: Dest. | AP{BSSID} | Source */
527 /* packets to our IBSS update information */
528 return !compare_ether_addr(header->addr2, priv->bssid);
529 default:
530 return 1;
531 }
532}
Tomas Winkler17744ff2008-03-02 01:52:00 +0200533
Adel Gadllah4bd9b4f2008-07-11 11:53:29 +0800534static void iwl3945_pass_packet_to_mac80211(struct iwl3945_priv *priv,
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800535 struct iwl3945_rx_mem_buffer *rxb,
Zhu Yi12342c42007-12-20 11:27:32 +0800536 struct ieee80211_rx_status *stats)
Zhu Yib481de92007-09-25 17:54:57 -0700537{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800538 struct iwl3945_rx_packet *pkt = (struct iwl3945_rx_packet *)rxb->skb->data;
Rami Rosen699669f2008-07-16 16:39:56 +0300539#ifdef CONFIG_IWL3945_LEDS
Adel Gadllah4bd9b4f2008-07-11 11:53:29 +0800540 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
Rami Rosen699669f2008-07-16 16:39:56 +0300541#endif
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800542 struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
543 struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
Zhu Yib481de92007-09-25 17:54:57 -0700544 short len = le16_to_cpu(rx_hdr->len);
545
546 /* We received data from the HW, so stop the watchdog */
547 if (unlikely((len + IWL_RX_FRAME_SIZE) > skb_tailroom(rxb->skb))) {
548 IWL_DEBUG_DROP("Corruption detected!\n");
549 return;
550 }
551
552 /* We only process data packets if the interface is open */
553 if (unlikely(!priv->is_open)) {
554 IWL_DEBUG_DROP_LIMIT
555 ("Dropping packet while interface is not open.\n");
556 return;
557 }
Zhu Yib481de92007-09-25 17:54:57 -0700558
559 skb_reserve(rxb->skb, (void *)rx_hdr->payload - (void *)pkt);
560 /* Set the size of the skb to the size of the frame */
561 skb_put(rxb->skb, le16_to_cpu(rx_hdr->len));
562
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800563 if (iwl3945_param_hwcrypto)
564 iwl3945_set_decrypted_flag(priv, rxb->skb,
Zhu Yib481de92007-09-25 17:54:57 -0700565 le32_to_cpu(rx_end->status), stats);
566
Mohamed Abbasab53d8a2008-03-25 16:33:36 -0700567#ifdef CONFIG_IWL3945_LEDS
Adel Gadllah4bd9b4f2008-07-11 11:53:29 +0800568 if (ieee80211_is_data(hdr->frame_control))
Mohamed Abbasab53d8a2008-03-25 16:33:36 -0700569 priv->rxtxpackets += len;
570#endif
Zhu Yib481de92007-09-25 17:54:57 -0700571 ieee80211_rx_irqsafe(priv->hw, rxb->skb, stats);
572 rxb->skb = NULL;
573}
574
Mohamed Abbas7878a5a2007-11-29 11:10:13 +0800575#define IWL_DELAY_NEXT_SCAN_AFTER_ASSOC (HZ*6)
576
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800577static void iwl3945_rx_reply_rx(struct iwl3945_priv *priv,
578 struct iwl3945_rx_mem_buffer *rxb)
Zhu Yib481de92007-09-25 17:54:57 -0700579{
Tomas Winkler17744ff2008-03-02 01:52:00 +0200580 struct ieee80211_hdr *header;
581 struct ieee80211_rx_status rx_status;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800582 struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
583 struct iwl3945_rx_frame_stats *rx_stats = IWL_RX_STATS(pkt);
584 struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
585 struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
Tomas Winkler17744ff2008-03-02 01:52:00 +0200586 int snr;
Zhu Yib481de92007-09-25 17:54:57 -0700587 u16 rx_stats_sig_avg = le16_to_cpu(rx_stats->sig_avg);
588 u16 rx_stats_noise_diff = le16_to_cpu(rx_stats->noise_diff);
Zhu Yib481de92007-09-25 17:54:57 -0700589 u8 network_packet;
Tomas Winkler17744ff2008-03-02 01:52:00 +0200590
Tomas Winkler17744ff2008-03-02 01:52:00 +0200591 rx_status.flag = 0;
592 rx_status.mactime = le64_to_cpu(rx_end->timestamp);
Tomas Winklerdc92e492008-04-03 16:05:22 -0700593 rx_status.freq =
Emmanuel Grumbachc0186072008-05-08 11:34:05 +0800594 ieee80211_channel_to_frequency(le16_to_cpu(rx_hdr->channel));
Tomas Winkler17744ff2008-03-02 01:52:00 +0200595 rx_status.band = (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ?
596 IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
597
598 rx_status.rate_idx = iwl3945_hwrate_to_plcp_idx(rx_hdr->rate);
Tomas Winkler17744ff2008-03-02 01:52:00 +0200599 if (rx_status.band == IEEE80211_BAND_5GHZ)
600 rx_status.rate_idx -= IWL_FIRST_OFDM_RATE;
Zhu Yib481de92007-09-25 17:54:57 -0700601
Bruno Randolf6f0a2c42008-07-30 17:20:14 +0200602 rx_status.antenna = le16_to_cpu(rx_hdr->phy_flags &
603 RX_RES_PHY_FLAGS_ANTENNA_MSK) >> 4;
604
605 /* set the preamble flag if appropriate */
606 if (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
607 rx_status.flag |= RX_FLAG_SHORTPRE;
608
Zhu Yib481de92007-09-25 17:54:57 -0700609 if ((unlikely(rx_stats->phy_count > 20))) {
610 IWL_DEBUG_DROP
611 ("dsp size out of range [0,20]: "
612 "%d/n", rx_stats->phy_count);
613 return;
614 }
615
616 if (!(rx_end->status & RX_RES_STATUS_NO_CRC32_ERROR)
617 || !(rx_end->status & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
618 IWL_DEBUG_RX("Bad CRC or FIFO: 0x%08X.\n", rx_end->status);
619 return;
620 }
621
Maxim Levitsky56decd32008-08-01 12:54:27 +0300622
Zhu Yib481de92007-09-25 17:54:57 -0700623
624 /* Convert 3945's rssi indicator to dBm */
Bruno Randolf566bfe52008-05-08 19:15:40 +0200625 rx_status.signal = rx_stats->rssi - IWL_RSSI_OFFSET;
Zhu Yib481de92007-09-25 17:54:57 -0700626
627 /* Set default noise value to -127 */
628 if (priv->last_rx_noise == 0)
629 priv->last_rx_noise = IWL_NOISE_MEAS_NOT_AVAILABLE;
630
631 /* 3945 provides noise info for OFDM frames only.
632 * sig_avg and noise_diff are measured by the 3945's digital signal
633 * processor (DSP), and indicate linear levels of signal level and
634 * distortion/noise within the packet preamble after
635 * automatic gain control (AGC). sig_avg should stay fairly
636 * constant if the radio's AGC is working well.
637 * Since these values are linear (not dB or dBm), linear
638 * signal-to-noise ratio (SNR) is (sig_avg / noise_diff).
639 * Convert linear SNR to dB SNR, then subtract that from rssi dBm
640 * to obtain noise level in dBm.
Tomas Winkler17744ff2008-03-02 01:52:00 +0200641 * Calculate rx_status.signal (quality indicator in %) based on SNR. */
Zhu Yib481de92007-09-25 17:54:57 -0700642 if (rx_stats_noise_diff) {
643 snr = rx_stats_sig_avg / rx_stats_noise_diff;
Bruno Randolf566bfe52008-05-08 19:15:40 +0200644 rx_status.noise = rx_status.signal -
Tomas Winkler17744ff2008-03-02 01:52:00 +0200645 iwl3945_calc_db_from_ratio(snr);
Bruno Randolf566bfe52008-05-08 19:15:40 +0200646 rx_status.qual = iwl3945_calc_sig_qual(rx_status.signal,
Tomas Winkler17744ff2008-03-02 01:52:00 +0200647 rx_status.noise);
Zhu Yib481de92007-09-25 17:54:57 -0700648
649 /* If noise info not available, calculate signal quality indicator (%)
650 * using just the dBm signal level. */
651 } else {
Tomas Winkler17744ff2008-03-02 01:52:00 +0200652 rx_status.noise = priv->last_rx_noise;
Bruno Randolf566bfe52008-05-08 19:15:40 +0200653 rx_status.qual = iwl3945_calc_sig_qual(rx_status.signal, 0);
Zhu Yib481de92007-09-25 17:54:57 -0700654 }
655
656
657 IWL_DEBUG_STATS("Rssi %d noise %d qual %d sig_avg %d noise_diff %d\n",
Bruno Randolf566bfe52008-05-08 19:15:40 +0200658 rx_status.signal, rx_status.noise, rx_status.qual,
Zhu Yib481de92007-09-25 17:54:57 -0700659 rx_stats_sig_avg, rx_stats_noise_diff);
660
Zhu Yib481de92007-09-25 17:54:57 -0700661 header = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
662
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800663 network_packet = iwl3945_is_network_packet(priv, header);
Zhu Yib481de92007-09-25 17:54:57 -0700664
Tomas Winkler17744ff2008-03-02 01:52:00 +0200665 IWL_DEBUG_STATS_LIMIT("[%c] %d RSSI:%d Signal:%u, Noise:%u, Rate:%u\n",
666 network_packet ? '*' : ' ',
667 le16_to_cpu(rx_hdr->channel),
Bruno Randolf566bfe52008-05-08 19:15:40 +0200668 rx_status.signal, rx_status.signal,
669 rx_status.noise, rx_status.rate_idx);
Zhu Yib481de92007-09-25 17:54:57 -0700670
Tomas Winkler17744ff2008-03-02 01:52:00 +0200671#ifdef CONFIG_IWL3945_DEBUG
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800672 if (iwl3945_debug_level & (IWL_DL_RX))
Zhu Yib481de92007-09-25 17:54:57 -0700673 /* Set "1" to report good data frames in groups of 100 */
Tomas Winkler17744ff2008-03-02 01:52:00 +0200674 iwl3945_dbg_report_frame(priv, pkt, header, 1);
Zhu Yib481de92007-09-25 17:54:57 -0700675#endif
676
677 if (network_packet) {
678 priv->last_beacon_time = le32_to_cpu(rx_end->beacon_timestamp);
679 priv->last_tsf = le64_to_cpu(rx_end->timestamp);
Bruno Randolf566bfe52008-05-08 19:15:40 +0200680 priv->last_rx_rssi = rx_status.signal;
Tomas Winkler17744ff2008-03-02 01:52:00 +0200681 priv->last_rx_noise = rx_status.noise;
Zhu Yib481de92007-09-25 17:54:57 -0700682 }
683
Maxim Levitsky56decd32008-08-01 12:54:27 +0300684 if (priv->iw_mode == IEEE80211_IF_TYPE_MNTR) {
685 iwl3945_pass_packet_to_mac80211(priv, rxb, &rx_status);
686 return;
687 }
688
Zhu Yib481de92007-09-25 17:54:57 -0700689 switch (le16_to_cpu(header->frame_control) & IEEE80211_FCTL_FTYPE) {
690 case IEEE80211_FTYPE_MGMT:
691 switch (le16_to_cpu(header->frame_control) &
692 IEEE80211_FCTL_STYPE) {
693 case IEEE80211_STYPE_PROBE_RESP:
694 case IEEE80211_STYPE_BEACON:{
695 /* If this is a beacon or probe response for
696 * our network then cache the beacon
697 * timestamp */
698 if ((((priv->iw_mode == IEEE80211_IF_TYPE_STA)
699 && !compare_ether_addr(header->addr2,
700 priv->bssid)) ||
701 ((priv->iw_mode == IEEE80211_IF_TYPE_IBSS)
702 && !compare_ether_addr(header->addr3,
703 priv->bssid)))) {
704 struct ieee80211_mgmt *mgmt =
705 (struct ieee80211_mgmt *)header;
706 __le32 *pos;
Tomas Winkler3ac7f142008-07-21 02:40:14 +0300707 pos = (__le32 *)&mgmt->u.beacon.
Zhu Yib481de92007-09-25 17:54:57 -0700708 timestamp;
709 priv->timestamp0 = le32_to_cpu(pos[0]);
710 priv->timestamp1 = le32_to_cpu(pos[1]);
711 priv->beacon_int = le16_to_cpu(
712 mgmt->u.beacon.beacon_int);
713 if (priv->call_post_assoc_from_beacon &&
714 (priv->iw_mode ==
715 IEEE80211_IF_TYPE_STA))
716 queue_work(priv->workqueue,
717 &priv->post_associate.work);
718
719 priv->call_post_assoc_from_beacon = 0;
720 }
721
722 break;
723 }
724
725 case IEEE80211_STYPE_ACTION:
726 /* TODO: Parse 802.11h frames for CSA... */
727 break;
728
729 /*
Johannes Berg471b3ef2007-12-28 14:32:58 +0100730 * TODO: Use the new callback function from
731 * mac80211 instead of sniffing these packets.
Zhu Yib481de92007-09-25 17:54:57 -0700732 */
733 case IEEE80211_STYPE_ASSOC_RESP:
734 case IEEE80211_STYPE_REASSOC_RESP:{
735 struct ieee80211_mgmt *mgnt =
736 (struct ieee80211_mgmt *)header;
Mohamed Abbas7878a5a2007-11-29 11:10:13 +0800737
738 /* We have just associated, give some
739 * time for the 4-way handshake if
740 * any. Don't start scan too early. */
741 priv->next_scan_jiffies = jiffies +
742 IWL_DELAY_NEXT_SCAN_AFTER_ASSOC;
743
Zhu Yib481de92007-09-25 17:54:57 -0700744 priv->assoc_id = (~((1 << 15) | (1 << 14)) &
745 le16_to_cpu(mgnt->u.
746 assoc_resp.aid));
747 priv->assoc_capability =
748 le16_to_cpu(mgnt->u.assoc_resp.capab_info);
749 if (priv->beacon_int)
750 queue_work(priv->workqueue,
751 &priv->post_associate.work);
752 else
753 priv->call_post_assoc_from_beacon = 1;
754 break;
755 }
756
757 case IEEE80211_STYPE_PROBE_REQ:{
Joe Perches0795af52007-10-03 17:59:30 -0700758 DECLARE_MAC_BUF(mac1);
759 DECLARE_MAC_BUF(mac2);
760 DECLARE_MAC_BUF(mac3);
Zhu Yib481de92007-09-25 17:54:57 -0700761 if (priv->iw_mode == IEEE80211_IF_TYPE_IBSS)
762 IWL_DEBUG_DROP
Joe Perches0795af52007-10-03 17:59:30 -0700763 ("Dropping (non network): %s"
764 ", %s, %s\n",
765 print_mac(mac1, header->addr1),
766 print_mac(mac2, header->addr2),
767 print_mac(mac3, header->addr3));
Zhu Yib481de92007-09-25 17:54:57 -0700768 return;
769 }
770 }
771
Adel Gadllah4bd9b4f2008-07-11 11:53:29 +0800772 case IEEE80211_FTYPE_DATA:
773 /* fall through */
774 default:
775 iwl3945_pass_packet_to_mac80211(priv, rxb, &rx_status);
Zhu Yib481de92007-09-25 17:54:57 -0700776 break;
Joe Perches0795af52007-10-03 17:59:30 -0700777 }
Zhu Yib481de92007-09-25 17:54:57 -0700778}
779
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800780int iwl3945_hw_txq_attach_buf_to_tfd(struct iwl3945_priv *priv, void *ptr,
Zhu Yib481de92007-09-25 17:54:57 -0700781 dma_addr_t addr, u16 len)
782{
783 int count;
784 u32 pad;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800785 struct iwl3945_tfd_frame *tfd = (struct iwl3945_tfd_frame *)ptr;
Zhu Yib481de92007-09-25 17:54:57 -0700786
787 count = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
788 pad = TFD_CTL_PAD_GET(le32_to_cpu(tfd->control_flags));
789
790 if ((count >= NUM_TFD_CHUNKS) || (count < 0)) {
791 IWL_ERROR("Error can not send more than %d chunks\n",
792 NUM_TFD_CHUNKS);
793 return -EINVAL;
794 }
795
796 tfd->pa[count].addr = cpu_to_le32(addr);
797 tfd->pa[count].len = cpu_to_le32(len);
798
799 count++;
800
801 tfd->control_flags = cpu_to_le32(TFD_CTL_COUNT_SET(count) |
802 TFD_CTL_PAD_SET(pad));
803
804 return 0;
805}
806
807/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800808 * iwl3945_hw_txq_free_tfd - Free one TFD, those at index [txq->q.read_ptr]
Zhu Yib481de92007-09-25 17:54:57 -0700809 *
810 * Does NOT advance any indexes
811 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800812int iwl3945_hw_txq_free_tfd(struct iwl3945_priv *priv, struct iwl3945_tx_queue *txq)
Zhu Yib481de92007-09-25 17:54:57 -0700813{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800814 struct iwl3945_tfd_frame *bd_tmp = (struct iwl3945_tfd_frame *)&txq->bd[0];
815 struct iwl3945_tfd_frame *bd = &bd_tmp[txq->q.read_ptr];
Zhu Yib481de92007-09-25 17:54:57 -0700816 struct pci_dev *dev = priv->pci_dev;
817 int i;
818 int counter;
819
820 /* classify bd */
821 if (txq->q.id == IWL_CMD_QUEUE_NUM)
822 /* nothing to cleanup after for host commands */
823 return 0;
824
825 /* sanity check */
826 counter = TFD_CTL_COUNT_GET(le32_to_cpu(bd->control_flags));
827 if (counter > NUM_TFD_CHUNKS) {
828 IWL_ERROR("Too many chunks: %i\n", counter);
829 /* @todo issue fatal error, it is quite serious situation */
830 return 0;
831 }
832
833 /* unmap chunks if any */
834
835 for (i = 1; i < counter; i++) {
836 pci_unmap_single(dev, le32_to_cpu(bd->pa[i].addr),
837 le32_to_cpu(bd->pa[i].len), PCI_DMA_TODEVICE);
Tomas Winklerfc4b6852007-10-25 17:15:24 +0800838 if (txq->txb[txq->q.read_ptr].skb[0]) {
839 struct sk_buff *skb = txq->txb[txq->q.read_ptr].skb[0];
840 if (txq->txb[txq->q.read_ptr].skb[0]) {
Zhu Yib481de92007-09-25 17:54:57 -0700841 /* Can be called from interrupt context */
842 dev_kfree_skb_any(skb);
Tomas Winklerfc4b6852007-10-25 17:15:24 +0800843 txq->txb[txq->q.read_ptr].skb[0] = NULL;
Zhu Yib481de92007-09-25 17:54:57 -0700844 }
845 }
846 }
847 return 0;
848}
849
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800850u8 iwl3945_hw_find_station(struct iwl3945_priv *priv, const u8 *addr)
Zhu Yib481de92007-09-25 17:54:57 -0700851{
852 int i;
853 int ret = IWL_INVALID_STATION;
854 unsigned long flags;
Joe Perches0795af52007-10-03 17:59:30 -0700855 DECLARE_MAC_BUF(mac);
Zhu Yib481de92007-09-25 17:54:57 -0700856
857 spin_lock_irqsave(&priv->sta_lock, flags);
858 for (i = IWL_STA_ID; i < priv->hw_setting.max_stations; i++)
859 if ((priv->stations[i].used) &&
860 (!compare_ether_addr
861 (priv->stations[i].sta.sta.addr, addr))) {
862 ret = i;
863 goto out;
864 }
865
Joe Perches0795af52007-10-03 17:59:30 -0700866 IWL_DEBUG_INFO("can not find STA %s (total %d)\n",
867 print_mac(mac, addr), priv->num_stations);
Zhu Yib481de92007-09-25 17:54:57 -0700868 out:
869 spin_unlock_irqrestore(&priv->sta_lock, flags);
870 return ret;
871}
872
873/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800874 * iwl3945_hw_build_tx_cmd_rate - Add rate portion to TX_CMD:
Zhu Yib481de92007-09-25 17:54:57 -0700875 *
876*/
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800877void iwl3945_hw_build_tx_cmd_rate(struct iwl3945_priv *priv,
878 struct iwl3945_cmd *cmd,
Johannes Berge039fa42008-05-15 12:55:29 +0200879 struct ieee80211_tx_info *info,
Zhu Yib481de92007-09-25 17:54:57 -0700880 struct ieee80211_hdr *hdr, int sta_id, int tx_id)
881{
882 unsigned long flags;
Johannes Berge039fa42008-05-15 12:55:29 +0200883 u16 hw_value = ieee80211_get_tx_rate(priv->hw, info)->hw_value;
Johannes Berg2e92e6f2008-05-15 12:55:27 +0200884 u16 rate_index = min(hw_value & 0xffff, IWL_RATE_COUNT - 1);
Zhu Yib481de92007-09-25 17:54:57 -0700885 u16 rate_mask;
886 int rate;
887 u8 rts_retry_limit;
888 u8 data_retry_limit;
889 __le32 tx_flags;
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700890 __le16 fc = hdr->frame_control;
Zhu Yib481de92007-09-25 17:54:57 -0700891
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800892 rate = iwl3945_rates[rate_index].plcp;
Zhu Yib481de92007-09-25 17:54:57 -0700893 tx_flags = cmd->cmd.tx.tx_flags;
894
895 /* We need to figure out how to get the sta->supp_rates while
Johannes Berge039fa42008-05-15 12:55:29 +0200896 * in this running context */
Zhu Yib481de92007-09-25 17:54:57 -0700897 rate_mask = IWL_RATES_MASK;
898
899 spin_lock_irqsave(&priv->sta_lock, flags);
900
901 priv->stations[sta_id].current_rate.rate_n_flags = rate;
902
903 if ((priv->iw_mode == IEEE80211_IF_TYPE_IBSS) &&
Tomas Winklera4062b82008-03-11 16:17:16 -0700904 (sta_id != priv->hw_setting.bcast_sta_id) &&
Zhu Yib481de92007-09-25 17:54:57 -0700905 (sta_id != IWL_MULTICAST_ID))
906 priv->stations[IWL_STA_ID].current_rate.rate_n_flags = rate;
907
908 spin_unlock_irqrestore(&priv->sta_lock, flags);
909
910 if (tx_id >= IWL_CMD_QUEUE_NUM)
911 rts_retry_limit = 3;
912 else
913 rts_retry_limit = 7;
914
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700915 if (ieee80211_is_probe_resp(fc)) {
Zhu Yib481de92007-09-25 17:54:57 -0700916 data_retry_limit = 3;
917 if (data_retry_limit < rts_retry_limit)
918 rts_retry_limit = data_retry_limit;
919 } else
920 data_retry_limit = IWL_DEFAULT_TX_RETRY;
921
922 if (priv->data_retry_limit != -1)
923 data_retry_limit = priv->data_retry_limit;
924
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700925 if (ieee80211_is_mgmt(fc)) {
926 switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
927 case cpu_to_le16(IEEE80211_STYPE_AUTH):
928 case cpu_to_le16(IEEE80211_STYPE_DEAUTH):
929 case cpu_to_le16(IEEE80211_STYPE_ASSOC_REQ):
930 case cpu_to_le16(IEEE80211_STYPE_REASSOC_REQ):
Zhu Yib481de92007-09-25 17:54:57 -0700931 if (tx_flags & TX_CMD_FLG_RTS_MSK) {
932 tx_flags &= ~TX_CMD_FLG_RTS_MSK;
933 tx_flags |= TX_CMD_FLG_CTS_MSK;
934 }
935 break;
936 default:
937 break;
938 }
939 }
940
941 cmd->cmd.tx.rts_retry_limit = rts_retry_limit;
942 cmd->cmd.tx.data_retry_limit = data_retry_limit;
943 cmd->cmd.tx.rate = rate;
944 cmd->cmd.tx.tx_flags = tx_flags;
945
946 /* OFDM */
Mohamed Abbas14577f22007-11-12 11:37:42 +0800947 cmd->cmd.tx.supp_rates[0] =
948 ((rate_mask & IWL_OFDM_RATES_MASK) >> IWL_FIRST_OFDM_RATE) & 0xFF;
Zhu Yib481de92007-09-25 17:54:57 -0700949
950 /* CCK */
Mohamed Abbas14577f22007-11-12 11:37:42 +0800951 cmd->cmd.tx.supp_rates[1] = (rate_mask & 0xF);
Zhu Yib481de92007-09-25 17:54:57 -0700952
953 IWL_DEBUG_RATE("Tx sta id: %d, rate: %d (plcp), flags: 0x%4X "
954 "cck/ofdm mask: 0x%x/0x%x\n", sta_id,
955 cmd->cmd.tx.rate, le32_to_cpu(cmd->cmd.tx.tx_flags),
956 cmd->cmd.tx.supp_rates[1], cmd->cmd.tx.supp_rates[0]);
957}
958
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800959u8 iwl3945_sync_sta(struct iwl3945_priv *priv, int sta_id, u16 tx_rate, u8 flags)
Zhu Yib481de92007-09-25 17:54:57 -0700960{
961 unsigned long flags_spin;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800962 struct iwl3945_station_entry *station;
Zhu Yib481de92007-09-25 17:54:57 -0700963
964 if (sta_id == IWL_INVALID_STATION)
965 return IWL_INVALID_STATION;
966
967 spin_lock_irqsave(&priv->sta_lock, flags_spin);
968 station = &priv->stations[sta_id];
969
970 station->sta.sta.modify_mask = STA_MODIFY_TX_RATE_MSK;
971 station->sta.rate_n_flags = cpu_to_le16(tx_rate);
972 station->current_rate.rate_n_flags = tx_rate;
973 station->sta.mode = STA_CONTROL_MODIFY_MSK;
974
975 spin_unlock_irqrestore(&priv->sta_lock, flags_spin);
976
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800977 iwl3945_send_add_station(priv, &station->sta, flags);
Zhu Yib481de92007-09-25 17:54:57 -0700978 IWL_DEBUG_RATE("SCALE sync station %d to rate %d\n",
979 sta_id, tx_rate);
980 return sta_id;
981}
982
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800983static int iwl3945_nic_set_pwr_src(struct iwl3945_priv *priv, int pwr_max)
Zhu Yib481de92007-09-25 17:54:57 -0700984{
985 int rc;
986 unsigned long flags;
987
988 spin_lock_irqsave(&priv->lock, flags);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800989 rc = iwl3945_grab_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -0700990 if (rc) {
991 spin_unlock_irqrestore(&priv->lock, flags);
992 return rc;
993 }
994
995 if (!pwr_max) {
996 u32 val;
997
998 rc = pci_read_config_dword(priv->pci_dev,
999 PCI_POWER_SOURCE, &val);
1000 if (val & PCI_CFG_PMC_PME_FROM_D3COLD_SUPPORT) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001001 iwl3945_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
Zhu Yib481de92007-09-25 17:54:57 -07001002 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
1003 ~APMG_PS_CTRL_MSK_PWR_SRC);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001004 iwl3945_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001005
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001006 iwl3945_poll_bit(priv, CSR_GPIO_IN,
Zhu Yib481de92007-09-25 17:54:57 -07001007 CSR_GPIO_IN_VAL_VAUX_PWR_SRC,
1008 CSR_GPIO_IN_BIT_AUX_POWER, 5000);
1009 } else
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001010 iwl3945_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001011 } else {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001012 iwl3945_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
Zhu Yib481de92007-09-25 17:54:57 -07001013 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
1014 ~APMG_PS_CTRL_MSK_PWR_SRC);
1015
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001016 iwl3945_release_nic_access(priv);
1017 iwl3945_poll_bit(priv, CSR_GPIO_IN, CSR_GPIO_IN_VAL_VMAIN_PWR_SRC,
Zhu Yib481de92007-09-25 17:54:57 -07001018 CSR_GPIO_IN_BIT_AUX_POWER, 5000); /* uS */
1019 }
1020 spin_unlock_irqrestore(&priv->lock, flags);
1021
1022 return rc;
1023}
1024
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001025static int iwl3945_rx_init(struct iwl3945_priv *priv, struct iwl3945_rx_queue *rxq)
Zhu Yib481de92007-09-25 17:54:57 -07001026{
1027 int rc;
1028 unsigned long flags;
1029
1030 spin_lock_irqsave(&priv->lock, flags);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001031 rc = iwl3945_grab_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001032 if (rc) {
1033 spin_unlock_irqrestore(&priv->lock, flags);
1034 return rc;
1035 }
1036
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001037 iwl3945_write_direct32(priv, FH_RCSR_RBD_BASE(0), rxq->dma_addr);
1038 iwl3945_write_direct32(priv, FH_RCSR_RPTR_ADDR(0),
Zhu Yib481de92007-09-25 17:54:57 -07001039 priv->hw_setting.shared_phys +
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001040 offsetof(struct iwl3945_shared, rx_read_ptr[0]));
1041 iwl3945_write_direct32(priv, FH_RCSR_WPTR(0), 0);
1042 iwl3945_write_direct32(priv, FH_RCSR_CONFIG(0),
Zhu Yib481de92007-09-25 17:54:57 -07001043 ALM_FH_RCSR_RX_CONFIG_REG_VAL_DMA_CHNL_EN_ENABLE |
1044 ALM_FH_RCSR_RX_CONFIG_REG_VAL_RDRBD_EN_ENABLE |
1045 ALM_FH_RCSR_RX_CONFIG_REG_BIT_WR_STTS_EN |
1046 ALM_FH_RCSR_RX_CONFIG_REG_VAL_MAX_FRAG_SIZE_128 |
1047 (RX_QUEUE_SIZE_LOG << ALM_FH_RCSR_RX_CONFIG_REG_POS_RBDC_SIZE) |
1048 ALM_FH_RCSR_RX_CONFIG_REG_VAL_IRQ_DEST_INT_HOST |
1049 (1 << ALM_FH_RCSR_RX_CONFIG_REG_POS_IRQ_RBTH) |
1050 ALM_FH_RCSR_RX_CONFIG_REG_VAL_MSG_MODE_FH);
1051
1052 /* fake read to flush all prev I/O */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001053 iwl3945_read_direct32(priv, FH_RSSR_CTRL);
Zhu Yib481de92007-09-25 17:54:57 -07001054
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001055 iwl3945_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001056 spin_unlock_irqrestore(&priv->lock, flags);
1057
1058 return 0;
1059}
1060
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001061static int iwl3945_tx_reset(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001062{
1063 int rc;
1064 unsigned long flags;
1065
1066 spin_lock_irqsave(&priv->lock, flags);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001067 rc = iwl3945_grab_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001068 if (rc) {
1069 spin_unlock_irqrestore(&priv->lock, flags);
1070 return rc;
1071 }
1072
1073 /* bypass mode */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001074 iwl3945_write_prph(priv, ALM_SCD_MODE_REG, 0x2);
Zhu Yib481de92007-09-25 17:54:57 -07001075
1076 /* RA 0 is active */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001077 iwl3945_write_prph(priv, ALM_SCD_ARASTAT_REG, 0x01);
Zhu Yib481de92007-09-25 17:54:57 -07001078
1079 /* all 6 fifo are active */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001080 iwl3945_write_prph(priv, ALM_SCD_TXFACT_REG, 0x3f);
Zhu Yib481de92007-09-25 17:54:57 -07001081
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001082 iwl3945_write_prph(priv, ALM_SCD_SBYP_MODE_1_REG, 0x010000);
1083 iwl3945_write_prph(priv, ALM_SCD_SBYP_MODE_2_REG, 0x030002);
1084 iwl3945_write_prph(priv, ALM_SCD_TXF4MF_REG, 0x000004);
1085 iwl3945_write_prph(priv, ALM_SCD_TXF5MF_REG, 0x000005);
Zhu Yib481de92007-09-25 17:54:57 -07001086
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001087 iwl3945_write_direct32(priv, FH_TSSR_CBB_BASE,
Zhu Yib481de92007-09-25 17:54:57 -07001088 priv->hw_setting.shared_phys);
1089
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001090 iwl3945_write_direct32(priv, FH_TSSR_MSG_CONFIG,
Zhu Yib481de92007-09-25 17:54:57 -07001091 ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TXPD_ON |
1092 ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_TXPD_ON |
1093 ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_MAX_FRAG_SIZE_128B |
1094 ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TFD_ON |
1095 ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_CBB_ON |
1096 ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RSP_WAIT_TH |
1097 ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_RSP_WAIT_TH);
1098
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001099 iwl3945_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001100 spin_unlock_irqrestore(&priv->lock, flags);
1101
1102 return 0;
1103}
1104
1105/**
1106 * iwl3945_txq_ctx_reset - Reset TX queue context
1107 *
1108 * Destroys all DMA structures and initialize them again
1109 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001110static int iwl3945_txq_ctx_reset(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001111{
1112 int rc;
1113 int txq_id, slots_num;
1114
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001115 iwl3945_hw_txq_ctx_free(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001116
1117 /* Tx CMD queue */
1118 rc = iwl3945_tx_reset(priv);
1119 if (rc)
1120 goto error;
1121
1122 /* Tx queue(s) */
1123 for (txq_id = 0; txq_id < TFD_QUEUE_MAX; txq_id++) {
1124 slots_num = (txq_id == IWL_CMD_QUEUE_NUM) ?
1125 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001126 rc = iwl3945_tx_queue_init(priv, &priv->txq[txq_id], slots_num,
Zhu Yib481de92007-09-25 17:54:57 -07001127 txq_id);
1128 if (rc) {
1129 IWL_ERROR("Tx %d queue init failed\n", txq_id);
1130 goto error;
1131 }
1132 }
1133
1134 return rc;
1135
1136 error:
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001137 iwl3945_hw_txq_ctx_free(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001138 return rc;
1139}
1140
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001141int iwl3945_hw_nic_init(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001142{
1143 u8 rev_id;
1144 int rc;
1145 unsigned long flags;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001146 struct iwl3945_rx_queue *rxq = &priv->rxq;
Zhu Yib481de92007-09-25 17:54:57 -07001147
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001148 iwl3945_power_init_handle(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001149
1150 spin_lock_irqsave(&priv->lock, flags);
Tomas Winklera693f182008-04-17 16:03:38 -07001151 iwl3945_set_bit(priv, CSR_ANA_PLL_CFG, CSR39_ANA_PLL_CFG_VAL);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001152 iwl3945_set_bit(priv, CSR_GIO_CHICKEN_BITS,
Zhu Yib481de92007-09-25 17:54:57 -07001153 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
1154
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001155 iwl3945_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
1156 rc = iwl3945_poll_bit(priv, CSR_GP_CNTRL,
Zhu Yib481de92007-09-25 17:54:57 -07001157 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
1158 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
1159 if (rc < 0) {
1160 spin_unlock_irqrestore(&priv->lock, flags);
1161 IWL_DEBUG_INFO("Failed to init the card\n");
1162 return rc;
1163 }
1164
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001165 rc = iwl3945_grab_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001166 if (rc) {
1167 spin_unlock_irqrestore(&priv->lock, flags);
1168 return rc;
1169 }
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001170 iwl3945_write_prph(priv, APMG_CLK_EN_REG,
Zhu Yib481de92007-09-25 17:54:57 -07001171 APMG_CLK_VAL_DMA_CLK_RQT |
1172 APMG_CLK_VAL_BSM_CLK_RQT);
1173 udelay(20);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001174 iwl3945_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
Zhu Yib481de92007-09-25 17:54:57 -07001175 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001176 iwl3945_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001177 spin_unlock_irqrestore(&priv->lock, flags);
1178
1179 /* Determine HW type */
1180 rc = pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &rev_id);
1181 if (rc)
1182 return rc;
1183 IWL_DEBUG_INFO("HW Revision ID = 0x%X\n", rev_id);
1184
1185 iwl3945_nic_set_pwr_src(priv, 1);
1186 spin_lock_irqsave(&priv->lock, flags);
1187
1188 if (rev_id & PCI_CFG_REV_ID_BIT_RTP)
1189 IWL_DEBUG_INFO("RTP type \n");
1190 else if (rev_id & PCI_CFG_REV_ID_BIT_BASIC_SKU) {
Tomas Winkler6f83eaa2008-03-04 18:09:28 -08001191 IWL_DEBUG_INFO("3945 RADIO-MB type\n");
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001192 iwl3945_set_bit(priv, CSR_HW_IF_CONFIG_REG,
Tomas Winkler6f83eaa2008-03-04 18:09:28 -08001193 CSR39_HW_IF_CONFIG_REG_BIT_3945_MB);
Zhu Yib481de92007-09-25 17:54:57 -07001194 } else {
Tomas Winkler6f83eaa2008-03-04 18:09:28 -08001195 IWL_DEBUG_INFO("3945 RADIO-MM type\n");
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001196 iwl3945_set_bit(priv, CSR_HW_IF_CONFIG_REG,
Tomas Winkler6f83eaa2008-03-04 18:09:28 -08001197 CSR39_HW_IF_CONFIG_REG_BIT_3945_MM);
Zhu Yib481de92007-09-25 17:54:57 -07001198 }
1199
Zhu Yib481de92007-09-25 17:54:57 -07001200 if (EEPROM_SKU_CAP_OP_MODE_MRC == priv->eeprom.sku_cap) {
1201 IWL_DEBUG_INFO("SKU OP mode is mrc\n");
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001202 iwl3945_set_bit(priv, CSR_HW_IF_CONFIG_REG,
Tomas Winkler6f83eaa2008-03-04 18:09:28 -08001203 CSR39_HW_IF_CONFIG_REG_BIT_SKU_MRC);
Zhu Yib481de92007-09-25 17:54:57 -07001204 } else
1205 IWL_DEBUG_INFO("SKU OP mode is basic\n");
1206
1207 if ((priv->eeprom.board_revision & 0xF0) == 0xD0) {
1208 IWL_DEBUG_INFO("3945ABG revision is 0x%X\n",
1209 priv->eeprom.board_revision);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001210 iwl3945_set_bit(priv, CSR_HW_IF_CONFIG_REG,
Tomas Winkler6f83eaa2008-03-04 18:09:28 -08001211 CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
Zhu Yib481de92007-09-25 17:54:57 -07001212 } else {
1213 IWL_DEBUG_INFO("3945ABG revision is 0x%X\n",
1214 priv->eeprom.board_revision);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001215 iwl3945_clear_bit(priv, CSR_HW_IF_CONFIG_REG,
Tomas Winkler6f83eaa2008-03-04 18:09:28 -08001216 CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
Zhu Yib481de92007-09-25 17:54:57 -07001217 }
1218
1219 if (priv->eeprom.almgor_m_version <= 1) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001220 iwl3945_set_bit(priv, CSR_HW_IF_CONFIG_REG,
Tomas Winkler6f83eaa2008-03-04 18:09:28 -08001221 CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_A);
Zhu Yib481de92007-09-25 17:54:57 -07001222 IWL_DEBUG_INFO("Card M type A version is 0x%X\n",
1223 priv->eeprom.almgor_m_version);
1224 } else {
1225 IWL_DEBUG_INFO("Card M type B version is 0x%X\n",
1226 priv->eeprom.almgor_m_version);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001227 iwl3945_set_bit(priv, CSR_HW_IF_CONFIG_REG,
Tomas Winkler6f83eaa2008-03-04 18:09:28 -08001228 CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_B);
Zhu Yib481de92007-09-25 17:54:57 -07001229 }
1230 spin_unlock_irqrestore(&priv->lock, flags);
1231
1232 if (priv->eeprom.sku_cap & EEPROM_SKU_CAP_SW_RF_KILL_ENABLE)
1233 IWL_DEBUG_RF_KILL("SW RF KILL supported in EEPROM.\n");
1234
1235 if (priv->eeprom.sku_cap & EEPROM_SKU_CAP_HW_RF_KILL_ENABLE)
1236 IWL_DEBUG_RF_KILL("HW RF KILL supported in EEPROM.\n");
1237
1238 /* Allocate the RX queue, or reset if it is already allocated */
1239 if (!rxq->bd) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001240 rc = iwl3945_rx_queue_alloc(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001241 if (rc) {
1242 IWL_ERROR("Unable to initialize Rx queue\n");
1243 return -ENOMEM;
1244 }
1245 } else
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001246 iwl3945_rx_queue_reset(priv, rxq);
Zhu Yib481de92007-09-25 17:54:57 -07001247
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001248 iwl3945_rx_replenish(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001249
1250 iwl3945_rx_init(priv, rxq);
1251
1252 spin_lock_irqsave(&priv->lock, flags);
1253
1254 /* Look at using this instead:
1255 rxq->need_update = 1;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001256 iwl3945_rx_queue_update_write_ptr(priv, rxq);
Zhu Yib481de92007-09-25 17:54:57 -07001257 */
1258
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001259 rc = iwl3945_grab_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001260 if (rc) {
1261 spin_unlock_irqrestore(&priv->lock, flags);
1262 return rc;
1263 }
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001264 iwl3945_write_direct32(priv, FH_RCSR_WPTR(0), rxq->write & ~7);
1265 iwl3945_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001266
1267 spin_unlock_irqrestore(&priv->lock, flags);
1268
1269 rc = iwl3945_txq_ctx_reset(priv);
1270 if (rc)
1271 return rc;
1272
1273 set_bit(STATUS_INIT, &priv->status);
1274
1275 return 0;
1276}
1277
1278/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001279 * iwl3945_hw_txq_ctx_free - Free TXQ Context
Zhu Yib481de92007-09-25 17:54:57 -07001280 *
1281 * Destroy all TX DMA queues and structures
1282 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001283void iwl3945_hw_txq_ctx_free(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001284{
1285 int txq_id;
1286
1287 /* Tx queues */
1288 for (txq_id = 0; txq_id < TFD_QUEUE_MAX; txq_id++)
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001289 iwl3945_tx_queue_free(priv, &priv->txq[txq_id]);
Zhu Yib481de92007-09-25 17:54:57 -07001290}
1291
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001292void iwl3945_hw_txq_ctx_stop(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001293{
1294 int queue;
1295 unsigned long flags;
1296
1297 spin_lock_irqsave(&priv->lock, flags);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001298 if (iwl3945_grab_nic_access(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07001299 spin_unlock_irqrestore(&priv->lock, flags);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001300 iwl3945_hw_txq_ctx_free(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001301 return;
1302 }
1303
1304 /* stop SCD */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001305 iwl3945_write_prph(priv, ALM_SCD_MODE_REG, 0);
Zhu Yib481de92007-09-25 17:54:57 -07001306
1307 /* reset TFD queues */
1308 for (queue = TFD_QUEUE_MIN; queue < TFD_QUEUE_MAX; queue++) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001309 iwl3945_write_direct32(priv, FH_TCSR_CONFIG(queue), 0x0);
1310 iwl3945_poll_direct_bit(priv, FH_TSSR_TX_STATUS,
Zhu Yib481de92007-09-25 17:54:57 -07001311 ALM_FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(queue),
1312 1000);
1313 }
1314
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001315 iwl3945_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001316 spin_unlock_irqrestore(&priv->lock, flags);
1317
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001318 iwl3945_hw_txq_ctx_free(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001319}
1320
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001321int iwl3945_hw_nic_stop_master(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001322{
1323 int rc = 0;
1324 u32 reg_val;
1325 unsigned long flags;
1326
1327 spin_lock_irqsave(&priv->lock, flags);
1328
1329 /* set stop master bit */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001330 iwl3945_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
Zhu Yib481de92007-09-25 17:54:57 -07001331
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001332 reg_val = iwl3945_read32(priv, CSR_GP_CNTRL);
Zhu Yib481de92007-09-25 17:54:57 -07001333
1334 if (CSR_GP_CNTRL_REG_FLAG_MAC_POWER_SAVE ==
1335 (reg_val & CSR_GP_CNTRL_REG_MSK_POWER_SAVE_TYPE))
1336 IWL_DEBUG_INFO("Card in power save, master is already "
1337 "stopped\n");
1338 else {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001339 rc = iwl3945_poll_bit(priv, CSR_RESET,
Zhu Yib481de92007-09-25 17:54:57 -07001340 CSR_RESET_REG_FLAG_MASTER_DISABLED,
1341 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
1342 if (rc < 0) {
1343 spin_unlock_irqrestore(&priv->lock, flags);
1344 return rc;
1345 }
1346 }
1347
1348 spin_unlock_irqrestore(&priv->lock, flags);
1349 IWL_DEBUG_INFO("stop master\n");
1350
1351 return rc;
1352}
1353
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001354int iwl3945_hw_nic_reset(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001355{
1356 int rc;
1357 unsigned long flags;
1358
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001359 iwl3945_hw_nic_stop_master(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001360
1361 spin_lock_irqsave(&priv->lock, flags);
1362
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001363 iwl3945_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
Zhu Yib481de92007-09-25 17:54:57 -07001364
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001365 rc = iwl3945_poll_bit(priv, CSR_GP_CNTRL,
Zhu Yib481de92007-09-25 17:54:57 -07001366 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
1367 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
1368
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001369 rc = iwl3945_grab_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001370 if (!rc) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001371 iwl3945_write_prph(priv, APMG_CLK_CTRL_REG,
Zhu Yib481de92007-09-25 17:54:57 -07001372 APMG_CLK_VAL_BSM_CLK_RQT);
1373
1374 udelay(10);
1375
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001376 iwl3945_set_bit(priv, CSR_GP_CNTRL,
Zhu Yib481de92007-09-25 17:54:57 -07001377 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
1378
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001379 iwl3945_write_prph(priv, APMG_RTC_INT_MSK_REG, 0x0);
1380 iwl3945_write_prph(priv, APMG_RTC_INT_STT_REG,
Zhu Yib481de92007-09-25 17:54:57 -07001381 0xFFFFFFFF);
1382
1383 /* enable DMA */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001384 iwl3945_write_prph(priv, APMG_CLK_EN_REG,
Zhu Yib481de92007-09-25 17:54:57 -07001385 APMG_CLK_VAL_DMA_CLK_RQT |
1386 APMG_CLK_VAL_BSM_CLK_RQT);
1387 udelay(10);
1388
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001389 iwl3945_set_bits_prph(priv, APMG_PS_CTRL_REG,
Zhu Yib481de92007-09-25 17:54:57 -07001390 APMG_PS_CTRL_VAL_RESET_REQ);
1391 udelay(5);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001392 iwl3945_clear_bits_prph(priv, APMG_PS_CTRL_REG,
Zhu Yib481de92007-09-25 17:54:57 -07001393 APMG_PS_CTRL_VAL_RESET_REQ);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001394 iwl3945_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001395 }
1396
1397 /* Clear the 'host command active' bit... */
1398 clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
1399
1400 wake_up_interruptible(&priv->wait_command_queue);
1401 spin_unlock_irqrestore(&priv->lock, flags);
1402
1403 return rc;
1404}
1405
1406/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001407 * iwl3945_hw_reg_adjust_power_by_temp
Ian Schrambbc58072007-10-25 17:15:28 +08001408 * return index delta into power gain settings table
1409*/
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001410static int iwl3945_hw_reg_adjust_power_by_temp(int new_reading, int old_reading)
Zhu Yib481de92007-09-25 17:54:57 -07001411{
1412 return (new_reading - old_reading) * (-11) / 100;
1413}
1414
1415/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001416 * iwl3945_hw_reg_temp_out_of_range - Keep temperature in sane range
Zhu Yib481de92007-09-25 17:54:57 -07001417 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001418static inline int iwl3945_hw_reg_temp_out_of_range(int temperature)
Zhu Yib481de92007-09-25 17:54:57 -07001419{
Tomas Winkler3ac7f142008-07-21 02:40:14 +03001420 return ((temperature < -260) || (temperature > 25)) ? 1 : 0;
Zhu Yib481de92007-09-25 17:54:57 -07001421}
1422
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001423int iwl3945_hw_get_temperature(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001424{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001425 return iwl3945_read32(priv, CSR_UCODE_DRV_GP2);
Zhu Yib481de92007-09-25 17:54:57 -07001426}
1427
1428/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001429 * iwl3945_hw_reg_txpower_get_temperature
Ian Schrambbc58072007-10-25 17:15:28 +08001430 * get the current temperature by reading from NIC
1431*/
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001432static int iwl3945_hw_reg_txpower_get_temperature(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001433{
1434 int temperature;
1435
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001436 temperature = iwl3945_hw_get_temperature(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001437
1438 /* driver's okay range is -260 to +25.
1439 * human readable okay range is 0 to +285 */
1440 IWL_DEBUG_INFO("Temperature: %d\n", temperature + IWL_TEMP_CONVERT);
1441
1442 /* handle insane temp reading */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001443 if (iwl3945_hw_reg_temp_out_of_range(temperature)) {
Zhu Yib481de92007-09-25 17:54:57 -07001444 IWL_ERROR("Error bad temperature value %d\n", temperature);
1445
1446 /* if really really hot(?),
1447 * substitute the 3rd band/group's temp measured at factory */
1448 if (priv->last_temperature > 100)
1449 temperature = priv->eeprom.groups[2].temperature;
1450 else /* else use most recent "sane" value from driver */
1451 temperature = priv->last_temperature;
1452 }
1453
1454 return temperature; /* raw, not "human readable" */
1455}
1456
1457/* Adjust Txpower only if temperature variance is greater than threshold.
1458 *
1459 * Both are lower than older versions' 9 degrees */
1460#define IWL_TEMPERATURE_LIMIT_TIMER 6
1461
1462/**
1463 * is_temp_calib_needed - determines if new calibration is needed
1464 *
1465 * records new temperature in tx_mgr->temperature.
1466 * replaces tx_mgr->last_temperature *only* if calib needed
1467 * (assumes caller will actually do the calibration!). */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001468static int is_temp_calib_needed(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001469{
1470 int temp_diff;
1471
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001472 priv->temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001473 temp_diff = priv->temperature - priv->last_temperature;
1474
1475 /* get absolute value */
1476 if (temp_diff < 0) {
1477 IWL_DEBUG_POWER("Getting cooler, delta %d,\n", temp_diff);
1478 temp_diff = -temp_diff;
1479 } else if (temp_diff == 0)
1480 IWL_DEBUG_POWER("Same temp,\n");
1481 else
1482 IWL_DEBUG_POWER("Getting warmer, delta %d,\n", temp_diff);
1483
1484 /* if we don't need calibration, *don't* update last_temperature */
1485 if (temp_diff < IWL_TEMPERATURE_LIMIT_TIMER) {
1486 IWL_DEBUG_POWER("Timed thermal calib not needed\n");
1487 return 0;
1488 }
1489
1490 IWL_DEBUG_POWER("Timed thermal calib needed\n");
1491
1492 /* assume that caller will actually do calib ...
1493 * update the "last temperature" value */
1494 priv->last_temperature = priv->temperature;
1495 return 1;
1496}
1497
1498#define IWL_MAX_GAIN_ENTRIES 78
1499#define IWL_CCK_FROM_OFDM_POWER_DIFF -5
1500#define IWL_CCK_FROM_OFDM_INDEX_DIFF (10)
1501
1502/* radio and DSP power table, each step is 1/2 dB.
1503 * 1st number is for RF analog gain, 2nd number is for DSP pre-DAC gain. */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001504static struct iwl3945_tx_power power_gain_table[2][IWL_MAX_GAIN_ENTRIES] = {
Zhu Yib481de92007-09-25 17:54:57 -07001505 {
1506 {251, 127}, /* 2.4 GHz, highest power */
1507 {251, 127},
1508 {251, 127},
1509 {251, 127},
1510 {251, 125},
1511 {251, 110},
1512 {251, 105},
1513 {251, 98},
1514 {187, 125},
1515 {187, 115},
1516 {187, 108},
1517 {187, 99},
1518 {243, 119},
1519 {243, 111},
1520 {243, 105},
1521 {243, 97},
1522 {243, 92},
1523 {211, 106},
1524 {211, 100},
1525 {179, 120},
1526 {179, 113},
1527 {179, 107},
1528 {147, 125},
1529 {147, 119},
1530 {147, 112},
1531 {147, 106},
1532 {147, 101},
1533 {147, 97},
1534 {147, 91},
1535 {115, 107},
1536 {235, 121},
1537 {235, 115},
1538 {235, 109},
1539 {203, 127},
1540 {203, 121},
1541 {203, 115},
1542 {203, 108},
1543 {203, 102},
1544 {203, 96},
1545 {203, 92},
1546 {171, 110},
1547 {171, 104},
1548 {171, 98},
1549 {139, 116},
1550 {227, 125},
1551 {227, 119},
1552 {227, 113},
1553 {227, 107},
1554 {227, 101},
1555 {227, 96},
1556 {195, 113},
1557 {195, 106},
1558 {195, 102},
1559 {195, 95},
1560 {163, 113},
1561 {163, 106},
1562 {163, 102},
1563 {163, 95},
1564 {131, 113},
1565 {131, 106},
1566 {131, 102},
1567 {131, 95},
1568 {99, 113},
1569 {99, 106},
1570 {99, 102},
1571 {99, 95},
1572 {67, 113},
1573 {67, 106},
1574 {67, 102},
1575 {67, 95},
1576 {35, 113},
1577 {35, 106},
1578 {35, 102},
1579 {35, 95},
1580 {3, 113},
1581 {3, 106},
1582 {3, 102},
1583 {3, 95} }, /* 2.4 GHz, lowest power */
1584 {
1585 {251, 127}, /* 5.x GHz, highest power */
1586 {251, 120},
1587 {251, 114},
1588 {219, 119},
1589 {219, 101},
1590 {187, 113},
1591 {187, 102},
1592 {155, 114},
1593 {155, 103},
1594 {123, 117},
1595 {123, 107},
1596 {123, 99},
1597 {123, 92},
1598 {91, 108},
1599 {59, 125},
1600 {59, 118},
1601 {59, 109},
1602 {59, 102},
1603 {59, 96},
1604 {59, 90},
1605 {27, 104},
1606 {27, 98},
1607 {27, 92},
1608 {115, 118},
1609 {115, 111},
1610 {115, 104},
1611 {83, 126},
1612 {83, 121},
1613 {83, 113},
1614 {83, 105},
1615 {83, 99},
1616 {51, 118},
1617 {51, 111},
1618 {51, 104},
1619 {51, 98},
1620 {19, 116},
1621 {19, 109},
1622 {19, 102},
1623 {19, 98},
1624 {19, 93},
1625 {171, 113},
1626 {171, 107},
1627 {171, 99},
1628 {139, 120},
1629 {139, 113},
1630 {139, 107},
1631 {139, 99},
1632 {107, 120},
1633 {107, 113},
1634 {107, 107},
1635 {107, 99},
1636 {75, 120},
1637 {75, 113},
1638 {75, 107},
1639 {75, 99},
1640 {43, 120},
1641 {43, 113},
1642 {43, 107},
1643 {43, 99},
1644 {11, 120},
1645 {11, 113},
1646 {11, 107},
1647 {11, 99},
1648 {131, 107},
1649 {131, 99},
1650 {99, 120},
1651 {99, 113},
1652 {99, 107},
1653 {99, 99},
1654 {67, 120},
1655 {67, 113},
1656 {67, 107},
1657 {67, 99},
1658 {35, 120},
1659 {35, 113},
1660 {35, 107},
1661 {35, 99},
1662 {3, 120} } /* 5.x GHz, lowest power */
1663};
1664
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001665static inline u8 iwl3945_hw_reg_fix_power_index(int index)
Zhu Yib481de92007-09-25 17:54:57 -07001666{
1667 if (index < 0)
1668 return 0;
1669 if (index >= IWL_MAX_GAIN_ENTRIES)
1670 return IWL_MAX_GAIN_ENTRIES - 1;
1671 return (u8) index;
1672}
1673
1674/* Kick off thermal recalibration check every 60 seconds */
1675#define REG_RECALIB_PERIOD (60)
1676
1677/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001678 * iwl3945_hw_reg_set_scan_power - Set Tx power for scan probe requests
Zhu Yib481de92007-09-25 17:54:57 -07001679 *
1680 * Set (in our channel info database) the direct scan Tx power for 1 Mbit (CCK)
1681 * or 6 Mbit (OFDM) rates.
1682 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001683static void iwl3945_hw_reg_set_scan_power(struct iwl3945_priv *priv, u32 scan_tbl_index,
Zhu Yib481de92007-09-25 17:54:57 -07001684 s32 rate_index, const s8 *clip_pwrs,
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001685 struct iwl3945_channel_info *ch_info,
Zhu Yib481de92007-09-25 17:54:57 -07001686 int band_index)
1687{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001688 struct iwl3945_scan_power_info *scan_power_info;
Zhu Yib481de92007-09-25 17:54:57 -07001689 s8 power;
1690 u8 power_index;
1691
1692 scan_power_info = &ch_info->scan_pwr_info[scan_tbl_index];
1693
1694 /* use this channel group's 6Mbit clipping/saturation pwr,
1695 * but cap at regulatory scan power restriction (set during init
1696 * based on eeprom channel data) for this channel. */
Mohamed Abbas14577f22007-11-12 11:37:42 +08001697 power = min(ch_info->scan_power, clip_pwrs[IWL_RATE_6M_INDEX_TABLE]);
Zhu Yib481de92007-09-25 17:54:57 -07001698
1699 /* further limit to user's max power preference.
1700 * FIXME: Other spectrum management power limitations do not
1701 * seem to apply?? */
1702 power = min(power, priv->user_txpower_limit);
1703 scan_power_info->requested_power = power;
1704
1705 /* find difference between new scan *power* and current "normal"
1706 * Tx *power* for 6Mb. Use this difference (x2) to adjust the
1707 * current "normal" temperature-compensated Tx power *index* for
1708 * this rate (1Mb or 6Mb) to yield new temp-compensated scan power
1709 * *index*. */
1710 power_index = ch_info->power_info[rate_index].power_table_index
1711 - (power - ch_info->power_info
Mohamed Abbas14577f22007-11-12 11:37:42 +08001712 [IWL_RATE_6M_INDEX_TABLE].requested_power) * 2;
Zhu Yib481de92007-09-25 17:54:57 -07001713
1714 /* store reference index that we use when adjusting *all* scan
1715 * powers. So we can accommodate user (all channel) or spectrum
1716 * management (single channel) power changes "between" temperature
1717 * feedback compensation procedures.
1718 * don't force fit this reference index into gain table; it may be a
1719 * negative number. This will help avoid errors when we're at
1720 * the lower bounds (highest gains, for warmest temperatures)
1721 * of the table. */
1722
1723 /* don't exceed table bounds for "real" setting */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001724 power_index = iwl3945_hw_reg_fix_power_index(power_index);
Zhu Yib481de92007-09-25 17:54:57 -07001725
1726 scan_power_info->power_table_index = power_index;
1727 scan_power_info->tpc.tx_gain =
1728 power_gain_table[band_index][power_index].tx_gain;
1729 scan_power_info->tpc.dsp_atten =
1730 power_gain_table[band_index][power_index].dsp_atten;
1731}
1732
1733/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001734 * iwl3945_hw_reg_send_txpower - fill in Tx Power command with gain settings
Zhu Yib481de92007-09-25 17:54:57 -07001735 *
1736 * Configures power settings for all rates for the current channel,
1737 * using values from channel info struct, and send to NIC
1738 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001739int iwl3945_hw_reg_send_txpower(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001740{
Mohamed Abbas14577f22007-11-12 11:37:42 +08001741 int rate_idx, i;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001742 const struct iwl3945_channel_info *ch_info = NULL;
1743 struct iwl3945_txpowertable_cmd txpower = {
Zhu Yib481de92007-09-25 17:54:57 -07001744 .channel = priv->active_rxon.channel,
1745 };
1746
Johannes Berg8318d782008-01-24 19:38:38 +01001747 txpower.band = (priv->band == IEEE80211_BAND_5GHZ) ? 0 : 1;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001748 ch_info = iwl3945_get_channel_info(priv,
Johannes Berg8318d782008-01-24 19:38:38 +01001749 priv->band,
Zhu Yib481de92007-09-25 17:54:57 -07001750 le16_to_cpu(priv->active_rxon.channel));
1751 if (!ch_info) {
1752 IWL_ERROR
1753 ("Failed to get channel info for channel %d [%d]\n",
Johannes Berg8318d782008-01-24 19:38:38 +01001754 le16_to_cpu(priv->active_rxon.channel), priv->band);
Zhu Yib481de92007-09-25 17:54:57 -07001755 return -EINVAL;
1756 }
1757
1758 if (!is_channel_valid(ch_info)) {
1759 IWL_DEBUG_POWER("Not calling TX_PWR_TABLE_CMD on "
1760 "non-Tx channel.\n");
1761 return 0;
1762 }
1763
1764 /* fill cmd with power settings for all rates for current channel */
Mohamed Abbas14577f22007-11-12 11:37:42 +08001765 /* Fill OFDM rate */
1766 for (rate_idx = IWL_FIRST_OFDM_RATE, i = 0;
1767 rate_idx <= IWL_LAST_OFDM_RATE; rate_idx++, i++) {
1768
1769 txpower.power[i].tpc = ch_info->power_info[i].tpc;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001770 txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
Zhu Yib481de92007-09-25 17:54:57 -07001771
1772 IWL_DEBUG_POWER("ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
1773 le16_to_cpu(txpower.channel),
1774 txpower.band,
Mohamed Abbas14577f22007-11-12 11:37:42 +08001775 txpower.power[i].tpc.tx_gain,
1776 txpower.power[i].tpc.dsp_atten,
1777 txpower.power[i].rate);
1778 }
1779 /* Fill CCK rates */
1780 for (rate_idx = IWL_FIRST_CCK_RATE;
1781 rate_idx <= IWL_LAST_CCK_RATE; rate_idx++, i++) {
1782 txpower.power[i].tpc = ch_info->power_info[i].tpc;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001783 txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
Mohamed Abbas14577f22007-11-12 11:37:42 +08001784
1785 IWL_DEBUG_POWER("ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
1786 le16_to_cpu(txpower.channel),
1787 txpower.band,
1788 txpower.power[i].tpc.tx_gain,
1789 txpower.power[i].tpc.dsp_atten,
1790 txpower.power[i].rate);
Zhu Yib481de92007-09-25 17:54:57 -07001791 }
1792
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001793 return iwl3945_send_cmd_pdu(priv, REPLY_TX_PWR_TABLE_CMD,
1794 sizeof(struct iwl3945_txpowertable_cmd), &txpower);
Zhu Yib481de92007-09-25 17:54:57 -07001795
1796}
1797
1798/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001799 * iwl3945_hw_reg_set_new_power - Configures power tables at new levels
Zhu Yib481de92007-09-25 17:54:57 -07001800 * @ch_info: Channel to update. Uses power_info.requested_power.
1801 *
1802 * Replace requested_power and base_power_index ch_info fields for
1803 * one channel.
1804 *
1805 * Called if user or spectrum management changes power preferences.
1806 * Takes into account h/w and modulation limitations (clip power).
1807 *
1808 * This does *not* send anything to NIC, just sets up ch_info for one channel.
1809 *
1810 * NOTE: reg_compensate_for_temperature_dif() *must* be run after this to
1811 * properly fill out the scan powers, and actual h/w gain settings,
1812 * and send changes to NIC
1813 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001814static int iwl3945_hw_reg_set_new_power(struct iwl3945_priv *priv,
1815 struct iwl3945_channel_info *ch_info)
Zhu Yib481de92007-09-25 17:54:57 -07001816{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001817 struct iwl3945_channel_power_info *power_info;
Zhu Yib481de92007-09-25 17:54:57 -07001818 int power_changed = 0;
1819 int i;
1820 const s8 *clip_pwrs;
1821 int power;
1822
1823 /* Get this chnlgrp's rate-to-max/clip-powers table */
1824 clip_pwrs = priv->clip_groups[ch_info->group_index].clip_powers;
1825
1826 /* Get this channel's rate-to-current-power settings table */
1827 power_info = ch_info->power_info;
1828
1829 /* update OFDM Txpower settings */
Mohamed Abbas14577f22007-11-12 11:37:42 +08001830 for (i = IWL_RATE_6M_INDEX_TABLE; i <= IWL_RATE_54M_INDEX_TABLE;
Zhu Yib481de92007-09-25 17:54:57 -07001831 i++, ++power_info) {
1832 int delta_idx;
1833
1834 /* limit new power to be no more than h/w capability */
1835 power = min(ch_info->curr_txpow, clip_pwrs[i]);
1836 if (power == power_info->requested_power)
1837 continue;
1838
1839 /* find difference between old and new requested powers,
1840 * update base (non-temp-compensated) power index */
1841 delta_idx = (power - power_info->requested_power) * 2;
1842 power_info->base_power_index -= delta_idx;
1843
1844 /* save new requested power value */
1845 power_info->requested_power = power;
1846
1847 power_changed = 1;
1848 }
1849
1850 /* update CCK Txpower settings, based on OFDM 12M setting ...
1851 * ... all CCK power settings for a given channel are the *same*. */
1852 if (power_changed) {
1853 power =
Mohamed Abbas14577f22007-11-12 11:37:42 +08001854 ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
Zhu Yib481de92007-09-25 17:54:57 -07001855 requested_power + IWL_CCK_FROM_OFDM_POWER_DIFF;
1856
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001857 /* do all CCK rates' iwl3945_channel_power_info structures */
Mohamed Abbas14577f22007-11-12 11:37:42 +08001858 for (i = IWL_RATE_1M_INDEX_TABLE; i <= IWL_RATE_11M_INDEX_TABLE; i++) {
Zhu Yib481de92007-09-25 17:54:57 -07001859 power_info->requested_power = power;
1860 power_info->base_power_index =
Mohamed Abbas14577f22007-11-12 11:37:42 +08001861 ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
Zhu Yib481de92007-09-25 17:54:57 -07001862 base_power_index + IWL_CCK_FROM_OFDM_INDEX_DIFF;
1863 ++power_info;
1864 }
1865 }
1866
1867 return 0;
1868}
1869
1870/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001871 * iwl3945_hw_reg_get_ch_txpower_limit - returns new power limit for channel
Zhu Yib481de92007-09-25 17:54:57 -07001872 *
1873 * NOTE: Returned power limit may be less (but not more) than requested,
1874 * based strictly on regulatory (eeprom and spectrum mgt) limitations
1875 * (no consideration for h/w clipping limitations).
1876 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001877static int iwl3945_hw_reg_get_ch_txpower_limit(struct iwl3945_channel_info *ch_info)
Zhu Yib481de92007-09-25 17:54:57 -07001878{
1879 s8 max_power;
1880
1881#if 0
1882 /* if we're using TGd limits, use lower of TGd or EEPROM */
1883 if (ch_info->tgd_data.max_power != 0)
1884 max_power = min(ch_info->tgd_data.max_power,
1885 ch_info->eeprom.max_power_avg);
1886
1887 /* else just use EEPROM limits */
1888 else
1889#endif
1890 max_power = ch_info->eeprom.max_power_avg;
1891
1892 return min(max_power, ch_info->max_power_avg);
1893}
1894
1895/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001896 * iwl3945_hw_reg_comp_txpower_temp - Compensate for temperature
Zhu Yib481de92007-09-25 17:54:57 -07001897 *
1898 * Compensate txpower settings of *all* channels for temperature.
1899 * This only accounts for the difference between current temperature
1900 * and the factory calibration temperatures, and bases the new settings
1901 * on the channel's base_power_index.
1902 *
1903 * If RxOn is "associated", this sends the new Txpower to NIC!
1904 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001905static int iwl3945_hw_reg_comp_txpower_temp(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001906{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001907 struct iwl3945_channel_info *ch_info = NULL;
Zhu Yib481de92007-09-25 17:54:57 -07001908 int delta_index;
1909 const s8 *clip_pwrs; /* array of h/w max power levels for each rate */
1910 u8 a_band;
1911 u8 rate_index;
1912 u8 scan_tbl_index;
1913 u8 i;
1914 int ref_temp;
1915 int temperature = priv->temperature;
1916
1917 /* set up new Tx power info for each and every channel, 2.4 and 5.x */
1918 for (i = 0; i < priv->channel_count; i++) {
1919 ch_info = &priv->channel_info[i];
1920 a_band = is_channel_a_band(ch_info);
1921
1922 /* Get this chnlgrp's factory calibration temperature */
1923 ref_temp = (s16)priv->eeprom.groups[ch_info->group_index].
1924 temperature;
1925
1926 /* get power index adjustment based on curr and factory
1927 * temps */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001928 delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
Zhu Yib481de92007-09-25 17:54:57 -07001929 ref_temp);
1930
1931 /* set tx power value for all rates, OFDM and CCK */
1932 for (rate_index = 0; rate_index < IWL_RATE_COUNT;
1933 rate_index++) {
1934 int power_idx =
1935 ch_info->power_info[rate_index].base_power_index;
1936
1937 /* temperature compensate */
1938 power_idx += delta_index;
1939
1940 /* stay within table range */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001941 power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
Zhu Yib481de92007-09-25 17:54:57 -07001942 ch_info->power_info[rate_index].
1943 power_table_index = (u8) power_idx;
1944 ch_info->power_info[rate_index].tpc =
1945 power_gain_table[a_band][power_idx];
1946 }
1947
1948 /* Get this chnlgrp's rate-to-max/clip-powers table */
1949 clip_pwrs = priv->clip_groups[ch_info->group_index].clip_powers;
1950
1951 /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
1952 for (scan_tbl_index = 0;
1953 scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
1954 s32 actual_index = (scan_tbl_index == 0) ?
Mohamed Abbas14577f22007-11-12 11:37:42 +08001955 IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001956 iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
Zhu Yib481de92007-09-25 17:54:57 -07001957 actual_index, clip_pwrs,
1958 ch_info, a_band);
1959 }
1960 }
1961
1962 /* send Txpower command for current channel to ucode */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001963 return iwl3945_hw_reg_send_txpower(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001964}
1965
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001966int iwl3945_hw_reg_set_txpower(struct iwl3945_priv *priv, s8 power)
Zhu Yib481de92007-09-25 17:54:57 -07001967{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001968 struct iwl3945_channel_info *ch_info;
Zhu Yib481de92007-09-25 17:54:57 -07001969 s8 max_power;
1970 u8 a_band;
1971 u8 i;
1972
1973 if (priv->user_txpower_limit == power) {
1974 IWL_DEBUG_POWER("Requested Tx power same as current "
1975 "limit: %ddBm.\n", power);
1976 return 0;
1977 }
1978
1979 IWL_DEBUG_POWER("Setting upper limit clamp to %ddBm.\n", power);
1980 priv->user_txpower_limit = power;
1981
1982 /* set up new Tx powers for each and every channel, 2.4 and 5.x */
1983
1984 for (i = 0; i < priv->channel_count; i++) {
1985 ch_info = &priv->channel_info[i];
1986 a_band = is_channel_a_band(ch_info);
1987
1988 /* find minimum power of all user and regulatory constraints
1989 * (does not consider h/w clipping limitations) */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001990 max_power = iwl3945_hw_reg_get_ch_txpower_limit(ch_info);
Zhu Yib481de92007-09-25 17:54:57 -07001991 max_power = min(power, max_power);
1992 if (max_power != ch_info->curr_txpow) {
1993 ch_info->curr_txpow = max_power;
1994
1995 /* this considers the h/w clipping limitations */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001996 iwl3945_hw_reg_set_new_power(priv, ch_info);
Zhu Yib481de92007-09-25 17:54:57 -07001997 }
1998 }
1999
2000 /* update txpower settings for all channels,
2001 * send to NIC if associated. */
2002 is_temp_calib_needed(priv);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002003 iwl3945_hw_reg_comp_txpower_temp(priv);
Zhu Yib481de92007-09-25 17:54:57 -07002004
2005 return 0;
2006}
2007
2008/* will add 3945 channel switch cmd handling later */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002009int iwl3945_hw_channel_switch(struct iwl3945_priv *priv, u16 channel)
Zhu Yib481de92007-09-25 17:54:57 -07002010{
2011 return 0;
2012}
2013
2014/**
2015 * iwl3945_reg_txpower_periodic - called when time to check our temperature.
2016 *
2017 * -- reset periodic timer
2018 * -- see if temp has changed enough to warrant re-calibration ... if so:
2019 * -- correct coeffs for temp (can reset temp timer)
2020 * -- save this temp as "last",
2021 * -- send new set of gain settings to NIC
2022 * NOTE: This should continue working, even when we're not associated,
2023 * so we can keep our internal table of scan powers current. */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002024void iwl3945_reg_txpower_periodic(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002025{
2026 /* This will kick in the "brute force"
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002027 * iwl3945_hw_reg_comp_txpower_temp() below */
Zhu Yib481de92007-09-25 17:54:57 -07002028 if (!is_temp_calib_needed(priv))
2029 goto reschedule;
2030
2031 /* Set up a new set of temp-adjusted TxPowers, send to NIC.
2032 * This is based *only* on current temperature,
2033 * ignoring any previous power measurements */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002034 iwl3945_hw_reg_comp_txpower_temp(priv);
Zhu Yib481de92007-09-25 17:54:57 -07002035
2036 reschedule:
2037 queue_delayed_work(priv->workqueue,
2038 &priv->thermal_periodic, REG_RECALIB_PERIOD * HZ);
2039}
2040
Christoph Hellwig416e1432007-10-25 17:15:49 +08002041static void iwl3945_bg_reg_txpower_periodic(struct work_struct *work)
Zhu Yib481de92007-09-25 17:54:57 -07002042{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002043 struct iwl3945_priv *priv = container_of(work, struct iwl3945_priv,
Zhu Yib481de92007-09-25 17:54:57 -07002044 thermal_periodic.work);
2045
2046 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
2047 return;
2048
2049 mutex_lock(&priv->mutex);
2050 iwl3945_reg_txpower_periodic(priv);
2051 mutex_unlock(&priv->mutex);
2052}
2053
2054/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002055 * iwl3945_hw_reg_get_ch_grp_index - find the channel-group index (0-4)
Zhu Yib481de92007-09-25 17:54:57 -07002056 * for the channel.
2057 *
2058 * This function is used when initializing channel-info structs.
2059 *
2060 * NOTE: These channel groups do *NOT* match the bands above!
2061 * These channel groups are based on factory-tested channels;
2062 * on A-band, EEPROM's "group frequency" entries represent the top
2063 * channel in each group 1-4. Group 5 All B/G channels are in group 0.
2064 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002065static u16 iwl3945_hw_reg_get_ch_grp_index(struct iwl3945_priv *priv,
2066 const struct iwl3945_channel_info *ch_info)
Zhu Yib481de92007-09-25 17:54:57 -07002067{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002068 struct iwl3945_eeprom_txpower_group *ch_grp = &priv->eeprom.groups[0];
Zhu Yib481de92007-09-25 17:54:57 -07002069 u8 group;
2070 u16 group_index = 0; /* based on factory calib frequencies */
2071 u8 grp_channel;
2072
2073 /* Find the group index for the channel ... don't use index 1(?) */
2074 if (is_channel_a_band(ch_info)) {
2075 for (group = 1; group < 5; group++) {
2076 grp_channel = ch_grp[group].group_channel;
2077 if (ch_info->channel <= grp_channel) {
2078 group_index = group;
2079 break;
2080 }
2081 }
2082 /* group 4 has a few channels *above* its factory cal freq */
2083 if (group == 5)
2084 group_index = 4;
2085 } else
2086 group_index = 0; /* 2.4 GHz, group 0 */
2087
2088 IWL_DEBUG_POWER("Chnl %d mapped to grp %d\n", ch_info->channel,
2089 group_index);
2090 return group_index;
2091}
2092
2093/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002094 * iwl3945_hw_reg_get_matched_power_index - Interpolate to get nominal index
Zhu Yib481de92007-09-25 17:54:57 -07002095 *
2096 * Interpolate to get nominal (i.e. at factory calibration temperature) index
2097 * into radio/DSP gain settings table for requested power.
2098 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002099static int iwl3945_hw_reg_get_matched_power_index(struct iwl3945_priv *priv,
Zhu Yib481de92007-09-25 17:54:57 -07002100 s8 requested_power,
2101 s32 setting_index, s32 *new_index)
2102{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002103 const struct iwl3945_eeprom_txpower_group *chnl_grp = NULL;
Zhu Yib481de92007-09-25 17:54:57 -07002104 s32 index0, index1;
2105 s32 power = 2 * requested_power;
2106 s32 i;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002107 const struct iwl3945_eeprom_txpower_sample *samples;
Zhu Yib481de92007-09-25 17:54:57 -07002108 s32 gains0, gains1;
2109 s32 res;
2110 s32 denominator;
2111
2112 chnl_grp = &priv->eeprom.groups[setting_index];
2113 samples = chnl_grp->samples;
2114 for (i = 0; i < 5; i++) {
2115 if (power == samples[i].power) {
2116 *new_index = samples[i].gain_index;
2117 return 0;
2118 }
2119 }
2120
2121 if (power > samples[1].power) {
2122 index0 = 0;
2123 index1 = 1;
2124 } else if (power > samples[2].power) {
2125 index0 = 1;
2126 index1 = 2;
2127 } else if (power > samples[3].power) {
2128 index0 = 2;
2129 index1 = 3;
2130 } else {
2131 index0 = 3;
2132 index1 = 4;
2133 }
2134
2135 denominator = (s32) samples[index1].power - (s32) samples[index0].power;
2136 if (denominator == 0)
2137 return -EINVAL;
2138 gains0 = (s32) samples[index0].gain_index * (1 << 19);
2139 gains1 = (s32) samples[index1].gain_index * (1 << 19);
2140 res = gains0 + (gains1 - gains0) *
2141 ((s32) power - (s32) samples[index0].power) / denominator +
2142 (1 << 18);
2143 *new_index = res >> 19;
2144 return 0;
2145}
2146
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002147static void iwl3945_hw_reg_init_channel_groups(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002148{
2149 u32 i;
2150 s32 rate_index;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002151 const struct iwl3945_eeprom_txpower_group *group;
Zhu Yib481de92007-09-25 17:54:57 -07002152
2153 IWL_DEBUG_POWER("Initializing factory calib info from EEPROM\n");
2154
2155 for (i = 0; i < IWL_NUM_TX_CALIB_GROUPS; i++) {
2156 s8 *clip_pwrs; /* table of power levels for each rate */
2157 s8 satur_pwr; /* saturation power for each chnl group */
2158 group = &priv->eeprom.groups[i];
2159
2160 /* sanity check on factory saturation power value */
2161 if (group->saturation_power < 40) {
2162 IWL_WARNING("Error: saturation power is %d, "
2163 "less than minimum expected 40\n",
2164 group->saturation_power);
2165 return;
2166 }
2167
2168 /*
2169 * Derive requested power levels for each rate, based on
2170 * hardware capabilities (saturation power for band).
2171 * Basic value is 3dB down from saturation, with further
2172 * power reductions for highest 3 data rates. These
2173 * backoffs provide headroom for high rate modulation
2174 * power peaks, without too much distortion (clipping).
2175 */
2176 /* we'll fill in this array with h/w max power levels */
2177 clip_pwrs = (s8 *) priv->clip_groups[i].clip_powers;
2178
2179 /* divide factory saturation power by 2 to find -3dB level */
2180 satur_pwr = (s8) (group->saturation_power >> 1);
2181
2182 /* fill in channel group's nominal powers for each rate */
2183 for (rate_index = 0;
2184 rate_index < IWL_RATE_COUNT; rate_index++, clip_pwrs++) {
2185 switch (rate_index) {
Mohamed Abbas14577f22007-11-12 11:37:42 +08002186 case IWL_RATE_36M_INDEX_TABLE:
Zhu Yib481de92007-09-25 17:54:57 -07002187 if (i == 0) /* B/G */
2188 *clip_pwrs = satur_pwr;
2189 else /* A */
2190 *clip_pwrs = satur_pwr - 5;
2191 break;
Mohamed Abbas14577f22007-11-12 11:37:42 +08002192 case IWL_RATE_48M_INDEX_TABLE:
Zhu Yib481de92007-09-25 17:54:57 -07002193 if (i == 0)
2194 *clip_pwrs = satur_pwr - 7;
2195 else
2196 *clip_pwrs = satur_pwr - 10;
2197 break;
Mohamed Abbas14577f22007-11-12 11:37:42 +08002198 case IWL_RATE_54M_INDEX_TABLE:
Zhu Yib481de92007-09-25 17:54:57 -07002199 if (i == 0)
2200 *clip_pwrs = satur_pwr - 9;
2201 else
2202 *clip_pwrs = satur_pwr - 12;
2203 break;
2204 default:
2205 *clip_pwrs = satur_pwr;
2206 break;
2207 }
2208 }
2209 }
2210}
2211
2212/**
2213 * iwl3945_txpower_set_from_eeprom - Set channel power info based on EEPROM
2214 *
2215 * Second pass (during init) to set up priv->channel_info
2216 *
2217 * Set up Tx-power settings in our channel info database for each VALID
2218 * (for this geo/SKU) channel, at all Tx data rates, based on eeprom values
2219 * and current temperature.
2220 *
2221 * Since this is based on current temperature (at init time), these values may
2222 * not be valid for very long, but it gives us a starting/default point,
2223 * and allows us to active (i.e. using Tx) scan.
2224 *
2225 * This does *not* write values to NIC, just sets up our internal table.
2226 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002227int iwl3945_txpower_set_from_eeprom(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002228{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002229 struct iwl3945_channel_info *ch_info = NULL;
2230 struct iwl3945_channel_power_info *pwr_info;
Zhu Yib481de92007-09-25 17:54:57 -07002231 int delta_index;
2232 u8 rate_index;
2233 u8 scan_tbl_index;
2234 const s8 *clip_pwrs; /* array of power levels for each rate */
2235 u8 gain, dsp_atten;
2236 s8 power;
2237 u8 pwr_index, base_pwr_index, a_band;
2238 u8 i;
2239 int temperature;
2240
2241 /* save temperature reference,
2242 * so we can determine next time to calibrate */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002243 temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
Zhu Yib481de92007-09-25 17:54:57 -07002244 priv->last_temperature = temperature;
2245
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002246 iwl3945_hw_reg_init_channel_groups(priv);
Zhu Yib481de92007-09-25 17:54:57 -07002247
2248 /* initialize Tx power info for each and every channel, 2.4 and 5.x */
2249 for (i = 0, ch_info = priv->channel_info; i < priv->channel_count;
2250 i++, ch_info++) {
2251 a_band = is_channel_a_band(ch_info);
2252 if (!is_channel_valid(ch_info))
2253 continue;
2254
2255 /* find this channel's channel group (*not* "band") index */
2256 ch_info->group_index =
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002257 iwl3945_hw_reg_get_ch_grp_index(priv, ch_info);
Zhu Yib481de92007-09-25 17:54:57 -07002258
2259 /* Get this chnlgrp's rate->max/clip-powers table */
2260 clip_pwrs = priv->clip_groups[ch_info->group_index].clip_powers;
2261
2262 /* calculate power index *adjustment* value according to
2263 * diff between current temperature and factory temperature */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002264 delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
Zhu Yib481de92007-09-25 17:54:57 -07002265 priv->eeprom.groups[ch_info->group_index].
2266 temperature);
2267
2268 IWL_DEBUG_POWER("Delta index for channel %d: %d [%d]\n",
2269 ch_info->channel, delta_index, temperature +
2270 IWL_TEMP_CONVERT);
2271
2272 /* set tx power value for all OFDM rates */
2273 for (rate_index = 0; rate_index < IWL_OFDM_RATES;
2274 rate_index++) {
2275 s32 power_idx;
2276 int rc;
2277
2278 /* use channel group's clip-power table,
2279 * but don't exceed channel's max power */
2280 s8 pwr = min(ch_info->max_power_avg,
2281 clip_pwrs[rate_index]);
2282
2283 pwr_info = &ch_info->power_info[rate_index];
2284
2285 /* get base (i.e. at factory-measured temperature)
2286 * power table index for this rate's power */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002287 rc = iwl3945_hw_reg_get_matched_power_index(priv, pwr,
Zhu Yib481de92007-09-25 17:54:57 -07002288 ch_info->group_index,
2289 &power_idx);
2290 if (rc) {
2291 IWL_ERROR("Invalid power index\n");
2292 return rc;
2293 }
2294 pwr_info->base_power_index = (u8) power_idx;
2295
2296 /* temperature compensate */
2297 power_idx += delta_index;
2298
2299 /* stay within range of gain table */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002300 power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
Zhu Yib481de92007-09-25 17:54:57 -07002301
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002302 /* fill 1 OFDM rate's iwl3945_channel_power_info struct */
Zhu Yib481de92007-09-25 17:54:57 -07002303 pwr_info->requested_power = pwr;
2304 pwr_info->power_table_index = (u8) power_idx;
2305 pwr_info->tpc.tx_gain =
2306 power_gain_table[a_band][power_idx].tx_gain;
2307 pwr_info->tpc.dsp_atten =
2308 power_gain_table[a_band][power_idx].dsp_atten;
2309 }
2310
2311 /* set tx power for CCK rates, based on OFDM 12 Mbit settings*/
Mohamed Abbas14577f22007-11-12 11:37:42 +08002312 pwr_info = &ch_info->power_info[IWL_RATE_12M_INDEX_TABLE];
Zhu Yib481de92007-09-25 17:54:57 -07002313 power = pwr_info->requested_power +
2314 IWL_CCK_FROM_OFDM_POWER_DIFF;
2315 pwr_index = pwr_info->power_table_index +
2316 IWL_CCK_FROM_OFDM_INDEX_DIFF;
2317 base_pwr_index = pwr_info->base_power_index +
2318 IWL_CCK_FROM_OFDM_INDEX_DIFF;
2319
2320 /* stay within table range */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002321 pwr_index = iwl3945_hw_reg_fix_power_index(pwr_index);
Zhu Yib481de92007-09-25 17:54:57 -07002322 gain = power_gain_table[a_band][pwr_index].tx_gain;
2323 dsp_atten = power_gain_table[a_band][pwr_index].dsp_atten;
2324
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002325 /* fill each CCK rate's iwl3945_channel_power_info structure
Zhu Yib481de92007-09-25 17:54:57 -07002326 * NOTE: All CCK-rate Txpwrs are the same for a given chnl!
2327 * NOTE: CCK rates start at end of OFDM rates! */
Mohamed Abbas14577f22007-11-12 11:37:42 +08002328 for (rate_index = 0;
2329 rate_index < IWL_CCK_RATES; rate_index++) {
2330 pwr_info = &ch_info->power_info[rate_index+IWL_OFDM_RATES];
Zhu Yib481de92007-09-25 17:54:57 -07002331 pwr_info->requested_power = power;
2332 pwr_info->power_table_index = pwr_index;
2333 pwr_info->base_power_index = base_pwr_index;
2334 pwr_info->tpc.tx_gain = gain;
2335 pwr_info->tpc.dsp_atten = dsp_atten;
2336 }
2337
2338 /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
2339 for (scan_tbl_index = 0;
2340 scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
2341 s32 actual_index = (scan_tbl_index == 0) ?
Mohamed Abbas14577f22007-11-12 11:37:42 +08002342 IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002343 iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
Zhu Yib481de92007-09-25 17:54:57 -07002344 actual_index, clip_pwrs, ch_info, a_band);
2345 }
2346 }
2347
2348 return 0;
2349}
2350
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002351int iwl3945_hw_rxq_stop(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002352{
2353 int rc;
2354 unsigned long flags;
2355
2356 spin_lock_irqsave(&priv->lock, flags);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002357 rc = iwl3945_grab_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07002358 if (rc) {
2359 spin_unlock_irqrestore(&priv->lock, flags);
2360 return rc;
2361 }
2362
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002363 iwl3945_write_direct32(priv, FH_RCSR_CONFIG(0), 0);
2364 rc = iwl3945_poll_direct_bit(priv, FH_RSSR_STATUS, (1 << 24), 1000);
Zhu Yib481de92007-09-25 17:54:57 -07002365 if (rc < 0)
2366 IWL_ERROR("Can't stop Rx DMA.\n");
2367
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002368 iwl3945_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07002369 spin_unlock_irqrestore(&priv->lock, flags);
2370
2371 return 0;
2372}
2373
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002374int iwl3945_hw_tx_queue_init(struct iwl3945_priv *priv, struct iwl3945_tx_queue *txq)
Zhu Yib481de92007-09-25 17:54:57 -07002375{
2376 int rc;
2377 unsigned long flags;
2378 int txq_id = txq->q.id;
2379
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002380 struct iwl3945_shared *shared_data = priv->hw_setting.shared_virt;
Zhu Yib481de92007-09-25 17:54:57 -07002381
2382 shared_data->tx_base_ptr[txq_id] = cpu_to_le32((u32)txq->q.dma_addr);
2383
2384 spin_lock_irqsave(&priv->lock, flags);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002385 rc = iwl3945_grab_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07002386 if (rc) {
2387 spin_unlock_irqrestore(&priv->lock, flags);
2388 return rc;
2389 }
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002390 iwl3945_write_direct32(priv, FH_CBCC_CTRL(txq_id), 0);
2391 iwl3945_write_direct32(priv, FH_CBCC_BASE(txq_id), 0);
Zhu Yib481de92007-09-25 17:54:57 -07002392
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002393 iwl3945_write_direct32(priv, FH_TCSR_CONFIG(txq_id),
Zhu Yib481de92007-09-25 17:54:57 -07002394 ALM_FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_NOINT |
2395 ALM_FH_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_TXF |
2396 ALM_FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_IFTFD |
2397 ALM_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL |
2398 ALM_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002399 iwl3945_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07002400
2401 /* fake read to flush all prev. writes */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002402 iwl3945_read32(priv, FH_TSSR_CBB_BASE);
Zhu Yib481de92007-09-25 17:54:57 -07002403 spin_unlock_irqrestore(&priv->lock, flags);
2404
2405 return 0;
2406}
2407
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002408int iwl3945_hw_get_rx_read(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002409{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002410 struct iwl3945_shared *shared_data = priv->hw_setting.shared_virt;
Zhu Yib481de92007-09-25 17:54:57 -07002411
2412 return le32_to_cpu(shared_data->rx_read_ptr[0]);
2413}
2414
2415/**
2416 * iwl3945_init_hw_rate_table - Initialize the hardware rate fallback table
2417 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002418int iwl3945_init_hw_rate_table(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002419{
Mohamed Abbas14577f22007-11-12 11:37:42 +08002420 int rc, i, index, prev_index;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002421 struct iwl3945_rate_scaling_cmd rate_cmd = {
Zhu Yib481de92007-09-25 17:54:57 -07002422 .reserved = {0, 0, 0},
2423 };
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002424 struct iwl3945_rate_scaling_info *table = rate_cmd.table;
Zhu Yib481de92007-09-25 17:54:57 -07002425
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002426 for (i = 0; i < ARRAY_SIZE(iwl3945_rates); i++) {
2427 index = iwl3945_rates[i].table_rs_index;
Mohamed Abbas14577f22007-11-12 11:37:42 +08002428
2429 table[index].rate_n_flags =
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002430 iwl3945_hw_set_rate_n_flags(iwl3945_rates[i].plcp, 0);
Mohamed Abbas14577f22007-11-12 11:37:42 +08002431 table[index].try_cnt = priv->retry_rate;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002432 prev_index = iwl3945_get_prev_ieee_rate(i);
2433 table[index].next_rate_index = iwl3945_rates[prev_index].table_rs_index;
Zhu Yib481de92007-09-25 17:54:57 -07002434 }
2435
Johannes Berg8318d782008-01-24 19:38:38 +01002436 switch (priv->band) {
2437 case IEEE80211_BAND_5GHZ:
Zhu Yib481de92007-09-25 17:54:57 -07002438 IWL_DEBUG_RATE("Select A mode rate scale\n");
2439 /* If one of the following CCK rates is used,
2440 * have it fall back to the 6M OFDM rate */
Mohamed Abbas14577f22007-11-12 11:37:42 +08002441 for (i = IWL_RATE_1M_INDEX_TABLE; i <= IWL_RATE_11M_INDEX_TABLE; i++)
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002442 table[i].next_rate_index = iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
Zhu Yib481de92007-09-25 17:54:57 -07002443
2444 /* Don't fall back to CCK rates */
Mohamed Abbas14577f22007-11-12 11:37:42 +08002445 table[IWL_RATE_12M_INDEX_TABLE].next_rate_index = IWL_RATE_9M_INDEX_TABLE;
Zhu Yib481de92007-09-25 17:54:57 -07002446
2447 /* Don't drop out of OFDM rates */
Mohamed Abbas14577f22007-11-12 11:37:42 +08002448 table[IWL_RATE_6M_INDEX_TABLE].next_rate_index =
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002449 iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
Zhu Yib481de92007-09-25 17:54:57 -07002450 break;
2451
Johannes Berg8318d782008-01-24 19:38:38 +01002452 case IEEE80211_BAND_2GHZ:
2453 IWL_DEBUG_RATE("Select B/G mode rate scale\n");
Zhu Yib481de92007-09-25 17:54:57 -07002454 /* If an OFDM rate is used, have it fall back to the
2455 * 1M CCK rates */
Mohamed Abbas14577f22007-11-12 11:37:42 +08002456 for (i = IWL_RATE_6M_INDEX_TABLE; i <= IWL_RATE_54M_INDEX_TABLE; i++)
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002457 table[i].next_rate_index = iwl3945_rates[IWL_FIRST_CCK_RATE].table_rs_index;
Zhu Yib481de92007-09-25 17:54:57 -07002458
2459 /* CCK shouldn't fall back to OFDM... */
Mohamed Abbas14577f22007-11-12 11:37:42 +08002460 table[IWL_RATE_11M_INDEX_TABLE].next_rate_index = IWL_RATE_5M_INDEX_TABLE;
Zhu Yib481de92007-09-25 17:54:57 -07002461 break;
2462
2463 default:
Johannes Berg8318d782008-01-24 19:38:38 +01002464 WARN_ON(1);
Zhu Yib481de92007-09-25 17:54:57 -07002465 break;
2466 }
2467
2468 /* Update the rate scaling for control frame Tx */
2469 rate_cmd.table_id = 0;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002470 rc = iwl3945_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
Zhu Yib481de92007-09-25 17:54:57 -07002471 &rate_cmd);
2472 if (rc)
2473 return rc;
2474
2475 /* Update the rate scaling for data frame Tx */
2476 rate_cmd.table_id = 1;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002477 return iwl3945_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
Zhu Yib481de92007-09-25 17:54:57 -07002478 &rate_cmd);
2479}
2480
Ben Cahill796083c2007-11-29 11:09:45 +08002481/* Called when initializing driver */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002482int iwl3945_hw_set_hw_setting(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002483{
2484 memset((void *)&priv->hw_setting, 0,
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002485 sizeof(struct iwl3945_driver_hw_info));
Zhu Yib481de92007-09-25 17:54:57 -07002486
2487 priv->hw_setting.shared_virt =
2488 pci_alloc_consistent(priv->pci_dev,
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002489 sizeof(struct iwl3945_shared),
Zhu Yib481de92007-09-25 17:54:57 -07002490 &priv->hw_setting.shared_phys);
2491
2492 if (!priv->hw_setting.shared_virt) {
2493 IWL_ERROR("failed to allocate pci memory\n");
2494 mutex_unlock(&priv->mutex);
2495 return -ENOMEM;
2496 }
2497
Ron Rindjunsky9ee1ba42007-11-26 16:14:42 +02002498 priv->hw_setting.rx_buf_size = IWL_RX_BUF_SIZE;
2499 priv->hw_setting.max_pkt_size = 2342;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002500 priv->hw_setting.tx_cmd_len = sizeof(struct iwl3945_tx_cmd);
Zhu Yib481de92007-09-25 17:54:57 -07002501 priv->hw_setting.max_rxq_size = RX_QUEUE_SIZE;
2502 priv->hw_setting.max_rxq_log = RX_QUEUE_SIZE_LOG;
Zhu Yib481de92007-09-25 17:54:57 -07002503 priv->hw_setting.max_stations = IWL3945_STATION_COUNT;
2504 priv->hw_setting.bcast_sta_id = IWL3945_BROADCAST_ID;
Tomas Winkler3e82a822008-02-13 11:32:31 -08002505
2506 priv->hw_setting.tx_ant_num = 2;
Zhu Yib481de92007-09-25 17:54:57 -07002507 return 0;
2508}
2509
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002510unsigned int iwl3945_hw_get_beacon_cmd(struct iwl3945_priv *priv,
2511 struct iwl3945_frame *frame, u8 rate)
Zhu Yib481de92007-09-25 17:54:57 -07002512{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002513 struct iwl3945_tx_beacon_cmd *tx_beacon_cmd;
Zhu Yib481de92007-09-25 17:54:57 -07002514 unsigned int frame_size;
2515
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002516 tx_beacon_cmd = (struct iwl3945_tx_beacon_cmd *)&frame->u;
Zhu Yib481de92007-09-25 17:54:57 -07002517 memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
2518
Tomas Winklera4062b82008-03-11 16:17:16 -07002519 tx_beacon_cmd->tx.sta_id = priv->hw_setting.bcast_sta_id;
Zhu Yib481de92007-09-25 17:54:57 -07002520 tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
2521
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002522 frame_size = iwl3945_fill_beacon_frame(priv,
Zhu Yib481de92007-09-25 17:54:57 -07002523 tx_beacon_cmd->frame,
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002524 iwl3945_broadcast_addr,
Zhu Yib481de92007-09-25 17:54:57 -07002525 sizeof(frame->u) - sizeof(*tx_beacon_cmd));
2526
2527 BUG_ON(frame_size > MAX_MPDU_SIZE);
2528 tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
2529
2530 tx_beacon_cmd->tx.rate = rate;
2531 tx_beacon_cmd->tx.tx_flags = (TX_CMD_FLG_SEQ_CTL_MSK |
2532 TX_CMD_FLG_TSF_MSK);
2533
Mohamed Abbas14577f22007-11-12 11:37:42 +08002534 /* supp_rates[0] == OFDM start at IWL_FIRST_OFDM_RATE*/
2535 tx_beacon_cmd->tx.supp_rates[0] =
2536 (IWL_OFDM_BASIC_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
Zhu Yib481de92007-09-25 17:54:57 -07002537
Zhu Yib481de92007-09-25 17:54:57 -07002538 tx_beacon_cmd->tx.supp_rates[1] =
Mohamed Abbas14577f22007-11-12 11:37:42 +08002539 (IWL_CCK_BASIC_RATES_MASK & 0xF);
Zhu Yib481de92007-09-25 17:54:57 -07002540
Tomas Winkler3ac7f142008-07-21 02:40:14 +03002541 return sizeof(struct iwl3945_tx_beacon_cmd) + frame_size;
Zhu Yib481de92007-09-25 17:54:57 -07002542}
2543
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002544void iwl3945_hw_rx_handler_setup(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002545{
Tomas Winkler91c066f2008-03-06 17:36:55 -08002546 priv->rx_handlers[REPLY_TX] = iwl3945_rx_reply_tx;
Zhu Yib481de92007-09-25 17:54:57 -07002547 priv->rx_handlers[REPLY_3945_RX] = iwl3945_rx_reply_rx;
2548}
2549
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002550void iwl3945_hw_setup_deferred_work(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002551{
2552 INIT_DELAYED_WORK(&priv->thermal_periodic,
2553 iwl3945_bg_reg_txpower_periodic);
2554}
2555
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002556void iwl3945_hw_cancel_deferred_work(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002557{
2558 cancel_delayed_work(&priv->thermal_periodic);
2559}
2560
Tomas Winkler82b9a122008-03-04 18:09:30 -08002561static struct iwl_3945_cfg iwl3945_bg_cfg = {
2562 .name = "3945BG",
Tomas Winkler4bf775c2008-03-04 18:09:31 -08002563 .fw_name = "iwlwifi-3945" IWL3945_UCODE_API ".ucode",
Tomas Winkler82b9a122008-03-04 18:09:30 -08002564 .sku = IWL_SKU_G,
2565};
2566
2567static struct iwl_3945_cfg iwl3945_abg_cfg = {
2568 .name = "3945ABG",
Tomas Winkler4bf775c2008-03-04 18:09:31 -08002569 .fw_name = "iwlwifi-3945" IWL3945_UCODE_API ".ucode",
Tomas Winkler82b9a122008-03-04 18:09:30 -08002570 .sku = IWL_SKU_A|IWL_SKU_G,
2571};
2572
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002573struct pci_device_id iwl3945_hw_card_ids[] = {
Tomas Winkler82b9a122008-03-04 18:09:30 -08002574 {IWL_PCI_DEVICE(0x4222, 0x1005, iwl3945_bg_cfg)},
2575 {IWL_PCI_DEVICE(0x4222, 0x1034, iwl3945_bg_cfg)},
2576 {IWL_PCI_DEVICE(0x4222, 0x1044, iwl3945_bg_cfg)},
2577 {IWL_PCI_DEVICE(0x4227, 0x1014, iwl3945_bg_cfg)},
2578 {IWL_PCI_DEVICE(0x4222, PCI_ANY_ID, iwl3945_abg_cfg)},
2579 {IWL_PCI_DEVICE(0x4227, PCI_ANY_ID, iwl3945_abg_cfg)},
Zhu Yib481de92007-09-25 17:54:57 -07002580 {0}
2581};
2582
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002583MODULE_DEVICE_TABLE(pci, iwl3945_hw_card_ids);