blob: fe052c618aec85be55da474d88fb2e075e0b3106 [file] [log] [blame]
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001/*
2 * Copyright 2010 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#include <linux/firmware.h>
25#include <linux/platform_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090026#include <linux/slab.h>
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050027#include "drmP.h"
28#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000029#include "radeon_asic.h"
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050030#include "radeon_drm.h"
Alex Deucher0fcdb612010-03-24 13:20:41 -040031#include "evergreend.h"
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050032#include "atom.h"
33#include "avivod.h"
34#include "evergreen_reg.h"
Alex Deucher2281a372010-10-21 13:31:38 -040035#include "evergreen_blit_shaders.h"
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050036
Alex Deucherfe251e22010-03-24 13:36:43 -040037#define EVERGREEN_PFP_UCODE_SIZE 1120
38#define EVERGREEN_PM4_UCODE_SIZE 1376
39
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050040static void evergreen_gpu_init(struct radeon_device *rdev);
41void evergreen_fini(struct radeon_device *rdev);
Alex Deucher9e46a482011-01-06 18:49:35 -050042static void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050043
Alex Deucher10927d92011-09-01 17:46:15 +000044void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev)
45{
46 u16 ctl, v;
47 int cap, err;
48
49 cap = pci_pcie_cap(rdev->pdev);
50 if (!cap)
51 return;
52
53 err = pci_read_config_word(rdev->pdev, cap + PCI_EXP_DEVCTL, &ctl);
54 if (err)
55 return;
56
57 v = (ctl & PCI_EXP_DEVCTL_READRQ) >> 12;
58
59 /* if bios or OS sets MAX_READ_REQUEST_SIZE to an invalid value, fix it
60 * to avoid hangs or perfomance issues
61 */
62 if ((v == 0) || (v == 6) || (v == 7)) {
63 ctl &= ~PCI_EXP_DEVCTL_READRQ;
64 ctl |= (2 << 12);
65 pci_write_config_word(rdev->pdev, cap + PCI_EXP_DEVCTL, ctl);
66 }
67}
68
Alex Deucher6f34be52010-11-21 10:59:01 -050069void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc)
70{
Alex Deucher6f34be52010-11-21 10:59:01 -050071 /* enable the pflip int */
72 radeon_irq_kms_pflip_irq_get(rdev, crtc);
73}
74
75void evergreen_post_page_flip(struct radeon_device *rdev, int crtc)
76{
77 /* disable the pflip int */
78 radeon_irq_kms_pflip_irq_put(rdev, crtc);
79}
80
81u32 evergreen_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
82{
83 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
84 u32 tmp = RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset);
Alex Deucher6a824122011-11-28 14:49:26 -050085 int i;
Alex Deucher6f34be52010-11-21 10:59:01 -050086
87 /* Lock the graphics update lock */
88 tmp |= EVERGREEN_GRPH_UPDATE_LOCK;
89 WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
90
91 /* update the scanout addresses */
92 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
93 upper_32_bits(crtc_base));
94 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
95 (u32)crtc_base);
96
97 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
98 upper_32_bits(crtc_base));
99 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
100 (u32)crtc_base);
101
102 /* Wait for update_pending to go high. */
Alex Deucher6a824122011-11-28 14:49:26 -0500103 for (i = 0; i < rdev->usec_timeout; i++) {
104 if (RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING)
105 break;
106 udelay(1);
107 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500108 DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
109
110 /* Unlock the lock, so double-buffering can take place inside vblank */
111 tmp &= ~EVERGREEN_GRPH_UPDATE_LOCK;
112 WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
113
114 /* Return current update_pending status: */
115 return RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING;
116}
117
Alex Deucher21a81222010-07-02 12:58:16 -0400118/* get temperature in millidegrees */
Alex Deucher20d391d2011-02-01 16:12:34 -0500119int evergreen_get_temp(struct radeon_device *rdev)
Alex Deucher21a81222010-07-02 12:58:16 -0400120{
Alex Deucher1c88d742011-06-14 19:15:53 +0000121 u32 temp, toffset;
122 int actual_temp = 0;
Alex Deucher21a81222010-07-02 12:58:16 -0400123
Alex Deucher67b3f822011-05-25 18:45:37 -0400124 if (rdev->family == CHIP_JUNIPER) {
125 toffset = (RREG32(CG_THERMAL_CTRL) & TOFFSET_MASK) >>
126 TOFFSET_SHIFT;
127 temp = (RREG32(CG_TS0_STATUS) & TS0_ADC_DOUT_MASK) >>
128 TS0_ADC_DOUT_SHIFT;
Alex Deucher21a81222010-07-02 12:58:16 -0400129
Alex Deucher67b3f822011-05-25 18:45:37 -0400130 if (toffset & 0x100)
131 actual_temp = temp / 2 - (0x200 - toffset);
132 else
133 actual_temp = temp / 2 + toffset;
134
135 actual_temp = actual_temp * 1000;
136
137 } else {
138 temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
139 ASIC_T_SHIFT;
140
141 if (temp & 0x400)
142 actual_temp = -256;
143 else if (temp & 0x200)
144 actual_temp = 255;
145 else if (temp & 0x100) {
146 actual_temp = temp & 0x1ff;
147 actual_temp |= ~0x1ff;
148 } else
149 actual_temp = temp & 0xff;
150
151 actual_temp = (actual_temp * 1000) / 2;
152 }
153
154 return actual_temp;
Alex Deucher21a81222010-07-02 12:58:16 -0400155}
156
Alex Deucher20d391d2011-02-01 16:12:34 -0500157int sumo_get_temp(struct radeon_device *rdev)
Alex Deuchere33df252010-11-22 17:56:32 -0500158{
159 u32 temp = RREG32(CG_THERMAL_STATUS) & 0xff;
Alex Deucher20d391d2011-02-01 16:12:34 -0500160 int actual_temp = temp - 49;
Alex Deuchere33df252010-11-22 17:56:32 -0500161
162 return actual_temp * 1000;
163}
164
Alex Deucher49e02b72010-04-23 17:57:27 -0400165void evergreen_pm_misc(struct radeon_device *rdev)
166{
Rafał Miłeckia081a9d2010-06-07 18:20:25 -0400167 int req_ps_idx = rdev->pm.requested_power_state_index;
168 int req_cm_idx = rdev->pm.requested_clock_mode_index;
169 struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
170 struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
Alex Deucher49e02b72010-04-23 17:57:27 -0400171
Alex Deucher2feea492011-04-12 14:49:24 -0400172 if (voltage->type == VOLTAGE_SW) {
Alex Deuchera377e182011-06-20 13:00:31 -0400173 /* 0xff01 is a flag rather then an actual voltage */
174 if (voltage->voltage == 0xff01)
175 return;
Alex Deucher2feea492011-04-12 14:49:24 -0400176 if (voltage->voltage && (voltage->voltage != rdev->pm.current_vddc)) {
Alex Deucher8a83ec52011-04-12 14:49:23 -0400177 radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
Alex Deucher4d601732010-06-07 18:15:18 -0400178 rdev->pm.current_vddc = voltage->voltage;
Alex Deucher2feea492011-04-12 14:49:24 -0400179 DRM_DEBUG("Setting: vddc: %d\n", voltage->voltage);
180 }
Alex Deuchera377e182011-06-20 13:00:31 -0400181 /* 0xff01 is a flag rather then an actual voltage */
182 if (voltage->vddci == 0xff01)
183 return;
Alex Deucher2feea492011-04-12 14:49:24 -0400184 if (voltage->vddci && (voltage->vddci != rdev->pm.current_vddci)) {
185 radeon_atom_set_voltage(rdev, voltage->vddci, SET_VOLTAGE_TYPE_ASIC_VDDCI);
186 rdev->pm.current_vddci = voltage->vddci;
187 DRM_DEBUG("Setting: vddci: %d\n", voltage->vddci);
Alex Deucher4d601732010-06-07 18:15:18 -0400188 }
189 }
Alex Deucher49e02b72010-04-23 17:57:27 -0400190}
191
192void evergreen_pm_prepare(struct radeon_device *rdev)
193{
194 struct drm_device *ddev = rdev->ddev;
195 struct drm_crtc *crtc;
196 struct radeon_crtc *radeon_crtc;
197 u32 tmp;
198
199 /* disable any active CRTCs */
200 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
201 radeon_crtc = to_radeon_crtc(crtc);
202 if (radeon_crtc->enabled) {
203 tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
204 tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
205 WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
206 }
207 }
208}
209
210void evergreen_pm_finish(struct radeon_device *rdev)
211{
212 struct drm_device *ddev = rdev->ddev;
213 struct drm_crtc *crtc;
214 struct radeon_crtc *radeon_crtc;
215 u32 tmp;
216
217 /* enable any active CRTCs */
218 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
219 radeon_crtc = to_radeon_crtc(crtc);
220 if (radeon_crtc->enabled) {
221 tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
222 tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
223 WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
224 }
225 }
226}
227
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500228bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
229{
230 bool connected = false;
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500231
232 switch (hpd) {
233 case RADEON_HPD_1:
234 if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
235 connected = true;
236 break;
237 case RADEON_HPD_2:
238 if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
239 connected = true;
240 break;
241 case RADEON_HPD_3:
242 if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
243 connected = true;
244 break;
245 case RADEON_HPD_4:
246 if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
247 connected = true;
248 break;
249 case RADEON_HPD_5:
250 if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
251 connected = true;
252 break;
253 case RADEON_HPD_6:
254 if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
255 connected = true;
256 break;
257 default:
258 break;
259 }
260
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500261 return connected;
262}
263
264void evergreen_hpd_set_polarity(struct radeon_device *rdev,
265 enum radeon_hpd_id hpd)
266{
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500267 u32 tmp;
268 bool connected = evergreen_hpd_sense(rdev, hpd);
269
270 switch (hpd) {
271 case RADEON_HPD_1:
272 tmp = RREG32(DC_HPD1_INT_CONTROL);
273 if (connected)
274 tmp &= ~DC_HPDx_INT_POLARITY;
275 else
276 tmp |= DC_HPDx_INT_POLARITY;
277 WREG32(DC_HPD1_INT_CONTROL, tmp);
278 break;
279 case RADEON_HPD_2:
280 tmp = RREG32(DC_HPD2_INT_CONTROL);
281 if (connected)
282 tmp &= ~DC_HPDx_INT_POLARITY;
283 else
284 tmp |= DC_HPDx_INT_POLARITY;
285 WREG32(DC_HPD2_INT_CONTROL, tmp);
286 break;
287 case RADEON_HPD_3:
288 tmp = RREG32(DC_HPD3_INT_CONTROL);
289 if (connected)
290 tmp &= ~DC_HPDx_INT_POLARITY;
291 else
292 tmp |= DC_HPDx_INT_POLARITY;
293 WREG32(DC_HPD3_INT_CONTROL, tmp);
294 break;
295 case RADEON_HPD_4:
296 tmp = RREG32(DC_HPD4_INT_CONTROL);
297 if (connected)
298 tmp &= ~DC_HPDx_INT_POLARITY;
299 else
300 tmp |= DC_HPDx_INT_POLARITY;
301 WREG32(DC_HPD4_INT_CONTROL, tmp);
302 break;
303 case RADEON_HPD_5:
304 tmp = RREG32(DC_HPD5_INT_CONTROL);
305 if (connected)
306 tmp &= ~DC_HPDx_INT_POLARITY;
307 else
308 tmp |= DC_HPDx_INT_POLARITY;
309 WREG32(DC_HPD5_INT_CONTROL, tmp);
310 break;
311 case RADEON_HPD_6:
312 tmp = RREG32(DC_HPD6_INT_CONTROL);
313 if (connected)
314 tmp &= ~DC_HPDx_INT_POLARITY;
315 else
316 tmp |= DC_HPDx_INT_POLARITY;
317 WREG32(DC_HPD6_INT_CONTROL, tmp);
318 break;
319 default:
320 break;
321 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500322}
323
324void evergreen_hpd_init(struct radeon_device *rdev)
325{
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500326 struct drm_device *dev = rdev->ddev;
327 struct drm_connector *connector;
328 u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
329 DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500330
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500331 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
332 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
333 switch (radeon_connector->hpd.hpd) {
334 case RADEON_HPD_1:
335 WREG32(DC_HPD1_CONTROL, tmp);
336 rdev->irq.hpd[0] = true;
337 break;
338 case RADEON_HPD_2:
339 WREG32(DC_HPD2_CONTROL, tmp);
340 rdev->irq.hpd[1] = true;
341 break;
342 case RADEON_HPD_3:
343 WREG32(DC_HPD3_CONTROL, tmp);
344 rdev->irq.hpd[2] = true;
345 break;
346 case RADEON_HPD_4:
347 WREG32(DC_HPD4_CONTROL, tmp);
348 rdev->irq.hpd[3] = true;
349 break;
350 case RADEON_HPD_5:
351 WREG32(DC_HPD5_CONTROL, tmp);
352 rdev->irq.hpd[4] = true;
353 break;
354 case RADEON_HPD_6:
355 WREG32(DC_HPD6_CONTROL, tmp);
356 rdev->irq.hpd[5] = true;
357 break;
358 default:
359 break;
360 }
Alex Deucher7a427e42011-11-03 11:21:39 -0400361 radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500362 }
363 if (rdev->irq.installed)
364 evergreen_irq_set(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500365}
366
367void evergreen_hpd_fini(struct radeon_device *rdev)
368{
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500369 struct drm_device *dev = rdev->ddev;
370 struct drm_connector *connector;
371
372 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
373 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
374 switch (radeon_connector->hpd.hpd) {
375 case RADEON_HPD_1:
376 WREG32(DC_HPD1_CONTROL, 0);
377 rdev->irq.hpd[0] = false;
378 break;
379 case RADEON_HPD_2:
380 WREG32(DC_HPD2_CONTROL, 0);
381 rdev->irq.hpd[1] = false;
382 break;
383 case RADEON_HPD_3:
384 WREG32(DC_HPD3_CONTROL, 0);
385 rdev->irq.hpd[2] = false;
386 break;
387 case RADEON_HPD_4:
388 WREG32(DC_HPD4_CONTROL, 0);
389 rdev->irq.hpd[3] = false;
390 break;
391 case RADEON_HPD_5:
392 WREG32(DC_HPD5_CONTROL, 0);
393 rdev->irq.hpd[4] = false;
394 break;
395 case RADEON_HPD_6:
396 WREG32(DC_HPD6_CONTROL, 0);
397 rdev->irq.hpd[5] = false;
398 break;
399 default:
400 break;
401 }
402 }
403}
404
Alex Deucherf9d9c362010-10-22 02:51:05 -0400405/* watermark setup */
406
407static u32 evergreen_line_buffer_adjust(struct radeon_device *rdev,
408 struct radeon_crtc *radeon_crtc,
409 struct drm_display_mode *mode,
410 struct drm_display_mode *other_mode)
411{
Alex Deucher12dfc842011-04-14 19:07:34 -0400412 u32 tmp;
Alex Deucherf9d9c362010-10-22 02:51:05 -0400413 /*
414 * Line Buffer Setup
415 * There are 3 line buffers, each one shared by 2 display controllers.
416 * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
417 * the display controllers. The paritioning is done via one of four
418 * preset allocations specified in bits 2:0:
419 * first display controller
420 * 0 - first half of lb (3840 * 2)
421 * 1 - first 3/4 of lb (5760 * 2)
Alex Deucher12dfc842011-04-14 19:07:34 -0400422 * 2 - whole lb (7680 * 2), other crtc must be disabled
Alex Deucherf9d9c362010-10-22 02:51:05 -0400423 * 3 - first 1/4 of lb (1920 * 2)
424 * second display controller
425 * 4 - second half of lb (3840 * 2)
426 * 5 - second 3/4 of lb (5760 * 2)
Alex Deucher12dfc842011-04-14 19:07:34 -0400427 * 6 - whole lb (7680 * 2), other crtc must be disabled
Alex Deucherf9d9c362010-10-22 02:51:05 -0400428 * 7 - last 1/4 of lb (1920 * 2)
429 */
Alex Deucher12dfc842011-04-14 19:07:34 -0400430 /* this can get tricky if we have two large displays on a paired group
431 * of crtcs. Ideally for multiple large displays we'd assign them to
432 * non-linked crtcs for maximum line buffer allocation.
433 */
434 if (radeon_crtc->base.enabled && mode) {
435 if (other_mode)
Alex Deucherf9d9c362010-10-22 02:51:05 -0400436 tmp = 0; /* 1/2 */
Alex Deucher12dfc842011-04-14 19:07:34 -0400437 else
438 tmp = 2; /* whole */
439 } else
440 tmp = 0;
Alex Deucherf9d9c362010-10-22 02:51:05 -0400441
442 /* second controller of the pair uses second half of the lb */
443 if (radeon_crtc->crtc_id % 2)
444 tmp += 4;
445 WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset, tmp);
446
Alex Deucher12dfc842011-04-14 19:07:34 -0400447 if (radeon_crtc->base.enabled && mode) {
448 switch (tmp) {
449 case 0:
450 case 4:
451 default:
452 if (ASIC_IS_DCE5(rdev))
453 return 4096 * 2;
454 else
455 return 3840 * 2;
456 case 1:
457 case 5:
458 if (ASIC_IS_DCE5(rdev))
459 return 6144 * 2;
460 else
461 return 5760 * 2;
462 case 2:
463 case 6:
464 if (ASIC_IS_DCE5(rdev))
465 return 8192 * 2;
466 else
467 return 7680 * 2;
468 case 3:
469 case 7:
470 if (ASIC_IS_DCE5(rdev))
471 return 2048 * 2;
472 else
473 return 1920 * 2;
474 }
Alex Deucherf9d9c362010-10-22 02:51:05 -0400475 }
Alex Deucher12dfc842011-04-14 19:07:34 -0400476
477 /* controller not enabled, so no lb used */
478 return 0;
Alex Deucherf9d9c362010-10-22 02:51:05 -0400479}
480
481static u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev)
482{
483 u32 tmp = RREG32(MC_SHARED_CHMAP);
484
485 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
486 case 0:
487 default:
488 return 1;
489 case 1:
490 return 2;
491 case 2:
492 return 4;
493 case 3:
494 return 8;
495 }
496}
497
498struct evergreen_wm_params {
499 u32 dram_channels; /* number of dram channels */
500 u32 yclk; /* bandwidth per dram data pin in kHz */
501 u32 sclk; /* engine clock in kHz */
502 u32 disp_clk; /* display clock in kHz */
503 u32 src_width; /* viewport width */
504 u32 active_time; /* active display time in ns */
505 u32 blank_time; /* blank time in ns */
506 bool interlaced; /* mode is interlaced */
507 fixed20_12 vsc; /* vertical scale ratio */
508 u32 num_heads; /* number of active crtcs */
509 u32 bytes_per_pixel; /* bytes per pixel display + overlay */
510 u32 lb_size; /* line buffer allocated to pipe */
511 u32 vtaps; /* vertical scaler taps */
512};
513
514static u32 evergreen_dram_bandwidth(struct evergreen_wm_params *wm)
515{
516 /* Calculate DRAM Bandwidth and the part allocated to display. */
517 fixed20_12 dram_efficiency; /* 0.7 */
518 fixed20_12 yclk, dram_channels, bandwidth;
519 fixed20_12 a;
520
521 a.full = dfixed_const(1000);
522 yclk.full = dfixed_const(wm->yclk);
523 yclk.full = dfixed_div(yclk, a);
524 dram_channels.full = dfixed_const(wm->dram_channels * 4);
525 a.full = dfixed_const(10);
526 dram_efficiency.full = dfixed_const(7);
527 dram_efficiency.full = dfixed_div(dram_efficiency, a);
528 bandwidth.full = dfixed_mul(dram_channels, yclk);
529 bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
530
531 return dfixed_trunc(bandwidth);
532}
533
534static u32 evergreen_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
535{
536 /* Calculate DRAM Bandwidth and the part allocated to display. */
537 fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
538 fixed20_12 yclk, dram_channels, bandwidth;
539 fixed20_12 a;
540
541 a.full = dfixed_const(1000);
542 yclk.full = dfixed_const(wm->yclk);
543 yclk.full = dfixed_div(yclk, a);
544 dram_channels.full = dfixed_const(wm->dram_channels * 4);
545 a.full = dfixed_const(10);
546 disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
547 disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
548 bandwidth.full = dfixed_mul(dram_channels, yclk);
549 bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
550
551 return dfixed_trunc(bandwidth);
552}
553
554static u32 evergreen_data_return_bandwidth(struct evergreen_wm_params *wm)
555{
556 /* Calculate the display Data return Bandwidth */
557 fixed20_12 return_efficiency; /* 0.8 */
558 fixed20_12 sclk, bandwidth;
559 fixed20_12 a;
560
561 a.full = dfixed_const(1000);
562 sclk.full = dfixed_const(wm->sclk);
563 sclk.full = dfixed_div(sclk, a);
564 a.full = dfixed_const(10);
565 return_efficiency.full = dfixed_const(8);
566 return_efficiency.full = dfixed_div(return_efficiency, a);
567 a.full = dfixed_const(32);
568 bandwidth.full = dfixed_mul(a, sclk);
569 bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
570
571 return dfixed_trunc(bandwidth);
572}
573
574static u32 evergreen_dmif_request_bandwidth(struct evergreen_wm_params *wm)
575{
576 /* Calculate the DMIF Request Bandwidth */
577 fixed20_12 disp_clk_request_efficiency; /* 0.8 */
578 fixed20_12 disp_clk, bandwidth;
579 fixed20_12 a;
580
581 a.full = dfixed_const(1000);
582 disp_clk.full = dfixed_const(wm->disp_clk);
583 disp_clk.full = dfixed_div(disp_clk, a);
584 a.full = dfixed_const(10);
585 disp_clk_request_efficiency.full = dfixed_const(8);
586 disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
587 a.full = dfixed_const(32);
588 bandwidth.full = dfixed_mul(a, disp_clk);
589 bandwidth.full = dfixed_mul(bandwidth, disp_clk_request_efficiency);
590
591 return dfixed_trunc(bandwidth);
592}
593
594static u32 evergreen_available_bandwidth(struct evergreen_wm_params *wm)
595{
596 /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
597 u32 dram_bandwidth = evergreen_dram_bandwidth(wm);
598 u32 data_return_bandwidth = evergreen_data_return_bandwidth(wm);
599 u32 dmif_req_bandwidth = evergreen_dmif_request_bandwidth(wm);
600
601 return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
602}
603
604static u32 evergreen_average_bandwidth(struct evergreen_wm_params *wm)
605{
606 /* Calculate the display mode Average Bandwidth
607 * DisplayMode should contain the source and destination dimensions,
608 * timing, etc.
609 */
610 fixed20_12 bpp;
611 fixed20_12 line_time;
612 fixed20_12 src_width;
613 fixed20_12 bandwidth;
614 fixed20_12 a;
615
616 a.full = dfixed_const(1000);
617 line_time.full = dfixed_const(wm->active_time + wm->blank_time);
618 line_time.full = dfixed_div(line_time, a);
619 bpp.full = dfixed_const(wm->bytes_per_pixel);
620 src_width.full = dfixed_const(wm->src_width);
621 bandwidth.full = dfixed_mul(src_width, bpp);
622 bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
623 bandwidth.full = dfixed_div(bandwidth, line_time);
624
625 return dfixed_trunc(bandwidth);
626}
627
628static u32 evergreen_latency_watermark(struct evergreen_wm_params *wm)
629{
630 /* First calcualte the latency in ns */
631 u32 mc_latency = 2000; /* 2000 ns. */
632 u32 available_bandwidth = evergreen_available_bandwidth(wm);
633 u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
634 u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
635 u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
636 u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
637 (wm->num_heads * cursor_line_pair_return_time);
638 u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
639 u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
640 fixed20_12 a, b, c;
641
642 if (wm->num_heads == 0)
643 return 0;
644
645 a.full = dfixed_const(2);
646 b.full = dfixed_const(1);
647 if ((wm->vsc.full > a.full) ||
648 ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
649 (wm->vtaps >= 5) ||
650 ((wm->vsc.full >= a.full) && wm->interlaced))
651 max_src_lines_per_dst_line = 4;
652 else
653 max_src_lines_per_dst_line = 2;
654
655 a.full = dfixed_const(available_bandwidth);
656 b.full = dfixed_const(wm->num_heads);
657 a.full = dfixed_div(a, b);
658
659 b.full = dfixed_const(1000);
660 c.full = dfixed_const(wm->disp_clk);
661 b.full = dfixed_div(c, b);
662 c.full = dfixed_const(wm->bytes_per_pixel);
663 b.full = dfixed_mul(b, c);
664
665 lb_fill_bw = min(dfixed_trunc(a), dfixed_trunc(b));
666
667 a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
668 b.full = dfixed_const(1000);
669 c.full = dfixed_const(lb_fill_bw);
670 b.full = dfixed_div(c, b);
671 a.full = dfixed_div(a, b);
672 line_fill_time = dfixed_trunc(a);
673
674 if (line_fill_time < wm->active_time)
675 return latency;
676 else
677 return latency + (line_fill_time - wm->active_time);
678
679}
680
681static bool evergreen_average_bandwidth_vs_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
682{
683 if (evergreen_average_bandwidth(wm) <=
684 (evergreen_dram_bandwidth_for_display(wm) / wm->num_heads))
685 return true;
686 else
687 return false;
688};
689
690static bool evergreen_average_bandwidth_vs_available_bandwidth(struct evergreen_wm_params *wm)
691{
692 if (evergreen_average_bandwidth(wm) <=
693 (evergreen_available_bandwidth(wm) / wm->num_heads))
694 return true;
695 else
696 return false;
697};
698
699static bool evergreen_check_latency_hiding(struct evergreen_wm_params *wm)
700{
701 u32 lb_partitions = wm->lb_size / wm->src_width;
702 u32 line_time = wm->active_time + wm->blank_time;
703 u32 latency_tolerant_lines;
704 u32 latency_hiding;
705 fixed20_12 a;
706
707 a.full = dfixed_const(1);
708 if (wm->vsc.full > a.full)
709 latency_tolerant_lines = 1;
710 else {
711 if (lb_partitions <= (wm->vtaps + 1))
712 latency_tolerant_lines = 1;
713 else
714 latency_tolerant_lines = 2;
715 }
716
717 latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
718
719 if (evergreen_latency_watermark(wm) <= latency_hiding)
720 return true;
721 else
722 return false;
723}
724
725static void evergreen_program_watermarks(struct radeon_device *rdev,
726 struct radeon_crtc *radeon_crtc,
727 u32 lb_size, u32 num_heads)
728{
729 struct drm_display_mode *mode = &radeon_crtc->base.mode;
730 struct evergreen_wm_params wm;
731 u32 pixel_period;
732 u32 line_time = 0;
733 u32 latency_watermark_a = 0, latency_watermark_b = 0;
734 u32 priority_a_mark = 0, priority_b_mark = 0;
735 u32 priority_a_cnt = PRIORITY_OFF;
736 u32 priority_b_cnt = PRIORITY_OFF;
737 u32 pipe_offset = radeon_crtc->crtc_id * 16;
738 u32 tmp, arb_control3;
739 fixed20_12 a, b, c;
740
741 if (radeon_crtc->base.enabled && num_heads && mode) {
742 pixel_period = 1000000 / (u32)mode->clock;
743 line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
744 priority_a_cnt = 0;
745 priority_b_cnt = 0;
746
747 wm.yclk = rdev->pm.current_mclk * 10;
748 wm.sclk = rdev->pm.current_sclk * 10;
749 wm.disp_clk = mode->clock;
750 wm.src_width = mode->crtc_hdisplay;
751 wm.active_time = mode->crtc_hdisplay * pixel_period;
752 wm.blank_time = line_time - wm.active_time;
753 wm.interlaced = false;
754 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
755 wm.interlaced = true;
756 wm.vsc = radeon_crtc->vsc;
757 wm.vtaps = 1;
758 if (radeon_crtc->rmx_type != RMX_OFF)
759 wm.vtaps = 2;
760 wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
761 wm.lb_size = lb_size;
762 wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
763 wm.num_heads = num_heads;
764
765 /* set for high clocks */
766 latency_watermark_a = min(evergreen_latency_watermark(&wm), (u32)65535);
767 /* set for low clocks */
768 /* wm.yclk = low clk; wm.sclk = low clk */
769 latency_watermark_b = min(evergreen_latency_watermark(&wm), (u32)65535);
770
771 /* possibly force display priority to high */
772 /* should really do this at mode validation time... */
773 if (!evergreen_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
774 !evergreen_average_bandwidth_vs_available_bandwidth(&wm) ||
775 !evergreen_check_latency_hiding(&wm) ||
776 (rdev->disp_priority == 2)) {
777 DRM_INFO("force priority to high\n");
778 priority_a_cnt |= PRIORITY_ALWAYS_ON;
779 priority_b_cnt |= PRIORITY_ALWAYS_ON;
780 }
781
782 a.full = dfixed_const(1000);
783 b.full = dfixed_const(mode->clock);
784 b.full = dfixed_div(b, a);
785 c.full = dfixed_const(latency_watermark_a);
786 c.full = dfixed_mul(c, b);
787 c.full = dfixed_mul(c, radeon_crtc->hsc);
788 c.full = dfixed_div(c, a);
789 a.full = dfixed_const(16);
790 c.full = dfixed_div(c, a);
791 priority_a_mark = dfixed_trunc(c);
792 priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
793
794 a.full = dfixed_const(1000);
795 b.full = dfixed_const(mode->clock);
796 b.full = dfixed_div(b, a);
797 c.full = dfixed_const(latency_watermark_b);
798 c.full = dfixed_mul(c, b);
799 c.full = dfixed_mul(c, radeon_crtc->hsc);
800 c.full = dfixed_div(c, a);
801 a.full = dfixed_const(16);
802 c.full = dfixed_div(c, a);
803 priority_b_mark = dfixed_trunc(c);
804 priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
805 }
806
807 /* select wm A */
808 arb_control3 = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
809 tmp = arb_control3;
810 tmp &= ~LATENCY_WATERMARK_MASK(3);
811 tmp |= LATENCY_WATERMARK_MASK(1);
812 WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
813 WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
814 (LATENCY_LOW_WATERMARK(latency_watermark_a) |
815 LATENCY_HIGH_WATERMARK(line_time)));
816 /* select wm B */
817 tmp = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
818 tmp &= ~LATENCY_WATERMARK_MASK(3);
819 tmp |= LATENCY_WATERMARK_MASK(2);
820 WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
821 WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
822 (LATENCY_LOW_WATERMARK(latency_watermark_b) |
823 LATENCY_HIGH_WATERMARK(line_time)));
824 /* restore original selection */
825 WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, arb_control3);
826
827 /* write the priority marks */
828 WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
829 WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
830
831}
832
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500833void evergreen_bandwidth_update(struct radeon_device *rdev)
834{
Alex Deucherf9d9c362010-10-22 02:51:05 -0400835 struct drm_display_mode *mode0 = NULL;
836 struct drm_display_mode *mode1 = NULL;
837 u32 num_heads = 0, lb_size;
838 int i;
839
840 radeon_update_display_priority(rdev);
841
842 for (i = 0; i < rdev->num_crtc; i++) {
843 if (rdev->mode_info.crtcs[i]->base.enabled)
844 num_heads++;
845 }
846 for (i = 0; i < rdev->num_crtc; i += 2) {
847 mode0 = &rdev->mode_info.crtcs[i]->base.mode;
848 mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
849 lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
850 evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
851 lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
852 evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
853 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500854}
855
Alex Deucherb9952a82011-03-02 20:07:33 -0500856int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500857{
858 unsigned i;
859 u32 tmp;
860
861 for (i = 0; i < rdev->usec_timeout; i++) {
862 /* read MC_STATUS */
863 tmp = RREG32(SRBM_STATUS) & 0x1F00;
864 if (!tmp)
865 return 0;
866 udelay(1);
867 }
868 return -1;
869}
870
871/*
872 * GART
873 */
Alex Deucher0fcdb612010-03-24 13:20:41 -0400874void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
875{
876 unsigned i;
877 u32 tmp;
878
Alex Deucher6f2f48a2010-12-15 11:01:56 -0500879 WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
880
Alex Deucher0fcdb612010-03-24 13:20:41 -0400881 WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
882 for (i = 0; i < rdev->usec_timeout; i++) {
883 /* read MC_STATUS */
884 tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
885 tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
886 if (tmp == 2) {
887 printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
888 return;
889 }
890 if (tmp) {
891 return;
892 }
893 udelay(1);
894 }
895}
896
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500897int evergreen_pcie_gart_enable(struct radeon_device *rdev)
898{
899 u32 tmp;
Alex Deucher0fcdb612010-03-24 13:20:41 -0400900 int r;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500901
902 if (rdev->gart.table.vram.robj == NULL) {
903 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
904 return -EINVAL;
905 }
906 r = radeon_gart_table_vram_pin(rdev);
907 if (r)
908 return r;
Dave Airlie82568562010-02-05 16:00:07 +1000909 radeon_gart_restore(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500910 /* Setup L2 cache */
911 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
912 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
913 EFFECTIVE_L2_QUEUE_SIZE(7));
914 WREG32(VM_L2_CNTL2, 0);
915 WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
916 /* Setup TLB control */
917 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
918 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
919 SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
920 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
Alex Deucher8aeb96f2011-05-03 19:28:02 -0400921 if (rdev->flags & RADEON_IS_IGP) {
922 WREG32(FUS_MC_VM_MD_L1_TLB0_CNTL, tmp);
923 WREG32(FUS_MC_VM_MD_L1_TLB1_CNTL, tmp);
924 WREG32(FUS_MC_VM_MD_L1_TLB2_CNTL, tmp);
925 } else {
926 WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
927 WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
928 WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
929 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500930 WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
931 WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
932 WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
933 WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
934 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
935 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
936 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
937 WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
938 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
939 WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
940 (u32)(rdev->dummy_page.addr >> 12));
Alex Deucher0fcdb612010-03-24 13:20:41 -0400941 WREG32(VM_CONTEXT1_CNTL, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500942
Alex Deucher0fcdb612010-03-24 13:20:41 -0400943 evergreen_pcie_gart_tlb_flush(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500944 rdev->gart.ready = true;
945 return 0;
946}
947
948void evergreen_pcie_gart_disable(struct radeon_device *rdev)
949{
950 u32 tmp;
Alex Deucher0fcdb612010-03-24 13:20:41 -0400951 int r;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500952
953 /* Disable all tables */
Alex Deucher0fcdb612010-03-24 13:20:41 -0400954 WREG32(VM_CONTEXT0_CNTL, 0);
955 WREG32(VM_CONTEXT1_CNTL, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500956
957 /* Setup L2 cache */
958 WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
959 EFFECTIVE_L2_QUEUE_SIZE(7));
960 WREG32(VM_L2_CNTL2, 0);
961 WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
962 /* Setup TLB control */
963 tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
964 WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
965 WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
966 WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
967 WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
968 WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
969 WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
970 WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
971 if (rdev->gart.table.vram.robj) {
972 r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
973 if (likely(r == 0)) {
974 radeon_bo_kunmap(rdev->gart.table.vram.robj);
975 radeon_bo_unpin(rdev->gart.table.vram.robj);
976 radeon_bo_unreserve(rdev->gart.table.vram.robj);
977 }
978 }
979}
980
981void evergreen_pcie_gart_fini(struct radeon_device *rdev)
982{
983 evergreen_pcie_gart_disable(rdev);
984 radeon_gart_table_vram_free(rdev);
985 radeon_gart_fini(rdev);
986}
987
988
989void evergreen_agp_enable(struct radeon_device *rdev)
990{
991 u32 tmp;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500992
993 /* Setup L2 cache */
994 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
995 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
996 EFFECTIVE_L2_QUEUE_SIZE(7));
997 WREG32(VM_L2_CNTL2, 0);
998 WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
999 /* Setup TLB control */
1000 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
1001 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
1002 SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
1003 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
1004 WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
1005 WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
1006 WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
1007 WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
1008 WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
1009 WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
1010 WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
Alex Deucher0fcdb612010-03-24 13:20:41 -04001011 WREG32(VM_CONTEXT0_CNTL, 0);
1012 WREG32(VM_CONTEXT1_CNTL, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001013}
1014
Alex Deucherb9952a82011-03-02 20:07:33 -05001015void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001016{
1017 save->vga_control[0] = RREG32(D1VGA_CONTROL);
1018 save->vga_control[1] = RREG32(D2VGA_CONTROL);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001019 save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
1020 save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
1021 save->crtc_control[0] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
1022 save->crtc_control[1] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
Alex Deucherb7eff392011-07-08 11:44:56 -04001023 if (rdev->num_crtc >= 4) {
1024 save->vga_control[2] = RREG32(EVERGREEN_D3VGA_CONTROL);
1025 save->vga_control[3] = RREG32(EVERGREEN_D4VGA_CONTROL);
Alex Deucher18007402010-11-22 17:56:28 -05001026 save->crtc_control[2] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
1027 save->crtc_control[3] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
Alex Deucherb7eff392011-07-08 11:44:56 -04001028 }
1029 if (rdev->num_crtc >= 6) {
1030 save->vga_control[4] = RREG32(EVERGREEN_D5VGA_CONTROL);
1031 save->vga_control[5] = RREG32(EVERGREEN_D6VGA_CONTROL);
Alex Deucher18007402010-11-22 17:56:28 -05001032 save->crtc_control[4] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
1033 save->crtc_control[5] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
1034 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001035
1036 /* Stop all video */
1037 WREG32(VGA_RENDER_CONTROL, 0);
1038 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
1039 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
Alex Deucherb7eff392011-07-08 11:44:56 -04001040 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05001041 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
1042 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
Alex Deucherb7eff392011-07-08 11:44:56 -04001043 }
1044 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05001045 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
1046 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
1047 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001048 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
1049 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04001050 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05001051 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
1052 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04001053 }
1054 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05001055 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
1056 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
1057 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001058 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
1059 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04001060 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05001061 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
1062 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04001063 }
1064 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05001065 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
1066 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
1067 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001068
1069 WREG32(D1VGA_CONTROL, 0);
1070 WREG32(D2VGA_CONTROL, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04001071 if (rdev->num_crtc >= 4) {
1072 WREG32(EVERGREEN_D3VGA_CONTROL, 0);
1073 WREG32(EVERGREEN_D4VGA_CONTROL, 0);
1074 }
1075 if (rdev->num_crtc >= 6) {
1076 WREG32(EVERGREEN_D5VGA_CONTROL, 0);
1077 WREG32(EVERGREEN_D6VGA_CONTROL, 0);
1078 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001079}
1080
Alex Deucherb9952a82011-03-02 20:07:33 -05001081void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001082{
1083 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
1084 upper_32_bits(rdev->mc.vram_start));
1085 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
1086 upper_32_bits(rdev->mc.vram_start));
1087 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
1088 (u32)rdev->mc.vram_start);
1089 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
1090 (u32)rdev->mc.vram_start);
1091
1092 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
1093 upper_32_bits(rdev->mc.vram_start));
1094 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
1095 upper_32_bits(rdev->mc.vram_start));
1096 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
1097 (u32)rdev->mc.vram_start);
1098 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
1099 (u32)rdev->mc.vram_start);
1100
Alex Deucherb7eff392011-07-08 11:44:56 -04001101 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05001102 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
1103 upper_32_bits(rdev->mc.vram_start));
1104 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
1105 upper_32_bits(rdev->mc.vram_start));
1106 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
1107 (u32)rdev->mc.vram_start);
1108 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
1109 (u32)rdev->mc.vram_start);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001110
Alex Deucher18007402010-11-22 17:56:28 -05001111 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
1112 upper_32_bits(rdev->mc.vram_start));
1113 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
1114 upper_32_bits(rdev->mc.vram_start));
1115 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
1116 (u32)rdev->mc.vram_start);
1117 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
1118 (u32)rdev->mc.vram_start);
Alex Deucherb7eff392011-07-08 11:44:56 -04001119 }
1120 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05001121 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
1122 upper_32_bits(rdev->mc.vram_start));
1123 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
1124 upper_32_bits(rdev->mc.vram_start));
1125 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
1126 (u32)rdev->mc.vram_start);
1127 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
1128 (u32)rdev->mc.vram_start);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001129
Alex Deucher18007402010-11-22 17:56:28 -05001130 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
1131 upper_32_bits(rdev->mc.vram_start));
1132 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
1133 upper_32_bits(rdev->mc.vram_start));
1134 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
1135 (u32)rdev->mc.vram_start);
1136 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
1137 (u32)rdev->mc.vram_start);
1138 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001139
1140 WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
1141 WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
1142 /* Unlock host access */
1143 WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
1144 mdelay(1);
1145 /* Restore video state */
1146 WREG32(D1VGA_CONTROL, save->vga_control[0]);
1147 WREG32(D2VGA_CONTROL, save->vga_control[1]);
Alex Deucherb7eff392011-07-08 11:44:56 -04001148 if (rdev->num_crtc >= 4) {
1149 WREG32(EVERGREEN_D3VGA_CONTROL, save->vga_control[2]);
1150 WREG32(EVERGREEN_D4VGA_CONTROL, save->vga_control[3]);
1151 }
1152 if (rdev->num_crtc >= 6) {
1153 WREG32(EVERGREEN_D5VGA_CONTROL, save->vga_control[4]);
1154 WREG32(EVERGREEN_D6VGA_CONTROL, save->vga_control[5]);
1155 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001156 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
1157 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
Alex Deucherb7eff392011-07-08 11:44:56 -04001158 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05001159 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
1160 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
Alex Deucherb7eff392011-07-08 11:44:56 -04001161 }
1162 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05001163 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
1164 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
1165 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001166 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, save->crtc_control[0]);
1167 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, save->crtc_control[1]);
Alex Deucherb7eff392011-07-08 11:44:56 -04001168 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05001169 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, save->crtc_control[2]);
1170 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, save->crtc_control[3]);
Alex Deucherb7eff392011-07-08 11:44:56 -04001171 }
1172 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05001173 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, save->crtc_control[4]);
1174 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, save->crtc_control[5]);
1175 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001176 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
1177 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04001178 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05001179 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
1180 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04001181 }
1182 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05001183 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
1184 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
1185 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001186 WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
1187}
1188
Alex Deucher755d8192011-03-02 20:07:34 -05001189void evergreen_mc_program(struct radeon_device *rdev)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001190{
1191 struct evergreen_mc_save save;
1192 u32 tmp;
1193 int i, j;
1194
1195 /* Initialize HDP */
1196 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1197 WREG32((0x2c14 + j), 0x00000000);
1198 WREG32((0x2c18 + j), 0x00000000);
1199 WREG32((0x2c1c + j), 0x00000000);
1200 WREG32((0x2c20 + j), 0x00000000);
1201 WREG32((0x2c24 + j), 0x00000000);
1202 }
1203 WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
1204
1205 evergreen_mc_stop(rdev, &save);
1206 if (evergreen_mc_wait_for_idle(rdev)) {
1207 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1208 }
1209 /* Lockout access through VGA aperture*/
1210 WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
1211 /* Update configuration */
1212 if (rdev->flags & RADEON_IS_AGP) {
1213 if (rdev->mc.vram_start < rdev->mc.gtt_start) {
1214 /* VRAM before AGP */
1215 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1216 rdev->mc.vram_start >> 12);
1217 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1218 rdev->mc.gtt_end >> 12);
1219 } else {
1220 /* VRAM after AGP */
1221 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1222 rdev->mc.gtt_start >> 12);
1223 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1224 rdev->mc.vram_end >> 12);
1225 }
1226 } else {
1227 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1228 rdev->mc.vram_start >> 12);
1229 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1230 rdev->mc.vram_end >> 12);
1231 }
1232 WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
Alex Deucherb4183e32010-12-15 11:04:10 -05001233 if (rdev->flags & RADEON_IS_IGP) {
1234 tmp = RREG32(MC_FUS_VM_FB_OFFSET) & 0x000FFFFF;
1235 tmp |= ((rdev->mc.vram_end >> 20) & 0xF) << 24;
1236 tmp |= ((rdev->mc.vram_start >> 20) & 0xF) << 20;
1237 WREG32(MC_FUS_VM_FB_OFFSET, tmp);
1238 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001239 tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
1240 tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
1241 WREG32(MC_VM_FB_LOCATION, tmp);
1242 WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
Alex Deucherc46cb4d2011-01-06 19:12:37 -05001243 WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
Jerome Glisse46fcd2b2010-06-03 19:34:48 +02001244 WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001245 if (rdev->flags & RADEON_IS_AGP) {
1246 WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
1247 WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
1248 WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
1249 } else {
1250 WREG32(MC_VM_AGP_BASE, 0);
1251 WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
1252 WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
1253 }
1254 if (evergreen_mc_wait_for_idle(rdev)) {
1255 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1256 }
1257 evergreen_mc_resume(rdev, &save);
1258 /* we need to own VRAM, so turn off the VGA renderer here
1259 * to stop it overwriting our objects */
1260 rv515_vga_render_disable(rdev);
1261}
1262
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001263/*
1264 * CP.
1265 */
Alex Deucher12920592011-02-02 12:37:40 -05001266void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
1267{
1268 /* set to DX10/11 mode */
1269 radeon_ring_write(rdev, PACKET3(PACKET3_MODE_CONTROL, 0));
1270 radeon_ring_write(rdev, 1);
1271 /* FIXME: implement */
1272 radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
Alex Deucher0f234f52011-02-13 19:06:33 -05001273 radeon_ring_write(rdev,
1274#ifdef __BIG_ENDIAN
1275 (2 << 0) |
1276#endif
1277 (ib->gpu_addr & 0xFFFFFFFC));
Alex Deucher12920592011-02-02 12:37:40 -05001278 radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
1279 radeon_ring_write(rdev, ib->length_dw);
1280}
1281
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001282
1283static int evergreen_cp_load_microcode(struct radeon_device *rdev)
1284{
Alex Deucherfe251e22010-03-24 13:36:43 -04001285 const __be32 *fw_data;
1286 int i;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001287
Alex Deucherfe251e22010-03-24 13:36:43 -04001288 if (!rdev->me_fw || !rdev->pfp_fw)
1289 return -EINVAL;
1290
1291 r700_cp_stop(rdev);
Alex Deucher0f234f52011-02-13 19:06:33 -05001292 WREG32(CP_RB_CNTL,
1293#ifdef __BIG_ENDIAN
1294 BUF_SWAP_32BIT |
1295#endif
1296 RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
Alex Deucherfe251e22010-03-24 13:36:43 -04001297
1298 fw_data = (const __be32 *)rdev->pfp_fw->data;
1299 WREG32(CP_PFP_UCODE_ADDR, 0);
1300 for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
1301 WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
1302 WREG32(CP_PFP_UCODE_ADDR, 0);
1303
1304 fw_data = (const __be32 *)rdev->me_fw->data;
1305 WREG32(CP_ME_RAM_WADDR, 0);
1306 for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
1307 WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
1308
1309 WREG32(CP_PFP_UCODE_ADDR, 0);
1310 WREG32(CP_ME_RAM_WADDR, 0);
1311 WREG32(CP_ME_RAM_RADDR, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001312 return 0;
1313}
1314
Alex Deucher7e7b41d2010-09-02 21:32:32 -04001315static int evergreen_cp_start(struct radeon_device *rdev)
1316{
Alex Deucher2281a372010-10-21 13:31:38 -04001317 int r, i;
Alex Deucher7e7b41d2010-09-02 21:32:32 -04001318 uint32_t cp_me;
1319
1320 r = radeon_ring_lock(rdev, 7);
1321 if (r) {
1322 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
1323 return r;
1324 }
1325 radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
1326 radeon_ring_write(rdev, 0x1);
1327 radeon_ring_write(rdev, 0x0);
1328 radeon_ring_write(rdev, rdev->config.evergreen.max_hw_contexts - 1);
1329 radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
1330 radeon_ring_write(rdev, 0);
1331 radeon_ring_write(rdev, 0);
1332 radeon_ring_unlock_commit(rdev);
1333
1334 cp_me = 0xff;
1335 WREG32(CP_ME_CNTL, cp_me);
1336
Alex Deucher18ff84d2011-02-02 12:37:41 -05001337 r = radeon_ring_lock(rdev, evergreen_default_size + 19);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04001338 if (r) {
1339 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
1340 return r;
1341 }
Alex Deucher2281a372010-10-21 13:31:38 -04001342
1343 /* setup clear context state */
1344 radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
1345 radeon_ring_write(rdev, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
1346
1347 for (i = 0; i < evergreen_default_size; i++)
1348 radeon_ring_write(rdev, evergreen_default_state[i]);
1349
1350 radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
1351 radeon_ring_write(rdev, PACKET3_PREAMBLE_END_CLEAR_STATE);
1352
1353 /* set clear context state */
1354 radeon_ring_write(rdev, PACKET3(PACKET3_CLEAR_STATE, 0));
1355 radeon_ring_write(rdev, 0);
1356
1357 /* SQ_VTX_BASE_VTX_LOC */
1358 radeon_ring_write(rdev, 0xc0026f00);
1359 radeon_ring_write(rdev, 0x00000000);
1360 radeon_ring_write(rdev, 0x00000000);
1361 radeon_ring_write(rdev, 0x00000000);
1362
1363 /* Clear consts */
1364 radeon_ring_write(rdev, 0xc0036f00);
1365 radeon_ring_write(rdev, 0x00000bc4);
1366 radeon_ring_write(rdev, 0xffffffff);
1367 radeon_ring_write(rdev, 0xffffffff);
1368 radeon_ring_write(rdev, 0xffffffff);
1369
Alex Deucher18ff84d2011-02-02 12:37:41 -05001370 radeon_ring_write(rdev, 0xc0026900);
1371 radeon_ring_write(rdev, 0x00000316);
1372 radeon_ring_write(rdev, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
1373 radeon_ring_write(rdev, 0x00000010); /* */
1374
Alex Deucher7e7b41d2010-09-02 21:32:32 -04001375 radeon_ring_unlock_commit(rdev);
1376
1377 return 0;
1378}
1379
Alex Deucherfe251e22010-03-24 13:36:43 -04001380int evergreen_cp_resume(struct radeon_device *rdev)
1381{
1382 u32 tmp;
1383 u32 rb_bufsz;
1384 int r;
1385
1386 /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
1387 WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
1388 SOFT_RESET_PA |
1389 SOFT_RESET_SH |
1390 SOFT_RESET_VGT |
Jerome Glisse5297aef2011-08-24 20:00:17 +00001391 SOFT_RESET_SPI |
Alex Deucherfe251e22010-03-24 13:36:43 -04001392 SOFT_RESET_SX));
1393 RREG32(GRBM_SOFT_RESET);
1394 mdelay(15);
1395 WREG32(GRBM_SOFT_RESET, 0);
1396 RREG32(GRBM_SOFT_RESET);
1397
1398 /* Set ring buffer size */
1399 rb_bufsz = drm_order(rdev->cp.ring_size / 8);
Alex Deucher724c80e2010-08-27 18:25:25 -04001400 tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
Alex Deucherfe251e22010-03-24 13:36:43 -04001401#ifdef __BIG_ENDIAN
1402 tmp |= BUF_SWAP_32BIT;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001403#endif
Alex Deucherfe251e22010-03-24 13:36:43 -04001404 WREG32(CP_RB_CNTL, tmp);
1405 WREG32(CP_SEM_WAIT_TIMER, 0x4);
1406
1407 /* Set the write pointer delay */
1408 WREG32(CP_RB_WPTR_DELAY, 0);
1409
1410 /* Initialize the ring buffer's read and write pointers */
1411 WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
1412 WREG32(CP_RB_RPTR_WR, 0);
Michel Dänzera4f51722011-09-13 11:27:35 +02001413 rdev->cp.wptr = 0;
1414 WREG32(CP_RB_WPTR, rdev->cp.wptr);
Alex Deucher724c80e2010-08-27 18:25:25 -04001415
1416 /* set the wb address wether it's enabled or not */
Alex Deucher0f234f52011-02-13 19:06:33 -05001417 WREG32(CP_RB_RPTR_ADDR,
1418#ifdef __BIG_ENDIAN
1419 RB_RPTR_SWAP(2) |
1420#endif
1421 ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
Alex Deucher724c80e2010-08-27 18:25:25 -04001422 WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
1423 WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
1424
1425 if (rdev->wb.enabled)
1426 WREG32(SCRATCH_UMSK, 0xff);
1427 else {
1428 tmp |= RB_NO_UPDATE;
1429 WREG32(SCRATCH_UMSK, 0);
1430 }
1431
Alex Deucherfe251e22010-03-24 13:36:43 -04001432 mdelay(1);
1433 WREG32(CP_RB_CNTL, tmp);
1434
1435 WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
1436 WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
1437
1438 rdev->cp.rptr = RREG32(CP_RB_RPTR);
Alex Deucherfe251e22010-03-24 13:36:43 -04001439
Alex Deucher7e7b41d2010-09-02 21:32:32 -04001440 evergreen_cp_start(rdev);
Alex Deucherfe251e22010-03-24 13:36:43 -04001441 rdev->cp.ready = true;
1442 r = radeon_ring_test(rdev);
1443 if (r) {
1444 rdev->cp.ready = false;
1445 return r;
1446 }
1447 return 0;
1448}
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001449
1450/*
1451 * Core functions
1452 */
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001453static u32 evergreen_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
1454 u32 num_tile_pipes,
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001455 u32 num_backends,
1456 u32 backend_disable_mask)
1457{
1458 u32 backend_map = 0;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001459 u32 enabled_backends_mask = 0;
1460 u32 enabled_backends_count = 0;
1461 u32 cur_pipe;
1462 u32 swizzle_pipe[EVERGREEN_MAX_PIPES];
1463 u32 cur_backend = 0;
1464 u32 i;
1465 bool force_no_swizzle;
1466
1467 if (num_tile_pipes > EVERGREEN_MAX_PIPES)
1468 num_tile_pipes = EVERGREEN_MAX_PIPES;
1469 if (num_tile_pipes < 1)
1470 num_tile_pipes = 1;
1471 if (num_backends > EVERGREEN_MAX_BACKENDS)
1472 num_backends = EVERGREEN_MAX_BACKENDS;
1473 if (num_backends < 1)
1474 num_backends = 1;
1475
1476 for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
1477 if (((backend_disable_mask >> i) & 1) == 0) {
1478 enabled_backends_mask |= (1 << i);
1479 ++enabled_backends_count;
1480 }
1481 if (enabled_backends_count == num_backends)
1482 break;
1483 }
1484
1485 if (enabled_backends_count == 0) {
1486 enabled_backends_mask = 1;
1487 enabled_backends_count = 1;
1488 }
1489
1490 if (enabled_backends_count != num_backends)
1491 num_backends = enabled_backends_count;
1492
1493 memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * EVERGREEN_MAX_PIPES);
1494 switch (rdev->family) {
1495 case CHIP_CEDAR:
1496 case CHIP_REDWOOD:
Alex Deucherd5e455e2010-11-22 17:56:29 -05001497 case CHIP_PALM:
Alex Deucherd5c5a722011-05-31 15:42:48 -04001498 case CHIP_SUMO:
1499 case CHIP_SUMO2:
Alex Deucheradb68fa2011-01-06 21:19:24 -05001500 case CHIP_TURKS:
1501 case CHIP_CAICOS:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001502 force_no_swizzle = false;
1503 break;
1504 case CHIP_CYPRESS:
1505 case CHIP_HEMLOCK:
1506 case CHIP_JUNIPER:
Alex Deucheradb68fa2011-01-06 21:19:24 -05001507 case CHIP_BARTS:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001508 default:
1509 force_no_swizzle = true;
1510 break;
1511 }
1512 if (force_no_swizzle) {
1513 bool last_backend_enabled = false;
1514
1515 force_no_swizzle = false;
1516 for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
1517 if (((enabled_backends_mask >> i) & 1) == 1) {
1518 if (last_backend_enabled)
1519 force_no_swizzle = true;
1520 last_backend_enabled = true;
1521 } else
1522 last_backend_enabled = false;
1523 }
1524 }
1525
1526 switch (num_tile_pipes) {
1527 case 1:
1528 case 3:
1529 case 5:
1530 case 7:
1531 DRM_ERROR("odd number of pipes!\n");
1532 break;
1533 case 2:
1534 swizzle_pipe[0] = 0;
1535 swizzle_pipe[1] = 1;
1536 break;
1537 case 4:
1538 if (force_no_swizzle) {
1539 swizzle_pipe[0] = 0;
1540 swizzle_pipe[1] = 1;
1541 swizzle_pipe[2] = 2;
1542 swizzle_pipe[3] = 3;
1543 } else {
1544 swizzle_pipe[0] = 0;
1545 swizzle_pipe[1] = 2;
1546 swizzle_pipe[2] = 1;
1547 swizzle_pipe[3] = 3;
1548 }
1549 break;
1550 case 6:
1551 if (force_no_swizzle) {
1552 swizzle_pipe[0] = 0;
1553 swizzle_pipe[1] = 1;
1554 swizzle_pipe[2] = 2;
1555 swizzle_pipe[3] = 3;
1556 swizzle_pipe[4] = 4;
1557 swizzle_pipe[5] = 5;
1558 } else {
1559 swizzle_pipe[0] = 0;
1560 swizzle_pipe[1] = 2;
1561 swizzle_pipe[2] = 4;
1562 swizzle_pipe[3] = 1;
1563 swizzle_pipe[4] = 3;
1564 swizzle_pipe[5] = 5;
1565 }
1566 break;
1567 case 8:
1568 if (force_no_swizzle) {
1569 swizzle_pipe[0] = 0;
1570 swizzle_pipe[1] = 1;
1571 swizzle_pipe[2] = 2;
1572 swizzle_pipe[3] = 3;
1573 swizzle_pipe[4] = 4;
1574 swizzle_pipe[5] = 5;
1575 swizzle_pipe[6] = 6;
1576 swizzle_pipe[7] = 7;
1577 } else {
1578 swizzle_pipe[0] = 0;
1579 swizzle_pipe[1] = 2;
1580 swizzle_pipe[2] = 4;
1581 swizzle_pipe[3] = 6;
1582 swizzle_pipe[4] = 1;
1583 swizzle_pipe[5] = 3;
1584 swizzle_pipe[6] = 5;
1585 swizzle_pipe[7] = 7;
1586 }
1587 break;
1588 }
1589
1590 for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
1591 while (((1 << cur_backend) & enabled_backends_mask) == 0)
1592 cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
1593
1594 backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
1595
1596 cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
1597 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001598
1599 return backend_map;
1600}
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001601
1602static void evergreen_gpu_init(struct radeon_device *rdev)
1603{
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001604 u32 cc_rb_backend_disable = 0;
1605 u32 cc_gc_shader_pipe_config;
1606 u32 gb_addr_config = 0;
1607 u32 mc_shared_chmap, mc_arb_ramcfg;
1608 u32 gb_backend_map;
1609 u32 grbm_gfx_index;
1610 u32 sx_debug_1;
1611 u32 smx_dc_ctl0;
1612 u32 sq_config;
1613 u32 sq_lds_resource_mgmt;
1614 u32 sq_gpr_resource_mgmt_1;
1615 u32 sq_gpr_resource_mgmt_2;
1616 u32 sq_gpr_resource_mgmt_3;
1617 u32 sq_thread_resource_mgmt;
1618 u32 sq_thread_resource_mgmt_2;
1619 u32 sq_stack_resource_mgmt_1;
1620 u32 sq_stack_resource_mgmt_2;
1621 u32 sq_stack_resource_mgmt_3;
1622 u32 vgt_cache_invalidation;
Alex Deucherf25a5c62011-05-19 11:07:57 -04001623 u32 hdp_host_path_cntl, tmp;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001624 int i, j, num_shader_engines, ps_thread_count;
1625
1626 switch (rdev->family) {
1627 case CHIP_CYPRESS:
1628 case CHIP_HEMLOCK:
1629 rdev->config.evergreen.num_ses = 2;
1630 rdev->config.evergreen.max_pipes = 4;
1631 rdev->config.evergreen.max_tile_pipes = 8;
1632 rdev->config.evergreen.max_simds = 10;
1633 rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
1634 rdev->config.evergreen.max_gprs = 256;
1635 rdev->config.evergreen.max_threads = 248;
1636 rdev->config.evergreen.max_gs_threads = 32;
1637 rdev->config.evergreen.max_stack_entries = 512;
1638 rdev->config.evergreen.sx_num_of_sets = 4;
1639 rdev->config.evergreen.sx_max_export_size = 256;
1640 rdev->config.evergreen.sx_max_export_pos_size = 64;
1641 rdev->config.evergreen.sx_max_export_smx_size = 192;
1642 rdev->config.evergreen.max_hw_contexts = 8;
1643 rdev->config.evergreen.sq_num_cf_insts = 2;
1644
1645 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
1646 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1647 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1648 break;
1649 case CHIP_JUNIPER:
1650 rdev->config.evergreen.num_ses = 1;
1651 rdev->config.evergreen.max_pipes = 4;
1652 rdev->config.evergreen.max_tile_pipes = 4;
1653 rdev->config.evergreen.max_simds = 10;
1654 rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
1655 rdev->config.evergreen.max_gprs = 256;
1656 rdev->config.evergreen.max_threads = 248;
1657 rdev->config.evergreen.max_gs_threads = 32;
1658 rdev->config.evergreen.max_stack_entries = 512;
1659 rdev->config.evergreen.sx_num_of_sets = 4;
1660 rdev->config.evergreen.sx_max_export_size = 256;
1661 rdev->config.evergreen.sx_max_export_pos_size = 64;
1662 rdev->config.evergreen.sx_max_export_smx_size = 192;
1663 rdev->config.evergreen.max_hw_contexts = 8;
1664 rdev->config.evergreen.sq_num_cf_insts = 2;
1665
1666 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
1667 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1668 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1669 break;
1670 case CHIP_REDWOOD:
1671 rdev->config.evergreen.num_ses = 1;
1672 rdev->config.evergreen.max_pipes = 4;
1673 rdev->config.evergreen.max_tile_pipes = 4;
1674 rdev->config.evergreen.max_simds = 5;
1675 rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
1676 rdev->config.evergreen.max_gprs = 256;
1677 rdev->config.evergreen.max_threads = 248;
1678 rdev->config.evergreen.max_gs_threads = 32;
1679 rdev->config.evergreen.max_stack_entries = 256;
1680 rdev->config.evergreen.sx_num_of_sets = 4;
1681 rdev->config.evergreen.sx_max_export_size = 256;
1682 rdev->config.evergreen.sx_max_export_pos_size = 64;
1683 rdev->config.evergreen.sx_max_export_smx_size = 192;
1684 rdev->config.evergreen.max_hw_contexts = 8;
1685 rdev->config.evergreen.sq_num_cf_insts = 2;
1686
1687 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
1688 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1689 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1690 break;
1691 case CHIP_CEDAR:
1692 default:
1693 rdev->config.evergreen.num_ses = 1;
1694 rdev->config.evergreen.max_pipes = 2;
1695 rdev->config.evergreen.max_tile_pipes = 2;
1696 rdev->config.evergreen.max_simds = 2;
1697 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
1698 rdev->config.evergreen.max_gprs = 256;
1699 rdev->config.evergreen.max_threads = 192;
1700 rdev->config.evergreen.max_gs_threads = 16;
1701 rdev->config.evergreen.max_stack_entries = 256;
1702 rdev->config.evergreen.sx_num_of_sets = 4;
1703 rdev->config.evergreen.sx_max_export_size = 128;
1704 rdev->config.evergreen.sx_max_export_pos_size = 32;
1705 rdev->config.evergreen.sx_max_export_smx_size = 96;
1706 rdev->config.evergreen.max_hw_contexts = 4;
1707 rdev->config.evergreen.sq_num_cf_insts = 1;
1708
1709 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
1710 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1711 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1712 break;
Alex Deucherd5e455e2010-11-22 17:56:29 -05001713 case CHIP_PALM:
1714 rdev->config.evergreen.num_ses = 1;
1715 rdev->config.evergreen.max_pipes = 2;
1716 rdev->config.evergreen.max_tile_pipes = 2;
1717 rdev->config.evergreen.max_simds = 2;
1718 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
1719 rdev->config.evergreen.max_gprs = 256;
1720 rdev->config.evergreen.max_threads = 192;
1721 rdev->config.evergreen.max_gs_threads = 16;
1722 rdev->config.evergreen.max_stack_entries = 256;
1723 rdev->config.evergreen.sx_num_of_sets = 4;
1724 rdev->config.evergreen.sx_max_export_size = 128;
1725 rdev->config.evergreen.sx_max_export_pos_size = 32;
1726 rdev->config.evergreen.sx_max_export_smx_size = 96;
1727 rdev->config.evergreen.max_hw_contexts = 4;
1728 rdev->config.evergreen.sq_num_cf_insts = 1;
1729
1730 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
1731 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1732 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1733 break;
Alex Deucherd5c5a722011-05-31 15:42:48 -04001734 case CHIP_SUMO:
1735 rdev->config.evergreen.num_ses = 1;
1736 rdev->config.evergreen.max_pipes = 4;
1737 rdev->config.evergreen.max_tile_pipes = 2;
1738 if (rdev->pdev->device == 0x9648)
1739 rdev->config.evergreen.max_simds = 3;
1740 else if ((rdev->pdev->device == 0x9647) ||
1741 (rdev->pdev->device == 0x964a))
1742 rdev->config.evergreen.max_simds = 4;
1743 else
1744 rdev->config.evergreen.max_simds = 5;
1745 rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
1746 rdev->config.evergreen.max_gprs = 256;
1747 rdev->config.evergreen.max_threads = 248;
1748 rdev->config.evergreen.max_gs_threads = 32;
1749 rdev->config.evergreen.max_stack_entries = 256;
1750 rdev->config.evergreen.sx_num_of_sets = 4;
1751 rdev->config.evergreen.sx_max_export_size = 256;
1752 rdev->config.evergreen.sx_max_export_pos_size = 64;
1753 rdev->config.evergreen.sx_max_export_smx_size = 192;
1754 rdev->config.evergreen.max_hw_contexts = 8;
1755 rdev->config.evergreen.sq_num_cf_insts = 2;
1756
1757 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
1758 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1759 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1760 break;
1761 case CHIP_SUMO2:
1762 rdev->config.evergreen.num_ses = 1;
1763 rdev->config.evergreen.max_pipes = 4;
1764 rdev->config.evergreen.max_tile_pipes = 4;
1765 rdev->config.evergreen.max_simds = 2;
1766 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
1767 rdev->config.evergreen.max_gprs = 256;
1768 rdev->config.evergreen.max_threads = 248;
1769 rdev->config.evergreen.max_gs_threads = 32;
1770 rdev->config.evergreen.max_stack_entries = 512;
1771 rdev->config.evergreen.sx_num_of_sets = 4;
1772 rdev->config.evergreen.sx_max_export_size = 256;
1773 rdev->config.evergreen.sx_max_export_pos_size = 64;
1774 rdev->config.evergreen.sx_max_export_smx_size = 192;
1775 rdev->config.evergreen.max_hw_contexts = 8;
1776 rdev->config.evergreen.sq_num_cf_insts = 2;
1777
1778 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
1779 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1780 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1781 break;
Alex Deucheradb68fa2011-01-06 21:19:24 -05001782 case CHIP_BARTS:
1783 rdev->config.evergreen.num_ses = 2;
1784 rdev->config.evergreen.max_pipes = 4;
1785 rdev->config.evergreen.max_tile_pipes = 8;
1786 rdev->config.evergreen.max_simds = 7;
1787 rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
1788 rdev->config.evergreen.max_gprs = 256;
1789 rdev->config.evergreen.max_threads = 248;
1790 rdev->config.evergreen.max_gs_threads = 32;
1791 rdev->config.evergreen.max_stack_entries = 512;
1792 rdev->config.evergreen.sx_num_of_sets = 4;
1793 rdev->config.evergreen.sx_max_export_size = 256;
1794 rdev->config.evergreen.sx_max_export_pos_size = 64;
1795 rdev->config.evergreen.sx_max_export_smx_size = 192;
1796 rdev->config.evergreen.max_hw_contexts = 8;
1797 rdev->config.evergreen.sq_num_cf_insts = 2;
1798
1799 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
1800 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1801 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1802 break;
1803 case CHIP_TURKS:
1804 rdev->config.evergreen.num_ses = 1;
1805 rdev->config.evergreen.max_pipes = 4;
1806 rdev->config.evergreen.max_tile_pipes = 4;
1807 rdev->config.evergreen.max_simds = 6;
1808 rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
1809 rdev->config.evergreen.max_gprs = 256;
1810 rdev->config.evergreen.max_threads = 248;
1811 rdev->config.evergreen.max_gs_threads = 32;
1812 rdev->config.evergreen.max_stack_entries = 256;
1813 rdev->config.evergreen.sx_num_of_sets = 4;
1814 rdev->config.evergreen.sx_max_export_size = 256;
1815 rdev->config.evergreen.sx_max_export_pos_size = 64;
1816 rdev->config.evergreen.sx_max_export_smx_size = 192;
1817 rdev->config.evergreen.max_hw_contexts = 8;
1818 rdev->config.evergreen.sq_num_cf_insts = 2;
1819
1820 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
1821 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1822 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1823 break;
1824 case CHIP_CAICOS:
1825 rdev->config.evergreen.num_ses = 1;
1826 rdev->config.evergreen.max_pipes = 4;
1827 rdev->config.evergreen.max_tile_pipes = 2;
1828 rdev->config.evergreen.max_simds = 2;
1829 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
1830 rdev->config.evergreen.max_gprs = 256;
1831 rdev->config.evergreen.max_threads = 192;
1832 rdev->config.evergreen.max_gs_threads = 16;
1833 rdev->config.evergreen.max_stack_entries = 256;
1834 rdev->config.evergreen.sx_num_of_sets = 4;
1835 rdev->config.evergreen.sx_max_export_size = 128;
1836 rdev->config.evergreen.sx_max_export_pos_size = 32;
1837 rdev->config.evergreen.sx_max_export_smx_size = 96;
1838 rdev->config.evergreen.max_hw_contexts = 4;
1839 rdev->config.evergreen.sq_num_cf_insts = 1;
1840
1841 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
1842 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1843 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1844 break;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001845 }
1846
1847 /* Initialize HDP */
1848 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1849 WREG32((0x2c14 + j), 0x00000000);
1850 WREG32((0x2c18 + j), 0x00000000);
1851 WREG32((0x2c1c + j), 0x00000000);
1852 WREG32((0x2c20 + j), 0x00000000);
1853 WREG32((0x2c24 + j), 0x00000000);
1854 }
1855
1856 WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
1857
Alex Deucher10927d92011-09-01 17:46:15 +00001858 evergreen_fix_pci_max_read_req_size(rdev);
1859
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001860 cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & ~2;
1861
1862 cc_gc_shader_pipe_config |=
1863 INACTIVE_QD_PIPES((EVERGREEN_MAX_PIPES_MASK << rdev->config.evergreen.max_pipes)
1864 & EVERGREEN_MAX_PIPES_MASK);
1865 cc_gc_shader_pipe_config |=
1866 INACTIVE_SIMDS((EVERGREEN_MAX_SIMDS_MASK << rdev->config.evergreen.max_simds)
1867 & EVERGREEN_MAX_SIMDS_MASK);
1868
1869 cc_rb_backend_disable =
1870 BACKEND_DISABLE((EVERGREEN_MAX_BACKENDS_MASK << rdev->config.evergreen.max_backends)
1871 & EVERGREEN_MAX_BACKENDS_MASK);
1872
1873
1874 mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
Alex Deucherd9282fc2011-05-11 03:15:24 -04001875 if (rdev->flags & RADEON_IS_IGP)
1876 mc_arb_ramcfg = RREG32(FUS_MC_ARB_RAMCFG);
1877 else
1878 mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001879
1880 switch (rdev->config.evergreen.max_tile_pipes) {
1881 case 1:
1882 default:
1883 gb_addr_config |= NUM_PIPES(0);
1884 break;
1885 case 2:
1886 gb_addr_config |= NUM_PIPES(1);
1887 break;
1888 case 4:
1889 gb_addr_config |= NUM_PIPES(2);
1890 break;
1891 case 8:
1892 gb_addr_config |= NUM_PIPES(3);
1893 break;
1894 }
1895
1896 gb_addr_config |= PIPE_INTERLEAVE_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
1897 gb_addr_config |= BANK_INTERLEAVE_SIZE(0);
1898 gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.evergreen.num_ses - 1);
1899 gb_addr_config |= SHADER_ENGINE_TILE_SIZE(1);
1900 gb_addr_config |= NUM_GPUS(0); /* Hemlock? */
1901 gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
1902
1903 if (((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) > 2)
1904 gb_addr_config |= ROW_SIZE(2);
1905 else
1906 gb_addr_config |= ROW_SIZE((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT);
1907
1908 if (rdev->ddev->pdev->device == 0x689e) {
1909 u32 efuse_straps_4;
1910 u32 efuse_straps_3;
1911 u8 efuse_box_bit_131_124;
1912
1913 WREG32(RCU_IND_INDEX, 0x204);
1914 efuse_straps_4 = RREG32(RCU_IND_DATA);
1915 WREG32(RCU_IND_INDEX, 0x203);
1916 efuse_straps_3 = RREG32(RCU_IND_DATA);
1917 efuse_box_bit_131_124 = (u8)(((efuse_straps_4 & 0xf) << 4) | ((efuse_straps_3 & 0xf0000000) >> 28));
1918
1919 switch(efuse_box_bit_131_124) {
1920 case 0x00:
1921 gb_backend_map = 0x76543210;
1922 break;
1923 case 0x55:
1924 gb_backend_map = 0x77553311;
1925 break;
1926 case 0x56:
1927 gb_backend_map = 0x77553300;
1928 break;
1929 case 0x59:
1930 gb_backend_map = 0x77552211;
1931 break;
1932 case 0x66:
1933 gb_backend_map = 0x77443300;
1934 break;
1935 case 0x99:
1936 gb_backend_map = 0x66552211;
1937 break;
1938 case 0x5a:
1939 gb_backend_map = 0x77552200;
1940 break;
1941 case 0xaa:
1942 gb_backend_map = 0x66442200;
1943 break;
1944 case 0x95:
1945 gb_backend_map = 0x66553311;
1946 break;
1947 default:
1948 DRM_ERROR("bad backend map, using default\n");
1949 gb_backend_map =
1950 evergreen_get_tile_pipe_to_backend_map(rdev,
1951 rdev->config.evergreen.max_tile_pipes,
1952 rdev->config.evergreen.max_backends,
1953 ((EVERGREEN_MAX_BACKENDS_MASK <<
1954 rdev->config.evergreen.max_backends) &
1955 EVERGREEN_MAX_BACKENDS_MASK));
1956 break;
1957 }
1958 } else if (rdev->ddev->pdev->device == 0x68b9) {
1959 u32 efuse_straps_3;
1960 u8 efuse_box_bit_127_124;
1961
1962 WREG32(RCU_IND_INDEX, 0x203);
1963 efuse_straps_3 = RREG32(RCU_IND_DATA);
Alex Deucherd31dba52010-10-11 12:41:32 -04001964 efuse_box_bit_127_124 = (u8)((efuse_straps_3 & 0xF0000000) >> 28);
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001965
1966 switch(efuse_box_bit_127_124) {
1967 case 0x0:
1968 gb_backend_map = 0x00003210;
1969 break;
1970 case 0x5:
1971 case 0x6:
1972 case 0x9:
1973 case 0xa:
1974 gb_backend_map = 0x00003311;
1975 break;
1976 default:
1977 DRM_ERROR("bad backend map, using default\n");
1978 gb_backend_map =
1979 evergreen_get_tile_pipe_to_backend_map(rdev,
1980 rdev->config.evergreen.max_tile_pipes,
1981 rdev->config.evergreen.max_backends,
1982 ((EVERGREEN_MAX_BACKENDS_MASK <<
1983 rdev->config.evergreen.max_backends) &
1984 EVERGREEN_MAX_BACKENDS_MASK));
1985 break;
1986 }
Alex Deucherb741be82010-09-09 19:15:23 -04001987 } else {
1988 switch (rdev->family) {
1989 case CHIP_CYPRESS:
1990 case CHIP_HEMLOCK:
Alex Deucher03f40092011-01-06 21:19:25 -05001991 case CHIP_BARTS:
Alex Deucherb741be82010-09-09 19:15:23 -04001992 gb_backend_map = 0x66442200;
1993 break;
1994 case CHIP_JUNIPER:
Alex Deucher9a4a0b92011-07-11 19:45:32 +00001995 gb_backend_map = 0x00002200;
Alex Deucherb741be82010-09-09 19:15:23 -04001996 break;
1997 default:
1998 gb_backend_map =
1999 evergreen_get_tile_pipe_to_backend_map(rdev,
2000 rdev->config.evergreen.max_tile_pipes,
2001 rdev->config.evergreen.max_backends,
2002 ((EVERGREEN_MAX_BACKENDS_MASK <<
2003 rdev->config.evergreen.max_backends) &
2004 EVERGREEN_MAX_BACKENDS_MASK));
2005 }
2006 }
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002007
Alex Deucher1aa52bd2010-11-17 12:11:03 -05002008 /* setup tiling info dword. gb_addr_config is not adequate since it does
2009 * not have bank info, so create a custom tiling dword.
2010 * bits 3:0 num_pipes
2011 * bits 7:4 num_banks
2012 * bits 11:8 group_size
2013 * bits 15:12 row_size
2014 */
2015 rdev->config.evergreen.tile_config = 0;
2016 switch (rdev->config.evergreen.max_tile_pipes) {
2017 case 1:
2018 default:
2019 rdev->config.evergreen.tile_config |= (0 << 0);
2020 break;
2021 case 2:
2022 rdev->config.evergreen.tile_config |= (1 << 0);
2023 break;
2024 case 4:
2025 rdev->config.evergreen.tile_config |= (2 << 0);
2026 break;
2027 case 8:
2028 rdev->config.evergreen.tile_config |= (3 << 0);
2029 break;
2030 }
Alex Deucherd698a342011-06-23 00:49:29 -04002031 /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
Alex Deucher5bfa4872011-05-20 12:35:22 -04002032 if (rdev->flags & RADEON_IS_IGP)
Alex Deucherd698a342011-06-23 00:49:29 -04002033 rdev->config.evergreen.tile_config |= 1 << 4;
Alex Deucher5bfa4872011-05-20 12:35:22 -04002034 else
2035 rdev->config.evergreen.tile_config |=
2036 ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
Alex Deucher1aa52bd2010-11-17 12:11:03 -05002037 rdev->config.evergreen.tile_config |=
2038 ((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT) << 8;
2039 rdev->config.evergreen.tile_config |=
2040 ((gb_addr_config & 0x30000000) >> 28) << 12;
2041
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002042 WREG32(GB_BACKEND_MAP, gb_backend_map);
2043 WREG32(GB_ADDR_CONFIG, gb_addr_config);
2044 WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
2045 WREG32(HDP_ADDR_CONFIG, gb_addr_config);
2046
2047 num_shader_engines = ((RREG32(GB_ADDR_CONFIG) & NUM_SHADER_ENGINES(3)) >> 12) + 1;
2048 grbm_gfx_index = INSTANCE_BROADCAST_WRITES;
2049
2050 for (i = 0; i < rdev->config.evergreen.num_ses; i++) {
2051 u32 rb = cc_rb_backend_disable | (0xf0 << 16);
2052 u32 sp = cc_gc_shader_pipe_config;
2053 u32 gfx = grbm_gfx_index | SE_INDEX(i);
2054
2055 if (i == num_shader_engines) {
2056 rb |= BACKEND_DISABLE(EVERGREEN_MAX_BACKENDS_MASK);
2057 sp |= INACTIVE_SIMDS(EVERGREEN_MAX_SIMDS_MASK);
2058 }
2059
2060 WREG32(GRBM_GFX_INDEX, gfx);
2061 WREG32(RLC_GFX_INDEX, gfx);
2062
2063 WREG32(CC_RB_BACKEND_DISABLE, rb);
2064 WREG32(CC_SYS_RB_BACKEND_DISABLE, rb);
2065 WREG32(GC_USER_RB_BACKEND_DISABLE, rb);
2066 WREG32(CC_GC_SHADER_PIPE_CONFIG, sp);
2067 }
2068
2069 grbm_gfx_index |= SE_BROADCAST_WRITES;
2070 WREG32(GRBM_GFX_INDEX, grbm_gfx_index);
2071 WREG32(RLC_GFX_INDEX, grbm_gfx_index);
2072
2073 WREG32(CGTS_SYS_TCC_DISABLE, 0);
2074 WREG32(CGTS_TCC_DISABLE, 0);
2075 WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
2076 WREG32(CGTS_USER_TCC_DISABLE, 0);
2077
2078 /* set HW defaults for 3D engine */
2079 WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
2080 ROQ_IB2_START(0x2b)));
2081
2082 WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
2083
2084 WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
2085 SYNC_GRADIENT |
2086 SYNC_WALKER |
2087 SYNC_ALIGNER));
2088
2089 sx_debug_1 = RREG32(SX_DEBUG_1);
2090 sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
2091 WREG32(SX_DEBUG_1, sx_debug_1);
2092
2093
2094 smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
2095 smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
2096 smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
2097 WREG32(SMX_DC_CTL0, smx_dc_ctl0);
2098
2099 WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
2100 POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
2101 SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
2102
2103 WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
2104 SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
2105 SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
2106
2107 WREG32(VGT_NUM_INSTANCES, 1);
2108 WREG32(SPI_CONFIG_CNTL, 0);
2109 WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
2110 WREG32(CP_PERFMON_CNTL, 0);
2111
2112 WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
2113 FETCH_FIFO_HIWATER(0x4) |
2114 DONE_FIFO_HIWATER(0xe0) |
2115 ALU_UPDATE_FIFO_HIWATER(0x8)));
2116
2117 sq_config = RREG32(SQ_CONFIG);
2118 sq_config &= ~(PS_PRIO(3) |
2119 VS_PRIO(3) |
2120 GS_PRIO(3) |
2121 ES_PRIO(3));
2122 sq_config |= (VC_ENABLE |
2123 EXPORT_SRC_C |
2124 PS_PRIO(0) |
2125 VS_PRIO(1) |
2126 GS_PRIO(2) |
2127 ES_PRIO(3));
2128
Alex Deucherd5e455e2010-11-22 17:56:29 -05002129 switch (rdev->family) {
2130 case CHIP_CEDAR:
2131 case CHIP_PALM:
Alex Deucherd5c5a722011-05-31 15:42:48 -04002132 case CHIP_SUMO:
2133 case CHIP_SUMO2:
Alex Deucheradb68fa2011-01-06 21:19:24 -05002134 case CHIP_CAICOS:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002135 /* no vertex cache */
2136 sq_config &= ~VC_ENABLE;
Alex Deucherd5e455e2010-11-22 17:56:29 -05002137 break;
2138 default:
2139 break;
2140 }
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002141
2142 sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
2143
2144 sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
2145 sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
2146 sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
2147 sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
2148 sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
2149 sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
2150 sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
2151
Alex Deucherd5e455e2010-11-22 17:56:29 -05002152 switch (rdev->family) {
2153 case CHIP_CEDAR:
2154 case CHIP_PALM:
Alex Deucherd5c5a722011-05-31 15:42:48 -04002155 case CHIP_SUMO:
2156 case CHIP_SUMO2:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002157 ps_thread_count = 96;
Alex Deucherd5e455e2010-11-22 17:56:29 -05002158 break;
2159 default:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002160 ps_thread_count = 128;
Alex Deucherd5e455e2010-11-22 17:56:29 -05002161 break;
2162 }
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002163
2164 sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
Alex Deucherf96b35c2010-06-16 12:24:07 -04002165 sq_thread_resource_mgmt |= NUM_VS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
2166 sq_thread_resource_mgmt |= NUM_GS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
2167 sq_thread_resource_mgmt |= NUM_ES_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
2168 sq_thread_resource_mgmt_2 = NUM_HS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
2169 sq_thread_resource_mgmt_2 |= NUM_LS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002170
2171 sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2172 sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2173 sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2174 sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2175 sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2176 sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2177
2178 WREG32(SQ_CONFIG, sq_config);
2179 WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
2180 WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
2181 WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
2182 WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
2183 WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
2184 WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
2185 WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
2186 WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
2187 WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
2188 WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
2189
2190 WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
2191 FORCE_EOV_MAX_REZ_CNT(255)));
2192
Alex Deucherd5e455e2010-11-22 17:56:29 -05002193 switch (rdev->family) {
2194 case CHIP_CEDAR:
2195 case CHIP_PALM:
Alex Deucherd5c5a722011-05-31 15:42:48 -04002196 case CHIP_SUMO:
2197 case CHIP_SUMO2:
Alex Deucheradb68fa2011-01-06 21:19:24 -05002198 case CHIP_CAICOS:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002199 vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
Alex Deucherd5e455e2010-11-22 17:56:29 -05002200 break;
2201 default:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002202 vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
Alex Deucherd5e455e2010-11-22 17:56:29 -05002203 break;
2204 }
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002205 vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
2206 WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
2207
2208 WREG32(VGT_GS_VERTEX_REUSE, 16);
Alex Deucher12920592011-02-02 12:37:40 -05002209 WREG32(PA_SU_LINE_STIPPLE_VALUE, 0);
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002210 WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
2211
Alex Deucher60a4a3e2010-06-29 17:03:35 -04002212 WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
2213 WREG32(VGT_OUT_DEALLOC_CNTL, 16);
2214
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002215 WREG32(CB_PERF_CTR0_SEL_0, 0);
2216 WREG32(CB_PERF_CTR0_SEL_1, 0);
2217 WREG32(CB_PERF_CTR1_SEL_0, 0);
2218 WREG32(CB_PERF_CTR1_SEL_1, 0);
2219 WREG32(CB_PERF_CTR2_SEL_0, 0);
2220 WREG32(CB_PERF_CTR2_SEL_1, 0);
2221 WREG32(CB_PERF_CTR3_SEL_0, 0);
2222 WREG32(CB_PERF_CTR3_SEL_1, 0);
2223
Alex Deucher60a4a3e2010-06-29 17:03:35 -04002224 /* clear render buffer base addresses */
2225 WREG32(CB_COLOR0_BASE, 0);
2226 WREG32(CB_COLOR1_BASE, 0);
2227 WREG32(CB_COLOR2_BASE, 0);
2228 WREG32(CB_COLOR3_BASE, 0);
2229 WREG32(CB_COLOR4_BASE, 0);
2230 WREG32(CB_COLOR5_BASE, 0);
2231 WREG32(CB_COLOR6_BASE, 0);
2232 WREG32(CB_COLOR7_BASE, 0);
2233 WREG32(CB_COLOR8_BASE, 0);
2234 WREG32(CB_COLOR9_BASE, 0);
2235 WREG32(CB_COLOR10_BASE, 0);
2236 WREG32(CB_COLOR11_BASE, 0);
2237
2238 /* set the shader const cache sizes to 0 */
2239 for (i = SQ_ALU_CONST_BUFFER_SIZE_PS_0; i < 0x28200; i += 4)
2240 WREG32(i, 0);
2241 for (i = SQ_ALU_CONST_BUFFER_SIZE_HS_0; i < 0x29000; i += 4)
2242 WREG32(i, 0);
2243
Alex Deucherf25a5c62011-05-19 11:07:57 -04002244 tmp = RREG32(HDP_MISC_CNTL);
2245 tmp |= HDP_FLUSH_INVALIDATE_CACHE;
2246 WREG32(HDP_MISC_CNTL, tmp);
2247
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002248 hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
2249 WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
2250
2251 WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
2252
2253 udelay(50);
2254
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002255}
2256
2257int evergreen_mc_init(struct radeon_device *rdev)
2258{
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002259 u32 tmp;
2260 int chansize, numchan;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002261
2262 /* Get VRAM informations */
2263 rdev->mc.vram_is_ddr = true;
Alex Deucher82084412011-07-01 13:18:28 -04002264 if (rdev->flags & RADEON_IS_IGP)
2265 tmp = RREG32(FUS_MC_ARB_RAMCFG);
2266 else
2267 tmp = RREG32(MC_ARB_RAMCFG);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002268 if (tmp & CHANSIZE_OVERRIDE) {
2269 chansize = 16;
2270 } else if (tmp & CHANSIZE_MASK) {
2271 chansize = 64;
2272 } else {
2273 chansize = 32;
2274 }
2275 tmp = RREG32(MC_SHARED_CHMAP);
2276 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
2277 case 0:
2278 default:
2279 numchan = 1;
2280 break;
2281 case 1:
2282 numchan = 2;
2283 break;
2284 case 2:
2285 numchan = 4;
2286 break;
2287 case 3:
2288 numchan = 8;
2289 break;
2290 }
2291 rdev->mc.vram_width = numchan * chansize;
2292 /* Could aper size report 0 ? */
Jordan Crouse01d73a62010-05-27 13:40:24 -06002293 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
2294 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002295 /* Setup GPU memory space */
Alex Deucher6eb18f82010-11-22 17:56:27 -05002296 if (rdev->flags & RADEON_IS_IGP) {
2297 /* size in bytes on fusion */
2298 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
2299 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
2300 } else {
2301 /* size in MB on evergreen */
2302 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
2303 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
2304 }
Jerome Glisse51e5fcd2010-02-19 14:33:54 +00002305 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Alex Deucher0ef0c1f2010-11-22 17:56:26 -05002306 r700_vram_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -04002307 radeon_update_bandwidth_info(rdev);
2308
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002309 return 0;
2310}
Jerome Glissed594e462010-02-17 21:54:29 +00002311
Jerome Glisse225758d2010-03-09 14:45:10 +00002312bool evergreen_gpu_is_lockup(struct radeon_device *rdev)
2313{
Alex Deucher17db7042010-12-21 16:05:39 -05002314 u32 srbm_status;
2315 u32 grbm_status;
2316 u32 grbm_status_se0, grbm_status_se1;
2317 struct r100_gpu_lockup *lockup = &rdev->config.evergreen.lockup;
2318 int r;
2319
2320 srbm_status = RREG32(SRBM_STATUS);
2321 grbm_status = RREG32(GRBM_STATUS);
2322 grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
2323 grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
2324 if (!(grbm_status & GUI_ACTIVE)) {
2325 r100_gpu_lockup_update(lockup, &rdev->cp);
2326 return false;
2327 }
2328 /* force CP activities */
2329 r = radeon_ring_lock(rdev, 2);
2330 if (!r) {
2331 /* PACKET2 NOP */
2332 radeon_ring_write(rdev, 0x80000000);
2333 radeon_ring_write(rdev, 0x80000000);
2334 radeon_ring_unlock_commit(rdev);
2335 }
2336 rdev->cp.rptr = RREG32(CP_RB_RPTR);
2337 return r100_gpu_cp_is_lockup(rdev, lockup, &rdev->cp);
Jerome Glisse225758d2010-03-09 14:45:10 +00002338}
2339
Alex Deucher747943e2010-03-24 13:26:36 -04002340static int evergreen_gpu_soft_reset(struct radeon_device *rdev)
2341{
2342 struct evergreen_mc_save save;
Alex Deucher747943e2010-03-24 13:26:36 -04002343 u32 grbm_reset = 0;
2344
Alex Deucher8d96fe92011-01-21 15:38:22 +00002345 if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
2346 return 0;
2347
Alex Deucher747943e2010-03-24 13:26:36 -04002348 dev_info(rdev->dev, "GPU softreset \n");
2349 dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
2350 RREG32(GRBM_STATUS));
2351 dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
2352 RREG32(GRBM_STATUS_SE0));
2353 dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
2354 RREG32(GRBM_STATUS_SE1));
2355 dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
2356 RREG32(SRBM_STATUS));
2357 evergreen_mc_stop(rdev, &save);
2358 if (evergreen_mc_wait_for_idle(rdev)) {
2359 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
2360 }
2361 /* Disable CP parsing/prefetching */
2362 WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
2363
2364 /* reset all the gfx blocks */
2365 grbm_reset = (SOFT_RESET_CP |
2366 SOFT_RESET_CB |
2367 SOFT_RESET_DB |
2368 SOFT_RESET_PA |
2369 SOFT_RESET_SC |
2370 SOFT_RESET_SPI |
2371 SOFT_RESET_SH |
2372 SOFT_RESET_SX |
2373 SOFT_RESET_TC |
2374 SOFT_RESET_TA |
2375 SOFT_RESET_VC |
2376 SOFT_RESET_VGT);
2377
2378 dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
2379 WREG32(GRBM_SOFT_RESET, grbm_reset);
2380 (void)RREG32(GRBM_SOFT_RESET);
2381 udelay(50);
2382 WREG32(GRBM_SOFT_RESET, 0);
2383 (void)RREG32(GRBM_SOFT_RESET);
Alex Deucher747943e2010-03-24 13:26:36 -04002384 /* Wait a little for things to settle down */
2385 udelay(50);
2386 dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
2387 RREG32(GRBM_STATUS));
2388 dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
2389 RREG32(GRBM_STATUS_SE0));
2390 dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
2391 RREG32(GRBM_STATUS_SE1));
2392 dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
2393 RREG32(SRBM_STATUS));
Alex Deucher747943e2010-03-24 13:26:36 -04002394 evergreen_mc_resume(rdev, &save);
2395 return 0;
2396}
2397
Jerome Glissea2d07b72010-03-09 14:45:11 +00002398int evergreen_asic_reset(struct radeon_device *rdev)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002399{
Alex Deucher747943e2010-03-24 13:26:36 -04002400 return evergreen_gpu_soft_reset(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002401}
2402
Alex Deucher45f9a392010-03-24 13:55:51 -04002403/* Interrupts */
2404
2405u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
2406{
2407 switch (crtc) {
2408 case 0:
2409 return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC0_REGISTER_OFFSET);
2410 case 1:
2411 return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC1_REGISTER_OFFSET);
2412 case 2:
2413 return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC2_REGISTER_OFFSET);
2414 case 3:
2415 return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC3_REGISTER_OFFSET);
2416 case 4:
2417 return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC4_REGISTER_OFFSET);
2418 case 5:
2419 return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC5_REGISTER_OFFSET);
2420 default:
2421 return 0;
2422 }
2423}
2424
2425void evergreen_disable_interrupt_state(struct radeon_device *rdev)
2426{
2427 u32 tmp;
2428
Alex Deucher3555e532010-10-08 12:09:12 -04002429 WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
Alex Deucher45f9a392010-03-24 13:55:51 -04002430 WREG32(GRBM_INT_CNTL, 0);
2431 WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
2432 WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04002433 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05002434 WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
2435 WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04002436 }
2437 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05002438 WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
2439 WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
2440 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002441
2442 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
2443 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04002444 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05002445 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
2446 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04002447 }
2448 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05002449 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
2450 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
2451 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002452
2453 WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
2454 WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
2455
2456 tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2457 WREG32(DC_HPD1_INT_CONTROL, tmp);
2458 tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2459 WREG32(DC_HPD2_INT_CONTROL, tmp);
2460 tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2461 WREG32(DC_HPD3_INT_CONTROL, tmp);
2462 tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2463 WREG32(DC_HPD4_INT_CONTROL, tmp);
2464 tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2465 WREG32(DC_HPD5_INT_CONTROL, tmp);
2466 tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2467 WREG32(DC_HPD6_INT_CONTROL, tmp);
2468
2469}
2470
2471int evergreen_irq_set(struct radeon_device *rdev)
2472{
2473 u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
2474 u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
2475 u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
Alex Deucher2031f772010-04-22 12:52:11 -04002476 u32 grbm_int_cntl = 0;
Alex Deucher6f34be52010-11-21 10:59:01 -05002477 u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
Alex Deucher45f9a392010-03-24 13:55:51 -04002478
2479 if (!rdev->irq.installed) {
Joe Perchesfce7d612010-10-30 21:08:30 +00002480 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
Alex Deucher45f9a392010-03-24 13:55:51 -04002481 return -EINVAL;
2482 }
2483 /* don't enable anything if the ih is disabled */
2484 if (!rdev->ih.enabled) {
2485 r600_disable_interrupts(rdev);
2486 /* force the active interrupt state to all disabled */
2487 evergreen_disable_interrupt_state(rdev);
2488 return 0;
2489 }
2490
2491 hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
2492 hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
2493 hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
2494 hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
2495 hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
2496 hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
2497
2498 if (rdev->irq.sw_int) {
2499 DRM_DEBUG("evergreen_irq_set: sw int\n");
2500 cp_int_cntl |= RB_INT_ENABLE;
Alex Deucherd0f8a852010-09-04 05:04:34 -04002501 cp_int_cntl |= TIME_STAMP_INT_ENABLE;
Alex Deucher45f9a392010-03-24 13:55:51 -04002502 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002503 if (rdev->irq.crtc_vblank_int[0] ||
2504 rdev->irq.pflip[0]) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002505 DRM_DEBUG("evergreen_irq_set: vblank 0\n");
2506 crtc1 |= VBLANK_INT_MASK;
2507 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002508 if (rdev->irq.crtc_vblank_int[1] ||
2509 rdev->irq.pflip[1]) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002510 DRM_DEBUG("evergreen_irq_set: vblank 1\n");
2511 crtc2 |= VBLANK_INT_MASK;
2512 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002513 if (rdev->irq.crtc_vblank_int[2] ||
2514 rdev->irq.pflip[2]) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002515 DRM_DEBUG("evergreen_irq_set: vblank 2\n");
2516 crtc3 |= VBLANK_INT_MASK;
2517 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002518 if (rdev->irq.crtc_vblank_int[3] ||
2519 rdev->irq.pflip[3]) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002520 DRM_DEBUG("evergreen_irq_set: vblank 3\n");
2521 crtc4 |= VBLANK_INT_MASK;
2522 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002523 if (rdev->irq.crtc_vblank_int[4] ||
2524 rdev->irq.pflip[4]) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002525 DRM_DEBUG("evergreen_irq_set: vblank 4\n");
2526 crtc5 |= VBLANK_INT_MASK;
2527 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002528 if (rdev->irq.crtc_vblank_int[5] ||
2529 rdev->irq.pflip[5]) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002530 DRM_DEBUG("evergreen_irq_set: vblank 5\n");
2531 crtc6 |= VBLANK_INT_MASK;
2532 }
2533 if (rdev->irq.hpd[0]) {
2534 DRM_DEBUG("evergreen_irq_set: hpd 1\n");
2535 hpd1 |= DC_HPDx_INT_EN;
2536 }
2537 if (rdev->irq.hpd[1]) {
2538 DRM_DEBUG("evergreen_irq_set: hpd 2\n");
2539 hpd2 |= DC_HPDx_INT_EN;
2540 }
2541 if (rdev->irq.hpd[2]) {
2542 DRM_DEBUG("evergreen_irq_set: hpd 3\n");
2543 hpd3 |= DC_HPDx_INT_EN;
2544 }
2545 if (rdev->irq.hpd[3]) {
2546 DRM_DEBUG("evergreen_irq_set: hpd 4\n");
2547 hpd4 |= DC_HPDx_INT_EN;
2548 }
2549 if (rdev->irq.hpd[4]) {
2550 DRM_DEBUG("evergreen_irq_set: hpd 5\n");
2551 hpd5 |= DC_HPDx_INT_EN;
2552 }
2553 if (rdev->irq.hpd[5]) {
2554 DRM_DEBUG("evergreen_irq_set: hpd 6\n");
2555 hpd6 |= DC_HPDx_INT_EN;
2556 }
Alex Deucher2031f772010-04-22 12:52:11 -04002557 if (rdev->irq.gui_idle) {
2558 DRM_DEBUG("gui idle\n");
2559 grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
2560 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002561
2562 WREG32(CP_INT_CNTL, cp_int_cntl);
Alex Deucher2031f772010-04-22 12:52:11 -04002563 WREG32(GRBM_INT_CNTL, grbm_int_cntl);
Alex Deucher45f9a392010-03-24 13:55:51 -04002564
2565 WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
2566 WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
Alex Deucherb7eff392011-07-08 11:44:56 -04002567 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05002568 WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
2569 WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
Alex Deucherb7eff392011-07-08 11:44:56 -04002570 }
2571 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05002572 WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
2573 WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
2574 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002575
Alex Deucher6f34be52010-11-21 10:59:01 -05002576 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
2577 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
Alex Deucherb7eff392011-07-08 11:44:56 -04002578 if (rdev->num_crtc >= 4) {
2579 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
2580 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
2581 }
2582 if (rdev->num_crtc >= 6) {
2583 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
2584 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
2585 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002586
Alex Deucher45f9a392010-03-24 13:55:51 -04002587 WREG32(DC_HPD1_INT_CONTROL, hpd1);
2588 WREG32(DC_HPD2_INT_CONTROL, hpd2);
2589 WREG32(DC_HPD3_INT_CONTROL, hpd3);
2590 WREG32(DC_HPD4_INT_CONTROL, hpd4);
2591 WREG32(DC_HPD5_INT_CONTROL, hpd5);
2592 WREG32(DC_HPD6_INT_CONTROL, hpd6);
2593
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002594 return 0;
2595}
2596
Alex Deucher6f34be52010-11-21 10:59:01 -05002597static inline void evergreen_irq_ack(struct radeon_device *rdev)
Alex Deucher45f9a392010-03-24 13:55:51 -04002598{
2599 u32 tmp;
2600
Alex Deucher6f34be52010-11-21 10:59:01 -05002601 rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
2602 rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
2603 rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
2604 rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
2605 rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
2606 rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
2607 rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
2608 rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
Alex Deucherb7eff392011-07-08 11:44:56 -04002609 if (rdev->num_crtc >= 4) {
2610 rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
2611 rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
2612 }
2613 if (rdev->num_crtc >= 6) {
2614 rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
2615 rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
2616 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002617
Alex Deucher6f34be52010-11-21 10:59:01 -05002618 if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
2619 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
2620 if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
2621 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
Alex Deucher6f34be52010-11-21 10:59:01 -05002622 if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
Alex Deucher45f9a392010-03-24 13:55:51 -04002623 WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05002624 if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
Alex Deucher45f9a392010-03-24 13:55:51 -04002625 WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05002626 if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
Alex Deucher45f9a392010-03-24 13:55:51 -04002627 WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05002628 if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
Alex Deucher45f9a392010-03-24 13:55:51 -04002629 WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
2630
Alex Deucherb7eff392011-07-08 11:44:56 -04002631 if (rdev->num_crtc >= 4) {
2632 if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
2633 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
2634 if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
2635 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
2636 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
2637 WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
2638 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
2639 WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
2640 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
2641 WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
2642 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
2643 WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
2644 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002645
Alex Deucherb7eff392011-07-08 11:44:56 -04002646 if (rdev->num_crtc >= 6) {
2647 if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
2648 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
2649 if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
2650 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
2651 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
2652 WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
2653 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
2654 WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
2655 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
2656 WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
2657 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
2658 WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
2659 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002660
Alex Deucher6f34be52010-11-21 10:59:01 -05002661 if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002662 tmp = RREG32(DC_HPD1_INT_CONTROL);
2663 tmp |= DC_HPDx_INT_ACK;
2664 WREG32(DC_HPD1_INT_CONTROL, tmp);
2665 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002666 if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002667 tmp = RREG32(DC_HPD2_INT_CONTROL);
2668 tmp |= DC_HPDx_INT_ACK;
2669 WREG32(DC_HPD2_INT_CONTROL, tmp);
2670 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002671 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002672 tmp = RREG32(DC_HPD3_INT_CONTROL);
2673 tmp |= DC_HPDx_INT_ACK;
2674 WREG32(DC_HPD3_INT_CONTROL, tmp);
2675 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002676 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002677 tmp = RREG32(DC_HPD4_INT_CONTROL);
2678 tmp |= DC_HPDx_INT_ACK;
2679 WREG32(DC_HPD4_INT_CONTROL, tmp);
2680 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002681 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002682 tmp = RREG32(DC_HPD5_INT_CONTROL);
2683 tmp |= DC_HPDx_INT_ACK;
2684 WREG32(DC_HPD5_INT_CONTROL, tmp);
2685 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002686 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002687 tmp = RREG32(DC_HPD5_INT_CONTROL);
2688 tmp |= DC_HPDx_INT_ACK;
2689 WREG32(DC_HPD6_INT_CONTROL, tmp);
2690 }
2691}
2692
2693void evergreen_irq_disable(struct radeon_device *rdev)
2694{
Alex Deucher45f9a392010-03-24 13:55:51 -04002695 r600_disable_interrupts(rdev);
2696 /* Wait and acknowledge irq */
2697 mdelay(1);
Alex Deucher6f34be52010-11-21 10:59:01 -05002698 evergreen_irq_ack(rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -04002699 evergreen_disable_interrupt_state(rdev);
2700}
2701
Alex Deucher755d8192011-03-02 20:07:34 -05002702void evergreen_irq_suspend(struct radeon_device *rdev)
Alex Deucher45f9a392010-03-24 13:55:51 -04002703{
2704 evergreen_irq_disable(rdev);
2705 r600_rlc_stop(rdev);
2706}
2707
2708static inline u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
2709{
2710 u32 wptr, tmp;
2711
Alex Deucher724c80e2010-08-27 18:25:25 -04002712 if (rdev->wb.enabled)
Cédric Cano204ae242011-04-19 11:07:13 -04002713 wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
Alex Deucher724c80e2010-08-27 18:25:25 -04002714 else
2715 wptr = RREG32(IH_RB_WPTR);
Alex Deucher45f9a392010-03-24 13:55:51 -04002716
2717 if (wptr & RB_OVERFLOW) {
2718 /* When a ring buffer overflow happen start parsing interrupt
2719 * from the last not overwritten vector (wptr + 16). Hopefully
2720 * this should allow us to catchup.
2721 */
2722 dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
2723 wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
2724 rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
2725 tmp = RREG32(IH_RB_CNTL);
2726 tmp |= IH_WPTR_OVERFLOW_CLEAR;
2727 WREG32(IH_RB_CNTL, tmp);
2728 }
2729 return (wptr & rdev->ih.ptr_mask);
2730}
2731
2732int evergreen_irq_process(struct radeon_device *rdev)
2733{
Dave Airlie682f1a52011-06-18 03:59:51 +00002734 u32 wptr;
2735 u32 rptr;
Alex Deucher45f9a392010-03-24 13:55:51 -04002736 u32 src_id, src_data;
2737 u32 ring_index;
Alex Deucher45f9a392010-03-24 13:55:51 -04002738 unsigned long flags;
2739 bool queue_hotplug = false;
2740
Dave Airlie682f1a52011-06-18 03:59:51 +00002741 if (!rdev->ih.enabled || rdev->shutdown)
Alex Deucher45f9a392010-03-24 13:55:51 -04002742 return IRQ_NONE;
2743
Dave Airlie682f1a52011-06-18 03:59:51 +00002744 wptr = evergreen_get_ih_wptr(rdev);
2745 rptr = rdev->ih.rptr;
2746 DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
Alex Deucher45f9a392010-03-24 13:55:51 -04002747
Dave Airlie682f1a52011-06-18 03:59:51 +00002748 spin_lock_irqsave(&rdev->ih.lock, flags);
Alex Deucher45f9a392010-03-24 13:55:51 -04002749 if (rptr == wptr) {
2750 spin_unlock_irqrestore(&rdev->ih.lock, flags);
2751 return IRQ_NONE;
2752 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002753restart_ih:
2754 /* display interrupts */
Alex Deucher6f34be52010-11-21 10:59:01 -05002755 evergreen_irq_ack(rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -04002756
2757 rdev->ih.wptr = wptr;
2758 while (rptr != wptr) {
2759 /* wptr/rptr are in bytes! */
2760 ring_index = rptr / 4;
Alex Deucher0f234f52011-02-13 19:06:33 -05002761 src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
2762 src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
Alex Deucher45f9a392010-03-24 13:55:51 -04002763
2764 switch (src_id) {
2765 case 1: /* D1 vblank/vline */
2766 switch (src_data) {
2767 case 0: /* D1 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05002768 if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05002769 if (rdev->irq.crtc_vblank_int[0]) {
2770 drm_handle_vblank(rdev->ddev, 0);
2771 rdev->pm.vblank_sync = true;
2772 wake_up(&rdev->irq.vblank_queue);
2773 }
Mario Kleiner3e4ea742010-11-21 10:59:02 -05002774 if (rdev->irq.pflip[0])
2775 radeon_crtc_handle_flip(rdev, 0);
Alex Deucher6f34be52010-11-21 10:59:01 -05002776 rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002777 DRM_DEBUG("IH: D1 vblank\n");
2778 }
2779 break;
2780 case 1: /* D1 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05002781 if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
2782 rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002783 DRM_DEBUG("IH: D1 vline\n");
2784 }
2785 break;
2786 default:
2787 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2788 break;
2789 }
2790 break;
2791 case 2: /* D2 vblank/vline */
2792 switch (src_data) {
2793 case 0: /* D2 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05002794 if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05002795 if (rdev->irq.crtc_vblank_int[1]) {
2796 drm_handle_vblank(rdev->ddev, 1);
2797 rdev->pm.vblank_sync = true;
2798 wake_up(&rdev->irq.vblank_queue);
2799 }
Mario Kleiner3e4ea742010-11-21 10:59:02 -05002800 if (rdev->irq.pflip[1])
2801 radeon_crtc_handle_flip(rdev, 1);
Alex Deucher6f34be52010-11-21 10:59:01 -05002802 rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002803 DRM_DEBUG("IH: D2 vblank\n");
2804 }
2805 break;
2806 case 1: /* D2 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05002807 if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
2808 rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002809 DRM_DEBUG("IH: D2 vline\n");
2810 }
2811 break;
2812 default:
2813 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2814 break;
2815 }
2816 break;
2817 case 3: /* D3 vblank/vline */
2818 switch (src_data) {
2819 case 0: /* D3 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05002820 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
2821 if (rdev->irq.crtc_vblank_int[2]) {
2822 drm_handle_vblank(rdev->ddev, 2);
2823 rdev->pm.vblank_sync = true;
2824 wake_up(&rdev->irq.vblank_queue);
2825 }
2826 if (rdev->irq.pflip[2])
2827 radeon_crtc_handle_flip(rdev, 2);
2828 rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002829 DRM_DEBUG("IH: D3 vblank\n");
2830 }
2831 break;
2832 case 1: /* D3 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05002833 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
2834 rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002835 DRM_DEBUG("IH: D3 vline\n");
2836 }
2837 break;
2838 default:
2839 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2840 break;
2841 }
2842 break;
2843 case 4: /* D4 vblank/vline */
2844 switch (src_data) {
2845 case 0: /* D4 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05002846 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
2847 if (rdev->irq.crtc_vblank_int[3]) {
2848 drm_handle_vblank(rdev->ddev, 3);
2849 rdev->pm.vblank_sync = true;
2850 wake_up(&rdev->irq.vblank_queue);
2851 }
2852 if (rdev->irq.pflip[3])
2853 radeon_crtc_handle_flip(rdev, 3);
2854 rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002855 DRM_DEBUG("IH: D4 vblank\n");
2856 }
2857 break;
2858 case 1: /* D4 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05002859 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
2860 rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002861 DRM_DEBUG("IH: D4 vline\n");
2862 }
2863 break;
2864 default:
2865 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2866 break;
2867 }
2868 break;
2869 case 5: /* D5 vblank/vline */
2870 switch (src_data) {
2871 case 0: /* D5 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05002872 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
2873 if (rdev->irq.crtc_vblank_int[4]) {
2874 drm_handle_vblank(rdev->ddev, 4);
2875 rdev->pm.vblank_sync = true;
2876 wake_up(&rdev->irq.vblank_queue);
2877 }
2878 if (rdev->irq.pflip[4])
2879 radeon_crtc_handle_flip(rdev, 4);
2880 rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002881 DRM_DEBUG("IH: D5 vblank\n");
2882 }
2883 break;
2884 case 1: /* D5 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05002885 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
2886 rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002887 DRM_DEBUG("IH: D5 vline\n");
2888 }
2889 break;
2890 default:
2891 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2892 break;
2893 }
2894 break;
2895 case 6: /* D6 vblank/vline */
2896 switch (src_data) {
2897 case 0: /* D6 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05002898 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
2899 if (rdev->irq.crtc_vblank_int[5]) {
2900 drm_handle_vblank(rdev->ddev, 5);
2901 rdev->pm.vblank_sync = true;
2902 wake_up(&rdev->irq.vblank_queue);
2903 }
2904 if (rdev->irq.pflip[5])
2905 radeon_crtc_handle_flip(rdev, 5);
2906 rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002907 DRM_DEBUG("IH: D6 vblank\n");
2908 }
2909 break;
2910 case 1: /* D6 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05002911 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
2912 rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002913 DRM_DEBUG("IH: D6 vline\n");
2914 }
2915 break;
2916 default:
2917 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2918 break;
2919 }
2920 break;
2921 case 42: /* HPD hotplug */
2922 switch (src_data) {
2923 case 0:
Alex Deucher6f34be52010-11-21 10:59:01 -05002924 if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
2925 rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002926 queue_hotplug = true;
2927 DRM_DEBUG("IH: HPD1\n");
2928 }
2929 break;
2930 case 1:
Alex Deucher6f34be52010-11-21 10:59:01 -05002931 if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
2932 rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002933 queue_hotplug = true;
2934 DRM_DEBUG("IH: HPD2\n");
2935 }
2936 break;
2937 case 2:
Alex Deucher6f34be52010-11-21 10:59:01 -05002938 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
2939 rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002940 queue_hotplug = true;
2941 DRM_DEBUG("IH: HPD3\n");
2942 }
2943 break;
2944 case 3:
Alex Deucher6f34be52010-11-21 10:59:01 -05002945 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
2946 rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002947 queue_hotplug = true;
2948 DRM_DEBUG("IH: HPD4\n");
2949 }
2950 break;
2951 case 4:
Alex Deucher6f34be52010-11-21 10:59:01 -05002952 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
2953 rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002954 queue_hotplug = true;
2955 DRM_DEBUG("IH: HPD5\n");
2956 }
2957 break;
2958 case 5:
Alex Deucher6f34be52010-11-21 10:59:01 -05002959 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
2960 rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002961 queue_hotplug = true;
2962 DRM_DEBUG("IH: HPD6\n");
2963 }
2964 break;
2965 default:
2966 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2967 break;
2968 }
2969 break;
2970 case 176: /* CP_INT in ring buffer */
2971 case 177: /* CP_INT in IB1 */
2972 case 178: /* CP_INT in IB2 */
2973 DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
2974 radeon_fence_process(rdev);
2975 break;
2976 case 181: /* CP EOP event */
2977 DRM_DEBUG("IH: CP EOP\n");
Alex Deucherd0f8a852010-09-04 05:04:34 -04002978 radeon_fence_process(rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -04002979 break;
Alex Deucher2031f772010-04-22 12:52:11 -04002980 case 233: /* GUI IDLE */
Ilija Hadzic303c8052011-06-07 14:54:48 -04002981 DRM_DEBUG("IH: GUI idle\n");
Alex Deucher2031f772010-04-22 12:52:11 -04002982 rdev->pm.gui_idle = true;
2983 wake_up(&rdev->irq.idle_queue);
2984 break;
Alex Deucher45f9a392010-03-24 13:55:51 -04002985 default:
2986 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2987 break;
2988 }
2989
2990 /* wptr/rptr are in bytes! */
2991 rptr += 16;
2992 rptr &= rdev->ih.ptr_mask;
2993 }
2994 /* make sure wptr hasn't changed while processing */
2995 wptr = evergreen_get_ih_wptr(rdev);
2996 if (wptr != rdev->ih.wptr)
2997 goto restart_ih;
2998 if (queue_hotplug)
Tejun Heo32c87fc2011-01-03 14:49:32 +01002999 schedule_work(&rdev->hotplug_work);
Alex Deucher45f9a392010-03-24 13:55:51 -04003000 rdev->ih.rptr = rptr;
3001 WREG32(IH_RB_RPTR, rdev->ih.rptr);
3002 spin_unlock_irqrestore(&rdev->ih.lock, flags);
3003 return IRQ_HANDLED;
3004}
3005
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003006static int evergreen_startup(struct radeon_device *rdev)
3007{
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003008 int r;
3009
Alex Deucher9e46a482011-01-06 18:49:35 -05003010 /* enable pcie gen2 link */
Alex Deucher0d1014a2011-01-06 21:19:34 -05003011 if (!ASIC_IS_DCE5(rdev))
3012 evergreen_pcie_gen2_enable(rdev);
Alex Deucher9e46a482011-01-06 18:49:35 -05003013
Alex Deucher0af62b02011-01-06 21:19:31 -05003014 if (ASIC_IS_DCE5(rdev)) {
3015 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
3016 r = ni_init_microcode(rdev);
3017 if (r) {
3018 DRM_ERROR("Failed to load firmware!\n");
3019 return r;
3020 }
3021 }
Alex Deucher755d8192011-03-02 20:07:34 -05003022 r = ni_mc_load_microcode(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003023 if (r) {
Alex Deucher0af62b02011-01-06 21:19:31 -05003024 DRM_ERROR("Failed to load MC firmware!\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003025 return r;
3026 }
Alex Deucher0af62b02011-01-06 21:19:31 -05003027 } else {
3028 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
3029 r = r600_init_microcode(rdev);
3030 if (r) {
3031 DRM_ERROR("Failed to load firmware!\n");
3032 return r;
3033 }
3034 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003035 }
Alex Deucherfe251e22010-03-24 13:36:43 -04003036
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003037 evergreen_mc_program(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003038 if (rdev->flags & RADEON_IS_AGP) {
Alex Deucher0fcdb612010-03-24 13:20:41 -04003039 evergreen_agp_enable(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003040 } else {
3041 r = evergreen_pcie_gart_enable(rdev);
3042 if (r)
3043 return r;
3044 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003045 evergreen_gpu_init(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003046
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04003047 r = evergreen_blit_init(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003048 if (r) {
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04003049 evergreen_blit_fini(rdev);
3050 rdev->asic->copy = NULL;
3051 dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003052 }
3053
Alex Deucher724c80e2010-08-27 18:25:25 -04003054 /* allocate wb buffer */
3055 r = radeon_wb_init(rdev);
3056 if (r)
3057 return r;
3058
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003059 /* Enable IRQ */
3060 r = r600_irq_init(rdev);
3061 if (r) {
3062 DRM_ERROR("radeon: IH init failed (%d).\n", r);
3063 radeon_irq_kms_fini(rdev);
3064 return r;
3065 }
Alex Deucher45f9a392010-03-24 13:55:51 -04003066 evergreen_irq_set(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003067
3068 r = radeon_ring_init(rdev, rdev->cp.ring_size);
3069 if (r)
3070 return r;
3071 r = evergreen_cp_load_microcode(rdev);
3072 if (r)
3073 return r;
Alex Deucherfe251e22010-03-24 13:36:43 -04003074 r = evergreen_cp_resume(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003075 if (r)
3076 return r;
Alex Deucherfe251e22010-03-24 13:36:43 -04003077
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003078 return 0;
3079}
3080
3081int evergreen_resume(struct radeon_device *rdev)
3082{
3083 int r;
3084
Alex Deucher86f5c9e2010-12-20 12:35:04 -05003085 /* reset the asic, the gfx blocks are often in a bad state
3086 * after the driver is unloaded or after a resume
3087 */
3088 if (radeon_asic_reset(rdev))
3089 dev_warn(rdev->dev, "GPU reset failed !\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003090 /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
3091 * posting will perform necessary task to bring back GPU into good
3092 * shape.
3093 */
3094 /* post card */
3095 atom_asic_init(rdev->mode_info.atom_context);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003096
3097 r = evergreen_startup(rdev);
3098 if (r) {
Alex Deucher755d8192011-03-02 20:07:34 -05003099 DRM_ERROR("evergreen startup failed on resume\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003100 return r;
3101 }
Alex Deucherfe251e22010-03-24 13:36:43 -04003102
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003103 r = r600_ib_test(rdev);
3104 if (r) {
Paul Bolleec4f2ac2011-01-28 23:32:04 +01003105 DRM_ERROR("radeon: failed testing IB (%d).\n", r);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003106 return r;
3107 }
Alex Deucherfe251e22010-03-24 13:36:43 -04003108
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003109 return r;
3110
3111}
3112
3113int evergreen_suspend(struct radeon_device *rdev)
3114{
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003115 int r;
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04003116
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003117 /* FIXME: we should wait for ring to be empty */
3118 r700_cp_stop(rdev);
3119 rdev->cp.ready = false;
Alex Deucher45f9a392010-03-24 13:55:51 -04003120 evergreen_irq_suspend(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003121 radeon_wb_disable(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003122 evergreen_pcie_gart_disable(rdev);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04003123
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003124 /* unpin shaders bo */
3125 r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
3126 if (likely(r == 0)) {
3127 radeon_bo_unpin(rdev->r600_blit.shader_obj);
3128 radeon_bo_unreserve(rdev->r600_blit.shader_obj);
3129 }
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04003130
3131 return 0;
3132}
3133
3134int evergreen_copy_blit(struct radeon_device *rdev,
Alex Deucher06b995b2011-09-16 12:04:08 -04003135 uint64_t src_offset,
3136 uint64_t dst_offset,
3137 unsigned num_gpu_pages,
3138 struct radeon_fence *fence)
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04003139{
3140 int r;
3141
3142 mutex_lock(&rdev->r600_blit.mutex);
3143 rdev->r600_blit.vb_ib = NULL;
Alex Deucher06b995b2011-09-16 12:04:08 -04003144 r = evergreen_blit_prepare_copy(rdev, num_gpu_pages * RADEON_GPU_PAGE_SIZE);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04003145 if (r) {
3146 if (rdev->r600_blit.vb_ib)
3147 radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
3148 mutex_unlock(&rdev->r600_blit.mutex);
3149 return r;
3150 }
Alex Deucher06b995b2011-09-16 12:04:08 -04003151 evergreen_kms_blit_copy(rdev, src_offset, dst_offset, num_gpu_pages * RADEON_GPU_PAGE_SIZE);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04003152 evergreen_blit_done_copy(rdev, fence);
3153 mutex_unlock(&rdev->r600_blit.mutex);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003154 return 0;
3155}
3156
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003157/* Plan is to move initialization in that function and use
3158 * helper function so that radeon_device_init pretty much
3159 * do nothing more than calling asic specific function. This
3160 * should also allow to remove a bunch of callback function
3161 * like vram_info.
3162 */
3163int evergreen_init(struct radeon_device *rdev)
3164{
3165 int r;
3166
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003167 /* This don't do much */
3168 r = radeon_gem_init(rdev);
3169 if (r)
3170 return r;
3171 /* Read BIOS */
3172 if (!radeon_get_bios(rdev)) {
3173 if (ASIC_IS_AVIVO(rdev))
3174 return -EINVAL;
3175 }
3176 /* Must be an ATOMBIOS */
3177 if (!rdev->is_atom_bios) {
Alex Deucher755d8192011-03-02 20:07:34 -05003178 dev_err(rdev->dev, "Expecting atombios for evergreen GPU\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003179 return -EINVAL;
3180 }
3181 r = radeon_atombios_init(rdev);
3182 if (r)
3183 return r;
Alex Deucher86f5c9e2010-12-20 12:35:04 -05003184 /* reset the asic, the gfx blocks are often in a bad state
3185 * after the driver is unloaded or after a resume
3186 */
3187 if (radeon_asic_reset(rdev))
3188 dev_warn(rdev->dev, "GPU reset failed !\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003189 /* Post card if necessary */
Alex Deucherfd909c32011-01-11 18:08:59 -05003190 if (!radeon_card_posted(rdev)) {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003191 if (!rdev->bios) {
3192 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
3193 return -EINVAL;
3194 }
3195 DRM_INFO("GPU not posted. posting now...\n");
3196 atom_asic_init(rdev->mode_info.atom_context);
3197 }
3198 /* Initialize scratch registers */
3199 r600_scratch_init(rdev);
3200 /* Initialize surface registers */
3201 radeon_surface_init(rdev);
3202 /* Initialize clocks */
3203 radeon_get_clock_info(rdev->ddev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003204 /* Fence driver */
3205 r = radeon_fence_driver_init(rdev);
3206 if (r)
3207 return r;
Jerome Glissed594e462010-02-17 21:54:29 +00003208 /* initialize AGP */
3209 if (rdev->flags & RADEON_IS_AGP) {
3210 r = radeon_agp_init(rdev);
3211 if (r)
3212 radeon_agp_disable(rdev);
3213 }
3214 /* initialize memory controller */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003215 r = evergreen_mc_init(rdev);
3216 if (r)
3217 return r;
3218 /* Memory manager */
3219 r = radeon_bo_init(rdev);
3220 if (r)
3221 return r;
Alex Deucher45f9a392010-03-24 13:55:51 -04003222
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003223 r = radeon_irq_kms_init(rdev);
3224 if (r)
3225 return r;
3226
3227 rdev->cp.ring_obj = NULL;
3228 r600_ring_init(rdev, 1024 * 1024);
3229
3230 rdev->ih.ring_obj = NULL;
3231 r600_ih_ring_init(rdev, 64 * 1024);
3232
3233 r = r600_pcie_gart_init(rdev);
3234 if (r)
3235 return r;
Alex Deucher0fcdb612010-03-24 13:20:41 -04003236
Alex Deucher148a03b2010-06-03 19:00:03 -04003237 rdev->accel_working = true;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003238 r = evergreen_startup(rdev);
3239 if (r) {
Alex Deucherfe251e22010-03-24 13:36:43 -04003240 dev_err(rdev->dev, "disabling GPU acceleration\n");
3241 r700_cp_fini(rdev);
Alex Deucherfe251e22010-03-24 13:36:43 -04003242 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003243 radeon_wb_fini(rdev);
Alex Deucherfe251e22010-03-24 13:36:43 -04003244 radeon_irq_kms_fini(rdev);
Alex Deucher0fcdb612010-03-24 13:20:41 -04003245 evergreen_pcie_gart_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003246 rdev->accel_working = false;
3247 }
3248 if (rdev->accel_working) {
3249 r = radeon_ib_pool_init(rdev);
3250 if (r) {
3251 DRM_ERROR("radeon: failed initializing IB pool (%d).\n", r);
3252 rdev->accel_working = false;
3253 }
3254 r = r600_ib_test(rdev);
3255 if (r) {
3256 DRM_ERROR("radeon: failed testing IB (%d).\n", r);
3257 rdev->accel_working = false;
3258 }
3259 }
Alex Deucher6f4214e2011-12-21 11:58:17 -05003260
3261 /* Don't start up if the MC ucode is missing on BTC parts.
3262 * The default clocks and voltages before the MC ucode
3263 * is loaded are not suffient for advanced operations.
3264 */
3265 if (ASIC_IS_DCE5(rdev)) {
3266 if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
3267 DRM_ERROR("radeon: MC ucode required for NI+.\n");
3268 return -EINVAL;
3269 }
3270 }
3271
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003272 return 0;
3273}
3274
3275void evergreen_fini(struct radeon_device *rdev)
3276{
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04003277 evergreen_blit_fini(rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -04003278 r700_cp_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003279 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003280 radeon_wb_fini(rdev);
Jerome Glisseccd68952011-07-06 18:30:09 +00003281 radeon_ib_pool_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003282 radeon_irq_kms_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003283 evergreen_pcie_gart_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003284 radeon_gem_fini(rdev);
3285 radeon_fence_driver_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003286 radeon_agp_fini(rdev);
3287 radeon_bo_fini(rdev);
3288 radeon_atombios_fini(rdev);
3289 kfree(rdev->bios);
3290 rdev->bios = NULL;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003291}
Alex Deucher9e46a482011-01-06 18:49:35 -05003292
3293static void evergreen_pcie_gen2_enable(struct radeon_device *rdev)
3294{
3295 u32 link_width_cntl, speed_cntl;
3296
Alex Deucherd42dd572011-01-12 20:05:11 -05003297 if (radeon_pcie_gen2 == 0)
3298 return;
3299
Alex Deucher9e46a482011-01-06 18:49:35 -05003300 if (rdev->flags & RADEON_IS_IGP)
3301 return;
3302
3303 if (!(rdev->flags & RADEON_IS_PCIE))
3304 return;
3305
3306 /* x2 cards have a special sequence */
3307 if (ASIC_IS_X2(rdev))
3308 return;
3309
3310 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3311 if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
3312 (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
3313
3314 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
3315 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
3316 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
3317
3318 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3319 speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
3320 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3321
3322 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3323 speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
3324 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3325
3326 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3327 speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
3328 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3329
3330 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3331 speed_cntl |= LC_GEN2_EN_STRAP;
3332 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3333
3334 } else {
3335 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
3336 /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
3337 if (1)
3338 link_width_cntl |= LC_UPCONFIGURE_DIS;
3339 else
3340 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
3341 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
3342 }
3343}