blob: 60575c05151a2485a0f90a2a668e41440365a089 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Local APIC handling, local APIC timers
3 *
4 * (c) 1999, 2000 Ingo Molnar <mingo@redhat.com>
5 *
6 * Fixes
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
9 * and Rolf G. Tews
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
13 * Pavel Machek and
14 * Mikael Pettersson : PM converted to driver model.
15 */
16
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/init.h>
18
19#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/delay.h>
21#include <linux/bootmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/interrupt.h>
23#include <linux/mc146818rtc.h>
24#include <linux/kernel_stat.h>
25#include <linux/sysdev.h>
Zwane Mwaikambof3705132005-06-25 14:54:50 -070026#include <linux/cpu.h>
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -080027#include <linux/clockchips.h>
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -080028#include <linux/acpi_pmtmr.h>
Venkatesh Pallipadi6eb0a0f2006-01-11 22:44:21 +010029#include <linux/module.h>
Thomas Gleixnerad62ca22007-03-22 00:11:21 -080030#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
32#include <asm/atomic.h>
33#include <asm/smp.h>
34#include <asm/mtrr.h>
35#include <asm/mpspec.h>
36#include <asm/desc.h>
37#include <asm/arch_hooks.h>
38#include <asm/hpet.h>
Ingo Molnar306e4402005-06-30 02:58:55 -070039#include <asm/i8253.h>
Don Zickus3e4ff112006-06-26 13:57:01 +020040#include <asm/nmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041
42#include <mach_apic.h>
Jesper Juhl382dbd02006-03-23 02:59:49 -080043#include <mach_apicdef.h>
Venkatesh Pallipadi6eb0a0f2006-01-11 22:44:21 +010044#include <mach_ipi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
Linus Torvalds1da177e2005-04-16 15:20:36 -070046/*
Thomas Gleixnere05d7232007-02-16 01:27:58 -080047 * Sanity check
48 */
Hiroshi Shimamotoff8a03a2008-01-30 13:32:36 +010049#if ((SPURIOUS_APIC_VECTOR & 0x0F) != 0x0F)
Thomas Gleixnere05d7232007-02-16 01:27:58 -080050# error SPURIOUS_APIC_VECTOR definition error
51#endif
52
Alexey Starikovskiy8f6e2ca2008-03-27 23:54:38 +030053unsigned long mp_lapic_addr;
54
Thomas Gleixnere05d7232007-02-16 01:27:58 -080055/*
Eric W. Biederman9635b472005-06-25 14:57:41 -070056 * Knob to control our willingness to enable the local APIC.
Thomas Gleixnere05d7232007-02-16 01:27:58 -080057 *
Yinghai Lu914bebf2008-06-29 00:06:37 -070058 * +1=force-enable
Eric W. Biederman9635b472005-06-25 14:57:41 -070059 */
Yinghai Lu914bebf2008-06-29 00:06:37 -070060static int force_enable_local_apic;
61int disable_apic;
Eric W. Biederman9635b472005-06-25 14:57:41 -070062
Thomas Gleixneraa276e12008-06-09 19:15:00 +020063/* Disable local APIC timer from the kernel commandline or via dmi quirk */
Cyrill Gorcunov36fef092008-08-15 13:51:20 +020064static int disable_apic_timer __cpuinitdata;
Thomas Gleixnere585bef2007-03-23 16:08:01 +010065/* Local APIC timer works in C2 */
66int local_apic_timer_c2_ok;
67EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -080068
Alan Mayerce178332008-04-16 15:17:20 -050069int first_system_vector = 0xfe;
70
71char system_vectors[NR_VECTORS] = { [0 ... NR_VECTORS-1] = SYS_VECTOR_FREE};
72
Eric W. Biederman9635b472005-06-25 14:57:41 -070073/*
Thomas Gleixnere05d7232007-02-16 01:27:58 -080074 * Debug level, exported for io_apic.c
Linus Torvalds1da177e2005-04-16 15:20:36 -070075 */
Maciej W. Rozyckibaa13182008-07-14 18:44:51 +010076unsigned int apic_verbosity;
Linus Torvalds1da177e2005-04-16 15:20:36 -070077
Alexey Starikovskiyf3918352008-05-23 01:54:51 +040078int pic_mode;
79
Alexey Starikovskiybab4b272008-05-19 19:47:03 +040080/* Have we found an MP table */
81int smp_found_config;
82
Cyrill Gorcunov746f2eb2008-07-01 21:43:52 +040083static struct resource lapic_resource = {
84 .name = "Local APIC",
85 .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
86};
87
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -080088static unsigned int calibration_result;
89
90static int lapic_next_event(unsigned long delta,
91 struct clock_event_device *evt);
92static void lapic_timer_setup(enum clock_event_mode mode,
93 struct clock_event_device *evt);
94static void lapic_timer_broadcast(cpumask_t mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -070095static void apic_pm_activate(void);
96
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -080097/*
98 * The local apic timer can be used for any function which is CPU local.
99 */
100static struct clock_event_device lapic_clockevent = {
101 .name = "lapic",
102 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800103 | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800104 .shift = 32,
105 .set_mode = lapic_timer_setup,
106 .set_next_event = lapic_next_event,
107 .broadcast = lapic_timer_broadcast,
108 .rating = 100,
109 .irq = -1,
110};
111static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800113/* Local APIC was disabled by the BIOS and enabled by the kernel */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114static int enabled_via_apicbase;
115
Andi Kleend3432892008-01-30 13:33:17 +0100116static unsigned long apic_phys;
117
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800118/*
119 * Get the LAPIC version
120 */
121static inline int lapic_get_version(void)
122{
123 return GET_APIC_VERSION(apic_read(APIC_LVR));
124}
125
126/*
Joe Perchesab4a5742008-01-30 13:31:42 +0100127 * Check, if the APIC is integrated or a separate chip
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800128 */
129static inline int lapic_is_integrated(void)
130{
131 return APIC_INTEGRATED(lapic_get_version());
132}
133
134/*
135 * Check, whether this is a modern or a first generation APIC
136 */
137static int modern_apic(void)
138{
139 /* AMD systems use old APIC versions, so check the CPU */
140 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
141 boot_cpu_data.x86 >= 0xf)
142 return 1;
143 return lapic_get_version() >= 0x14;
144}
145
Suresh Siddha9a8f0e62008-07-18 09:59:40 -0700146/*
147 * Paravirt kernels also might be using these below ops. So we still
148 * use generic apic_read()/apic_write(), which might be pointing to different
149 * ops in PARAVIRT case.
150 */
Yinghai Luc535b6a2008-07-11 18:41:54 -0700151void xapic_wait_icr_idle(void)
Fernando Luis VazquezCaof2b218d2007-05-02 19:27:17 +0200152{
153 while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
154 cpu_relax();
155}
156
Yinghai Luc535b6a2008-07-11 18:41:54 -0700157u32 safe_xapic_wait_icr_idle(void)
Fernando Luis VazquezCaof2b218d2007-05-02 19:27:17 +0200158{
Thomas Gleixner42e0a9a2008-01-30 13:30:15 +0100159 u32 send_status;
Fernando Luis VazquezCaof2b218d2007-05-02 19:27:17 +0200160 int timeout;
161
162 timeout = 0;
163 do {
164 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
165 if (!send_status)
166 break;
167 udelay(100);
168 } while (timeout++ < 1000);
169
170 return send_status;
171}
172
Yinghai Luc535b6a2008-07-11 18:41:54 -0700173void xapic_icr_write(u32 low, u32 id)
174{
Suresh Siddhaf586bf72008-07-18 15:58:35 -0700175 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
176 apic_write(APIC_ICR, low);
Yinghai Luc535b6a2008-07-11 18:41:54 -0700177}
178
179u64 xapic_icr_read(void)
180{
181 u32 icr1, icr2;
182
183 icr2 = apic_read(APIC_ICR2);
184 icr1 = apic_read(APIC_ICR);
185
186 return icr1 | ((u64)icr2 << 32);
187}
188
189static struct apic_ops xapic_ops = {
190 .read = native_apic_mem_read,
191 .write = native_apic_mem_write,
Yinghai Luc535b6a2008-07-11 18:41:54 -0700192 .icr_read = xapic_icr_read,
193 .icr_write = xapic_icr_write,
194 .wait_icr_idle = xapic_wait_icr_idle,
195 .safe_wait_icr_idle = safe_xapic_wait_icr_idle,
196};
197
198struct apic_ops __read_mostly *apic_ops = &xapic_ops;
199EXPORT_SYMBOL_GPL(apic_ops);
200
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800201/**
202 * enable_NMI_through_LVT0 - enable NMI through local vector table 0
203 */
Jan Beuliche9427102008-01-30 13:31:24 +0100204void __cpuinit enable_NMI_through_LVT0(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205{
Cyrill Gorcunovd4c63ec2008-07-24 13:52:29 +0200206 unsigned int v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207
Cyrill Gorcunovd4c63ec2008-07-24 13:52:29 +0200208 /* unmask and set to NMI */
209 v = APIC_DM_NMI;
210
211 /* Level triggered for 82489DX (32bit mode) */
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800212 if (!lapic_is_integrated())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213 v |= APIC_LVT_LEVEL_TRIGGER;
Cyrill Gorcunovd4c63ec2008-07-24 13:52:29 +0200214
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100215 apic_write(APIC_LVT0, v);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216}
217
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800218/**
219 * get_physical_broadcast - Get number of physical broadcast IDs
220 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221int get_physical_broadcast(void)
222{
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800223 return modern_apic() ? 0xff : 0xf;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224}
225
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800226/**
227 * lapic_get_maxlvt - get the maximum number of local vector table entries
228 */
229int lapic_get_maxlvt(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230{
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200231 unsigned int v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200233 v = apic_read(APIC_LVR);
234 /*
235 * - we always have APIC integrated on 64bit mode
236 * - 82489DXs do not report # of LVT entries
237 */
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800238 return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239}
240
241/*
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800242 * Local APIC timer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800245/* Clock divisor is set to 16 */
246#define APIC_DIVISOR 16
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247
248/*
249 * This function sets up the local APIC timer, with a timeout of
250 * 'clocks' APIC bus clock. During calibration we actually call
251 * this function twice on the boot CPU, once with a bogus timeout
252 * value, second time for real. The other (noncalibrating) CPUs
253 * call this function only once, with the real, calibrated value.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254 */
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800255static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256{
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800257 unsigned int lvtt_value, tmp_value;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800259 lvtt_value = LOCAL_TIMER_VECTOR;
260 if (!oneshot)
261 lvtt_value |= APIC_LVT_TIMER_PERIODIC;
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800262 if (!lapic_is_integrated())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263 lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
Venkatesh Pallipadi6eb0a0f2006-01-11 22:44:21 +0100264
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800265 if (!irqen)
Venkatesh Pallipadi6eb0a0f2006-01-11 22:44:21 +0100266 lvtt_value |= APIC_LVT_MASKED;
267
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100268 apic_write(APIC_LVTT, lvtt_value);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269
270 /*
271 * Divide PICLK by 16
272 */
273 tmp_value = apic_read(APIC_TDCR);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100274 apic_write(APIC_TDCR,
275 (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
276 APIC_TDR_DIV_16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800278 if (!oneshot)
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100279 apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280}
281
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800282/*
283 * Program the next event, relative to now
284 */
285static int lapic_next_event(unsigned long delta,
286 struct clock_event_device *evt)
287{
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100288 apic_write(APIC_TMICT, delta);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800289 return 0;
290}
291
292/*
293 * Setup the lapic timer in periodic or oneshot mode
294 */
295static void lapic_timer_setup(enum clock_event_mode mode,
296 struct clock_event_device *evt)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297{
298 unsigned long flags;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800299 unsigned int v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800301 /* Lapic used for broadcast ? */
Cyrill Gorcunov64e474d2008-08-15 13:51:22 +0200302 if (evt->features & CLOCK_EVT_FEAT_DUMMY)
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800303 return;
304
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 local_irq_save(flags);
306
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800307 switch (mode) {
308 case CLOCK_EVT_MODE_PERIODIC:
309 case CLOCK_EVT_MODE_ONESHOT:
310 __setup_APIC_LVTT(calibration_result,
311 mode != CLOCK_EVT_MODE_PERIODIC, 1);
312 break;
313 case CLOCK_EVT_MODE_UNUSED:
314 case CLOCK_EVT_MODE_SHUTDOWN:
315 v = apic_read(APIC_LVTT);
316 v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100317 apic_write(APIC_LVTT, v);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800318 break;
Thomas Gleixner18de5bc2007-07-21 04:37:34 -0700319 case CLOCK_EVT_MODE_RESUME:
320 /* Nothing to do here */
321 break;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800322 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323
324 local_irq_restore(flags);
325}
326
327/*
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800328 * Local APIC timer broadcast function
329 */
330static void lapic_timer_broadcast(cpumask_t mask)
331{
332#ifdef CONFIG_SMP
333 send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
334#endif
335}
336
337/*
338 * Setup the local APIC timer for this CPU. Copy the initilized values
339 * of the boot CPU and register the clock event in the framework.
340 */
341static void __devinit setup_APIC_timer(void)
342{
343 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
344
345 memcpy(levt, &lapic_clockevent, sizeof(*levt));
346 levt->cpumask = cpumask_of_cpu(smp_processor_id());
347
348 clockevents_register_device(levt);
349}
350
351/*
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800352 * In this functions we calibrate APIC bus clocks to the external timer.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353 *
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800354 * We want to do the calibration only once since we want to have local timer
355 * irqs syncron. CPUs connected by the same APIC bus have the very same bus
356 * frequency.
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800357 *
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800358 * This was previously done by reading the PIT/HPET and waiting for a wrap
359 * around to find out, that a tick has elapsed. I have a box, where the PIT
360 * readout is broken, so it never gets out of the wait loop again. This was
361 * also reported by others.
362 *
363 * Monitoring the jiffies value is inaccurate and the clockevents
364 * infrastructure allows us to do a simple substitution of the interrupt
365 * handler.
366 *
367 * The calibration routine also uses the pm_timer when possible, as the PIT
368 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
369 * back to normal later in the boot process).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370 */
371
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800372#define LAPIC_CAL_LOOPS (HZ/10)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373
Thomas Gleixnerf5352fd2007-07-21 17:11:32 +0200374static __initdata int lapic_cal_loops = -1;
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800375static __initdata long lapic_cal_t1, lapic_cal_t2;
376static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
377static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
378static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
379
380/*
381 * Temporary interrupt handler.
382 */
383static void __init lapic_cal_handler(struct clock_event_device *dev)
384{
385 unsigned long long tsc = 0;
386 long tapic = apic_read(APIC_TMCCT);
387 unsigned long pm = acpi_pm_read_early();
388
389 if (cpu_has_tsc)
390 rdtscll(tsc);
391
392 switch (lapic_cal_loops++) {
393 case 0:
394 lapic_cal_t1 = tapic;
395 lapic_cal_tsc1 = tsc;
396 lapic_cal_pm1 = pm;
397 lapic_cal_j1 = jiffies;
398 break;
399
400 case LAPIC_CAL_LOOPS:
401 lapic_cal_t2 = tapic;
402 lapic_cal_tsc2 = tsc;
403 if (pm < lapic_cal_pm1)
404 pm += ACPI_PM_OVRRUN;
405 lapic_cal_pm2 = pm;
406 lapic_cal_j2 = jiffies;
407 break;
408 }
409}
410
Cyrill Gorcunov836c1292008-07-15 21:02:55 +0400411static int __init calibrate_APIC_clock(void)
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800412{
413 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
414 const long pm_100ms = PMTMR_TICKS_PER_SEC/10;
415 const long pm_thresh = pm_100ms/100;
416 void (*real_handler)(struct clock_event_device *dev);
417 unsigned long deltaj;
418 long delta, deltapm;
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800419 int pm_referenced = 0;
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800420
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800421 local_irq_disable();
422
423 /* Replace the global interrupt handler */
424 real_handler = global_clock_event->event_handler;
425 global_clock_event->event_handler = lapic_cal_handler;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426
427 /*
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800428 * Setup the APIC counter to 1e9. There is no way the lapic
429 * can underflow in the 100ms detection time frame
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430 */
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800431 __setup_APIC_LVTT(1000000000, 0, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800433 /* Let the interrupts run */
434 local_irq_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800436 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
437 cpu_relax();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800439 local_irq_disable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800441 /* Restore the real event handler */
442 global_clock_event->event_handler = real_handler;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800444 /* Build delta t1-t2 as apic timer counts down */
445 delta = lapic_cal_t1 - lapic_cal_t2;
446 apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800448 /* Check, if the PM timer is available */
449 deltapm = lapic_cal_pm2 - lapic_cal_pm1;
450 apic_printk(APIC_VERBOSE, "... PM timer delta = %ld\n", deltapm);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800452 if (deltapm) {
453 unsigned long mult;
454 u64 res;
455
456 mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
457
458 if (deltapm > (pm_100ms - pm_thresh) &&
459 deltapm < (pm_100ms + pm_thresh)) {
460 apic_printk(APIC_VERBOSE, "... PM timer result ok\n");
461 } else {
462 res = (((u64) deltapm) * mult) >> 22;
463 do_div(res, 1000000);
464 printk(KERN_WARNING "APIC calibration not consistent "
465 "with PM Timer: %ldms instead of 100ms\n",
466 (long)res);
467 /* Correct the lapic counter value */
Hiroshi Shimamotoff8a03a2008-01-30 13:32:36 +0100468 res = (((u64) delta) * pm_100ms);
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800469 do_div(res, deltapm);
470 printk(KERN_INFO "APIC delta adjusted to PM-Timer: "
471 "%lu (%ld)\n", (unsigned long) res, delta);
472 delta = (long) res;
473 }
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800474 pm_referenced = 1;
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800475 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800477 /* Calculate the scaled math multiplication factor */
Akinobu Mita877084f2008-04-19 23:55:16 +0900478 lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
479 lapic_clockevent.shift);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800480 lapic_clockevent.max_delta_ns =
481 clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
482 lapic_clockevent.min_delta_ns =
483 clockevent_delta2ns(0xF, &lapic_clockevent);
484
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800485 calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800486
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800487 apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
488 apic_printk(APIC_VERBOSE, "..... mult: %ld\n", lapic_clockevent.mult);
489 apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
490 calibration_result);
491
492 if (cpu_has_tsc) {
493 delta = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494 apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800495 "%ld.%04ld MHz.\n",
496 (delta / LAPIC_CAL_LOOPS) / (1000000 / HZ),
497 (delta / LAPIC_CAL_LOOPS) % (1000000 / HZ));
498 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499
500 apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800501 "%u.%04u MHz.\n",
502 calibration_result / (1000000 / HZ),
503 calibration_result % (1000000 / HZ));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504
Thomas Gleixnerc2b84b32008-01-30 13:33:04 +0100505 /*
506 * Do a sanity check on the APIC calibration result
507 */
508 if (calibration_result < (1000000 / HZ)) {
509 local_irq_enable();
510 printk(KERN_WARNING
511 "APIC frequency too slow, disabling apic timer\n");
Cyrill Gorcunov836c1292008-07-15 21:02:55 +0400512 return -1;
Thomas Gleixnerc2b84b32008-01-30 13:33:04 +0100513 }
514
Cyrill Gorcunov64e474d2008-08-15 13:51:22 +0200515 levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
Cyrill Gorcunov836c1292008-07-15 21:02:55 +0400516
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800517 /* We trust the pm timer based calibration */
518 if (!pm_referenced) {
519 apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800520
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800521 /*
522 * Setup the apic timer manually
523 */
524 levt->event_handler = lapic_cal_handler;
525 lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
526 lapic_cal_loops = -1;
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800527
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800528 /* Let the interrupts run */
529 local_irq_enable();
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800530
Thomas Gleixnerf5352fd2007-07-21 17:11:32 +0200531 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800532 cpu_relax();
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800533
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800534 local_irq_disable();
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800535
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800536 /* Stop the lapic timer */
537 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800538
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800539 local_irq_enable();
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800540
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800541 /* Jiffies delta */
542 deltaj = lapic_cal_j2 - lapic_cal_j1;
543 apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800544
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800545 /* Check, if the jiffies result is consistent */
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800546 if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800547 apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800548 else
Cyrill Gorcunov64e474d2008-08-15 13:51:22 +0200549 levt->features |= CLOCK_EVT_FEAT_DUMMY;
Ingo Molnar4edc5db2007-03-22 10:31:19 +0100550 } else
551 local_irq_enable();
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800552
Cyrill Gorcunov64e474d2008-08-15 13:51:22 +0200553 if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800554 printk(KERN_WARNING
555 "APIC timer disabled due to verification failure.\n");
Cyrill Gorcunov836c1292008-07-15 21:02:55 +0400556 return -1;
Thomas Gleixnera5f5e432007-03-05 00:30:45 -0800557 }
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800558
Cyrill Gorcunov836c1292008-07-15 21:02:55 +0400559 return 0;
560}
561
562/*
563 * Setup the boot APIC
564 *
565 * Calibrate and verify the result.
566 */
567void __init setup_boot_APIC_clock(void)
568{
569 /*
570 * The local apic timer can be disabled via the kernel
571 * commandline or from the CPU detection code. Register the lapic
572 * timer as a dummy clock event source on SMP systems, so the
573 * broadcast mechanism is used. On UP systems simply ignore it.
574 */
Cyrill Gorcunov36fef092008-08-15 13:51:20 +0200575 if (disable_apic_timer) {
Cyrill Gorcunov836c1292008-07-15 21:02:55 +0400576 /* No broadcast on UP ! */
577 if (num_possible_cpus() > 1) {
578 lapic_clockevent.mult = 1;
579 setup_APIC_timer();
580 }
581 return;
582 }
583
584 apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
585 "calibrating APIC timer ...\n");
586
587 if (calibrate_APIC_clock()) {
588 /* No broadcast on UP ! */
589 if (num_possible_cpus() > 1)
590 setup_APIC_timer();
591 return;
592 }
593
594 /*
595 * If nmi_watchdog is set to IO_APIC, we need the
596 * PIT/HPET going. Otherwise register lapic as a dummy
597 * device.
598 */
599 if (nmi_watchdog != NMI_IO_APIC)
600 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
601 else
602 printk(KERN_WARNING "APIC timer registered as dummy,"
603 " due to nmi_watchdog=%d!\n", nmi_watchdog);
604
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800605 /* Setup the lapic or request the broadcast */
606 setup_APIC_timer();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607}
608
Li Shaohua0bb31842005-06-25 14:54:55 -0700609void __devinit setup_secondary_APIC_clock(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610{
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800611 setup_APIC_timer();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612}
613
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614/*
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800615 * The guts of the apic timer interrupt
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616 */
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800617static void local_apic_timer_interrupt(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618{
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800619 int cpu = smp_processor_id();
620 struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621
622 /*
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800623 * Normally we should not be here till LAPIC has been initialized but
624 * in some cases like kdump, its possible that there is a pending LAPIC
625 * timer interrupt from previous kernel's context and is delivered in
626 * new kernel the moment interrupts are enabled.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627 *
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800628 * Interrupts are enabled early and LAPIC is setup much later, hence
629 * its possible that when we get here evt->event_handler is NULL.
630 * Check for event_handler being NULL and discard the interrupt as
631 * spurious.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632 */
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800633 if (!evt->event_handler) {
634 printk(KERN_WARNING
635 "Spurious LAPIC timer interrupt on cpu %d\n", cpu);
636 /* Switch it off */
637 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
638 return;
639 }
640
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100641 /*
642 * the NMI deadlock-detector uses this.
643 */
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800644 per_cpu(irq_stat, cpu).apic_timer_irqs++;
645
646 evt->event_handler(evt);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647}
648
649/*
650 * Local APIC timer interrupt. This is the most natural way for doing
651 * local interrupts, but local timer interrupts can be emulated by
652 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
653 *
654 * [ if a single-CPU system runs an SMP kernel then we call the local
655 * interrupt as well. Thus we cannot inline the local irq ... ]
656 */
Harvey Harrison75604d72008-01-30 13:31:17 +0100657void smp_apic_timer_interrupt(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658{
David Howells7d12e782006-10-05 14:55:46 +0100659 struct pt_regs *old_regs = set_irq_regs(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660
661 /*
662 * NOTE! We'd better ACK the irq immediately,
663 * because timer handling can be slow.
664 */
665 ack_APIC_irq();
666 /*
667 * update_process_times() expects us to have done irq_enter().
668 * Besides, if we don't timer interrupts ignore the global
669 * interrupt lock, which is the WrongThing (tm) to do.
670 */
671 irq_enter();
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800672 local_apic_timer_interrupt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673 irq_exit();
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800674
David Howells7d12e782006-10-05 14:55:46 +0100675 set_irq_regs(old_regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676}
677
Venkatesh Pallipadi5a07a302006-01-11 22:44:18 +0100678int setup_profiling_timer(unsigned int multiplier)
679{
680 return -EINVAL;
681}
682
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683/*
Robert Richtere319e762008-02-13 16:19:36 +0100684 * Setup extended LVT, AMD specific (K8, family 10h)
685 *
686 * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
687 * MCE interrupts are supported. Thus MCE offset must be set to 0.
688 */
689
690#define APIC_EILVT_LVTOFF_MCE 0
691#define APIC_EILVT_LVTOFF_IBS 1
692
693static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
694{
695 unsigned long reg = (lvt_off << 4) + APIC_EILVT0;
696 unsigned int v = (mask << 16) | (msg_type << 8) | vector;
697 apic_write(reg, v);
698}
699
700u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
701{
702 setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
703 return APIC_EILVT_LVTOFF_MCE;
704}
705
706u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
707{
708 setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
709 return APIC_EILVT_LVTOFF_IBS;
710}
711
712/*
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800713 * Local APIC start and shutdown
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714 */
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800715
716/**
717 * clear_local_APIC - shutdown the local APIC
718 *
719 * This is called, when a CPU is disabled and before rebooting, so the state of
720 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
721 * leftovers during boot.
722 */
723void clear_local_APIC(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724{
Andi Kleend3432892008-01-30 13:33:17 +0100725 int maxlvt;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100726 u32 v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727
Andi Kleend3432892008-01-30 13:33:17 +0100728 /* APIC hasn't been mapped yet */
729 if (!apic_phys)
730 return;
731
732 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 /*
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800734 * Masking an LVT entry can trigger a local APIC error
735 * if the vector is zero. Mask LVTERR first to prevent this.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 */
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800737 if (maxlvt >= 3) {
738 v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100739 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800740 }
741 /*
742 * Careful: we have to set masks only first to deassert
743 * any level-triggered sources.
744 */
745 v = apic_read(APIC_LVTT);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100746 apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800747 v = apic_read(APIC_LVT0);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100748 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800749 v = apic_read(APIC_LVT1);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100750 apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800751 if (maxlvt >= 4) {
752 v = apic_read(APIC_LVTPC);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100753 apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800754 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800756 /* lets not touch this if we didn't frob it */
757#ifdef CONFIG_X86_MCE_P4THERMAL
758 if (maxlvt >= 5) {
759 v = apic_read(APIC_LVTTHMR);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100760 apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800761 }
762#endif
763 /*
764 * Clean APIC state for other OSs:
765 */
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100766 apic_write(APIC_LVTT, APIC_LVT_MASKED);
767 apic_write(APIC_LVT0, APIC_LVT_MASKED);
768 apic_write(APIC_LVT1, APIC_LVT_MASKED);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800769 if (maxlvt >= 3)
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100770 apic_write(APIC_LVTERR, APIC_LVT_MASKED);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800771 if (maxlvt >= 4)
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100772 apic_write(APIC_LVTPC, APIC_LVT_MASKED);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800773
774#ifdef CONFIG_X86_MCE_P4THERMAL
775 if (maxlvt >= 5)
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100776 apic_write(APIC_LVTTHMR, APIC_LVT_MASKED);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800777#endif
778 /* Integrated APIC (!82489DX) ? */
779 if (lapic_is_integrated()) {
780 if (maxlvt > 3)
781 /* Clear ESR due to Pentium errata 3AP and 11AP */
782 apic_write(APIC_ESR, 0);
783 apic_read(APIC_ESR);
784 }
785}
786
787/**
788 * disable_local_APIC - clear and disable the local APIC
789 */
790void disable_local_APIC(void)
791{
792 unsigned long value;
793
794 clear_local_APIC();
795
796 /*
797 * Disable APIC (implies clearing of registers
798 * for 82489DX!).
799 */
800 value = apic_read(APIC_SPIV);
801 value &= ~APIC_SPIV_APIC_ENABLED;
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100802 apic_write(APIC_SPIV, value);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800803
804 /*
805 * When LAPIC was disabled by the BIOS and enabled by the kernel,
806 * restore the disabled state.
807 */
808 if (enabled_via_apicbase) {
809 unsigned int l, h;
810
811 rdmsr(MSR_IA32_APICBASE, l, h);
812 l &= ~MSR_IA32_APICBASE_ENABLE;
813 wrmsr(MSR_IA32_APICBASE, l, h);
814 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815}
816
817/*
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800818 * If Linux enabled the LAPIC against the BIOS default disable it down before
819 * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
820 * not power-off. Additionally clear all LVT entries before disable_local_APIC
821 * for the case where Linux didn't enable the LAPIC.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822 */
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800823void lapic_shutdown(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824{
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800825 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800827 if (!cpu_has_apic)
828 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800830 local_irq_save(flags);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800831
832 if (enabled_via_apicbase)
833 disable_local_APIC();
Cyrill Gorcunov9ce122c2008-08-15 13:51:21 +0200834 else
835 clear_local_APIC();
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800836
837 local_irq_restore(flags);
838}
839
840/*
841 * This is to verify that we're looking at a real local APIC.
842 * Check these against your board if the CPUs aren't getting
843 * started for no apparent reason.
844 */
845int __init verify_local_APIC(void)
846{
847 unsigned int reg0, reg1;
848
849 /*
850 * The version register is read-only in a real APIC.
851 */
852 reg0 = apic_read(APIC_LVR);
853 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
854 apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
855 reg1 = apic_read(APIC_LVR);
856 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
857
858 /*
859 * The two version reads above should print the same
860 * numbers. If the second one is different, then we
861 * poke at a non-APIC.
862 */
863 if (reg1 != reg0)
864 return 0;
865
866 /*
867 * Check if the version looks reasonably.
868 */
869 reg1 = GET_APIC_VERSION(reg0);
870 if (reg1 == 0x00 || reg1 == 0xff)
871 return 0;
872 reg1 = lapic_get_maxlvt();
873 if (reg1 < 0x02 || reg1 == 0xff)
874 return 0;
875
876 /*
877 * The ID register is read/write in a real APIC.
878 */
879 reg0 = apic_read(APIC_ID);
880 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
Cyrill Gorcunovc93baa12008-08-15 13:51:22 +0200881 apic_write(APIC_ID, reg0 ^ APIC_ID_MASK);
882 reg1 = apic_read(APIC_ID);
883 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
884 apic_write(APIC_ID, reg0);
885 if (reg1 != (reg0 ^ APIC_ID_MASK))
886 return 0;
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800887
888 /*
889 * The next two are just to see if we have sane values.
890 * They're only really relevant if we're in Virtual Wire
891 * compatibility mode, but most boxes are anymore.
892 */
893 reg0 = apic_read(APIC_LVT0);
894 apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
895 reg1 = apic_read(APIC_LVT1);
896 apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
897
898 return 1;
899}
900
901/**
902 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
903 */
904void __init sync_Arb_IDs(void)
905{
906 /*
907 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
908 * needed on AMD.
909 */
Ingo Molnarf44d9ef2007-11-26 20:42:20 +0100910 if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800911 return;
Cyrill Gorcunov6f6da972008-08-15 23:05:19 +0400912
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800913 /*
914 * Wait for idle.
915 */
916 apic_wait_icr_idle();
917
918 apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
Cyrill Gorcunov6f6da972008-08-15 23:05:19 +0400919 apic_write(APIC_ICR, APIC_DEST_ALLINC |
920 APIC_INT_LEVELTRIG | APIC_DM_INIT);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800921}
922
923/*
924 * An initial setup of the virtual wire mode.
925 */
926void __init init_bsp_APIC(void)
927{
928 unsigned long value;
929
930 /*
931 * Don't do the setup now if we have a SMP BIOS as the
932 * through-I/O-APIC virtual wire mode might be active.
933 */
934 if (smp_found_config || !cpu_has_apic)
935 return;
936
937 /*
938 * Do not trust the local APIC being empty at bootup.
939 */
940 clear_local_APIC();
941
942 /*
943 * Enable APIC.
944 */
945 value = apic_read(APIC_SPIV);
946 value &= ~APIC_VECTOR_MASK;
947 value |= APIC_SPIV_APIC_ENABLED;
948
949 /* This bit is reserved on P4/Xeon and should be cleared */
950 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
951 (boot_cpu_data.x86 == 15))
952 value &= ~APIC_SPIV_FOCUS_DISABLED;
953 else
954 value |= APIC_SPIV_FOCUS_DISABLED;
955 value |= SPURIOUS_APIC_VECTOR;
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100956 apic_write(APIC_SPIV, value);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800957
958 /*
959 * Set up the virtual wire mode.
960 */
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100961 apic_write(APIC_LVT0, APIC_DM_EXTINT);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800962 value = APIC_DM_NMI;
963 if (!lapic_is_integrated()) /* 82489DX */
964 value |= APIC_LVT_LEVEL_TRIGGER;
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100965 apic_write(APIC_LVT1, value);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800966}
967
Ingo Molnara4928cf2008-04-23 13:20:56 +0200968static void __cpuinit lapic_setup_esr(void)
Glauber de Oliveira Costadf7939a2008-03-19 14:25:48 -0300969{
970 unsigned long oldvalue, value, maxlvt;
971 if (lapic_is_integrated() && !esr_disable) {
972 /* !82489DX */
973 maxlvt = lapic_get_maxlvt();
974 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
975 apic_write(APIC_ESR, 0);
976 oldvalue = apic_read(APIC_ESR);
977
978 /* enables sending errors */
979 value = ERROR_APIC_VECTOR;
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100980 apic_write(APIC_LVTERR, value);
Glauber de Oliveira Costadf7939a2008-03-19 14:25:48 -0300981 /*
982 * spec says clear errors after enabling vector.
983 */
984 if (maxlvt > 3)
985 apic_write(APIC_ESR, 0);
986 value = apic_read(APIC_ESR);
987 if (value != oldvalue)
988 apic_printk(APIC_VERBOSE, "ESR value before enabling "
989 "vector: 0x%08lx after: 0x%08lx\n",
990 oldvalue, value);
991 } else {
992 if (esr_disable)
993 /*
994 * Something untraceable is creating bad interrupts on
995 * secondary quads ... for the moment, just leave the
996 * ESR disabled - we can't do anything useful with the
997 * errors anyway - mbligh
998 */
999 printk(KERN_INFO "Leaving ESR disabled.\n");
1000 else
1001 printk(KERN_INFO "No ESR for 82489DX.\n");
1002 }
1003}
1004
1005
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001006/**
1007 * setup_local_APIC - setup the local APIC
1008 */
Adrian Bunkd5337982007-12-19 23:20:18 +01001009void __cpuinit setup_local_APIC(void)
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001010{
Glauber de Oliveira Costadf7939a2008-03-19 14:25:48 -03001011 unsigned long value, integrated;
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001012 int i, j;
1013
1014 /* Pound the ESR really hard over the head with a big hammer - mbligh */
1015 if (esr_disable) {
1016 apic_write(APIC_ESR, 0);
1017 apic_write(APIC_ESR, 0);
1018 apic_write(APIC_ESR, 0);
1019 apic_write(APIC_ESR, 0);
1020 }
1021
1022 integrated = lapic_is_integrated();
1023
1024 /*
1025 * Double-check whether this APIC is really registered.
1026 */
1027 if (!apic_id_registered())
Ingo Molnar22d5c672008-07-10 16:29:28 +02001028 WARN_ON_ONCE(1);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001029
1030 /*
1031 * Intel recommends to set DFR, LDR and TPR before enabling
1032 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
1033 * document number 292116). So here it goes...
1034 */
1035 init_apic_ldr();
1036
1037 /*
1038 * Set Task Priority to 'accept all'. We never change this
1039 * later on.
1040 */
1041 value = apic_read(APIC_TASKPRI);
1042 value &= ~APIC_TPRI_MASK;
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01001043 apic_write(APIC_TASKPRI, value);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001044
1045 /*
1046 * After a crash, we no longer service the interrupts and a pending
1047 * interrupt from previous kernel might still have ISR bit set.
1048 *
1049 * Most probably by now CPU has serviced that pending interrupt and
1050 * it might not have done the ack_APIC_irq() because it thought,
1051 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
1052 * does not clear the ISR bit and cpu thinks it has already serivced
1053 * the interrupt. Hence a vector might get locked. It was noticed
1054 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
1055 */
1056 for (i = APIC_ISR_NR - 1; i >= 0; i--) {
1057 value = apic_read(APIC_ISR + i*0x10);
1058 for (j = 31; j >= 0; j--) {
1059 if (value & (1<<j))
1060 ack_APIC_irq();
1061 }
1062 }
1063
1064 /*
1065 * Now that we are all set up, enable the APIC
1066 */
1067 value = apic_read(APIC_SPIV);
1068 value &= ~APIC_VECTOR_MASK;
1069 /*
1070 * Enable APIC
1071 */
1072 value |= APIC_SPIV_APIC_ENABLED;
1073
1074 /*
1075 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
1076 * certain networking cards. If high frequency interrupts are
1077 * happening on a particular IOAPIC pin, plus the IOAPIC routing
1078 * entry is masked/unmasked at a high rate as well then sooner or
1079 * later IOAPIC line gets 'stuck', no more interrupts are received
1080 * from the device. If focus CPU is disabled then the hang goes
1081 * away, oh well :-(
1082 *
1083 * [ This bug can be reproduced easily with a level-triggered
1084 * PCI Ne2000 networking cards and PII/PIII processors, dual
1085 * BX chipset. ]
1086 */
1087 /*
1088 * Actually disabling the focus CPU check just makes the hang less
1089 * frequent as it makes the interrupt distributon model be more
1090 * like LRU than MRU (the short-term load is more even across CPUs).
1091 * See also the comment in end_level_ioapic_irq(). --macro
1092 */
1093
1094 /* Enable focus processor (bit==0) */
1095 value &= ~APIC_SPIV_FOCUS_DISABLED;
1096
1097 /*
1098 * Set spurious IRQ vector
1099 */
1100 value |= SPURIOUS_APIC_VECTOR;
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01001101 apic_write(APIC_SPIV, value);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001102
1103 /*
1104 * Set up LVT0, LVT1:
1105 *
1106 * set up through-local-APIC on the BP's LINT0. This is not
Simon Arlott27b46d72007-10-20 01:13:56 +02001107 * strictly necessary in pure symmetric-IO mode, but sometimes
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001108 * we delegate interrupts to the 8259A.
1109 */
1110 /*
1111 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
1112 */
1113 value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
1114 if (!smp_processor_id() && (pic_mode || !value)) {
1115 value = APIC_DM_EXTINT;
1116 apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
1117 smp_processor_id());
1118 } else {
1119 value = APIC_DM_EXTINT | APIC_LVT_MASKED;
1120 apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
1121 smp_processor_id());
1122 }
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01001123 apic_write(APIC_LVT0, value);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001124
1125 /*
1126 * only the BP should see the LINT1 NMI signal, obviously.
1127 */
1128 if (!smp_processor_id())
1129 value = APIC_DM_NMI;
1130 else
1131 value = APIC_DM_NMI | APIC_LVT_MASKED;
1132 if (!integrated) /* 82489DX */
1133 value |= APIC_LVT_LEVEL_TRIGGER;
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01001134 apic_write(APIC_LVT1, value);
Glauber de Oliveira Costaac60aae2008-03-19 14:25:49 -03001135}
1136
1137void __cpuinit end_local_APIC_setup(void)
1138{
1139 unsigned long value;
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001140
Glauber de Oliveira Costadf7939a2008-03-19 14:25:48 -03001141 lapic_setup_esr();
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001142 /* Disable the local apic timer */
1143 value = apic_read(APIC_LVTT);
1144 value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01001145 apic_write(APIC_LVTT, value);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001146
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001147 setup_apic_nmi_watchdog(NULL);
1148 apic_pm_activate();
1149}
1150
1151/*
1152 * Detect and initialize APIC
1153 */
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01001154static int __init detect_init_APIC(void)
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001155{
1156 u32 h, l, features;
1157
1158 /* Disabled by kernel option? */
Yinghai Lu914bebf2008-06-29 00:06:37 -07001159 if (disable_apic)
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001160 return -1;
1161
1162 switch (boot_cpu_data.x86_vendor) {
1163 case X86_VENDOR_AMD:
1164 if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
1165 (boot_cpu_data.x86 == 15))
1166 break;
1167 goto no_apic;
1168 case X86_VENDOR_INTEL:
1169 if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
1170 (boot_cpu_data.x86 == 5 && cpu_has_apic))
1171 break;
1172 goto no_apic;
1173 default:
1174 goto no_apic;
1175 }
1176
1177 if (!cpu_has_apic) {
1178 /*
1179 * Over-ride BIOS and try to enable the local APIC only if
1180 * "lapic" specified.
1181 */
Yinghai Lu914bebf2008-06-29 00:06:37 -07001182 if (!force_enable_local_apic) {
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001183 printk(KERN_INFO "Local APIC disabled by BIOS -- "
1184 "you can enable it with \"lapic\"\n");
1185 return -1;
1186 }
1187 /*
1188 * Some BIOSes disable the local APIC in the APIC_BASE
1189 * MSR. This can only be done in software for Intel P6 or later
1190 * and AMD K7 (Model > 1) or later.
1191 */
1192 rdmsr(MSR_IA32_APICBASE, l, h);
1193 if (!(l & MSR_IA32_APICBASE_ENABLE)) {
1194 printk(KERN_INFO
1195 "Local APIC disabled by BIOS -- reenabling.\n");
1196 l &= ~MSR_IA32_APICBASE_BASE;
1197 l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
1198 wrmsr(MSR_IA32_APICBASE, l, h);
1199 enabled_via_apicbase = 1;
1200 }
1201 }
1202 /*
1203 * The APIC feature bit should now be enabled
1204 * in `cpuid'
1205 */
1206 features = cpuid_edx(1);
1207 if (!(features & (1 << X86_FEATURE_APIC))) {
1208 printk(KERN_WARNING "Could not enable APIC!\n");
1209 return -1;
1210 }
Jeremy Fitzhardinge53756d32008-01-30 13:30:55 +01001211 set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001212 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1213
1214 /* The BIOS may have set up the APIC at some other address */
1215 rdmsr(MSR_IA32_APICBASE, l, h);
1216 if (l & MSR_IA32_APICBASE_ENABLE)
1217 mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
1218
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001219 printk(KERN_INFO "Found and enabled local APIC!\n");
1220
1221 apic_pm_activate();
1222
1223 return 0;
1224
1225no_apic:
1226 printk(KERN_INFO "No local APIC present or hardware disabled\n");
1227 return -1;
1228}
1229
1230/**
1231 * init_apic_mappings - initialize APIC mappings
1232 */
1233void __init init_apic_mappings(void)
1234{
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001235 /*
1236 * If no local APIC can be found then set up a fake all
1237 * zeroes page to simulate the local APIC and another
1238 * one for the IO-APIC.
1239 */
1240 if (!smp_found_config && detect_init_APIC()) {
1241 apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
1242 apic_phys = __pa(apic_phys);
1243 } else
1244 apic_phys = mp_lapic_addr;
1245
1246 set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
1247 printk(KERN_DEBUG "mapped APIC to %08lx (%08lx)\n", APIC_BASE,
1248 apic_phys);
1249
1250 /*
1251 * Fetch the APIC ID of the BSP in case we have a
1252 * default configuration (or the MP table is broken).
1253 */
1254 if (boot_cpu_physical_apicid == -1U)
Yinghai Lu4c9961d2008-07-11 18:44:16 -07001255 boot_cpu_physical_apicid = read_apic_id();
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001256
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257}
1258
1259/*
Linus Torvalds1e4c85f2005-10-31 19:16:17 -08001260 * This initializes the IO-APIC and APIC hardware if this is
1261 * a UP kernel.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001262 */
Alexey Starikovskiye81b2c62008-03-27 23:54:31 +03001263
1264int apic_version[MAX_APICS];
1265
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01001266int __init APIC_init_uniprocessor(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001267{
Linus Torvalds1e4c85f2005-10-31 19:16:17 -08001268 if (!smp_found_config && !cpu_has_apic)
Eric W. Biedermanf2b36db2005-10-30 14:59:41 -08001269 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001270
1271 /*
Linus Torvalds1e4c85f2005-10-31 19:16:17 -08001272 * Complain if the BIOS pretends there is one.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273 */
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001274 if (!cpu_has_apic &&
1275 APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001276 printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001277 boot_cpu_physical_apicid);
Jeremy Fitzhardinge53756d32008-01-30 13:30:55 +01001278 clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001279 return -1;
1280 }
1281
1282 verify_local_APIC();
1283
1284 connect_bsp_APIC();
Linus Torvalds1e4c85f2005-10-31 19:16:17 -08001285
Vivek Goyalbe0d03f2006-05-20 15:00:21 -07001286 /*
1287 * Hack: In case of kdump, after a crash, kernel might be booting
1288 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
1289 * might be zero if read from MP tables. Get it from LAPIC.
1290 */
1291#ifdef CONFIG_CRASH_DUMP
Yinghai Lu4c9961d2008-07-11 18:44:16 -07001292 boot_cpu_physical_apicid = read_apic_id();
Vivek Goyalbe0d03f2006-05-20 15:00:21 -07001293#endif
Jack Steinerb6df1b82008-06-19 21:51:05 -05001294 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
Linus Torvalds1e4c85f2005-10-31 19:16:17 -08001295
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296 setup_local_APIC();
1297
Maciej W. Rozyckiacae7d92008-06-06 03:27:49 +01001298#ifdef CONFIG_X86_IO_APIC
1299 if (!smp_found_config || skip_ioapic_setup || !nr_ioapics)
1300#endif
1301 localise_nmi_watchdog();
Glauber de Oliveira Costaac60aae2008-03-19 14:25:49 -03001302 end_local_APIC_setup();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303#ifdef CONFIG_X86_IO_APIC
Linus Torvalds1e4c85f2005-10-31 19:16:17 -08001304 if (smp_found_config)
1305 if (!skip_ioapic_setup && nr_ioapics)
1306 setup_IO_APIC();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001307#endif
Zachary Amsdenbbab4f32007-02-13 13:26:21 +01001308 setup_boot_clock();
Linus Torvalds1e4c85f2005-10-31 19:16:17 -08001309
1310 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001311}
Rusty Russell1a3f2392006-09-26 10:52:32 +02001312
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001313/*
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001314 * Local APIC interrupts
1315 */
1316
1317/*
1318 * This interrupt should _never_ happen with our APIC/SMP architecture
1319 */
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001320void smp_spurious_interrupt(struct pt_regs *regs)
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001321{
1322 unsigned long v;
1323
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001324 irq_enter();
1325 /*
1326 * Check if this really is a spurious interrupt and ACK it
1327 * if it is a vectored one. Just in case...
1328 * Spurious interrupts should not be ACKed.
1329 */
1330 v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
1331 if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
1332 ack_APIC_irq();
1333
1334 /* see sw-dev-man vol 3, chapter 7.4.13.5 */
1335 printk(KERN_INFO "spurious APIC interrupt on CPU#%d, "
1336 "should never happen.\n", smp_processor_id());
Joe Korty38e760a2007-10-17 18:04:40 +02001337 __get_cpu_var(irq_stat).irq_spurious_count++;
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001338 irq_exit();
1339}
1340
1341/*
1342 * This interrupt should never happen with our APIC/SMP architecture
1343 */
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001344void smp_error_interrupt(struct pt_regs *regs)
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001345{
1346 unsigned long v, v1;
1347
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001348 irq_enter();
1349 /* First tickle the hardware, only then report what went on. -- REW */
1350 v = apic_read(APIC_ESR);
1351 apic_write(APIC_ESR, 0);
1352 v1 = apic_read(APIC_ESR);
1353 ack_APIC_irq();
1354 atomic_inc(&irq_err_count);
1355
1356 /* Here is what the APIC error bits mean:
1357 0: Send CS error
1358 1: Receive CS error
1359 2: Send accept error
1360 3: Receive accept error
1361 4: Reserved
1362 5: Send illegal vector
1363 6: Received illegal vector
1364 7: Illegal register address
1365 */
Hiroshi Shimamotoff8a03a2008-01-30 13:32:36 +01001366 printk(KERN_DEBUG "APIC error on CPU%d: %02lx(%02lx)\n",
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001367 smp_processor_id(), v , v1);
1368 irq_exit();
1369}
1370
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001371/**
1372 * connect_bsp_APIC - attach the APIC to the interrupt system
1373 */
1374void __init connect_bsp_APIC(void)
1375{
1376 if (pic_mode) {
1377 /*
1378 * Do not trust the local APIC being empty at bootup.
1379 */
1380 clear_local_APIC();
1381 /*
1382 * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
1383 * local APIC to INT and NMI lines.
1384 */
1385 apic_printk(APIC_VERBOSE, "leaving PIC mode, "
1386 "enabling APIC mode.\n");
1387 outb(0x70, 0x22);
1388 outb(0x01, 0x23);
1389 }
1390 enable_apic_mode();
1391}
1392
1393/**
1394 * disconnect_bsp_APIC - detach the APIC from the interrupt system
1395 * @virt_wire_setup: indicates, whether virtual wire mode is selected
1396 *
1397 * Virtual wire mode is necessary to deliver legacy interrupts even when the
1398 * APIC is disabled.
1399 */
1400void disconnect_bsp_APIC(int virt_wire_setup)
1401{
1402 if (pic_mode) {
1403 /*
1404 * Put the board back into PIC mode (has an effect only on
1405 * certain older boards). Note that APIC interrupts, including
1406 * IPIs, won't work beyond this point! The only exception are
1407 * INIT IPIs.
1408 */
1409 apic_printk(APIC_VERBOSE, "disabling APIC mode, "
1410 "entering PIC mode.\n");
1411 outb(0x70, 0x22);
1412 outb(0x00, 0x23);
1413 } else {
1414 /* Go back to Virtual Wire compatibility mode */
1415 unsigned long value;
1416
1417 /* For the spurious interrupt use vector F, and enable it */
1418 value = apic_read(APIC_SPIV);
1419 value &= ~APIC_VECTOR_MASK;
1420 value |= APIC_SPIV_APIC_ENABLED;
1421 value |= 0xf;
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01001422 apic_write(APIC_SPIV, value);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001423
1424 if (!virt_wire_setup) {
1425 /*
1426 * For LVT0 make it edge triggered, active high,
1427 * external and enabled
1428 */
1429 value = apic_read(APIC_LVT0);
1430 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1431 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
Hiroshi Shimamotoff8a03a2008-01-30 13:32:36 +01001432 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001433 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1434 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01001435 apic_write(APIC_LVT0, value);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001436 } else {
1437 /* Disable LVT0 */
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01001438 apic_write(APIC_LVT0, APIC_LVT_MASKED);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001439 }
1440
1441 /*
1442 * For LVT1 make it edge triggered, active high, nmi and
1443 * enabled
1444 */
1445 value = apic_read(APIC_LVT1);
1446 value &= ~(
1447 APIC_MODE_MASK | APIC_SEND_PENDING |
1448 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1449 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1450 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1451 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01001452 apic_write(APIC_LVT1, value);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001453 }
1454}
1455
Alexey Starikovskiy903dcb52008-03-27 23:55:22 +03001456unsigned int __cpuinitdata maxcpus = NR_CPUS;
1457
1458void __cpuinit generic_processor_info(int apicid, int version)
1459{
1460 int cpu;
1461 cpumask_t tmp_map;
1462 physid_mask_t phys_cpu;
1463
1464 /*
1465 * Validate version
1466 */
1467 if (version == 0x0) {
1468 printk(KERN_WARNING "BIOS bug, APIC version is 0 for CPU#%d! "
1469 "fixing up to 0x10. (tell your hw vendor)\n",
1470 version);
1471 version = 0x10;
1472 }
1473 apic_version[apicid] = version;
1474
1475 phys_cpu = apicid_to_cpu_present(apicid);
1476 physids_or(phys_cpu_present_map, phys_cpu_present_map, phys_cpu);
1477
1478 if (num_processors >= NR_CPUS) {
1479 printk(KERN_WARNING "WARNING: NR_CPUS limit of %i reached."
1480 " Processor ignored.\n", NR_CPUS);
1481 return;
1482 }
1483
1484 if (num_processors >= maxcpus) {
1485 printk(KERN_WARNING "WARNING: maxcpus limit of %i reached."
1486 " Processor ignored.\n", maxcpus);
1487 return;
1488 }
1489
1490 num_processors++;
1491 cpus_complement(tmp_map, cpu_present_map);
1492 cpu = first_cpu(tmp_map);
1493
1494 if (apicid == boot_cpu_physical_apicid)
1495 /*
1496 * x86_bios_cpu_apicid is required to have processors listed
1497 * in same order as logical cpu numbers. Hence the first
1498 * entry is BSP, and so on.
1499 */
1500 cpu = 0;
1501
Yinghai Lue0da3362008-06-08 18:29:22 -07001502 if (apicid > max_physical_apicid)
1503 max_physical_apicid = apicid;
1504
Alexey Starikovskiy903dcb52008-03-27 23:55:22 +03001505 /*
1506 * Would be preferable to switch to bigsmp when CONFIG_HOTPLUG_CPU=y
1507 * but we need to work other dependencies like SMP_SUSPEND etc
1508 * before this can be done without some confusion.
1509 * if (CPU_HOTPLUG_ENABLED || num_processors > 8)
1510 * - Ashok Raj <ashok.raj@intel.com>
1511 */
Yinghai Lue0da3362008-06-08 18:29:22 -07001512 if (max_physical_apicid >= 8) {
Alexey Starikovskiy903dcb52008-03-27 23:55:22 +03001513 switch (boot_cpu_data.x86_vendor) {
1514 case X86_VENDOR_INTEL:
1515 if (!APIC_XAPIC(version)) {
1516 def_to_bigsmp = 0;
1517 break;
1518 }
1519 /* If P4 and above fall through */
1520 case X86_VENDOR_AMD:
1521 def_to_bigsmp = 1;
1522 }
1523 }
1524#ifdef CONFIG_SMP
1525 /* are we being called early in kernel startup? */
Mike Travis23ca4bb2008-05-12 21:21:12 +02001526 if (early_per_cpu_ptr(x86_cpu_to_apicid)) {
1527 u16 *cpu_to_apicid = early_per_cpu_ptr(x86_cpu_to_apicid);
1528 u16 *bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
Alexey Starikovskiy903dcb52008-03-27 23:55:22 +03001529
1530 cpu_to_apicid[cpu] = apicid;
1531 bios_cpu_apicid[cpu] = apicid;
1532 } else {
1533 per_cpu(x86_cpu_to_apicid, cpu) = apicid;
1534 per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
1535 }
1536#endif
1537 cpu_set(cpu, cpu_possible_map);
1538 cpu_set(cpu, cpu_present_map);
1539}
1540
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001541/*
1542 * Power management
1543 */
1544#ifdef CONFIG_PM
1545
1546static struct {
1547 int active;
1548 /* r/w apic fields */
1549 unsigned int apic_id;
1550 unsigned int apic_taskpri;
1551 unsigned int apic_ldr;
1552 unsigned int apic_dfr;
1553 unsigned int apic_spiv;
1554 unsigned int apic_lvtt;
1555 unsigned int apic_lvtpc;
1556 unsigned int apic_lvt0;
1557 unsigned int apic_lvt1;
1558 unsigned int apic_lvterr;
1559 unsigned int apic_tmict;
1560 unsigned int apic_tdcr;
1561 unsigned int apic_thmr;
1562} apic_pm_state;
1563
1564static int lapic_suspend(struct sys_device *dev, pm_message_t state)
1565{
1566 unsigned long flags;
1567 int maxlvt;
1568
1569 if (!apic_pm_state.active)
1570 return 0;
1571
1572 maxlvt = lapic_get_maxlvt();
1573
1574 apic_pm_state.apic_id = apic_read(APIC_ID);
1575 apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
1576 apic_pm_state.apic_ldr = apic_read(APIC_LDR);
1577 apic_pm_state.apic_dfr = apic_read(APIC_DFR);
1578 apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
1579 apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
1580 if (maxlvt >= 4)
1581 apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
1582 apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
1583 apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
1584 apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
1585 apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
1586 apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
1587#ifdef CONFIG_X86_MCE_P4THERMAL
1588 if (maxlvt >= 5)
1589 apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
1590#endif
1591
1592 local_irq_save(flags);
1593 disable_local_APIC();
1594 local_irq_restore(flags);
1595 return 0;
1596}
1597
1598static int lapic_resume(struct sys_device *dev)
1599{
1600 unsigned int l, h;
1601 unsigned long flags;
1602 int maxlvt;
1603
1604 if (!apic_pm_state.active)
1605 return 0;
1606
1607 maxlvt = lapic_get_maxlvt();
1608
1609 local_irq_save(flags);
1610
1611 /*
1612 * Make sure the APICBASE points to the right address
1613 *
1614 * FIXME! This will be wrong if we ever support suspend on
1615 * SMP! We'll need to do this as part of the CPU restore!
1616 */
1617 rdmsr(MSR_IA32_APICBASE, l, h);
1618 l &= ~MSR_IA32_APICBASE_BASE;
1619 l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
1620 wrmsr(MSR_IA32_APICBASE, l, h);
1621
1622 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
1623 apic_write(APIC_ID, apic_pm_state.apic_id);
1624 apic_write(APIC_DFR, apic_pm_state.apic_dfr);
1625 apic_write(APIC_LDR, apic_pm_state.apic_ldr);
1626 apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
1627 apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
1628 apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
1629 apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
1630#ifdef CONFIG_X86_MCE_P4THERMAL
1631 if (maxlvt >= 5)
1632 apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
1633#endif
1634 if (maxlvt >= 4)
1635 apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
1636 apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
1637 apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
1638 apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
1639 apic_write(APIC_ESR, 0);
1640 apic_read(APIC_ESR);
1641 apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
1642 apic_write(APIC_ESR, 0);
1643 apic_read(APIC_ESR);
1644 local_irq_restore(flags);
1645 return 0;
1646}
1647
1648/*
1649 * This device has no shutdown method - fully functioning local APICs
1650 * are needed on every CPU up until machine_halt/restart/poweroff.
1651 */
1652
1653static struct sysdev_class lapic_sysclass = {
Kay Sieversaf5ca3f2007-12-20 02:09:39 +01001654 .name = "lapic",
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001655 .resume = lapic_resume,
1656 .suspend = lapic_suspend,
1657};
1658
1659static struct sys_device device_lapic = {
1660 .id = 0,
1661 .cls = &lapic_sysclass,
1662};
1663
1664static void __devinit apic_pm_activate(void)
1665{
1666 apic_pm_state.active = 1;
1667}
1668
1669static int __init init_lapic_sysfs(void)
1670{
1671 int error;
1672
1673 if (!cpu_has_apic)
1674 return 0;
1675 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
1676
1677 error = sysdev_class_register(&lapic_sysclass);
1678 if (!error)
1679 error = sysdev_register(&device_lapic);
1680 return error;
1681}
1682device_initcall(init_lapic_sysfs);
1683
1684#else /* CONFIG_PM */
1685
1686static void apic_pm_activate(void) { }
1687
1688#endif /* CONFIG_PM */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001689
1690/*
1691 * APIC command line parameters
1692 */
1693static int __init parse_lapic(char *arg)
1694{
Yinghai Lu914bebf2008-06-29 00:06:37 -07001695 force_enable_local_apic = 1;
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001696 return 0;
1697}
1698early_param("lapic", parse_lapic);
1699
1700static int __init parse_nolapic(char *arg)
1701{
Yinghai Lu914bebf2008-06-29 00:06:37 -07001702 disable_apic = 1;
Yinghai Lu9175fc02008-07-21 01:38:14 -07001703 setup_clear_cpu_cap(X86_FEATURE_APIC);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001704 return 0;
1705}
1706early_param("nolapic", parse_nolapic);
1707
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02001708static int __init parse_disable_apic_timer(char *arg)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001709{
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02001710 disable_apic_timer = 1;
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001711 return 0;
1712}
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02001713early_param("noapictimer", parse_disable_apic_timer);
1714
1715static int __init parse_nolapic_timer(char *arg)
1716{
1717 disable_apic_timer = 1;
1718 return 0;
1719}
1720early_param("nolapic_timer", parse_nolapic_timer);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001721
1722static int __init parse_lapic_timer_c2_ok(char *arg)
1723{
1724 local_apic_timer_c2_ok = 1;
1725 return 0;
1726}
1727early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
1728
Rene Herman48d97cb2008-08-11 19:20:17 +02001729static int __init apic_set_verbosity(char *arg)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001730{
Rene Herman48d97cb2008-08-11 19:20:17 +02001731 if (!arg)
1732 return -EINVAL;
1733
1734 if (strcmp(arg, "debug") == 0)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001735 apic_verbosity = APIC_DEBUG;
Rene Herman48d97cb2008-08-11 19:20:17 +02001736 else if (strcmp(arg, "verbose") == 0)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001737 apic_verbosity = APIC_VERBOSE;
Rene Herman48d97cb2008-08-11 19:20:17 +02001738
Rene Hermanfb6bef82008-08-11 17:45:53 +02001739 return 0;
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001740}
Rene Hermanfb6bef82008-08-11 17:45:53 +02001741early_param("apic", apic_set_verbosity);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001742
Cyrill Gorcunov746f2eb2008-07-01 21:43:52 +04001743static int __init lapic_insert_resource(void)
1744{
1745 if (!apic_phys)
1746 return -1;
1747
1748 /* Put local APIC into the resource map. */
1749 lapic_resource.start = apic_phys;
1750 lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
1751 insert_resource(&iomem_resource, &lapic_resource);
1752
1753 return 0;
1754}
1755
1756/*
1757 * need call insert after e820_reserve_resources()
1758 * that is using request_resource
1759 */
1760late_initcall(lapic_insert_resource);