blob: 8331899a96f7e28bd25782af015a4bc267cb2f02 [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001/* Copyright (c) 2009-2011, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/io.h>
15#include <linux/errno.h>
16#include <linux/delay.h>
17#include <asm/processor.h>
18#include <mach/msm_iomap.h>
19#include "clock-dss-8960.h"
20
21/* HDMI PLL macros */
22#define HDMI_PHY_PLL_REFCLK_CFG (MSM_HDMI_BASE + 0x00000500)
23#define HDMI_PHY_PLL_CHRG_PUMP_CFG (MSM_HDMI_BASE + 0x00000504)
24#define HDMI_PHY_PLL_LOOP_FLT_CFG0 (MSM_HDMI_BASE + 0x00000508)
25#define HDMI_PHY_PLL_LOOP_FLT_CFG1 (MSM_HDMI_BASE + 0x0000050c)
26#define HDMI_PHY_PLL_IDAC_ADJ_CFG (MSM_HDMI_BASE + 0x00000510)
27#define HDMI_PHY_PLL_I_VI_KVCO_CFG (MSM_HDMI_BASE + 0x00000514)
28#define HDMI_PHY_PLL_PWRDN_B (MSM_HDMI_BASE + 0x00000518)
29#define HDMI_PHY_PLL_SDM_CFG0 (MSM_HDMI_BASE + 0x0000051c)
30#define HDMI_PHY_PLL_SDM_CFG1 (MSM_HDMI_BASE + 0x00000520)
31#define HDMI_PHY_PLL_SDM_CFG2 (MSM_HDMI_BASE + 0x00000524)
32#define HDMI_PHY_PLL_SDM_CFG3 (MSM_HDMI_BASE + 0x00000528)
33#define HDMI_PHY_PLL_SDM_CFG4 (MSM_HDMI_BASE + 0x0000052c)
34#define HDMI_PHY_PLL_SSC_CFG0 (MSM_HDMI_BASE + 0x00000530)
35#define HDMI_PHY_PLL_SSC_CFG1 (MSM_HDMI_BASE + 0x00000534)
36#define HDMI_PHY_PLL_SSC_CFG2 (MSM_HDMI_BASE + 0x00000538)
37#define HDMI_PHY_PLL_SSC_CFG3 (MSM_HDMI_BASE + 0x0000053c)
38#define HDMI_PHY_PLL_LOCKDET_CFG0 (MSM_HDMI_BASE + 0x00000540)
39#define HDMI_PHY_PLL_LOCKDET_CFG1 (MSM_HDMI_BASE + 0x00000544)
40#define HDMI_PHY_PLL_LOCKDET_CFG2 (MSM_HDMI_BASE + 0x00000548)
41#define HDMI_PHY_PLL_VCOCAL_CFG0 (MSM_HDMI_BASE + 0x0000054c)
42#define HDMI_PHY_PLL_VCOCAL_CFG1 (MSM_HDMI_BASE + 0x00000550)
43#define HDMI_PHY_PLL_VCOCAL_CFG2 (MSM_HDMI_BASE + 0x00000554)
44#define HDMI_PHY_PLL_VCOCAL_CFG3 (MSM_HDMI_BASE + 0x00000558)
45#define HDMI_PHY_PLL_VCOCAL_CFG4 (MSM_HDMI_BASE + 0x0000055c)
46#define HDMI_PHY_PLL_VCOCAL_CFG5 (MSM_HDMI_BASE + 0x00000560)
47#define HDMI_PHY_PLL_VCOCAL_CFG6 (MSM_HDMI_BASE + 0x00000564)
48#define HDMI_PHY_PLL_VCOCAL_CFG7 (MSM_HDMI_BASE + 0x00000568)
49#define HDMI_PHY_PLL_DEBUG_SEL (MSM_HDMI_BASE + 0x0000056c)
50#define HDMI_PHY_PLL_MISC0 (MSM_HDMI_BASE + 0x00000570)
51#define HDMI_PHY_PLL_MISC1 (MSM_HDMI_BASE + 0x00000574)
52#define HDMI_PHY_PLL_MISC2 (MSM_HDMI_BASE + 0x00000578)
53#define HDMI_PHY_PLL_MISC3 (MSM_HDMI_BASE + 0x0000057c)
54#define HDMI_PHY_PLL_MISC4 (MSM_HDMI_BASE + 0x00000580)
55#define HDMI_PHY_PLL_MISC5 (MSM_HDMI_BASE + 0x00000584)
56#define HDMI_PHY_PLL_MISC6 (MSM_HDMI_BASE + 0x00000588)
57#define HDMI_PHY_PLL_DEBUG_BUS0 (MSM_HDMI_BASE + 0x0000058c)
58#define HDMI_PHY_PLL_DEBUG_BUS1 (MSM_HDMI_BASE + 0x00000590)
59#define HDMI_PHY_PLL_DEBUG_BUS2 (MSM_HDMI_BASE + 0x00000594)
60#define HDMI_PHY_PLL_STATUS0 (MSM_HDMI_BASE + 0x00000598)
61#define HDMI_PHY_PLL_STATUS1 (MSM_HDMI_BASE + 0x0000059c)
62#define HDMI_PHY_CTRL (MSM_HDMI_BASE + 0x000002D4)
63#define HDMI_PHY_REG_0 (MSM_HDMI_BASE + 0x00000400)
64#define HDMI_PHY_REG_1 (MSM_HDMI_BASE + 0x00000404)
65#define HDMI_PHY_REG_2 (MSM_HDMI_BASE + 0x00000408)
66#define HDMI_PHY_REG_3 (MSM_HDMI_BASE + 0x0000040c)
67#define HDMI_PHY_REG_4 (MSM_HDMI_BASE + 0x00000410)
68#define HDMI_PHY_REG_5 (MSM_HDMI_BASE + 0x00000414)
69#define HDMI_PHY_REG_6 (MSM_HDMI_BASE + 0x00000418)
70#define HDMI_PHY_REG_7 (MSM_HDMI_BASE + 0x0000041c)
71#define HDMI_PHY_REG_8 (MSM_HDMI_BASE + 0x00000420)
72#define HDMI_PHY_REG_9 (MSM_HDMI_BASE + 0x00000424)
73#define HDMI_PHY_REG_10 (MSM_HDMI_BASE + 0x00000428)
74#define HDMI_PHY_REG_11 (MSM_HDMI_BASE + 0x0000042c)
75#define HDMI_PHY_REG_12 (MSM_HDMI_BASE + 0x00000430)
76#define HDMI_PHY_REG_BIST_CFG (MSM_HDMI_BASE + 0x00000434)
77#define HDMI_PHY_DEBUG_BUS_SEL (MSM_HDMI_BASE + 0x00000438)
78#define HDMI_PHY_REG_MISC0 (MSM_HDMI_BASE + 0x0000043c)
79#define HDMI_PHY_REG_13 (MSM_HDMI_BASE + 0x00000440)
80#define HDMI_PHY_REG_14 (MSM_HDMI_BASE + 0x00000444)
81#define HDMI_PHY_REG_15 (MSM_HDMI_BASE + 0x00000448)
82
83#define AHB_EN_REG (MSM_MMSS_CLK_CTL_BASE + 0x0008)
84
85/* HDMI PHY/PLL bit field macros */
86#define SW_RESET BIT(2)
87#define SW_RESET_PLL BIT(0)
88#define PWRDN_B BIT(7)
89
90#define PLL_PWRDN_B BIT(3)
91#define PD_PLL BIT(1)
92
93static unsigned current_rate;
94static unsigned hdmi_pll_on;
95
96int hdmi_pll_enable(void)
97{
98 unsigned int val;
99 u32 ahb_en_reg, ahb_enabled;
100
101 ahb_en_reg = readl_relaxed(AHB_EN_REG);
102 ahb_enabled = ahb_en_reg & BIT(4);
103 if (!ahb_enabled) {
104 writel_relaxed(ahb_en_reg | BIT(4), AHB_EN_REG);
Ravishangar Kalyanam700e3072012-01-19 15:57:54 -0800105 /* Make sure iface clock is enabled before register access */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700106 mb();
107 }
108
Ravishangar Kalyanam700e3072012-01-19 15:57:54 -0800109 /* Assert PLL S/W reset */
110 writel_relaxed(0x8D, HDMI_PHY_PLL_LOCKDET_CFG2);
111 writel_relaxed(0x10, HDMI_PHY_PLL_LOCKDET_CFG0);
112 writel_relaxed(0x1A, HDMI_PHY_PLL_LOCKDET_CFG1);
113 /* De-assert PLL S/W reset */
114 writel_relaxed(0x0D, HDMI_PHY_PLL_LOCKDET_CFG2);
115
116 val = readl_relaxed(HDMI_PHY_REG_12);
117 val |= BIT(5);
118 /* Assert PHY S/W reset */
119 writel_relaxed(val, HDMI_PHY_REG_12);
120 val &= ~BIT(5);
121 /* De-assert PHY S/W reset */
122 writel_relaxed(val, HDMI_PHY_REG_12);
123 writel_relaxed(0x3f, HDMI_PHY_REG_2);
124
125 val = readl_relaxed(HDMI_PHY_REG_12);
126 val |= PWRDN_B;
127 writel_relaxed(val, HDMI_PHY_REG_12);
128 /* Wait 10 us for enabling global power for PHY */
129 mb();
130 udelay(10);
131
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700132 val = readl_relaxed(HDMI_PHY_PLL_PWRDN_B);
133 val |= PLL_PWRDN_B;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700134 val &= ~PD_PLL;
135 writel_relaxed(val, HDMI_PHY_PLL_PWRDN_B);
Ravishangar Kalyanam700e3072012-01-19 15:57:54 -0800136 writel_relaxed(0x80, HDMI_PHY_REG_2);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700137
138 while (!(readl_relaxed(HDMI_PHY_PLL_STATUS0) & BIT(0)))
139 cpu_relax();
140
141 if (!ahb_enabled)
142 writel_relaxed(ahb_en_reg & ~BIT(4), AHB_EN_REG);
143 hdmi_pll_on = 1;
144 return 0;
145}
146
147void hdmi_pll_disable(void)
148{
149 unsigned int val;
150 u32 ahb_en_reg, ahb_enabled;
151
152 ahb_en_reg = readl_relaxed(AHB_EN_REG);
153 ahb_enabled = ahb_en_reg & BIT(4);
154 if (!ahb_enabled) {
155 writel_relaxed(ahb_en_reg | BIT(4), AHB_EN_REG);
156 mb();
157 }
158
Ravishangar Kalyanam700e3072012-01-19 15:57:54 -0800159 val = readl_relaxed(HDMI_PHY_REG_12);
160 val &= (~PWRDN_B);
161 writel_relaxed(val, HDMI_PHY_REG_12);
162
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700163 val = readl_relaxed(HDMI_PHY_PLL_PWRDN_B);
164 val |= PD_PLL;
Ravishangar Kalyanam700e3072012-01-19 15:57:54 -0800165 val &= (~PLL_PWRDN_B);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700166 writel_relaxed(val, HDMI_PHY_PLL_PWRDN_B);
Ravishangar Kalyanam700e3072012-01-19 15:57:54 -0800167 /* Make sure HDMI PHY/PLL are powered down */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700168 mb();
169
170 if (!ahb_enabled)
171 writel_relaxed(ahb_en_reg & ~BIT(4), AHB_EN_REG);
172 hdmi_pll_on = 0;
173}
174
175unsigned hdmi_pll_get_rate(void)
176{
177 return current_rate;
178}
179
180int hdmi_pll_set_rate(unsigned rate)
181{
182 unsigned int set_power_dwn = 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700183 u32 ahb_en_reg = readl_relaxed(AHB_EN_REG);
184 u32 ahb_enabled = ahb_en_reg & BIT(4);
185
186 if (!ahb_enabled) {
187 writel_relaxed(ahb_en_reg | BIT(4), AHB_EN_REG);
Ravishangar Kalyanam700e3072012-01-19 15:57:54 -0800188 /* Make sure iface clock is enabled before register access */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700189 mb();
190 }
191
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700192 if (hdmi_pll_on) {
193 hdmi_pll_disable();
194 set_power_dwn = 1;
195 }
196
197 switch (rate) {
198 case 27030000:
199 /* 480p60/480i60 case */
200 writel_relaxed(0x32, HDMI_PHY_PLL_REFCLK_CFG);
201 writel_relaxed(0x2, HDMI_PHY_PLL_CHRG_PUMP_CFG);
202 writel_relaxed(0x08, HDMI_PHY_PLL_LOOP_FLT_CFG0);
203 writel_relaxed(0x77, HDMI_PHY_PLL_LOOP_FLT_CFG1);
204 writel_relaxed(0x2C, HDMI_PHY_PLL_IDAC_ADJ_CFG);
205 writel_relaxed(0x6, HDMI_PHY_PLL_I_VI_KVCO_CFG);
206 writel_relaxed(0x7b, HDMI_PHY_PLL_SDM_CFG0);
207 writel_relaxed(0x01, HDMI_PHY_PLL_SDM_CFG1);
208 writel_relaxed(0x4C, HDMI_PHY_PLL_SDM_CFG2);
209 writel_relaxed(0xC0, HDMI_PHY_PLL_SDM_CFG3);
210 writel_relaxed(0x00, HDMI_PHY_PLL_SDM_CFG4);
211 writel_relaxed(0x9A, HDMI_PHY_PLL_SSC_CFG0);
212 writel_relaxed(0x00, HDMI_PHY_PLL_SSC_CFG1);
213 writel_relaxed(0x00, HDMI_PHY_PLL_SSC_CFG2);
214 writel_relaxed(0x00, HDMI_PHY_PLL_SSC_CFG3);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700215 writel_relaxed(0x2A, HDMI_PHY_PLL_VCOCAL_CFG0);
216 writel_relaxed(0x03, HDMI_PHY_PLL_VCOCAL_CFG1);
217 writel_relaxed(0x2B, HDMI_PHY_PLL_VCOCAL_CFG2);
218 writel_relaxed(0x00, HDMI_PHY_PLL_VCOCAL_CFG3);
219 writel_relaxed(0x86, HDMI_PHY_PLL_VCOCAL_CFG4);
220 writel_relaxed(0x00, HDMI_PHY_PLL_VCOCAL_CFG5);
221 writel_relaxed(0x33, HDMI_PHY_PLL_VCOCAL_CFG6);
222 writel_relaxed(0x00, HDMI_PHY_PLL_VCOCAL_CFG7);
223 break;
224
225 case 25200000:
226 /* 640x480p60 */
227 writel_relaxed(0x32, HDMI_PHY_PLL_REFCLK_CFG);
228 writel_relaxed(0x2, HDMI_PHY_PLL_CHRG_PUMP_CFG);
229 writel_relaxed(0x01, HDMI_PHY_PLL_LOOP_FLT_CFG0);
230 writel_relaxed(0x33, HDMI_PHY_PLL_LOOP_FLT_CFG1);
231 writel_relaxed(0x2C, HDMI_PHY_PLL_IDAC_ADJ_CFG);
232 writel_relaxed(0x6, HDMI_PHY_PLL_I_VI_KVCO_CFG);
233 writel_relaxed(0x77, HDMI_PHY_PLL_SDM_CFG0);
234 writel_relaxed(0x4C, HDMI_PHY_PLL_SDM_CFG1);
235 writel_relaxed(0x00, HDMI_PHY_PLL_SDM_CFG2);
236 writel_relaxed(0xC0, HDMI_PHY_PLL_SDM_CFG3);
237 writel_relaxed(0x00, HDMI_PHY_PLL_SDM_CFG4);
238 writel_relaxed(0x9A, HDMI_PHY_PLL_SSC_CFG0);
239 writel_relaxed(0x00, HDMI_PHY_PLL_SSC_CFG1);
240 writel_relaxed(0x00, HDMI_PHY_PLL_SSC_CFG2);
241 writel_relaxed(0x20, HDMI_PHY_PLL_SSC_CFG3);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700242 writel_relaxed(0xF4, HDMI_PHY_PLL_VCOCAL_CFG0);
243 writel_relaxed(0x02, HDMI_PHY_PLL_VCOCAL_CFG1);
244 writel_relaxed(0x2B, HDMI_PHY_PLL_VCOCAL_CFG2);
245 writel_relaxed(0x00, HDMI_PHY_PLL_VCOCAL_CFG3);
246 writel_relaxed(0x86, HDMI_PHY_PLL_VCOCAL_CFG4);
247 writel_relaxed(0x00, HDMI_PHY_PLL_VCOCAL_CFG5);
248 writel_relaxed(0x33, HDMI_PHY_PLL_VCOCAL_CFG6);
249 writel_relaxed(0x00, HDMI_PHY_PLL_VCOCAL_CFG7);
250 break;
251
252 case 27000000:
253 /* 576p50/576i50 case */
254 writel_relaxed(0x32, HDMI_PHY_PLL_REFCLK_CFG);
255 writel_relaxed(0x2, HDMI_PHY_PLL_CHRG_PUMP_CFG);
256 writel_relaxed(0x01, HDMI_PHY_PLL_LOOP_FLT_CFG0);
257 writel_relaxed(0x33, HDMI_PHY_PLL_LOOP_FLT_CFG1);
258 writel_relaxed(0x2C, HDMI_PHY_PLL_IDAC_ADJ_CFG);
259 writel_relaxed(0x6, HDMI_PHY_PLL_I_VI_KVCO_CFG);
260 writel_relaxed(0x7B, HDMI_PHY_PLL_SDM_CFG0);
261 writel_relaxed(0x01, HDMI_PHY_PLL_SDM_CFG1);
262 writel_relaxed(0x4C, HDMI_PHY_PLL_SDM_CFG2);
263 writel_relaxed(0xC0, HDMI_PHY_PLL_SDM_CFG3);
264 writel_relaxed(0x00, HDMI_PHY_PLL_SDM_CFG4);
265 writel_relaxed(0x9A, HDMI_PHY_PLL_SSC_CFG0);
266 writel_relaxed(0x00, HDMI_PHY_PLL_SSC_CFG1);
267 writel_relaxed(0x00, HDMI_PHY_PLL_SSC_CFG2);
268 writel_relaxed(0x00, HDMI_PHY_PLL_SSC_CFG3);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700269 writel_relaxed(0x2a, HDMI_PHY_PLL_VCOCAL_CFG0);
270 writel_relaxed(0x03, HDMI_PHY_PLL_VCOCAL_CFG1);
271 writel_relaxed(0x2B, HDMI_PHY_PLL_VCOCAL_CFG2);
272 writel_relaxed(0x00, HDMI_PHY_PLL_VCOCAL_CFG3);
273 writel_relaxed(0x86, HDMI_PHY_PLL_VCOCAL_CFG4);
274 writel_relaxed(0x00, HDMI_PHY_PLL_VCOCAL_CFG5);
275 writel_relaxed(0x33, HDMI_PHY_PLL_VCOCAL_CFG6);
276 writel_relaxed(0x00, HDMI_PHY_PLL_VCOCAL_CFG7);
277 break;
278
279 case 74250000:
280 /* 720p60/720p50/1080i60/1080i50
281 * 1080p24/1080p30/1080p25 case
282 */
283 writel_relaxed(0x12, HDMI_PHY_PLL_REFCLK_CFG);
284 writel_relaxed(0x01, HDMI_PHY_PLL_LOOP_FLT_CFG0);
285 writel_relaxed(0x33, HDMI_PHY_PLL_LOOP_FLT_CFG1);
286 writel_relaxed(0x76, HDMI_PHY_PLL_SDM_CFG0);
287 writel_relaxed(0xE6, HDMI_PHY_PLL_VCOCAL_CFG0);
288 writel_relaxed(0x02, HDMI_PHY_PLL_VCOCAL_CFG1);
289 break;
290
291 case 148500000:
292 /* 1080p60/1080p50 case */
293 writel_relaxed(0x2, HDMI_PHY_PLL_REFCLK_CFG);
294 writel_relaxed(0x2, HDMI_PHY_PLL_CHRG_PUMP_CFG);
295 writel_relaxed(0x01, HDMI_PHY_PLL_LOOP_FLT_CFG0);
296 writel_relaxed(0x33, HDMI_PHY_PLL_LOOP_FLT_CFG1);
297 writel_relaxed(0x2C, HDMI_PHY_PLL_IDAC_ADJ_CFG);
298 writel_relaxed(0x6, HDMI_PHY_PLL_I_VI_KVCO_CFG);
299 writel_relaxed(0x76, HDMI_PHY_PLL_SDM_CFG0);
300 writel_relaxed(0x01, HDMI_PHY_PLL_SDM_CFG1);
301 writel_relaxed(0x4C, HDMI_PHY_PLL_SDM_CFG2);
302 writel_relaxed(0xC0, HDMI_PHY_PLL_SDM_CFG3);
303 writel_relaxed(0x00, HDMI_PHY_PLL_SDM_CFG4);
304 writel_relaxed(0x9A, HDMI_PHY_PLL_SSC_CFG0);
305 writel_relaxed(0x00, HDMI_PHY_PLL_SSC_CFG1);
306 writel_relaxed(0x00, HDMI_PHY_PLL_SSC_CFG2);
307 writel_relaxed(0x00, HDMI_PHY_PLL_SSC_CFG3);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700308 writel_relaxed(0xe6, HDMI_PHY_PLL_VCOCAL_CFG0);
309 writel_relaxed(0x02, HDMI_PHY_PLL_VCOCAL_CFG1);
310 writel_relaxed(0x2B, HDMI_PHY_PLL_VCOCAL_CFG2);
311 writel_relaxed(0x00, HDMI_PHY_PLL_VCOCAL_CFG3);
312 writel_relaxed(0x86, HDMI_PHY_PLL_VCOCAL_CFG4);
313 writel_relaxed(0x00, HDMI_PHY_PLL_VCOCAL_CFG5);
314 writel_relaxed(0x33, HDMI_PHY_PLL_VCOCAL_CFG6);
315 writel_relaxed(0x00, HDMI_PHY_PLL_VCOCAL_CFG7);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700316 break;
317 }
318
Ravishangar Kalyanam700e3072012-01-19 15:57:54 -0800319 /* Make sure writes complete before disabling iface clock */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700320 mb();
321
322 if (set_power_dwn)
323 hdmi_pll_enable();
324
325 current_rate = rate;
326 if (!ahb_enabled)
327 writel_relaxed(ahb_en_reg & ~BIT(4), AHB_EN_REG);
328
329 return 0;
330}