blob: 51cc78f46e2912818f1e488a0928ea102efa314e [file] [log] [blame]
Vinay Kaliab5598742011-12-21 16:52:33 -08001/* Copyright (c) 2010-2012, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13#ifndef _VCD_DRIVER_PROPERTY_H_
14#define _VCD_DRIVER_PROPERTY_H_
15
16#define VCD_START_BASE 0x0
17#define VCD_I_LIVE (VCD_START_BASE + 0x1)
18#define VCD_I_CODEC (VCD_START_BASE + 0x2)
19#define VCD_I_FRAME_SIZE (VCD_START_BASE + 0x3)
20#define VCD_I_METADATA_ENABLE (VCD_START_BASE + 0x4)
21#define VCD_I_METADATA_HEADER (VCD_START_BASE + 0x5)
22#define VCD_I_PROFILE (VCD_START_BASE + 0x6)
23#define VCD_I_LEVEL (VCD_START_BASE + 0x7)
24#define VCD_I_BUFFER_FORMAT (VCD_START_BASE + 0x8)
25#define VCD_I_FRAME_RATE (VCD_START_BASE + 0x9)
26#define VCD_I_TARGET_BITRATE (VCD_START_BASE + 0xA)
27#define VCD_I_MULTI_SLICE (VCD_START_BASE + 0xB)
28#define VCD_I_ENTROPY_CTRL (VCD_START_BASE + 0xC)
29#define VCD_I_DEBLOCKING (VCD_START_BASE + 0xD)
30#define VCD_I_RATE_CONTROL (VCD_START_BASE + 0xE)
31#define VCD_I_QP_RANGE (VCD_START_BASE + 0xF)
32#define VCD_I_SESSION_QP (VCD_START_BASE + 0x10)
33#define VCD_I_INTRA_PERIOD (VCD_START_BASE + 0x11)
34#define VCD_I_VOP_TIMING (VCD_START_BASE + 0x12)
35#define VCD_I_SHORT_HEADER (VCD_START_BASE + 0x13)
36#define VCD_I_SEQ_HEADER (VCD_START_BASE + 0x14)
37#define VCD_I_HEADER_EXTENSION (VCD_START_BASE + 0x15)
38#define VCD_I_INTRA_REFRESH (VCD_START_BASE + 0x16)
39#define VCD_I_POST_FILTER (VCD_START_BASE + 0x17)
40#define VCD_I_PROGRESSIVE_ONLY (VCD_START_BASE + 0x18)
41#define VCD_I_OUTPUT_ORDER (VCD_START_BASE + 0x19)
42#define VCD_I_RECON_BUFFERS (VCD_START_BASE + 0x1A)
43#define VCD_I_FREE_RECON_BUFFERS (VCD_START_BASE + 0x1B)
44#define VCD_I_GET_RECON_BUFFER_SIZE (VCD_START_BASE + 0x1C)
45#define VCD_I_H264_MV_BUFFER (VCD_START_BASE + 0x1D)
46#define VCD_I_FREE_H264_MV_BUFFER (VCD_START_BASE + 0x1E)
47#define VCD_I_GET_H264_MV_SIZE (VCD_START_BASE + 0x1F)
48#define VCD_I_DEC_PICTYPE (VCD_START_BASE + 0x20)
49#define VCD_I_CONT_ON_RECONFIG (VCD_START_BASE + 0x21)
50#define VCD_I_META_BUFFER_MODE (VCD_START_BASE + 0x22)
51#define VCD_I_DISABLE_DMX (VCD_START_BASE + 0x23)
52#define VCD_I_DISABLE_DMX_SUPPORT (VCD_START_BASE + 0x24)
Arun Menon4093ccc2012-03-09 12:19:22 -080053#define VCD_I_ENABLE_SPS_PPS_FOR_IDR (VCD_START_BASE + 0x25)
Vinay Kalia700f5c22012-03-28 17:35:28 -070054#define VCD_REQ_PERF_LEVEL (VCD_START_BASE + 0x26)
Vinay Kaliab5598742011-12-21 16:52:33 -080055
56#define VCD_START_REQ (VCD_START_BASE + 0x1000)
57#define VCD_I_REQ_IFRAME (VCD_START_REQ + 0x1)
58
59#define VCD_I_RESERVED_BASE (VCD_START_BASE + 0x10000)
60
61struct vcd_property_hdr {
62 u32 prop_id;
63 size_t sz;
64};
65
66struct vcd_property_live {
67 u32 live;
68};
69
70enum vcd_codec {
71 VCD_CODEC_H264 = 0x1,
72 VCD_CODEC_H263 = 0x2,
73 VCD_CODEC_MPEG1 = 0x3,
74 VCD_CODEC_MPEG2 = 0x4,
75 VCD_CODEC_MPEG4 = 0x5,
76 VCD_CODEC_DIVX_3 = 0x6,
77 VCD_CODEC_DIVX_4 = 0x7,
78 VCD_CODEC_DIVX_5 = 0x8,
79 VCD_CODEC_DIVX_6 = 0x9,
80 VCD_CODEC_XVID = 0xA,
81 VCD_CODEC_VC1 = 0xB,
82 VCD_CODEC_VC1_RCV = 0xC
83};
84
85struct vcd_property_codec {
86 enum vcd_codec codec;
87};
88
89struct vcd_property_frame_size {
90 u32 width;
91 u32 height;
92 u32 stride;
93 u32 scan_lines;
94};
95
Vinay Kalia700f5c22012-03-28 17:35:28 -070096enum vcd_perf_level {
97 VCD_PERF_LEVEL0,
98 VCD_PERF_LEVEL1,
99 VCD_PERF_LEVEL2,
100};
Vinay Kaliab5598742011-12-21 16:52:33 -0800101
102#define VCD_METADATA_DATANONE 0x001
103#define VCD_METADATA_QCOMFILLER 0x002
104#define VCD_METADATA_QPARRAY 0x004
105#define VCD_METADATA_CONCEALMB 0x008
106#define VCD_METADATA_SEI 0x010
107#define VCD_METADATA_VUI 0x020
108#define VCD_METADATA_VC1 0x040
109#define VCD_METADATA_PASSTHROUGH 0x080
110#define VCD_METADATA_ENC_SLICE 0x100
111
112struct vcd_property_meta_data_enable {
113 u32 meta_data_enable_flag;
114};
115
116struct vcd_property_metadata_hdr {
117 u32 meta_data_id;
118 u32 version;
119 u32 port_index;
120 u32 type;
121};
122
123struct vcd_property_frame_rate {
124 u32 fps_denominator;
125 u32 fps_numerator;
126};
127
128struct vcd_property_target_bitrate {
129 u32 target_bitrate;
130};
131
Vinay Kalia700f5c22012-03-28 17:35:28 -0700132struct vcd_property_perf_level {
133 enum vcd_perf_level level;
134};
135
Vinay Kaliab5598742011-12-21 16:52:33 -0800136enum vcd_yuv_buffer_format {
137 VCD_BUFFER_FORMAT_NV12 = 0x1,
138 VCD_BUFFER_FORMAT_TILE_4x2 = 0x2,
139 VCD_BUFFER_FORMAT_NV12_16M2KA = 0x3,
140 VCD_BUFFER_FORMAT_TILE_1x1 = 0x4
141};
142
143struct vcd_property_buffer_format {
144 enum vcd_yuv_buffer_format buffer_format;
145};
146
147struct vcd_property_post_filter {
148 u32 post_filter;
149};
150
151enum vcd_codec_profile {
152 VCD_PROFILE_UNKNOWN = 0x0,
153 VCD_PROFILE_MPEG4_SP = 0x1,
154 VCD_PROFILE_MPEG4_ASP = 0x2,
155 VCD_PROFILE_H264_BASELINE = 0x3,
156 VCD_PROFILE_H264_MAIN = 0x4,
157 VCD_PROFILE_H264_HIGH = 0x5,
158 VCD_PROFILE_H263_BASELINE = 0x6,
159 VCD_PROFILE_VC1_SIMPLE = 0x7,
160 VCD_PROFILE_VC1_MAIN = 0x8,
161 VCD_PROFILE_VC1_ADVANCE = 0x9,
162 VCD_PROFILE_MPEG2_MAIN = 0xA,
163 VCD_PROFILE_MPEG2_SIMPLE = 0xB
164};
165
166struct vcd_property_profile {
167 enum vcd_codec_profile profile;
168};
169
170enum vcd_codec_level {
171 VCD_LEVEL_UNKNOWN = 0x0,
172 VCD_LEVEL_MPEG4_0 = 0x1,
173 VCD_LEVEL_MPEG4_0b = 0x2,
174 VCD_LEVEL_MPEG4_1 = 0x3,
175 VCD_LEVEL_MPEG4_2 = 0x4,
176 VCD_LEVEL_MPEG4_3 = 0x5,
177 VCD_LEVEL_MPEG4_3b = 0x6,
178 VCD_LEVEL_MPEG4_4 = 0x7,
179 VCD_LEVEL_MPEG4_4a = 0x8,
180 VCD_LEVEL_MPEG4_5 = 0x9,
181 VCD_LEVEL_MPEG4_6 = 0xA,
182 VCD_LEVEL_MPEG4_7 = 0xB,
183 VCD_LEVEL_MPEG4_X = 0xC,
184 VCD_LEVEL_H264_1 = 0x10,
185 VCD_LEVEL_H264_1b = 0x11,
186 VCD_LEVEL_H264_1p1 = 0x12,
187 VCD_LEVEL_H264_1p2 = 0x13,
188 VCD_LEVEL_H264_1p3 = 0x14,
189 VCD_LEVEL_H264_2 = 0x15,
190 VCD_LEVEL_H264_2p1 = 0x16,
191 VCD_LEVEL_H264_2p2 = 0x17,
192 VCD_LEVEL_H264_3 = 0x18,
193 VCD_LEVEL_H264_3p1 = 0x19,
194 VCD_LEVEL_H264_3p2 = 0x1A,
195 VCD_LEVEL_H264_4 = 0x1B,
196 VCD_LEVEL_H264_4p1 = 0x1C,
197 VCD_LEVEL_H264_4p2 = 0x1D,
198 VCD_LEVEL_H264_5 = 0x1E,
199 VCD_LEVEL_H264_5p1 = 0x1F,
200 VCD_LEVEL_H263_10 = 0x20,
201 VCD_LEVEL_H263_20 = 0x21,
202 VCD_LEVEL_H263_30 = 0x22,
203 VCD_LEVEL_H263_40 = 0x23,
204 VCD_LEVEL_H263_45 = 0x24,
205 VCD_LEVEL_H263_50 = 0x25,
206 VCD_LEVEL_H263_60 = 0x26,
207 VCD_LEVEL_H263_70 = 0x27,
208 VCD_LEVEL_H263_X = 0x28,
209 VCD_LEVEL_MPEG2_LOW = 0x30,
210 VCD_LEVEL_MPEG2_MAIN = 0x31,
211 VCD_LEVEL_MPEG2_HIGH_14 = 0x32,
212 VCD_LEVEL_MPEG2_HIGH = 0x33,
213 VCD_LEVEL_MPEG2_X = 0x34,
214 VCD_LEVEL_VC1_S_LOW = 0x40,
215 VCD_LEVEL_VC1_S_MEDIUM = 0x41,
216 VCD_LEVEL_VC1_M_LOW = 0x42,
217 VCD_LEVEL_VC1_M_MEDIUM = 0x43,
218 VCD_LEVEL_VC1_M_HIGH = 0x44,
219 VCD_LEVEL_VC1_A_0 = 0x45,
220 VCD_LEVEL_VC1_A_1 = 0x46,
221 VCD_LEVEL_VC1_A_2 = 0x47,
222 VCD_LEVEL_VC1_A_3 = 0x48,
223 VCD_LEVEL_VC1_A_4 = 0x49,
224 VCD_LEVEL_VC1_X = 0x4A
225};
226
227struct vcd_property_level {
228 enum vcd_codec_level level;
229};
230
231enum vcd_m_slice_sel {
232 VCD_MSLICE_OFF = 0x1,
233 VCD_MSLICE_BY_MB_COUNT = 0x2,
234 VCD_MSLICE_BY_BYTE_COUNT = 0x3,
235 VCD_MSLICE_BY_GOB = 0x4
236};
237
238struct vcd_property_multi_slice {
239 enum vcd_m_slice_sel m_slice_sel;
240 u32 m_slice_size;
241};
242
243enum vcd_entropy_sel {
244 VCD_ENTROPY_SEL_CAVLC = 0x1,
245 VCD_ENTROPY_SEL_CABAC = 0x2
246};
247
248enum vcd_cabac_model {
249 VCD_CABAC_MODEL_NUMBER_0 = 0x1,
250 VCD_CABAC_MODEL_NUMBER_1 = 0x2,
251 VCD_CABAC_MODEL_NUMBER_2 = 0x3
252};
253
254struct vcd_property_entropy_control {
255 enum vcd_entropy_sel entropy_sel;
256 enum vcd_cabac_model cabac_model;
257};
258
259enum vcd_db_config {
260 VCD_DB_ALL_BLOCKING_BOUNDARY = 0x1,
261 VCD_DB_DISABLE = 0x2,
262 VCD_DB_SKIP_SLICE_BOUNDARY = 0x3
263};
264struct vcd_property_db_config {
265 enum vcd_db_config db_config;
266 u32 slice_alpha_offset;
267 u32 slice_beta_offset;
268};
269
270enum vcd_rate_control {
271 VCD_RATE_CONTROL_OFF = 0x1,
272 VCD_RATE_CONTROL_VBR_VFR = 0x2,
273 VCD_RATE_CONTROL_VBR_CFR = 0x3,
274 VCD_RATE_CONTROL_CBR_VFR = 0x4,
275 VCD_RATE_CONTROL_CBR_CFR = 0x5
276};
277
278struct vcd_property_rate_control {
279 enum vcd_rate_control rate_control;
280};
281
282struct vcd_property_qp_range {
283 u32 max_qp;
284 u32 min_qp;
285};
286
287struct vcd_property_session_qp {
288 u32 i_frame_qp;
289 u32 p_frame_qp;
290 u32 b_frame_qp;
291};
292
293struct vcd_property_i_period {
294 u32 p_frames;
295 u32 b_frames;
296};
297
298struct vcd_property_vop_timing {
299 u32 vop_time_resolution;
300};
301
302struct vcd_property_short_header {
303 u32 short_header;
304};
305
306struct vcd_property_intra_refresh_mb_number {
307 u32 cir_mb_number;
308};
309
310struct vcd_property_req_i_frame {
311 u32 req_i_frame;
312};
313
314struct vcd_frame_rect {
315 u32 left;
316 u32 top;
317 u32 right;
318 u32 bottom;
319};
320
321struct vcd_property_dec_output_buffer {
322 struct vcd_frame_rect disp_frm;
323 struct vcd_property_frame_size frm_size;
324};
325
326enum vcd_output_order {
327 VCD_DEC_ORDER_DISPLAY = 0x0,
328 VCD_DEC_ORDER_DECODE = 0x1
329};
330
331struct vcd_property_enc_recon_buffer {
332 u8 *user_virtual_addr;
333 u8 *kernel_virtual_addr;
334 u8 *physical_addr;
335 u8 *dev_addr;
336 u32 buffer_size;
337 u32 ysize;
338 int pmem_fd;
339 u32 offset;
340 void *client_data;
341};
342
343struct vcd_property_h264_mv_buffer {
344 u8 *kernel_virtual_addr;
345 u8 *physical_addr;
346 u32 size;
347 u32 count;
348 int pmem_fd;
349 u32 offset;
350 u8 *dev_addr;
351 void *client_data;
352};
353
354struct vcd_property_buffer_size {
355 int width;
356 int height;
357 int size;
358 int alignment;
359};
360
Arun Menon4093ccc2012-03-09 12:19:22 -0800361struct vcd_property_sps_pps_for_idr_enable {
362 u32 sps_pps_for_idr_enable_flag;
363};
364
Vinay Kaliab5598742011-12-21 16:52:33 -0800365#endif