| Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 1 | /* | 
|  | 2 | * Copyright © 2007-2008 Intel Corporation | 
|  | 3 | *   Jesse Barnes <jesse.barnes@intel.com> | 
|  | 4 | * | 
|  | 5 | * Permission is hereby granted, free of charge, to any person obtaining a | 
|  | 6 | * copy of this software and associated documentation files (the "Software"), | 
|  | 7 | * to deal in the Software without restriction, including without limitation | 
|  | 8 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, | 
|  | 9 | * and/or sell copies of the Software, and to permit persons to whom the | 
|  | 10 | * Software is furnished to do so, subject to the following conditions: | 
|  | 11 | * | 
|  | 12 | * The above copyright notice and this permission notice shall be included in | 
|  | 13 | * all copies or substantial portions of the Software. | 
|  | 14 | * | 
|  | 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | 
|  | 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | 
|  | 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL | 
|  | 18 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR | 
|  | 19 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, | 
|  | 20 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR | 
|  | 21 | * OTHER DEALINGS IN THE SOFTWARE. | 
|  | 22 | */ | 
|  | 23 | #ifndef __DRM_EDID_H__ | 
|  | 24 | #define __DRM_EDID_H__ | 
|  | 25 |  | 
|  | 26 | #include <linux/types.h> | 
|  | 27 |  | 
|  | 28 | #define EDID_LENGTH 128 | 
|  | 29 | #define DDC_ADDR 0x50 | 
|  | 30 |  | 
| Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 31 | struct est_timings { | 
|  | 32 | u8 t1; | 
|  | 33 | u8 t2; | 
|  | 34 | u8 mfg_rsvd; | 
|  | 35 | } __attribute__((packed)); | 
|  | 36 |  | 
| Michel Dänzer | 0454bea | 2009-06-15 16:56:07 +0200 | [diff] [blame] | 37 | /* 00=16:10, 01=4:3, 10=5:4, 11=16:9 */ | 
| Michel Dänzer | e14cbee | 2009-06-23 12:36:32 +0200 | [diff] [blame] | 38 | #define EDID_TIMING_ASPECT_SHIFT 6 | 
| Michel Dänzer | 0454bea | 2009-06-15 16:56:07 +0200 | [diff] [blame] | 39 | #define EDID_TIMING_ASPECT_MASK  (0x3 << EDID_TIMING_ASPECT_SHIFT) | 
|  | 40 |  | 
|  | 41 | /* need to add 60 */ | 
| Michel Dänzer | e14cbee | 2009-06-23 12:36:32 +0200 | [diff] [blame] | 42 | #define EDID_TIMING_VFREQ_SHIFT  0 | 
| Michel Dänzer | 0454bea | 2009-06-15 16:56:07 +0200 | [diff] [blame] | 43 | #define EDID_TIMING_VFREQ_MASK   (0x3f << EDID_TIMING_VFREQ_SHIFT) | 
|  | 44 |  | 
| Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 45 | struct std_timing { | 
|  | 46 | u8 hsize; /* need to multiply by 8 then add 248 */ | 
| Michel Dänzer | 0454bea | 2009-06-15 16:56:07 +0200 | [diff] [blame] | 47 | u8 vfreq_aspect; | 
| Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 48 | } __attribute__((packed)); | 
|  | 49 |  | 
| Michel Dänzer | e14cbee | 2009-06-23 12:36:32 +0200 | [diff] [blame] | 50 | #define DRM_EDID_PT_HSYNC_POSITIVE (1 << 1) | 
|  | 51 | #define DRM_EDID_PT_VSYNC_POSITIVE (1 << 2) | 
| Michel Dänzer | 0454bea | 2009-06-15 16:56:07 +0200 | [diff] [blame] | 52 | #define DRM_EDID_PT_SEPARATE_SYNC  (3 << 3) | 
| Michel Dänzer | e14cbee | 2009-06-23 12:36:32 +0200 | [diff] [blame] | 53 | #define DRM_EDID_PT_STEREO         (1 << 5) | 
|  | 54 | #define DRM_EDID_PT_INTERLACED     (1 << 7) | 
| Michel Dänzer | 0454bea | 2009-06-15 16:56:07 +0200 | [diff] [blame] | 55 |  | 
| Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 56 | /* If detailed data is pixel timing */ | 
|  | 57 | struct detailed_pixel_timing { | 
|  | 58 | u8 hactive_lo; | 
|  | 59 | u8 hblank_lo; | 
| Michel Dänzer | 0454bea | 2009-06-15 16:56:07 +0200 | [diff] [blame] | 60 | u8 hactive_hblank_hi; | 
| Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 61 | u8 vactive_lo; | 
|  | 62 | u8 vblank_lo; | 
| Michel Dänzer | 0454bea | 2009-06-15 16:56:07 +0200 | [diff] [blame] | 63 | u8 vactive_vblank_hi; | 
| Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 64 | u8 hsync_offset_lo; | 
|  | 65 | u8 hsync_pulse_width_lo; | 
| Michel Dänzer | 0454bea | 2009-06-15 16:56:07 +0200 | [diff] [blame] | 66 | u8 vsync_offset_pulse_width_lo; | 
|  | 67 | u8 hsync_vsync_offset_pulse_width_hi; | 
| Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 68 | u8 width_mm_lo; | 
|  | 69 | u8 height_mm_lo; | 
| Michel Dänzer | 0454bea | 2009-06-15 16:56:07 +0200 | [diff] [blame] | 70 | u8 width_height_mm_hi; | 
| Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 71 | u8 hborder; | 
|  | 72 | u8 vborder; | 
| Michel Dänzer | 0454bea | 2009-06-15 16:56:07 +0200 | [diff] [blame] | 73 | u8 misc; | 
| Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 74 | } __attribute__((packed)); | 
|  | 75 |  | 
|  | 76 | /* If it's not pixel timing, it'll be one of the below */ | 
|  | 77 | struct detailed_data_string { | 
|  | 78 | u8 str[13]; | 
|  | 79 | } __attribute__((packed)); | 
|  | 80 |  | 
|  | 81 | struct detailed_data_monitor_range { | 
|  | 82 | u8 min_vfreq; | 
|  | 83 | u8 max_vfreq; | 
|  | 84 | u8 min_hfreq_khz; | 
|  | 85 | u8 max_hfreq_khz; | 
|  | 86 | u8 pixel_clock_mhz; /* need to multiply by 10 */ | 
| Michel Dänzer | 0454bea | 2009-06-15 16:56:07 +0200 | [diff] [blame] | 87 | __le16 sec_gtf_toggle; /* A000=use above, 20=use below */ | 
| Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 88 | u8 hfreq_start_khz; /* need to multiply by 2 */ | 
|  | 89 | u8 c; /* need to divide by 2 */ | 
| Michel Dänzer | 0454bea | 2009-06-15 16:56:07 +0200 | [diff] [blame] | 90 | __le16 m; | 
| Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 91 | u8 k; | 
|  | 92 | u8 j; /* need to divide by 2 */ | 
|  | 93 | } __attribute__((packed)); | 
|  | 94 |  | 
|  | 95 | struct detailed_data_wpindex { | 
| Michel Dänzer | e14cbee | 2009-06-23 12:36:32 +0200 | [diff] [blame] | 96 | u8 white_yx_lo; /* Lower 2 bits each */ | 
| Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 97 | u8 white_x_hi; | 
|  | 98 | u8 white_y_hi; | 
|  | 99 | u8 gamma; /* need to divide by 100 then add 1 */ | 
|  | 100 | } __attribute__((packed)); | 
|  | 101 |  | 
|  | 102 | struct detailed_data_color_point { | 
|  | 103 | u8 windex1; | 
|  | 104 | u8 wpindex1[3]; | 
|  | 105 | u8 windex2; | 
|  | 106 | u8 wpindex2[3]; | 
|  | 107 | } __attribute__((packed)); | 
|  | 108 |  | 
|  | 109 | struct detailed_non_pixel { | 
|  | 110 | u8 pad1; | 
|  | 111 | u8 type; /* ff=serial, fe=string, fd=monitor range, fc=monitor name | 
|  | 112 | fb=color point data, fa=standard timing data, | 
|  | 113 | f9=undefined, f8=mfg. reserved */ | 
|  | 114 | u8 pad2; | 
|  | 115 | union { | 
|  | 116 | struct detailed_data_string str; | 
|  | 117 | struct detailed_data_monitor_range range; | 
|  | 118 | struct detailed_data_wpindex color; | 
|  | 119 | struct std_timing timings[5]; | 
|  | 120 | } data; | 
|  | 121 | } __attribute__((packed)); | 
|  | 122 |  | 
|  | 123 | #define EDID_DETAIL_STD_MODES 0xfa | 
|  | 124 | #define EDID_DETAIL_MONITOR_CPDATA 0xfb | 
|  | 125 | #define EDID_DETAIL_MONITOR_NAME 0xfc | 
|  | 126 | #define EDID_DETAIL_MONITOR_RANGE 0xfd | 
|  | 127 | #define EDID_DETAIL_MONITOR_STRING 0xfe | 
|  | 128 | #define EDID_DETAIL_MONITOR_SERIAL 0xff | 
|  | 129 |  | 
|  | 130 | struct detailed_timing { | 
| Michel Dänzer | 0454bea | 2009-06-15 16:56:07 +0200 | [diff] [blame] | 131 | __le16 pixel_clock; /* need to multiply by 10 KHz */ | 
| Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 132 | union { | 
|  | 133 | struct detailed_pixel_timing pixel_data; | 
|  | 134 | struct detailed_non_pixel other_data; | 
|  | 135 | } data; | 
|  | 136 | } __attribute__((packed)); | 
|  | 137 |  | 
| Michel Dänzer | e14cbee | 2009-06-23 12:36:32 +0200 | [diff] [blame] | 138 | #define DRM_EDID_INPUT_SERRATION_VSYNC (1 << 0) | 
|  | 139 | #define DRM_EDID_INPUT_SYNC_ON_GREEN   (1 << 1) | 
|  | 140 | #define DRM_EDID_INPUT_COMPOSITE_SYNC  (1 << 2) | 
| Michel Dänzer | 0454bea | 2009-06-15 16:56:07 +0200 | [diff] [blame] | 141 | #define DRM_EDID_INPUT_SEPARATE_SYNCS  (1 << 3) | 
| Michel Dänzer | e14cbee | 2009-06-23 12:36:32 +0200 | [diff] [blame] | 142 | #define DRM_EDID_INPUT_BLANK_TO_BLACK  (1 << 4) | 
|  | 143 | #define DRM_EDID_INPUT_VIDEO_LEVEL     (3 << 5) | 
|  | 144 | #define DRM_EDID_INPUT_DIGITAL         (1 << 7) /* bits below must be zero if set */ | 
| Michel Dänzer | 0454bea | 2009-06-15 16:56:07 +0200 | [diff] [blame] | 145 |  | 
| Michel Dänzer | e14cbee | 2009-06-23 12:36:32 +0200 | [diff] [blame] | 146 | #define DRM_EDID_FEATURE_DEFAULT_GTF      (1 << 0) | 
|  | 147 | #define DRM_EDID_FEATURE_PREFERRED_TIMING (1 << 1) | 
|  | 148 | #define DRM_EDID_FEATURE_STANDARD_COLOR   (1 << 2) | 
| Michel Dänzer | 0454bea | 2009-06-15 16:56:07 +0200 | [diff] [blame] | 149 | #define DRM_EDID_FEATURE_DISPLAY_TYPE     (3 << 3) /* 00=mono, 01=rgb, 10=non-rgb, 11=unknown */ | 
| Michel Dänzer | e14cbee | 2009-06-23 12:36:32 +0200 | [diff] [blame] | 150 | #define DRM_EDID_FEATURE_PM_ACTIVE_OFF    (1 << 5) | 
|  | 151 | #define DRM_EDID_FEATURE_PM_SUSPEND       (1 << 6) | 
|  | 152 | #define DRM_EDID_FEATURE_PM_STANDBY       (1 << 7) | 
| Michel Dänzer | 0454bea | 2009-06-15 16:56:07 +0200 | [diff] [blame] | 153 |  | 
| Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 154 | struct edid { | 
|  | 155 | u8 header[8]; | 
|  | 156 | /* Vendor & product info */ | 
|  | 157 | u8 mfg_id[2]; | 
|  | 158 | u8 prod_code[2]; | 
|  | 159 | u32 serial; /* FIXME: byte order */ | 
|  | 160 | u8 mfg_week; | 
|  | 161 | u8 mfg_year; | 
|  | 162 | /* EDID version */ | 
|  | 163 | u8 version; | 
|  | 164 | u8 revision; | 
|  | 165 | /* Display info: */ | 
| Michel Dänzer | 0454bea | 2009-06-15 16:56:07 +0200 | [diff] [blame] | 166 | u8 input; | 
| Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 167 | u8 width_cm; | 
|  | 168 | u8 height_cm; | 
|  | 169 | u8 gamma; | 
| Michel Dänzer | 0454bea | 2009-06-15 16:56:07 +0200 | [diff] [blame] | 170 | u8 features; | 
| Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 171 | /* Color characteristics */ | 
|  | 172 | u8 red_green_lo; | 
|  | 173 | u8 black_white_lo; | 
|  | 174 | u8 red_x; | 
|  | 175 | u8 red_y; | 
|  | 176 | u8 green_x; | 
|  | 177 | u8 green_y; | 
|  | 178 | u8 blue_x; | 
|  | 179 | u8 blue_y; | 
|  | 180 | u8 white_x; | 
|  | 181 | u8 white_y; | 
|  | 182 | /* Est. timings and mfg rsvd timings*/ | 
|  | 183 | struct est_timings established_timings; | 
|  | 184 | /* Standard timings 1-8*/ | 
|  | 185 | struct std_timing standard_timings[8]; | 
|  | 186 | /* Detailing timings 1-4 */ | 
|  | 187 | struct detailed_timing detailed_timings[4]; | 
|  | 188 | /* Number of 128 byte ext. blocks */ | 
|  | 189 | u8 extensions; | 
|  | 190 | /* Checksum */ | 
|  | 191 | u8 checksum; | 
|  | 192 | } __attribute__((packed)); | 
|  | 193 |  | 
| Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 194 | #define EDID_PRODUCT_ID(e) ((e)->prod_code[0] | ((e)->prod_code[1] << 8)) | 
|  | 195 |  | 
|  | 196 | #endif /* __DRM_EDID_H__ */ |