blob: dce515f3a3e8e14de3db1c8c1998543805522804 [file] [log] [blame]
Carter Cooper740f6742013-01-03 16:19:23 -07001/* Copyright (c) 2002,2007-2013, The Linux Foundation. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13#include <linux/firmware.h>
14#include <linux/slab.h>
15#include <linux/sched.h>
16#include <linux/log2.h>
17
18#include "kgsl.h"
19#include "kgsl_sharedmem.h"
20#include "kgsl_cffdump.h"
21
22#include "adreno.h"
23#include "adreno_pm4types.h"
24#include "adreno_ringbuffer.h"
25
Jeremy Gebbeneebc4612011-08-31 10:15:21 -070026#include "a2xx_reg.h"
Jordan Crouseb4d31bd2012-02-01 22:11:12 -070027#include "a3xx_reg.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070028
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070029#define GSL_RB_NOP_SIZEDWORDS 2
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070030
Jordan Crousef50bfdc2012-11-01 13:48:35 -060031/*
32 * CP DEBUG settings for all cores:
33 * DYNAMIC_CLK_DISABLE [27] - turn off the dynamic clock control
34 * PROG_END_PTR_ENABLE [25] - Allow 128 bit writes to the VBIF
35 */
36
37#define CP_DEBUG_DEFAULT ((1 << 27) | (1 << 25))
38
Jordan Crouseb4d31bd2012-02-01 22:11:12 -070039void adreno_ringbuffer_submit(struct adreno_ringbuffer *rb)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070040{
41 BUG_ON(rb->wptr == 0);
42
Lucille Sylvester958dc942011-09-06 18:19:49 -060043 /* Let the pwrscale policy know that new commands have
44 been submitted. */
45 kgsl_pwrscale_busy(rb->device);
46
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070047 /*synchronize memory before informing the hardware of the
48 *new commands.
49 */
50 mb();
51
52 adreno_regwrite(rb->device, REG_CP_RB_WPTR, rb->wptr);
53}
54
Shubhraprakash Dasd316ff82012-08-02 12:43:48 -070055static int
56adreno_ringbuffer_waitspace(struct adreno_ringbuffer *rb,
57 struct adreno_context *context,
58 unsigned int numcmds, int wptr_ahead)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070059{
60 int nopcount;
61 unsigned int freecmds;
62 unsigned int *cmds;
63 uint cmds_gpu;
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -060064 unsigned long wait_time;
Jordan Crouse21f75a02012-08-09 15:08:59 -060065 unsigned long wait_timeout = msecs_to_jiffies(ADRENO_IDLE_TIMEOUT);
Tarun Karra3335f142012-06-19 14:11:48 -070066 unsigned long wait_time_part;
Tarun Karra696f89e2013-01-27 21:31:40 -080067 unsigned int prev_reg_val[ft_detect_regs_count];
Tarun Karra3335f142012-06-19 14:11:48 -070068
69 memset(prev_reg_val, 0, sizeof(prev_reg_val));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070070
71 /* if wptr ahead, fill the remaining with NOPs */
72 if (wptr_ahead) {
73 /* -1 for header */
74 nopcount = rb->sizedwords - rb->wptr - 1;
75
76 cmds = (unsigned int *)rb->buffer_desc.hostptr + rb->wptr;
77 cmds_gpu = rb->buffer_desc.gpuaddr + sizeof(uint)*rb->wptr;
78
Jordan Crouse084427d2011-07-28 08:37:58 -060079 GSL_RB_WRITE(cmds, cmds_gpu, cp_nop_packet(nopcount));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070080
81 /* Make sure that rptr is not 0 before submitting
82 * commands at the end of ringbuffer. We do not
83 * want the rptr and wptr to become equal when
84 * the ringbuffer is not empty */
85 do {
86 GSL_RB_GET_READPTR(rb, &rb->rptr);
87 } while (!rb->rptr);
88
89 rb->wptr++;
90
91 adreno_ringbuffer_submit(rb);
92
93 rb->wptr = 0;
94 }
95
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -060096 wait_time = jiffies + wait_timeout;
Jordan Crouse21f75a02012-08-09 15:08:59 -060097 wait_time_part = jiffies + msecs_to_jiffies(KGSL_TIMEOUT_PART);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070098 /* wait for space in ringbuffer */
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -060099 while (1) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700100 GSL_RB_GET_READPTR(rb, &rb->rptr);
101
102 freecmds = rb->rptr - rb->wptr;
103
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600104 if (freecmds == 0 || freecmds > numcmds)
105 break;
106
Tarun Karra3335f142012-06-19 14:11:48 -0700107 /* Dont wait for timeout, detect hang faster.
108 */
109 if (time_after(jiffies, wait_time_part)) {
110 wait_time_part = jiffies +
Jordan Crouse21f75a02012-08-09 15:08:59 -0600111 msecs_to_jiffies(KGSL_TIMEOUT_PART);
Tarun Karra696f89e2013-01-27 21:31:40 -0800112 if ((adreno_ft_detect(rb->device,
Tarun Karra3335f142012-06-19 14:11:48 -0700113 prev_reg_val))){
114 KGSL_DRV_ERR(rb->device,
115 "Hang detected while waiting for freespace in"
116 "ringbuffer rptr: 0x%x, wptr: 0x%x\n",
117 rb->rptr, rb->wptr);
118 goto err;
119 }
120 }
121
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600122 if (time_after(jiffies, wait_time)) {
123 KGSL_DRV_ERR(rb->device,
124 "Timed out while waiting for freespace in ringbuffer "
125 "rptr: 0x%x, wptr: 0x%x\n", rb->rptr, rb->wptr);
Tarun Karra3335f142012-06-19 14:11:48 -0700126 goto err;
127 }
128
Wei Zou50ec3372012-07-17 15:46:52 -0700129 continue;
130
Tarun Karra3335f142012-06-19 14:11:48 -0700131err:
Tarun Karrad20d71a2013-01-25 15:38:57 -0800132 if (!adreno_dump_and_exec_ft(rb->device)) {
Shubhraprakash Dasd316ff82012-08-02 12:43:48 -0700133 if (context && context->flags & CTXT_FLAGS_GPU_HANG) {
134 KGSL_CTXT_WARN(rb->device,
135 "Context %p caused a gpu hang. Will not accept commands for context %d\n",
136 context, context->id);
137 return -EDEADLK;
138 }
139 wait_time = jiffies + wait_timeout;
140 } else {
Tarun Karrad20d71a2013-01-25 15:38:57 -0800141 /* GPU is hung and fault tolerance failed */
Shubhraprakash Dasd316ff82012-08-02 12:43:48 -0700142 BUG();
143 }
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600144 }
Shubhraprakash Dasd316ff82012-08-02 12:43:48 -0700145 return 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700146}
147
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700148unsigned int *adreno_ringbuffer_allocspace(struct adreno_ringbuffer *rb,
Shubhraprakash Dasd316ff82012-08-02 12:43:48 -0700149 struct adreno_context *context,
150 unsigned int numcmds)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700151{
Shubhraprakash Dasd316ff82012-08-02 12:43:48 -0700152 unsigned int *ptr = NULL;
153 int ret = 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700154 BUG_ON(numcmds >= rb->sizedwords);
155
156 GSL_RB_GET_READPTR(rb, &rb->rptr);
157 /* check for available space */
158 if (rb->wptr >= rb->rptr) {
159 /* wptr ahead or equal to rptr */
160 /* reserve dwords for nop packet */
161 if ((rb->wptr + numcmds) > (rb->sizedwords -
162 GSL_RB_NOP_SIZEDWORDS))
Shubhraprakash Dasd316ff82012-08-02 12:43:48 -0700163 ret = adreno_ringbuffer_waitspace(rb, context,
164 numcmds, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700165 } else {
166 /* wptr behind rptr */
167 if ((rb->wptr + numcmds) >= rb->rptr)
Shubhraprakash Dasd316ff82012-08-02 12:43:48 -0700168 ret = adreno_ringbuffer_waitspace(rb, context,
169 numcmds, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700170 /* check for remaining space */
171 /* reserve dwords for nop packet */
Shubhraprakash Dasd316ff82012-08-02 12:43:48 -0700172 if (!ret && (rb->wptr + numcmds) > (rb->sizedwords -
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700173 GSL_RB_NOP_SIZEDWORDS))
Shubhraprakash Dasd316ff82012-08-02 12:43:48 -0700174 ret = adreno_ringbuffer_waitspace(rb, context,
175 numcmds, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700176 }
177
Shubhraprakash Dasd316ff82012-08-02 12:43:48 -0700178 if (!ret) {
179 ptr = (unsigned int *)rb->buffer_desc.hostptr + rb->wptr;
180 rb->wptr += numcmds;
181 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700182
183 return ptr;
184}
185
186static int _load_firmware(struct kgsl_device *device, const char *fwfile,
187 void **data, int *len)
188{
189 const struct firmware *fw = NULL;
190 int ret;
191
192 ret = request_firmware(&fw, fwfile, device->dev);
193
194 if (ret) {
195 KGSL_DRV_ERR(device, "request_firmware(%s) failed: %d\n",
196 fwfile, ret);
197 return ret;
198 }
199
200 *data = kmalloc(fw->size, GFP_KERNEL);
201
202 if (*data) {
203 memcpy(*data, fw->data, fw->size);
204 *len = fw->size;
205 } else
206 KGSL_MEM_ERR(device, "kmalloc(%d) failed\n", fw->size);
207
208 release_firmware(fw);
209 return (*data != NULL) ? 0 : -ENOMEM;
210}
211
Tarun Karra9c070822012-11-27 16:43:51 -0700212int adreno_ringbuffer_read_pm4_ucode(struct kgsl_device *device)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700213{
214 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Tarun Karra9c070822012-11-27 16:43:51 -0700215 int ret = 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700216
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700217 if (adreno_dev->pm4_fw == NULL) {
218 int len;
Jordan Crouse505df9c2011-07-28 08:37:59 -0600219 void *ptr;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700220
Jordan Crouse505df9c2011-07-28 08:37:59 -0600221 ret = _load_firmware(device, adreno_dev->pm4_fwfile,
222 &ptr, &len);
223
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700224 if (ret)
225 goto err;
226
227 /* PM4 size is 3 dword aligned plus 1 dword of version */
228 if (len % ((sizeof(uint32_t) * 3)) != sizeof(uint32_t)) {
229 KGSL_DRV_ERR(device, "Bad firmware size: %d\n", len);
230 ret = -EINVAL;
Jeremy Gebben79acee62011-08-08 16:44:07 -0600231 kfree(ptr);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700232 goto err;
233 }
234
235 adreno_dev->pm4_fw_size = len / sizeof(uint32_t);
236 adreno_dev->pm4_fw = ptr;
Tarun Karra9c070822012-11-27 16:43:51 -0700237 adreno_dev->pm4_fw_version = adreno_dev->pm4_fw[1];
238 }
239
240err:
241 return ret;
242}
243
244
245int adreno_ringbuffer_load_pm4_ucode(struct kgsl_device *device)
246{
247 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
248 int i;
249
250 if (adreno_dev->pm4_fw == NULL) {
251 int ret = adreno_ringbuffer_read_pm4_ucode(device);
252 if (ret)
253 return ret;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700254 }
255
256 KGSL_DRV_INFO(device, "loading pm4 ucode version: %d\n",
Tarun Karra9c070822012-11-27 16:43:51 -0700257 adreno_dev->pm4_fw_version);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700258
Jordan Crousef50bfdc2012-11-01 13:48:35 -0600259 adreno_regwrite(device, REG_CP_DEBUG, CP_DEBUG_DEFAULT);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700260 adreno_regwrite(device, REG_CP_ME_RAM_WADDR, 0);
261 for (i = 1; i < adreno_dev->pm4_fw_size; i++)
262 adreno_regwrite(device, REG_CP_ME_RAM_DATA,
Tarun Karra9c070822012-11-27 16:43:51 -0700263 adreno_dev->pm4_fw[i]);
264
265 return 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700266}
267
Tarun Karra9c070822012-11-27 16:43:51 -0700268int adreno_ringbuffer_read_pfp_ucode(struct kgsl_device *device)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700269{
270 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Tarun Karra9c070822012-11-27 16:43:51 -0700271 int ret = 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700272
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700273 if (adreno_dev->pfp_fw == NULL) {
274 int len;
Jordan Crouse505df9c2011-07-28 08:37:59 -0600275 void *ptr;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700276
Jordan Crouse505df9c2011-07-28 08:37:59 -0600277 ret = _load_firmware(device, adreno_dev->pfp_fwfile,
278 &ptr, &len);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700279 if (ret)
280 goto err;
281
282 /* PFP size shold be dword aligned */
283 if (len % sizeof(uint32_t) != 0) {
284 KGSL_DRV_ERR(device, "Bad firmware size: %d\n", len);
285 ret = -EINVAL;
Jeremy Gebben79acee62011-08-08 16:44:07 -0600286 kfree(ptr);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700287 goto err;
288 }
289
290 adreno_dev->pfp_fw_size = len / sizeof(uint32_t);
291 adreno_dev->pfp_fw = ptr;
Tarun Karra9c070822012-11-27 16:43:51 -0700292 adreno_dev->pfp_fw_version = adreno_dev->pfp_fw[5];
293 }
294
295err:
296 return ret;
297}
298
299int adreno_ringbuffer_load_pfp_ucode(struct kgsl_device *device)
300{
301 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
302 int i;
303
304 if (adreno_dev->pfp_fw == NULL) {
305 int ret = adreno_ringbuffer_read_pfp_ucode(device);
306 if (ret)
307 return ret;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700308 }
309
310 KGSL_DRV_INFO(device, "loading pfp ucode version: %d\n",
Tarun Karra9c070822012-11-27 16:43:51 -0700311 adreno_dev->pfp_fw_version);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700312
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700313 adreno_regwrite(device, adreno_dev->gpudev->reg_cp_pfp_ucode_addr, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700314 for (i = 1; i < adreno_dev->pfp_fw_size; i++)
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700315 adreno_regwrite(device,
Tarun Karra9c070822012-11-27 16:43:51 -0700316 adreno_dev->gpudev->reg_cp_pfp_ucode_data,
317 adreno_dev->pfp_fw[i]);
318
319 return 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700320}
321
322int adreno_ringbuffer_start(struct adreno_ringbuffer *rb, unsigned int init_ram)
323{
324 int status;
325 /*cp_rb_cntl_u cp_rb_cntl; */
326 union reg_cp_rb_cntl cp_rb_cntl;
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700327 unsigned int rb_cntl;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700328 struct kgsl_device *device = rb->device;
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700329 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700330
331 if (rb->flags & KGSL_FLAGS_STARTED)
332 return 0;
333
Carter Coopercb3e8eb2012-04-11 09:39:40 -0600334 if (init_ram)
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700335 rb->timestamp[KGSL_MEMSTORE_GLOBAL] = 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700336
337 kgsl_sharedmem_set(&rb->memptrs_desc, 0, 0,
338 sizeof(struct kgsl_rbmemptrs));
339
340 kgsl_sharedmem_set(&rb->buffer_desc, 0, 0xAA,
341 (rb->sizedwords << 2));
342
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700343 if (adreno_is_a2xx(adreno_dev)) {
344 adreno_regwrite(device, REG_CP_RB_WPTR_BASE,
345 (rb->memptrs_desc.gpuaddr
346 + GSL_RB_MEMPTRS_WPTRPOLL_OFFSET));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700347
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700348 /* setup WPTR delay */
349 adreno_regwrite(device, REG_CP_RB_WPTR_DELAY,
350 0 /*0x70000010 */);
351 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700352
353 /*setup REG_CP_RB_CNTL */
354 adreno_regread(device, REG_CP_RB_CNTL, &rb_cntl);
355 cp_rb_cntl.val = rb_cntl;
356
357 /*
358 * The size of the ringbuffer in the hardware is the log2
359 * representation of the size in quadwords (sizedwords / 2)
360 */
361 cp_rb_cntl.f.rb_bufsz = ilog2(rb->sizedwords >> 1);
362
363 /*
364 * Specify the quadwords to read before updating mem RPTR.
365 * Like above, pass the log2 representation of the blocksize
366 * in quadwords.
367 */
368 cp_rb_cntl.f.rb_blksz = ilog2(KGSL_RB_BLKSIZE >> 3);
369
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700370 if (adreno_is_a2xx(adreno_dev)) {
371 /* WPTR polling */
372 cp_rb_cntl.f.rb_poll_en = GSL_RB_CNTL_POLL_EN;
373 }
374
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700375 /* mem RPTR writebacks */
376 cp_rb_cntl.f.rb_no_update = GSL_RB_CNTL_NO_UPDATE;
377
378 adreno_regwrite(device, REG_CP_RB_CNTL, cp_rb_cntl.val);
379
380 adreno_regwrite(device, REG_CP_RB_BASE, rb->buffer_desc.gpuaddr);
381
382 adreno_regwrite(device, REG_CP_RB_RPTR_ADDR,
383 rb->memptrs_desc.gpuaddr +
384 GSL_RB_MEMPTRS_RPTR_OFFSET);
385
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700386 if (adreno_is_a3xx(adreno_dev)) {
387 /* enable access protection to privileged registers */
388 adreno_regwrite(device, A3XX_CP_PROTECT_CTRL, 0x00000007);
389
390 /* RBBM registers */
391 adreno_regwrite(device, A3XX_CP_PROTECT_REG_0, 0x63000040);
392 adreno_regwrite(device, A3XX_CP_PROTECT_REG_1, 0x62000080);
393 adreno_regwrite(device, A3XX_CP_PROTECT_REG_2, 0x600000CC);
394 adreno_regwrite(device, A3XX_CP_PROTECT_REG_3, 0x60000108);
395 adreno_regwrite(device, A3XX_CP_PROTECT_REG_4, 0x64000140);
396 adreno_regwrite(device, A3XX_CP_PROTECT_REG_5, 0x66000400);
397
398 /* CP registers */
399 adreno_regwrite(device, A3XX_CP_PROTECT_REG_6, 0x65000700);
400 adreno_regwrite(device, A3XX_CP_PROTECT_REG_7, 0x610007D8);
401 adreno_regwrite(device, A3XX_CP_PROTECT_REG_8, 0x620007E0);
402 adreno_regwrite(device, A3XX_CP_PROTECT_REG_9, 0x61001178);
403 adreno_regwrite(device, A3XX_CP_PROTECT_REG_A, 0x64001180);
404
405 /* RB registers */
406 adreno_regwrite(device, A3XX_CP_PROTECT_REG_B, 0x60003300);
407
408 /* VBIF registers */
409 adreno_regwrite(device, A3XX_CP_PROTECT_REG_C, 0x6B00C000);
410 }
411
412 if (adreno_is_a2xx(adreno_dev)) {
413 /* explicitly clear all cp interrupts */
414 adreno_regwrite(device, REG_CP_INT_ACK, 0xFFFFFFFF);
415 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700416
417 /* setup scratch/timestamp */
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700418 adreno_regwrite(device, REG_SCRATCH_ADDR, device->memstore.gpuaddr +
419 KGSL_MEMSTORE_OFFSET(KGSL_MEMSTORE_GLOBAL,
420 soptimestamp));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700421
422 adreno_regwrite(device, REG_SCRATCH_UMSK,
423 GSL_RB_MEMPTRS_SCRATCH_MASK);
424
425 /* load the CP ucode */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700426 status = adreno_ringbuffer_load_pm4_ucode(device);
427 if (status != 0)
428 return status;
429
430 /* load the prefetch parser ucode */
431 status = adreno_ringbuffer_load_pfp_ucode(device);
432 if (status != 0)
433 return status;
434
Kevin Matlageff806df2012-05-07 18:13:21 -0600435 /* CP ROQ queue sizes (bytes) - RB:16, ST:16, IB1:32, IB2:64 */
Kevin Matlagee8d35862012-04-26 12:58:15 -0600436 if (adreno_is_a305(adreno_dev) || adreno_is_a320(adreno_dev))
Kevin Matlageff806df2012-05-07 18:13:21 -0600437 adreno_regwrite(device, REG_CP_QUEUE_THRESHOLDS, 0x000E0602);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700438
439 rb->rptr = 0;
440 rb->wptr = 0;
441
442 /* clear ME_HALT to start micro engine */
443 adreno_regwrite(device, REG_CP_ME_CNTL, 0);
444
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700445 /* ME init is GPU specific, so jump into the sub-function */
446 adreno_dev->gpudev->rb_init(adreno_dev, rb);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700447
448 /* idle device to validate ME INIT */
Jordan Crousea29a2e02012-08-14 09:09:23 -0600449 status = adreno_idle(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700450
451 if (status == 0)
452 rb->flags |= KGSL_FLAGS_STARTED;
453
454 return status;
455}
456
Carter Cooper6dd94c82011-10-13 14:43:53 -0600457void adreno_ringbuffer_stop(struct adreno_ringbuffer *rb)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700458{
Rajeev Kulkarnibf7a3822012-08-14 21:21:14 +0530459 struct kgsl_device *device = rb->device;
460 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
461
462 if (rb->flags & KGSL_FLAGS_STARTED) {
463 if (adreno_is_a200(adreno_dev))
464 adreno_regwrite(rb->device, REG_CP_ME_CNTL, 0x10000000);
465
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700466 rb->flags &= ~KGSL_FLAGS_STARTED;
Rajeev Kulkarnibf7a3822012-08-14 21:21:14 +0530467 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700468}
469
470int adreno_ringbuffer_init(struct kgsl_device *device)
471{
472 int status;
473 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
474 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
475
476 rb->device = device;
477 /*
478 * It is silly to convert this to words and then back to bytes
479 * immediately below, but most of the rest of the code deals
480 * in words, so we might as well only do the math once
481 */
482 rb->sizedwords = KGSL_RB_SIZE >> 2;
483
484 /* allocate memory for ringbuffer */
485 status = kgsl_allocate_contiguous(&rb->buffer_desc,
486 (rb->sizedwords << 2));
487
488 if (status != 0) {
489 adreno_ringbuffer_close(rb);
490 return status;
491 }
492
493 /* allocate memory for polling and timestamps */
494 /* This really can be at 4 byte alignment boundry but for using MMU
495 * we need to make it at page boundary */
496 status = kgsl_allocate_contiguous(&rb->memptrs_desc,
497 sizeof(struct kgsl_rbmemptrs));
498
499 if (status != 0) {
500 adreno_ringbuffer_close(rb);
501 return status;
502 }
503
504 /* overlay structure on memptrs memory */
505 rb->memptrs = (struct kgsl_rbmemptrs *) rb->memptrs_desc.hostptr;
506
507 return 0;
508}
509
Carter Cooper6dd94c82011-10-13 14:43:53 -0600510void adreno_ringbuffer_close(struct adreno_ringbuffer *rb)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700511{
512 struct adreno_device *adreno_dev = ADRENO_DEVICE(rb->device);
513
514 kgsl_sharedmem_free(&rb->buffer_desc);
515 kgsl_sharedmem_free(&rb->memptrs_desc);
516
517 kfree(adreno_dev->pfp_fw);
518 kfree(adreno_dev->pm4_fw);
519
520 adreno_dev->pfp_fw = NULL;
521 adreno_dev->pm4_fw = NULL;
522
523 memset(rb, 0, sizeof(struct adreno_ringbuffer));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700524}
525
526static uint32_t
527adreno_ringbuffer_addcmds(struct adreno_ringbuffer *rb,
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700528 struct adreno_context *context,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700529 unsigned int flags, unsigned int *cmds,
Vijay Krishnamoorthye80c3462012-08-27 14:07:32 -0700530 int sizedwords, uint32_t timestamp)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700531{
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700532 struct adreno_device *adreno_dev = ADRENO_DEVICE(rb->device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700533 unsigned int *ringcmds;
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700534 unsigned int total_sizedwords = sizedwords;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700535 unsigned int i;
536 unsigned int rcmd_gpu;
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700537 unsigned int context_id = KGSL_MEMSTORE_GLOBAL;
538 unsigned int gpuaddr = rb->device->memstore.gpuaddr;
539
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600540 /*
541 * if the context was not created with per context timestamp
542 * support, we must use the global timestamp since issueibcmds
543 * will be returning that one.
544 */
Carter Cooperedbe4032012-11-20 11:09:38 -0700545 if (context && context->flags & CTXT_FLAGS_PER_CONTEXT_TS)
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600546 context_id = context->id;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700547
Carter Cooper4e8b4022012-11-30 11:34:18 -0700548 if ((context && context->flags & CTXT_FLAGS_USER_GENERATED_TS) &&
Vijay Krishnamoorthye80c3462012-08-27 14:07:32 -0700549 (!(flags & KGSL_CMD_FLAGS_INTERNAL_ISSUE))) {
550 if (timestamp_cmp(rb->timestamp[context_id],
551 timestamp) >= 0) {
552 KGSL_DRV_ERR(rb->device,
553 "Invalid user generated ts <%d:0x%x>, "
554 "less than last issued ts <%d:0x%x>\n",
555 context_id, timestamp, context_id,
556 rb->timestamp[context_id]);
557 return -ERANGE;
558 }
559 }
560
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700561 /* reserve space to temporarily turn off protected mode
562 * error checking if needed
563 */
564 total_sizedwords += flags & KGSL_CMD_FLAGS_PMODE ? 4 : 0;
Shubhraprakash Dasc3ad5802012-05-30 18:10:06 -0600565 /* 2 dwords to store the start of command sequence */
566 total_sizedwords += 2;
Jordan Crouseef02fc02013-03-05 11:19:31 -0700567
Carter Cooper728bd152013-05-28 17:00:06 -0600568 /* internal ib command identifier for the ringbuffer */
569 total_sizedwords += (flags & KGSL_CMD_FLAGS_INTERNAL_ISSUE) ? 2 : 0;
570
Jordan Crouseef02fc02013-03-05 11:19:31 -0700571 /* Add CP_COND_EXEC commands to generate CP_INTERRUPT */
572 total_sizedwords += context ? 13 : 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700573
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700574 if (adreno_is_a3xx(adreno_dev))
575 total_sizedwords += 7;
576
Anshuman Danica4e1a72012-11-06 22:19:50 +0530577 if (adreno_is_a2xx(adreno_dev))
578 total_sizedwords += 2; /* CP_WAIT_FOR_IDLE */
579
Tarun Karrad20d71a2013-01-25 15:38:57 -0800580 total_sizedwords += 2; /* scratchpad ts for fault tolerance */
Vijay Krishnamoorthye80c3462012-08-27 14:07:32 -0700581 if (context && context->flags & CTXT_FLAGS_PER_CONTEXT_TS &&
582 !(flags & KGSL_CMD_FLAGS_INTERNAL_ISSUE)) {
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700583 total_sizedwords += 3; /* sop timestamp */
584 total_sizedwords += 4; /* eop timestamp */
Rajesh Kemisettic5699302012-04-21 21:09:05 +0530585 total_sizedwords += 3; /* global timestamp without cache
586 * flush for non-zero context */
587 } else {
Tarun Karrad20d71a2013-01-25 15:38:57 -0800588 total_sizedwords += 4; /* global timestamp for fault tolerance*/
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700589 }
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700590
Tarun Karra6479d072013-03-27 19:37:55 -0700591 if (flags & KGSL_CMD_FLAGS_EOF)
592 total_sizedwords += 2;
593
Shubhraprakash Dasd316ff82012-08-02 12:43:48 -0700594 ringcmds = adreno_ringbuffer_allocspace(rb, context, total_sizedwords);
595 if (!ringcmds) {
596 /*
597 * We could not allocate space in ringbuffer, just return the
598 * last timestamp
599 */
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600600 return rb->timestamp[context_id];
601 }
602
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700603 rcmd_gpu = rb->buffer_desc.gpuaddr
604 + sizeof(uint)*(rb->wptr-total_sizedwords);
605
Shubhraprakash Dasc3ad5802012-05-30 18:10:06 -0600606 GSL_RB_WRITE(ringcmds, rcmd_gpu, cp_nop_packet(1));
607 GSL_RB_WRITE(ringcmds, rcmd_gpu, KGSL_CMD_IDENTIFIER);
608
Carter Cooper728bd152013-05-28 17:00:06 -0600609 if (flags & KGSL_CMD_FLAGS_INTERNAL_ISSUE) {
610 GSL_RB_WRITE(ringcmds, rcmd_gpu, cp_nop_packet(1));
611 GSL_RB_WRITE(ringcmds, rcmd_gpu, KGSL_CMD_INTERNAL_IDENTIFIER);
612 }
613
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700614 if (flags & KGSL_CMD_FLAGS_PMODE) {
615 /* disable protected mode error checking */
616 GSL_RB_WRITE(ringcmds, rcmd_gpu,
Jordan Crouse084427d2011-07-28 08:37:58 -0600617 cp_type3_packet(CP_SET_PROTECTED_MODE, 1));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700618 GSL_RB_WRITE(ringcmds, rcmd_gpu, 0);
619 }
620
621 for (i = 0; i < sizedwords; i++) {
622 GSL_RB_WRITE(ringcmds, rcmd_gpu, *cmds);
623 cmds++;
624 }
625
626 if (flags & KGSL_CMD_FLAGS_PMODE) {
627 /* re-enable protected mode error checking */
628 GSL_RB_WRITE(ringcmds, rcmd_gpu,
Jordan Crouse084427d2011-07-28 08:37:58 -0600629 cp_type3_packet(CP_SET_PROTECTED_MODE, 1));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700630 GSL_RB_WRITE(ringcmds, rcmd_gpu, 1);
631 }
632
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700633 /* always increment the global timestamp. once. */
634 rb->timestamp[KGSL_MEMSTORE_GLOBAL]++;
Carter Cooper7ffaba62012-05-24 13:59:53 -0600635
Vijay Krishnamoorthye80c3462012-08-27 14:07:32 -0700636 /* Do not update context's timestamp for internal submissions */
637 if (context && !(flags & KGSL_CMD_FLAGS_INTERNAL_ISSUE)) {
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700638 if (context_id == KGSL_MEMSTORE_GLOBAL)
Carter Cooper7ffaba62012-05-24 13:59:53 -0600639 rb->timestamp[context->id] =
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700640 rb->timestamp[KGSL_MEMSTORE_GLOBAL];
Vijay Krishnamoorthye80c3462012-08-27 14:07:32 -0700641 else if (context->flags & CTXT_FLAGS_USER_GENERATED_TS)
642 rb->timestamp[context_id] = timestamp;
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700643 else
644 rb->timestamp[context_id]++;
645 }
646 timestamp = rb->timestamp[context_id];
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700647
Anshuman Danica4e1a72012-11-06 22:19:50 +0530648 /* HW Workaround for MMU Page fault
649 * due to memory getting free early before
650 * GPU completes it.
651 */
652 if (adreno_is_a2xx(adreno_dev)) {
653 GSL_RB_WRITE(ringcmds, rcmd_gpu,
654 cp_type3_packet(CP_WAIT_FOR_IDLE, 1));
655 GSL_RB_WRITE(ringcmds, rcmd_gpu, 0x00);
656 }
657
Tarun Karrad20d71a2013-01-25 15:38:57 -0800658 /* scratchpad ts for fault tolerance */
Jordan Crouse084427d2011-07-28 08:37:58 -0600659 GSL_RB_WRITE(ringcmds, rcmd_gpu, cp_type0_packet(REG_CP_TIMESTAMP, 1));
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700660 GSL_RB_WRITE(ringcmds, rcmd_gpu, rb->timestamp[KGSL_MEMSTORE_GLOBAL]);
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700661
662 if (adreno_is_a3xx(adreno_dev)) {
663 /*
664 * FLush HLSQ lazy updates to make sure there are no
665 * rsources pending for indirect loads after the timestamp
666 */
667
668 GSL_RB_WRITE(ringcmds, rcmd_gpu,
669 cp_type3_packet(CP_EVENT_WRITE, 1));
670 GSL_RB_WRITE(ringcmds, rcmd_gpu, 0x07); /* HLSQ_FLUSH */
671 GSL_RB_WRITE(ringcmds, rcmd_gpu,
672 cp_type3_packet(CP_WAIT_FOR_IDLE, 1));
673 GSL_RB_WRITE(ringcmds, rcmd_gpu, 0x00);
674 }
675
Vijay Krishnamoorthye80c3462012-08-27 14:07:32 -0700676 if (context && context->flags & CTXT_FLAGS_PER_CONTEXT_TS
677 && !(flags & KGSL_CMD_FLAGS_INTERNAL_ISSUE)) {
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700678 /* start-of-pipeline timestamp */
679 GSL_RB_WRITE(ringcmds, rcmd_gpu,
680 cp_type3_packet(CP_MEM_WRITE, 2));
681 GSL_RB_WRITE(ringcmds, rcmd_gpu, (gpuaddr +
Carter Cooper7ffaba62012-05-24 13:59:53 -0600682 KGSL_MEMSTORE_OFFSET(context_id, soptimestamp)));
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700683 GSL_RB_WRITE(ringcmds, rcmd_gpu, timestamp);
684
685 /* end-of-pipeline timestamp */
686 GSL_RB_WRITE(ringcmds, rcmd_gpu,
687 cp_type3_packet(CP_EVENT_WRITE, 3));
688 GSL_RB_WRITE(ringcmds, rcmd_gpu, CACHE_FLUSH_TS);
689 GSL_RB_WRITE(ringcmds, rcmd_gpu, (gpuaddr +
Carter Cooper7ffaba62012-05-24 13:59:53 -0600690 KGSL_MEMSTORE_OFFSET(context_id, eoptimestamp)));
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700691 GSL_RB_WRITE(ringcmds, rcmd_gpu, timestamp);
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700692
Rajesh Kemisettic5699302012-04-21 21:09:05 +0530693 GSL_RB_WRITE(ringcmds, rcmd_gpu,
694 cp_type3_packet(CP_MEM_WRITE, 2));
695 GSL_RB_WRITE(ringcmds, rcmd_gpu, (gpuaddr +
Carter Cooper7ffaba62012-05-24 13:59:53 -0600696 KGSL_MEMSTORE_OFFSET(KGSL_MEMSTORE_GLOBAL,
697 eoptimestamp)));
Rajesh Kemisettic5699302012-04-21 21:09:05 +0530698 GSL_RB_WRITE(ringcmds, rcmd_gpu,
699 rb->timestamp[KGSL_MEMSTORE_GLOBAL]);
700 } else {
701 GSL_RB_WRITE(ringcmds, rcmd_gpu,
702 cp_type3_packet(CP_EVENT_WRITE, 3));
703 GSL_RB_WRITE(ringcmds, rcmd_gpu, CACHE_FLUSH_TS);
704 GSL_RB_WRITE(ringcmds, rcmd_gpu, (gpuaddr +
Vijay Krishnamoorthye80c3462012-08-27 14:07:32 -0700705 KGSL_MEMSTORE_OFFSET(KGSL_MEMSTORE_GLOBAL,
706 eoptimestamp)));
707 GSL_RB_WRITE(ringcmds, rcmd_gpu,
708 rb->timestamp[KGSL_MEMSTORE_GLOBAL]);
Rajesh Kemisettic5699302012-04-21 21:09:05 +0530709 }
Rajeev Kulkarnid98d6562013-01-02 16:10:56 -0800710 if (context) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700711 /* Conditional execution based on memory values */
712 GSL_RB_WRITE(ringcmds, rcmd_gpu,
Jordan Crouse084427d2011-07-28 08:37:58 -0600713 cp_type3_packet(CP_COND_EXEC, 4));
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700714 GSL_RB_WRITE(ringcmds, rcmd_gpu, (gpuaddr +
715 KGSL_MEMSTORE_OFFSET(
716 context_id, ts_cmp_enable)) >> 2);
717 GSL_RB_WRITE(ringcmds, rcmd_gpu, (gpuaddr +
718 KGSL_MEMSTORE_OFFSET(
719 context_id, ref_wait_ts)) >> 2);
720 GSL_RB_WRITE(ringcmds, rcmd_gpu, timestamp);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700721 /* # of conditional command DWORDs */
Jordan Crouseef02fc02013-03-05 11:19:31 -0700722 GSL_RB_WRITE(ringcmds, rcmd_gpu, 8);
723
724 /* Clear the ts_cmp_enable for the context */
725 GSL_RB_WRITE(ringcmds, rcmd_gpu,
726 cp_type3_packet(CP_MEM_WRITE, 2));
727 GSL_RB_WRITE(ringcmds, rcmd_gpu, gpuaddr +
728 KGSL_MEMSTORE_OFFSET(
729 context_id, ts_cmp_enable));
730 GSL_RB_WRITE(ringcmds, rcmd_gpu, 0x0);
731
732 /* Clear the ts_cmp_enable for the global timestamp */
733 GSL_RB_WRITE(ringcmds, rcmd_gpu,
734 cp_type3_packet(CP_MEM_WRITE, 2));
735 GSL_RB_WRITE(ringcmds, rcmd_gpu, gpuaddr +
736 KGSL_MEMSTORE_OFFSET(
737 KGSL_MEMSTORE_GLOBAL, ts_cmp_enable));
738 GSL_RB_WRITE(ringcmds, rcmd_gpu, 0x0);
739
740 /* Trigger the interrupt */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700741 GSL_RB_WRITE(ringcmds, rcmd_gpu,
Jordan Crouse084427d2011-07-28 08:37:58 -0600742 cp_type3_packet(CP_INTERRUPT, 1));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700743 GSL_RB_WRITE(ringcmds, rcmd_gpu, CP_INT_CNTL__RB_INT_MASK);
744 }
745
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700746 if (adreno_is_a3xx(adreno_dev)) {
747 /* Dummy set-constant to trigger context rollover */
748 GSL_RB_WRITE(ringcmds, rcmd_gpu,
749 cp_type3_packet(CP_SET_CONSTANT, 2));
750 GSL_RB_WRITE(ringcmds, rcmd_gpu,
751 (0x4<<16)|(A3XX_HLSQ_CL_KERNEL_GROUP_X_REG - 0x2000));
752 GSL_RB_WRITE(ringcmds, rcmd_gpu, 0);
753 }
754
Tarun Karradeeecc02013-01-21 23:42:17 -0800755 if (flags & KGSL_CMD_FLAGS_EOF) {
756 GSL_RB_WRITE(ringcmds, rcmd_gpu, cp_nop_packet(1));
757 GSL_RB_WRITE(ringcmds, rcmd_gpu, KGSL_END_OF_FRAME_IDENTIFIER);
758 }
759
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700760 adreno_ringbuffer_submit(rb);
761
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700762 return timestamp;
763}
764
Shubhraprakash Dascb068072012-06-07 17:52:41 -0600765unsigned int
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700766adreno_ringbuffer_issuecmds(struct kgsl_device *device,
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600767 struct adreno_context *drawctxt,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700768 unsigned int flags,
769 unsigned int *cmds,
770 int sizedwords)
771{
772 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
773 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
774
775 if (device->state & KGSL_STATE_HUNG)
Shubhraprakash Dascb068072012-06-07 17:52:41 -0600776 return kgsl_readtimestamp(device, KGSL_MEMSTORE_GLOBAL,
777 KGSL_TIMESTAMP_RETIRED);
Vijay Krishnamoorthye80c3462012-08-27 14:07:32 -0700778
779 flags |= KGSL_CMD_FLAGS_INTERNAL_ISSUE;
780
781 return adreno_ringbuffer_addcmds(rb, drawctxt, flags, cmds,
782 sizedwords, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700783}
784
Jeremy Gebbend0ab6ad2012-04-06 11:13:35 -0600785static bool _parse_ibs(struct kgsl_device_private *dev_priv, uint gpuaddr,
786 int sizedwords);
787
788static bool
789_handle_type3(struct kgsl_device_private *dev_priv, uint *hostaddr)
790{
791 unsigned int opcode = cp_type3_opcode(*hostaddr);
792 switch (opcode) {
793 case CP_INDIRECT_BUFFER_PFD:
794 case CP_INDIRECT_BUFFER_PFE:
795 case CP_COND_INDIRECT_BUFFER_PFE:
796 case CP_COND_INDIRECT_BUFFER_PFD:
797 return _parse_ibs(dev_priv, hostaddr[1], hostaddr[2]);
798 case CP_NOP:
799 case CP_WAIT_FOR_IDLE:
800 case CP_WAIT_REG_MEM:
801 case CP_WAIT_REG_EQ:
802 case CP_WAT_REG_GTE:
803 case CP_WAIT_UNTIL_READ:
804 case CP_WAIT_IB_PFD_COMPLETE:
805 case CP_REG_RMW:
806 case CP_REG_TO_MEM:
807 case CP_MEM_WRITE:
808 case CP_MEM_WRITE_CNTR:
809 case CP_COND_EXEC:
810 case CP_COND_WRITE:
811 case CP_EVENT_WRITE:
812 case CP_EVENT_WRITE_SHD:
813 case CP_EVENT_WRITE_CFL:
814 case CP_EVENT_WRITE_ZPD:
815 case CP_DRAW_INDX:
816 case CP_DRAW_INDX_2:
817 case CP_DRAW_INDX_BIN:
818 case CP_DRAW_INDX_2_BIN:
819 case CP_VIZ_QUERY:
820 case CP_SET_STATE:
821 case CP_SET_CONSTANT:
822 case CP_IM_LOAD:
823 case CP_IM_LOAD_IMMEDIATE:
824 case CP_LOAD_CONSTANT_CONTEXT:
825 case CP_INVALIDATE_STATE:
826 case CP_SET_SHADER_BASES:
827 case CP_SET_BIN_MASK:
828 case CP_SET_BIN_SELECT:
829 case CP_SET_BIN_BASE_OFFSET:
830 case CP_SET_BIN_DATA:
831 case CP_CONTEXT_UPDATE:
832 case CP_INTERRUPT:
833 case CP_IM_STORE:
834 case CP_LOAD_STATE:
835 break;
836 /* these shouldn't come from userspace */
837 case CP_ME_INIT:
838 case CP_SET_PROTECTED_MODE:
839 default:
840 KGSL_CMD_ERR(dev_priv->device, "bad CP opcode %0x\n", opcode);
841 return false;
842 break;
843 }
844
845 return true;
846}
847
848static bool
849_handle_type0(struct kgsl_device_private *dev_priv, uint *hostaddr)
850{
851 unsigned int reg = type0_pkt_offset(*hostaddr);
852 unsigned int cnt = type0_pkt_size(*hostaddr);
853 if (reg < 0x0192 || (reg + cnt) >= 0x8000) {
854 KGSL_CMD_ERR(dev_priv->device, "bad type0 reg: 0x%0x cnt: %d\n",
855 reg, cnt);
856 return false;
857 }
858 return true;
859}
860
861/*
862 * Traverse IBs and dump them to test vector. Detect swap by inspecting
863 * register writes, keeping note of the current state, and dump
864 * framebuffer config to test vector
865 */
866static bool _parse_ibs(struct kgsl_device_private *dev_priv,
867 uint gpuaddr, int sizedwords)
868{
869 static uint level; /* recursion level */
870 bool ret = false;
871 uint *hostaddr, *hoststart;
872 int dwords_left = sizedwords; /* dwords left in the current command
873 buffer */
874 struct kgsl_mem_entry *entry;
875
876 spin_lock(&dev_priv->process_priv->mem_lock);
877 entry = kgsl_sharedmem_find_region(dev_priv->process_priv,
878 gpuaddr, sizedwords * sizeof(uint));
879 spin_unlock(&dev_priv->process_priv->mem_lock);
880 if (entry == NULL) {
881 KGSL_CMD_ERR(dev_priv->device,
882 "no mapping for gpuaddr: 0x%08x\n", gpuaddr);
883 return false;
884 }
885
886 hostaddr = (uint *)kgsl_gpuaddr_to_vaddr(&entry->memdesc, gpuaddr);
887 if (hostaddr == NULL) {
888 KGSL_CMD_ERR(dev_priv->device,
889 "no mapping for gpuaddr: 0x%08x\n", gpuaddr);
890 return false;
891 }
892
893 hoststart = hostaddr;
894
895 level++;
896
897 KGSL_CMD_INFO(dev_priv->device, "ib: gpuaddr:0x%08x, wc:%d, hptr:%p\n",
898 gpuaddr, sizedwords, hostaddr);
899
900 mb();
901 while (dwords_left > 0) {
902 bool cur_ret = true;
903 int count = 0; /* dword count including packet header */
904
905 switch (*hostaddr >> 30) {
906 case 0x0: /* type-0 */
907 count = (*hostaddr >> 16)+2;
908 cur_ret = _handle_type0(dev_priv, hostaddr);
909 break;
910 case 0x1: /* type-1 */
911 count = 2;
912 break;
913 case 0x3: /* type-3 */
914 count = ((*hostaddr >> 16) & 0x3fff) + 2;
915 cur_ret = _handle_type3(dev_priv, hostaddr);
916 break;
917 default:
918 KGSL_CMD_ERR(dev_priv->device, "unexpected type: "
919 "type:%d, word:0x%08x @ 0x%p, gpu:0x%08x\n",
920 *hostaddr >> 30, *hostaddr, hostaddr,
921 gpuaddr+4*(sizedwords-dwords_left));
922 cur_ret = false;
923 count = dwords_left;
924 break;
925 }
926
927 if (!cur_ret) {
928 KGSL_CMD_ERR(dev_priv->device,
929 "bad sub-type: #:%d/%d, v:0x%08x"
930 " @ 0x%p[gb:0x%08x], level:%d\n",
931 sizedwords-dwords_left, sizedwords, *hostaddr,
932 hostaddr, gpuaddr+4*(sizedwords-dwords_left),
933 level);
934
935 if (ADRENO_DEVICE(dev_priv->device)->ib_check_level
936 >= 2)
937 print_hex_dump(KERN_ERR,
938 level == 1 ? "IB1:" : "IB2:",
939 DUMP_PREFIX_OFFSET, 32, 4, hoststart,
940 sizedwords*4, 0);
941 goto done;
942 }
943
944 /* jump to next packet */
945 dwords_left -= count;
946 hostaddr += count;
947 if (dwords_left < 0) {
948 KGSL_CMD_ERR(dev_priv->device,
949 "bad count: c:%d, #:%d/%d, "
950 "v:0x%08x @ 0x%p[gb:0x%08x], level:%d\n",
951 count, sizedwords-(dwords_left+count),
952 sizedwords, *(hostaddr-count), hostaddr-count,
953 gpuaddr+4*(sizedwords-(dwords_left+count)),
954 level);
955 if (ADRENO_DEVICE(dev_priv->device)->ib_check_level
956 >= 2)
957 print_hex_dump(KERN_ERR,
958 level == 1 ? "IB1:" : "IB2:",
959 DUMP_PREFIX_OFFSET, 32, 4, hoststart,
960 sizedwords*4, 0);
961 goto done;
962 }
963 }
964
965 ret = true;
966done:
967 if (!ret)
968 KGSL_DRV_ERR(dev_priv->device,
969 "parsing failed: gpuaddr:0x%08x, "
970 "host:0x%p, wc:%d\n", gpuaddr, hoststart, sizedwords);
971
972 level--;
973
974 return ret;
975}
976
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700977int
978adreno_ringbuffer_issueibcmds(struct kgsl_device_private *dev_priv,
979 struct kgsl_context *context,
980 struct kgsl_ibdesc *ibdesc,
981 unsigned int numibs,
982 uint32_t *timestamp,
983 unsigned int flags)
984{
985 struct kgsl_device *device = dev_priv->device;
986 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
987 unsigned int *link;
988 unsigned int *cmds;
989 unsigned int i;
Jeremy Gebben3c127f52011-08-08 17:04:11 -0600990 struct adreno_context *drawctxt;
Vijay Krishnamoorthybef66932012-01-24 09:32:05 -0700991 unsigned int start_index = 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700992
993 if (device->state & KGSL_STATE_HUNG)
994 return -EBUSY;
995 if (!(adreno_dev->ringbuffer.flags & KGSL_FLAGS_STARTED) ||
Jeremy Gebben3c127f52011-08-08 17:04:11 -0600996 context == NULL || ibdesc == 0 || numibs == 0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700997 return -EINVAL;
998
Jeremy Gebben3c127f52011-08-08 17:04:11 -0600999 drawctxt = context->devctxt;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001000
1001 if (drawctxt->flags & CTXT_FLAGS_GPU_HANG) {
Tarun Karra696f89e2013-01-27 21:31:40 -08001002 KGSL_CTXT_ERR(device, "proc %s failed fault tolerance"
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001003 " will not accept commands for context %d\n",
Tarun Karra696f89e2013-01-27 21:31:40 -08001004 drawctxt->pid_name, drawctxt->id);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001005 return -EDEADLK;
1006 }
Shubhraprakash Dasd23ff4b2012-04-05 16:55:54 -06001007
Tarun Karradeeecc02013-01-21 23:42:17 -08001008 if (drawctxt->flags & CTXT_FLAGS_SKIP_EOF) {
1009 KGSL_CTXT_ERR(device,
Tarun Karra696f89e2013-01-27 21:31:40 -08001010 "proc %s triggered fault tolerance"
Tarun Karradeeecc02013-01-21 23:42:17 -08001011 " skipping commands for context till EOF %d\n",
Tarun Karra696f89e2013-01-27 21:31:40 -08001012 drawctxt->pid_name, drawctxt->id);
Tarun Karradeeecc02013-01-21 23:42:17 -08001013 if (flags & KGSL_CMD_FLAGS_EOF)
1014 drawctxt->flags &= ~CTXT_FLAGS_SKIP_EOF;
1015 numibs = 0;
1016 }
1017
Shubhraprakash Dasd23ff4b2012-04-05 16:55:54 -06001018 cmds = link = kzalloc(sizeof(unsigned int) * (numibs * 3 + 4),
1019 GFP_KERNEL);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001020 if (!link) {
Shubhraprakash Dasd23ff4b2012-04-05 16:55:54 -06001021 KGSL_CORE_ERR("kzalloc(%d) failed\n",
1022 sizeof(unsigned int) * (numibs * 3 + 4));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001023 return -ENOMEM;
1024 }
Vijay Krishnamoorthybef66932012-01-24 09:32:05 -07001025
1026 /*When preamble is enabled, the preamble buffer with state restoration
1027 commands are stored in the first node of the IB chain. We can skip that
1028 if a context switch hasn't occured */
1029
1030 if (drawctxt->flags & CTXT_FLAGS_PREAMBLE &&
1031 adreno_dev->drawctxt_active == drawctxt)
1032 start_index = 1;
1033
Shubhraprakash Dasd23ff4b2012-04-05 16:55:54 -06001034 if (!start_index) {
1035 *cmds++ = cp_nop_packet(1);
1036 *cmds++ = KGSL_START_OF_IB_IDENTIFIER;
1037 } else {
1038 *cmds++ = cp_nop_packet(4);
1039 *cmds++ = KGSL_START_OF_IB_IDENTIFIER;
1040 *cmds++ = CP_HDR_INDIRECT_BUFFER_PFD;
1041 *cmds++ = ibdesc[0].gpuaddr;
1042 *cmds++ = ibdesc[0].sizedwords;
1043 }
Vijay Krishnamoorthybef66932012-01-24 09:32:05 -07001044 for (i = start_index; i < numibs; i++) {
Jeremy Gebbend0ab6ad2012-04-06 11:13:35 -06001045 if (unlikely(adreno_dev->ib_check_level >= 1 &&
1046 !_parse_ibs(dev_priv, ibdesc[i].gpuaddr,
1047 ibdesc[i].sizedwords))) {
1048 kfree(link);
1049 return -EINVAL;
1050 }
Jordan Crouse084427d2011-07-28 08:37:58 -06001051 *cmds++ = CP_HDR_INDIRECT_BUFFER_PFD;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001052 *cmds++ = ibdesc[i].gpuaddr;
1053 *cmds++ = ibdesc[i].sizedwords;
1054 }
1055
Shubhraprakash Dasd23ff4b2012-04-05 16:55:54 -06001056 *cmds++ = cp_nop_packet(1);
1057 *cmds++ = KGSL_END_OF_IB_IDENTIFIER;
1058
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -06001059 kgsl_setstate(&device->mmu, context->id,
Shubhraprakash Das767fdda2011-08-15 15:49:45 -06001060 kgsl_mmu_pt_get_flags(device->mmu.hwpagetable,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001061 device->id));
1062
1063 adreno_drawctxt_switch(adreno_dev, drawctxt, flags);
1064
1065 *timestamp = adreno_ringbuffer_addcmds(&adreno_dev->ringbuffer,
Vijay Krishnamoorthye80c3462012-08-27 14:07:32 -07001066 drawctxt,
Tarun Karradeeecc02013-01-21 23:42:17 -08001067 (flags & KGSL_CMD_FLAGS_EOF),
Vijay Krishnamoorthye80c3462012-08-27 14:07:32 -07001068 &link[0], (cmds - link), *timestamp);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001069
1070 KGSL_CMD_INFO(device, "ctxt %d g %08x numibs %d ts %d\n",
1071 context->id, (unsigned int)ibdesc, numibs, *timestamp);
1072
1073 kfree(link);
1074
1075#ifdef CONFIG_MSM_KGSL_CFF_DUMP
1076 /*
1077 * insert wait for idle after every IB1
1078 * this is conservative but works reliably and is ok
1079 * even for performance simulations
1080 */
Jordan Crousea29a2e02012-08-14 09:09:23 -06001081 adreno_idle(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001082#endif
Tarun Karradeeecc02013-01-21 23:42:17 -08001083
Tarun Karrad20d71a2013-01-25 15:38:57 -08001084 /*
1085 * If context hung and recovered then return error so that the
1086 * application may handle it
1087 */
1088 if (drawctxt->flags & CTXT_FLAGS_GPU_HANG_FT) {
1089 drawctxt->flags &= ~CTXT_FLAGS_GPU_HANG_FT;
1090 return -EPROTO;
1091 } else
Shubhraprakash Das32240ef2012-06-06 20:27:46 -06001092 return 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001093}
1094
Shubhraprakash Das2a85f1f2012-06-04 17:01:39 -06001095static void _turn_preamble_on_for_ib_seq(struct adreno_ringbuffer *rb,
1096 unsigned int rb_rptr)
1097{
1098 unsigned int temp_rb_rptr = rb_rptr;
1099 unsigned int size = rb->buffer_desc.size;
1100 unsigned int val[2];
1101 int i = 0;
1102 bool check = false;
1103 bool cmd_start = false;
1104
1105 /* Go till the start of the ib sequence and turn on preamble */
1106 while (temp_rb_rptr / sizeof(unsigned int) != rb->wptr) {
1107 kgsl_sharedmem_readl(&rb->buffer_desc, &val[i], temp_rb_rptr);
1108 if (check && KGSL_START_OF_IB_IDENTIFIER == val[i]) {
1109 /* decrement i */
1110 i = (i + 1) % 2;
1111 if (val[i] == cp_nop_packet(4)) {
1112 temp_rb_rptr = adreno_ringbuffer_dec_wrapped(
1113 temp_rb_rptr, size);
1114 kgsl_sharedmem_writel(&rb->buffer_desc,
1115 temp_rb_rptr, cp_nop_packet(1));
1116 }
Tarun Karrad20d71a2013-01-25 15:38:57 -08001117 KGSL_FT_INFO(rb->device,
Shubhraprakash Das2a85f1f2012-06-04 17:01:39 -06001118 "Turned preamble on at offset 0x%x\n",
1119 temp_rb_rptr / 4);
1120 break;
1121 }
1122 /* If you reach beginning of next command sequence then exit
1123 * First command encountered is the current one so don't break
1124 * on that. */
1125 if (KGSL_CMD_IDENTIFIER == val[i]) {
1126 if (cmd_start)
1127 break;
1128 cmd_start = true;
1129 }
1130
1131 i = (i + 1) % 2;
1132 if (1 == i)
1133 check = true;
1134 temp_rb_rptr = adreno_ringbuffer_inc_wrapped(temp_rb_rptr,
1135 size);
1136 }
1137}
1138
Shubhraprakash Das460cc762013-01-16 16:57:46 -08001139void adreno_ringbuffer_extract(struct adreno_ringbuffer *rb,
Tarun Karrad20d71a2013-01-25 15:38:57 -08001140 struct adreno_ft_data *ft_data)
Shubhraprakash Das1d577fe2012-05-31 18:28:22 -06001141{
Shubhraprakash Das460cc762013-01-16 16:57:46 -08001142 struct kgsl_device *device = rb->device;
Tarun Karrad20d71a2013-01-25 15:38:57 -08001143 unsigned int rb_rptr = ft_data->start_of_replay_cmds;
Tarun Karradeeecc02013-01-21 23:42:17 -08001144 unsigned int good_rb_idx = 0, bad_rb_idx = 0, temp_rb_idx = 0;
1145 unsigned int last_good_cmd_end_idx = 0, last_bad_cmd_end_idx = 0;
1146 unsigned int cmd_start_idx = 0;
1147 unsigned int val1 = 0;
1148 int copy_rb_contents = 0;
1149 unsigned int temp_rb_rptr;
1150 struct kgsl_context *k_ctxt;
1151 struct adreno_context *a_ctxt;
1152 unsigned int size = rb->buffer_desc.size;
Tarun Karrad20d71a2013-01-25 15:38:57 -08001153 unsigned int *temp_rb_buffer = ft_data->rb_buffer;
1154 int *rb_size = &ft_data->rb_size;
1155 unsigned int *bad_rb_buffer = ft_data->bad_rb_buffer;
1156 int *bad_rb_size = &ft_data->bad_rb_size;
1157 unsigned int *good_rb_buffer = ft_data->good_rb_buffer;
1158 int *good_rb_size = &ft_data->good_rb_size;
Shubhraprakash Das1d577fe2012-05-31 18:28:22 -06001159
Shubhraprakash Das460cc762013-01-16 16:57:46 -08001160 /*
1161 * If the start index from where commands need to be copied is invalid
1162 * then no need to save off any commands
1163 */
Tarun Karrad20d71a2013-01-25 15:38:57 -08001164 if (0xFFFFFFFF == ft_data->start_of_replay_cmds)
Shubhraprakash Das460cc762013-01-16 16:57:46 -08001165 return;
1166
Tarun Karrad20d71a2013-01-25 15:38:57 -08001167 k_ctxt = idr_find(&device->context_idr, ft_data->context_id);
Shubhraprakash Das460cc762013-01-16 16:57:46 -08001168 if (k_ctxt) {
1169 a_ctxt = k_ctxt->devctxt;
1170 if (a_ctxt->flags & CTXT_FLAGS_PREAMBLE)
1171 _turn_preamble_on_for_ib_seq(rb, rb_rptr);
1172 }
1173 k_ctxt = NULL;
1174
Shubhraprakash Das1d577fe2012-05-31 18:28:22 -06001175 /* Walk the rb from the context switch. Omit any commands
1176 * for an invalid context. */
1177 while ((rb_rptr / sizeof(unsigned int)) != rb->wptr) {
1178 kgsl_sharedmem_readl(&rb->buffer_desc, &val1, rb_rptr);
1179
1180 if (KGSL_CMD_IDENTIFIER == val1) {
1181 /* Start is the NOP dword that comes before
1182 * KGSL_CMD_IDENTIFIER */
Tarun Karradeeecc02013-01-21 23:42:17 -08001183 cmd_start_idx = temp_rb_idx - 1;
1184 if ((copy_rb_contents) && (good_rb_idx))
1185 last_good_cmd_end_idx = good_rb_idx - 1;
1186 if ((!copy_rb_contents) && (bad_rb_idx))
1187 last_bad_cmd_end_idx = bad_rb_idx - 1;
Shubhraprakash Das1d577fe2012-05-31 18:28:22 -06001188 }
1189
1190 /* check for context switch indicator */
1191 if (val1 == KGSL_CONTEXT_TO_MEM_IDENTIFIER) {
1192 unsigned int temp_idx, val2;
1193 /* increment by 3 to get to the context_id */
1194 temp_rb_rptr = rb_rptr + (3 * sizeof(unsigned int)) %
1195 size;
1196 kgsl_sharedmem_readl(&rb->buffer_desc, &val2,
1197 temp_rb_rptr);
1198
1199 /* if context switches to a context that did not cause
1200 * hang then start saving the rb contents as those
1201 * commands can be executed */
1202 k_ctxt = idr_find(&rb->device->context_idr, val2);
1203 if (k_ctxt) {
1204 a_ctxt = k_ctxt->devctxt;
1205
1206 /* If we are changing to a good context and were not
1207 * copying commands then copy over commands to the good
1208 * context */
1209 if (!copy_rb_contents && ((k_ctxt &&
1210 !(a_ctxt->flags & CTXT_FLAGS_GPU_HANG)) ||
1211 !k_ctxt)) {
1212 for (temp_idx = cmd_start_idx;
Tarun Karradeeecc02013-01-21 23:42:17 -08001213 temp_idx < temp_rb_idx;
Shubhraprakash Das1d577fe2012-05-31 18:28:22 -06001214 temp_idx++)
Tarun Karradeeecc02013-01-21 23:42:17 -08001215 good_rb_buffer[good_rb_idx++] =
1216 temp_rb_buffer[temp_idx];
Tarun Karrad20d71a2013-01-25 15:38:57 -08001217 ft_data->last_valid_ctx_id = val2;
Shubhraprakash Das1d577fe2012-05-31 18:28:22 -06001218 copy_rb_contents = 1;
Tarun Karradeeecc02013-01-21 23:42:17 -08001219 /* remove the good commands from bad buffer */
1220 bad_rb_idx = last_bad_cmd_end_idx;
Shubhraprakash Das1d577fe2012-05-31 18:28:22 -06001221 } else if (copy_rb_contents && k_ctxt &&
1222 (a_ctxt->flags & CTXT_FLAGS_GPU_HANG)) {
Tarun Karradeeecc02013-01-21 23:42:17 -08001223
1224 /* If we are changing back to a bad context
1225 * from good ctxt and were not copying commands
1226 * to bad ctxt then copy over commands to
1227 * the bad context */
1228 for (temp_idx = cmd_start_idx;
1229 temp_idx < temp_rb_idx;
1230 temp_idx++)
1231 bad_rb_buffer[bad_rb_idx++] =
1232 temp_rb_buffer[temp_idx];
1233 /* If we are changing to bad context then
1234 * remove the dwords we copied for this
1235 * sequence from the good buffer */
1236 good_rb_idx = last_good_cmd_end_idx;
Shubhraprakash Das1d577fe2012-05-31 18:28:22 -06001237 copy_rb_contents = 0;
1238 }
1239 }
1240 }
1241
1242 if (copy_rb_contents)
Tarun Karradeeecc02013-01-21 23:42:17 -08001243 good_rb_buffer[good_rb_idx++] = val1;
1244 else
1245 bad_rb_buffer[bad_rb_idx++] = val1;
1246
1247 /* Copy both good and bad commands to temp buffer */
1248 temp_rb_buffer[temp_rb_idx++] = val1;
Shubhraprakash Das1d577fe2012-05-31 18:28:22 -06001249
1250 rb_rptr = adreno_ringbuffer_inc_wrapped(rb_rptr, size);
1251 }
Tarun Karradeeecc02013-01-21 23:42:17 -08001252 *good_rb_size = good_rb_idx;
Shubhraprakash Das1d577fe2012-05-31 18:28:22 -06001253 *bad_rb_size = bad_rb_idx;
Tarun Karradeeecc02013-01-21 23:42:17 -08001254 *rb_size = temp_rb_idx;
Shubhraprakash Das1d577fe2012-05-31 18:28:22 -06001255}
1256
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001257void
1258adreno_ringbuffer_restore(struct adreno_ringbuffer *rb, unsigned int *rb_buff,
1259 int num_rb_contents)
1260{
1261 int i;
1262 unsigned int *ringcmds;
1263 unsigned int rcmd_gpu;
1264
1265 if (!num_rb_contents)
1266 return;
1267
1268 if (num_rb_contents > (rb->buffer_desc.size - rb->wptr)) {
1269 adreno_regwrite(rb->device, REG_CP_RB_RPTR, 0);
1270 rb->rptr = 0;
1271 BUG_ON(num_rb_contents > rb->buffer_desc.size);
1272 }
1273 ringcmds = (unsigned int *)rb->buffer_desc.hostptr + rb->wptr;
1274 rcmd_gpu = rb->buffer_desc.gpuaddr + sizeof(unsigned int) * rb->wptr;
1275 for (i = 0; i < num_rb_contents; i++)
1276 GSL_RB_WRITE(ringcmds, rcmd_gpu, rb_buff[i]);
1277 rb->wptr += num_rb_contents;
1278 adreno_ringbuffer_submit(rb);
1279}