blob: 9c5e436666401c430eca80bad401d2c17146b988 [file] [log] [blame]
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001/* Copyright (c) 2012, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/err.h>
16#include <linux/ctype.h>
17#include <linux/io.h>
18#include <linux/spinlock.h>
19#include <linux/delay.h>
20#include <linux/clk.h>
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -070021#include <linux/iopoll.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070022
23#include <mach/clk.h>
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -070024#include <mach/rpm-regulator-smd.h>
Vikram Mulukutla19245e02012-07-23 15:58:04 -070025#include <mach/socinfo.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070026
27#include "clock-local2.h"
28#include "clock-pll.h"
Vikram Mulukutlad08a1522012-05-24 15:24:01 -070029#include "clock-rpm.h"
30#include "clock-voter.h"
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070031
32enum {
33 GCC_BASE,
34 MMSS_BASE,
35 LPASS_BASE,
36 MSS_BASE,
Matt Wagantalledf2fad2012-08-06 16:11:46 -070037 APCS_BASE,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070038 N_BASES,
39};
40
41static void __iomem *virt_bases[N_BASES];
42
43#define GCC_REG_BASE(x) (void __iomem *)(virt_bases[GCC_BASE] + (x))
44#define MMSS_REG_BASE(x) (void __iomem *)(virt_bases[MMSS_BASE] + (x))
45#define LPASS_REG_BASE(x) (void __iomem *)(virt_bases[LPASS_BASE] + (x))
46#define MSS_REG_BASE(x) (void __iomem *)(virt_bases[MSS_BASE] + (x))
Matt Wagantalledf2fad2012-08-06 16:11:46 -070047#define APCS_REG_BASE(x) (void __iomem *)(virt_bases[APCS_BASE] + (x))
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070048
49#define GPLL0_MODE_REG 0x0000
50#define GPLL0_L_REG 0x0004
51#define GPLL0_M_REG 0x0008
52#define GPLL0_N_REG 0x000C
53#define GPLL0_USER_CTL_REG 0x0010
54#define GPLL0_CONFIG_CTL_REG 0x0014
55#define GPLL0_TEST_CTL_REG 0x0018
56#define GPLL0_STATUS_REG 0x001C
57
58#define GPLL1_MODE_REG 0x0040
59#define GPLL1_L_REG 0x0044
60#define GPLL1_M_REG 0x0048
61#define GPLL1_N_REG 0x004C
62#define GPLL1_USER_CTL_REG 0x0050
63#define GPLL1_CONFIG_CTL_REG 0x0054
64#define GPLL1_TEST_CTL_REG 0x0058
65#define GPLL1_STATUS_REG 0x005C
66
67#define MMPLL0_MODE_REG 0x0000
68#define MMPLL0_L_REG 0x0004
69#define MMPLL0_M_REG 0x0008
70#define MMPLL0_N_REG 0x000C
71#define MMPLL0_USER_CTL_REG 0x0010
72#define MMPLL0_CONFIG_CTL_REG 0x0014
73#define MMPLL0_TEST_CTL_REG 0x0018
74#define MMPLL0_STATUS_REG 0x001C
75
76#define MMPLL1_MODE_REG 0x0040
77#define MMPLL1_L_REG 0x0044
78#define MMPLL1_M_REG 0x0048
79#define MMPLL1_N_REG 0x004C
80#define MMPLL1_USER_CTL_REG 0x0050
81#define MMPLL1_CONFIG_CTL_REG 0x0054
82#define MMPLL1_TEST_CTL_REG 0x0058
83#define MMPLL1_STATUS_REG 0x005C
84
85#define MMPLL3_MODE_REG 0x0080
86#define MMPLL3_L_REG 0x0084
87#define MMPLL3_M_REG 0x0088
88#define MMPLL3_N_REG 0x008C
89#define MMPLL3_USER_CTL_REG 0x0090
90#define MMPLL3_CONFIG_CTL_REG 0x0094
91#define MMPLL3_TEST_CTL_REG 0x0098
92#define MMPLL3_STATUS_REG 0x009C
93
94#define LPAPLL_MODE_REG 0x0000
95#define LPAPLL_L_REG 0x0004
96#define LPAPLL_M_REG 0x0008
97#define LPAPLL_N_REG 0x000C
98#define LPAPLL_USER_CTL_REG 0x0010
99#define LPAPLL_CONFIG_CTL_REG 0x0014
100#define LPAPLL_TEST_CTL_REG 0x0018
101#define LPAPLL_STATUS_REG 0x001C
102
103#define GCC_DEBUG_CLK_CTL_REG 0x1880
104#define CLOCK_FRQ_MEASURE_CTL_REG 0x1884
105#define CLOCK_FRQ_MEASURE_STATUS_REG 0x1888
106#define GCC_XO_DIV4_CBCR_REG 0x10C8
107#define APCS_GPLL_ENA_VOTE_REG 0x1480
108#define MMSS_PLL_VOTE_APCS_REG 0x0100
109#define MMSS_DEBUG_CLK_CTL_REG 0x0900
110#define LPASS_DEBUG_CLK_CTL_REG 0x29000
111#define LPASS_LPA_PLL_VOTE_APPS_REG 0x2000
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700112#define MSS_DEBUG_CLK_CTL_REG 0x0078
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700113
Matt Wagantalledf2fad2012-08-06 16:11:46 -0700114#define GLB_CLK_DIAG_REG 0x001C
115
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700116#define USB30_MASTER_CMD_RCGR 0x03D4
117#define USB30_MOCK_UTMI_CMD_RCGR 0x03E8
118#define USB_HSIC_SYSTEM_CMD_RCGR 0x041C
119#define USB_HSIC_CMD_RCGR 0x0440
120#define USB_HSIC_IO_CAL_CMD_RCGR 0x0458
121#define USB_HS_SYSTEM_CMD_RCGR 0x0490
122#define SDCC1_APPS_CMD_RCGR 0x04D0
123#define SDCC2_APPS_CMD_RCGR 0x0510
124#define SDCC3_APPS_CMD_RCGR 0x0550
125#define SDCC4_APPS_CMD_RCGR 0x0590
126#define BLSP1_QUP1_SPI_APPS_CMD_RCGR 0x064C
127#define BLSP1_UART1_APPS_CMD_RCGR 0x068C
128#define BLSP1_QUP2_SPI_APPS_CMD_RCGR 0x06CC
129#define BLSP1_UART2_APPS_CMD_RCGR 0x070C
130#define BLSP1_QUP3_SPI_APPS_CMD_RCGR 0x074C
131#define BLSP1_UART3_APPS_CMD_RCGR 0x078C
132#define BLSP1_QUP4_SPI_APPS_CMD_RCGR 0x07CC
133#define BLSP1_UART4_APPS_CMD_RCGR 0x080C
134#define BLSP1_QUP5_SPI_APPS_CMD_RCGR 0x084C
135#define BLSP1_UART5_APPS_CMD_RCGR 0x088C
136#define BLSP1_QUP6_SPI_APPS_CMD_RCGR 0x08CC
137#define BLSP1_UART6_APPS_CMD_RCGR 0x090C
138#define BLSP2_QUP1_SPI_APPS_CMD_RCGR 0x098C
139#define BLSP2_UART1_APPS_CMD_RCGR 0x09CC
140#define BLSP2_QUP2_SPI_APPS_CMD_RCGR 0x0A0C
141#define BLSP2_UART2_APPS_CMD_RCGR 0x0A4C
142#define BLSP2_QUP3_SPI_APPS_CMD_RCGR 0x0A8C
143#define BLSP2_UART3_APPS_CMD_RCGR 0x0ACC
144#define BLSP2_QUP4_SPI_APPS_CMD_RCGR 0x0B0C
145#define BLSP2_UART4_APPS_CMD_RCGR 0x0B4C
146#define BLSP2_QUP5_SPI_APPS_CMD_RCGR 0x0B8C
147#define BLSP2_UART5_APPS_CMD_RCGR 0x0BCC
148#define BLSP2_QUP6_SPI_APPS_CMD_RCGR 0x0C0C
149#define BLSP2_UART6_APPS_CMD_RCGR 0x0C4C
150#define PDM2_CMD_RCGR 0x0CD0
151#define TSIF_REF_CMD_RCGR 0x0D90
152#define CE1_CMD_RCGR 0x1050
153#define CE2_CMD_RCGR 0x1090
154#define GP1_CMD_RCGR 0x1904
155#define GP2_CMD_RCGR 0x1944
156#define GP3_CMD_RCGR 0x1984
157#define LPAIF_SPKR_CMD_RCGR 0xA000
158#define LPAIF_PRI_CMD_RCGR 0xB000
159#define LPAIF_SEC_CMD_RCGR 0xC000
160#define LPAIF_TER_CMD_RCGR 0xD000
161#define LPAIF_QUAD_CMD_RCGR 0xE000
162#define LPAIF_PCM0_CMD_RCGR 0xF000
163#define LPAIF_PCM1_CMD_RCGR 0x10000
164#define RESAMPLER_CMD_RCGR 0x11000
165#define SLIMBUS_CMD_RCGR 0x12000
166#define LPAIF_PCMOE_CMD_RCGR 0x13000
167#define AHBFABRIC_CMD_RCGR 0x18000
168#define VCODEC0_CMD_RCGR 0x1000
169#define PCLK0_CMD_RCGR 0x2000
170#define PCLK1_CMD_RCGR 0x2020
171#define MDP_CMD_RCGR 0x2040
172#define EXTPCLK_CMD_RCGR 0x2060
173#define VSYNC_CMD_RCGR 0x2080
174#define EDPPIXEL_CMD_RCGR 0x20A0
175#define EDPLINK_CMD_RCGR 0x20C0
176#define EDPAUX_CMD_RCGR 0x20E0
177#define HDMI_CMD_RCGR 0x2100
178#define BYTE0_CMD_RCGR 0x2120
179#define BYTE1_CMD_RCGR 0x2140
180#define ESC0_CMD_RCGR 0x2160
181#define ESC1_CMD_RCGR 0x2180
182#define CSI0PHYTIMER_CMD_RCGR 0x3000
183#define CSI1PHYTIMER_CMD_RCGR 0x3030
184#define CSI2PHYTIMER_CMD_RCGR 0x3060
185#define CSI0_CMD_RCGR 0x3090
186#define CSI1_CMD_RCGR 0x3100
187#define CSI2_CMD_RCGR 0x3160
188#define CSI3_CMD_RCGR 0x31C0
189#define CCI_CMD_RCGR 0x3300
190#define MCLK0_CMD_RCGR 0x3360
191#define MCLK1_CMD_RCGR 0x3390
192#define MCLK2_CMD_RCGR 0x33C0
193#define MCLK3_CMD_RCGR 0x33F0
194#define MMSS_GP0_CMD_RCGR 0x3420
195#define MMSS_GP1_CMD_RCGR 0x3450
196#define JPEG0_CMD_RCGR 0x3500
197#define JPEG1_CMD_RCGR 0x3520
198#define JPEG2_CMD_RCGR 0x3540
199#define VFE0_CMD_RCGR 0x3600
200#define VFE1_CMD_RCGR 0x3620
201#define CPP_CMD_RCGR 0x3640
202#define GFX3D_CMD_RCGR 0x4000
203#define RBCPR_CMD_RCGR 0x4060
204#define AHB_CMD_RCGR 0x5000
205#define AXI_CMD_RCGR 0x5040
206#define OCMEMNOC_CMD_RCGR 0x5090
Vikram Mulukutla274b2d92012-07-13 15:53:04 -0700207#define OCMEMCX_OCMEMNOC_CBCR 0x4058
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700208
209#define MMSS_BCR 0x0240
210#define USB_30_BCR 0x03C0
211#define USB3_PHY_BCR 0x03FC
212#define USB_HS_HSIC_BCR 0x0400
213#define USB_HS_BCR 0x0480
214#define SDCC1_BCR 0x04C0
215#define SDCC2_BCR 0x0500
216#define SDCC3_BCR 0x0540
217#define SDCC4_BCR 0x0580
218#define BLSP1_BCR 0x05C0
219#define BLSP1_QUP1_BCR 0x0640
220#define BLSP1_UART1_BCR 0x0680
221#define BLSP1_QUP2_BCR 0x06C0
222#define BLSP1_UART2_BCR 0x0700
223#define BLSP1_QUP3_BCR 0x0740
224#define BLSP1_UART3_BCR 0x0780
225#define BLSP1_QUP4_BCR 0x07C0
226#define BLSP1_UART4_BCR 0x0800
227#define BLSP1_QUP5_BCR 0x0840
228#define BLSP1_UART5_BCR 0x0880
229#define BLSP1_QUP6_BCR 0x08C0
230#define BLSP1_UART6_BCR 0x0900
231#define BLSP2_BCR 0x0940
232#define BLSP2_QUP1_BCR 0x0980
233#define BLSP2_UART1_BCR 0x09C0
234#define BLSP2_QUP2_BCR 0x0A00
235#define BLSP2_UART2_BCR 0x0A40
236#define BLSP2_QUP3_BCR 0x0A80
237#define BLSP2_UART3_BCR 0x0AC0
238#define BLSP2_QUP4_BCR 0x0B00
239#define BLSP2_UART4_BCR 0x0B40
240#define BLSP2_QUP5_BCR 0x0B80
241#define BLSP2_UART5_BCR 0x0BC0
242#define BLSP2_QUP6_BCR 0x0C00
243#define BLSP2_UART6_BCR 0x0C40
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700244#define BOOT_ROM_BCR 0x0E00
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700245#define PDM_BCR 0x0CC0
246#define PRNG_BCR 0x0D00
247#define BAM_DMA_BCR 0x0D40
248#define TSIF_BCR 0x0D80
249#define CE1_BCR 0x1040
250#define CE2_BCR 0x1080
251#define AUDIO_CORE_BCR 0x4000
252#define VENUS0_BCR 0x1020
253#define MDSS_BCR 0x2300
254#define CAMSS_PHY0_BCR 0x3020
255#define CAMSS_PHY1_BCR 0x3050
256#define CAMSS_PHY2_BCR 0x3080
257#define CAMSS_CSI0_BCR 0x30B0
258#define CAMSS_CSI0PHY_BCR 0x30C0
259#define CAMSS_CSI0RDI_BCR 0x30D0
260#define CAMSS_CSI0PIX_BCR 0x30E0
261#define CAMSS_CSI1_BCR 0x3120
262#define CAMSS_CSI1PHY_BCR 0x3130
263#define CAMSS_CSI1RDI_BCR 0x3140
264#define CAMSS_CSI1PIX_BCR 0x3150
265#define CAMSS_CSI2_BCR 0x3180
266#define CAMSS_CSI2PHY_BCR 0x3190
267#define CAMSS_CSI2RDI_BCR 0x31A0
268#define CAMSS_CSI2PIX_BCR 0x31B0
269#define CAMSS_CSI3_BCR 0x31E0
270#define CAMSS_CSI3PHY_BCR 0x31F0
271#define CAMSS_CSI3RDI_BCR 0x3200
272#define CAMSS_CSI3PIX_BCR 0x3210
273#define CAMSS_ISPIF_BCR 0x3220
274#define CAMSS_CCI_BCR 0x3340
275#define CAMSS_MCLK0_BCR 0x3380
276#define CAMSS_MCLK1_BCR 0x33B0
277#define CAMSS_MCLK2_BCR 0x33E0
278#define CAMSS_MCLK3_BCR 0x3410
279#define CAMSS_GP0_BCR 0x3440
280#define CAMSS_GP1_BCR 0x3470
281#define CAMSS_TOP_BCR 0x3480
282#define CAMSS_MICRO_BCR 0x3490
283#define CAMSS_JPEG_BCR 0x35A0
284#define CAMSS_VFE_BCR 0x36A0
285#define CAMSS_CSI_VFE0_BCR 0x3700
286#define CAMSS_CSI_VFE1_BCR 0x3710
287#define OCMEMNOC_BCR 0x50B0
288#define MMSSNOCAHB_BCR 0x5020
289#define MMSSNOCAXI_BCR 0x5060
290#define OXILI_GFX3D_CBCR 0x4028
291#define OXILICX_AHB_CBCR 0x403C
292#define OXILICX_AXI_CBCR 0x4038
293#define OXILI_BCR 0x4020
294#define OXILICX_BCR 0x4030
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700295#define LPASS_Q6SS_BCR 0x6000
296#define MSS_Q6SS_BCR 0x1068
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700297
298#define OCMEM_SYS_NOC_AXI_CBCR 0x0244
299#define OCMEM_NOC_CFG_AHB_CBCR 0x0248
300#define MMSS_NOC_CFG_AHB_CBCR 0x024C
301
302#define USB30_MASTER_CBCR 0x03C8
303#define USB30_MOCK_UTMI_CBCR 0x03D0
304#define USB_HSIC_AHB_CBCR 0x0408
305#define USB_HSIC_SYSTEM_CBCR 0x040C
306#define USB_HSIC_CBCR 0x0410
307#define USB_HSIC_IO_CAL_CBCR 0x0414
308#define USB_HS_SYSTEM_CBCR 0x0484
309#define USB_HS_AHB_CBCR 0x0488
310#define SDCC1_APPS_CBCR 0x04C4
311#define SDCC1_AHB_CBCR 0x04C8
312#define SDCC2_APPS_CBCR 0x0504
313#define SDCC2_AHB_CBCR 0x0508
314#define SDCC3_APPS_CBCR 0x0544
315#define SDCC3_AHB_CBCR 0x0548
316#define SDCC4_APPS_CBCR 0x0584
317#define SDCC4_AHB_CBCR 0x0588
318#define BLSP1_AHB_CBCR 0x05C4
319#define BLSP1_QUP1_SPI_APPS_CBCR 0x0644
320#define BLSP1_QUP1_I2C_APPS_CBCR 0x0648
321#define BLSP1_UART1_APPS_CBCR 0x0684
322#define BLSP1_UART1_SIM_CBCR 0x0688
323#define BLSP1_QUP2_SPI_APPS_CBCR 0x06C4
324#define BLSP1_QUP2_I2C_APPS_CBCR 0x06C8
325#define BLSP1_UART2_APPS_CBCR 0x0704
326#define BLSP1_UART2_SIM_CBCR 0x0708
327#define BLSP1_QUP3_SPI_APPS_CBCR 0x0744
328#define BLSP1_QUP3_I2C_APPS_CBCR 0x0748
329#define BLSP1_UART3_APPS_CBCR 0x0784
330#define BLSP1_UART3_SIM_CBCR 0x0788
331#define BLSP1_QUP4_SPI_APPS_CBCR 0x07C4
332#define BLSP1_QUP4_I2C_APPS_CBCR 0x07C8
333#define BLSP1_UART4_APPS_CBCR 0x0804
334#define BLSP1_UART4_SIM_CBCR 0x0808
335#define BLSP1_QUP5_SPI_APPS_CBCR 0x0844
336#define BLSP1_QUP5_I2C_APPS_CBCR 0x0848
337#define BLSP1_UART5_APPS_CBCR 0x0884
338#define BLSP1_UART5_SIM_CBCR 0x0888
339#define BLSP1_QUP6_SPI_APPS_CBCR 0x08C4
340#define BLSP1_QUP6_I2C_APPS_CBCR 0x08C8
341#define BLSP1_UART6_APPS_CBCR 0x0904
342#define BLSP1_UART6_SIM_CBCR 0x0908
343#define BLSP2_AHB_CBCR 0x0944
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700344#define BOOT_ROM_AHB_CBCR 0x0E04
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700345#define BLSP2_QUP1_SPI_APPS_CBCR 0x0984
346#define BLSP2_QUP1_I2C_APPS_CBCR 0x0988
347#define BLSP2_UART1_APPS_CBCR 0x09C4
348#define BLSP2_UART1_SIM_CBCR 0x09C8
349#define BLSP2_QUP2_SPI_APPS_CBCR 0x0A04
350#define BLSP2_QUP2_I2C_APPS_CBCR 0x0A08
351#define BLSP2_UART2_APPS_CBCR 0x0A44
352#define BLSP2_UART2_SIM_CBCR 0x0A48
353#define BLSP2_QUP3_SPI_APPS_CBCR 0x0A84
354#define BLSP2_QUP3_I2C_APPS_CBCR 0x0A88
355#define BLSP2_UART3_APPS_CBCR 0x0AC4
356#define BLSP2_UART3_SIM_CBCR 0x0AC8
357#define BLSP2_QUP4_SPI_APPS_CBCR 0x0B04
358#define BLSP2_QUP4_I2C_APPS_CBCR 0x0B08
359#define BLSP2_UART4_APPS_CBCR 0x0B44
360#define BLSP2_UART4_SIM_CBCR 0x0B48
361#define BLSP2_QUP5_SPI_APPS_CBCR 0x0B84
362#define BLSP2_QUP5_I2C_APPS_CBCR 0x0B88
363#define BLSP2_UART5_APPS_CBCR 0x0BC4
364#define BLSP2_UART5_SIM_CBCR 0x0BC8
365#define BLSP2_QUP6_SPI_APPS_CBCR 0x0C04
366#define BLSP2_QUP6_I2C_APPS_CBCR 0x0C08
367#define BLSP2_UART6_APPS_CBCR 0x0C44
368#define BLSP2_UART6_SIM_CBCR 0x0C48
369#define PDM_AHB_CBCR 0x0CC4
370#define PDM_XO4_CBCR 0x0CC8
371#define PDM2_CBCR 0x0CCC
372#define PRNG_AHB_CBCR 0x0D04
373#define BAM_DMA_AHB_CBCR 0x0D44
374#define TSIF_AHB_CBCR 0x0D84
375#define TSIF_REF_CBCR 0x0D88
376#define MSG_RAM_AHB_CBCR 0x0E44
377#define CE1_CBCR 0x1044
378#define CE1_AXI_CBCR 0x1048
379#define CE1_AHB_CBCR 0x104C
380#define CE2_CBCR 0x1084
381#define CE2_AXI_CBCR 0x1088
382#define CE2_AHB_CBCR 0x108C
383#define GCC_AHB_CBCR 0x10C0
384#define GP1_CBCR 0x1900
385#define GP2_CBCR 0x1940
386#define GP3_CBCR 0x1980
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -0700387#define AUDIO_CORE_GDSCR 0x7000
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -0700388#define AUDIO_CORE_IXFABRIC_CBCR 0x1B000
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700389#define AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR 0xA014
390#define AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR 0xA018
391#define AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR 0xA01C
392#define AUDIO_CORE_LPAIF_PRI_OSR_CBCR 0xB014
393#define AUDIO_CORE_LPAIF_PRI_IBIT_CBCR 0xB018
394#define AUDIO_CORE_LPAIF_PRI_EBIT_CBCR 0xB01C
395#define AUDIO_CORE_LPAIF_SEC_OSR_CBCR 0xC014
396#define AUDIO_CORE_LPAIF_SEC_IBIT_CBCR 0xC018
397#define AUDIO_CORE_LPAIF_SEC_EBIT_CBCR 0xC01C
398#define AUDIO_CORE_LPAIF_TER_OSR_CBCR 0xD014
399#define AUDIO_CORE_LPAIF_TER_IBIT_CBCR 0xD018
400#define AUDIO_CORE_LPAIF_TER_EBIT_CBCR 0xD01C
401#define AUDIO_CORE_LPAIF_QUAD_OSR_CBCR 0xE014
402#define AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR 0xE018
403#define AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR 0xE01C
404#define AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR 0xF014
405#define AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR 0xF018
406#define AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR 0x10014
407#define AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR 0x10018
408#define AUDIO_CORE_RESAMPLER_CORE_CBCR 0x11014
409#define AUDIO_CORE_RESAMPLER_LFABIF_CBCR 0x11018
410#define AUDIO_CORE_SLIMBUS_CORE_CBCR 0x12014
411#define AUDIO_CORE_SLIMBUS_LFABIF_CBCR 0x12018
412#define AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR 0x13014
413#define VENUS0_VCODEC0_CBCR 0x1028
414#define VENUS0_AHB_CBCR 0x1030
415#define VENUS0_AXI_CBCR 0x1034
416#define VENUS0_OCMEMNOC_CBCR 0x1038
417#define MDSS_AHB_CBCR 0x2308
418#define MDSS_HDMI_AHB_CBCR 0x230C
419#define MDSS_AXI_CBCR 0x2310
420#define MDSS_PCLK0_CBCR 0x2314
421#define MDSS_PCLK1_CBCR 0x2318
422#define MDSS_MDP_CBCR 0x231C
423#define MDSS_MDP_LUT_CBCR 0x2320
424#define MDSS_EXTPCLK_CBCR 0x2324
425#define MDSS_VSYNC_CBCR 0x2328
426#define MDSS_EDPPIXEL_CBCR 0x232C
427#define MDSS_EDPLINK_CBCR 0x2330
428#define MDSS_EDPAUX_CBCR 0x2334
429#define MDSS_HDMI_CBCR 0x2338
430#define MDSS_BYTE0_CBCR 0x233C
431#define MDSS_BYTE1_CBCR 0x2340
432#define MDSS_ESC0_CBCR 0x2344
433#define MDSS_ESC1_CBCR 0x2348
434#define CAMSS_PHY0_CSI0PHYTIMER_CBCR 0x3024
435#define CAMSS_PHY1_CSI1PHYTIMER_CBCR 0x3054
436#define CAMSS_PHY2_CSI2PHYTIMER_CBCR 0x3084
437#define CAMSS_CSI0_CBCR 0x30B4
438#define CAMSS_CSI0_AHB_CBCR 0x30BC
439#define CAMSS_CSI0PHY_CBCR 0x30C4
440#define CAMSS_CSI0RDI_CBCR 0x30D4
441#define CAMSS_CSI0PIX_CBCR 0x30E4
442#define CAMSS_CSI1_CBCR 0x3124
443#define CAMSS_CSI1_AHB_CBCR 0x3128
444#define CAMSS_CSI1PHY_CBCR 0x3134
445#define CAMSS_CSI1RDI_CBCR 0x3144
446#define CAMSS_CSI1PIX_CBCR 0x3154
447#define CAMSS_CSI2_CBCR 0x3184
448#define CAMSS_CSI2_AHB_CBCR 0x3188
449#define CAMSS_CSI2PHY_CBCR 0x3194
450#define CAMSS_CSI2RDI_CBCR 0x31A4
451#define CAMSS_CSI2PIX_CBCR 0x31B4
452#define CAMSS_CSI3_CBCR 0x31E4
453#define CAMSS_CSI3_AHB_CBCR 0x31E8
454#define CAMSS_CSI3PHY_CBCR 0x31F4
455#define CAMSS_CSI3RDI_CBCR 0x3204
456#define CAMSS_CSI3PIX_CBCR 0x3214
457#define CAMSS_ISPIF_AHB_CBCR 0x3224
458#define CAMSS_CCI_CCI_CBCR 0x3344
459#define CAMSS_CCI_CCI_AHB_CBCR 0x3348
460#define CAMSS_MCLK0_CBCR 0x3384
461#define CAMSS_MCLK1_CBCR 0x33B4
462#define CAMSS_MCLK2_CBCR 0x33E4
463#define CAMSS_MCLK3_CBCR 0x3414
464#define CAMSS_GP0_CBCR 0x3444
465#define CAMSS_GP1_CBCR 0x3474
466#define CAMSS_TOP_AHB_CBCR 0x3484
467#define CAMSS_MICRO_AHB_CBCR 0x3494
468#define CAMSS_JPEG_JPEG0_CBCR 0x35A8
469#define CAMSS_JPEG_JPEG1_CBCR 0x35AC
470#define CAMSS_JPEG_JPEG2_CBCR 0x35B0
471#define CAMSS_JPEG_JPEG_AHB_CBCR 0x35B4
472#define CAMSS_JPEG_JPEG_AXI_CBCR 0x35B8
473#define CAMSS_JPEG_JPEG_OCMEMNOC_CBCR 0x35BC
474#define CAMSS_VFE_VFE0_CBCR 0x36A8
475#define CAMSS_VFE_VFE1_CBCR 0x36AC
476#define CAMSS_VFE_CPP_CBCR 0x36B0
477#define CAMSS_VFE_CPP_AHB_CBCR 0x36B4
478#define CAMSS_VFE_VFE_AHB_CBCR 0x36B8
479#define CAMSS_VFE_VFE_AXI_CBCR 0x36BC
480#define CAMSS_VFE_VFE_OCMEMNOC_CBCR 0x36C0
481#define CAMSS_CSI_VFE0_CBCR 0x3704
482#define CAMSS_CSI_VFE1_CBCR 0x3714
483#define MMSS_MMSSNOC_AXI_CBCR 0x506C
484#define MMSS_MMSSNOC_AHB_CBCR 0x5024
485#define MMSS_MMSSNOC_BTO_AHB_CBCR 0x5028
486#define MMSS_MISC_AHB_CBCR 0x502C
487#define MMSS_S0_AXI_CBCR 0x5064
488#define OCMEMNOC_CBCR 0x50B4
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700489#define LPASS_Q6SS_AHB_LFABIF_CBCR 0x22000
490#define LPASS_Q6SS_XO_CBCR 0x26000
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -0700491#define Q6SS_AHBM_CBCR 0x22004
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700492#define MSS_XO_Q6_CBCR 0x108C
493#define MSS_BUS_Q6_CBCR 0x10A4
494#define MSS_CFG_AHB_CBCR 0x0280
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700495
Vikram Mulukutlafc3c55c2012-08-08 16:25:22 -0700496#define GCC_USB_BOOT_CLOCK_CTL 0x1A00
497#define GCC_KPSS_BOOT_CLOCK_CTL 0x19C0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700498#define APCS_CLOCK_BRANCH_ENA_VOTE 0x1484
499#define APCS_CLOCK_SLEEP_ENA_VOTE 0x1488
500
501/* Mux source select values */
502#define cxo_source_val 0
503#define gpll0_source_val 1
504#define gpll1_source_val 2
505#define gnd_source_val 5
506#define mmpll0_mm_source_val 1
507#define mmpll1_mm_source_val 2
508#define mmpll3_mm_source_val 3
509#define gpll0_mm_source_val 5
510#define cxo_mm_source_val 0
511#define mm_gnd_source_val 6
512#define gpll1_hsic_source_val 4
513#define cxo_lpass_source_val 0
514#define lpapll0_lpass_source_val 1
515#define gpll0_lpass_source_val 5
516#define edppll_270_mm_source_val 4
517#define edppll_350_mm_source_val 4
518#define dsipll_750_mm_source_val 1
519#define dsipll_250_mm_source_val 2
520#define hdmipll_297_mm_source_val 3
521
522#define F(f, s, div, m, n) \
523 { \
524 .freq_hz = (f), \
525 .src_clk = &s##_clk_src.c, \
526 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700527 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700528 .d_val = ~(n),\
529 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
530 | BVAL(10, 8, s##_source_val), \
531 }
532
533#define F_MM(f, s, div, m, n) \
534 { \
535 .freq_hz = (f), \
536 .src_clk = &s##_clk_src.c, \
537 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700538 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700539 .d_val = ~(n),\
540 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
541 | BVAL(10, 8, s##_mm_source_val), \
542 }
543
544#define F_MDSS(f, s, div, m, n) \
545 { \
546 .freq_hz = (f), \
547 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700548 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700549 .d_val = ~(n),\
550 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
551 | BVAL(10, 8, s##_mm_source_val), \
552 }
553
554#define F_HSIC(f, s, div, m, n) \
555 { \
556 .freq_hz = (f), \
557 .src_clk = &s##_clk_src.c, \
558 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700559 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700560 .d_val = ~(n),\
561 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
562 | BVAL(10, 8, s##_hsic_source_val), \
563 }
564
565#define F_LPASS(f, s, div, m, n) \
566 { \
567 .freq_hz = (f), \
568 .src_clk = &s##_clk_src.c, \
569 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700570 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700571 .d_val = ~(n),\
572 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
573 | BVAL(10, 8, s##_lpass_source_val), \
574 }
575
576#define VDD_DIG_FMAX_MAP1(l1, f1) \
577 .vdd_class = &vdd_dig, \
578 .fmax[VDD_DIG_##l1] = (f1)
579#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
580 .vdd_class = &vdd_dig, \
581 .fmax[VDD_DIG_##l1] = (f1), \
582 .fmax[VDD_DIG_##l2] = (f2)
583#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
584 .vdd_class = &vdd_dig, \
585 .fmax[VDD_DIG_##l1] = (f1), \
586 .fmax[VDD_DIG_##l2] = (f2), \
587 .fmax[VDD_DIG_##l3] = (f3)
588
589enum vdd_dig_levels {
590 VDD_DIG_NONE,
591 VDD_DIG_LOW,
592 VDD_DIG_NOMINAL,
593 VDD_DIG_HIGH
594};
595
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700596static const int vdd_corner[] = {
597 [VDD_DIG_NONE] = RPM_REGULATOR_CORNER_NONE,
598 [VDD_DIG_LOW] = RPM_REGULATOR_CORNER_SVS_SOC,
599 [VDD_DIG_NOMINAL] = RPM_REGULATOR_CORNER_NORMAL,
600 [VDD_DIG_HIGH] = RPM_REGULATOR_CORNER_SUPER_TURBO,
601};
602
603static struct rpm_regulator *vdd_dig_reg;
604
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700605static int set_vdd_dig(struct clk_vdd_class *vdd_class, int level)
606{
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700607 return rpm_regulator_set_voltage(vdd_dig_reg, vdd_corner[level],
608 RPM_REGULATOR_CORNER_SUPER_TURBO);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700609}
610
611static DEFINE_VDD_CLASS(vdd_dig, set_vdd_dig);
612
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700613#define RPM_MISC_CLK_TYPE 0x306b6c63
614#define RPM_BUS_CLK_TYPE 0x316b6c63
615#define RPM_MEM_CLK_TYPE 0x326b6c63
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700616
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700617#define CXO_ID 0x0
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700618#define QDSS_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700619
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700620#define PNOC_ID 0x0
621#define SNOC_ID 0x1
622#define CNOC_ID 0x2
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700623#define MMSSNOC_AHB_ID 0x4
Matt Wagantallc4388bf2012-05-14 23:03:00 -0700624
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700625#define BIMC_ID 0x0
626#define OCMEM_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700627
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700628enum {
629 D0_ID = 1,
630 D1_ID,
631 A0_ID,
632 A1_ID,
633 A2_ID,
634};
635
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700636DEFINE_CLK_RPM_SMD(pnoc_clk, pnoc_a_clk, RPM_BUS_CLK_TYPE, PNOC_ID, NULL);
637DEFINE_CLK_RPM_SMD(snoc_clk, snoc_a_clk, RPM_BUS_CLK_TYPE, SNOC_ID, NULL);
638DEFINE_CLK_RPM_SMD(cnoc_clk, cnoc_a_clk, RPM_BUS_CLK_TYPE, CNOC_ID, NULL);
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700639DEFINE_CLK_RPM_SMD(mmssnoc_ahb_clk, mmssnoc_ahb_a_clk, RPM_BUS_CLK_TYPE,
640 MMSSNOC_AHB_ID, NULL);
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700641
642DEFINE_CLK_RPM_SMD(bimc_clk, bimc_a_clk, RPM_MEM_CLK_TYPE, BIMC_ID, NULL);
643DEFINE_CLK_RPM_SMD(ocmemgx_clk, ocmemgx_a_clk, RPM_MEM_CLK_TYPE, OCMEM_ID,
644 NULL);
645
646DEFINE_CLK_RPM_SMD_BRANCH(cxo_clk_src, cxo_a_clk_src,
647 RPM_MISC_CLK_TYPE, CXO_ID, 19200000);
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700648DEFINE_CLK_RPM_SMD_QDSS(qdss_clk, qdss_a_clk, RPM_MISC_CLK_TYPE, QDSS_ID);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700649
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700650DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d0, cxo_d0_a, D0_ID);
651DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d1, cxo_d1_a, D1_ID);
652DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a0, cxo_a0_a, A0_ID);
653DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a1, cxo_a1_a, A1_ID);
654DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a2, cxo_a2_a, A2_ID);
655
656DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d0_pin, cxo_d0_a_pin, D0_ID);
657DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d1_pin, cxo_d1_a_pin, D1_ID);
658DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a0_pin, cxo_a0_a_pin, A0_ID);
659DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a1_pin, cxo_a1_a_pin, A1_ID);
660DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a2_pin, cxo_a2_a_pin, A2_ID);
661
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700662static struct pll_vote_clk gpll0_clk_src = {
663 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700664 .status_reg = (void __iomem *)GPLL0_STATUS_REG,
665 .status_mask = BIT(17),
666 .parent = &cxo_clk_src.c,
667 .base = &virt_bases[GCC_BASE],
668 .c = {
669 .rate = 600000000,
670 .dbg_name = "gpll0_clk_src",
671 .ops = &clk_ops_pll_vote,
672 .warned = true,
673 CLK_INIT(gpll0_clk_src.c),
674 },
675};
676
677static struct pll_vote_clk gpll1_clk_src = {
678 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
679 .en_mask = BIT(1),
680 .status_reg = (void __iomem *)GPLL1_STATUS_REG,
681 .status_mask = BIT(17),
682 .parent = &cxo_clk_src.c,
683 .base = &virt_bases[GCC_BASE],
684 .c = {
685 .rate = 480000000,
686 .dbg_name = "gpll1_clk_src",
687 .ops = &clk_ops_pll_vote,
688 .warned = true,
689 CLK_INIT(gpll1_clk_src.c),
690 },
691};
692
693static struct pll_vote_clk lpapll0_clk_src = {
694 .en_reg = (void __iomem *)LPASS_LPA_PLL_VOTE_APPS_REG,
695 .en_mask = BIT(0),
696 .status_reg = (void __iomem *)LPAPLL_STATUS_REG,
697 .status_mask = BIT(17),
698 .parent = &cxo_clk_src.c,
699 .base = &virt_bases[LPASS_BASE],
700 .c = {
701 .rate = 491520000,
702 .dbg_name = "lpapll0_clk_src",
703 .ops = &clk_ops_pll_vote,
704 .warned = true,
705 CLK_INIT(lpapll0_clk_src.c),
706 },
707};
708
709static struct pll_vote_clk mmpll0_clk_src = {
710 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
711 .en_mask = BIT(0),
712 .status_reg = (void __iomem *)MMPLL0_STATUS_REG,
713 .status_mask = BIT(17),
714 .parent = &cxo_clk_src.c,
715 .base = &virt_bases[MMSS_BASE],
716 .c = {
717 .dbg_name = "mmpll0_clk_src",
718 .rate = 800000000,
719 .ops = &clk_ops_pll_vote,
720 .warned = true,
721 CLK_INIT(mmpll0_clk_src.c),
722 },
723};
724
725static struct pll_vote_clk mmpll1_clk_src = {
726 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
727 .en_mask = BIT(1),
728 .status_reg = (void __iomem *)MMPLL1_STATUS_REG,
729 .status_mask = BIT(17),
730 .parent = &cxo_clk_src.c,
731 .base = &virt_bases[MMSS_BASE],
732 .c = {
733 .dbg_name = "mmpll1_clk_src",
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -0700734 .rate = 846000000,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700735 .ops = &clk_ops_pll_vote,
736 .warned = true,
737 CLK_INIT(mmpll1_clk_src.c),
738 },
739};
740
741static struct pll_clk mmpll3_clk_src = {
742 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
743 .status_reg = (void __iomem *)MMPLL3_STATUS_REG,
744 .parent = &cxo_clk_src.c,
745 .base = &virt_bases[MMSS_BASE],
746 .c = {
747 .dbg_name = "mmpll3_clk_src",
748 .rate = 1000000000,
749 .ops = &clk_ops_local_pll,
Vikram Mulukutla08aae612012-07-24 12:34:44 -0700750 .warned = true,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700751 CLK_INIT(mmpll3_clk_src.c),
752 },
753};
754
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700755static DEFINE_CLK_VOTER(pnoc_msmbus_clk, &pnoc_clk.c, LONG_MAX);
756static DEFINE_CLK_VOTER(snoc_msmbus_clk, &snoc_clk.c, LONG_MAX);
757static DEFINE_CLK_VOTER(cnoc_msmbus_clk, &cnoc_clk.c, LONG_MAX);
758static DEFINE_CLK_VOTER(pnoc_msmbus_a_clk, &pnoc_a_clk.c, LONG_MAX);
759static DEFINE_CLK_VOTER(snoc_msmbus_a_clk, &snoc_a_clk.c, LONG_MAX);
760static DEFINE_CLK_VOTER(cnoc_msmbus_a_clk, &cnoc_a_clk.c, LONG_MAX);
761
762static DEFINE_CLK_VOTER(bimc_msmbus_clk, &bimc_clk.c, LONG_MAX);
763static DEFINE_CLK_VOTER(bimc_msmbus_a_clk, &bimc_a_clk.c, LONG_MAX);
764static DEFINE_CLK_VOTER(bimc_acpu_a_clk, &bimc_a_clk.c, LONG_MAX);
Vikram Mulukutla73081142012-08-03 15:57:47 -0700765static DEFINE_CLK_VOTER(ocmemgx_gfx3d_clk, &ocmemgx_clk.c, LONG_MAX);
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700766static DEFINE_CLK_VOTER(ocmemgx_msmbus_clk, &ocmemgx_clk.c, LONG_MAX);
767static DEFINE_CLK_VOTER(ocmemgx_msmbus_a_clk, &ocmemgx_a_clk.c, LONG_MAX);
768
Sujit Reddy Thumma50247492012-06-18 09:39:36 +0530769static DEFINE_CLK_VOTER(pnoc_sdcc1_clk, &pnoc_clk.c, 0);
770static DEFINE_CLK_VOTER(pnoc_sdcc2_clk, &pnoc_clk.c, 0);
771static DEFINE_CLK_VOTER(pnoc_sdcc3_clk, &pnoc_clk.c, 0);
772static DEFINE_CLK_VOTER(pnoc_sdcc4_clk, &pnoc_clk.c, 0);
773
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -0700774static DEFINE_CLK_VOTER(pnoc_sps_clk, &pnoc_clk.c, 0);
775static DEFINE_CLK_VOTER(pnoc_qseecom_clk, &pnoc_clk.c, 0);
776
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700777static struct clk_freq_tbl ftbl_gcc_usb30_master_clk[] = {
778 F(125000000, gpll0, 1, 5, 24),
779 F_END
780};
781
782static struct rcg_clk usb30_master_clk_src = {
783 .cmd_rcgr_reg = USB30_MASTER_CMD_RCGR,
784 .set_rate = set_rate_mnd,
785 .freq_tbl = ftbl_gcc_usb30_master_clk,
786 .current_freq = &rcg_dummy_freq,
787 .base = &virt_bases[GCC_BASE],
788 .c = {
789 .dbg_name = "usb30_master_clk_src",
790 .ops = &clk_ops_rcg_mnd,
791 VDD_DIG_FMAX_MAP1(NOMINAL, 125000000),
792 CLK_INIT(usb30_master_clk_src.c),
793 },
794};
795
796static struct clk_freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
797 F( 960000, cxo, 10, 1, 2),
798 F( 4800000, cxo, 4, 0, 0),
799 F( 9600000, cxo, 2, 0, 0),
800 F(15000000, gpll0, 10, 1, 4),
801 F(19200000, cxo, 1, 0, 0),
802 F(25000000, gpll0, 12, 1, 2),
803 F(50000000, gpll0, 12, 0, 0),
804 F_END
805};
806
807static struct rcg_clk blsp1_qup1_spi_apps_clk_src = {
808 .cmd_rcgr_reg = BLSP1_QUP1_SPI_APPS_CMD_RCGR,
809 .set_rate = set_rate_mnd,
810 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
811 .current_freq = &rcg_dummy_freq,
812 .base = &virt_bases[GCC_BASE],
813 .c = {
814 .dbg_name = "blsp1_qup1_spi_apps_clk_src",
815 .ops = &clk_ops_rcg_mnd,
816 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
817 CLK_INIT(blsp1_qup1_spi_apps_clk_src.c),
818 },
819};
820
821static struct rcg_clk blsp1_qup2_spi_apps_clk_src = {
822 .cmd_rcgr_reg = BLSP1_QUP2_SPI_APPS_CMD_RCGR,
823 .set_rate = set_rate_mnd,
824 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
825 .current_freq = &rcg_dummy_freq,
826 .base = &virt_bases[GCC_BASE],
827 .c = {
828 .dbg_name = "blsp1_qup2_spi_apps_clk_src",
829 .ops = &clk_ops_rcg_mnd,
830 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
831 CLK_INIT(blsp1_qup2_spi_apps_clk_src.c),
832 },
833};
834
835static struct rcg_clk blsp1_qup3_spi_apps_clk_src = {
836 .cmd_rcgr_reg = BLSP1_QUP3_SPI_APPS_CMD_RCGR,
837 .set_rate = set_rate_mnd,
838 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
839 .current_freq = &rcg_dummy_freq,
840 .base = &virt_bases[GCC_BASE],
841 .c = {
842 .dbg_name = "blsp1_qup3_spi_apps_clk_src",
843 .ops = &clk_ops_rcg_mnd,
844 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
845 CLK_INIT(blsp1_qup3_spi_apps_clk_src.c),
846 },
847};
848
849static struct rcg_clk blsp1_qup4_spi_apps_clk_src = {
850 .cmd_rcgr_reg = BLSP1_QUP4_SPI_APPS_CMD_RCGR,
851 .set_rate = set_rate_mnd,
852 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
853 .current_freq = &rcg_dummy_freq,
854 .base = &virt_bases[GCC_BASE],
855 .c = {
856 .dbg_name = "blsp1_qup4_spi_apps_clk_src",
857 .ops = &clk_ops_rcg_mnd,
858 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
859 CLK_INIT(blsp1_qup4_spi_apps_clk_src.c),
860 },
861};
862
863static struct rcg_clk blsp1_qup5_spi_apps_clk_src = {
864 .cmd_rcgr_reg = BLSP1_QUP5_SPI_APPS_CMD_RCGR,
865 .set_rate = set_rate_mnd,
866 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
867 .current_freq = &rcg_dummy_freq,
868 .base = &virt_bases[GCC_BASE],
869 .c = {
870 .dbg_name = "blsp1_qup5_spi_apps_clk_src",
871 .ops = &clk_ops_rcg_mnd,
872 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
873 CLK_INIT(blsp1_qup5_spi_apps_clk_src.c),
874 },
875};
876
877static struct rcg_clk blsp1_qup6_spi_apps_clk_src = {
878 .cmd_rcgr_reg = BLSP1_QUP6_SPI_APPS_CMD_RCGR,
879 .set_rate = set_rate_mnd,
880 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
881 .current_freq = &rcg_dummy_freq,
882 .base = &virt_bases[GCC_BASE],
883 .c = {
884 .dbg_name = "blsp1_qup6_spi_apps_clk_src",
885 .ops = &clk_ops_rcg_mnd,
886 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
887 CLK_INIT(blsp1_qup6_spi_apps_clk_src.c),
888 },
889};
890
891static struct clk_freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
892 F( 3686400, gpll0, 1, 96, 15625),
893 F( 7372800, gpll0, 1, 192, 15625),
894 F(14745600, gpll0, 1, 384, 15625),
895 F(16000000, gpll0, 5, 2, 15),
896 F(19200000, cxo, 1, 0, 0),
897 F(24000000, gpll0, 5, 1, 5),
898 F(32000000, gpll0, 1, 4, 75),
899 F(40000000, gpll0, 15, 0, 0),
900 F(46400000, gpll0, 1, 29, 375),
901 F(48000000, gpll0, 12.5, 0, 0),
902 F(51200000, gpll0, 1, 32, 375),
903 F(56000000, gpll0, 1, 7, 75),
904 F(58982400, gpll0, 1, 1536, 15625),
905 F(60000000, gpll0, 10, 0, 0),
906 F_END
907};
908
909static struct rcg_clk blsp1_uart1_apps_clk_src = {
910 .cmd_rcgr_reg = BLSP1_UART1_APPS_CMD_RCGR,
911 .set_rate = set_rate_mnd,
912 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
913 .current_freq = &rcg_dummy_freq,
914 .base = &virt_bases[GCC_BASE],
915 .c = {
916 .dbg_name = "blsp1_uart1_apps_clk_src",
917 .ops = &clk_ops_rcg_mnd,
918 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
919 CLK_INIT(blsp1_uart1_apps_clk_src.c),
920 },
921};
922
923static struct rcg_clk blsp1_uart2_apps_clk_src = {
924 .cmd_rcgr_reg = BLSP1_UART2_APPS_CMD_RCGR,
925 .set_rate = set_rate_mnd,
926 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
927 .current_freq = &rcg_dummy_freq,
928 .base = &virt_bases[GCC_BASE],
929 .c = {
930 .dbg_name = "blsp1_uart2_apps_clk_src",
931 .ops = &clk_ops_rcg_mnd,
932 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
933 CLK_INIT(blsp1_uart2_apps_clk_src.c),
934 },
935};
936
937static struct rcg_clk blsp1_uart3_apps_clk_src = {
938 .cmd_rcgr_reg = BLSP1_UART3_APPS_CMD_RCGR,
939 .set_rate = set_rate_mnd,
940 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
941 .current_freq = &rcg_dummy_freq,
942 .base = &virt_bases[GCC_BASE],
943 .c = {
944 .dbg_name = "blsp1_uart3_apps_clk_src",
945 .ops = &clk_ops_rcg_mnd,
946 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
947 CLK_INIT(blsp1_uart3_apps_clk_src.c),
948 },
949};
950
951static struct rcg_clk blsp1_uart4_apps_clk_src = {
952 .cmd_rcgr_reg = BLSP1_UART4_APPS_CMD_RCGR,
953 .set_rate = set_rate_mnd,
954 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
955 .current_freq = &rcg_dummy_freq,
956 .base = &virt_bases[GCC_BASE],
957 .c = {
958 .dbg_name = "blsp1_uart4_apps_clk_src",
959 .ops = &clk_ops_rcg_mnd,
960 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
961 CLK_INIT(blsp1_uart4_apps_clk_src.c),
962 },
963};
964
965static struct rcg_clk blsp1_uart5_apps_clk_src = {
966 .cmd_rcgr_reg = BLSP1_UART5_APPS_CMD_RCGR,
967 .set_rate = set_rate_mnd,
968 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
969 .current_freq = &rcg_dummy_freq,
970 .base = &virt_bases[GCC_BASE],
971 .c = {
972 .dbg_name = "blsp1_uart5_apps_clk_src",
973 .ops = &clk_ops_rcg_mnd,
974 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
975 CLK_INIT(blsp1_uart5_apps_clk_src.c),
976 },
977};
978
979static struct rcg_clk blsp1_uart6_apps_clk_src = {
980 .cmd_rcgr_reg = BLSP1_UART6_APPS_CMD_RCGR,
981 .set_rate = set_rate_mnd,
982 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
983 .current_freq = &rcg_dummy_freq,
984 .base = &virt_bases[GCC_BASE],
985 .c = {
986 .dbg_name = "blsp1_uart6_apps_clk_src",
987 .ops = &clk_ops_rcg_mnd,
988 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
989 CLK_INIT(blsp1_uart6_apps_clk_src.c),
990 },
991};
992
993static struct rcg_clk blsp2_qup1_spi_apps_clk_src = {
994 .cmd_rcgr_reg = BLSP2_QUP1_SPI_APPS_CMD_RCGR,
995 .set_rate = set_rate_mnd,
996 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
997 .current_freq = &rcg_dummy_freq,
998 .base = &virt_bases[GCC_BASE],
999 .c = {
1000 .dbg_name = "blsp2_qup1_spi_apps_clk_src",
1001 .ops = &clk_ops_rcg_mnd,
1002 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1003 CLK_INIT(blsp2_qup1_spi_apps_clk_src.c),
1004 },
1005};
1006
1007static struct rcg_clk blsp2_qup2_spi_apps_clk_src = {
1008 .cmd_rcgr_reg = BLSP2_QUP2_SPI_APPS_CMD_RCGR,
1009 .set_rate = set_rate_mnd,
1010 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1011 .current_freq = &rcg_dummy_freq,
1012 .base = &virt_bases[GCC_BASE],
1013 .c = {
1014 .dbg_name = "blsp2_qup2_spi_apps_clk_src",
1015 .ops = &clk_ops_rcg_mnd,
1016 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1017 CLK_INIT(blsp2_qup2_spi_apps_clk_src.c),
1018 },
1019};
1020
1021static struct rcg_clk blsp2_qup3_spi_apps_clk_src = {
1022 .cmd_rcgr_reg = BLSP2_QUP3_SPI_APPS_CMD_RCGR,
1023 .set_rate = set_rate_mnd,
1024 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1025 .current_freq = &rcg_dummy_freq,
1026 .base = &virt_bases[GCC_BASE],
1027 .c = {
1028 .dbg_name = "blsp2_qup3_spi_apps_clk_src",
1029 .ops = &clk_ops_rcg_mnd,
1030 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1031 CLK_INIT(blsp2_qup3_spi_apps_clk_src.c),
1032 },
1033};
1034
1035static struct rcg_clk blsp2_qup4_spi_apps_clk_src = {
1036 .cmd_rcgr_reg = BLSP2_QUP4_SPI_APPS_CMD_RCGR,
1037 .set_rate = set_rate_mnd,
1038 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1039 .current_freq = &rcg_dummy_freq,
1040 .base = &virt_bases[GCC_BASE],
1041 .c = {
1042 .dbg_name = "blsp2_qup4_spi_apps_clk_src",
1043 .ops = &clk_ops_rcg_mnd,
1044 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1045 CLK_INIT(blsp2_qup4_spi_apps_clk_src.c),
1046 },
1047};
1048
1049static struct rcg_clk blsp2_qup5_spi_apps_clk_src = {
1050 .cmd_rcgr_reg = BLSP2_QUP5_SPI_APPS_CMD_RCGR,
1051 .set_rate = set_rate_mnd,
1052 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1053 .current_freq = &rcg_dummy_freq,
1054 .base = &virt_bases[GCC_BASE],
1055 .c = {
1056 .dbg_name = "blsp2_qup5_spi_apps_clk_src",
1057 .ops = &clk_ops_rcg_mnd,
1058 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1059 CLK_INIT(blsp2_qup5_spi_apps_clk_src.c),
1060 },
1061};
1062
1063static struct rcg_clk blsp2_qup6_spi_apps_clk_src = {
1064 .cmd_rcgr_reg = BLSP2_QUP6_SPI_APPS_CMD_RCGR,
1065 .set_rate = set_rate_mnd,
1066 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1067 .current_freq = &rcg_dummy_freq,
1068 .base = &virt_bases[GCC_BASE],
1069 .c = {
1070 .dbg_name = "blsp2_qup6_spi_apps_clk_src",
1071 .ops = &clk_ops_rcg_mnd,
1072 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1073 CLK_INIT(blsp2_qup6_spi_apps_clk_src.c),
1074 },
1075};
1076
1077static struct rcg_clk blsp2_uart1_apps_clk_src = {
1078 .cmd_rcgr_reg = BLSP2_UART1_APPS_CMD_RCGR,
1079 .set_rate = set_rate_mnd,
1080 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1081 .current_freq = &rcg_dummy_freq,
1082 .base = &virt_bases[GCC_BASE],
1083 .c = {
1084 .dbg_name = "blsp2_uart1_apps_clk_src",
1085 .ops = &clk_ops_rcg_mnd,
1086 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1087 CLK_INIT(blsp2_uart1_apps_clk_src.c),
1088 },
1089};
1090
1091static struct rcg_clk blsp2_uart2_apps_clk_src = {
1092 .cmd_rcgr_reg = BLSP2_UART2_APPS_CMD_RCGR,
1093 .set_rate = set_rate_mnd,
1094 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1095 .current_freq = &rcg_dummy_freq,
1096 .base = &virt_bases[GCC_BASE],
1097 .c = {
1098 .dbg_name = "blsp2_uart2_apps_clk_src",
1099 .ops = &clk_ops_rcg_mnd,
1100 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1101 CLK_INIT(blsp2_uart2_apps_clk_src.c),
1102 },
1103};
1104
1105static struct rcg_clk blsp2_uart3_apps_clk_src = {
1106 .cmd_rcgr_reg = BLSP2_UART3_APPS_CMD_RCGR,
1107 .set_rate = set_rate_mnd,
1108 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1109 .current_freq = &rcg_dummy_freq,
1110 .base = &virt_bases[GCC_BASE],
1111 .c = {
1112 .dbg_name = "blsp2_uart3_apps_clk_src",
1113 .ops = &clk_ops_rcg_mnd,
1114 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1115 CLK_INIT(blsp2_uart3_apps_clk_src.c),
1116 },
1117};
1118
1119static struct rcg_clk blsp2_uart4_apps_clk_src = {
1120 .cmd_rcgr_reg = BLSP2_UART4_APPS_CMD_RCGR,
1121 .set_rate = set_rate_mnd,
1122 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1123 .current_freq = &rcg_dummy_freq,
1124 .base = &virt_bases[GCC_BASE],
1125 .c = {
1126 .dbg_name = "blsp2_uart4_apps_clk_src",
1127 .ops = &clk_ops_rcg_mnd,
1128 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1129 CLK_INIT(blsp2_uart4_apps_clk_src.c),
1130 },
1131};
1132
1133static struct rcg_clk blsp2_uart5_apps_clk_src = {
1134 .cmd_rcgr_reg = BLSP2_UART5_APPS_CMD_RCGR,
1135 .set_rate = set_rate_mnd,
1136 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1137 .current_freq = &rcg_dummy_freq,
1138 .base = &virt_bases[GCC_BASE],
1139 .c = {
1140 .dbg_name = "blsp2_uart5_apps_clk_src",
1141 .ops = &clk_ops_rcg_mnd,
1142 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1143 CLK_INIT(blsp2_uart5_apps_clk_src.c),
1144 },
1145};
1146
1147static struct rcg_clk blsp2_uart6_apps_clk_src = {
1148 .cmd_rcgr_reg = BLSP2_UART6_APPS_CMD_RCGR,
1149 .set_rate = set_rate_mnd,
1150 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1151 .current_freq = &rcg_dummy_freq,
1152 .base = &virt_bases[GCC_BASE],
1153 .c = {
1154 .dbg_name = "blsp2_uart6_apps_clk_src",
1155 .ops = &clk_ops_rcg_mnd,
1156 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1157 CLK_INIT(blsp2_uart6_apps_clk_src.c),
1158 },
1159};
1160
1161static struct clk_freq_tbl ftbl_gcc_ce1_clk[] = {
1162 F( 50000000, gpll0, 12, 0, 0),
1163 F(100000000, gpll0, 6, 0, 0),
1164 F_END
1165};
1166
1167static struct rcg_clk ce1_clk_src = {
1168 .cmd_rcgr_reg = CE1_CMD_RCGR,
1169 .set_rate = set_rate_hid,
1170 .freq_tbl = ftbl_gcc_ce1_clk,
1171 .current_freq = &rcg_dummy_freq,
1172 .base = &virt_bases[GCC_BASE],
1173 .c = {
1174 .dbg_name = "ce1_clk_src",
1175 .ops = &clk_ops_rcg,
1176 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1177 CLK_INIT(ce1_clk_src.c),
1178 },
1179};
1180
1181static struct clk_freq_tbl ftbl_gcc_ce2_clk[] = {
1182 F( 50000000, gpll0, 12, 0, 0),
1183 F(100000000, gpll0, 6, 0, 0),
1184 F_END
1185};
1186
1187static struct rcg_clk ce2_clk_src = {
1188 .cmd_rcgr_reg = CE2_CMD_RCGR,
1189 .set_rate = set_rate_hid,
1190 .freq_tbl = ftbl_gcc_ce2_clk,
1191 .current_freq = &rcg_dummy_freq,
1192 .base = &virt_bases[GCC_BASE],
1193 .c = {
1194 .dbg_name = "ce2_clk_src",
1195 .ops = &clk_ops_rcg,
1196 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1197 CLK_INIT(ce2_clk_src.c),
1198 },
1199};
1200
1201static struct clk_freq_tbl ftbl_gcc_gp_clk[] = {
1202 F(19200000, cxo, 1, 0, 0),
1203 F_END
1204};
1205
1206static struct rcg_clk gp1_clk_src = {
1207 .cmd_rcgr_reg = GP1_CMD_RCGR,
1208 .set_rate = set_rate_mnd,
1209 .freq_tbl = ftbl_gcc_gp_clk,
1210 .current_freq = &rcg_dummy_freq,
1211 .base = &virt_bases[GCC_BASE],
1212 .c = {
1213 .dbg_name = "gp1_clk_src",
1214 .ops = &clk_ops_rcg_mnd,
1215 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1216 CLK_INIT(gp1_clk_src.c),
1217 },
1218};
1219
1220static struct rcg_clk gp2_clk_src = {
1221 .cmd_rcgr_reg = GP2_CMD_RCGR,
1222 .set_rate = set_rate_mnd,
1223 .freq_tbl = ftbl_gcc_gp_clk,
1224 .current_freq = &rcg_dummy_freq,
1225 .base = &virt_bases[GCC_BASE],
1226 .c = {
1227 .dbg_name = "gp2_clk_src",
1228 .ops = &clk_ops_rcg_mnd,
1229 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1230 CLK_INIT(gp2_clk_src.c),
1231 },
1232};
1233
1234static struct rcg_clk gp3_clk_src = {
1235 .cmd_rcgr_reg = GP3_CMD_RCGR,
1236 .set_rate = set_rate_mnd,
1237 .freq_tbl = ftbl_gcc_gp_clk,
1238 .current_freq = &rcg_dummy_freq,
1239 .base = &virt_bases[GCC_BASE],
1240 .c = {
1241 .dbg_name = "gp3_clk_src",
1242 .ops = &clk_ops_rcg_mnd,
1243 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1244 CLK_INIT(gp3_clk_src.c),
1245 },
1246};
1247
1248static struct clk_freq_tbl ftbl_gcc_pdm2_clk[] = {
1249 F(60000000, gpll0, 10, 0, 0),
1250 F_END
1251};
1252
1253static struct rcg_clk pdm2_clk_src = {
1254 .cmd_rcgr_reg = PDM2_CMD_RCGR,
1255 .set_rate = set_rate_hid,
1256 .freq_tbl = ftbl_gcc_pdm2_clk,
1257 .current_freq = &rcg_dummy_freq,
1258 .base = &virt_bases[GCC_BASE],
1259 .c = {
1260 .dbg_name = "pdm2_clk_src",
1261 .ops = &clk_ops_rcg,
1262 VDD_DIG_FMAX_MAP1(LOW, 60000000),
1263 CLK_INIT(pdm2_clk_src.c),
1264 },
1265};
1266
1267static struct clk_freq_tbl ftbl_gcc_sdcc1_2_apps_clk[] = {
1268 F( 144000, cxo, 16, 3, 25),
1269 F( 400000, cxo, 12, 1, 4),
1270 F( 20000000, gpll0, 15, 1, 2),
1271 F( 25000000, gpll0, 12, 1, 2),
1272 F( 50000000, gpll0, 12, 0, 0),
1273 F(100000000, gpll0, 6, 0, 0),
1274 F(200000000, gpll0, 3, 0, 0),
1275 F_END
1276};
1277
1278static struct clk_freq_tbl ftbl_gcc_sdcc3_4_apps_clk[] = {
1279 F( 144000, cxo, 16, 3, 25),
1280 F( 400000, cxo, 12, 1, 4),
1281 F( 20000000, gpll0, 15, 1, 2),
1282 F( 25000000, gpll0, 12, 1, 2),
1283 F( 50000000, gpll0, 12, 0, 0),
1284 F(100000000, gpll0, 6, 0, 0),
1285 F_END
1286};
1287
Vikram Mulukutla19245e02012-07-23 15:58:04 -07001288static struct clk_freq_tbl ftbl_gcc_sdcc_apps_rumi_clk[] = {
1289 F( 400000, cxo, 12, 1, 4),
1290 F( 19200000, cxo, 1, 0, 0),
1291 F_END
1292};
1293
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001294static struct rcg_clk sdcc1_apps_clk_src = {
1295 .cmd_rcgr_reg = SDCC1_APPS_CMD_RCGR,
1296 .set_rate = set_rate_mnd,
1297 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1298 .current_freq = &rcg_dummy_freq,
1299 .base = &virt_bases[GCC_BASE],
1300 .c = {
1301 .dbg_name = "sdcc1_apps_clk_src",
1302 .ops = &clk_ops_rcg_mnd,
1303 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1304 CLK_INIT(sdcc1_apps_clk_src.c),
1305 },
1306};
1307
1308static struct rcg_clk sdcc2_apps_clk_src = {
1309 .cmd_rcgr_reg = SDCC2_APPS_CMD_RCGR,
1310 .set_rate = set_rate_mnd,
1311 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1312 .current_freq = &rcg_dummy_freq,
1313 .base = &virt_bases[GCC_BASE],
1314 .c = {
1315 .dbg_name = "sdcc2_apps_clk_src",
1316 .ops = &clk_ops_rcg_mnd,
1317 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1318 CLK_INIT(sdcc2_apps_clk_src.c),
1319 },
1320};
1321
1322static struct rcg_clk sdcc3_apps_clk_src = {
1323 .cmd_rcgr_reg = SDCC3_APPS_CMD_RCGR,
1324 .set_rate = set_rate_mnd,
1325 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1326 .current_freq = &rcg_dummy_freq,
1327 .base = &virt_bases[GCC_BASE],
1328 .c = {
1329 .dbg_name = "sdcc3_apps_clk_src",
1330 .ops = &clk_ops_rcg_mnd,
1331 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1332 CLK_INIT(sdcc3_apps_clk_src.c),
1333 },
1334};
1335
1336static struct rcg_clk sdcc4_apps_clk_src = {
1337 .cmd_rcgr_reg = SDCC4_APPS_CMD_RCGR,
1338 .set_rate = set_rate_mnd,
1339 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1340 .current_freq = &rcg_dummy_freq,
1341 .base = &virt_bases[GCC_BASE],
1342 .c = {
1343 .dbg_name = "sdcc4_apps_clk_src",
1344 .ops = &clk_ops_rcg_mnd,
1345 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1346 CLK_INIT(sdcc4_apps_clk_src.c),
1347 },
1348};
1349
1350static struct clk_freq_tbl ftbl_gcc_tsif_ref_clk[] = {
1351 F(105000, cxo, 2, 1, 91),
1352 F_END
1353};
1354
1355static struct rcg_clk tsif_ref_clk_src = {
1356 .cmd_rcgr_reg = TSIF_REF_CMD_RCGR,
1357 .set_rate = set_rate_mnd,
1358 .freq_tbl = ftbl_gcc_tsif_ref_clk,
1359 .current_freq = &rcg_dummy_freq,
1360 .base = &virt_bases[GCC_BASE],
1361 .c = {
1362 .dbg_name = "tsif_ref_clk_src",
1363 .ops = &clk_ops_rcg_mnd,
1364 VDD_DIG_FMAX_MAP1(LOW, 105500),
1365 CLK_INIT(tsif_ref_clk_src.c),
1366 },
1367};
1368
1369static struct clk_freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
1370 F(60000000, gpll0, 10, 0, 0),
1371 F_END
1372};
1373
1374static struct rcg_clk usb30_mock_utmi_clk_src = {
1375 .cmd_rcgr_reg = USB30_MOCK_UTMI_CMD_RCGR,
1376 .set_rate = set_rate_hid,
1377 .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
1378 .current_freq = &rcg_dummy_freq,
1379 .base = &virt_bases[GCC_BASE],
1380 .c = {
1381 .dbg_name = "usb30_mock_utmi_clk_src",
1382 .ops = &clk_ops_rcg,
1383 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000),
1384 CLK_INIT(usb30_mock_utmi_clk_src.c),
1385 },
1386};
1387
1388static struct clk_freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
1389 F(75000000, gpll0, 8, 0, 0),
1390 F_END
1391};
1392
1393static struct rcg_clk usb_hs_system_clk_src = {
1394 .cmd_rcgr_reg = USB_HS_SYSTEM_CMD_RCGR,
1395 .set_rate = set_rate_hid,
1396 .freq_tbl = ftbl_gcc_usb_hs_system_clk,
1397 .current_freq = &rcg_dummy_freq,
1398 .base = &virt_bases[GCC_BASE],
1399 .c = {
1400 .dbg_name = "usb_hs_system_clk_src",
1401 .ops = &clk_ops_rcg,
1402 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1403 CLK_INIT(usb_hs_system_clk_src.c),
1404 },
1405};
1406
1407static struct clk_freq_tbl ftbl_gcc_usb_hsic_clk[] = {
1408 F_HSIC(480000000, gpll1, 1, 0, 0),
1409 F_END
1410};
1411
1412static struct rcg_clk usb_hsic_clk_src = {
1413 .cmd_rcgr_reg = USB_HSIC_CMD_RCGR,
1414 .set_rate = set_rate_hid,
1415 .freq_tbl = ftbl_gcc_usb_hsic_clk,
1416 .current_freq = &rcg_dummy_freq,
1417 .base = &virt_bases[GCC_BASE],
1418 .c = {
1419 .dbg_name = "usb_hsic_clk_src",
1420 .ops = &clk_ops_rcg,
1421 VDD_DIG_FMAX_MAP1(LOW, 480000000),
1422 CLK_INIT(usb_hsic_clk_src.c),
1423 },
1424};
1425
1426static struct clk_freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
1427 F(9600000, cxo, 2, 0, 0),
1428 F_END
1429};
1430
1431static struct rcg_clk usb_hsic_io_cal_clk_src = {
1432 .cmd_rcgr_reg = USB_HSIC_IO_CAL_CMD_RCGR,
1433 .set_rate = set_rate_hid,
1434 .freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
1435 .current_freq = &rcg_dummy_freq,
1436 .base = &virt_bases[GCC_BASE],
1437 .c = {
1438 .dbg_name = "usb_hsic_io_cal_clk_src",
1439 .ops = &clk_ops_rcg,
1440 VDD_DIG_FMAX_MAP1(LOW, 9600000),
1441 CLK_INIT(usb_hsic_io_cal_clk_src.c),
1442 },
1443};
1444
1445static struct clk_freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
1446 F(75000000, gpll0, 8, 0, 0),
1447 F_END
1448};
1449
1450static struct rcg_clk usb_hsic_system_clk_src = {
1451 .cmd_rcgr_reg = USB_HSIC_SYSTEM_CMD_RCGR,
1452 .set_rate = set_rate_hid,
1453 .freq_tbl = ftbl_gcc_usb_hsic_system_clk,
1454 .current_freq = &rcg_dummy_freq,
1455 .base = &virt_bases[GCC_BASE],
1456 .c = {
1457 .dbg_name = "usb_hsic_system_clk_src",
1458 .ops = &clk_ops_rcg,
1459 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1460 CLK_INIT(usb_hsic_system_clk_src.c),
1461 },
1462};
1463
1464static struct local_vote_clk gcc_bam_dma_ahb_clk = {
1465 .cbcr_reg = BAM_DMA_AHB_CBCR,
1466 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1467 .en_mask = BIT(12),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001468 .base = &virt_bases[GCC_BASE],
1469 .c = {
1470 .dbg_name = "gcc_bam_dma_ahb_clk",
1471 .ops = &clk_ops_vote,
1472 CLK_INIT(gcc_bam_dma_ahb_clk.c),
1473 },
1474};
1475
1476static struct local_vote_clk gcc_blsp1_ahb_clk = {
1477 .cbcr_reg = BLSP1_AHB_CBCR,
1478 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1479 .en_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001480 .base = &virt_bases[GCC_BASE],
1481 .c = {
1482 .dbg_name = "gcc_blsp1_ahb_clk",
1483 .ops = &clk_ops_vote,
1484 CLK_INIT(gcc_blsp1_ahb_clk.c),
1485 },
1486};
1487
1488static struct branch_clk gcc_blsp1_qup1_i2c_apps_clk = {
1489 .cbcr_reg = BLSP1_QUP1_I2C_APPS_CBCR,
1490 .parent = &cxo_clk_src.c,
1491 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001492 .base = &virt_bases[GCC_BASE],
1493 .c = {
1494 .dbg_name = "gcc_blsp1_qup1_i2c_apps_clk",
1495 .ops = &clk_ops_branch,
1496 CLK_INIT(gcc_blsp1_qup1_i2c_apps_clk.c),
1497 },
1498};
1499
1500static struct branch_clk gcc_blsp1_qup1_spi_apps_clk = {
1501 .cbcr_reg = BLSP1_QUP1_SPI_APPS_CBCR,
1502 .parent = &blsp1_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001503 .base = &virt_bases[GCC_BASE],
1504 .c = {
1505 .dbg_name = "gcc_blsp1_qup1_spi_apps_clk",
1506 .ops = &clk_ops_branch,
1507 CLK_INIT(gcc_blsp1_qup1_spi_apps_clk.c),
1508 },
1509};
1510
1511static struct branch_clk gcc_blsp1_qup2_i2c_apps_clk = {
1512 .cbcr_reg = BLSP1_QUP2_I2C_APPS_CBCR,
1513 .parent = &cxo_clk_src.c,
1514 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001515 .base = &virt_bases[GCC_BASE],
1516 .c = {
1517 .dbg_name = "gcc_blsp1_qup2_i2c_apps_clk",
1518 .ops = &clk_ops_branch,
1519 CLK_INIT(gcc_blsp1_qup2_i2c_apps_clk.c),
1520 },
1521};
1522
1523static struct branch_clk gcc_blsp1_qup2_spi_apps_clk = {
1524 .cbcr_reg = BLSP1_QUP2_SPI_APPS_CBCR,
1525 .parent = &blsp1_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001526 .base = &virt_bases[GCC_BASE],
1527 .c = {
1528 .dbg_name = "gcc_blsp1_qup2_spi_apps_clk",
1529 .ops = &clk_ops_branch,
1530 CLK_INIT(gcc_blsp1_qup2_spi_apps_clk.c),
1531 },
1532};
1533
1534static struct branch_clk gcc_blsp1_qup3_i2c_apps_clk = {
1535 .cbcr_reg = BLSP1_QUP3_I2C_APPS_CBCR,
1536 .parent = &cxo_clk_src.c,
1537 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001538 .base = &virt_bases[GCC_BASE],
1539 .c = {
1540 .dbg_name = "gcc_blsp1_qup3_i2c_apps_clk",
1541 .ops = &clk_ops_branch,
1542 CLK_INIT(gcc_blsp1_qup3_i2c_apps_clk.c),
1543 },
1544};
1545
1546static struct branch_clk gcc_blsp1_qup3_spi_apps_clk = {
1547 .cbcr_reg = BLSP1_QUP3_SPI_APPS_CBCR,
1548 .parent = &blsp1_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001549 .base = &virt_bases[GCC_BASE],
1550 .c = {
1551 .dbg_name = "gcc_blsp1_qup3_spi_apps_clk",
1552 .ops = &clk_ops_branch,
1553 CLK_INIT(gcc_blsp1_qup3_spi_apps_clk.c),
1554 },
1555};
1556
1557static struct branch_clk gcc_blsp1_qup4_i2c_apps_clk = {
1558 .cbcr_reg = BLSP1_QUP4_I2C_APPS_CBCR,
1559 .parent = &cxo_clk_src.c,
1560 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001561 .base = &virt_bases[GCC_BASE],
1562 .c = {
1563 .dbg_name = "gcc_blsp1_qup4_i2c_apps_clk",
1564 .ops = &clk_ops_branch,
1565 CLK_INIT(gcc_blsp1_qup4_i2c_apps_clk.c),
1566 },
1567};
1568
1569static struct branch_clk gcc_blsp1_qup4_spi_apps_clk = {
1570 .cbcr_reg = BLSP1_QUP4_SPI_APPS_CBCR,
1571 .parent = &blsp1_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001572 .base = &virt_bases[GCC_BASE],
1573 .c = {
1574 .dbg_name = "gcc_blsp1_qup4_spi_apps_clk",
1575 .ops = &clk_ops_branch,
1576 CLK_INIT(gcc_blsp1_qup4_spi_apps_clk.c),
1577 },
1578};
1579
1580static struct branch_clk gcc_blsp1_qup5_i2c_apps_clk = {
1581 .cbcr_reg = BLSP1_QUP5_I2C_APPS_CBCR,
1582 .parent = &cxo_clk_src.c,
1583 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001584 .base = &virt_bases[GCC_BASE],
1585 .c = {
1586 .dbg_name = "gcc_blsp1_qup5_i2c_apps_clk",
1587 .ops = &clk_ops_branch,
1588 CLK_INIT(gcc_blsp1_qup5_i2c_apps_clk.c),
1589 },
1590};
1591
1592static struct branch_clk gcc_blsp1_qup5_spi_apps_clk = {
1593 .cbcr_reg = BLSP1_QUP5_SPI_APPS_CBCR,
1594 .parent = &blsp1_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001595 .base = &virt_bases[GCC_BASE],
1596 .c = {
1597 .dbg_name = "gcc_blsp1_qup5_spi_apps_clk",
1598 .ops = &clk_ops_branch,
1599 CLK_INIT(gcc_blsp1_qup5_spi_apps_clk.c),
1600 },
1601};
1602
1603static struct branch_clk gcc_blsp1_qup6_i2c_apps_clk = {
1604 .cbcr_reg = BLSP1_QUP6_I2C_APPS_CBCR,
1605 .parent = &cxo_clk_src.c,
1606 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001607 .base = &virt_bases[GCC_BASE],
1608 .c = {
1609 .dbg_name = "gcc_blsp1_qup6_i2c_apps_clk",
1610 .ops = &clk_ops_branch,
1611 CLK_INIT(gcc_blsp1_qup6_i2c_apps_clk.c),
1612 },
1613};
1614
1615static struct branch_clk gcc_blsp1_qup6_spi_apps_clk = {
1616 .cbcr_reg = BLSP1_QUP6_SPI_APPS_CBCR,
1617 .parent = &blsp1_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001618 .base = &virt_bases[GCC_BASE],
1619 .c = {
1620 .dbg_name = "gcc_blsp1_qup6_spi_apps_clk",
1621 .ops = &clk_ops_branch,
1622 CLK_INIT(gcc_blsp1_qup6_spi_apps_clk.c),
1623 },
1624};
1625
1626static struct branch_clk gcc_blsp1_uart1_apps_clk = {
1627 .cbcr_reg = BLSP1_UART1_APPS_CBCR,
1628 .parent = &blsp1_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001629 .base = &virt_bases[GCC_BASE],
1630 .c = {
1631 .dbg_name = "gcc_blsp1_uart1_apps_clk",
1632 .ops = &clk_ops_branch,
1633 CLK_INIT(gcc_blsp1_uart1_apps_clk.c),
1634 },
1635};
1636
1637static struct branch_clk gcc_blsp1_uart2_apps_clk = {
1638 .cbcr_reg = BLSP1_UART2_APPS_CBCR,
1639 .parent = &blsp1_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001640 .base = &virt_bases[GCC_BASE],
1641 .c = {
1642 .dbg_name = "gcc_blsp1_uart2_apps_clk",
1643 .ops = &clk_ops_branch,
1644 CLK_INIT(gcc_blsp1_uart2_apps_clk.c),
1645 },
1646};
1647
1648static struct branch_clk gcc_blsp1_uart3_apps_clk = {
1649 .cbcr_reg = BLSP1_UART3_APPS_CBCR,
1650 .parent = &blsp1_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001651 .base = &virt_bases[GCC_BASE],
1652 .c = {
1653 .dbg_name = "gcc_blsp1_uart3_apps_clk",
1654 .ops = &clk_ops_branch,
1655 CLK_INIT(gcc_blsp1_uart3_apps_clk.c),
1656 },
1657};
1658
1659static struct branch_clk gcc_blsp1_uart4_apps_clk = {
1660 .cbcr_reg = BLSP1_UART4_APPS_CBCR,
1661 .parent = &blsp1_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001662 .base = &virt_bases[GCC_BASE],
1663 .c = {
1664 .dbg_name = "gcc_blsp1_uart4_apps_clk",
1665 .ops = &clk_ops_branch,
1666 CLK_INIT(gcc_blsp1_uart4_apps_clk.c),
1667 },
1668};
1669
1670static struct branch_clk gcc_blsp1_uart5_apps_clk = {
1671 .cbcr_reg = BLSP1_UART5_APPS_CBCR,
1672 .parent = &blsp1_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001673 .base = &virt_bases[GCC_BASE],
1674 .c = {
1675 .dbg_name = "gcc_blsp1_uart5_apps_clk",
1676 .ops = &clk_ops_branch,
1677 CLK_INIT(gcc_blsp1_uart5_apps_clk.c),
1678 },
1679};
1680
1681static struct branch_clk gcc_blsp1_uart6_apps_clk = {
1682 .cbcr_reg = BLSP1_UART6_APPS_CBCR,
1683 .parent = &blsp1_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001684 .base = &virt_bases[GCC_BASE],
1685 .c = {
1686 .dbg_name = "gcc_blsp1_uart6_apps_clk",
1687 .ops = &clk_ops_branch,
1688 CLK_INIT(gcc_blsp1_uart6_apps_clk.c),
1689 },
1690};
1691
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001692static struct local_vote_clk gcc_boot_rom_ahb_clk = {
1693 .cbcr_reg = BOOT_ROM_AHB_CBCR,
1694 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1695 .en_mask = BIT(10),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001696 .base = &virt_bases[GCC_BASE],
1697 .c = {
1698 .dbg_name = "gcc_boot_rom_ahb_clk",
1699 .ops = &clk_ops_vote,
1700 CLK_INIT(gcc_boot_rom_ahb_clk.c),
1701 },
1702};
1703
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001704static struct local_vote_clk gcc_blsp2_ahb_clk = {
1705 .cbcr_reg = BLSP2_AHB_CBCR,
1706 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1707 .en_mask = BIT(15),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001708 .base = &virt_bases[GCC_BASE],
1709 .c = {
1710 .dbg_name = "gcc_blsp2_ahb_clk",
1711 .ops = &clk_ops_vote,
1712 CLK_INIT(gcc_blsp2_ahb_clk.c),
1713 },
1714};
1715
1716static struct branch_clk gcc_blsp2_qup1_i2c_apps_clk = {
1717 .cbcr_reg = BLSP2_QUP1_I2C_APPS_CBCR,
1718 .parent = &cxo_clk_src.c,
1719 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001720 .base = &virt_bases[GCC_BASE],
1721 .c = {
1722 .dbg_name = "gcc_blsp2_qup1_i2c_apps_clk",
1723 .ops = &clk_ops_branch,
1724 CLK_INIT(gcc_blsp2_qup1_i2c_apps_clk.c),
1725 },
1726};
1727
1728static struct branch_clk gcc_blsp2_qup1_spi_apps_clk = {
1729 .cbcr_reg = BLSP2_QUP1_SPI_APPS_CBCR,
1730 .parent = &blsp2_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001731 .base = &virt_bases[GCC_BASE],
1732 .c = {
1733 .dbg_name = "gcc_blsp2_qup1_spi_apps_clk",
1734 .ops = &clk_ops_branch,
1735 CLK_INIT(gcc_blsp2_qup1_spi_apps_clk.c),
1736 },
1737};
1738
1739static struct branch_clk gcc_blsp2_qup2_i2c_apps_clk = {
1740 .cbcr_reg = BLSP2_QUP2_I2C_APPS_CBCR,
1741 .parent = &cxo_clk_src.c,
1742 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001743 .base = &virt_bases[GCC_BASE],
1744 .c = {
1745 .dbg_name = "gcc_blsp2_qup2_i2c_apps_clk",
1746 .ops = &clk_ops_branch,
1747 CLK_INIT(gcc_blsp2_qup2_i2c_apps_clk.c),
1748 },
1749};
1750
1751static struct branch_clk gcc_blsp2_qup2_spi_apps_clk = {
1752 .cbcr_reg = BLSP2_QUP2_SPI_APPS_CBCR,
1753 .parent = &blsp2_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001754 .base = &virt_bases[GCC_BASE],
1755 .c = {
1756 .dbg_name = "gcc_blsp2_qup2_spi_apps_clk",
1757 .ops = &clk_ops_branch,
1758 CLK_INIT(gcc_blsp2_qup2_spi_apps_clk.c),
1759 },
1760};
1761
1762static struct branch_clk gcc_blsp2_qup3_i2c_apps_clk = {
1763 .cbcr_reg = BLSP2_QUP3_I2C_APPS_CBCR,
1764 .parent = &cxo_clk_src.c,
1765 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001766 .base = &virt_bases[GCC_BASE],
1767 .c = {
1768 .dbg_name = "gcc_blsp2_qup3_i2c_apps_clk",
1769 .ops = &clk_ops_branch,
1770 CLK_INIT(gcc_blsp2_qup3_i2c_apps_clk.c),
1771 },
1772};
1773
1774static struct branch_clk gcc_blsp2_qup3_spi_apps_clk = {
1775 .cbcr_reg = BLSP2_QUP3_SPI_APPS_CBCR,
1776 .parent = &blsp2_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001777 .base = &virt_bases[GCC_BASE],
1778 .c = {
1779 .dbg_name = "gcc_blsp2_qup3_spi_apps_clk",
1780 .ops = &clk_ops_branch,
1781 CLK_INIT(gcc_blsp2_qup3_spi_apps_clk.c),
1782 },
1783};
1784
1785static struct branch_clk gcc_blsp2_qup4_i2c_apps_clk = {
1786 .cbcr_reg = BLSP2_QUP4_I2C_APPS_CBCR,
1787 .parent = &cxo_clk_src.c,
1788 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001789 .base = &virt_bases[GCC_BASE],
1790 .c = {
1791 .dbg_name = "gcc_blsp2_qup4_i2c_apps_clk",
1792 .ops = &clk_ops_branch,
1793 CLK_INIT(gcc_blsp2_qup4_i2c_apps_clk.c),
1794 },
1795};
1796
1797static struct branch_clk gcc_blsp2_qup4_spi_apps_clk = {
1798 .cbcr_reg = BLSP2_QUP4_SPI_APPS_CBCR,
1799 .parent = &blsp2_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001800 .base = &virt_bases[GCC_BASE],
1801 .c = {
1802 .dbg_name = "gcc_blsp2_qup4_spi_apps_clk",
1803 .ops = &clk_ops_branch,
1804 CLK_INIT(gcc_blsp2_qup4_spi_apps_clk.c),
1805 },
1806};
1807
1808static struct branch_clk gcc_blsp2_qup5_i2c_apps_clk = {
1809 .cbcr_reg = BLSP2_QUP5_I2C_APPS_CBCR,
1810 .parent = &cxo_clk_src.c,
1811 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001812 .base = &virt_bases[GCC_BASE],
1813 .c = {
1814 .dbg_name = "gcc_blsp2_qup5_i2c_apps_clk",
1815 .ops = &clk_ops_branch,
1816 CLK_INIT(gcc_blsp2_qup5_i2c_apps_clk.c),
1817 },
1818};
1819
1820static struct branch_clk gcc_blsp2_qup5_spi_apps_clk = {
1821 .cbcr_reg = BLSP2_QUP5_SPI_APPS_CBCR,
1822 .parent = &blsp2_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001823 .base = &virt_bases[GCC_BASE],
1824 .c = {
1825 .dbg_name = "gcc_blsp2_qup5_spi_apps_clk",
1826 .ops = &clk_ops_branch,
1827 CLK_INIT(gcc_blsp2_qup5_spi_apps_clk.c),
1828 },
1829};
1830
1831static struct branch_clk gcc_blsp2_qup6_i2c_apps_clk = {
1832 .cbcr_reg = BLSP2_QUP6_I2C_APPS_CBCR,
1833 .parent = &cxo_clk_src.c,
1834 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001835 .base = &virt_bases[GCC_BASE],
1836 .c = {
1837 .dbg_name = "gcc_blsp2_qup6_i2c_apps_clk",
1838 .ops = &clk_ops_branch,
1839 CLK_INIT(gcc_blsp2_qup6_i2c_apps_clk.c),
1840 },
1841};
1842
1843static struct branch_clk gcc_blsp2_qup6_spi_apps_clk = {
1844 .cbcr_reg = BLSP2_QUP6_SPI_APPS_CBCR,
1845 .parent = &blsp2_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001846 .base = &virt_bases[GCC_BASE],
1847 .c = {
1848 .dbg_name = "gcc_blsp2_qup6_spi_apps_clk",
1849 .ops = &clk_ops_branch,
1850 CLK_INIT(gcc_blsp2_qup6_spi_apps_clk.c),
1851 },
1852};
1853
1854static struct branch_clk gcc_blsp2_uart1_apps_clk = {
1855 .cbcr_reg = BLSP2_UART1_APPS_CBCR,
1856 .parent = &blsp2_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001857 .base = &virt_bases[GCC_BASE],
1858 .c = {
1859 .dbg_name = "gcc_blsp2_uart1_apps_clk",
1860 .ops = &clk_ops_branch,
1861 CLK_INIT(gcc_blsp2_uart1_apps_clk.c),
1862 },
1863};
1864
1865static struct branch_clk gcc_blsp2_uart2_apps_clk = {
1866 .cbcr_reg = BLSP2_UART2_APPS_CBCR,
1867 .parent = &blsp2_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001868 .base = &virt_bases[GCC_BASE],
1869 .c = {
1870 .dbg_name = "gcc_blsp2_uart2_apps_clk",
1871 .ops = &clk_ops_branch,
1872 CLK_INIT(gcc_blsp2_uart2_apps_clk.c),
1873 },
1874};
1875
1876static struct branch_clk gcc_blsp2_uart3_apps_clk = {
1877 .cbcr_reg = BLSP2_UART3_APPS_CBCR,
1878 .parent = &blsp2_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001879 .base = &virt_bases[GCC_BASE],
1880 .c = {
1881 .dbg_name = "gcc_blsp2_uart3_apps_clk",
1882 .ops = &clk_ops_branch,
1883 CLK_INIT(gcc_blsp2_uart3_apps_clk.c),
1884 },
1885};
1886
1887static struct branch_clk gcc_blsp2_uart4_apps_clk = {
1888 .cbcr_reg = BLSP2_UART4_APPS_CBCR,
1889 .parent = &blsp2_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001890 .base = &virt_bases[GCC_BASE],
1891 .c = {
1892 .dbg_name = "gcc_blsp2_uart4_apps_clk",
1893 .ops = &clk_ops_branch,
1894 CLK_INIT(gcc_blsp2_uart4_apps_clk.c),
1895 },
1896};
1897
1898static struct branch_clk gcc_blsp2_uart5_apps_clk = {
1899 .cbcr_reg = BLSP2_UART5_APPS_CBCR,
1900 .parent = &blsp2_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001901 .base = &virt_bases[GCC_BASE],
1902 .c = {
1903 .dbg_name = "gcc_blsp2_uart5_apps_clk",
1904 .ops = &clk_ops_branch,
1905 CLK_INIT(gcc_blsp2_uart5_apps_clk.c),
1906 },
1907};
1908
1909static struct branch_clk gcc_blsp2_uart6_apps_clk = {
1910 .cbcr_reg = BLSP2_UART6_APPS_CBCR,
1911 .parent = &blsp2_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001912 .base = &virt_bases[GCC_BASE],
1913 .c = {
1914 .dbg_name = "gcc_blsp2_uart6_apps_clk",
1915 .ops = &clk_ops_branch,
1916 CLK_INIT(gcc_blsp2_uart6_apps_clk.c),
1917 },
1918};
1919
1920static struct local_vote_clk gcc_ce1_clk = {
1921 .cbcr_reg = CE1_CBCR,
1922 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1923 .en_mask = BIT(5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001924 .base = &virt_bases[GCC_BASE],
1925 .c = {
1926 .dbg_name = "gcc_ce1_clk",
1927 .ops = &clk_ops_vote,
1928 CLK_INIT(gcc_ce1_clk.c),
1929 },
1930};
1931
1932static struct local_vote_clk gcc_ce1_ahb_clk = {
1933 .cbcr_reg = CE1_AHB_CBCR,
1934 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1935 .en_mask = BIT(3),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001936 .base = &virt_bases[GCC_BASE],
1937 .c = {
1938 .dbg_name = "gcc_ce1_ahb_clk",
1939 .ops = &clk_ops_vote,
1940 CLK_INIT(gcc_ce1_ahb_clk.c),
1941 },
1942};
1943
1944static struct local_vote_clk gcc_ce1_axi_clk = {
1945 .cbcr_reg = CE1_AXI_CBCR,
1946 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1947 .en_mask = BIT(4),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001948 .base = &virt_bases[GCC_BASE],
1949 .c = {
1950 .dbg_name = "gcc_ce1_axi_clk",
1951 .ops = &clk_ops_vote,
1952 CLK_INIT(gcc_ce1_axi_clk.c),
1953 },
1954};
1955
1956static struct local_vote_clk gcc_ce2_clk = {
1957 .cbcr_reg = CE2_CBCR,
1958 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1959 .en_mask = BIT(2),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001960 .base = &virt_bases[GCC_BASE],
1961 .c = {
1962 .dbg_name = "gcc_ce2_clk",
1963 .ops = &clk_ops_vote,
1964 CLK_INIT(gcc_ce2_clk.c),
1965 },
1966};
1967
1968static struct local_vote_clk gcc_ce2_ahb_clk = {
1969 .cbcr_reg = CE2_AHB_CBCR,
1970 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1971 .en_mask = BIT(0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001972 .base = &virt_bases[GCC_BASE],
1973 .c = {
1974 .dbg_name = "gcc_ce1_ahb_clk",
1975 .ops = &clk_ops_vote,
1976 CLK_INIT(gcc_ce1_ahb_clk.c),
1977 },
1978};
1979
1980static struct local_vote_clk gcc_ce2_axi_clk = {
1981 .cbcr_reg = CE2_AXI_CBCR,
1982 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1983 .en_mask = BIT(1),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001984 .base = &virt_bases[GCC_BASE],
1985 .c = {
1986 .dbg_name = "gcc_ce1_axi_clk",
1987 .ops = &clk_ops_vote,
1988 CLK_INIT(gcc_ce2_axi_clk.c),
1989 },
1990};
1991
1992static struct branch_clk gcc_gp1_clk = {
1993 .cbcr_reg = GP1_CBCR,
1994 .parent = &gp1_clk_src.c,
1995 .base = &virt_bases[GCC_BASE],
1996 .c = {
1997 .dbg_name = "gcc_gp1_clk",
1998 .ops = &clk_ops_branch,
1999 CLK_INIT(gcc_gp1_clk.c),
2000 },
2001};
2002
2003static struct branch_clk gcc_gp2_clk = {
2004 .cbcr_reg = GP2_CBCR,
2005 .parent = &gp2_clk_src.c,
2006 .base = &virt_bases[GCC_BASE],
2007 .c = {
2008 .dbg_name = "gcc_gp2_clk",
2009 .ops = &clk_ops_branch,
2010 CLK_INIT(gcc_gp2_clk.c),
2011 },
2012};
2013
2014static struct branch_clk gcc_gp3_clk = {
2015 .cbcr_reg = GP3_CBCR,
2016 .parent = &gp3_clk_src.c,
2017 .base = &virt_bases[GCC_BASE],
2018 .c = {
2019 .dbg_name = "gcc_gp3_clk",
2020 .ops = &clk_ops_branch,
2021 CLK_INIT(gcc_gp3_clk.c),
2022 },
2023};
2024
2025static struct branch_clk gcc_pdm2_clk = {
2026 .cbcr_reg = PDM2_CBCR,
2027 .parent = &pdm2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002028 .base = &virt_bases[GCC_BASE],
2029 .c = {
2030 .dbg_name = "gcc_pdm2_clk",
2031 .ops = &clk_ops_branch,
2032 CLK_INIT(gcc_pdm2_clk.c),
2033 },
2034};
2035
2036static struct branch_clk gcc_pdm_ahb_clk = {
2037 .cbcr_reg = PDM_AHB_CBCR,
2038 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002039 .base = &virt_bases[GCC_BASE],
2040 .c = {
2041 .dbg_name = "gcc_pdm_ahb_clk",
2042 .ops = &clk_ops_branch,
2043 CLK_INIT(gcc_pdm_ahb_clk.c),
2044 },
2045};
2046
2047static struct local_vote_clk gcc_prng_ahb_clk = {
2048 .cbcr_reg = PRNG_AHB_CBCR,
2049 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2050 .en_mask = BIT(13),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002051 .base = &virt_bases[GCC_BASE],
2052 .c = {
2053 .dbg_name = "gcc_prng_ahb_clk",
2054 .ops = &clk_ops_vote,
2055 CLK_INIT(gcc_prng_ahb_clk.c),
2056 },
2057};
2058
2059static struct branch_clk gcc_sdcc1_ahb_clk = {
2060 .cbcr_reg = SDCC1_AHB_CBCR,
2061 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002062 .base = &virt_bases[GCC_BASE],
2063 .c = {
2064 .dbg_name = "gcc_sdcc1_ahb_clk",
2065 .ops = &clk_ops_branch,
2066 CLK_INIT(gcc_sdcc1_ahb_clk.c),
2067 },
2068};
2069
2070static struct branch_clk gcc_sdcc1_apps_clk = {
2071 .cbcr_reg = SDCC1_APPS_CBCR,
2072 .parent = &sdcc1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002073 .base = &virt_bases[GCC_BASE],
2074 .c = {
2075 .dbg_name = "gcc_sdcc1_apps_clk",
2076 .ops = &clk_ops_branch,
2077 CLK_INIT(gcc_sdcc1_apps_clk.c),
2078 },
2079};
2080
2081static struct branch_clk gcc_sdcc2_ahb_clk = {
2082 .cbcr_reg = SDCC2_AHB_CBCR,
2083 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002084 .base = &virt_bases[GCC_BASE],
2085 .c = {
2086 .dbg_name = "gcc_sdcc2_ahb_clk",
2087 .ops = &clk_ops_branch,
2088 CLK_INIT(gcc_sdcc2_ahb_clk.c),
2089 },
2090};
2091
2092static struct branch_clk gcc_sdcc2_apps_clk = {
2093 .cbcr_reg = SDCC2_APPS_CBCR,
2094 .parent = &sdcc2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002095 .base = &virt_bases[GCC_BASE],
2096 .c = {
2097 .dbg_name = "gcc_sdcc2_apps_clk",
2098 .ops = &clk_ops_branch,
2099 CLK_INIT(gcc_sdcc2_apps_clk.c),
2100 },
2101};
2102
2103static struct branch_clk gcc_sdcc3_ahb_clk = {
2104 .cbcr_reg = SDCC3_AHB_CBCR,
2105 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002106 .base = &virt_bases[GCC_BASE],
2107 .c = {
2108 .dbg_name = "gcc_sdcc3_ahb_clk",
2109 .ops = &clk_ops_branch,
2110 CLK_INIT(gcc_sdcc3_ahb_clk.c),
2111 },
2112};
2113
2114static struct branch_clk gcc_sdcc3_apps_clk = {
2115 .cbcr_reg = SDCC3_APPS_CBCR,
2116 .parent = &sdcc3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002117 .base = &virt_bases[GCC_BASE],
2118 .c = {
2119 .dbg_name = "gcc_sdcc3_apps_clk",
2120 .ops = &clk_ops_branch,
2121 CLK_INIT(gcc_sdcc3_apps_clk.c),
2122 },
2123};
2124
2125static struct branch_clk gcc_sdcc4_ahb_clk = {
2126 .cbcr_reg = SDCC4_AHB_CBCR,
2127 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002128 .base = &virt_bases[GCC_BASE],
2129 .c = {
2130 .dbg_name = "gcc_sdcc4_ahb_clk",
2131 .ops = &clk_ops_branch,
2132 CLK_INIT(gcc_sdcc4_ahb_clk.c),
2133 },
2134};
2135
2136static struct branch_clk gcc_sdcc4_apps_clk = {
2137 .cbcr_reg = SDCC4_APPS_CBCR,
2138 .parent = &sdcc4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002139 .base = &virt_bases[GCC_BASE],
2140 .c = {
2141 .dbg_name = "gcc_sdcc4_apps_clk",
2142 .ops = &clk_ops_branch,
2143 CLK_INIT(gcc_sdcc4_apps_clk.c),
2144 },
2145};
2146
2147static struct branch_clk gcc_tsif_ahb_clk = {
2148 .cbcr_reg = TSIF_AHB_CBCR,
2149 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002150 .base = &virt_bases[GCC_BASE],
2151 .c = {
2152 .dbg_name = "gcc_tsif_ahb_clk",
2153 .ops = &clk_ops_branch,
2154 CLK_INIT(gcc_tsif_ahb_clk.c),
2155 },
2156};
2157
2158static struct branch_clk gcc_tsif_ref_clk = {
2159 .cbcr_reg = TSIF_REF_CBCR,
2160 .parent = &tsif_ref_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002161 .base = &virt_bases[GCC_BASE],
2162 .c = {
2163 .dbg_name = "gcc_tsif_ref_clk",
2164 .ops = &clk_ops_branch,
2165 CLK_INIT(gcc_tsif_ref_clk.c),
2166 },
2167};
2168
2169static struct branch_clk gcc_usb30_master_clk = {
2170 .cbcr_reg = USB30_MASTER_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002171 .bcr_reg = USB_30_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002172 .parent = &usb30_master_clk_src.c,
2173 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002174 .base = &virt_bases[GCC_BASE],
2175 .c = {
2176 .dbg_name = "gcc_usb30_master_clk",
2177 .ops = &clk_ops_branch,
2178 CLK_INIT(gcc_usb30_master_clk.c),
2179 },
2180};
2181
2182static struct branch_clk gcc_usb30_mock_utmi_clk = {
2183 .cbcr_reg = USB30_MOCK_UTMI_CBCR,
2184 .parent = &usb30_mock_utmi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002185 .base = &virt_bases[GCC_BASE],
2186 .c = {
2187 .dbg_name = "gcc_usb30_mock_utmi_clk",
2188 .ops = &clk_ops_branch,
2189 CLK_INIT(gcc_usb30_mock_utmi_clk.c),
2190 },
2191};
2192
2193static struct branch_clk gcc_usb_hs_ahb_clk = {
2194 .cbcr_reg = USB_HS_AHB_CBCR,
2195 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002196 .base = &virt_bases[GCC_BASE],
2197 .c = {
2198 .dbg_name = "gcc_usb_hs_ahb_clk",
2199 .ops = &clk_ops_branch,
2200 CLK_INIT(gcc_usb_hs_ahb_clk.c),
2201 },
2202};
2203
2204static struct branch_clk gcc_usb_hs_system_clk = {
2205 .cbcr_reg = USB_HS_SYSTEM_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002206 .bcr_reg = USB_HS_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002207 .parent = &usb_hs_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002208 .base = &virt_bases[GCC_BASE],
2209 .c = {
2210 .dbg_name = "gcc_usb_hs_system_clk",
2211 .ops = &clk_ops_branch,
2212 CLK_INIT(gcc_usb_hs_system_clk.c),
2213 },
2214};
2215
2216static struct branch_clk gcc_usb_hsic_ahb_clk = {
2217 .cbcr_reg = USB_HSIC_AHB_CBCR,
2218 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002219 .base = &virt_bases[GCC_BASE],
2220 .c = {
2221 .dbg_name = "gcc_usb_hsic_ahb_clk",
2222 .ops = &clk_ops_branch,
2223 CLK_INIT(gcc_usb_hsic_ahb_clk.c),
2224 },
2225};
2226
2227static struct branch_clk gcc_usb_hsic_clk = {
2228 .cbcr_reg = USB_HSIC_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002229 .bcr_reg = USB_HS_HSIC_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002230 .parent = &usb_hsic_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002231 .base = &virt_bases[GCC_BASE],
2232 .c = {
2233 .dbg_name = "gcc_usb_hsic_clk",
2234 .ops = &clk_ops_branch,
2235 CLK_INIT(gcc_usb_hsic_clk.c),
2236 },
2237};
2238
2239static struct branch_clk gcc_usb_hsic_io_cal_clk = {
2240 .cbcr_reg = USB_HSIC_IO_CAL_CBCR,
2241 .parent = &usb_hsic_io_cal_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002242 .base = &virt_bases[GCC_BASE],
2243 .c = {
2244 .dbg_name = "gcc_usb_hsic_io_cal_clk",
2245 .ops = &clk_ops_branch,
2246 CLK_INIT(gcc_usb_hsic_io_cal_clk.c),
2247 },
2248};
2249
2250static struct branch_clk gcc_usb_hsic_system_clk = {
2251 .cbcr_reg = USB_HSIC_SYSTEM_CBCR,
2252 .parent = &usb_hsic_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002253 .base = &virt_bases[GCC_BASE],
2254 .c = {
2255 .dbg_name = "gcc_usb_hsic_system_clk",
2256 .ops = &clk_ops_branch,
2257 CLK_INIT(gcc_usb_hsic_system_clk.c),
2258 },
2259};
2260
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07002261struct branch_clk gcc_mmss_noc_cfg_ahb_clk = {
2262 .cbcr_reg = MMSS_NOC_CFG_AHB_CBCR,
2263 .has_sibling = 1,
2264 .base = &virt_bases[GCC_BASE],
2265 .c = {
2266 .dbg_name = "gcc_mmss_noc_cfg_ahb_clk",
2267 .ops = &clk_ops_branch,
2268 CLK_INIT(gcc_mmss_noc_cfg_ahb_clk.c),
2269 },
2270};
2271
2272struct branch_clk gcc_ocmem_noc_cfg_ahb_clk = {
2273 .cbcr_reg = OCMEM_NOC_CFG_AHB_CBCR,
2274 .has_sibling = 1,
2275 .base = &virt_bases[GCC_BASE],
2276 .c = {
2277 .dbg_name = "gcc_ocmem_noc_cfg_ahb_clk",
2278 .ops = &clk_ops_branch,
2279 CLK_INIT(gcc_ocmem_noc_cfg_ahb_clk.c),
2280 },
2281};
2282
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07002283static struct branch_clk gcc_mss_cfg_ahb_clk = {
2284 .cbcr_reg = MSS_CFG_AHB_CBCR,
2285 .has_sibling = 1,
2286 .base = &virt_bases[GCC_BASE],
2287 .c = {
2288 .dbg_name = "gcc_mss_cfg_ahb_clk",
2289 .ops = &clk_ops_branch,
2290 CLK_INIT(gcc_mss_cfg_ahb_clk.c),
2291 },
2292};
2293
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002294static struct clk_freq_tbl ftbl_mmss_axi_clk[] = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002295 F_MM( 19200000, cxo, 1, 0, 0),
2296 F_MM(150000000, gpll0, 4, 0, 0),
2297 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutla20078652012-07-31 11:22:40 -07002298 F_MM(320000000, mmpll0, 2.5, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002299 F_MM(400000000, mmpll0, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002300 F_END
2301};
2302
2303static struct rcg_clk axi_clk_src = {
2304 .cmd_rcgr_reg = 0x5040,
2305 .set_rate = set_rate_hid,
2306 .freq_tbl = ftbl_mmss_axi_clk,
2307 .current_freq = &rcg_dummy_freq,
2308 .base = &virt_bases[MMSS_BASE],
2309 .c = {
2310 .dbg_name = "axi_clk_src",
2311 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002312 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
2313 HIGH, 320000000),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002314 CLK_INIT(axi_clk_src.c),
2315 },
2316};
2317
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002318static struct clk_freq_tbl ftbl_ocmemnoc_clk[] = {
2319 F_MM( 19200000, cxo, 1, 0, 0),
2320 F_MM(150000000, gpll0, 4, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002321 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002322 F_MM(400000000, mmpll0, 2, 0, 0),
2323 F_END
2324};
2325
2326struct rcg_clk ocmemnoc_clk_src = {
2327 .cmd_rcgr_reg = OCMEMNOC_CMD_RCGR,
2328 .set_rate = set_rate_hid,
2329 .freq_tbl = ftbl_ocmemnoc_clk,
2330 .current_freq = &rcg_dummy_freq,
2331 .base = &virt_bases[MMSS_BASE],
2332 .c = {
2333 .dbg_name = "ocmemnoc_clk_src",
2334 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002335 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002336 HIGH, 400000000),
2337 CLK_INIT(ocmemnoc_clk_src.c),
2338 },
2339};
2340
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002341static struct clk_freq_tbl ftbl_camss_csi0_3_clk[] = {
2342 F_MM(100000000, gpll0, 6, 0, 0),
2343 F_MM(200000000, mmpll0, 4, 0, 0),
2344 F_END
2345};
2346
2347static struct rcg_clk csi0_clk_src = {
2348 .cmd_rcgr_reg = CSI0_CMD_RCGR,
2349 .set_rate = set_rate_hid,
2350 .freq_tbl = ftbl_camss_csi0_3_clk,
2351 .current_freq = &rcg_dummy_freq,
2352 .base = &virt_bases[MMSS_BASE],
2353 .c = {
2354 .dbg_name = "csi0_clk_src",
2355 .ops = &clk_ops_rcg,
2356 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2357 CLK_INIT(csi0_clk_src.c),
2358 },
2359};
2360
2361static struct rcg_clk csi1_clk_src = {
2362 .cmd_rcgr_reg = CSI1_CMD_RCGR,
2363 .set_rate = set_rate_hid,
2364 .freq_tbl = ftbl_camss_csi0_3_clk,
2365 .current_freq = &rcg_dummy_freq,
2366 .base = &virt_bases[MMSS_BASE],
2367 .c = {
2368 .dbg_name = "csi1_clk_src",
2369 .ops = &clk_ops_rcg,
2370 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2371 CLK_INIT(csi1_clk_src.c),
2372 },
2373};
2374
2375static struct rcg_clk csi2_clk_src = {
2376 .cmd_rcgr_reg = CSI2_CMD_RCGR,
2377 .set_rate = set_rate_hid,
2378 .freq_tbl = ftbl_camss_csi0_3_clk,
2379 .current_freq = &rcg_dummy_freq,
2380 .base = &virt_bases[MMSS_BASE],
2381 .c = {
2382 .dbg_name = "csi2_clk_src",
2383 .ops = &clk_ops_rcg,
2384 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2385 CLK_INIT(csi2_clk_src.c),
2386 },
2387};
2388
2389static struct rcg_clk csi3_clk_src = {
2390 .cmd_rcgr_reg = CSI3_CMD_RCGR,
2391 .set_rate = set_rate_hid,
2392 .freq_tbl = ftbl_camss_csi0_3_clk,
2393 .current_freq = &rcg_dummy_freq,
2394 .base = &virt_bases[MMSS_BASE],
2395 .c = {
2396 .dbg_name = "csi3_clk_src",
2397 .ops = &clk_ops_rcg,
2398 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2399 CLK_INIT(csi3_clk_src.c),
2400 },
2401};
2402
2403static struct clk_freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
2404 F_MM( 37500000, gpll0, 16, 0, 0),
2405 F_MM( 50000000, gpll0, 12, 0, 0),
2406 F_MM( 60000000, gpll0, 10, 0, 0),
2407 F_MM( 80000000, gpll0, 7.5, 0, 0),
2408 F_MM(100000000, gpll0, 6, 0, 0),
2409 F_MM(109090000, gpll0, 5.5, 0, 0),
2410 F_MM(150000000, gpll0, 4, 0, 0),
2411 F_MM(200000000, gpll0, 3, 0, 0),
2412 F_MM(228570000, mmpll0, 3.5, 0, 0),
2413 F_MM(266670000, mmpll0, 3, 0, 0),
2414 F_MM(320000000, mmpll0, 2.5, 0, 0),
2415 F_END
2416};
2417
2418static struct rcg_clk vfe0_clk_src = {
2419 .cmd_rcgr_reg = VFE0_CMD_RCGR,
2420 .set_rate = set_rate_hid,
2421 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2422 .current_freq = &rcg_dummy_freq,
2423 .base = &virt_bases[MMSS_BASE],
2424 .c = {
2425 .dbg_name = "vfe0_clk_src",
2426 .ops = &clk_ops_rcg,
2427 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2428 HIGH, 320000000),
2429 CLK_INIT(vfe0_clk_src.c),
2430 },
2431};
2432
2433static struct rcg_clk vfe1_clk_src = {
2434 .cmd_rcgr_reg = VFE1_CMD_RCGR,
2435 .set_rate = set_rate_hid,
2436 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2437 .current_freq = &rcg_dummy_freq,
2438 .base = &virt_bases[MMSS_BASE],
2439 .c = {
2440 .dbg_name = "vfe1_clk_src",
2441 .ops = &clk_ops_rcg,
2442 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2443 HIGH, 320000000),
2444 CLK_INIT(vfe1_clk_src.c),
2445 },
2446};
2447
2448static struct clk_freq_tbl ftbl_mdss_mdp_clk[] = {
2449 F_MM( 37500000, gpll0, 16, 0, 0),
2450 F_MM( 60000000, gpll0, 10, 0, 0),
2451 F_MM( 75000000, gpll0, 8, 0, 0),
2452 F_MM( 85710000, gpll0, 7, 0, 0),
2453 F_MM(100000000, gpll0, 6, 0, 0),
2454 F_MM(133330000, mmpll0, 6, 0, 0),
2455 F_MM(160000000, mmpll0, 5, 0, 0),
2456 F_MM(200000000, mmpll0, 4, 0, 0),
2457 F_MM(266670000, mmpll0, 3, 0, 0),
2458 F_MM(320000000, mmpll0, 2.5, 0, 0),
2459 F_END
2460};
2461
2462static struct rcg_clk mdp_clk_src = {
2463 .cmd_rcgr_reg = MDP_CMD_RCGR,
2464 .set_rate = set_rate_hid,
2465 .freq_tbl = ftbl_mdss_mdp_clk,
2466 .current_freq = &rcg_dummy_freq,
2467 .base = &virt_bases[MMSS_BASE],
2468 .c = {
2469 .dbg_name = "mdp_clk_src",
2470 .ops = &clk_ops_rcg,
2471 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2472 HIGH, 320000000),
2473 CLK_INIT(mdp_clk_src.c),
2474 },
2475};
2476
2477static struct clk_freq_tbl ftbl_camss_cci_cci_clk[] = {
2478 F_MM(19200000, cxo, 1, 0, 0),
2479 F_END
2480};
2481
2482static struct rcg_clk cci_clk_src = {
2483 .cmd_rcgr_reg = CCI_CMD_RCGR,
2484 .set_rate = set_rate_hid,
2485 .freq_tbl = ftbl_camss_cci_cci_clk,
2486 .current_freq = &rcg_dummy_freq,
2487 .base = &virt_bases[MMSS_BASE],
2488 .c = {
2489 .dbg_name = "cci_clk_src",
2490 .ops = &clk_ops_rcg,
2491 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2492 CLK_INIT(cci_clk_src.c),
2493 },
2494};
2495
2496static struct clk_freq_tbl ftbl_camss_gp0_1_clk[] = {
2497 F_MM( 10000, cxo, 16, 1, 120),
2498 F_MM( 20000, cxo, 16, 1, 50),
2499 F_MM( 6000000, gpll0, 10, 1, 10),
2500 F_MM(12000000, gpll0, 10, 1, 5),
2501 F_MM(13000000, gpll0, 10, 13, 60),
2502 F_MM(24000000, gpll0, 5, 1, 5),
2503 F_END
2504};
2505
2506static struct rcg_clk mmss_gp0_clk_src = {
2507 .cmd_rcgr_reg = MMSS_GP0_CMD_RCGR,
2508 .set_rate = set_rate_mnd,
2509 .freq_tbl = ftbl_camss_gp0_1_clk,
2510 .current_freq = &rcg_dummy_freq,
2511 .base = &virt_bases[MMSS_BASE],
2512 .c = {
2513 .dbg_name = "mmss_gp0_clk_src",
2514 .ops = &clk_ops_rcg_mnd,
2515 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2516 CLK_INIT(mmss_gp0_clk_src.c),
2517 },
2518};
2519
2520static struct rcg_clk mmss_gp1_clk_src = {
2521 .cmd_rcgr_reg = MMSS_GP1_CMD_RCGR,
2522 .set_rate = set_rate_mnd,
2523 .freq_tbl = ftbl_camss_gp0_1_clk,
2524 .current_freq = &rcg_dummy_freq,
2525 .base = &virt_bases[MMSS_BASE],
2526 .c = {
2527 .dbg_name = "mmss_gp1_clk_src",
2528 .ops = &clk_ops_rcg_mnd,
2529 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2530 CLK_INIT(mmss_gp1_clk_src.c),
2531 },
2532};
2533
2534static struct clk_freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
2535 F_MM( 75000000, gpll0, 8, 0, 0),
2536 F_MM(150000000, gpll0, 4, 0, 0),
2537 F_MM(200000000, gpll0, 3, 0, 0),
2538 F_MM(228570000, mmpll0, 3.5, 0, 0),
2539 F_MM(266670000, mmpll0, 3, 0, 0),
2540 F_MM(320000000, mmpll0, 2.5, 0, 0),
2541 F_END
2542};
2543
2544static struct rcg_clk jpeg0_clk_src = {
2545 .cmd_rcgr_reg = JPEG0_CMD_RCGR,
2546 .set_rate = set_rate_hid,
2547 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2548 .current_freq = &rcg_dummy_freq,
2549 .base = &virt_bases[MMSS_BASE],
2550 .c = {
2551 .dbg_name = "jpeg0_clk_src",
2552 .ops = &clk_ops_rcg,
2553 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2554 HIGH, 320000000),
2555 CLK_INIT(jpeg0_clk_src.c),
2556 },
2557};
2558
2559static struct rcg_clk jpeg1_clk_src = {
2560 .cmd_rcgr_reg = JPEG1_CMD_RCGR,
2561 .set_rate = set_rate_hid,
2562 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2563 .current_freq = &rcg_dummy_freq,
2564 .base = &virt_bases[MMSS_BASE],
2565 .c = {
2566 .dbg_name = "jpeg1_clk_src",
2567 .ops = &clk_ops_rcg,
2568 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2569 HIGH, 320000000),
2570 CLK_INIT(jpeg1_clk_src.c),
2571 },
2572};
2573
2574static struct rcg_clk jpeg2_clk_src = {
2575 .cmd_rcgr_reg = JPEG2_CMD_RCGR,
2576 .set_rate = set_rate_hid,
2577 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2578 .current_freq = &rcg_dummy_freq,
2579 .base = &virt_bases[MMSS_BASE],
2580 .c = {
2581 .dbg_name = "jpeg2_clk_src",
2582 .ops = &clk_ops_rcg,
2583 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2584 HIGH, 320000000),
2585 CLK_INIT(jpeg2_clk_src.c),
2586 },
2587};
2588
2589static struct clk_freq_tbl ftbl_camss_mclk0_3_clk[] = {
2590 F_MM(66670000, gpll0, 9, 0, 0),
2591 F_END
2592};
2593
2594static struct rcg_clk mclk0_clk_src = {
2595 .cmd_rcgr_reg = MCLK0_CMD_RCGR,
2596 .set_rate = set_rate_hid,
2597 .freq_tbl = ftbl_camss_mclk0_3_clk,
2598 .current_freq = &rcg_dummy_freq,
2599 .base = &virt_bases[MMSS_BASE],
2600 .c = {
2601 .dbg_name = "mclk0_clk_src",
2602 .ops = &clk_ops_rcg,
2603 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2604 CLK_INIT(mclk0_clk_src.c),
2605 },
2606};
2607
2608static struct rcg_clk mclk1_clk_src = {
2609 .cmd_rcgr_reg = MCLK1_CMD_RCGR,
2610 .set_rate = set_rate_hid,
2611 .freq_tbl = ftbl_camss_mclk0_3_clk,
2612 .current_freq = &rcg_dummy_freq,
2613 .base = &virt_bases[MMSS_BASE],
2614 .c = {
2615 .dbg_name = "mclk1_clk_src",
2616 .ops = &clk_ops_rcg,
2617 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2618 CLK_INIT(mclk1_clk_src.c),
2619 },
2620};
2621
2622static struct rcg_clk mclk2_clk_src = {
2623 .cmd_rcgr_reg = MCLK2_CMD_RCGR,
2624 .set_rate = set_rate_hid,
2625 .freq_tbl = ftbl_camss_mclk0_3_clk,
2626 .current_freq = &rcg_dummy_freq,
2627 .base = &virt_bases[MMSS_BASE],
2628 .c = {
2629 .dbg_name = "mclk2_clk_src",
2630 .ops = &clk_ops_rcg,
2631 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2632 CLK_INIT(mclk2_clk_src.c),
2633 },
2634};
2635
2636static struct rcg_clk mclk3_clk_src = {
2637 .cmd_rcgr_reg = MCLK3_CMD_RCGR,
2638 .set_rate = set_rate_hid,
2639 .freq_tbl = ftbl_camss_mclk0_3_clk,
2640 .current_freq = &rcg_dummy_freq,
2641 .base = &virt_bases[MMSS_BASE],
2642 .c = {
2643 .dbg_name = "mclk3_clk_src",
2644 .ops = &clk_ops_rcg,
2645 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2646 CLK_INIT(mclk3_clk_src.c),
2647 },
2648};
2649
2650static struct clk_freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
2651 F_MM(100000000, gpll0, 6, 0, 0),
2652 F_MM(200000000, mmpll0, 4, 0, 0),
2653 F_END
2654};
2655
2656static struct rcg_clk csi0phytimer_clk_src = {
2657 .cmd_rcgr_reg = CSI0PHYTIMER_CMD_RCGR,
2658 .set_rate = set_rate_hid,
2659 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2660 .current_freq = &rcg_dummy_freq,
2661 .base = &virt_bases[MMSS_BASE],
2662 .c = {
2663 .dbg_name = "csi0phytimer_clk_src",
2664 .ops = &clk_ops_rcg,
2665 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2666 CLK_INIT(csi0phytimer_clk_src.c),
2667 },
2668};
2669
2670static struct rcg_clk csi1phytimer_clk_src = {
2671 .cmd_rcgr_reg = CSI1PHYTIMER_CMD_RCGR,
2672 .set_rate = set_rate_hid,
2673 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2674 .current_freq = &rcg_dummy_freq,
2675 .base = &virt_bases[MMSS_BASE],
2676 .c = {
2677 .dbg_name = "csi1phytimer_clk_src",
2678 .ops = &clk_ops_rcg,
2679 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2680 CLK_INIT(csi1phytimer_clk_src.c),
2681 },
2682};
2683
2684static struct rcg_clk csi2phytimer_clk_src = {
2685 .cmd_rcgr_reg = CSI2PHYTIMER_CMD_RCGR,
2686 .set_rate = set_rate_hid,
2687 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2688 .current_freq = &rcg_dummy_freq,
2689 .base = &virt_bases[MMSS_BASE],
2690 .c = {
2691 .dbg_name = "csi2phytimer_clk_src",
2692 .ops = &clk_ops_rcg,
2693 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2694 CLK_INIT(csi2phytimer_clk_src.c),
2695 },
2696};
2697
2698static struct clk_freq_tbl ftbl_camss_vfe_cpp_clk[] = {
2699 F_MM(150000000, gpll0, 4, 0, 0),
2700 F_MM(266670000, mmpll0, 3, 0, 0),
2701 F_MM(320000000, mmpll0, 2.5, 0, 0),
2702 F_END
2703};
2704
2705static struct rcg_clk cpp_clk_src = {
2706 .cmd_rcgr_reg = CPP_CMD_RCGR,
2707 .set_rate = set_rate_hid,
2708 .freq_tbl = ftbl_camss_vfe_cpp_clk,
2709 .current_freq = &rcg_dummy_freq,
2710 .base = &virt_bases[MMSS_BASE],
2711 .c = {
2712 .dbg_name = "cpp_clk_src",
2713 .ops = &clk_ops_rcg,
2714 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2715 HIGH, 320000000),
2716 CLK_INIT(cpp_clk_src.c),
2717 },
2718};
2719
2720static struct clk_freq_tbl ftbl_mdss_byte0_1_clk[] = {
2721 F_MDSS( 93750000, dsipll_750, 8, 0, 0),
2722 F_MDSS(187500000, dsipll_750, 4, 0, 0),
2723 F_END
2724};
2725
2726static struct rcg_clk byte0_clk_src = {
2727 .cmd_rcgr_reg = BYTE0_CMD_RCGR,
2728 .set_rate = set_rate_hid,
2729 .freq_tbl = ftbl_mdss_byte0_1_clk,
2730 .current_freq = &rcg_dummy_freq,
2731 .base = &virt_bases[MMSS_BASE],
2732 .c = {
2733 .dbg_name = "byte0_clk_src",
2734 .ops = &clk_ops_rcg,
2735 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2736 HIGH, 188000000),
2737 CLK_INIT(byte0_clk_src.c),
2738 },
2739};
2740
2741static struct rcg_clk byte1_clk_src = {
2742 .cmd_rcgr_reg = BYTE1_CMD_RCGR,
2743 .set_rate = set_rate_hid,
2744 .freq_tbl = ftbl_mdss_byte0_1_clk,
2745 .current_freq = &rcg_dummy_freq,
2746 .base = &virt_bases[MMSS_BASE],
2747 .c = {
2748 .dbg_name = "byte1_clk_src",
2749 .ops = &clk_ops_rcg,
2750 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2751 HIGH, 188000000),
2752 CLK_INIT(byte1_clk_src.c),
2753 },
2754};
2755
2756static struct clk_freq_tbl ftbl_mdss_edpaux_clk[] = {
2757 F_MM(19200000, cxo, 1, 0, 0),
2758 F_END
2759};
2760
2761static struct rcg_clk edpaux_clk_src = {
2762 .cmd_rcgr_reg = EDPAUX_CMD_RCGR,
2763 .set_rate = set_rate_hid,
2764 .freq_tbl = ftbl_mdss_edpaux_clk,
2765 .current_freq = &rcg_dummy_freq,
2766 .base = &virt_bases[MMSS_BASE],
2767 .c = {
2768 .dbg_name = "edpaux_clk_src",
2769 .ops = &clk_ops_rcg,
2770 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2771 CLK_INIT(edpaux_clk_src.c),
2772 },
2773};
2774
2775static struct clk_freq_tbl ftbl_mdss_edplink_clk[] = {
2776 F_MDSS(135000000, edppll_270, 2, 0, 0),
2777 F_MDSS(270000000, edppll_270, 11, 0, 0),
2778 F_END
2779};
2780
2781static struct rcg_clk edplink_clk_src = {
2782 .cmd_rcgr_reg = EDPLINK_CMD_RCGR,
2783 .set_rate = set_rate_hid,
2784 .freq_tbl = ftbl_mdss_edplink_clk,
2785 .current_freq = &rcg_dummy_freq,
2786 .base = &virt_bases[MMSS_BASE],
2787 .c = {
2788 .dbg_name = "edplink_clk_src",
2789 .ops = &clk_ops_rcg,
2790 VDD_DIG_FMAX_MAP2(LOW, 135000000, NOMINAL, 270000000),
2791 CLK_INIT(edplink_clk_src.c),
2792 },
2793};
2794
2795static struct clk_freq_tbl ftbl_mdss_edppixel_clk[] = {
2796 F_MDSS(175000000, edppll_350, 2, 0, 0),
2797 F_MDSS(350000000, edppll_350, 11, 0, 0),
2798 F_END
2799};
2800
2801static struct rcg_clk edppixel_clk_src = {
2802 .cmd_rcgr_reg = EDPPIXEL_CMD_RCGR,
2803 .set_rate = set_rate_mnd,
2804 .freq_tbl = ftbl_mdss_edppixel_clk,
2805 .current_freq = &rcg_dummy_freq,
2806 .base = &virt_bases[MMSS_BASE],
2807 .c = {
2808 .dbg_name = "edppixel_clk_src",
2809 .ops = &clk_ops_rcg_mnd,
2810 VDD_DIG_FMAX_MAP2(LOW, 175000000, NOMINAL, 350000000),
2811 CLK_INIT(edppixel_clk_src.c),
2812 },
2813};
2814
2815static struct clk_freq_tbl ftbl_mdss_esc0_1_clk[] = {
2816 F_MM(19200000, cxo, 1, 0, 0),
2817 F_END
2818};
2819
2820static struct rcg_clk esc0_clk_src = {
2821 .cmd_rcgr_reg = ESC0_CMD_RCGR,
2822 .set_rate = set_rate_hid,
2823 .freq_tbl = ftbl_mdss_esc0_1_clk,
2824 .current_freq = &rcg_dummy_freq,
2825 .base = &virt_bases[MMSS_BASE],
2826 .c = {
2827 .dbg_name = "esc0_clk_src",
2828 .ops = &clk_ops_rcg,
2829 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2830 CLK_INIT(esc0_clk_src.c),
2831 },
2832};
2833
2834static struct rcg_clk esc1_clk_src = {
2835 .cmd_rcgr_reg = ESC1_CMD_RCGR,
2836 .set_rate = set_rate_hid,
2837 .freq_tbl = ftbl_mdss_esc0_1_clk,
2838 .current_freq = &rcg_dummy_freq,
2839 .base = &virt_bases[MMSS_BASE],
2840 .c = {
2841 .dbg_name = "esc1_clk_src",
2842 .ops = &clk_ops_rcg,
2843 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2844 CLK_INIT(esc1_clk_src.c),
2845 },
2846};
2847
2848static struct clk_freq_tbl ftbl_mdss_extpclk_clk[] = {
2849 F_MDSS(148500000, hdmipll_297, 2, 0, 0),
2850 F_END
2851};
2852
2853static struct rcg_clk extpclk_clk_src = {
2854 .cmd_rcgr_reg = EXTPCLK_CMD_RCGR,
2855 .set_rate = set_rate_hid,
2856 .freq_tbl = ftbl_mdss_extpclk_clk,
2857 .current_freq = &rcg_dummy_freq,
2858 .base = &virt_bases[MMSS_BASE],
2859 .c = {
2860 .dbg_name = "extpclk_clk_src",
2861 .ops = &clk_ops_rcg,
2862 VDD_DIG_FMAX_MAP2(LOW, 148500000, NOMINAL, 297000000),
2863 CLK_INIT(extpclk_clk_src.c),
2864 },
2865};
2866
2867static struct clk_freq_tbl ftbl_mdss_hdmi_clk[] = {
2868 F_MDSS(19200000, cxo, 1, 0, 0),
2869 F_END
2870};
2871
2872static struct rcg_clk hdmi_clk_src = {
2873 .cmd_rcgr_reg = HDMI_CMD_RCGR,
2874 .set_rate = set_rate_hid,
2875 .freq_tbl = ftbl_mdss_hdmi_clk,
2876 .current_freq = &rcg_dummy_freq,
2877 .base = &virt_bases[MMSS_BASE],
2878 .c = {
2879 .dbg_name = "hdmi_clk_src",
2880 .ops = &clk_ops_rcg,
2881 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2882 CLK_INIT(hdmi_clk_src.c),
2883 },
2884};
2885
2886static struct clk_freq_tbl ftbl_mdss_pclk0_1_clk[] = {
2887 F_MDSS(125000000, dsipll_250, 2, 0, 0),
2888 F_MDSS(250000000, dsipll_250, 1, 0, 0),
2889 F_END
2890};
2891
2892static struct rcg_clk pclk0_clk_src = {
2893 .cmd_rcgr_reg = PCLK0_CMD_RCGR,
2894 .set_rate = set_rate_mnd,
2895 .freq_tbl = ftbl_mdss_pclk0_1_clk,
2896 .current_freq = &rcg_dummy_freq,
2897 .base = &virt_bases[MMSS_BASE],
2898 .c = {
2899 .dbg_name = "pclk0_clk_src",
2900 .ops = &clk_ops_rcg_mnd,
2901 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
2902 CLK_INIT(pclk0_clk_src.c),
2903 },
2904};
2905
2906static struct rcg_clk pclk1_clk_src = {
2907 .cmd_rcgr_reg = PCLK1_CMD_RCGR,
2908 .set_rate = set_rate_mnd,
2909 .freq_tbl = ftbl_mdss_pclk0_1_clk,
2910 .current_freq = &rcg_dummy_freq,
2911 .base = &virt_bases[MMSS_BASE],
2912 .c = {
2913 .dbg_name = "pclk1_clk_src",
2914 .ops = &clk_ops_rcg_mnd,
2915 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
2916 CLK_INIT(pclk1_clk_src.c),
2917 },
2918};
2919
2920static struct clk_freq_tbl ftbl_mdss_vsync_clk[] = {
2921 F_MDSS(19200000, cxo, 1, 0, 0),
2922 F_END
2923};
2924
2925static struct rcg_clk vsync_clk_src = {
2926 .cmd_rcgr_reg = VSYNC_CMD_RCGR,
2927 .set_rate = set_rate_hid,
2928 .freq_tbl = ftbl_mdss_vsync_clk,
2929 .current_freq = &rcg_dummy_freq,
2930 .base = &virt_bases[MMSS_BASE],
2931 .c = {
2932 .dbg_name = "vsync_clk_src",
2933 .ops = &clk_ops_rcg,
2934 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2935 CLK_INIT(vsync_clk_src.c),
2936 },
2937};
2938
2939static struct clk_freq_tbl ftbl_venus0_vcodec0_clk[] = {
2940 F_MM( 50000000, gpll0, 12, 0, 0),
2941 F_MM(100000000, gpll0, 6, 0, 0),
2942 F_MM(133330000, mmpll0, 6, 0, 0),
2943 F_MM(200000000, mmpll0, 4, 0, 0),
2944 F_MM(266670000, mmpll0, 3, 0, 0),
2945 F_MM(410000000, mmpll3, 2, 0, 0),
2946 F_END
2947};
2948
2949static struct rcg_clk vcodec0_clk_src = {
2950 .cmd_rcgr_reg = VCODEC0_CMD_RCGR,
2951 .set_rate = set_rate_mnd,
2952 .freq_tbl = ftbl_venus0_vcodec0_clk,
2953 .current_freq = &rcg_dummy_freq,
2954 .base = &virt_bases[MMSS_BASE],
2955 .c = {
2956 .dbg_name = "vcodec0_clk_src",
2957 .ops = &clk_ops_rcg_mnd,
2958 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2959 HIGH, 410000000),
2960 CLK_INIT(vcodec0_clk_src.c),
2961 },
2962};
2963
2964static struct branch_clk camss_cci_cci_ahb_clk = {
2965 .cbcr_reg = CAMSS_CCI_CCI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002966 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002967 .base = &virt_bases[MMSS_BASE],
2968 .c = {
2969 .dbg_name = "camss_cci_cci_ahb_clk",
2970 .ops = &clk_ops_branch,
2971 CLK_INIT(camss_cci_cci_ahb_clk.c),
2972 },
2973};
2974
2975static struct branch_clk camss_cci_cci_clk = {
2976 .cbcr_reg = CAMSS_CCI_CCI_CBCR,
2977 .parent = &cci_clk_src.c,
2978 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002979 .base = &virt_bases[MMSS_BASE],
2980 .c = {
2981 .dbg_name = "camss_cci_cci_clk",
2982 .ops = &clk_ops_branch,
2983 CLK_INIT(camss_cci_cci_clk.c),
2984 },
2985};
2986
2987static struct branch_clk camss_csi0_ahb_clk = {
2988 .cbcr_reg = CAMSS_CSI0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002989 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002990 .base = &virt_bases[MMSS_BASE],
2991 .c = {
2992 .dbg_name = "camss_csi0_ahb_clk",
2993 .ops = &clk_ops_branch,
2994 CLK_INIT(camss_csi0_ahb_clk.c),
2995 },
2996};
2997
2998static struct branch_clk camss_csi0_clk = {
2999 .cbcr_reg = CAMSS_CSI0_CBCR,
3000 .parent = &csi0_clk_src.c,
3001 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003002 .base = &virt_bases[MMSS_BASE],
3003 .c = {
3004 .dbg_name = "camss_csi0_clk",
3005 .ops = &clk_ops_branch,
3006 CLK_INIT(camss_csi0_clk.c),
3007 },
3008};
3009
3010static struct branch_clk camss_csi0phy_clk = {
3011 .cbcr_reg = CAMSS_CSI0PHY_CBCR,
3012 .parent = &csi0_clk_src.c,
3013 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003014 .base = &virt_bases[MMSS_BASE],
3015 .c = {
3016 .dbg_name = "camss_csi0phy_clk",
3017 .ops = &clk_ops_branch,
3018 CLK_INIT(camss_csi0phy_clk.c),
3019 },
3020};
3021
3022static struct branch_clk camss_csi0pix_clk = {
3023 .cbcr_reg = CAMSS_CSI0PIX_CBCR,
3024 .parent = &csi0_clk_src.c,
3025 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003026 .base = &virt_bases[MMSS_BASE],
3027 .c = {
3028 .dbg_name = "camss_csi0pix_clk",
3029 .ops = &clk_ops_branch,
3030 CLK_INIT(camss_csi0pix_clk.c),
3031 },
3032};
3033
3034static struct branch_clk camss_csi0rdi_clk = {
3035 .cbcr_reg = CAMSS_CSI0RDI_CBCR,
3036 .parent = &csi0_clk_src.c,
3037 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003038 .base = &virt_bases[MMSS_BASE],
3039 .c = {
3040 .dbg_name = "camss_csi0rdi_clk",
3041 .ops = &clk_ops_branch,
3042 CLK_INIT(camss_csi0rdi_clk.c),
3043 },
3044};
3045
3046static struct branch_clk camss_csi1_ahb_clk = {
3047 .cbcr_reg = CAMSS_CSI1_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003048 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003049 .base = &virt_bases[MMSS_BASE],
3050 .c = {
3051 .dbg_name = "camss_csi1_ahb_clk",
3052 .ops = &clk_ops_branch,
3053 CLK_INIT(camss_csi1_ahb_clk.c),
3054 },
3055};
3056
3057static struct branch_clk camss_csi1_clk = {
3058 .cbcr_reg = CAMSS_CSI1_CBCR,
3059 .parent = &csi1_clk_src.c,
3060 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003061 .base = &virt_bases[MMSS_BASE],
3062 .c = {
3063 .dbg_name = "camss_csi1_clk",
3064 .ops = &clk_ops_branch,
3065 CLK_INIT(camss_csi1_clk.c),
3066 },
3067};
3068
3069static struct branch_clk camss_csi1phy_clk = {
3070 .cbcr_reg = CAMSS_CSI1PHY_CBCR,
3071 .parent = &csi1_clk_src.c,
3072 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003073 .base = &virt_bases[MMSS_BASE],
3074 .c = {
3075 .dbg_name = "camss_csi1phy_clk",
3076 .ops = &clk_ops_branch,
3077 CLK_INIT(camss_csi1phy_clk.c),
3078 },
3079};
3080
3081static struct branch_clk camss_csi1pix_clk = {
3082 .cbcr_reg = CAMSS_CSI1PIX_CBCR,
3083 .parent = &csi1_clk_src.c,
3084 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003085 .base = &virt_bases[MMSS_BASE],
3086 .c = {
3087 .dbg_name = "camss_csi1pix_clk",
3088 .ops = &clk_ops_branch,
3089 CLK_INIT(camss_csi1pix_clk.c),
3090 },
3091};
3092
3093static struct branch_clk camss_csi1rdi_clk = {
3094 .cbcr_reg = CAMSS_CSI1RDI_CBCR,
3095 .parent = &csi1_clk_src.c,
3096 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003097 .base = &virt_bases[MMSS_BASE],
3098 .c = {
3099 .dbg_name = "camss_csi1rdi_clk",
3100 .ops = &clk_ops_branch,
3101 CLK_INIT(camss_csi1rdi_clk.c),
3102 },
3103};
3104
3105static struct branch_clk camss_csi2_ahb_clk = {
3106 .cbcr_reg = CAMSS_CSI2_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003107 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003108 .base = &virt_bases[MMSS_BASE],
3109 .c = {
3110 .dbg_name = "camss_csi2_ahb_clk",
3111 .ops = &clk_ops_branch,
3112 CLK_INIT(camss_csi2_ahb_clk.c),
3113 },
3114};
3115
3116static struct branch_clk camss_csi2_clk = {
3117 .cbcr_reg = CAMSS_CSI2_CBCR,
3118 .parent = &csi2_clk_src.c,
3119 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003120 .base = &virt_bases[MMSS_BASE],
3121 .c = {
3122 .dbg_name = "camss_csi2_clk",
3123 .ops = &clk_ops_branch,
3124 CLK_INIT(camss_csi2_clk.c),
3125 },
3126};
3127
3128static struct branch_clk camss_csi2phy_clk = {
3129 .cbcr_reg = CAMSS_CSI2PHY_CBCR,
3130 .parent = &csi2_clk_src.c,
3131 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003132 .base = &virt_bases[MMSS_BASE],
3133 .c = {
3134 .dbg_name = "camss_csi2phy_clk",
3135 .ops = &clk_ops_branch,
3136 CLK_INIT(camss_csi2phy_clk.c),
3137 },
3138};
3139
3140static struct branch_clk camss_csi2pix_clk = {
3141 .cbcr_reg = CAMSS_CSI2PIX_CBCR,
3142 .parent = &csi2_clk_src.c,
3143 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003144 .base = &virt_bases[MMSS_BASE],
3145 .c = {
3146 .dbg_name = "camss_csi2pix_clk",
3147 .ops = &clk_ops_branch,
3148 CLK_INIT(camss_csi2pix_clk.c),
3149 },
3150};
3151
3152static struct branch_clk camss_csi2rdi_clk = {
3153 .cbcr_reg = CAMSS_CSI2RDI_CBCR,
3154 .parent = &csi2_clk_src.c,
3155 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003156 .base = &virt_bases[MMSS_BASE],
3157 .c = {
3158 .dbg_name = "camss_csi2rdi_clk",
3159 .ops = &clk_ops_branch,
3160 CLK_INIT(camss_csi2rdi_clk.c),
3161 },
3162};
3163
3164static struct branch_clk camss_csi3_ahb_clk = {
3165 .cbcr_reg = CAMSS_CSI3_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003166 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003167 .base = &virt_bases[MMSS_BASE],
3168 .c = {
3169 .dbg_name = "camss_csi3_ahb_clk",
3170 .ops = &clk_ops_branch,
3171 CLK_INIT(camss_csi3_ahb_clk.c),
3172 },
3173};
3174
3175static struct branch_clk camss_csi3_clk = {
3176 .cbcr_reg = CAMSS_CSI3_CBCR,
3177 .parent = &csi3_clk_src.c,
3178 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003179 .base = &virt_bases[MMSS_BASE],
3180 .c = {
3181 .dbg_name = "camss_csi3_clk",
3182 .ops = &clk_ops_branch,
3183 CLK_INIT(camss_csi3_clk.c),
3184 },
3185};
3186
3187static struct branch_clk camss_csi3phy_clk = {
3188 .cbcr_reg = CAMSS_CSI3PHY_CBCR,
3189 .parent = &csi3_clk_src.c,
3190 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003191 .base = &virt_bases[MMSS_BASE],
3192 .c = {
3193 .dbg_name = "camss_csi3phy_clk",
3194 .ops = &clk_ops_branch,
3195 CLK_INIT(camss_csi3phy_clk.c),
3196 },
3197};
3198
3199static struct branch_clk camss_csi3pix_clk = {
3200 .cbcr_reg = CAMSS_CSI3PIX_CBCR,
3201 .parent = &csi3_clk_src.c,
3202 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003203 .base = &virt_bases[MMSS_BASE],
3204 .c = {
3205 .dbg_name = "camss_csi3pix_clk",
3206 .ops = &clk_ops_branch,
3207 CLK_INIT(camss_csi3pix_clk.c),
3208 },
3209};
3210
3211static struct branch_clk camss_csi3rdi_clk = {
3212 .cbcr_reg = CAMSS_CSI3RDI_CBCR,
3213 .parent = &csi3_clk_src.c,
3214 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003215 .base = &virt_bases[MMSS_BASE],
3216 .c = {
3217 .dbg_name = "camss_csi3rdi_clk",
3218 .ops = &clk_ops_branch,
3219 CLK_INIT(camss_csi3rdi_clk.c),
3220 },
3221};
3222
3223static struct branch_clk camss_csi_vfe0_clk = {
3224 .cbcr_reg = CAMSS_CSI_VFE0_CBCR,
3225 .parent = &vfe0_clk_src.c,
3226 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003227 .base = &virt_bases[MMSS_BASE],
3228 .c = {
3229 .dbg_name = "camss_csi_vfe0_clk",
3230 .ops = &clk_ops_branch,
3231 CLK_INIT(camss_csi_vfe0_clk.c),
3232 },
3233};
3234
3235static struct branch_clk camss_csi_vfe1_clk = {
3236 .cbcr_reg = CAMSS_CSI_VFE1_CBCR,
3237 .parent = &vfe1_clk_src.c,
3238 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003239 .base = &virt_bases[MMSS_BASE],
3240 .c = {
3241 .dbg_name = "camss_csi_vfe1_clk",
3242 .ops = &clk_ops_branch,
3243 CLK_INIT(camss_csi_vfe1_clk.c),
3244 },
3245};
3246
3247static struct branch_clk camss_gp0_clk = {
3248 .cbcr_reg = CAMSS_GP0_CBCR,
3249 .parent = &mmss_gp0_clk_src.c,
3250 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003251 .base = &virt_bases[MMSS_BASE],
3252 .c = {
3253 .dbg_name = "camss_gp0_clk",
3254 .ops = &clk_ops_branch,
3255 CLK_INIT(camss_gp0_clk.c),
3256 },
3257};
3258
3259static struct branch_clk camss_gp1_clk = {
3260 .cbcr_reg = CAMSS_GP1_CBCR,
3261 .parent = &mmss_gp1_clk_src.c,
3262 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003263 .base = &virt_bases[MMSS_BASE],
3264 .c = {
3265 .dbg_name = "camss_gp1_clk",
3266 .ops = &clk_ops_branch,
3267 CLK_INIT(camss_gp1_clk.c),
3268 },
3269};
3270
3271static struct branch_clk camss_ispif_ahb_clk = {
3272 .cbcr_reg = CAMSS_ISPIF_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003273 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003274 .base = &virt_bases[MMSS_BASE],
3275 .c = {
3276 .dbg_name = "camss_ispif_ahb_clk",
3277 .ops = &clk_ops_branch,
3278 CLK_INIT(camss_ispif_ahb_clk.c),
3279 },
3280};
3281
3282static struct branch_clk camss_jpeg_jpeg0_clk = {
3283 .cbcr_reg = CAMSS_JPEG_JPEG0_CBCR,
3284 .parent = &jpeg0_clk_src.c,
3285 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003286 .base = &virt_bases[MMSS_BASE],
3287 .c = {
3288 .dbg_name = "camss_jpeg_jpeg0_clk",
3289 .ops = &clk_ops_branch,
3290 CLK_INIT(camss_jpeg_jpeg0_clk.c),
3291 },
3292};
3293
3294static struct branch_clk camss_jpeg_jpeg1_clk = {
3295 .cbcr_reg = CAMSS_JPEG_JPEG1_CBCR,
3296 .parent = &jpeg1_clk_src.c,
3297 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003298 .base = &virt_bases[MMSS_BASE],
3299 .c = {
3300 .dbg_name = "camss_jpeg_jpeg1_clk",
3301 .ops = &clk_ops_branch,
3302 CLK_INIT(camss_jpeg_jpeg1_clk.c),
3303 },
3304};
3305
3306static struct branch_clk camss_jpeg_jpeg2_clk = {
3307 .cbcr_reg = CAMSS_JPEG_JPEG2_CBCR,
3308 .parent = &jpeg2_clk_src.c,
3309 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003310 .base = &virt_bases[MMSS_BASE],
3311 .c = {
3312 .dbg_name = "camss_jpeg_jpeg2_clk",
3313 .ops = &clk_ops_branch,
3314 CLK_INIT(camss_jpeg_jpeg2_clk.c),
3315 },
3316};
3317
3318static struct branch_clk camss_jpeg_jpeg_ahb_clk = {
3319 .cbcr_reg = CAMSS_JPEG_JPEG_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003320 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003321 .base = &virt_bases[MMSS_BASE],
3322 .c = {
3323 .dbg_name = "camss_jpeg_jpeg_ahb_clk",
3324 .ops = &clk_ops_branch,
3325 CLK_INIT(camss_jpeg_jpeg_ahb_clk.c),
3326 },
3327};
3328
3329static struct branch_clk camss_jpeg_jpeg_axi_clk = {
3330 .cbcr_reg = CAMSS_JPEG_JPEG_AXI_CBCR,
3331 .parent = &axi_clk_src.c,
3332 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003333 .base = &virt_bases[MMSS_BASE],
3334 .c = {
3335 .dbg_name = "camss_jpeg_jpeg_axi_clk",
3336 .ops = &clk_ops_branch,
3337 CLK_INIT(camss_jpeg_jpeg_axi_clk.c),
3338 },
3339};
3340
3341static struct branch_clk camss_jpeg_jpeg_ocmemnoc_clk = {
3342 .cbcr_reg = CAMSS_JPEG_JPEG_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003343 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003344 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003345 .base = &virt_bases[MMSS_BASE],
3346 .c = {
3347 .dbg_name = "camss_jpeg_jpeg_ocmemnoc_clk",
3348 .ops = &clk_ops_branch,
3349 CLK_INIT(camss_jpeg_jpeg_ocmemnoc_clk.c),
3350 },
3351};
3352
3353static struct branch_clk camss_mclk0_clk = {
3354 .cbcr_reg = CAMSS_MCLK0_CBCR,
3355 .parent = &mclk0_clk_src.c,
3356 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003357 .base = &virt_bases[MMSS_BASE],
3358 .c = {
3359 .dbg_name = "camss_mclk0_clk",
3360 .ops = &clk_ops_branch,
3361 CLK_INIT(camss_mclk0_clk.c),
3362 },
3363};
3364
3365static struct branch_clk camss_mclk1_clk = {
3366 .cbcr_reg = CAMSS_MCLK1_CBCR,
3367 .parent = &mclk1_clk_src.c,
3368 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003369 .base = &virt_bases[MMSS_BASE],
3370 .c = {
3371 .dbg_name = "camss_mclk1_clk",
3372 .ops = &clk_ops_branch,
3373 CLK_INIT(camss_mclk1_clk.c),
3374 },
3375};
3376
3377static struct branch_clk camss_mclk2_clk = {
3378 .cbcr_reg = CAMSS_MCLK2_CBCR,
3379 .parent = &mclk2_clk_src.c,
3380 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003381 .base = &virt_bases[MMSS_BASE],
3382 .c = {
3383 .dbg_name = "camss_mclk2_clk",
3384 .ops = &clk_ops_branch,
3385 CLK_INIT(camss_mclk2_clk.c),
3386 },
3387};
3388
3389static struct branch_clk camss_mclk3_clk = {
3390 .cbcr_reg = CAMSS_MCLK3_CBCR,
3391 .parent = &mclk3_clk_src.c,
3392 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003393 .base = &virt_bases[MMSS_BASE],
3394 .c = {
3395 .dbg_name = "camss_mclk3_clk",
3396 .ops = &clk_ops_branch,
3397 CLK_INIT(camss_mclk3_clk.c),
3398 },
3399};
3400
3401static struct branch_clk camss_micro_ahb_clk = {
3402 .cbcr_reg = CAMSS_MICRO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003403 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003404 .base = &virt_bases[MMSS_BASE],
3405 .c = {
3406 .dbg_name = "camss_micro_ahb_clk",
3407 .ops = &clk_ops_branch,
3408 CLK_INIT(camss_micro_ahb_clk.c),
3409 },
3410};
3411
3412static struct branch_clk camss_phy0_csi0phytimer_clk = {
3413 .cbcr_reg = CAMSS_PHY0_CSI0PHYTIMER_CBCR,
3414 .parent = &csi0phytimer_clk_src.c,
3415 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003416 .base = &virt_bases[MMSS_BASE],
3417 .c = {
3418 .dbg_name = "camss_phy0_csi0phytimer_clk",
3419 .ops = &clk_ops_branch,
3420 CLK_INIT(camss_phy0_csi0phytimer_clk.c),
3421 },
3422};
3423
3424static struct branch_clk camss_phy1_csi1phytimer_clk = {
3425 .cbcr_reg = CAMSS_PHY1_CSI1PHYTIMER_CBCR,
3426 .parent = &csi1phytimer_clk_src.c,
3427 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003428 .base = &virt_bases[MMSS_BASE],
3429 .c = {
3430 .dbg_name = "camss_phy1_csi1phytimer_clk",
3431 .ops = &clk_ops_branch,
3432 CLK_INIT(camss_phy1_csi1phytimer_clk.c),
3433 },
3434};
3435
3436static struct branch_clk camss_phy2_csi2phytimer_clk = {
3437 .cbcr_reg = CAMSS_PHY2_CSI2PHYTIMER_CBCR,
3438 .parent = &csi2phytimer_clk_src.c,
3439 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003440 .base = &virt_bases[MMSS_BASE],
3441 .c = {
3442 .dbg_name = "camss_phy2_csi2phytimer_clk",
3443 .ops = &clk_ops_branch,
3444 CLK_INIT(camss_phy2_csi2phytimer_clk.c),
3445 },
3446};
3447
3448static struct branch_clk camss_top_ahb_clk = {
3449 .cbcr_reg = CAMSS_TOP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003450 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003451 .base = &virt_bases[MMSS_BASE],
3452 .c = {
3453 .dbg_name = "camss_top_ahb_clk",
3454 .ops = &clk_ops_branch,
3455 CLK_INIT(camss_top_ahb_clk.c),
3456 },
3457};
3458
3459static struct branch_clk camss_vfe_cpp_ahb_clk = {
3460 .cbcr_reg = CAMSS_VFE_CPP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003461 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003462 .base = &virt_bases[MMSS_BASE],
3463 .c = {
3464 .dbg_name = "camss_vfe_cpp_ahb_clk",
3465 .ops = &clk_ops_branch,
3466 CLK_INIT(camss_vfe_cpp_ahb_clk.c),
3467 },
3468};
3469
3470static struct branch_clk camss_vfe_cpp_clk = {
3471 .cbcr_reg = CAMSS_VFE_CPP_CBCR,
3472 .parent = &cpp_clk_src.c,
3473 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003474 .base = &virt_bases[MMSS_BASE],
3475 .c = {
3476 .dbg_name = "camss_vfe_cpp_clk",
3477 .ops = &clk_ops_branch,
3478 CLK_INIT(camss_vfe_cpp_clk.c),
3479 },
3480};
3481
3482static struct branch_clk camss_vfe_vfe0_clk = {
3483 .cbcr_reg = CAMSS_VFE_VFE0_CBCR,
3484 .parent = &vfe0_clk_src.c,
3485 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003486 .base = &virt_bases[MMSS_BASE],
3487 .c = {
3488 .dbg_name = "camss_vfe_vfe0_clk",
3489 .ops = &clk_ops_branch,
3490 CLK_INIT(camss_vfe_vfe0_clk.c),
3491 },
3492};
3493
3494static struct branch_clk camss_vfe_vfe1_clk = {
3495 .cbcr_reg = CAMSS_VFE_VFE1_CBCR,
3496 .parent = &vfe1_clk_src.c,
3497 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003498 .base = &virt_bases[MMSS_BASE],
3499 .c = {
3500 .dbg_name = "camss_vfe_vfe1_clk",
3501 .ops = &clk_ops_branch,
3502 CLK_INIT(camss_vfe_vfe1_clk.c),
3503 },
3504};
3505
3506static struct branch_clk camss_vfe_vfe_ahb_clk = {
3507 .cbcr_reg = CAMSS_VFE_VFE_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003508 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003509 .base = &virt_bases[MMSS_BASE],
3510 .c = {
3511 .dbg_name = "camss_vfe_vfe_ahb_clk",
3512 .ops = &clk_ops_branch,
3513 CLK_INIT(camss_vfe_vfe_ahb_clk.c),
3514 },
3515};
3516
3517static struct branch_clk camss_vfe_vfe_axi_clk = {
3518 .cbcr_reg = CAMSS_VFE_VFE_AXI_CBCR,
3519 .parent = &axi_clk_src.c,
3520 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003521 .base = &virt_bases[MMSS_BASE],
3522 .c = {
3523 .dbg_name = "camss_vfe_vfe_axi_clk",
3524 .ops = &clk_ops_branch,
3525 CLK_INIT(camss_vfe_vfe_axi_clk.c),
3526 },
3527};
3528
3529static struct branch_clk camss_vfe_vfe_ocmemnoc_clk = {
3530 .cbcr_reg = CAMSS_VFE_VFE_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003531 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003532 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003533 .base = &virt_bases[MMSS_BASE],
3534 .c = {
3535 .dbg_name = "camss_vfe_vfe_ocmemnoc_clk",
3536 .ops = &clk_ops_branch,
3537 CLK_INIT(camss_vfe_vfe_ocmemnoc_clk.c),
3538 },
3539};
3540
3541static struct branch_clk mdss_ahb_clk = {
3542 .cbcr_reg = MDSS_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003543 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003544 .base = &virt_bases[MMSS_BASE],
3545 .c = {
3546 .dbg_name = "mdss_ahb_clk",
3547 .ops = &clk_ops_branch,
3548 CLK_INIT(mdss_ahb_clk.c),
3549 },
3550};
3551
3552static struct branch_clk mdss_axi_clk = {
3553 .cbcr_reg = MDSS_AXI_CBCR,
3554 .parent = &axi_clk_src.c,
3555 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003556 .base = &virt_bases[MMSS_BASE],
3557 .c = {
3558 .dbg_name = "mdss_axi_clk",
3559 .ops = &clk_ops_branch,
3560 CLK_INIT(mdss_axi_clk.c),
3561 },
3562};
3563
3564static struct branch_clk mdss_byte0_clk = {
3565 .cbcr_reg = MDSS_BYTE0_CBCR,
3566 .parent = &byte0_clk_src.c,
3567 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003568 .base = &virt_bases[MMSS_BASE],
3569 .c = {
3570 .dbg_name = "mdss_byte0_clk",
3571 .ops = &clk_ops_branch,
3572 CLK_INIT(mdss_byte0_clk.c),
3573 },
3574};
3575
3576static struct branch_clk mdss_byte1_clk = {
3577 .cbcr_reg = MDSS_BYTE1_CBCR,
3578 .parent = &byte1_clk_src.c,
3579 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003580 .base = &virt_bases[MMSS_BASE],
3581 .c = {
3582 .dbg_name = "mdss_byte1_clk",
3583 .ops = &clk_ops_branch,
3584 CLK_INIT(mdss_byte1_clk.c),
3585 },
3586};
3587
3588static struct branch_clk mdss_edpaux_clk = {
3589 .cbcr_reg = MDSS_EDPAUX_CBCR,
3590 .parent = &edpaux_clk_src.c,
3591 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003592 .base = &virt_bases[MMSS_BASE],
3593 .c = {
3594 .dbg_name = "mdss_edpaux_clk",
3595 .ops = &clk_ops_branch,
3596 CLK_INIT(mdss_edpaux_clk.c),
3597 },
3598};
3599
3600static struct branch_clk mdss_edplink_clk = {
3601 .cbcr_reg = MDSS_EDPLINK_CBCR,
3602 .parent = &edplink_clk_src.c,
3603 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003604 .base = &virt_bases[MMSS_BASE],
3605 .c = {
3606 .dbg_name = "mdss_edplink_clk",
3607 .ops = &clk_ops_branch,
3608 CLK_INIT(mdss_edplink_clk.c),
3609 },
3610};
3611
3612static struct branch_clk mdss_edppixel_clk = {
3613 .cbcr_reg = MDSS_EDPPIXEL_CBCR,
3614 .parent = &edppixel_clk_src.c,
3615 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003616 .base = &virt_bases[MMSS_BASE],
3617 .c = {
3618 .dbg_name = "mdss_edppixel_clk",
3619 .ops = &clk_ops_branch,
3620 CLK_INIT(mdss_edppixel_clk.c),
3621 },
3622};
3623
3624static struct branch_clk mdss_esc0_clk = {
3625 .cbcr_reg = MDSS_ESC0_CBCR,
3626 .parent = &esc0_clk_src.c,
3627 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003628 .base = &virt_bases[MMSS_BASE],
3629 .c = {
3630 .dbg_name = "mdss_esc0_clk",
3631 .ops = &clk_ops_branch,
3632 CLK_INIT(mdss_esc0_clk.c),
3633 },
3634};
3635
3636static struct branch_clk mdss_esc1_clk = {
3637 .cbcr_reg = MDSS_ESC1_CBCR,
3638 .parent = &esc1_clk_src.c,
3639 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003640 .base = &virt_bases[MMSS_BASE],
3641 .c = {
3642 .dbg_name = "mdss_esc1_clk",
3643 .ops = &clk_ops_branch,
3644 CLK_INIT(mdss_esc1_clk.c),
3645 },
3646};
3647
3648static struct branch_clk mdss_extpclk_clk = {
3649 .cbcr_reg = MDSS_EXTPCLK_CBCR,
3650 .parent = &extpclk_clk_src.c,
3651 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003652 .base = &virt_bases[MMSS_BASE],
3653 .c = {
3654 .dbg_name = "mdss_extpclk_clk",
3655 .ops = &clk_ops_branch,
3656 CLK_INIT(mdss_extpclk_clk.c),
3657 },
3658};
3659
3660static struct branch_clk mdss_hdmi_ahb_clk = {
3661 .cbcr_reg = MDSS_HDMI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003662 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003663 .base = &virt_bases[MMSS_BASE],
3664 .c = {
3665 .dbg_name = "mdss_hdmi_ahb_clk",
3666 .ops = &clk_ops_branch,
3667 CLK_INIT(mdss_hdmi_ahb_clk.c),
3668 },
3669};
3670
3671static struct branch_clk mdss_hdmi_clk = {
3672 .cbcr_reg = MDSS_HDMI_CBCR,
3673 .parent = &hdmi_clk_src.c,
3674 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003675 .base = &virt_bases[MMSS_BASE],
3676 .c = {
3677 .dbg_name = "mdss_hdmi_clk",
3678 .ops = &clk_ops_branch,
3679 CLK_INIT(mdss_hdmi_clk.c),
3680 },
3681};
3682
3683static struct branch_clk mdss_mdp_clk = {
3684 .cbcr_reg = MDSS_MDP_CBCR,
3685 .parent = &mdp_clk_src.c,
3686 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003687 .base = &virt_bases[MMSS_BASE],
3688 .c = {
3689 .dbg_name = "mdss_mdp_clk",
3690 .ops = &clk_ops_branch,
3691 CLK_INIT(mdss_mdp_clk.c),
3692 },
3693};
3694
3695static struct branch_clk mdss_mdp_lut_clk = {
3696 .cbcr_reg = MDSS_MDP_LUT_CBCR,
3697 .parent = &mdp_clk_src.c,
3698 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003699 .base = &virt_bases[MMSS_BASE],
3700 .c = {
3701 .dbg_name = "mdss_mdp_lut_clk",
3702 .ops = &clk_ops_branch,
3703 CLK_INIT(mdss_mdp_lut_clk.c),
3704 },
3705};
3706
3707static struct branch_clk mdss_pclk0_clk = {
3708 .cbcr_reg = MDSS_PCLK0_CBCR,
3709 .parent = &pclk0_clk_src.c,
3710 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003711 .base = &virt_bases[MMSS_BASE],
3712 .c = {
3713 .dbg_name = "mdss_pclk0_clk",
3714 .ops = &clk_ops_branch,
3715 CLK_INIT(mdss_pclk0_clk.c),
3716 },
3717};
3718
3719static struct branch_clk mdss_pclk1_clk = {
3720 .cbcr_reg = MDSS_PCLK1_CBCR,
3721 .parent = &pclk1_clk_src.c,
3722 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003723 .base = &virt_bases[MMSS_BASE],
3724 .c = {
3725 .dbg_name = "mdss_pclk1_clk",
3726 .ops = &clk_ops_branch,
3727 CLK_INIT(mdss_pclk1_clk.c),
3728 },
3729};
3730
3731static struct branch_clk mdss_vsync_clk = {
3732 .cbcr_reg = MDSS_VSYNC_CBCR,
3733 .parent = &vsync_clk_src.c,
3734 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003735 .base = &virt_bases[MMSS_BASE],
3736 .c = {
3737 .dbg_name = "mdss_vsync_clk",
3738 .ops = &clk_ops_branch,
3739 CLK_INIT(mdss_vsync_clk.c),
3740 },
3741};
3742
3743static struct branch_clk mmss_misc_ahb_clk = {
3744 .cbcr_reg = MMSS_MISC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003745 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003746 .base = &virt_bases[MMSS_BASE],
3747 .c = {
3748 .dbg_name = "mmss_misc_ahb_clk",
3749 .ops = &clk_ops_branch,
3750 CLK_INIT(mmss_misc_ahb_clk.c),
3751 },
3752};
3753
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003754static struct branch_clk mmss_mmssnoc_bto_ahb_clk = {
3755 .cbcr_reg = MMSS_MMSSNOC_BTO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003756 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003757 .base = &virt_bases[MMSS_BASE],
3758 .c = {
3759 .dbg_name = "mmss_mmssnoc_bto_ahb_clk",
3760 .ops = &clk_ops_branch,
3761 CLK_INIT(mmss_mmssnoc_bto_ahb_clk.c),
3762 },
3763};
3764
3765static struct branch_clk mmss_mmssnoc_axi_clk = {
3766 .cbcr_reg = MMSS_MMSSNOC_AXI_CBCR,
3767 .parent = &axi_clk_src.c,
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07003768 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003769 .base = &virt_bases[MMSS_BASE],
3770 .c = {
3771 .dbg_name = "mmss_mmssnoc_axi_clk",
3772 .ops = &clk_ops_branch,
3773 CLK_INIT(mmss_mmssnoc_axi_clk.c),
3774 },
3775};
3776
3777static struct branch_clk mmss_s0_axi_clk = {
3778 .cbcr_reg = MMSS_S0_AXI_CBCR,
3779 .parent = &axi_clk_src.c,
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07003780 /* The bus driver needs set_rate to go through to the parent */
3781 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003782 .base = &virt_bases[MMSS_BASE],
3783 .c = {
3784 .dbg_name = "mmss_s0_axi_clk",
3785 .ops = &clk_ops_branch,
3786 CLK_INIT(mmss_s0_axi_clk.c),
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07003787 .depends = &mmss_mmssnoc_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003788 },
3789};
3790
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003791struct branch_clk ocmemnoc_clk = {
3792 .cbcr_reg = OCMEMNOC_CBCR,
3793 .parent = &ocmemnoc_clk_src.c,
3794 .has_sibling = 0,
3795 .bcr_reg = 0x50b0,
3796 .base = &virt_bases[MMSS_BASE],
3797 .c = {
3798 .dbg_name = "ocmemnoc_clk",
3799 .ops = &clk_ops_branch,
3800 CLK_INIT(ocmemnoc_clk.c),
3801 },
3802};
3803
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07003804struct branch_clk ocmemcx_ocmemnoc_clk = {
3805 .cbcr_reg = OCMEMCX_OCMEMNOC_CBCR,
3806 .parent = &ocmemnoc_clk_src.c,
3807 .has_sibling = 1,
3808 .base = &virt_bases[MMSS_BASE],
3809 .c = {
3810 .dbg_name = "ocmemcx_ocmemnoc_clk",
3811 .ops = &clk_ops_branch,
3812 CLK_INIT(ocmemcx_ocmemnoc_clk.c),
3813 },
3814};
3815
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003816static struct branch_clk venus0_ahb_clk = {
3817 .cbcr_reg = VENUS0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003818 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003819 .base = &virt_bases[MMSS_BASE],
3820 .c = {
3821 .dbg_name = "venus0_ahb_clk",
3822 .ops = &clk_ops_branch,
3823 CLK_INIT(venus0_ahb_clk.c),
3824 },
3825};
3826
3827static struct branch_clk venus0_axi_clk = {
3828 .cbcr_reg = VENUS0_AXI_CBCR,
3829 .parent = &axi_clk_src.c,
3830 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003831 .base = &virt_bases[MMSS_BASE],
3832 .c = {
3833 .dbg_name = "venus0_axi_clk",
3834 .ops = &clk_ops_branch,
3835 CLK_INIT(venus0_axi_clk.c),
3836 },
3837};
3838
3839static struct branch_clk venus0_ocmemnoc_clk = {
3840 .cbcr_reg = VENUS0_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003841 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003842 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003843 .base = &virt_bases[MMSS_BASE],
3844 .c = {
3845 .dbg_name = "venus0_ocmemnoc_clk",
3846 .ops = &clk_ops_branch,
3847 CLK_INIT(venus0_ocmemnoc_clk.c),
3848 },
3849};
3850
3851static struct branch_clk venus0_vcodec0_clk = {
3852 .cbcr_reg = VENUS0_VCODEC0_CBCR,
3853 .parent = &vcodec0_clk_src.c,
3854 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003855 .base = &virt_bases[MMSS_BASE],
3856 .c = {
3857 .dbg_name = "venus0_vcodec0_clk",
3858 .ops = &clk_ops_branch,
3859 CLK_INIT(venus0_vcodec0_clk.c),
3860 },
3861};
3862
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07003863static struct branch_clk oxilicx_axi_clk = {
3864 .cbcr_reg = OXILICX_AXI_CBCR,
3865 .parent = &axi_clk_src.c,
3866 .has_sibling = 1,
3867 .base = &virt_bases[MMSS_BASE],
3868 .c = {
3869 .dbg_name = "oxilicx_axi_clk",
3870 .ops = &clk_ops_branch,
3871 CLK_INIT(oxilicx_axi_clk.c),
3872 },
3873};
3874
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003875static struct branch_clk oxili_gfx3d_clk = {
3876 .cbcr_reg = OXILI_GFX3D_CBCR,
Vikram Mulukutla73081142012-08-03 15:57:47 -07003877 .parent = &ocmemgx_gfx3d_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003878 .base = &virt_bases[MMSS_BASE],
3879 .c = {
3880 .dbg_name = "oxili_gfx3d_clk",
3881 .ops = &clk_ops_branch,
3882 CLK_INIT(oxili_gfx3d_clk.c),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07003883 .depends = &oxilicx_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003884 },
3885};
3886
3887static struct branch_clk oxilicx_ahb_clk = {
3888 .cbcr_reg = OXILICX_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003889 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003890 .base = &virt_bases[MMSS_BASE],
3891 .c = {
3892 .dbg_name = "oxilicx_ahb_clk",
3893 .ops = &clk_ops_branch,
3894 CLK_INIT(oxilicx_ahb_clk.c),
3895 },
3896};
3897
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003898static struct clk_freq_tbl ftbl_audio_core_slimbus_core_clock[] = {
3899 F_LPASS(28800000, lpapll0, 1, 15, 256),
3900 F_END
3901};
3902
3903static struct rcg_clk audio_core_slimbus_core_clk_src = {
3904 .cmd_rcgr_reg = SLIMBUS_CMD_RCGR,
3905 .set_rate = set_rate_mnd,
3906 .freq_tbl = ftbl_audio_core_slimbus_core_clock,
3907 .current_freq = &rcg_dummy_freq,
3908 .base = &virt_bases[LPASS_BASE],
3909 .c = {
3910 .dbg_name = "audio_core_slimbus_core_clk_src",
3911 .ops = &clk_ops_rcg_mnd,
3912 VDD_DIG_FMAX_MAP2(LOW, 70000000, NOMINAL, 140000000),
3913 CLK_INIT(audio_core_slimbus_core_clk_src.c),
3914 },
3915};
3916
3917static struct branch_clk audio_core_slimbus_core_clk = {
3918 .cbcr_reg = AUDIO_CORE_SLIMBUS_CORE_CBCR,
3919 .parent = &audio_core_slimbus_core_clk_src.c,
3920 .base = &virt_bases[LPASS_BASE],
3921 .c = {
3922 .dbg_name = "audio_core_slimbus_core_clk",
3923 .ops = &clk_ops_branch,
3924 CLK_INIT(audio_core_slimbus_core_clk.c),
3925 },
3926};
3927
3928static struct branch_clk audio_core_slimbus_lfabif_clk = {
3929 .cbcr_reg = AUDIO_CORE_SLIMBUS_LFABIF_CBCR,
3930 .has_sibling = 1,
3931 .base = &virt_bases[LPASS_BASE],
3932 .c = {
3933 .dbg_name = "audio_core_slimbus_lfabif_clk",
3934 .ops = &clk_ops_branch,
3935 CLK_INIT(audio_core_slimbus_lfabif_clk.c),
3936 },
3937};
3938
3939static struct clk_freq_tbl ftbl_audio_core_lpaif_clock[] = {
3940 F_LPASS( 512000, lpapll0, 16, 1, 60),
3941 F_LPASS( 768000, lpapll0, 16, 1, 40),
3942 F_LPASS( 1024000, lpapll0, 16, 1, 30),
Vikram Mulukutla27da8de2012-08-09 19:28:51 -07003943 F_LPASS( 1536000, lpapll0, 16, 1, 20),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003944 F_LPASS( 2048000, lpapll0, 16, 1, 15),
3945 F_LPASS( 3072000, lpapll0, 16, 1, 10),
3946 F_LPASS( 4096000, lpapll0, 15, 1, 8),
3947 F_LPASS( 6144000, lpapll0, 10, 1, 8),
3948 F_LPASS( 8192000, lpapll0, 15, 1, 4),
3949 F_LPASS(12288000, lpapll0, 10, 1, 4),
3950 F_END
3951};
3952
3953static struct rcg_clk audio_core_lpaif_codec_spkr_clk_src = {
3954 .cmd_rcgr_reg = LPAIF_SPKR_CMD_RCGR,
3955 .set_rate = set_rate_mnd,
3956 .freq_tbl = ftbl_audio_core_lpaif_clock,
3957 .current_freq = &rcg_dummy_freq,
3958 .base = &virt_bases[LPASS_BASE],
3959 .c = {
3960 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
3961 .ops = &clk_ops_rcg_mnd,
3962 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3963 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
3964 },
3965};
3966
3967static struct rcg_clk audio_core_lpaif_pri_clk_src = {
3968 .cmd_rcgr_reg = LPAIF_PRI_CMD_RCGR,
3969 .set_rate = set_rate_mnd,
3970 .freq_tbl = ftbl_audio_core_lpaif_clock,
3971 .current_freq = &rcg_dummy_freq,
3972 .base = &virt_bases[LPASS_BASE],
3973 .c = {
3974 .dbg_name = "audio_core_lpaif_pri_clk_src",
3975 .ops = &clk_ops_rcg_mnd,
3976 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3977 CLK_INIT(audio_core_lpaif_pri_clk_src.c),
3978 },
3979};
3980
3981static struct rcg_clk audio_core_lpaif_sec_clk_src = {
3982 .cmd_rcgr_reg = LPAIF_SEC_CMD_RCGR,
3983 .set_rate = set_rate_mnd,
3984 .freq_tbl = ftbl_audio_core_lpaif_clock,
3985 .current_freq = &rcg_dummy_freq,
3986 .base = &virt_bases[LPASS_BASE],
3987 .c = {
3988 .dbg_name = "audio_core_lpaif_sec_clk_src",
3989 .ops = &clk_ops_rcg_mnd,
3990 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3991 CLK_INIT(audio_core_lpaif_sec_clk_src.c),
3992 },
3993};
3994
3995static struct rcg_clk audio_core_lpaif_ter_clk_src = {
3996 .cmd_rcgr_reg = LPAIF_TER_CMD_RCGR,
3997 .set_rate = set_rate_mnd,
3998 .freq_tbl = ftbl_audio_core_lpaif_clock,
3999 .current_freq = &rcg_dummy_freq,
4000 .base = &virt_bases[LPASS_BASE],
4001 .c = {
4002 .dbg_name = "audio_core_lpaif_ter_clk_src",
4003 .ops = &clk_ops_rcg_mnd,
4004 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4005 CLK_INIT(audio_core_lpaif_ter_clk_src.c),
4006 },
4007};
4008
4009static struct rcg_clk audio_core_lpaif_quad_clk_src = {
4010 .cmd_rcgr_reg = LPAIF_QUAD_CMD_RCGR,
4011 .set_rate = set_rate_mnd,
4012 .freq_tbl = ftbl_audio_core_lpaif_clock,
4013 .current_freq = &rcg_dummy_freq,
4014 .base = &virt_bases[LPASS_BASE],
4015 .c = {
4016 .dbg_name = "audio_core_lpaif_quad_clk_src",
4017 .ops = &clk_ops_rcg_mnd,
4018 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4019 CLK_INIT(audio_core_lpaif_quad_clk_src.c),
4020 },
4021};
4022
4023static struct rcg_clk audio_core_lpaif_pcm0_clk_src = {
4024 .cmd_rcgr_reg = LPAIF_PCM0_CMD_RCGR,
4025 .set_rate = set_rate_mnd,
4026 .freq_tbl = ftbl_audio_core_lpaif_clock,
4027 .current_freq = &rcg_dummy_freq,
4028 .base = &virt_bases[LPASS_BASE],
4029 .c = {
4030 .dbg_name = "audio_core_lpaif_pcm0_clk_src",
4031 .ops = &clk_ops_rcg_mnd,
4032 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4033 CLK_INIT(audio_core_lpaif_pcm0_clk_src.c),
4034 },
4035};
4036
4037static struct rcg_clk audio_core_lpaif_pcm1_clk_src = {
4038 .cmd_rcgr_reg = LPAIF_PCM1_CMD_RCGR,
4039 .set_rate = set_rate_mnd,
4040 .freq_tbl = ftbl_audio_core_lpaif_clock,
4041 .current_freq = &rcg_dummy_freq,
4042 .base = &virt_bases[LPASS_BASE],
4043 .c = {
4044 .dbg_name = "audio_core_lpaif_pcm1_clk_src",
4045 .ops = &clk_ops_rcg_mnd,
4046 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4047 CLK_INIT(audio_core_lpaif_pcm1_clk_src.c),
4048 },
4049};
4050
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004051struct rcg_clk audio_core_lpaif_pcmoe_clk_src = {
4052 .cmd_rcgr_reg = LPAIF_PCMOE_CMD_RCGR,
4053 .set_rate = set_rate_mnd,
4054 .freq_tbl = ftbl_audio_core_lpaif_clock,
4055 .current_freq = &rcg_dummy_freq,
4056 .base = &virt_bases[LPASS_BASE],
4057 .c = {
4058 .dbg_name = "audio_core_lpaif_pcmoe_clk_src",
4059 .ops = &clk_ops_rcg_mnd,
4060 VDD_DIG_FMAX_MAP1(LOW, 12290000),
4061 CLK_INIT(audio_core_lpaif_pcmoe_clk_src.c),
4062 },
4063};
4064
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004065static struct branch_clk audio_core_lpaif_codec_spkr_osr_clk = {
4066 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR,
4067 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4068 .has_sibling = 1,
4069 .base = &virt_bases[LPASS_BASE],
4070 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004071 .dbg_name = "audio_core_lpaif_codec_spkr_osr_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004072 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004073 CLK_INIT(audio_core_lpaif_codec_spkr_osr_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004074 },
4075};
4076
4077static struct branch_clk audio_core_lpaif_codec_spkr_ebit_clk = {
4078 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004079 .has_sibling = 1,
4080 .base = &virt_bases[LPASS_BASE],
4081 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004082 .dbg_name = "audio_core_lpaif_codec_spkr_ebit_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004083 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004084 CLK_INIT(audio_core_lpaif_codec_spkr_ebit_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004085 },
4086};
4087
4088static struct branch_clk audio_core_lpaif_codec_spkr_ibit_clk = {
4089 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR,
4090 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4091 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004092 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004093 .base = &virt_bases[LPASS_BASE],
4094 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004095 .dbg_name = "audio_core_lpaif_codec_spkr_ibit_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004096 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004097 CLK_INIT(audio_core_lpaif_codec_spkr_ibit_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004098 },
4099};
4100
4101static struct branch_clk audio_core_lpaif_pri_osr_clk = {
4102 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_OSR_CBCR,
4103 .parent = &audio_core_lpaif_pri_clk_src.c,
4104 .has_sibling = 1,
4105 .base = &virt_bases[LPASS_BASE],
4106 .c = {
4107 .dbg_name = "audio_core_lpaif_pri_osr_clk",
4108 .ops = &clk_ops_branch,
4109 CLK_INIT(audio_core_lpaif_pri_osr_clk.c),
4110 },
4111};
4112
4113static struct branch_clk audio_core_lpaif_pri_ebit_clk = {
4114 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004115 .has_sibling = 1,
4116 .base = &virt_bases[LPASS_BASE],
4117 .c = {
4118 .dbg_name = "audio_core_lpaif_pri_ebit_clk",
4119 .ops = &clk_ops_branch,
4120 CLK_INIT(audio_core_lpaif_pri_ebit_clk.c),
4121 },
4122};
4123
4124static struct branch_clk audio_core_lpaif_pri_ibit_clk = {
4125 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_IBIT_CBCR,
4126 .parent = &audio_core_lpaif_pri_clk_src.c,
4127 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004128 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004129 .base = &virt_bases[LPASS_BASE],
4130 .c = {
4131 .dbg_name = "audio_core_lpaif_pri_ibit_clk",
4132 .ops = &clk_ops_branch,
4133 CLK_INIT(audio_core_lpaif_pri_ibit_clk.c),
4134 },
4135};
4136
4137static struct branch_clk audio_core_lpaif_sec_osr_clk = {
4138 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_OSR_CBCR,
4139 .parent = &audio_core_lpaif_sec_clk_src.c,
4140 .has_sibling = 1,
4141 .base = &virt_bases[LPASS_BASE],
4142 .c = {
4143 .dbg_name = "audio_core_lpaif_sec_osr_clk",
4144 .ops = &clk_ops_branch,
4145 CLK_INIT(audio_core_lpaif_sec_osr_clk.c),
4146 },
4147};
4148
4149static struct branch_clk audio_core_lpaif_sec_ebit_clk = {
4150 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004151 .has_sibling = 1,
4152 .base = &virt_bases[LPASS_BASE],
4153 .c = {
4154 .dbg_name = "audio_core_lpaif_sec_ebit_clk",
4155 .ops = &clk_ops_branch,
4156 CLK_INIT(audio_core_lpaif_sec_ebit_clk.c),
4157 },
4158};
4159
4160static struct branch_clk audio_core_lpaif_sec_ibit_clk = {
4161 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_IBIT_CBCR,
4162 .parent = &audio_core_lpaif_sec_clk_src.c,
4163 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004164 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004165 .base = &virt_bases[LPASS_BASE],
4166 .c = {
4167 .dbg_name = "audio_core_lpaif_sec_ibit_clk",
4168 .ops = &clk_ops_branch,
4169 CLK_INIT(audio_core_lpaif_sec_ibit_clk.c),
4170 },
4171};
4172
4173static struct branch_clk audio_core_lpaif_ter_osr_clk = {
4174 .cbcr_reg = AUDIO_CORE_LPAIF_TER_OSR_CBCR,
4175 .parent = &audio_core_lpaif_ter_clk_src.c,
4176 .has_sibling = 1,
4177 .base = &virt_bases[LPASS_BASE],
4178 .c = {
4179 .dbg_name = "audio_core_lpaif_ter_osr_clk",
4180 .ops = &clk_ops_branch,
4181 CLK_INIT(audio_core_lpaif_ter_osr_clk.c),
4182 },
4183};
4184
4185static struct branch_clk audio_core_lpaif_ter_ebit_clk = {
4186 .cbcr_reg = AUDIO_CORE_LPAIF_TER_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004187 .has_sibling = 1,
4188 .base = &virt_bases[LPASS_BASE],
4189 .c = {
4190 .dbg_name = "audio_core_lpaif_ter_ebit_clk",
4191 .ops = &clk_ops_branch,
4192 CLK_INIT(audio_core_lpaif_ter_ebit_clk.c),
4193 },
4194};
4195
4196static struct branch_clk audio_core_lpaif_ter_ibit_clk = {
4197 .cbcr_reg = AUDIO_CORE_LPAIF_TER_IBIT_CBCR,
4198 .parent = &audio_core_lpaif_ter_clk_src.c,
4199 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004200 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004201 .base = &virt_bases[LPASS_BASE],
4202 .c = {
4203 .dbg_name = "audio_core_lpaif_ter_ibit_clk",
4204 .ops = &clk_ops_branch,
4205 CLK_INIT(audio_core_lpaif_ter_ibit_clk.c),
4206 },
4207};
4208
4209static struct branch_clk audio_core_lpaif_quad_osr_clk = {
4210 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_OSR_CBCR,
4211 .parent = &audio_core_lpaif_quad_clk_src.c,
4212 .has_sibling = 1,
4213 .base = &virt_bases[LPASS_BASE],
4214 .c = {
4215 .dbg_name = "audio_core_lpaif_quad_osr_clk",
4216 .ops = &clk_ops_branch,
4217 CLK_INIT(audio_core_lpaif_quad_osr_clk.c),
4218 },
4219};
4220
4221static struct branch_clk audio_core_lpaif_quad_ebit_clk = {
4222 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004223 .has_sibling = 1,
4224 .base = &virt_bases[LPASS_BASE],
4225 .c = {
4226 .dbg_name = "audio_core_lpaif_quad_ebit_clk",
4227 .ops = &clk_ops_branch,
4228 CLK_INIT(audio_core_lpaif_quad_ebit_clk.c),
4229 },
4230};
4231
4232static struct branch_clk audio_core_lpaif_quad_ibit_clk = {
4233 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR,
4234 .parent = &audio_core_lpaif_quad_clk_src.c,
4235 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004236 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004237 .base = &virt_bases[LPASS_BASE],
4238 .c = {
4239 .dbg_name = "audio_core_lpaif_quad_ibit_clk",
4240 .ops = &clk_ops_branch,
4241 CLK_INIT(audio_core_lpaif_quad_ibit_clk.c),
4242 },
4243};
4244
4245static struct branch_clk audio_core_lpaif_pcm0_ebit_clk = {
4246 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004247 .has_sibling = 1,
4248 .base = &virt_bases[LPASS_BASE],
4249 .c = {
4250 .dbg_name = "audio_core_lpaif_pcm0_ebit_clk",
4251 .ops = &clk_ops_branch,
4252 CLK_INIT(audio_core_lpaif_pcm0_ebit_clk.c),
4253 },
4254};
4255
4256static struct branch_clk audio_core_lpaif_pcm0_ibit_clk = {
4257 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR,
4258 .parent = &audio_core_lpaif_pcm0_clk_src.c,
4259 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004260 .base = &virt_bases[LPASS_BASE],
4261 .c = {
4262 .dbg_name = "audio_core_lpaif_pcm0_ibit_clk",
4263 .ops = &clk_ops_branch,
4264 CLK_INIT(audio_core_lpaif_pcm0_ibit_clk.c),
4265 },
4266};
4267
4268static struct branch_clk audio_core_lpaif_pcm1_ebit_clk = {
4269 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR,
4270 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4271 .has_sibling = 1,
4272 .base = &virt_bases[LPASS_BASE],
4273 .c = {
4274 .dbg_name = "audio_core_lpaif_pcm1_ebit_clk",
4275 .ops = &clk_ops_branch,
4276 CLK_INIT(audio_core_lpaif_pcm1_ebit_clk.c),
4277 },
4278};
4279
4280static struct branch_clk audio_core_lpaif_pcm1_ibit_clk = {
4281 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR,
4282 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4283 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004284 .base = &virt_bases[LPASS_BASE],
4285 .c = {
4286 .dbg_name = "audio_core_lpaif_pcm1_ibit_clk",
4287 .ops = &clk_ops_branch,
4288 CLK_INIT(audio_core_lpaif_pcm1_ibit_clk.c),
4289 },
4290};
4291
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004292struct branch_clk audio_core_lpaif_pcmoe_clk = {
4293 .cbcr_reg = AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR,
4294 .parent = &audio_core_lpaif_pcmoe_clk_src.c,
4295 .base = &virt_bases[LPASS_BASE],
4296 .c = {
4297 .dbg_name = "audio_core_lpaif_pcmoe_clk",
4298 .ops = &clk_ops_branch,
4299 CLK_INIT(audio_core_lpaif_pcmoe_clk.c),
4300 },
4301};
4302
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004303static struct branch_clk q6ss_ahb_lfabif_clk = {
4304 .cbcr_reg = LPASS_Q6SS_AHB_LFABIF_CBCR,
4305 .has_sibling = 1,
4306 .base = &virt_bases[LPASS_BASE],
4307 .c = {
4308 .dbg_name = "q6ss_ahb_lfabif_clk",
4309 .ops = &clk_ops_branch,
4310 CLK_INIT(q6ss_ahb_lfabif_clk.c),
4311 },
4312};
4313
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07004314static struct branch_clk audio_core_ixfabric_clk = {
4315 .cbcr_reg = AUDIO_CORE_IXFABRIC_CBCR,
4316 .has_sibling = 1,
4317 .base = &virt_bases[LPASS_BASE],
4318 .c = {
4319 .dbg_name = "audio_core_ixfabric_clk",
4320 .ops = &clk_ops_branch,
4321 CLK_INIT(audio_core_ixfabric_clk.c),
4322 },
4323};
4324
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004325static struct branch_clk q6ss_xo_clk = {
4326 .cbcr_reg = LPASS_Q6SS_XO_CBCR,
4327 .bcr_reg = LPASS_Q6SS_BCR,
4328 .has_sibling = 1,
4329 .base = &virt_bases[LPASS_BASE],
4330 .c = {
4331 .dbg_name = "q6ss_xo_clk",
4332 .ops = &clk_ops_branch,
4333 CLK_INIT(q6ss_xo_clk.c),
4334 },
4335};
4336
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07004337static struct branch_clk q6ss_ahbm_clk = {
4338 .cbcr_reg = Q6SS_AHBM_CBCR,
4339 .has_sibling = 1,
4340 .base = &virt_bases[LPASS_BASE],
4341 .c = {
4342 .dbg_name = "q6ss_ahbm_clk",
4343 .ops = &clk_ops_branch,
4344 CLK_INIT(q6ss_ahbm_clk.c),
4345 },
4346};
4347
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004348static struct branch_clk mss_xo_q6_clk = {
4349 .cbcr_reg = MSS_XO_Q6_CBCR,
4350 .bcr_reg = MSS_Q6SS_BCR,
4351 .has_sibling = 1,
4352 .base = &virt_bases[MSS_BASE],
4353 .c = {
4354 .dbg_name = "mss_xo_q6_clk",
4355 .ops = &clk_ops_branch,
4356 CLK_INIT(mss_xo_q6_clk.c),
4357 .depends = &gcc_mss_cfg_ahb_clk.c,
4358 },
4359};
4360
4361static struct branch_clk mss_bus_q6_clk = {
4362 .cbcr_reg = MSS_BUS_Q6_CBCR,
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004363 .has_sibling = 1,
4364 .base = &virt_bases[MSS_BASE],
4365 .c = {
4366 .dbg_name = "mss_bus_q6_clk",
4367 .ops = &clk_ops_branch,
4368 CLK_INIT(mss_bus_q6_clk.c),
4369 .depends = &gcc_mss_cfg_ahb_clk.c,
4370 },
4371};
4372
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004373static DEFINE_CLK_MEASURE(l2_m_clk);
4374static DEFINE_CLK_MEASURE(krait0_m_clk);
4375static DEFINE_CLK_MEASURE(krait1_m_clk);
4376static DEFINE_CLK_MEASURE(krait2_m_clk);
4377static DEFINE_CLK_MEASURE(krait3_m_clk);
4378
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004379#ifdef CONFIG_DEBUG_FS
4380
4381struct measure_mux_entry {
4382 struct clk *c;
4383 int base;
4384 u32 debug_mux;
4385};
4386
4387struct measure_mux_entry measure_mux[] = {
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004388 {&gcc_pdm_ahb_clk.c, GCC_BASE, 0x00d0},
4389 {&gcc_blsp2_qup1_i2c_apps_clk.c, GCC_BASE, 0x00ab},
4390 {&gcc_blsp2_qup3_spi_apps_clk.c, GCC_BASE, 0x00b3},
4391 {&gcc_blsp2_uart5_apps_clk.c, GCC_BASE, 0x00be},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004392 {&gcc_usb30_master_clk.c, GCC_BASE, 0x0050},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004393 {&gcc_blsp2_qup3_i2c_apps_clk.c, GCC_BASE, 0x00b4},
4394 {&gcc_usb_hsic_system_clk.c, GCC_BASE, 0x0059},
4395 {&gcc_blsp2_uart3_apps_clk.c, GCC_BASE, 0x00b5},
4396 {&gcc_usb_hsic_io_cal_clk.c, GCC_BASE, 0x005b},
4397 {&gcc_ce2_axi_clk.c, GCC_BASE, 0x0141},
4398 {&gcc_sdcc3_ahb_clk.c, GCC_BASE, 0x0079},
4399 {&gcc_blsp1_qup5_i2c_apps_clk.c, GCC_BASE, 0x009d},
4400 {&gcc_blsp1_qup1_spi_apps_clk.c, GCC_BASE, 0x008a},
4401 {&gcc_blsp2_uart4_apps_clk.c, GCC_BASE, 0x00ba},
4402 {&gcc_ce2_clk.c, GCC_BASE, 0x0140},
4403 {&gcc_blsp1_uart2_apps_clk.c, GCC_BASE, 0x0091},
4404 {&gcc_sdcc1_ahb_clk.c, GCC_BASE, 0x0069},
4405 {&gcc_mss_cfg_ahb_clk.c, GCC_BASE, 0x0030},
4406 {&gcc_tsif_ahb_clk.c, GCC_BASE, 0x00e8},
4407 {&gcc_sdcc4_ahb_clk.c, GCC_BASE, 0x0081},
4408 {&gcc_blsp1_qup4_spi_apps_clk.c, GCC_BASE, 0x0098},
4409 {&gcc_blsp2_qup4_spi_apps_clk.c, GCC_BASE, 0x00b8},
4410 {&gcc_blsp1_qup3_spi_apps_clk.c, GCC_BASE, 0x0093},
4411 {&gcc_blsp1_qup6_i2c_apps_clk.c, GCC_BASE, 0x00a2},
4412 {&gcc_blsp2_qup6_i2c_apps_clk.c, GCC_BASE, 0x00c2},
4413 {&gcc_bam_dma_ahb_clk.c, GCC_BASE, 0x00e0},
4414 {&gcc_sdcc3_apps_clk.c, GCC_BASE, 0x0078},
4415 {&gcc_usb_hs_system_clk.c, GCC_BASE, 0x0060},
4416 {&gcc_blsp1_ahb_clk.c, GCC_BASE, 0x0088},
4417 {&gcc_sdcc1_apps_clk.c, GCC_BASE, 0x0068},
4418 {&gcc_blsp2_qup5_i2c_apps_clk.c, GCC_BASE, 0x00bd},
4419 {&gcc_blsp1_uart4_apps_clk.c, GCC_BASE, 0x009a},
4420 {&gcc_blsp2_qup2_spi_apps_clk.c, GCC_BASE, 0x00ae},
4421 {&gcc_blsp2_qup6_spi_apps_clk.c, GCC_BASE, 0x00c1},
4422 {&gcc_blsp2_uart2_apps_clk.c, GCC_BASE, 0x00b1},
4423 {&gcc_blsp1_qup2_spi_apps_clk.c, GCC_BASE, 0x008e},
4424 {&gcc_usb_hsic_ahb_clk.c, GCC_BASE, 0x0058},
4425 {&gcc_blsp1_uart3_apps_clk.c, GCC_BASE, 0x0095},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004426 {&gcc_usb30_mock_utmi_clk.c, GCC_BASE, 0x0052},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004427 {&gcc_ce1_axi_clk.c, GCC_BASE, 0x0139},
4428 {&gcc_sdcc4_apps_clk.c, GCC_BASE, 0x0080},
4429 {&gcc_blsp1_qup5_spi_apps_clk.c, GCC_BASE, 0x009c},
4430 {&gcc_usb_hs_ahb_clk.c, GCC_BASE, 0x0061},
4431 {&gcc_blsp1_qup6_spi_apps_clk.c, GCC_BASE, 0x00a1},
4432 {&gcc_blsp2_qup2_i2c_apps_clk.c, GCC_BASE, 0x00b0},
4433 {&gcc_prng_ahb_clk.c, GCC_BASE, 0x00d8},
4434 {&gcc_blsp1_qup3_i2c_apps_clk.c, GCC_BASE, 0x0094},
4435 {&gcc_usb_hsic_clk.c, GCC_BASE, 0x005a},
4436 {&gcc_blsp1_uart6_apps_clk.c, GCC_BASE, 0x00a3},
4437 {&gcc_sdcc2_apps_clk.c, GCC_BASE, 0x0070},
4438 {&gcc_tsif_ref_clk.c, GCC_BASE, 0x00e9},
4439 {&gcc_blsp1_uart1_apps_clk.c, GCC_BASE, 0x008c},
4440 {&gcc_blsp2_qup5_spi_apps_clk.c, GCC_BASE, 0x00bc},
4441 {&gcc_blsp1_qup4_i2c_apps_clk.c, GCC_BASE, 0x0099},
4442 {&gcc_mmss_noc_cfg_ahb_clk.c, GCC_BASE, 0x002a},
4443 {&gcc_blsp2_ahb_clk.c, GCC_BASE, 0x00a8},
4444 {&gcc_boot_rom_ahb_clk.c, GCC_BASE, 0x00f8},
4445 {&gcc_ce1_ahb_clk.c, GCC_BASE, 0x013a},
4446 {&gcc_pdm2_clk.c, GCC_BASE, 0x00d2},
4447 {&gcc_blsp2_qup4_i2c_apps_clk.c, GCC_BASE, 0x00b9},
4448 {&gcc_ce2_ahb_clk.c, GCC_BASE, 0x0142},
4449 {&gcc_blsp1_uart5_apps_clk.c, GCC_BASE, 0x009e},
4450 {&gcc_blsp2_qup1_spi_apps_clk.c, GCC_BASE, 0x00aa},
4451 {&gcc_blsp1_qup2_i2c_apps_clk.c, GCC_BASE, 0x0090},
4452 {&gcc_blsp2_uart1_apps_clk.c, GCC_BASE, 0x00ac},
4453 {&gcc_blsp1_qup1_i2c_apps_clk.c, GCC_BASE, 0x008b},
4454 {&gcc_blsp2_uart6_apps_clk.c, GCC_BASE, 0x00c3},
4455 {&gcc_sdcc2_ahb_clk.c, GCC_BASE, 0x0071},
4456 {&gcc_ocmem_noc_cfg_ahb_clk.c, GCC_BASE, 0x0029},
4457 {&gcc_ce1_clk.c, GCC_BASE, 0x0138},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004458 {&mmss_mmssnoc_axi_clk.c, MMSS_BASE, 0x0004},
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004459 {&ocmemnoc_clk.c, MMSS_BASE, 0x0007},
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004460 {&ocmemcx_ocmemnoc_clk.c, MMSS_BASE, 0x0009},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004461 {&camss_cci_cci_ahb_clk.c, MMSS_BASE, 0x002e},
4462 {&camss_cci_cci_clk.c, MMSS_BASE, 0x002d},
4463 {&camss_csi0_ahb_clk.c, MMSS_BASE, 0x0042},
4464 {&camss_csi0_clk.c, MMSS_BASE, 0x0041},
4465 {&camss_csi0phy_clk.c, MMSS_BASE, 0x0043},
4466 {&camss_csi0pix_clk.c, MMSS_BASE, 0x0045},
4467 {&camss_csi0rdi_clk.c, MMSS_BASE, 0x0044},
4468 {&camss_csi1_ahb_clk.c, MMSS_BASE, 0x0047},
4469 {&camss_csi1_clk.c, MMSS_BASE, 0x0046},
4470 {&camss_csi1phy_clk.c, MMSS_BASE, 0x0048},
4471 {&camss_csi1pix_clk.c, MMSS_BASE, 0x004a},
4472 {&camss_csi1rdi_clk.c, MMSS_BASE, 0x0049},
4473 {&camss_csi2_ahb_clk.c, MMSS_BASE, 0x004c},
4474 {&camss_csi2_clk.c, MMSS_BASE, 0x004b},
4475 {&camss_csi2phy_clk.c, MMSS_BASE, 0x004d},
4476 {&camss_csi2pix_clk.c, MMSS_BASE, 0x004f},
4477 {&camss_csi2rdi_clk.c, MMSS_BASE, 0x004e},
4478 {&camss_csi3_ahb_clk.c, MMSS_BASE, 0x0051},
4479 {&camss_csi3_clk.c, MMSS_BASE, 0x0050},
4480 {&camss_csi3phy_clk.c, MMSS_BASE, 0x0052},
4481 {&camss_csi3pix_clk.c, MMSS_BASE, 0x0054},
4482 {&camss_csi3rdi_clk.c, MMSS_BASE, 0x0053},
4483 {&camss_csi_vfe0_clk.c, MMSS_BASE, 0x003f},
4484 {&camss_csi_vfe1_clk.c, MMSS_BASE, 0x0040},
4485 {&camss_gp0_clk.c, MMSS_BASE, 0x0027},
4486 {&camss_gp1_clk.c, MMSS_BASE, 0x0028},
4487 {&camss_ispif_ahb_clk.c, MMSS_BASE, 0x0055},
4488 {&camss_jpeg_jpeg0_clk.c, MMSS_BASE, 0x0032},
4489 {&camss_jpeg_jpeg1_clk.c, MMSS_BASE, 0x0033},
4490 {&camss_jpeg_jpeg2_clk.c, MMSS_BASE, 0x0034},
4491 {&camss_jpeg_jpeg_ahb_clk.c, MMSS_BASE, 0x0035},
4492 {&camss_jpeg_jpeg_axi_clk.c, MMSS_BASE, 0x0036},
4493 {&camss_jpeg_jpeg_ocmemnoc_clk.c, MMSS_BASE, 0x0037},
4494 {&camss_mclk0_clk.c, MMSS_BASE, 0x0029},
4495 {&camss_mclk1_clk.c, MMSS_BASE, 0x002a},
4496 {&camss_mclk2_clk.c, MMSS_BASE, 0x002b},
4497 {&camss_mclk3_clk.c, MMSS_BASE, 0x002c},
4498 {&camss_micro_ahb_clk.c, MMSS_BASE, 0x0026},
4499 {&camss_phy0_csi0phytimer_clk.c, MMSS_BASE, 0x002f},
4500 {&camss_phy1_csi1phytimer_clk.c, MMSS_BASE, 0x0030},
4501 {&camss_phy2_csi2phytimer_clk.c, MMSS_BASE, 0x0031},
4502 {&camss_top_ahb_clk.c, MMSS_BASE, 0x0025},
4503 {&camss_vfe_cpp_ahb_clk.c, MMSS_BASE, 0x003b},
4504 {&camss_vfe_cpp_clk.c, MMSS_BASE, 0x003a},
4505 {&camss_vfe_vfe0_clk.c, MMSS_BASE, 0x0038},
4506 {&camss_vfe_vfe1_clk.c, MMSS_BASE, 0x0039},
4507 {&camss_vfe_vfe_ahb_clk.c, MMSS_BASE, 0x003c},
4508 {&camss_vfe_vfe_axi_clk.c, MMSS_BASE, 0x003d},
4509 {&camss_vfe_vfe_ocmemnoc_clk.c, MMSS_BASE, 0x003e},
4510 {&mdss_ahb_clk.c, MMSS_BASE, 0x0022},
4511 {&mdss_hdmi_clk.c, MMSS_BASE, 0x001d},
4512 {&mdss_mdp_clk.c, MMSS_BASE, 0x0014},
4513 {&mdss_mdp_lut_clk.c, MMSS_BASE, 0x0015},
4514 {&mdss_axi_clk.c, MMSS_BASE, 0x0024},
4515 {&mdss_vsync_clk.c, MMSS_BASE, 0x001c},
4516 {&mdss_esc0_clk.c, MMSS_BASE, 0x0020},
4517 {&mdss_esc1_clk.c, MMSS_BASE, 0x0021},
4518 {&mdss_edpaux_clk.c, MMSS_BASE, 0x001b},
4519 {&mdss_byte0_clk.c, MMSS_BASE, 0x001e},
4520 {&mdss_byte1_clk.c, MMSS_BASE, 0x001f},
4521 {&mdss_edplink_clk.c, MMSS_BASE, 0x001a},
4522 {&mdss_edppixel_clk.c, MMSS_BASE, 0x0019},
4523 {&mdss_extpclk_clk.c, MMSS_BASE, 0x0018},
4524 {&mdss_hdmi_ahb_clk.c, MMSS_BASE, 0x0023},
4525 {&mdss_pclk0_clk.c, MMSS_BASE, 0x0016},
4526 {&mdss_pclk1_clk.c, MMSS_BASE, 0x0017},
4527 {&audio_core_lpaif_pri_clk_src.c, LPASS_BASE, 0x0017},
4528 {&audio_core_lpaif_sec_clk_src.c, LPASS_BASE, 0x0016},
4529 {&audio_core_lpaif_ter_clk_src.c, LPASS_BASE, 0x0015},
4530 {&audio_core_lpaif_quad_clk_src.c, LPASS_BASE, 0x0014},
4531 {&audio_core_lpaif_pcm0_clk_src.c, LPASS_BASE, 0x0013},
4532 {&audio_core_lpaif_pcm1_clk_src.c, LPASS_BASE, 0x0012},
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004533 {&audio_core_lpaif_pcmoe_clk_src.c, LPASS_BASE, 0x000f},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004534 {&audio_core_slimbus_core_clk.c, LPASS_BASE, 0x003d},
4535 {&audio_core_slimbus_lfabif_clk.c, LPASS_BASE, 0x003e},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004536 {&q6ss_xo_clk.c, LPASS_BASE, 0x002b},
4537 {&q6ss_ahb_lfabif_clk.c, LPASS_BASE, 0x001e},
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07004538 {&q6ss_ahbm_clk.c, LPASS_BASE, 0x001d},
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07004539 {&audio_core_ixfabric_clk.c, LPASS_BASE, 0x0059},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004540 {&mss_bus_q6_clk.c, MSS_BASE, 0x003c},
4541 {&mss_xo_q6_clk.c, MSS_BASE, 0x0007},
4542
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004543 {&l2_m_clk, APCS_BASE, 0x0081},
4544 {&krait0_m_clk, APCS_BASE, 0x0080},
4545 {&krait1_m_clk, APCS_BASE, 0x0088},
4546 {&krait2_m_clk, APCS_BASE, 0x0090},
4547 {&krait3_m_clk, APCS_BASE, 0x0098},
4548
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004549 {&dummy_clk, N_BASES, 0x0000},
4550};
4551
4552static int measure_clk_set_parent(struct clk *c, struct clk *parent)
4553{
4554 struct measure_clk *clk = to_measure_clk(c);
4555 unsigned long flags;
4556 u32 regval, clk_sel, i;
4557
4558 if (!parent)
4559 return -EINVAL;
4560
4561 for (i = 0; i < (ARRAY_SIZE(measure_mux) - 1); i++)
4562 if (measure_mux[i].c == parent)
4563 break;
4564
4565 if (measure_mux[i].c == &dummy_clk)
4566 return -EINVAL;
4567
4568 spin_lock_irqsave(&local_clock_reg_lock, flags);
4569 /*
4570 * Program the test vector, measurement period (sample_ticks)
4571 * and scaling multiplier.
4572 */
4573 clk->sample_ticks = 0x10000;
4574 clk->multiplier = 1;
4575
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004576 writel_relaxed(0, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004577 writel_relaxed(0, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4578 writel_relaxed(0, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4579 writel_relaxed(0, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4580
4581 switch (measure_mux[i].base) {
4582
4583 case GCC_BASE:
4584 clk_sel = measure_mux[i].debug_mux;
4585 break;
4586
4587 case MMSS_BASE:
4588 clk_sel = 0x02C;
4589 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4590 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4591
4592 /* Activate debug clock output */
4593 regval |= BIT(16);
4594 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4595 break;
4596
4597 case LPASS_BASE:
Vikram Mulukutla93537012012-08-08 14:44:33 -07004598 clk_sel = 0x161;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004599 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4600 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4601
4602 /* Activate debug clock output */
Vikram Mulukutla93537012012-08-08 14:44:33 -07004603 regval |= BIT(20);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004604 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4605 break;
4606
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004607 case MSS_BASE:
4608 clk_sel = 0x32;
4609 regval = BVAL(5, 0, measure_mux[i].debug_mux);
4610 writel_relaxed(regval, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
4611 break;
4612
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004613 case APCS_BASE:
4614 clk->multiplier = 4;
4615 clk_sel = 0x16A;
4616 regval = measure_mux[i].debug_mux;
4617 writel_relaxed(regval, APCS_REG_BASE(GLB_CLK_DIAG_REG));
4618 break;
4619
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004620 default:
4621 return -EINVAL;
4622 }
4623
4624 /* Set debug mux clock index */
4625 regval = BVAL(8, 0, clk_sel);
4626 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4627
4628 /* Activate debug clock output */
4629 regval |= BIT(16);
4630 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4631
4632 /* Make sure test vector is set before starting measurements. */
4633 mb();
4634 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4635
4636 return 0;
4637}
4638
4639/* Sample clock for 'ticks' reference clock ticks. */
4640static u32 run_measurement(unsigned ticks)
4641{
4642 /* Stop counters and set the XO4 counter start value. */
4643 writel_relaxed(ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4644
4645 /* Wait for timer to become ready. */
4646 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4647 BIT(25)) != 0)
4648 cpu_relax();
4649
4650 /* Run measurement and wait for completion. */
4651 writel_relaxed(BIT(20)|ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4652 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4653 BIT(25)) == 0)
4654 cpu_relax();
4655
4656 /* Return measured ticks. */
4657 return readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4658 BM(24, 0);
4659}
4660
4661/*
4662 * Perform a hardware rate measurement for a given clock.
4663 * FOR DEBUG USE ONLY: Measurements take ~15 ms!
4664 */
4665static unsigned long measure_clk_get_rate(struct clk *c)
4666{
4667 unsigned long flags;
4668 u32 gcc_xo4_reg_backup;
4669 u64 raw_count_short, raw_count_full;
4670 struct measure_clk *clk = to_measure_clk(c);
4671 unsigned ret;
4672
4673 ret = clk_prepare_enable(&cxo_clk_src.c);
4674 if (ret) {
4675 pr_warning("CXO clock failed to enable. Can't measure\n");
4676 return 0;
4677 }
4678
4679 spin_lock_irqsave(&local_clock_reg_lock, flags);
4680
4681 /* Enable CXO/4 and RINGOSC branch. */
4682 gcc_xo4_reg_backup = readl_relaxed(GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4683 writel_relaxed(0x1, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4684
4685 /*
4686 * The ring oscillator counter will not reset if the measured clock
4687 * is not running. To detect this, run a short measurement before
4688 * the full measurement. If the raw results of the two are the same
4689 * then the clock must be off.
4690 */
4691
4692 /* Run a short measurement. (~1 ms) */
4693 raw_count_short = run_measurement(0x1000);
4694 /* Run a full measurement. (~14 ms) */
4695 raw_count_full = run_measurement(clk->sample_ticks);
4696
4697 writel_relaxed(gcc_xo4_reg_backup, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4698
4699 /* Return 0 if the clock is off. */
4700 if (raw_count_full == raw_count_short) {
4701 ret = 0;
4702 } else {
4703 /* Compute rate in Hz. */
4704 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
4705 do_div(raw_count_full, ((clk->sample_ticks * 10) + 35));
4706 ret = (raw_count_full * clk->multiplier);
4707 }
4708
4709 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4710
4711 clk_disable_unprepare(&cxo_clk_src.c);
4712
4713 return ret;
4714}
4715#else /* !CONFIG_DEBUG_FS */
4716static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
4717{
4718 return -EINVAL;
4719}
4720
4721static unsigned long measure_clk_get_rate(struct clk *clk)
4722{
4723 return 0;
4724}
4725#endif /* CONFIG_DEBUG_FS */
4726
Matt Wagantallae053222012-05-14 19:42:07 -07004727static struct clk_ops clk_ops_measure = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004728 .set_parent = measure_clk_set_parent,
4729 .get_rate = measure_clk_get_rate,
4730};
4731
4732static struct measure_clk measure_clk = {
4733 .c = {
4734 .dbg_name = "measure_clk",
Matt Wagantallae053222012-05-14 19:42:07 -07004735 .ops = &clk_ops_measure,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004736 CLK_INIT(measure_clk.c),
4737 },
4738 .multiplier = 1,
4739};
4740
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004741
4742static struct clk_lookup msm_clocks_8974_rumi[] = {
4743 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4744 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
4745 CLK_LOOKUP("bus_clk", pnoc_sdcc1_clk.c, "msm_sdcc.1"),
4746 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4747 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
4748 CLK_LOOKUP("bus_clk", pnoc_sdcc2_clk.c, "msm_sdcc.2"),
4749 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4750 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
4751 CLK_LOOKUP("bus_clk", pnoc_sdcc3_clk.c, "msm_sdcc.3"),
4752 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4753 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
4754 CLK_LOOKUP("bus_clk", pnoc_sdcc4_clk.c, "msm_sdcc.4"),
4755 CLK_DUMMY("xo", XO_CLK, NULL, OFF),
4756 CLK_DUMMY("xo", XO_CLK, "pil_pronto", OFF),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004757 CLK_DUMMY("core_clk", BLSP2_UART_CLK, "f991f000.serial", OFF),
4758 CLK_DUMMY("iface_clk", BLSP2_UART_CLK, "f991f000.serial", OFF),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004759 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
4760 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
4761 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
4762 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
4763 CLK_DUMMY("phy_clk", NULL, "msm_otg", OFF),
4764 CLK_DUMMY("core_clk", NULL, "msm_otg", OFF),
4765 CLK_DUMMY("iface_clk", NULL, "msm_otg", OFF),
4766 CLK_DUMMY("xo", NULL, "msm_otg", OFF),
4767 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
4768 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
4769 CLK_DUMMY("mem_clk", NULL, NULL, 0),
4770 CLK_DUMMY("core_clk", SPI_CLK, "spi_qsd.1", OFF),
4771 CLK_DUMMY("iface_clk", SPI_P_CLK, "spi_qsd.1", OFF),
4772 CLK_DUMMY("core_clk", NULL, "f9966000.i2c", 0),
4773 CLK_DUMMY("iface_clk", NULL, "f9966000.i2c", 0),
4774 CLK_DUMMY("core_clk", NULL, "fe12f000.slim", OFF),
4775 CLK_DUMMY("core_clk", "mdp.0", NULL, 0),
4776 CLK_DUMMY("core_clk_src", "mdp.0", NULL, 0),
4777 CLK_DUMMY("lut_clk", "mdp.0", NULL, 0),
4778 CLK_DUMMY("vsync_clk", "mdp.0", NULL, 0),
4779 CLK_DUMMY("iface_clk", "mdp.0", NULL, 0),
4780 CLK_DUMMY("bus_clk", "mdp.0", NULL, 0),
4781};
4782
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07004783static struct clk_lookup msm_clocks_8974[] = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004784 CLK_LOOKUP("xo", cxo_clk_src.c, "msm_otg"),
4785 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-lpass"),
Matt Wagantall4e2599e2012-03-21 22:31:35 -07004786 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-mss"),
Matt Wagantalle6e00d52012-03-08 17:39:07 -08004787 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-mba"),
Tianyi Gou4307d6c2012-05-31 18:36:07 -07004788 CLK_LOOKUP("xo", cxo_clk_src.c, "pil_pronto"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004789 CLK_LOOKUP("measure", measure_clk.c, "debug"),
4790
4791 CLK_LOOKUP("dma_bam_pclk", gcc_bam_dma_ahb_clk.c, "msm_sps"),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004792 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f991f000.serial"),
Stepan Moskovchenko5269b602012-08-08 17:57:09 -07004793 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f991e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004794 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "spi_qsd.1"),
4795 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004796 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_spi_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004797 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004798 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_spi_apps_clk.c, "spi_qsd.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004799 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_i2c_apps_clk.c, ""),
4800 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_spi_apps_clk.c, ""),
4801 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_i2c_apps_clk.c, ""),
4802 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_spi_apps_clk.c, ""),
4803 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_i2c_apps_clk.c, ""),
4804 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_spi_apps_clk.c, ""),
4805 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_i2c_apps_clk.c, ""),
4806 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_spi_apps_clk.c, ""),
4807 CLK_LOOKUP("core_clk", gcc_blsp1_uart1_apps_clk.c, ""),
Stepan Moskovchenko5269b602012-08-08 17:57:09 -07004808 CLK_LOOKUP("core_clk", gcc_blsp1_uart2_apps_clk.c, "f991e000.serial"),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004809 CLK_LOOKUP("core_clk", gcc_blsp1_uart3_apps_clk.c, "f991f000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004810 CLK_LOOKUP("core_clk", gcc_blsp1_uart4_apps_clk.c, ""),
4811 CLK_LOOKUP("core_clk", gcc_blsp1_uart5_apps_clk.c, ""),
4812 CLK_LOOKUP("core_clk", gcc_blsp1_uart6_apps_clk.c, ""),
4813
4814 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f9966000.i2c"),
4815 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f995e000.serial"),
4816 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_i2c_apps_clk.c, ""),
4817 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_spi_apps_clk.c, ""),
4818 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_i2c_apps_clk.c, ""),
4819 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004820 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_i2c_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004821 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004822 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_i2c_apps_clk.c, "f9966000.i2c"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004823 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_spi_apps_clk.c, ""),
4824 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_i2c_apps_clk.c, ""),
4825 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_spi_apps_clk.c, ""),
4826 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_i2c_apps_clk.c, ""),
4827 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004828 CLK_LOOKUP("core_clk", gcc_blsp2_uart1_apps_clk.c, ""),
4829 CLK_LOOKUP("core_clk", gcc_blsp2_uart2_apps_clk.c, "f995e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004830 CLK_LOOKUP("core_clk", gcc_blsp2_uart3_apps_clk.c, ""),
4831 CLK_LOOKUP("core_clk", gcc_blsp2_uart4_apps_clk.c, ""),
4832 CLK_LOOKUP("core_clk", gcc_blsp2_uart5_apps_clk.c, ""),
4833 CLK_LOOKUP("core_clk", gcc_blsp2_uart6_apps_clk.c, ""),
4834
4835 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, ""),
4836 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, ""),
4837 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, ""),
4838 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, ""),
4839 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, ""),
4840 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, ""),
4841
Mona Hossainb43e94b2012-05-07 08:52:06 -07004842 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcedev.0"),
4843 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcedev.0"),
4844 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcedev.0"),
4845 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcedev.0"),
4846
4847 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcrypto.0"),
4848 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcrypto.0"),
4849 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcrypto.0"),
4850 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcrypto.0"),
4851
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004852 CLK_LOOKUP("core_clk", gcc_gp1_clk.c, ""),
4853 CLK_LOOKUP("core_clk", gcc_gp2_clk.c, ""),
4854 CLK_LOOKUP("core_clk", gcc_gp3_clk.c, ""),
4855
4856 CLK_LOOKUP("core_clk", gcc_pdm2_clk.c, ""),
4857 CLK_LOOKUP("iface_clk", gcc_pdm_ahb_clk.c, ""),
4858 CLK_LOOKUP("iface_clk", gcc_prng_ahb_clk.c, ""),
4859
4860 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4861 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304862 CLK_LOOKUP("bus_clk", pnoc_sdcc1_clk.c, "msm_sdcc.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004863 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4864 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304865 CLK_LOOKUP("bus_clk", pnoc_sdcc2_clk.c, "msm_sdcc.2"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004866 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4867 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304868 CLK_LOOKUP("bus_clk", pnoc_sdcc3_clk.c, "msm_sdcc.3"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004869 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4870 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304871 CLK_LOOKUP("bus_clk", pnoc_sdcc4_clk.c, "msm_sdcc.4"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004872
4873 CLK_LOOKUP("iface_clk", gcc_tsif_ahb_clk.c, ""),
4874 CLK_LOOKUP("ref_clk", gcc_tsif_ref_clk.c, ""),
4875
Manu Gautam51be9712012-06-06 14:54:52 +05304876 CLK_LOOKUP("core_clk", gcc_usb30_master_clk.c, "msm_dwc3"),
4877 CLK_LOOKUP("utmi_clk", gcc_usb30_mock_utmi_clk.c, "msm_dwc3"),
4878 CLK_LOOKUP("iface_clk", gcc_usb_hs_ahb_clk.c, "msm_otg"),
4879 CLK_LOOKUP("core_clk", gcc_usb_hs_system_clk.c, "msm_otg"),
4880 CLK_LOOKUP("iface_clk", gcc_usb_hsic_ahb_clk.c, "msm_hsic_host"),
4881 CLK_LOOKUP("phy_clk", gcc_usb_hsic_clk.c, "msm_hsic_host"),
4882 CLK_LOOKUP("cal_clk", gcc_usb_hsic_io_cal_clk.c, "msm_hsic_host"),
4883 CLK_LOOKUP("core_clk", gcc_usb_hsic_system_clk.c, "msm_hsic_host"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004884
4885 /* Multimedia clocks */
4886 CLK_LOOKUP("bus_clk_src", axi_clk_src.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004887 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, ""),
4888 CLK_LOOKUP("core_clk", mdss_edpaux_clk.c, ""),
4889 CLK_LOOKUP("core_clk", mdss_edppixel_clk.c, ""),
Chandan Uddaraju19203fa2012-07-31 00:28:02 -07004890 CLK_LOOKUP("byte_clk", mdss_byte0_clk.c, "fd922800.qcom,mdss_dsi"),
4891 CLK_LOOKUP("byte_clk", mdss_byte1_clk.c, ""),
4892 CLK_LOOKUP("core_clk", mdss_esc0_clk.c, "fd922800.qcom,mdss_dsi"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004893 CLK_LOOKUP("core_clk", mdss_esc1_clk.c, ""),
4894 CLK_LOOKUP("iface_clk", mdss_hdmi_ahb_clk.c, ""),
4895 CLK_LOOKUP("core_clk", mdss_hdmi_clk.c, ""),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004896 CLK_LOOKUP("core_clk", mdss_mdp_clk.c, "mdp.0"),
4897 CLK_LOOKUP("lut_clk", mdss_mdp_lut_clk.c, "mdp.0"),
4898 CLK_LOOKUP("core_clk_src", mdp_clk_src.c, "mdp.0"),
4899 CLK_LOOKUP("vsync_clk", mdss_vsync_clk.c, "mdp.0"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004900 CLK_LOOKUP("iface_clk", camss_cci_cci_ahb_clk.c, ""),
4901 CLK_LOOKUP("core_clk", camss_cci_cci_clk.c, ""),
4902 CLK_LOOKUP("iface_clk", camss_csi0_ahb_clk.c, ""),
4903 CLK_LOOKUP("camss_csi0_clk", camss_csi0_clk.c, ""),
4904 CLK_LOOKUP("camss_csi0phy_clk", camss_csi0phy_clk.c, ""),
4905 CLK_LOOKUP("camss_csi0pix_clk", camss_csi0pix_clk.c, ""),
4906 CLK_LOOKUP("camss_csi0rdi_clk", camss_csi0rdi_clk.c, ""),
4907 CLK_LOOKUP("iface_clk", camss_csi1_ahb_clk.c, ""),
4908 CLK_LOOKUP("camss_csi1_clk", camss_csi1_clk.c, ""),
4909 CLK_LOOKUP("camss_csi1phy_clk", camss_csi1phy_clk.c, ""),
4910 CLK_LOOKUP("camss_csi1pix_clk", camss_csi1pix_clk.c, ""),
4911 CLK_LOOKUP("camss_csi1rdi_clk", camss_csi1rdi_clk.c, ""),
4912 CLK_LOOKUP("iface_clk", camss_csi2_ahb_clk.c, ""),
4913 CLK_LOOKUP("camss_csi2_clk", camss_csi2_clk.c, ""),
4914 CLK_LOOKUP("camss_csi2phy_clk", camss_csi2phy_clk.c, ""),
4915 CLK_LOOKUP("camss_csi2pix_clk", camss_csi2pix_clk.c, ""),
4916 CLK_LOOKUP("camss_csi2rdi_clk", camss_csi2rdi_clk.c, ""),
4917 CLK_LOOKUP("iface_clk", camss_csi3_ahb_clk.c, ""),
4918 CLK_LOOKUP("camss_csi3_clk", camss_csi3_clk.c, ""),
4919 CLK_LOOKUP("camss_csi3phy_clk", camss_csi3phy_clk.c, ""),
4920 CLK_LOOKUP("camss_csi3pix_clk", camss_csi3pix_clk.c, ""),
4921 CLK_LOOKUP("camss_csi3rdi_clk", camss_csi3rdi_clk.c, ""),
4922 CLK_LOOKUP("camss_csi0_clk_src", csi0_clk_src.c, ""),
4923 CLK_LOOKUP("camss_csi1_clk_src", csi1_clk_src.c, ""),
4924 CLK_LOOKUP("camss_csi2_clk_src", csi2_clk_src.c, ""),
4925 CLK_LOOKUP("camss_csi3_clk_src", csi3_clk_src.c, ""),
4926 CLK_LOOKUP("camss_csi_vfe0_clk", camss_csi_vfe0_clk.c, ""),
4927 CLK_LOOKUP("camss_csi_vfe1_clk", camss_csi_vfe1_clk.c, ""),
4928 CLK_LOOKUP("core_clk", camss_gp0_clk.c, ""),
4929 CLK_LOOKUP("core_clk", camss_gp1_clk.c, ""),
4930 CLK_LOOKUP("iface_clk", camss_ispif_ahb_clk.c, ""),
4931 CLK_LOOKUP("core_clk", camss_jpeg_jpeg0_clk.c, ""),
4932 CLK_LOOKUP("core_clk", camss_jpeg_jpeg1_clk.c, ""),
4933 CLK_LOOKUP("core_clk", camss_jpeg_jpeg2_clk.c, ""),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004934 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
4935 "fda64000.qcom,iommu"),
4936 CLK_LOOKUP("core_clk", camss_jpeg_jpeg_axi_clk.c,
4937 "fda64000.qcom,iommu"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004938 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_axi_clk.c, ""),
4939 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c, ""),
4940 CLK_LOOKUP("core_clk", camss_mclk0_clk.c, ""),
4941 CLK_LOOKUP("core_clk", camss_mclk1_clk.c, ""),
4942 CLK_LOOKUP("core_clk", camss_mclk2_clk.c, ""),
4943 CLK_LOOKUP("core_clk", camss_mclk3_clk.c, ""),
4944 CLK_LOOKUP("iface_clk", camss_micro_ahb_clk.c, ""),
4945 CLK_LOOKUP("core_clk", camss_phy0_csi0phytimer_clk.c, ""),
4946 CLK_LOOKUP("core_clk", camss_phy1_csi1phytimer_clk.c, ""),
4947 CLK_LOOKUP("core_clk", camss_phy2_csi2phytimer_clk.c, ""),
4948 CLK_LOOKUP("iface_clk", camss_top_ahb_clk.c, ""),
Stepan Moskovchenko372cfb42012-07-10 20:19:11 -07004949 CLK_LOOKUP("iface_clk", camss_vfe_cpp_ahb_clk.c, "fda44000.qcom,iommu"),
4950 CLK_LOOKUP("core_clk", camss_vfe_cpp_clk.c, "fda44000.qcom,iommu"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004951 CLK_LOOKUP("camss_vfe_vfe0_clk", camss_vfe_vfe0_clk.c, ""),
4952 CLK_LOOKUP("camss_vfe_vfe1_clk", camss_vfe_vfe1_clk.c, ""),
4953 CLK_LOOKUP("vfe0_clk_src", vfe0_clk_src.c, ""),
4954 CLK_LOOKUP("vfe1_clk_src", vfe1_clk_src.c, ""),
4955 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, ""),
4956 CLK_LOOKUP("bus_clk", camss_vfe_vfe_axi_clk.c, ""),
4957 CLK_LOOKUP("bus_clk", camss_vfe_vfe_ocmemnoc_clk.c, ""),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004958 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "mdp.0"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004959 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd928000.qcom,iommu"),
4960 CLK_LOOKUP("core_clk", mdss_axi_clk.c, "fd928000.qcom,iommu"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004961 CLK_LOOKUP("bus_clk", mdss_axi_clk.c, "mdp.0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004962 CLK_LOOKUP("core_clk", oxili_gfx3d_clk.c, "fdb00000.qcom,kgsl-3d0"),
4963 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004964 CLK_LOOKUP("mem_iface_clk", ocmemcx_ocmemnoc_clk.c,
4965 "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004966 CLK_LOOKUP("core_clk", oxilicx_axi_clk.c, "fdb10000.qcom,iommu"),
4967 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb10000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07004968 CLK_LOOKUP("alt_core_clk", oxili_gfx3d_clk.c, "fdb10000.qcom,iommu"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004969 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc84000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07004970 CLK_LOOKUP("alt_core_clk", venus0_vcodec0_clk.c, "fdc84000.qcom,iommu"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004971 CLK_LOOKUP("core_clk", venus0_axi_clk.c, "fdc84000.qcom,iommu"),
4972 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, ""),
Tianyi Gou828798d2012-05-02 21:12:38 -07004973 CLK_LOOKUP("src_clk", vcodec0_clk_src.c, "fdce0000.qcom,venus"),
4974 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdce0000.qcom,venus"),
4975 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdce0000.qcom,venus"),
4976 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdce0000.qcom,venus"),
4977 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdce0000.qcom,venus"),
Vinay Kalia40680aa2012-07-23 12:45:39 -07004978 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdc00000.qcom,vidc"),
4979 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc00000.qcom,vidc"),
4980 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdc00000.qcom,vidc"),
4981 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdc00000.qcom,vidc"),
Tianyi Gou828798d2012-05-02 21:12:38 -07004982
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004983
4984 /* LPASS clocks */
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07004985 CLK_LOOKUP("bus_clk", audio_core_ixfabric_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004986 CLK_LOOKUP("core_clk", audio_core_slimbus_core_clk.c, "fe12f000.slim"),
4987 CLK_LOOKUP("iface_clk", audio_core_slimbus_lfabif_clk.c,
4988 "fe12f000.slim"),
4989 CLK_LOOKUP("core_clk", audio_core_lpaif_codec_spkr_clk_src.c, ""),
4990 CLK_LOOKUP("osr_clk", audio_core_lpaif_codec_spkr_osr_clk.c, ""),
4991 CLK_LOOKUP("ebit_clk", audio_core_lpaif_codec_spkr_ebit_clk.c, ""),
4992 CLK_LOOKUP("ibit_clk", audio_core_lpaif_codec_spkr_ibit_clk.c, ""),
4993 CLK_LOOKUP("core_clk", audio_core_lpaif_pri_clk_src.c, ""),
4994 CLK_LOOKUP("osr_clk", audio_core_lpaif_pri_osr_clk.c, ""),
4995 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pri_ebit_clk.c, ""),
4996 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pri_ibit_clk.c, ""),
4997 CLK_LOOKUP("core_clk", audio_core_lpaif_sec_clk_src.c, ""),
4998 CLK_LOOKUP("osr_clk", audio_core_lpaif_sec_osr_clk.c, ""),
4999 CLK_LOOKUP("ebit_clk", audio_core_lpaif_sec_ebit_clk.c, ""),
5000 CLK_LOOKUP("ibit_clk", audio_core_lpaif_sec_ibit_clk.c, ""),
5001 CLK_LOOKUP("core_clk", audio_core_lpaif_ter_clk_src.c, ""),
5002 CLK_LOOKUP("osr_clk", audio_core_lpaif_ter_osr_clk.c, ""),
5003 CLK_LOOKUP("ebit_clk", audio_core_lpaif_ter_ebit_clk.c, ""),
5004 CLK_LOOKUP("ibit_clk", audio_core_lpaif_ter_ibit_clk.c, ""),
5005 CLK_LOOKUP("core_clk", audio_core_lpaif_quad_clk_src.c, ""),
5006 CLK_LOOKUP("osr_clk", audio_core_lpaif_quad_osr_clk.c, ""),
5007 CLK_LOOKUP("ebit_clk", audio_core_lpaif_quad_ebit_clk.c, ""),
5008 CLK_LOOKUP("ibit_clk", audio_core_lpaif_quad_ibit_clk.c, ""),
Phani Kumar Uppalapati978f18d2012-08-08 15:49:39 -07005009 CLK_LOOKUP("pcm_clk", audio_core_lpaif_pcm0_clk_src.c,
Phani Kumar Uppalapati7474f3d2012-07-19 18:54:53 -07005010 "msm-dai-q6.4106"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005011 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm0_ebit_clk.c, ""),
Phani Kumar Uppalapati7474f3d2012-07-19 18:54:53 -07005012 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm0_ibit_clk.c,
5013 "msm-dai-q6.4106"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005014 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm0_ibit_clk.c, ""),
5015 CLK_LOOKUP("core_clk", audio_core_lpaif_pcm1_clk_src.c, ""),
5016 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm1_ebit_clk.c, ""),
5017 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm1_ibit_clk.c, ""),
Phani Kumar Uppalapati7474f3d2012-07-19 18:54:53 -07005018 CLK_LOOKUP("core_oe_src_clk", audio_core_lpaif_pcmoe_clk_src.c,
5019 "msm-dai-q6.4106"),
5020 CLK_LOOKUP("core_oe_clk", audio_core_lpaif_pcmoe_clk.c,
5021 "msm-dai-q6.4106"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005022
Matt Wagantall4e2599e2012-03-21 22:31:35 -07005023 CLK_LOOKUP("core_clk", mss_xo_q6_clk.c, "pil-q6v5-mss"),
5024 CLK_LOOKUP("bus_clk", mss_bus_q6_clk.c, "pil-q6v5-mss"),
5025 CLK_LOOKUP("bus_clk", gcc_mss_cfg_ahb_clk.c, ""),
5026 CLK_LOOKUP("mem_clk", gcc_boot_rom_ahb_clk.c, "pil-q6v5-mss"),
Matt Wagantalld41ce772012-05-10 23:16:41 -07005027 CLK_LOOKUP("core_clk", q6ss_xo_clk.c, "pil-q6v5-lpass"),
5028 CLK_LOOKUP("bus_clk", q6ss_ahb_lfabif_clk.c, "pil-q6v5-lpass"),
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07005029 CLK_LOOKUP("reg_clk", q6ss_ahbm_clk.c, "pil-q6v5-lpass"),
Hariprasad Dhalinarasimhade991f02012-05-31 13:15:51 -07005030 CLK_LOOKUP("core_clk", gcc_prng_ahb_clk.c, "msm_rng"),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005031
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -07005032 CLK_LOOKUP("dfab_clk", pnoc_sps_clk.c, "msm_sps"),
5033 CLK_LOOKUP("bus_clk", pnoc_qseecom_clk.c, "qseecom"),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07005034
5035 CLK_LOOKUP("bus_clk", snoc_clk.c, ""),
5036 CLK_LOOKUP("bus_clk", pnoc_clk.c, ""),
5037 CLK_LOOKUP("bus_clk", cnoc_clk.c, ""),
5038 CLK_LOOKUP("mem_clk", bimc_clk.c, ""),
5039 CLK_LOOKUP("mem_clk", ocmemgx_clk.c, ""),
5040 CLK_LOOKUP("bus_clk", snoc_a_clk.c, ""),
5041 CLK_LOOKUP("bus_clk", pnoc_a_clk.c, ""),
5042 CLK_LOOKUP("bus_clk", cnoc_a_clk.c, ""),
5043 CLK_LOOKUP("mem_clk", bimc_a_clk.c, ""),
5044 CLK_LOOKUP("mem_clk", ocmemgx_a_clk.c, ""),
5045
5046 CLK_LOOKUP("bus_clk", cnoc_msmbus_clk.c, "msm_config_noc"),
5047 CLK_LOOKUP("bus_a_clk", cnoc_msmbus_a_clk.c, "msm_config_noc"),
5048 CLK_LOOKUP("bus_clk", snoc_msmbus_clk.c, "msm_sys_noc"),
5049 CLK_LOOKUP("bus_a_clk", snoc_msmbus_a_clk.c, "msm_sys_noc"),
5050 CLK_LOOKUP("bus_clk", pnoc_msmbus_clk.c, "msm_periph_noc"),
5051 CLK_LOOKUP("bus_a_clk", pnoc_msmbus_a_clk.c, "msm_periph_noc"),
5052 CLK_LOOKUP("mem_clk", bimc_msmbus_clk.c, "msm_bimc"),
5053 CLK_LOOKUP("mem_a_clk", bimc_msmbus_a_clk.c, "msm_bimc"),
5054 CLK_LOOKUP("mem_clk", bimc_acpu_a_clk.c, ""),
5055 CLK_LOOKUP("ocmem_clk", ocmemgx_msmbus_clk.c, "msm_bus"),
5056 CLK_LOOKUP("ocmem_a_clk", ocmemgx_msmbus_a_clk.c, "msm_bus"),
5057 CLK_LOOKUP("bus_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
5058 CLK_LOOKUP("bus_a_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07005059 CLK_LOOKUP("bus_clk", mmss_s0_axi_clk.c, "msm_mmss_noc"),
5060 CLK_LOOKUP("bus_a_clk", mmss_s0_axi_clk.c, "msm_mmss_noc"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005061 CLK_LOOKUP("iface_clk", gcc_mmss_noc_cfg_ahb_clk.c, ""),
5062 CLK_LOOKUP("iface_clk", gcc_ocmem_noc_cfg_ahb_clk.c, ""),
Vikram Mulukutla0f63e002012-06-28 14:29:44 -07005063
5064 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tmc-etr"),
5065 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tpiu"),
5066 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-replicator"),
5067 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tmc-etf"),
5068 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-merg"),
5069 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-in0"),
5070 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-in1"),
5071 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-kpss"),
5072 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-mmss"),
5073 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-stm"),
5074 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm0"),
5075 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm1"),
5076 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm2"),
5077 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm3"),
5078
5079 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tmc-etr"),
5080 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tpiu"),
5081 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-replicator"),
5082 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tmc-etf"),
5083 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-merg"),
5084 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-in0"),
5085 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-in1"),
5086 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-kpss"),
5087 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-mmss"),
5088 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-stm"),
5089 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm0"),
5090 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm1"),
5091 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm2"),
5092 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm3"),
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005093
5094 CLK_LOOKUP("l2_m_clk", l2_m_clk, ""),
5095 CLK_LOOKUP("krait0_m_clk", krait0_m_clk, ""),
5096 CLK_LOOKUP("krait1_m_clk", krait1_m_clk, ""),
5097 CLK_LOOKUP("krait2_m_clk", krait2_m_clk, ""),
5098 CLK_LOOKUP("krait3_m_clk", krait3_m_clk, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005099};
5100
5101static struct pll_config_regs gpll0_regs __initdata = {
5102 .l_reg = (void __iomem *)GPLL0_L_REG,
5103 .m_reg = (void __iomem *)GPLL0_M_REG,
5104 .n_reg = (void __iomem *)GPLL0_N_REG,
5105 .config_reg = (void __iomem *)GPLL0_USER_CTL_REG,
5106 .mode_reg = (void __iomem *)GPLL0_MODE_REG,
5107 .base = &virt_bases[GCC_BASE],
5108};
5109
5110/* GPLL0 at 600 MHz, main output enabled. */
5111static struct pll_config gpll0_config __initdata = {
5112 .l = 0x1f,
5113 .m = 0x1,
5114 .n = 0x4,
5115 .vco_val = 0x0,
5116 .vco_mask = BM(21, 20),
5117 .pre_div_val = 0x0,
5118 .pre_div_mask = BM(14, 12),
5119 .post_div_val = 0x0,
5120 .post_div_mask = BM(9, 8),
5121 .mn_ena_val = BIT(24),
5122 .mn_ena_mask = BIT(24),
5123 .main_output_val = BIT(0),
5124 .main_output_mask = BIT(0),
5125};
5126
5127static struct pll_config_regs gpll1_regs __initdata = {
5128 .l_reg = (void __iomem *)GPLL1_L_REG,
5129 .m_reg = (void __iomem *)GPLL1_M_REG,
5130 .n_reg = (void __iomem *)GPLL1_N_REG,
5131 .config_reg = (void __iomem *)GPLL1_USER_CTL_REG,
5132 .mode_reg = (void __iomem *)GPLL1_MODE_REG,
5133 .base = &virt_bases[GCC_BASE],
5134};
5135
5136/* GPLL1 at 480 MHz, main output enabled. */
5137static struct pll_config gpll1_config __initdata = {
5138 .l = 0x19,
5139 .m = 0x0,
5140 .n = 0x1,
5141 .vco_val = 0x0,
5142 .vco_mask = BM(21, 20),
5143 .pre_div_val = 0x0,
5144 .pre_div_mask = BM(14, 12),
5145 .post_div_val = 0x0,
5146 .post_div_mask = BM(9, 8),
5147 .main_output_val = BIT(0),
5148 .main_output_mask = BIT(0),
5149};
5150
5151static struct pll_config_regs mmpll0_regs __initdata = {
5152 .l_reg = (void __iomem *)MMPLL0_L_REG,
5153 .m_reg = (void __iomem *)MMPLL0_M_REG,
5154 .n_reg = (void __iomem *)MMPLL0_N_REG,
5155 .config_reg = (void __iomem *)MMPLL0_USER_CTL_REG,
5156 .mode_reg = (void __iomem *)MMPLL0_MODE_REG,
5157 .base = &virt_bases[MMSS_BASE],
5158};
5159
5160/* MMPLL0 at 800 MHz, main output enabled. */
5161static struct pll_config mmpll0_config __initdata = {
5162 .l = 0x29,
5163 .m = 0x2,
5164 .n = 0x3,
5165 .vco_val = 0x0,
5166 .vco_mask = BM(21, 20),
5167 .pre_div_val = 0x0,
5168 .pre_div_mask = BM(14, 12),
5169 .post_div_val = 0x0,
5170 .post_div_mask = BM(9, 8),
5171 .mn_ena_val = BIT(24),
5172 .mn_ena_mask = BIT(24),
5173 .main_output_val = BIT(0),
5174 .main_output_mask = BIT(0),
5175};
5176
5177static struct pll_config_regs mmpll1_regs __initdata = {
5178 .l_reg = (void __iomem *)MMPLL1_L_REG,
5179 .m_reg = (void __iomem *)MMPLL1_M_REG,
5180 .n_reg = (void __iomem *)MMPLL1_N_REG,
5181 .config_reg = (void __iomem *)MMPLL1_USER_CTL_REG,
5182 .mode_reg = (void __iomem *)MMPLL1_MODE_REG,
5183 .base = &virt_bases[MMSS_BASE],
5184};
5185
5186/* MMPLL1 at 1000 MHz, main output enabled. */
5187static struct pll_config mmpll1_config __initdata = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005188 .l = 0x2C,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005189 .m = 0x1,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005190 .n = 0x10,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005191 .vco_val = 0x0,
5192 .vco_mask = BM(21, 20),
5193 .pre_div_val = 0x0,
5194 .pre_div_mask = BM(14, 12),
5195 .post_div_val = 0x0,
5196 .post_div_mask = BM(9, 8),
5197 .mn_ena_val = BIT(24),
5198 .mn_ena_mask = BIT(24),
5199 .main_output_val = BIT(0),
5200 .main_output_mask = BIT(0),
5201};
5202
5203static struct pll_config_regs mmpll3_regs __initdata = {
5204 .l_reg = (void __iomem *)MMPLL3_L_REG,
5205 .m_reg = (void __iomem *)MMPLL3_M_REG,
5206 .n_reg = (void __iomem *)MMPLL3_N_REG,
5207 .config_reg = (void __iomem *)MMPLL3_USER_CTL_REG,
5208 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
5209 .base = &virt_bases[MMSS_BASE],
5210};
5211
5212/* MMPLL3 at 820 MHz, main output enabled. */
5213static struct pll_config mmpll3_config __initdata = {
5214 .l = 0x2A,
5215 .m = 0x11,
5216 .n = 0x18,
5217 .vco_val = 0x0,
5218 .vco_mask = BM(21, 20),
5219 .pre_div_val = 0x0,
5220 .pre_div_mask = BM(14, 12),
5221 .post_div_val = 0x0,
5222 .post_div_mask = BM(9, 8),
5223 .mn_ena_val = BIT(24),
5224 .mn_ena_mask = BIT(24),
5225 .main_output_val = BIT(0),
5226 .main_output_mask = BIT(0),
5227};
5228
5229static struct pll_config_regs lpapll0_regs __initdata = {
5230 .l_reg = (void __iomem *)LPAPLL_L_REG,
5231 .m_reg = (void __iomem *)LPAPLL_M_REG,
5232 .n_reg = (void __iomem *)LPAPLL_N_REG,
5233 .config_reg = (void __iomem *)LPAPLL_USER_CTL_REG,
5234 .mode_reg = (void __iomem *)LPAPLL_MODE_REG,
5235 .base = &virt_bases[LPASS_BASE],
5236};
5237
5238/* LPAPLL0 at 491.52 MHz, main output enabled. */
5239static struct pll_config lpapll0_config __initdata = {
5240 .l = 0x33,
5241 .m = 0x1,
5242 .n = 0x5,
5243 .vco_val = 0x0,
5244 .vco_mask = BM(21, 20),
5245 .pre_div_val = BVAL(14, 12, 0x1),
5246 .pre_div_mask = BM(14, 12),
5247 .post_div_val = 0x0,
5248 .post_div_mask = BM(9, 8),
5249 .mn_ena_val = BIT(24),
5250 .mn_ena_mask = BIT(24),
5251 .main_output_val = BIT(0),
5252 .main_output_mask = BIT(0),
5253};
5254
Matt Wagantall8c55d7e2012-07-17 19:46:32 -07005255#define PLL_AUX_OUTPUT_BIT 1
Matt Wagantalle7502372012-08-08 00:10:10 -07005256#define PLL_AUX2_OUTPUT_BIT 2
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005257
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -07005258#define PWR_ON_MASK BIT(31)
5259#define EN_REST_WAIT_MASK (0xF << 20)
5260#define EN_FEW_WAIT_MASK (0xF << 16)
5261#define CLK_DIS_WAIT_MASK (0xF << 12)
5262#define SW_OVERRIDE_MASK BIT(2)
5263#define HW_CONTROL_MASK BIT(1)
5264#define SW_COLLAPSE_MASK BIT(0)
5265
5266/* Wait 2^n CXO cycles between all states. Here, n=2 (4 cycles). */
5267#define EN_REST_WAIT_VAL (0x2 << 20)
5268#define EN_FEW_WAIT_VAL (0x2 << 16)
5269#define CLK_DIS_WAIT_VAL (0x2 << 12)
5270#define GDSC_TIMEOUT_US 50000
5271
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005272static void __init reg_init(void)
5273{
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -07005274 u32 regval, status;
5275 int ret;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005276
5277 if (!(readl_relaxed(GCC_REG_BASE(GPLL0_STATUS_REG))
5278 & gpll0_clk_src.status_mask))
5279 configure_pll(&gpll0_config, &gpll0_regs, 1);
5280
5281 if (!(readl_relaxed(GCC_REG_BASE(GPLL1_STATUS_REG))
5282 & gpll1_clk_src.status_mask))
5283 configure_pll(&gpll1_config, &gpll1_regs, 1);
5284
5285 configure_pll(&mmpll0_config, &mmpll0_regs, 1);
5286 configure_pll(&mmpll1_config, &mmpll1_regs, 1);
5287 configure_pll(&mmpll3_config, &mmpll3_regs, 0);
5288 configure_pll(&lpapll0_config, &lpapll0_regs, 1);
5289
Matt Wagantalle7502372012-08-08 00:10:10 -07005290 /* Enable GPLL0's aux outputs. */
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005291 regval = readl_relaxed(GCC_REG_BASE(GPLL0_USER_CTL_REG));
Matt Wagantalle7502372012-08-08 00:10:10 -07005292 regval |= BIT(PLL_AUX_OUTPUT_BIT) | BIT(PLL_AUX2_OUTPUT_BIT);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005293 writel_relaxed(regval, GCC_REG_BASE(GPLL0_USER_CTL_REG));
5294
5295 /* Vote for GPLL0 to turn on. Needed by acpuclock. */
5296 regval = readl_relaxed(GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5297 regval |= BIT(0);
5298 writel_relaxed(regval, GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5299
5300 /*
5301 * TODO: Confirm that no clocks need to be voted on in this sleep vote
5302 * register.
5303 */
5304 writel_relaxed(0x0, GCC_REG_BASE(APCS_CLOCK_SLEEP_ENA_VOTE));
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -07005305
Vikram Mulukutlafc3c55c2012-08-08 16:25:22 -07005306 /* Clear a bit that forces-on certain USB HS and Krait clocks */
5307 writel_relaxed(0x0, GCC_REG_BASE(GCC_USB_BOOT_CLOCK_CTL));
5308 writel_relaxed(0x0, GCC_REG_BASE(GCC_KPSS_BOOT_CLOCK_CTL));
5309
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -07005310 /*
5311 * TODO: The following sequence enables the LPASS audio core GDSC.
5312 * Remove when this becomes unnecessary.
5313 */
5314
5315 /*
5316 * Disable HW trigger: collapse/restore occur based on registers writes.
5317 * Disable SW override: Use hardware state-machine for sequencing.
5318 */
5319 regval = readl_relaxed(LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5320 regval &= ~(HW_CONTROL_MASK | SW_OVERRIDE_MASK);
5321
5322 /* Configure wait time between states. */
5323 regval &= ~(EN_REST_WAIT_MASK | EN_FEW_WAIT_MASK | CLK_DIS_WAIT_MASK);
5324 regval |= EN_REST_WAIT_VAL | EN_FEW_WAIT_VAL | CLK_DIS_WAIT_VAL;
5325 writel_relaxed(regval, LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5326
5327 regval = readl_relaxed(LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5328 regval &= ~BIT(0);
5329 writel_relaxed(regval, LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5330
5331 ret = readl_poll_timeout(LPASS_REG_BASE(AUDIO_CORE_GDSCR), status,
5332 status & PWR_ON_MASK, 50, GDSC_TIMEOUT_US);
5333 WARN(ret, "LPASS Audio Core GDSC did not power on.\n");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005334}
5335
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005336static void __init msm8974_clock_post_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005337{
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005338 clk_set_rate(&axi_clk_src.c, 282000000);
5339 clk_set_rate(&ocmemnoc_clk_src.c, 282000000);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005340
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005341 /*
Vikram Mulukutla09e20812012-07-12 11:32:42 -07005342 * Hold an active set vote at a rate of 40MHz for the MMSS NOC AHB
5343 * source. Sleep set vote is 0.
5344 */
5345 clk_set_rate(&mmssnoc_ahb_a_clk.c, 40000000);
5346 clk_prepare_enable(&mmssnoc_ahb_a_clk.c);
5347
5348 /*
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005349 * Hold an active set vote for CXO; this is because CXO is expected
5350 * to remain on whenever CPUs aren't power collapsed.
5351 */
5352 clk_prepare_enable(&cxo_a_clk_src.c);
5353
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07005354 /* TODO: Temporarily enable a clock to allow access to LPASS core
5355 * registers.
5356 */
5357 clk_prepare_enable(&audio_core_ixfabric_clk.c);
5358
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005359 /*
5360 * TODO: Temporarily enable NOC configuration AHB clocks. Remove when
5361 * the bus driver is ready.
5362 */
5363 clk_prepare_enable(&gcc_mmss_noc_cfg_ahb_clk.c);
5364 clk_prepare_enable(&gcc_ocmem_noc_cfg_ahb_clk.c);
5365
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005366 /* Set rates for single-rate clocks. */
5367 clk_set_rate(&usb30_master_clk_src.c,
5368 usb30_master_clk_src.freq_tbl[0].freq_hz);
5369 clk_set_rate(&tsif_ref_clk_src.c,
5370 tsif_ref_clk_src.freq_tbl[0].freq_hz);
5371 clk_set_rate(&usb_hs_system_clk_src.c,
5372 usb_hs_system_clk_src.freq_tbl[0].freq_hz);
5373 clk_set_rate(&usb_hsic_clk_src.c,
5374 usb_hsic_clk_src.freq_tbl[0].freq_hz);
5375 clk_set_rate(&usb_hsic_io_cal_clk_src.c,
5376 usb_hsic_io_cal_clk_src.freq_tbl[0].freq_hz);
5377 clk_set_rate(&usb_hsic_system_clk_src.c,
5378 usb_hsic_system_clk_src.freq_tbl[0].freq_hz);
5379 clk_set_rate(&usb30_mock_utmi_clk_src.c,
5380 usb30_mock_utmi_clk_src.freq_tbl[0].freq_hz);
5381 clk_set_rate(&pdm2_clk_src.c, pdm2_clk_src.freq_tbl[0].freq_hz);
5382 clk_set_rate(&cci_clk_src.c, cci_clk_src.freq_tbl[0].freq_hz);
5383 clk_set_rate(&mclk0_clk_src.c, mclk0_clk_src.freq_tbl[0].freq_hz);
5384 clk_set_rate(&mclk1_clk_src.c, mclk1_clk_src.freq_tbl[0].freq_hz);
5385 clk_set_rate(&mclk2_clk_src.c, mclk2_clk_src.freq_tbl[0].freq_hz);
5386 clk_set_rate(&edpaux_clk_src.c, edpaux_clk_src.freq_tbl[0].freq_hz);
5387 clk_set_rate(&esc0_clk_src.c, esc0_clk_src.freq_tbl[0].freq_hz);
5388 clk_set_rate(&esc1_clk_src.c, esc1_clk_src.freq_tbl[0].freq_hz);
5389 clk_set_rate(&hdmi_clk_src.c, hdmi_clk_src.freq_tbl[0].freq_hz);
5390 clk_set_rate(&vsync_clk_src.c, vsync_clk_src.freq_tbl[0].freq_hz);
5391 clk_set_rate(&audio_core_slimbus_core_clk_src.c,
5392 audio_core_slimbus_core_clk_src.freq_tbl[0].freq_hz);
5393}
5394
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005395#define GCC_CC_PHYS 0xFC400000
5396#define GCC_CC_SIZE SZ_16K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005397
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005398#define MMSS_CC_PHYS 0xFD8C0000
5399#define MMSS_CC_SIZE SZ_256K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005400
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005401#define LPASS_CC_PHYS 0xFE000000
5402#define LPASS_CC_SIZE SZ_256K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005403
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005404#define MSS_CC_PHYS 0xFC980000
5405#define MSS_CC_SIZE SZ_16K
5406
5407#define APCS_GCC_CC_PHYS 0xF9011000
5408#define APCS_GCC_CC_SIZE SZ_4K
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005409
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005410static void __init msm8974_clock_pre_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005411{
5412 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5413 if (!virt_bases[GCC_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005414 panic("clock-8974: Unable to ioremap GCC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005415
5416 virt_bases[MMSS_BASE] = ioremap(MMSS_CC_PHYS, MMSS_CC_SIZE);
5417 if (!virt_bases[MMSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005418 panic("clock-8974: Unable to ioremap MMSS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005419
5420 virt_bases[LPASS_BASE] = ioremap(LPASS_CC_PHYS, LPASS_CC_SIZE);
5421 if (!virt_bases[LPASS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005422 panic("clock-8974: Unable to ioremap LPASS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005423
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005424 virt_bases[MSS_BASE] = ioremap(MSS_CC_PHYS, MSS_CC_SIZE);
5425 if (!virt_bases[MSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005426 panic("clock-8974: Unable to ioremap MSS_CC memory!");
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005427
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005428 virt_bases[APCS_BASE] = ioremap(APCS_GCC_CC_PHYS, APCS_GCC_CC_SIZE);
5429 if (!virt_bases[APCS_BASE])
5430 panic("clock-8974: Unable to ioremap APCS_GCC_CC memory!");
5431
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005432 clk_ops_local_pll.enable = msm8974_pll_clk_enable;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005433
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005434 vdd_dig_reg = rpm_regulator_get(NULL, "vdd_dig");
5435 if (IS_ERR(vdd_dig_reg))
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005436 panic("clock-8974: Unable to get the vdd_dig regulator!");
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005437
5438 /*
5439 * TODO: Set a voltage and enable vdd_dig, leaving the voltage high
5440 * until late_init. This may not be necessary with clock handoff;
5441 * Investigate this code on a real non-simulator target to determine
5442 * its necessity.
5443 */
5444 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5445 rpm_regulator_enable(vdd_dig_reg);
5446
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005447 reg_init();
5448}
5449
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005450static int __init msm8974_clock_late_init(void)
5451{
5452 return unvote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5453}
5454
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005455static void __init msm8974_rumi_clock_pre_init(void)
5456{
5457 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5458 if (!virt_bases[GCC_BASE])
5459 panic("clock-8974: Unable to ioremap GCC memory!");
5460
5461 /* SDCC clocks are partially emulated in the RUMI */
5462 sdcc1_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5463 sdcc2_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5464 sdcc3_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5465 sdcc4_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5466
5467 vdd_dig_reg = rpm_regulator_get(NULL, "vdd_dig");
5468 if (IS_ERR(vdd_dig_reg))
5469 panic("clock-8974: Unable to get the vdd_dig regulator!");
5470
5471 /*
5472 * TODO: Set a voltage and enable vdd_dig, leaving the voltage high
5473 * until late_init. This may not be necessary with clock handoff;
5474 * Investigate this code on a real non-simulator target to determine
5475 * its necessity.
5476 */
5477 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5478 rpm_regulator_enable(vdd_dig_reg);
5479}
5480
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005481struct clock_init_data msm8974_clock_init_data __initdata = {
5482 .table = msm_clocks_8974,
5483 .size = ARRAY_SIZE(msm_clocks_8974),
5484 .pre_init = msm8974_clock_pre_init,
5485 .post_init = msm8974_clock_post_init,
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005486 .late_init = msm8974_clock_late_init,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005487};
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005488
5489struct clock_init_data msm8974_rumi_clock_init_data __initdata = {
5490 .table = msm_clocks_8974_rumi,
5491 .size = ARRAY_SIZE(msm_clocks_8974_rumi),
5492 .pre_init = msm8974_rumi_clock_pre_init,
5493};