blob: 0e331652681e4a247122f2381861b0403f88b93c [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* -*- mode: c; c-basic-offset: 8 -*- */
2
3/* Copyright (C) 1999,2001
4 *
5 * Author: J.E.J.Bottomley@HansenPartnership.com
6 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * This file provides all the same external entries as smp.c but uses
8 * the voyager hal to provide the functionality
9 */
James Bottomley153f8052005-07-13 09:38:05 -040010#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/mm.h>
12#include <linux/kernel_stat.h>
13#include <linux/delay.h>
14#include <linux/mc146818rtc.h>
15#include <linux/cache.h>
16#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/init.h>
18#include <linux/kernel.h>
19#include <linux/bootmem.h>
20#include <linux/completion.h>
21#include <asm/desc.h>
22#include <asm/voyager.h>
23#include <asm/vic.h>
24#include <asm/mtrr.h>
25#include <asm/pgalloc.h>
26#include <asm/tlbflush.h>
27#include <asm/arch_hooks.h>
Pavel Macheke44b7b72008-04-10 23:28:10 +020028#include <asm/trampoline.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Linus Torvalds1da177e2005-04-16 15:20:36 -070030/* TLB state -- visible externally, indexed physically */
James Bottomley0cca1ca2007-10-26 12:17:19 -050031DEFINE_PER_CPU_SHARED_ALIGNED(struct tlb_state, cpu_tlbstate) = { &init_mm, 0 };
Linus Torvalds1da177e2005-04-16 15:20:36 -070032
33/* CPU IRQ affinity -- set to all ones initially */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +010034static unsigned long cpu_irq_affinity[NR_CPUS] __cacheline_aligned =
35 {[0 ... NR_CPUS-1] = ~0UL };
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
37/* per CPU data structure (for /proc/cpuinfo et al), visible externally
38 * indexed physically */
James Bottomley0cca1ca2007-10-26 12:17:19 -050039DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
Mike Travis92cb7612007-10-19 20:35:04 +020040EXPORT_PER_CPU_SYMBOL(cpu_info);
Linus Torvalds1da177e2005-04-16 15:20:36 -070041
42/* physical ID of the CPU used to boot the system */
43unsigned char boot_cpu_id;
44
45/* The memory line addresses for the Quad CPIs */
46struct voyager_qic_cpi *voyager_quad_cpi_addr[NR_CPUS] __cacheline_aligned;
47
48/* The masks for the Extended VIC processors, filled in by cat_init */
49__u32 voyager_extended_vic_processors = 0;
50
51/* Masks for the extended Quad processors which cannot be VIC booted */
52__u32 voyager_allowed_boot_processors = 0;
53
54/* The mask for the Quad Processors (both extended and non-extended) */
55__u32 voyager_quad_processors = 0;
56
57/* Total count of live CPUs, used in process.c to display
58 * the CPU information and in irq.c for the per CPU irq
59 * activity count. Finally exported by i386_ksyms.c */
60static int voyager_extended_cpus = 1;
61
Linus Torvalds1da177e2005-04-16 15:20:36 -070062/* Used for the invalidate map that's also checked in the spinlock */
63static volatile unsigned long smp_invalidate_needed;
64
65/* Bitmask of currently online CPUs - used by setup.c for
66 /proc/cpuinfo, visible externally but still physical */
67cpumask_t cpu_online_map = CPU_MASK_NONE;
James Bottomley153f8052005-07-13 09:38:05 -040068EXPORT_SYMBOL(cpu_online_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
70/* Bitmask of CPUs present in the system - exported by i386_syms.c, used
71 * by scheduler but indexed physically */
72cpumask_t phys_cpu_present_map = CPU_MASK_NONE;
73
Linus Torvalds1da177e2005-04-16 15:20:36 -070074/* The internal functions */
75static void send_CPI(__u32 cpuset, __u8 cpi);
76static void ack_CPI(__u8 cpi);
77static int ack_QIC_CPI(__u8 cpi);
78static void ack_special_QIC_CPI(__u8 cpi);
79static void ack_VIC_CPI(__u8 cpi);
80static void send_CPI_allbutself(__u8 cpi);
James Bottomleyc7717462006-10-12 22:21:16 -050081static void mask_vic_irq(unsigned int irq);
82static void unmask_vic_irq(unsigned int irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -070083static unsigned int startup_vic_irq(unsigned int irq);
84static void enable_local_vic_irq(unsigned int irq);
85static void disable_local_vic_irq(unsigned int irq);
86static void before_handle_vic_irq(unsigned int irq);
87static void after_handle_vic_irq(unsigned int irq);
88static void set_vic_irq_affinity(unsigned int irq, cpumask_t mask);
89static void ack_vic_irq(unsigned int irq);
90static void vic_enable_cpi(void);
91static void do_boot_cpu(__u8 cpuid);
92static void do_quad_bootstrap(void);
James Bottomley08c33302008-10-30 16:08:38 -050093static void initialize_secondary(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070094
95int hard_smp_processor_id(void);
Fernando Vazquez2654c082006-09-30 23:29:08 -070096int safe_smp_processor_id(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070097
98/* Inline functions */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +010099static inline void send_one_QIC_CPI(__u8 cpu, __u8 cpi)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100{
101 voyager_quad_cpi_addr[cpu]->qic_cpi[cpi].cpi =
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100102 (smp_processor_id() << 16) + cpi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103}
104
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100105static inline void send_QIC_CPI(__u32 cpuset, __u8 cpi)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106{
107 int cpu;
108
109 for_each_online_cpu(cpu) {
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100110 if (cpuset & (1 << cpu)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111#ifdef VOYAGER_DEBUG
Akinobu Mita7c04e642008-04-19 23:55:17 +0900112 if (!cpu_online(cpu))
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100113 VDEBUG(("CPU%d sending cpi %d to CPU%d not in "
114 "cpu_online_map\n",
115 hard_smp_processor_id(), cpi, cpu));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116#endif
117 send_one_QIC_CPI(cpu, cpi - QIC_CPI_OFFSET);
118 }
119 }
120}
121
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100122static inline void wrapper_smp_local_timer_interrupt(void)
Dominik Hackl6431e6a2005-05-24 19:29:46 -0700123{
124 irq_enter();
David Howells7d12e782006-10-05 14:55:46 +0100125 smp_local_timer_interrupt();
Dominik Hackl6431e6a2005-05-24 19:29:46 -0700126 irq_exit();
127}
128
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100129static inline void send_one_CPI(__u8 cpu, __u8 cpi)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130{
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100131 if (voyager_quad_processors & (1 << cpu))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132 send_one_QIC_CPI(cpu, cpi - QIC_CPI_OFFSET);
133 else
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100134 send_CPI(1 << cpu, cpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135}
136
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100137static inline void send_CPI_allbutself(__u8 cpi)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138{
139 __u8 cpu = smp_processor_id();
140 __u32 mask = cpus_addr(cpu_online_map)[0] & ~(1 << cpu);
141 send_CPI(mask, cpi);
142}
143
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100144static inline int is_cpu_quad(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145{
146 __u8 cpumask = inb(VIC_PROC_WHO_AM_I);
147 return ((cpumask & QUAD_IDENTIFIER) == QUAD_IDENTIFIER);
148}
149
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100150static inline int is_cpu_extended(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151{
152 __u8 cpu = hard_smp_processor_id();
153
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100154 return (voyager_extended_vic_processors & (1 << cpu));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155}
156
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100157static inline int is_cpu_vic_boot(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158{
159 __u8 cpu = hard_smp_processor_id();
160
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100161 return (voyager_extended_vic_processors
162 & voyager_allowed_boot_processors & (1 << cpu));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163}
164
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100165static inline void ack_CPI(__u8 cpi)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166{
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100167 switch (cpi) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168 case VIC_CPU_BOOT_CPI:
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100169 if (is_cpu_quad() && !is_cpu_vic_boot())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170 ack_QIC_CPI(cpi);
171 else
172 ack_VIC_CPI(cpi);
173 break;
174 case VIC_SYS_INT:
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100175 case VIC_CMN_INT:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176 /* These are slightly strange. Even on the Quad card,
177 * They are vectored as VIC CPIs */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100178 if (is_cpu_quad())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 ack_special_QIC_CPI(cpi);
180 else
181 ack_VIC_CPI(cpi);
182 break;
183 default:
184 printk("VOYAGER ERROR: CPI%d is in common CPI code\n", cpi);
185 break;
186 }
187}
188
189/* local variables */
190
191/* The VIC IRQ descriptors -- these look almost identical to the
192 * 8259 IRQs except that masks and things must be kept per processor
193 */
James Bottomleyc7717462006-10-12 22:21:16 -0500194static struct irq_chip vic_chip = {
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100195 .name = "VIC",
196 .startup = startup_vic_irq,
197 .mask = mask_vic_irq,
198 .unmask = unmask_vic_irq,
199 .set_affinity = set_vic_irq_affinity,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200};
201
202/* used to count up as CPUs are brought on line (starts at 0) */
203static int cpucount = 0;
204
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205/* The per cpu profile stuff - used in smp_local_timer_interrupt */
206static DEFINE_PER_CPU(int, prof_multiplier) = 1;
207static DEFINE_PER_CPU(int, prof_old_multiplier) = 1;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100208static DEFINE_PER_CPU(int, prof_counter) = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209
210/* the map used to check if a CPU has booted */
211static __u32 cpu_booted_map;
212
213/* the synchronize flag used to hold all secondary CPUs spinning in
214 * a tight loop until the boot sequence is ready for them */
215static cpumask_t smp_commenced_mask = CPU_MASK_NONE;
216
217/* This is for the new dynamic CPU boot code */
218cpumask_t cpu_callin_map = CPU_MASK_NONE;
219cpumask_t cpu_callout_map = CPU_MASK_NONE;
Andrew Morton7a8ef1c2006-02-10 01:51:08 -0800220cpumask_t cpu_possible_map = CPU_MASK_NONE;
Zwane Mwaikambo4ad8d382005-09-03 15:56:51 -0700221EXPORT_SYMBOL(cpu_possible_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222
223/* The per processor IRQ masks (these are usually kept in sync) */
224static __u16 vic_irq_mask[NR_CPUS] __cacheline_aligned;
225
226/* the list of IRQs to be enabled by the VIC_ENABLE_IRQ_CPI */
227static __u16 vic_irq_enable_mask[NR_CPUS] __cacheline_aligned = { 0 };
228
229/* Lock for enable/disable of VIC interrupts */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100230static __cacheline_aligned DEFINE_SPINLOCK(vic_irq_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100232/* The boot processor is correctly set up in PC mode when it
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 * comes up, but the secondaries need their master/slave 8259
234 * pairs initializing correctly */
235
236/* Interrupt counters (per cpu) and total - used to try to
237 * even up the interrupt handling routines */
238static long vic_intr_total = 0;
239static long vic_intr_count[NR_CPUS] __cacheline_aligned = { 0 };
240static unsigned long vic_tick[NR_CPUS] __cacheline_aligned = { 0 };
241
242/* Since we can only use CPI0, we fake all the other CPIs */
243static unsigned long vic_cpi_mailbox[NR_CPUS] __cacheline_aligned;
244
245/* debugging routine to read the isr of the cpu's pic */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100246static inline __u16 vic_read_isr(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247{
248 __u16 isr;
249
250 outb(0x0b, 0xa0);
251 isr = inb(0xa0) << 8;
252 outb(0x0b, 0x20);
253 isr |= inb(0x20);
254
255 return isr;
256}
257
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100258static __init void qic_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259{
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100260 if (!is_cpu_quad()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261 /* not a quad, no setup */
262 return;
263 }
264 outb(QIC_DEFAULT_MASK0, QIC_MASK_REGISTER0);
265 outb(QIC_CPI_ENABLE, QIC_MASK_REGISTER1);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100266
267 if (is_cpu_extended()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268 /* the QIC duplicate of the VIC base register */
269 outb(VIC_DEFAULT_CPI_BASE, QIC_VIC_CPI_BASE_REGISTER);
270 outb(QIC_DEFAULT_CPI_BASE, QIC_CPI_BASE_REGISTER);
271
272 /* FIXME: should set up the QIC timer and memory parity
273 * error vectors here */
274 }
275}
276
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100277static __init void vic_setup_pic(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278{
279 outb(1, VIC_REDIRECT_REGISTER_1);
280 /* clear the claim registers for dynamic routing */
281 outb(0, VIC_CLAIM_REGISTER_0);
282 outb(0, VIC_CLAIM_REGISTER_1);
283
284 outb(0, VIC_PRIORITY_REGISTER);
285 /* Set the Primary and Secondary Microchannel vector
286 * bases to be the same as the ordinary interrupts
287 *
288 * FIXME: This would be more efficient using separate
289 * vectors. */
290 outb(FIRST_EXTERNAL_VECTOR, VIC_PRIMARY_MC_BASE);
291 outb(FIRST_EXTERNAL_VECTOR, VIC_SECONDARY_MC_BASE);
292 /* Now initiallise the master PIC belonging to this CPU by
293 * sending the four ICWs */
294
295 /* ICW1: level triggered, ICW4 needed */
296 outb(0x19, 0x20);
297
298 /* ICW2: vector base */
299 outb(FIRST_EXTERNAL_VECTOR, 0x21);
300
301 /* ICW3: slave at line 2 */
302 outb(0x04, 0x21);
303
304 /* ICW4: 8086 mode */
305 outb(0x01, 0x21);
306
307 /* now the same for the slave PIC */
308
309 /* ICW1: level trigger, ICW4 needed */
310 outb(0x19, 0xA0);
311
312 /* ICW2: slave vector base */
313 outb(FIRST_EXTERNAL_VECTOR + 8, 0xA1);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100314
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315 /* ICW3: slave ID */
316 outb(0x02, 0xA1);
317
318 /* ICW4: 8086 mode */
319 outb(0x01, 0xA1);
320}
321
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100322static void do_quad_bootstrap(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323{
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100324 if (is_cpu_quad() && is_cpu_vic_boot()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325 int i;
326 unsigned long flags;
327 __u8 cpuid = hard_smp_processor_id();
328
329 local_irq_save(flags);
330
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100331 for (i = 0; i < 4; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 /* FIXME: this would be >>3 &0x7 on the 32 way */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100333 if (((cpuid >> 2) & 0x03) == i)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 /* don't lower our own mask! */
335 continue;
336
337 /* masquerade as local Quad CPU */
338 outb(QIC_CPUID_ENABLE | i, QIC_PROCESSOR_ID);
339 /* enable the startup CPI */
340 outb(QIC_BOOT_CPI_MASK, QIC_MASK_REGISTER1);
341 /* restore cpu id */
342 outb(0, QIC_PROCESSOR_ID);
343 }
344 local_irq_restore(flags);
345 }
346}
347
James Bottomleyee477522008-10-30 16:28:35 -0500348void prefill_possible_map(void)
349{
350 /* This is empty on voyager because we need a much
351 * earlier detection which is done in find_smp_config */
352}
353
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354/* Set up all the basic stuff: read the SMP config and make all the
355 * SMP information reflect only the boot cpu. All others will be
356 * brought on-line later. */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100357void __init find_smp_config(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358{
359 int i;
360
361 boot_cpu_id = hard_smp_processor_id();
362
363 printk("VOYAGER SMP: Boot cpu is %d\n", boot_cpu_id);
364
365 /* initialize the CPU structures (moved from smp_boot_cpus) */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100366 for (i = 0; i < NR_CPUS; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 cpu_irq_affinity[i] = ~0;
368 }
369 cpu_online_map = cpumask_of_cpu(boot_cpu_id);
370
371 /* The boot CPU must be extended */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100372 voyager_extended_vic_processors = 1 << boot_cpu_id;
Simon Arlott27b46d72007-10-20 01:13:56 +0200373 /* initially, all of the first 8 CPUs can boot */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 voyager_allowed_boot_processors = 0xff;
375 /* set up everything for just this CPU, we can alter
376 * this as we start the other CPUs later */
377 /* now get the CPU disposition from the extended CMOS */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100378 cpus_addr(phys_cpu_present_map)[0] =
379 voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK);
380 cpus_addr(phys_cpu_present_map)[0] |=
381 voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK + 1) << 8;
382 cpus_addr(phys_cpu_present_map)[0] |=
383 voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK +
384 2) << 16;
385 cpus_addr(phys_cpu_present_map)[0] |=
386 voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK +
387 3) << 24;
James Bottomleyf68a1062006-02-24 13:04:11 -0800388 cpu_possible_map = phys_cpu_present_map;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100389 printk("VOYAGER SMP: phys_cpu_present_map = 0x%lx\n",
390 cpus_addr(phys_cpu_present_map)[0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391 /* Here we set up the VIC to enable SMP */
392 /* enable the CPIs by writing the base vector to their register */
393 outb(VIC_DEFAULT_CPI_BASE, VIC_CPI_BASE_REGISTER);
394 outb(1, VIC_REDIRECT_REGISTER_1);
395 /* set the claim registers for static routing --- Boot CPU gets
396 * all interrupts untill all other CPUs started */
397 outb(0xff, VIC_CLAIM_REGISTER_0);
398 outb(0xff, VIC_CLAIM_REGISTER_1);
399 /* Set the Primary and Secondary Microchannel vector
400 * bases to be the same as the ordinary interrupts
401 *
402 * FIXME: This would be more efficient using separate
403 * vectors. */
404 outb(FIRST_EXTERNAL_VECTOR, VIC_PRIMARY_MC_BASE);
405 outb(FIRST_EXTERNAL_VECTOR, VIC_SECONDARY_MC_BASE);
406
407 /* Finally tell the firmware that we're driving */
408 outb(inb(VOYAGER_SUS_IN_CONTROL_PORT) | VOYAGER_IN_CONTROL_FLAG,
409 VOYAGER_SUS_IN_CONTROL_PORT);
410
411 current_thread_info()->cpu = boot_cpu_id;
Jeremy Fitzhardinge6a3ee3d2007-05-15 01:41:59 -0700412 x86_write_percpu(cpu_number, boot_cpu_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413}
414
415/*
416 * The bootstrap kernel entry code has set these up. Save them
417 * for a given CPU, id is physical */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100418void __init smp_store_cpu_info(int id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419{
Mike Travis92cb7612007-10-19 20:35:04 +0200420 struct cpuinfo_x86 *c = &cpu_data(id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421
422 *c = boot_cpu_data;
James Bottomleybfcb4c12008-10-30 16:13:37 -0500423 c->cpu_index = id;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424
Jeremy Fitzhardinge6a3ee3d2007-05-15 01:41:59 -0700425 identify_secondary_cpu(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426}
427
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428/* Routine initially called when a non-boot CPU is brought online */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100429static void __init start_secondary(void *unused)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430{
431 __u8 cpuid = hard_smp_processor_id();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432
Jeremy Fitzhardinge6a3ee3d2007-05-15 01:41:59 -0700433 cpu_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434
435 /* OK, we're in the routine */
436 ack_CPI(VIC_CPU_BOOT_CPI);
437
438 /* setup the 8259 master slave pair belonging to this CPU ---
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100439 * we won't actually receive any until the boot CPU
440 * relinquishes it's static routing mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441 vic_setup_pic();
442
443 qic_setup();
444
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100445 if (is_cpu_quad() && !is_cpu_vic_boot()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446 /* clear the boot CPI */
447 __u8 dummy;
448
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100449 dummy =
450 voyager_quad_cpi_addr[cpuid]->qic_cpi[VIC_CPU_BOOT_CPI].cpi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 printk("read dummy %d\n", dummy);
452 }
453
454 /* lower the mask to receive CPIs */
455 vic_enable_cpi();
456
457 VDEBUG(("VOYAGER SMP: CPU%d, stack at about %p\n", cpuid, &cpuid));
458
Manfred Spraule545a612008-09-07 16:57:22 +0200459 notify_cpu_starting(cpuid);
460
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461 /* enable interrupts */
462 local_irq_enable();
463
464 /* get our bogomips */
465 calibrate_delay();
466
467 /* save our processor parameters */
468 smp_store_cpu_info(cpuid);
469
470 /* if we're a quad, we may need to bootstrap other CPUs */
471 do_quad_bootstrap();
472
473 /* FIXME: this is rather a poor hack to prevent the CPU
474 * activating softirqs while it's supposed to be waiting for
475 * permission to proceed. Without this, the new per CPU stuff
476 * in the softirqs will fail */
477 local_irq_disable();
478 cpu_set(cpuid, cpu_callin_map);
479
480 /* signal that we're done */
481 cpu_booted_map = 1;
482
483 while (!cpu_isset(cpuid, smp_commenced_mask))
484 rep_nop();
485 local_irq_enable();
486
487 local_flush_tlb();
488
489 cpu_set(cpuid, cpu_online_map);
490 wmb();
491 cpu_idle();
492}
493
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494/* Routine to kick start the given CPU and wait for it to report ready
495 * (or timeout in startup). When this routine returns, the requested
496 * CPU is either fully running and configured or known to be dead.
497 *
498 * We call this routine sequentially 1 CPU at a time, so no need for
499 * locking */
500
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100501static void __init do_boot_cpu(__u8 cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502{
503 struct task_struct *idle;
504 int timeout;
505 unsigned long flags;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100506 int quad_boot = (1 << cpu) & voyager_quad_processors
507 & ~(voyager_extended_vic_processors
508 & voyager_allowed_boot_processors);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510 /* This is the format of the CPI IDT gate (in real mode) which
511 * we're hijacking to boot the CPU */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100512 union IDTFormat {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513 struct seg {
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100514 __u16 Offset;
515 __u16 Segment;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516 } idt;
517 __u32 val;
518 } hijack_source;
519
520 __u32 *hijack_vector;
521 __u32 start_phys_address = setup_trampoline();
522
523 /* There's a clever trick to this: The linux trampoline is
524 * compiled to begin at absolute location zero, so make the
525 * address zero but have the data segment selector compensate
526 * for the actual address */
527 hijack_source.idt.Offset = start_phys_address & 0x000F;
528 hijack_source.idt.Segment = (start_phys_address >> 4) & 0xFFFF;
529
530 cpucount++;
James Bottomleyd6444512007-05-01 10:13:46 -0500531 alternatives_smp_switch(1);
532
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533 idle = fork_idle(cpu);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100534 if (IS_ERR(idle))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 panic("failed fork for CPU%d", cpu);
H. Peter Anvin65ea5b02008-01-30 13:30:56 +0100536 idle->thread.ip = (unsigned long)start_secondary;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537 /* init_tasks (in sched.c) is indexed logically */
H. Peter Anvin65ea5b02008-01-30 13:30:56 +0100538 stack_start.sp = (void *)idle->thread.sp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539
Jeremy Fitzhardinge6a3ee3d2007-05-15 01:41:59 -0700540 init_gdt(cpu);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100541 per_cpu(current_task, cpu) = idle;
Jeremy Fitzhardinge6a3ee3d2007-05-15 01:41:59 -0700542 early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543 irq_ctx_init(cpu);
544
545 /* Note: Don't modify initial ss override */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100546 VDEBUG(("VOYAGER SMP: Booting CPU%d at 0x%lx[%x:%x], stack %p\n", cpu,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547 (unsigned long)hijack_source.val, hijack_source.idt.Segment,
H. Peter Anvin65ea5b02008-01-30 13:30:56 +0100548 hijack_source.idt.Offset, stack_start.sp));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549
Eric W. Biederman9d0e59a2007-04-30 09:57:40 -0600550 /* init lowmem identity mapping */
Jeremy Fitzhardinge68db0652008-03-17 16:37:13 -0700551 clone_pgd_range(swapper_pg_dir, swapper_pg_dir + KERNEL_PGD_BOUNDARY,
552 min_t(unsigned long, KERNEL_PGD_PTRS, KERNEL_PGD_BOUNDARY));
Eric W. Biederman9d0e59a2007-04-30 09:57:40 -0600553 flush_tlb_all();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100555 if (quad_boot) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556 printk("CPU %d: non extended Quad boot\n", cpu);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100557 hijack_vector =
558 (__u32 *)
559 phys_to_virt((VIC_CPU_BOOT_CPI + QIC_DEFAULT_CPI_BASE) * 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560 *hijack_vector = hijack_source.val;
561 } else {
562 printk("CPU%d: extended VIC boot\n", cpu);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100563 hijack_vector =
564 (__u32 *)
565 phys_to_virt((VIC_CPU_BOOT_CPI + VIC_DEFAULT_CPI_BASE) * 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566 *hijack_vector = hijack_source.val;
567 /* VIC errata, may also receive interrupt at this address */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100568 hijack_vector =
569 (__u32 *)
570 phys_to_virt((VIC_CPU_BOOT_ERRATA_CPI +
571 VIC_DEFAULT_CPI_BASE) * 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572 *hijack_vector = hijack_source.val;
573 }
574 /* All non-boot CPUs start with interrupts fully masked. Need
575 * to lower the mask of the CPI we're about to send. We do
576 * this in the VIC by masquerading as the processor we're
577 * about to boot and lowering its interrupt mask */
578 local_irq_save(flags);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100579 if (quad_boot) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580 send_one_QIC_CPI(cpu, VIC_CPU_BOOT_CPI);
581 } else {
582 outb(VIC_CPU_MASQUERADE_ENABLE | cpu, VIC_PROCESSOR_ID);
583 /* here we're altering registers belonging to `cpu' */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100584
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585 outb(VIC_BOOT_INTERRUPT_MASK, 0x21);
586 /* now go back to our original identity */
587 outb(boot_cpu_id, VIC_PROCESSOR_ID);
588
589 /* and boot the CPU */
590
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100591 send_CPI((1 << cpu), VIC_CPU_BOOT_CPI);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592 }
593 cpu_booted_map = 0;
594 local_irq_restore(flags);
595
596 /* now wait for it to become ready (or timeout) */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100597 for (timeout = 0; timeout < 50000; timeout++) {
598 if (cpu_booted_map)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599 break;
600 udelay(100);
601 }
602 /* reset the page table */
Eric W. Biederman9d0e59a2007-04-30 09:57:40 -0600603 zap_low_mappings();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100604
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605 if (cpu_booted_map) {
606 VDEBUG(("CPU%d: Booted successfully, back in CPU %d\n",
607 cpu, smp_processor_id()));
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100608
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609 printk("CPU%d: ", cpu);
Mike Travis92cb7612007-10-19 20:35:04 +0200610 print_cpu_info(&cpu_data(cpu));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611 wmb();
612 cpu_set(cpu, cpu_callout_map);
James Bottomley3c101cf2006-06-26 21:33:09 -0500613 cpu_set(cpu, cpu_present_map);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100614 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615 printk("CPU%d FAILED TO BOOT: ", cpu);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100616 if (*
617 ((volatile unsigned char *)phys_to_virt(start_phys_address))
618 == 0xA5)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619 printk("Stuck.\n");
620 else
621 printk("Not responding.\n");
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100622
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623 cpucount--;
624 }
625}
626
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100627void __init smp_boot_cpus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628{
629 int i;
630
631 /* CAT BUS initialisation must be done after the memory */
632 /* FIXME: The L4 has a catbus too, it just needs to be
633 * accessed in a totally different way */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100634 if (voyager_level == 5) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635 voyager_cat_init();
636
637 /* now that the cat has probed the Voyager System Bus, sanity
638 * check the cpu map */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100639 if (((voyager_quad_processors | voyager_extended_vic_processors)
640 & cpus_addr(phys_cpu_present_map)[0]) !=
641 cpus_addr(phys_cpu_present_map)[0]) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642 /* should panic */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100643 printk("\n\n***WARNING*** "
644 "Sanity check of CPU present map FAILED\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645 }
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100646 } else if (voyager_level == 4)
647 voyager_extended_vic_processors =
648 cpus_addr(phys_cpu_present_map)[0];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649
650 /* this sets up the idle task to run on the current cpu */
651 voyager_extended_cpus = 1;
652 /* Remove the global_irq_holder setting, it triggers a BUG() on
653 * schedule at the moment */
654 //global_irq_holder = boot_cpu_id;
655
656 /* FIXME: Need to do something about this but currently only works
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100657 * on CPUs with a tsc which none of mine have.
658 smp_tune_scheduling();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659 */
660 smp_store_cpu_info(boot_cpu_id);
James Bottomley08c33302008-10-30 16:08:38 -0500661 /* setup the jump vector */
662 initial_code = (unsigned long)initialize_secondary;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663 printk("CPU%d: ", boot_cpu_id);
Mike Travis92cb7612007-10-19 20:35:04 +0200664 print_cpu_info(&cpu_data(boot_cpu_id));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100666 if (is_cpu_quad()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667 /* booting on a Quad CPU */
668 printk("VOYAGER SMP: Boot CPU is Quad\n");
669 qic_setup();
670 do_quad_bootstrap();
671 }
672
673 /* enable our own CPIs */
674 vic_enable_cpi();
675
676 cpu_set(boot_cpu_id, cpu_online_map);
677 cpu_set(boot_cpu_id, cpu_callout_map);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100678
679 /* loop over all the extended VIC CPUs and boot them. The
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680 * Quad CPUs must be bootstrapped by their extended VIC cpu */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100681 for (i = 0; i < NR_CPUS; i++) {
682 if (i == boot_cpu_id || !cpu_isset(i, phys_cpu_present_map))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683 continue;
684 do_boot_cpu(i);
685 /* This udelay seems to be needed for the Quad boots
686 * don't remove unless you know what you're doing */
687 udelay(1000);
688 }
689 /* we could compute the total bogomips here, but why bother?,
690 * Code added from smpboot.c */
691 {
692 unsigned long bogosum = 0;
Akinobu Mita7c04e642008-04-19 23:55:17 +0900693
694 for_each_online_cpu(i)
695 bogosum += cpu_data(i).loops_per_jiffy;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100696 printk(KERN_INFO "Total of %d processors activated "
697 "(%lu.%02lu BogoMIPS).\n",
698 cpucount + 1, bogosum / (500000 / HZ),
699 (bogosum / (5000 / HZ)) % 100);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700 }
701 voyager_extended_cpus = hweight32(voyager_extended_vic_processors);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100702 printk("VOYAGER: Extended (interrupt handling CPUs): "
703 "%d, non-extended: %d\n", voyager_extended_cpus,
704 num_booting_cpus() - voyager_extended_cpus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 /* that's it, switch to symmetric mode */
706 outb(0, VIC_PRIORITY_REGISTER);
707 outb(0, VIC_CLAIM_REGISTER_0);
708 outb(0, VIC_CLAIM_REGISTER_1);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100709
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710 VDEBUG(("VOYAGER SMP: Booted with %d CPUs\n", num_booting_cpus()));
711}
712
713/* Reload the secondary CPUs task structure (this function does not
714 * return ) */
James Bottomley08c33302008-10-30 16:08:38 -0500715static void __init initialize_secondary(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716{
717#if 0
718 // AC kernels only
719 set_current(hard_get_current());
720#endif
721
722 /*
723 * We don't actually need to load the full TSS,
724 * basically just the stack pointer and the eip.
725 */
726
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100727 asm volatile ("movl %0,%%esp\n\t"
H. Peter Anvin65ea5b02008-01-30 13:30:56 +0100728 "jmp *%1"::"r" (current->thread.sp),
729 "r"(current->thread.ip));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730}
731
732/* handle a Voyager SYS_INT -- If we don't, the base board will
733 * panic the system.
734 *
735 * System interrupts occur because some problem was detected on the
736 * various busses. To find out what you have to probe all the
737 * hardware via the CAT bus. FIXME: At the moment we do nothing. */
Harvey Harrison75604d72008-01-30 13:31:17 +0100738void smp_vic_sys_interrupt(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739{
740 ack_CPI(VIC_SYS_INT);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100741 printk("Voyager SYSTEM INTERRUPT\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742}
743
744/* Handle a voyager CMN_INT; These interrupts occur either because of
745 * a system status change or because a single bit memory error
746 * occurred. FIXME: At the moment, ignore all this. */
Harvey Harrison75604d72008-01-30 13:31:17 +0100747void smp_vic_cmn_interrupt(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748{
749 static __u8 in_cmn_int = 0;
750 static DEFINE_SPINLOCK(cmn_int_lock);
751
752 /* common ints are broadcast, so make sure we only do this once */
753 _raw_spin_lock(&cmn_int_lock);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100754 if (in_cmn_int)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755 goto unlock_end;
756
757 in_cmn_int++;
758 _raw_spin_unlock(&cmn_int_lock);
759
760 VDEBUG(("Voyager COMMON INTERRUPT\n"));
761
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100762 if (voyager_level == 5)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763 voyager_cat_do_common_interrupt();
764
765 _raw_spin_lock(&cmn_int_lock);
766 in_cmn_int = 0;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100767 unlock_end:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768 _raw_spin_unlock(&cmn_int_lock);
769 ack_CPI(VIC_CMN_INT);
770}
771
772/*
773 * Reschedule call back. Nothing to do, all the work is done
774 * automatically when we return from the interrupt. */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100775static void smp_reschedule_interrupt(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776{
777 /* do nothing */
778}
779
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100780static struct mm_struct *flush_mm;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781static unsigned long flush_va;
782static DEFINE_SPINLOCK(tlbstate_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783
784/*
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100785 * We cannot call mmdrop() because we are in interrupt context,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786 * instead update mm->cpu_vm_mask.
787 *
788 * We need to reload %cr3 since the page tables may be going
789 * away from under us..
790 */
Jeremy Fitzhardinge925596a2008-01-30 13:32:55 +0100791static inline void voyager_leave_mm(unsigned long cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792{
793 if (per_cpu(cpu_tlbstate, cpu).state == TLBSTATE_OK)
794 BUG();
795 cpu_clear(cpu, per_cpu(cpu_tlbstate, cpu).active_mm->cpu_vm_mask);
796 load_cr3(swapper_pg_dir);
797}
798
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799/*
800 * Invalidate call-back
801 */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100802static void smp_invalidate_interrupt(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803{
804 __u8 cpu = smp_processor_id();
805
806 if (!test_bit(cpu, &smp_invalidate_needed))
807 return;
808 /* This will flood messages. Don't uncomment unless you see
809 * Problems with cross cpu invalidation
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100810 VDEBUG(("VOYAGER SMP: CPU%d received INVALIDATE_CPI\n",
811 smp_processor_id()));
812 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813
814 if (flush_mm == per_cpu(cpu_tlbstate, cpu).active_mm) {
815 if (per_cpu(cpu_tlbstate, cpu).state == TLBSTATE_OK) {
Thomas Gleixner0b9c99b2008-01-30 13:30:35 +0100816 if (flush_va == TLB_FLUSH_ALL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 local_flush_tlb();
818 else
819 __flush_tlb_one(flush_va);
820 } else
Jeremy Fitzhardinge925596a2008-01-30 13:32:55 +0100821 voyager_leave_mm(cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822 }
823 smp_mb__before_clear_bit();
824 clear_bit(cpu, &smp_invalidate_needed);
825 smp_mb__after_clear_bit();
826}
827
828/* All the new flush operations for 2.4 */
829
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830/* This routine is called with a physical cpu mask */
831static void
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100832voyager_flush_tlb_others(unsigned long cpumask, struct mm_struct *mm,
833 unsigned long va)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834{
835 int stuck = 50000;
836
837 if (!cpumask)
838 BUG();
839 if ((cpumask & cpus_addr(cpu_online_map)[0]) != cpumask)
840 BUG();
841 if (cpumask & (1 << smp_processor_id()))
842 BUG();
843 if (!mm)
844 BUG();
845
846 spin_lock(&tlbstate_lock);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100847
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848 flush_mm = mm;
849 flush_va = va;
850 atomic_set_mask(cpumask, &smp_invalidate_needed);
851 /*
852 * We have to send the CPI only to
853 * CPUs affected.
854 */
855 send_CPI(cpumask, VIC_INVALIDATE_CPI);
856
857 while (smp_invalidate_needed) {
858 mb();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100859 if (--stuck == 0) {
860 printk("***WARNING*** Stuck doing invalidate CPI "
861 "(CPU%d)\n", smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862 break;
863 }
864 }
865
866 /* Uncomment only to debug invalidation problems
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100867 VDEBUG(("VOYAGER SMP: Completed invalidate CPI (CPU%d)\n", cpu));
868 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869
870 flush_mm = NULL;
871 flush_va = 0;
872 spin_unlock(&tlbstate_lock);
873}
874
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100875void flush_tlb_current_task(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876{
877 struct mm_struct *mm = current->mm;
878 unsigned long cpu_mask;
879
880 preempt_disable();
881
882 cpu_mask = cpus_addr(mm->cpu_vm_mask)[0] & ~(1 << smp_processor_id());
883 local_flush_tlb();
884 if (cpu_mask)
Thomas Gleixner0b9c99b2008-01-30 13:30:35 +0100885 voyager_flush_tlb_others(cpu_mask, mm, TLB_FLUSH_ALL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886
887 preempt_enable();
888}
889
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100890void flush_tlb_mm(struct mm_struct *mm)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700891{
892 unsigned long cpu_mask;
893
894 preempt_disable();
895
896 cpu_mask = cpus_addr(mm->cpu_vm_mask)[0] & ~(1 << smp_processor_id());
897
898 if (current->active_mm == mm) {
899 if (current->mm)
900 local_flush_tlb();
901 else
Jeremy Fitzhardinge925596a2008-01-30 13:32:55 +0100902 voyager_leave_mm(smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903 }
904 if (cpu_mask)
Thomas Gleixner0b9c99b2008-01-30 13:30:35 +0100905 voyager_flush_tlb_others(cpu_mask, mm, TLB_FLUSH_ALL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906
907 preempt_enable();
908}
909
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100910void flush_tlb_page(struct vm_area_struct *vma, unsigned long va)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911{
912 struct mm_struct *mm = vma->vm_mm;
913 unsigned long cpu_mask;
914
915 preempt_disable();
916
917 cpu_mask = cpus_addr(mm->cpu_vm_mask)[0] & ~(1 << smp_processor_id());
918 if (current->active_mm == mm) {
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100919 if (current->mm)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920 __flush_tlb_one(va);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100921 else
Jeremy Fitzhardinge925596a2008-01-30 13:32:55 +0100922 voyager_leave_mm(smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923 }
924
925 if (cpu_mask)
Jeremy Fitzhardinge6a3ee3d2007-05-15 01:41:59 -0700926 voyager_flush_tlb_others(cpu_mask, mm, va);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927
928 preempt_enable();
929}
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100930
James Bottomley153f8052005-07-13 09:38:05 -0400931EXPORT_SYMBOL(flush_tlb_page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932
933/* enable the requested IRQs */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100934static void smp_enable_irq_interrupt(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935{
936 __u8 irq;
937 __u8 cpu = get_cpu();
938
939 VDEBUG(("VOYAGER SMP: CPU%d enabling irq mask 0x%x\n", cpu,
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100940 vic_irq_enable_mask[cpu]));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941
942 spin_lock(&vic_irq_lock);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100943 for (irq = 0; irq < 16; irq++) {
944 if (vic_irq_enable_mask[cpu] & (1 << irq))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945 enable_local_vic_irq(irq);
946 }
947 vic_irq_enable_mask[cpu] = 0;
948 spin_unlock(&vic_irq_lock);
949
950 put_cpu_no_resched();
951}
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100952
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953/*
954 * CPU halt call-back
955 */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100956static void smp_stop_cpu_function(void *dummy)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957{
958 VDEBUG(("VOYAGER SMP: CPU%d is STOPPING\n", smp_processor_id()));
959 cpu_clear(smp_processor_id(), cpu_online_map);
960 local_irq_disable();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100961 for (;;)
Zachary Amsdenf2ab4462005-09-03 15:56:42 -0700962 halt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700963}
964
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965/* execute a thread on a new CPU. The function to be called must be
966 * previously set up. This is used to schedule a function for
Simon Arlott27b46d72007-10-20 01:13:56 +0200967 * execution on all CPUs - set up the function then broadcast a
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968 * function_interrupt CPI to come here on each CPU */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100969static void smp_call_function_interrupt(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971 irq_enter();
Jens Axboe3b16cf82008-06-26 11:21:54 +0200972 generic_smp_call_function_interrupt();
Joe Korty38e760a2007-10-17 18:04:40 +0200973 __get_cpu_var(irq_stat).irq_call_count++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974 irq_exit();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975}
976
Jens Axboe3b16cf82008-06-26 11:21:54 +0200977static void smp_call_function_single_interrupt(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700978{
Jens Axboe3b16cf82008-06-26 11:21:54 +0200979 irq_enter();
980 generic_smp_call_function_single_interrupt();
981 __get_cpu_var(irq_stat).irq_call_count++;
982 irq_exit();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700983}
James Bottomley0293ca82007-04-30 11:24:05 -0500984
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985/* Sorry about the name. In an APIC based system, the APICs
986 * themselves are programmed to send a timer interrupt. This is used
987 * by linux to reschedule the processor. Voyager doesn't have this,
988 * so we use the system clock to interrupt one processor, which in
989 * turn, broadcasts a timer CPI to all the others --- we receive that
990 * CPI here. We don't use this actually for counting so losing
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100991 * ticks doesn't matter
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992 *
Simon Arlott27b46d72007-10-20 01:13:56 +0200993 * FIXME: For those CPUs which actually have a local APIC, we could
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994 * try to use it to trigger this interrupt instead of having to
995 * broadcast the timer tick. Unfortunately, all my pentium DYADs have
996 * no local APIC, so I can't do this
997 *
998 * This function is currently a placeholder and is unused in the code */
Harvey Harrison75604d72008-01-30 13:31:17 +0100999void smp_apic_timer_interrupt(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000{
David Howells7d12e782006-10-05 14:55:46 +01001001 struct pt_regs *old_regs = set_irq_regs(regs);
1002 wrapper_smp_local_timer_interrupt();
1003 set_irq_regs(old_regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004}
1005
1006/* All of the QUAD interrupt GATES */
Harvey Harrison75604d72008-01-30 13:31:17 +01001007void smp_qic_timer_interrupt(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008{
David Howells7d12e782006-10-05 14:55:46 +01001009 struct pt_regs *old_regs = set_irq_regs(regs);
James Bottomley81c06b12006-10-12 22:25:03 -05001010 ack_QIC_CPI(QIC_TIMER_CPI);
1011 wrapper_smp_local_timer_interrupt();
David Howells7d12e782006-10-05 14:55:46 +01001012 set_irq_regs(old_regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013}
1014
Harvey Harrison75604d72008-01-30 13:31:17 +01001015void smp_qic_invalidate_interrupt(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016{
1017 ack_QIC_CPI(QIC_INVALIDATE_CPI);
1018 smp_invalidate_interrupt();
1019}
1020
Harvey Harrison75604d72008-01-30 13:31:17 +01001021void smp_qic_reschedule_interrupt(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022{
1023 ack_QIC_CPI(QIC_RESCHEDULE_CPI);
1024 smp_reschedule_interrupt();
1025}
1026
Harvey Harrison75604d72008-01-30 13:31:17 +01001027void smp_qic_enable_irq_interrupt(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028{
1029 ack_QIC_CPI(QIC_ENABLE_IRQ_CPI);
1030 smp_enable_irq_interrupt();
1031}
1032
Harvey Harrison75604d72008-01-30 13:31:17 +01001033void smp_qic_call_function_interrupt(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034{
1035 ack_QIC_CPI(QIC_CALL_FUNCTION_CPI);
1036 smp_call_function_interrupt();
1037}
1038
Jens Axboe3b16cf82008-06-26 11:21:54 +02001039void smp_qic_call_function_single_interrupt(struct pt_regs *regs)
1040{
1041 ack_QIC_CPI(QIC_CALL_FUNCTION_SINGLE_CPI);
1042 smp_call_function_single_interrupt();
1043}
1044
Harvey Harrison75604d72008-01-30 13:31:17 +01001045void smp_vic_cpi_interrupt(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001046{
David Howells7d12e782006-10-05 14:55:46 +01001047 struct pt_regs *old_regs = set_irq_regs(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048 __u8 cpu = smp_processor_id();
1049
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001050 if (is_cpu_quad())
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051 ack_QIC_CPI(VIC_CPI_LEVEL0);
1052 else
1053 ack_VIC_CPI(VIC_CPI_LEVEL0);
1054
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001055 if (test_and_clear_bit(VIC_TIMER_CPI, &vic_cpi_mailbox[cpu]))
David Howells7d12e782006-10-05 14:55:46 +01001056 wrapper_smp_local_timer_interrupt();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001057 if (test_and_clear_bit(VIC_INVALIDATE_CPI, &vic_cpi_mailbox[cpu]))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001058 smp_invalidate_interrupt();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001059 if (test_and_clear_bit(VIC_RESCHEDULE_CPI, &vic_cpi_mailbox[cpu]))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001060 smp_reschedule_interrupt();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001061 if (test_and_clear_bit(VIC_ENABLE_IRQ_CPI, &vic_cpi_mailbox[cpu]))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062 smp_enable_irq_interrupt();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001063 if (test_and_clear_bit(VIC_CALL_FUNCTION_CPI, &vic_cpi_mailbox[cpu]))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001064 smp_call_function_interrupt();
Jens Axboe3b16cf82008-06-26 11:21:54 +02001065 if (test_and_clear_bit(VIC_CALL_FUNCTION_SINGLE_CPI, &vic_cpi_mailbox[cpu]))
1066 smp_call_function_single_interrupt();
David Howells7d12e782006-10-05 14:55:46 +01001067 set_irq_regs(old_regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068}
1069
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001070static void do_flush_tlb_all(void *info)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071{
1072 unsigned long cpu = smp_processor_id();
1073
1074 __flush_tlb_all();
1075 if (per_cpu(cpu_tlbstate, cpu).state == TLBSTATE_LAZY)
Jeremy Fitzhardinge925596a2008-01-30 13:32:55 +01001076 voyager_leave_mm(cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077}
1078
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079/* flush the TLB of every active CPU in the system */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001080void flush_tlb_all(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081{
Jens Axboe15c8b6c2008-05-09 09:39:44 +02001082 on_each_cpu(do_flush_tlb_all, 0, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083}
1084
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085/* send a reschedule CPI to one CPU by physical CPU number*/
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001086static void voyager_smp_send_reschedule(int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087{
1088 send_one_CPI(cpu, VIC_RESCHEDULE_CPI);
1089}
1090
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001091int hard_smp_processor_id(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092{
1093 __u8 i;
1094 __u8 cpumask = inb(VIC_PROC_WHO_AM_I);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001095 if ((cpumask & QUAD_IDENTIFIER) == QUAD_IDENTIFIER)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096 return cpumask & 0x1F;
1097
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001098 for (i = 0; i < 8; i++) {
1099 if (cpumask & (1 << i))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001100 return i;
1101 }
1102 printk("** WARNING ** Illegal cpuid returned by VIC: %d", cpumask);
1103 return 0;
1104}
1105
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001106int safe_smp_processor_id(void)
Fernando Vazquez2654c082006-09-30 23:29:08 -07001107{
1108 return hard_smp_processor_id();
1109}
1110
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111/* broadcast a halt to all other CPUs */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001112static void voyager_smp_send_stop(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113{
Jens Axboe8691e5a2008-06-06 11:18:06 +02001114 smp_call_function(smp_stop_cpu_function, NULL, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115}
1116
1117/* this function is triggered in time.c when a clock tick fires
1118 * we need to re-broadcast the tick to all CPUs */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001119void smp_vic_timer_interrupt(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120{
1121 send_CPI_allbutself(VIC_TIMER_CPI);
David Howells7d12e782006-10-05 14:55:46 +01001122 smp_local_timer_interrupt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123}
1124
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125/* local (per CPU) timer interrupt. It does both profiling and
1126 * process statistics/rescheduling.
1127 *
1128 * We do profiling in every local tick, statistics/rescheduling
1129 * happen only every 'profiling multiplier' ticks. The default
1130 * multiplier is 1 and it can be changed by writing the new multiplier
1131 * value into /proc/profile.
1132 */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001133void smp_local_timer_interrupt(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134{
1135 int cpu = smp_processor_id();
1136 long weight;
1137
David Howells7d12e782006-10-05 14:55:46 +01001138 profile_tick(CPU_PROFILING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139 if (--per_cpu(prof_counter, cpu) <= 0) {
1140 /*
1141 * The multiplier may have changed since the last time we got
1142 * to this point as a result of the user writing to
1143 * /proc/profile. In this case we need to adjust the APIC
1144 * timer accordingly.
1145 *
1146 * Interrupts are already masked off at this point.
1147 */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001148 per_cpu(prof_counter, cpu) = per_cpu(prof_multiplier, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149 if (per_cpu(prof_counter, cpu) !=
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001150 per_cpu(prof_old_multiplier, cpu)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001151 /* FIXME: need to update the vic timer tick here */
1152 per_cpu(prof_old_multiplier, cpu) =
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001153 per_cpu(prof_counter, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001154 }
1155
James Bottomley81c06b12006-10-12 22:25:03 -05001156 update_process_times(user_mode_vm(get_irq_regs()));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001157 }
1158
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001159 if (((1 << cpu) & voyager_extended_vic_processors) == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160 /* only extended VIC processors participate in
1161 * interrupt distribution */
1162 return;
1163
1164 /*
1165 * We take the 'long' return path, and there every subsystem
Simon Arlott27b46d72007-10-20 01:13:56 +02001166 * grabs the appropriate locks (kernel lock/ irq lock).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001167 *
1168 * we might want to decouple profiling from the 'long path',
1169 * and do the profiling totally in assembly.
1170 *
1171 * Currently this isn't too much of an issue (performance wise),
1172 * we can take more than 100K local irqs per second on a 100 MHz P5.
1173 */
1174
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001175 if ((++vic_tick[cpu] & 0x7) != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176 return;
1177 /* get here every 16 ticks (about every 1/6 of a second) */
1178
1179 /* Change our priority to give someone else a chance at getting
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001180 * the IRQ. The algorithm goes like this:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001181 *
1182 * In the VIC, the dynamically routed interrupt is always
1183 * handled by the lowest priority eligible (i.e. receiving
1184 * interrupts) CPU. If >1 eligible CPUs are equal lowest, the
1185 * lowest processor number gets it.
1186 *
1187 * The priority of a CPU is controlled by a special per-CPU
1188 * VIC priority register which is 3 bits wide 0 being lowest
1189 * and 7 highest priority..
1190 *
1191 * Therefore we subtract the average number of interrupts from
1192 * the number we've fielded. If this number is negative, we
1193 * lower the activity count and if it is positive, we raise
1194 * it.
1195 *
1196 * I'm afraid this still leads to odd looking interrupt counts:
1197 * the totals are all roughly equal, but the individual ones
1198 * look rather skewed.
1199 *
1200 * FIXME: This algorithm is total crap when mixed with SMP
1201 * affinity code since we now try to even up the interrupt
1202 * counts when an affinity binding is keeping them on a
1203 * particular CPU*/
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001204 weight = (vic_intr_count[cpu] * voyager_extended_cpus
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205 - vic_intr_total) >> 4;
1206 weight += 4;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001207 if (weight > 7)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208 weight = 7;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001209 if (weight < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210 weight = 0;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001211
1212 outb((__u8) weight, VIC_PRIORITY_REGISTER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213
1214#ifdef VOYAGER_DEBUG
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001215 if ((vic_tick[cpu] & 0xFFF) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216 /* print this message roughly every 25 secs */
1217 printk("VOYAGER SMP: vic_tick[%d] = %lu, weight = %ld\n",
1218 cpu, vic_tick[cpu], weight);
1219 }
1220#endif
1221}
1222
1223/* setup the profiling timer */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001224int setup_profiling_timer(unsigned int multiplier)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225{
1226 int i;
1227
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001228 if ((!multiplier))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229 return -EINVAL;
1230
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001231 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232 * Set the new multiplier for each CPU. CPUs don't start using the
1233 * new values until the next timer interrupt in which they do process
1234 * accounting.
1235 */
1236 for (i = 0; i < NR_CPUS; ++i)
1237 per_cpu(prof_multiplier, i) = multiplier;
1238
1239 return 0;
1240}
1241
James Bottomleyc7717462006-10-12 22:21:16 -05001242/* This is a bit of a mess, but forced on us by the genirq changes
1243 * there's no genirq handler that really does what voyager wants
1244 * so hack it up with the simple IRQ handler */
Harvey Harrison75604d72008-01-30 13:31:17 +01001245static void handle_vic_irq(unsigned int irq, struct irq_desc *desc)
James Bottomleyc7717462006-10-12 22:21:16 -05001246{
1247 before_handle_vic_irq(irq);
1248 handle_simple_irq(irq, desc);
1249 after_handle_vic_irq(irq);
1250}
1251
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252/* The CPIs are handled in the per cpu 8259s, so they must be
1253 * enabled to be received: FIX: enabling the CPIs in the early
1254 * boot sequence interferes with bug checking; enable them later
1255 * on in smp_init */
1256#define VIC_SET_GATE(cpi, vector) \
1257 set_intr_gate((cpi) + VIC_DEFAULT_CPI_BASE, (vector))
1258#define QIC_SET_GATE(cpi, vector) \
1259 set_intr_gate((cpi) + QIC_DEFAULT_CPI_BASE, (vector))
1260
James Bottomley73557af2008-10-31 13:59:49 -04001261void __init voyager_smp_intr_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001262{
1263 int i;
1264
1265 /* initialize the per cpu irq mask to all disabled */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001266 for (i = 0; i < NR_CPUS; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001267 vic_irq_mask[i] = 0xFFFF;
1268
1269 VIC_SET_GATE(VIC_CPI_LEVEL0, vic_cpi_interrupt);
1270
1271 VIC_SET_GATE(VIC_SYS_INT, vic_sys_interrupt);
1272 VIC_SET_GATE(VIC_CMN_INT, vic_cmn_interrupt);
1273
1274 QIC_SET_GATE(QIC_TIMER_CPI, qic_timer_interrupt);
1275 QIC_SET_GATE(QIC_INVALIDATE_CPI, qic_invalidate_interrupt);
1276 QIC_SET_GATE(QIC_RESCHEDULE_CPI, qic_reschedule_interrupt);
1277 QIC_SET_GATE(QIC_ENABLE_IRQ_CPI, qic_enable_irq_interrupt);
1278 QIC_SET_GATE(QIC_CALL_FUNCTION_CPI, qic_call_function_interrupt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001279
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001280 /* now put the VIC descriptor into the first 48 IRQs
Linus Torvalds1da177e2005-04-16 15:20:36 -07001281 *
1282 * This is for later: first 16 correspond to PC IRQs; next 16
1283 * are Primary MC IRQs and final 16 are Secondary MC IRQs */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001284 for (i = 0; i < 48; i++)
James Bottomleyc7717462006-10-12 22:21:16 -05001285 set_irq_chip_and_handler(i, &vic_chip, handle_vic_irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286}
1287
1288/* send a CPI at level cpi to a set of cpus in cpuset (set 1 bit per
1289 * processor to receive CPI */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001290static void send_CPI(__u32 cpuset, __u8 cpi)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001291{
1292 int cpu;
1293 __u32 quad_cpuset = (cpuset & voyager_quad_processors);
1294
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001295 if (cpi < VIC_START_FAKE_CPI) {
1296 /* fake CPI are only used for booting, so send to the
Linus Torvalds1da177e2005-04-16 15:20:36 -07001297 * extended quads as well---Quads must be VIC booted */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001298 outb((__u8) (cpuset), VIC_CPI_Registers[cpi]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299 return;
1300 }
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001301 if (quad_cpuset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302 send_QIC_CPI(quad_cpuset, cpi);
1303 cpuset &= ~quad_cpuset;
1304 cpuset &= 0xff; /* only first 8 CPUs vaild for VIC CPI */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001305 if (cpuset == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001306 return;
1307 for_each_online_cpu(cpu) {
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001308 if (cpuset & (1 << cpu))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309 set_bit(cpi, &vic_cpi_mailbox[cpu]);
1310 }
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001311 if (cpuset)
1312 outb((__u8) cpuset, VIC_CPI_Registers[VIC_CPI_LEVEL0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001313}
1314
1315/* Acknowledge receipt of CPI in the QIC, clear in QIC hardware and
1316 * set the cache line to shared by reading it.
1317 *
1318 * DON'T make this inline otherwise the cache line read will be
1319 * optimised away
1320 * */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001321static int ack_QIC_CPI(__u8 cpi)
1322{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001323 __u8 cpu = hard_smp_processor_id();
1324
1325 cpi &= 7;
1326
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001327 outb(1 << cpi, QIC_INTERRUPT_CLEAR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328 return voyager_quad_cpi_addr[cpu]->qic_cpi[cpi].cpi;
1329}
1330
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001331static void ack_special_QIC_CPI(__u8 cpi)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332{
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001333 switch (cpi) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334 case VIC_CMN_INT:
1335 outb(QIC_CMN_INT, QIC_INTERRUPT_CLEAR0);
1336 break;
1337 case VIC_SYS_INT:
1338 outb(QIC_SYS_INT, QIC_INTERRUPT_CLEAR0);
1339 break;
1340 }
1341 /* also clear at the VIC, just in case (nop for non-extended proc) */
1342 ack_VIC_CPI(cpi);
1343}
1344
1345/* Acknowledge receipt of CPI in the VIC (essentially an EOI) */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001346static void ack_VIC_CPI(__u8 cpi)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001347{
1348#ifdef VOYAGER_DEBUG
1349 unsigned long flags;
1350 __u16 isr;
1351 __u8 cpu = smp_processor_id();
1352
1353 local_irq_save(flags);
1354 isr = vic_read_isr();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001355 if ((isr & (1 << (cpi & 7))) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001356 printk("VOYAGER SMP: CPU%d lost CPI%d\n", cpu, cpi);
1357 }
1358#endif
1359 /* send specific EOI; the two system interrupts have
1360 * bit 4 set for a separate vector but behave as the
1361 * corresponding 3 bit intr */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001362 outb_p(0x60 | (cpi & 7), 0x20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001363
1364#ifdef VOYAGER_DEBUG
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001365 if ((vic_read_isr() & (1 << (cpi & 7))) != 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001366 printk("VOYAGER SMP: CPU%d still asserting CPI%d\n", cpu, cpi);
1367 }
1368 local_irq_restore(flags);
1369#endif
1370}
1371
1372/* cribbed with thanks from irq.c */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001373#define __byte(x,y) (((unsigned char *)&(y))[x])
Linus Torvalds1da177e2005-04-16 15:20:36 -07001374#define cached_21(cpu) (__byte(0,vic_irq_mask[cpu]))
1375#define cached_A1(cpu) (__byte(1,vic_irq_mask[cpu]))
1376
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001377static unsigned int startup_vic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001378{
James Bottomleyc7717462006-10-12 22:21:16 -05001379 unmask_vic_irq(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001380
1381 return 0;
1382}
1383
1384/* The enable and disable routines. This is where we run into
1385 * conflicting architectural philosophy. Fundamentally, the voyager
1386 * architecture does not expect to have to disable interrupts globally
1387 * (the IRQ controllers belong to each CPU). The processor masquerade
1388 * which is used to start the system shouldn't be used in a running OS
1389 * since it will cause great confusion if two separate CPUs drive to
1390 * the same IRQ controller (I know, I've tried it).
1391 *
1392 * The solution is a variant on the NCR lazy SPL design:
1393 *
1394 * 1) To disable an interrupt, do nothing (other than set the
1395 * IRQ_DISABLED flag). This dares the interrupt actually to arrive.
1396 *
1397 * 2) If the interrupt dares to come in, raise the local mask against
1398 * it (this will result in all the CPU masks being raised
1399 * eventually).
1400 *
1401 * 3) To enable the interrupt, lower the mask on the local CPU and
1402 * broadcast an Interrupt enable CPI which causes all other CPUs to
1403 * adjust their masks accordingly. */
1404
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001405static void unmask_vic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406{
1407 /* linux doesn't to processor-irq affinity, so enable on
1408 * all CPUs we know about */
1409 int cpu = smp_processor_id(), real_cpu;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001410 __u16 mask = (1 << irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001411 __u32 processorList = 0;
1412 unsigned long flags;
1413
James Bottomleyc7717462006-10-12 22:21:16 -05001414 VDEBUG(("VOYAGER: unmask_vic_irq(%d) CPU%d affinity 0x%lx\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001415 irq, cpu, cpu_irq_affinity[cpu]));
1416 spin_lock_irqsave(&vic_irq_lock, flags);
1417 for_each_online_cpu(real_cpu) {
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001418 if (!(voyager_extended_vic_processors & (1 << real_cpu)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001419 continue;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001420 if (!(cpu_irq_affinity[real_cpu] & mask)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001421 /* irq has no affinity for this CPU, ignore */
1422 continue;
1423 }
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001424 if (real_cpu == cpu) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001425 enable_local_vic_irq(irq);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001426 } else if (vic_irq_mask[real_cpu] & mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001427 vic_irq_enable_mask[real_cpu] |= mask;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001428 processorList |= (1 << real_cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001429 }
1430 }
1431 spin_unlock_irqrestore(&vic_irq_lock, flags);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001432 if (processorList)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433 send_CPI(processorList, VIC_ENABLE_IRQ_CPI);
1434}
1435
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001436static void mask_vic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001437{
1438 /* lazy disable, do nothing */
1439}
1440
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001441static void enable_local_vic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442{
1443 __u8 cpu = smp_processor_id();
1444 __u16 mask = ~(1 << irq);
1445 __u16 old_mask = vic_irq_mask[cpu];
1446
1447 vic_irq_mask[cpu] &= mask;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001448 if (vic_irq_mask[cpu] == old_mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449 return;
1450
1451 VDEBUG(("VOYAGER DEBUG: Enabling irq %d in hardware on CPU %d\n",
1452 irq, cpu));
1453
1454 if (irq & 8) {
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001455 outb_p(cached_A1(cpu), 0xA1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001456 (void)inb_p(0xA1);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001457 } else {
1458 outb_p(cached_21(cpu), 0x21);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001459 (void)inb_p(0x21);
1460 }
1461}
1462
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001463static void disable_local_vic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001464{
1465 __u8 cpu = smp_processor_id();
1466 __u16 mask = (1 << irq);
1467 __u16 old_mask = vic_irq_mask[cpu];
1468
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001469 if (irq == 7)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001470 return;
1471
1472 vic_irq_mask[cpu] |= mask;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001473 if (old_mask == vic_irq_mask[cpu])
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474 return;
1475
1476 VDEBUG(("VOYAGER DEBUG: Disabling irq %d in hardware on CPU %d\n",
1477 irq, cpu));
1478
1479 if (irq & 8) {
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001480 outb_p(cached_A1(cpu), 0xA1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001481 (void)inb_p(0xA1);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001482 } else {
1483 outb_p(cached_21(cpu), 0x21);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001484 (void)inb_p(0x21);
1485 }
1486}
1487
1488/* The VIC is level triggered, so the ack can only be issued after the
1489 * interrupt completes. However, we do Voyager lazy interrupt
1490 * handling here: It is an extremely expensive operation to mask an
1491 * interrupt in the vic, so we merely set a flag (IRQ_DISABLED). If
1492 * this interrupt actually comes in, then we mask and ack here to push
1493 * the interrupt off to another CPU */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001494static void before_handle_vic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001495{
Yinghai Lu08678b02008-08-19 20:50:05 -07001496 irq_desc_t *desc = irq_to_desc(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001497 __u8 cpu = smp_processor_id();
1498
1499 _raw_spin_lock(&vic_irq_lock);
1500 vic_intr_total++;
1501 vic_intr_count[cpu]++;
1502
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001503 if (!(cpu_irq_affinity[cpu] & (1 << irq))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001504 /* The irq is not in our affinity mask, push it off
1505 * onto another CPU */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001506 VDEBUG(("VOYAGER DEBUG: affinity triggered disable of irq %d "
1507 "on cpu %d\n", irq, cpu));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508 disable_local_vic_irq(irq);
1509 /* set IRQ_INPROGRESS to prevent the handler in irq.c from
1510 * actually calling the interrupt routine */
1511 desc->status |= IRQ_REPLAY | IRQ_INPROGRESS;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001512 } else if (desc->status & IRQ_DISABLED) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001513 /* Damn, the interrupt actually arrived, do the lazy
1514 * disable thing. The interrupt routine in irq.c will
1515 * not handle a IRQ_DISABLED interrupt, so nothing more
1516 * need be done here */
1517 VDEBUG(("VOYAGER DEBUG: lazy disable of irq %d on CPU %d\n",
1518 irq, cpu));
1519 disable_local_vic_irq(irq);
1520 desc->status |= IRQ_REPLAY;
1521 } else {
1522 desc->status &= ~IRQ_REPLAY;
1523 }
1524
1525 _raw_spin_unlock(&vic_irq_lock);
1526}
1527
1528/* Finish the VIC interrupt: basically mask */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001529static void after_handle_vic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530{
Yinghai Lu08678b02008-08-19 20:50:05 -07001531 irq_desc_t *desc = irq_to_desc(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532
1533 _raw_spin_lock(&vic_irq_lock);
1534 {
1535 unsigned int status = desc->status & ~IRQ_INPROGRESS;
1536#ifdef VOYAGER_DEBUG
1537 __u16 isr;
1538#endif
1539
1540 desc->status = status;
1541 if ((status & IRQ_DISABLED))
1542 disable_local_vic_irq(irq);
1543#ifdef VOYAGER_DEBUG
1544 /* DEBUG: before we ack, check what's in progress */
1545 isr = vic_read_isr();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001546 if ((isr & (1 << irq) && !(status & IRQ_REPLAY)) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547 int i;
1548 __u8 cpu = smp_processor_id();
1549 __u8 real_cpu;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001550 int mask; /* Um... initialize me??? --RR */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551
1552 printk("VOYAGER SMP: CPU%d lost interrupt %d\n",
1553 cpu, irq);
KAMEZAWA Hiroyukic8912592006-03-28 01:56:39 -08001554 for_each_possible_cpu(real_cpu, mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001555
1556 outb(VIC_CPU_MASQUERADE_ENABLE | real_cpu,
1557 VIC_PROCESSOR_ID);
1558 isr = vic_read_isr();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001559 if (isr & (1 << irq)) {
1560 printk
1561 ("VOYAGER SMP: CPU%d ack irq %d\n",
1562 real_cpu, irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001563 ack_vic_irq(irq);
1564 }
1565 outb(cpu, VIC_PROCESSOR_ID);
1566 }
1567 }
1568#endif /* VOYAGER_DEBUG */
1569 /* as soon as we ack, the interrupt is eligible for
1570 * receipt by another CPU so everything must be in
1571 * order here */
1572 ack_vic_irq(irq);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001573 if (status & IRQ_REPLAY) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001574 /* replay is set if we disable the interrupt
1575 * in the before_handle_vic_irq() routine, so
1576 * clear the in progress bit here to allow the
1577 * next CPU to handle this correctly */
1578 desc->status &= ~(IRQ_REPLAY | IRQ_INPROGRESS);
1579 }
1580#ifdef VOYAGER_DEBUG
1581 isr = vic_read_isr();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001582 if ((isr & (1 << irq)) != 0)
1583 printk("VOYAGER SMP: after_handle_vic_irq() after "
1584 "ack irq=%d, isr=0x%x\n", irq, isr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001585#endif /* VOYAGER_DEBUG */
1586 }
1587 _raw_spin_unlock(&vic_irq_lock);
1588
1589 /* All code after this point is out of the main path - the IRQ
1590 * may be intercepted by another CPU if reasserted */
1591}
1592
Linus Torvalds1da177e2005-04-16 15:20:36 -07001593/* Linux processor - interrupt affinity manipulations.
1594 *
1595 * For each processor, we maintain a 32 bit irq affinity mask.
1596 * Initially it is set to all 1's so every processor accepts every
1597 * interrupt. In this call, we change the processor's affinity mask:
1598 *
1599 * Change from enable to disable:
1600 *
1601 * If the interrupt ever comes in to the processor, we will disable it
1602 * and ack it to push it off to another CPU, so just accept the mask here.
1603 *
1604 * Change from disable to enable:
1605 *
1606 * change the mask and then do an interrupt enable CPI to re-enable on
1607 * the selected processors */
1608
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001609void set_vic_irq_affinity(unsigned int irq, cpumask_t mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001610{
1611 /* Only extended processors handle interrupts */
1612 unsigned long real_mask;
1613 unsigned long irq_mask = 1 << irq;
1614 int cpu;
1615
1616 real_mask = cpus_addr(mask)[0] & voyager_extended_vic_processors;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001617
1618 if (cpus_addr(mask)[0] == 0)
Simon Arlott27b46d72007-10-20 01:13:56 +02001619 /* can't have no CPUs to accept the interrupt -- extremely
Linus Torvalds1da177e2005-04-16 15:20:36 -07001620 * bad things will happen */
1621 return;
1622
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001623 if (irq == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001624 /* can't change the affinity of the timer IRQ. This
1625 * is due to the constraint in the voyager
1626 * architecture that the CPI also comes in on and IRQ
1627 * line and we have chosen IRQ0 for this. If you
1628 * raise the mask on this interrupt, the processor
1629 * will no-longer be able to accept VIC CPIs */
1630 return;
1631
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001632 if (irq >= 32)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633 /* You can only have 32 interrupts in a voyager system
1634 * (and 32 only if you have a secondary microchannel
1635 * bus) */
1636 return;
1637
1638 for_each_online_cpu(cpu) {
1639 unsigned long cpu_mask = 1 << cpu;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001640
1641 if (cpu_mask & real_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001642 /* enable the interrupt for this cpu */
1643 cpu_irq_affinity[cpu] |= irq_mask;
1644 } else {
1645 /* disable the interrupt for this cpu */
1646 cpu_irq_affinity[cpu] &= ~irq_mask;
1647 }
1648 }
1649 /* this is magic, we now have the correct affinity maps, so
1650 * enable the interrupt. This will send an enable CPI to
Simon Arlott27b46d72007-10-20 01:13:56 +02001651 * those CPUs who need to enable it in their local masks,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001652 * causing them to correct for the new affinity . If the
1653 * interrupt is currently globally disabled, it will simply be
1654 * disabled again as it comes in (voyager lazy disable). If
1655 * the affinity map is tightened to disable the interrupt on a
1656 * cpu, it will be pushed off when it comes in */
James Bottomleyc7717462006-10-12 22:21:16 -05001657 unmask_vic_irq(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658}
1659
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001660static void ack_vic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001661{
1662 if (irq & 8) {
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001663 outb(0x62, 0x20); /* Specific EOI to cascade */
1664 outb(0x60 | (irq & 7), 0xA0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001665 } else {
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001666 outb(0x60 | (irq & 7), 0x20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001667 }
1668}
1669
1670/* enable the CPIs. In the VIC, the CPIs are delivered by the 8259
1671 * but are not vectored by it. This means that the 8259 mask must be
1672 * lowered to receive them */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001673static __init void vic_enable_cpi(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001674{
1675 __u8 cpu = smp_processor_id();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001676
Linus Torvalds1da177e2005-04-16 15:20:36 -07001677 /* just take a copy of the current mask (nop for boot cpu) */
1678 vic_irq_mask[cpu] = vic_irq_mask[boot_cpu_id];
1679
1680 enable_local_vic_irq(VIC_CPI_LEVEL0);
1681 enable_local_vic_irq(VIC_CPI_LEVEL1);
1682 /* for sys int and cmn int */
1683 enable_local_vic_irq(7);
1684
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001685 if (is_cpu_quad()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001686 outb(QIC_DEFAULT_MASK0, QIC_MASK_REGISTER0);
1687 outb(QIC_CPI_ENABLE, QIC_MASK_REGISTER1);
1688 VDEBUG(("VOYAGER SMP: QIC ENABLE CPI: CPU%d: MASK 0x%x\n",
1689 cpu, QIC_CPI_ENABLE));
1690 }
1691
1692 VDEBUG(("VOYAGER SMP: ENABLE CPI: CPU%d: MASK 0x%x\n",
1693 cpu, vic_irq_mask[cpu]));
1694}
1695
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001696void voyager_smp_dump()
Linus Torvalds1da177e2005-04-16 15:20:36 -07001697{
1698 int old_cpu = smp_processor_id(), cpu;
1699
1700 /* dump the interrupt masks of each processor */
1701 for_each_online_cpu(cpu) {
1702 __u16 imr, isr, irr;
1703 unsigned long flags;
1704
1705 local_irq_save(flags);
1706 outb(VIC_CPU_MASQUERADE_ENABLE | cpu, VIC_PROCESSOR_ID);
1707 imr = (inb(0xa1) << 8) | inb(0x21);
1708 outb(0x0a, 0xa0);
1709 irr = inb(0xa0) << 8;
1710 outb(0x0a, 0x20);
1711 irr |= inb(0x20);
1712 outb(0x0b, 0xa0);
1713 isr = inb(0xa0) << 8;
1714 outb(0x0b, 0x20);
1715 isr |= inb(0x20);
1716 outb(old_cpu, VIC_PROCESSOR_ID);
1717 local_irq_restore(flags);
1718 printk("\tCPU%d: mask=0x%x, IMR=0x%x, IRR=0x%x, ISR=0x%x\n",
1719 cpu, vic_irq_mask[cpu], imr, irr, isr);
1720#if 0
1721 /* These lines are put in to try to unstick an un ack'd irq */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001722 if (isr != 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001723 int irq;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001724 for (irq = 0; irq < 16; irq++) {
1725 if (isr & (1 << irq)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726 printk("\tCPU%d: ack irq %d\n",
1727 cpu, irq);
1728 local_irq_save(flags);
1729 outb(VIC_CPU_MASQUERADE_ENABLE | cpu,
1730 VIC_PROCESSOR_ID);
1731 ack_vic_irq(irq);
1732 outb(old_cpu, VIC_PROCESSOR_ID);
1733 local_irq_restore(flags);
1734 }
1735 }
1736 }
1737#endif
1738 }
1739}
1740
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001741void smp_voyager_power_off(void *dummy)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001742{
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001743 if (smp_processor_id() == boot_cpu_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001744 voyager_power_off();
1745 else
1746 smp_stop_cpu_function(NULL);
1747}
1748
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001749static void __init voyager_smp_prepare_cpus(unsigned int max_cpus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001750{
1751 /* FIXME: ignore max_cpus for now */
1752 smp_boot_cpus();
1753}
1754
Randy Dunlap8f818212007-11-11 21:06:45 -08001755static void __cpuinit voyager_smp_prepare_boot_cpu(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001756{
Jeremy Fitzhardinge6a3ee3d2007-05-15 01:41:59 -07001757 init_gdt(smp_processor_id());
1758 switch_to_new_gdt();
1759
Linus Torvalds1da177e2005-04-16 15:20:36 -07001760 cpu_set(smp_processor_id(), cpu_online_map);
1761 cpu_set(smp_processor_id(), cpu_callout_map);
Zwane Mwaikambo4ad8d382005-09-03 15:56:51 -07001762 cpu_set(smp_processor_id(), cpu_possible_map);
James Bottomley3c101cf2006-06-26 21:33:09 -05001763 cpu_set(smp_processor_id(), cpu_present_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001764}
1765
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001766static int __cpuinit voyager_cpu_up(unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001767{
1768 /* This only works at boot for x86. See "rewrite" above. */
1769 if (cpu_isset(cpu, smp_commenced_mask))
1770 return -ENOSYS;
1771
1772 /* In case one didn't come up */
1773 if (!cpu_isset(cpu, cpu_callin_map))
1774 return -EIO;
1775 /* Unleash the CPU! */
1776 cpu_set(cpu, smp_commenced_mask);
Akinobu Mita7c04e642008-04-19 23:55:17 +09001777 while (!cpu_online(cpu))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001778 mb();
1779 return 0;
1780}
1781
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001782static void __init voyager_smp_cpus_done(unsigned int max_cpus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001783{
1784 zap_low_mappings();
1785}
Andrew Morton033ab7f2006-06-30 01:55:50 -07001786
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001787void __init smp_setup_processor_id(void)
Andrew Morton033ab7f2006-06-30 01:55:50 -07001788{
1789 current_thread_info()->cpu = hard_smp_processor_id();
Jeremy Fitzhardinge6a3ee3d2007-05-15 01:41:59 -07001790 x86_write_percpu(cpu_number, hard_smp_processor_id());
Andrew Morton033ab7f2006-06-30 01:55:50 -07001791}
Jeremy Fitzhardinge6a3ee3d2007-05-15 01:41:59 -07001792
1793struct smp_ops smp_ops = {
1794 .smp_prepare_boot_cpu = voyager_smp_prepare_boot_cpu,
1795 .smp_prepare_cpus = voyager_smp_prepare_cpus,
1796 .cpu_up = voyager_cpu_up,
1797 .smp_cpus_done = voyager_smp_cpus_done,
1798
1799 .smp_send_stop = voyager_smp_send_stop,
1800 .smp_send_reschedule = voyager_smp_send_reschedule,
Jens Axboe3b16cf82008-06-26 11:21:54 +02001801
1802 .send_call_func_ipi = native_send_call_func_ipi,
1803 .send_call_func_single_ipi = native_send_call_func_single_ipi,
Jeremy Fitzhardinge6a3ee3d2007-05-15 01:41:59 -07001804};